1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun Copyright 1994 Digital Equipment Corporation. 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun This software may be used and distributed according to the terms of the 5*4882a593Smuzhiyun GNU General Public License, incorporated herein by reference. 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun The author may be reached as davies@wanton.lkg.dec.com or Digital 8*4882a593Smuzhiyun Equipment Corporation, 550 King Street, Littleton MA 01460. 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun ========================================================================= 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun ** DC21040 CSR<1..15> Register Address Map 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun #define DE4X5_BMR iobase+(0x000 << lp->bus) /* Bus Mode Register */ 17*4882a593Smuzhiyun #define DE4X5_TPD iobase+(0x008 << lp->bus) /* Transmit Poll Demand Reg */ 18*4882a593Smuzhiyun #define DE4X5_RPD iobase+(0x010 << lp->bus) /* Receive Poll Demand Reg */ 19*4882a593Smuzhiyun #define DE4X5_RRBA iobase+(0x018 << lp->bus) /* RX Ring Base Address Reg */ 20*4882a593Smuzhiyun #define DE4X5_TRBA iobase+(0x020 << lp->bus) /* TX Ring Base Address Reg */ 21*4882a593Smuzhiyun #define DE4X5_STS iobase+(0x028 << lp->bus) /* Status Register */ 22*4882a593Smuzhiyun #define DE4X5_OMR iobase+(0x030 << lp->bus) /* Operation Mode Register */ 23*4882a593Smuzhiyun #define DE4X5_IMR iobase+(0x038 << lp->bus) /* Interrupt Mask Register */ 24*4882a593Smuzhiyun #define DE4X5_MFC iobase+(0x040 << lp->bus) /* Missed Frame Counter */ 25*4882a593Smuzhiyun #define DE4X5_APROM iobase+(0x048 << lp->bus) /* Ethernet Address PROM */ 26*4882a593Smuzhiyun #define DE4X5_BROM iobase+(0x048 << lp->bus) /* Boot ROM Register */ 27*4882a593Smuzhiyun #define DE4X5_SROM iobase+(0x048 << lp->bus) /* Serial ROM Register */ 28*4882a593Smuzhiyun #define DE4X5_MII iobase+(0x048 << lp->bus) /* MII Interface Register */ 29*4882a593Smuzhiyun #define DE4X5_DDR iobase+(0x050 << lp->bus) /* Data Diagnostic Register */ 30*4882a593Smuzhiyun #define DE4X5_FDR iobase+(0x058 << lp->bus) /* Full Duplex Register */ 31*4882a593Smuzhiyun #define DE4X5_GPT iobase+(0x058 << lp->bus) /* General Purpose Timer Reg.*/ 32*4882a593Smuzhiyun #define DE4X5_GEP iobase+(0x060 << lp->bus) /* General Purpose Register */ 33*4882a593Smuzhiyun #define DE4X5_SISR iobase+(0x060 << lp->bus) /* SIA Status Register */ 34*4882a593Smuzhiyun #define DE4X5_SICR iobase+(0x068 << lp->bus) /* SIA Connectivity Register */ 35*4882a593Smuzhiyun #define DE4X5_STRR iobase+(0x070 << lp->bus) /* SIA TX/RX Register */ 36*4882a593Smuzhiyun #define DE4X5_SIGR iobase+(0x078 << lp->bus) /* SIA General Register */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun ** EISA Register Address Map 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun #define EISA_ID iobase+0x0c80 /* EISA ID Registers */ 42*4882a593Smuzhiyun #define EISA_ID0 iobase+0x0c80 /* EISA ID Register 0 */ 43*4882a593Smuzhiyun #define EISA_ID1 iobase+0x0c81 /* EISA ID Register 1 */ 44*4882a593Smuzhiyun #define EISA_ID2 iobase+0x0c82 /* EISA ID Register 2 */ 45*4882a593Smuzhiyun #define EISA_ID3 iobase+0x0c83 /* EISA ID Register 3 */ 46*4882a593Smuzhiyun #define EISA_CR iobase+0x0c84 /* EISA Control Register */ 47*4882a593Smuzhiyun #define EISA_REG0 iobase+0x0c88 /* EISA Configuration Register 0 */ 48*4882a593Smuzhiyun #define EISA_REG1 iobase+0x0c89 /* EISA Configuration Register 1 */ 49*4882a593Smuzhiyun #define EISA_REG2 iobase+0x0c8a /* EISA Configuration Register 2 */ 50*4882a593Smuzhiyun #define EISA_REG3 iobase+0x0c8f /* EISA Configuration Register 3 */ 51*4882a593Smuzhiyun #define EISA_APROM iobase+0x0c90 /* Ethernet Address PROM */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* 54*4882a593Smuzhiyun ** PCI/EISA Configuration Registers Address Map 55*4882a593Smuzhiyun */ 56*4882a593Smuzhiyun #define PCI_CFID iobase+0x0008 /* PCI Configuration ID Register */ 57*4882a593Smuzhiyun #define PCI_CFCS iobase+0x000c /* PCI Command/Status Register */ 58*4882a593Smuzhiyun #define PCI_CFRV iobase+0x0018 /* PCI Revision Register */ 59*4882a593Smuzhiyun #define PCI_CFLT iobase+0x001c /* PCI Latency Timer Register */ 60*4882a593Smuzhiyun #define PCI_CBIO iobase+0x0028 /* PCI Base I/O Register */ 61*4882a593Smuzhiyun #define PCI_CBMA iobase+0x002c /* PCI Base Memory Address Register */ 62*4882a593Smuzhiyun #define PCI_CBER iobase+0x0030 /* PCI Expansion ROM Base Address Reg. */ 63*4882a593Smuzhiyun #define PCI_CFIT iobase+0x003c /* PCI Configuration Interrupt Register */ 64*4882a593Smuzhiyun #define PCI_CFDA iobase+0x0040 /* PCI Driver Area Register */ 65*4882a593Smuzhiyun #define PCI_CFDD iobase+0x0041 /* PCI Driver Dependent Area Register */ 66*4882a593Smuzhiyun #define PCI_CFPM iobase+0x0043 /* PCI Power Management Area Register */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun ** EISA Configuration Register 0 bit definitions 70*4882a593Smuzhiyun */ 71*4882a593Smuzhiyun #define ER0_BSW 0x80 /* EISA Bus Slave Width, 1: 32 bits */ 72*4882a593Smuzhiyun #define ER0_BMW 0x40 /* EISA Bus Master Width, 1: 32 bits */ 73*4882a593Smuzhiyun #define ER0_EPT 0x20 /* EISA PREEMPT Time, 0: 23 BCLKs */ 74*4882a593Smuzhiyun #define ER0_ISTS 0x10 /* Interrupt Status (X) */ 75*4882a593Smuzhiyun #define ER0_LI 0x08 /* Latch Interrupts */ 76*4882a593Smuzhiyun #define ER0_INTL 0x06 /* INTerrupt Level */ 77*4882a593Smuzhiyun #define ER0_INTT 0x01 /* INTerrupt Type, 0: Level, 1: Edge */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* 80*4882a593Smuzhiyun ** EISA Configuration Register 1 bit definitions 81*4882a593Smuzhiyun */ 82*4882a593Smuzhiyun #define ER1_IAM 0xe0 /* ISA Address Mode */ 83*4882a593Smuzhiyun #define ER1_IAE 0x10 /* ISA Addressing Enable */ 84*4882a593Smuzhiyun #define ER1_UPIN 0x0f /* User Pins */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* 87*4882a593Smuzhiyun ** EISA Configuration Register 2 bit definitions 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun #define ER2_BRS 0xc0 /* Boot ROM Size */ 90*4882a593Smuzhiyun #define ER2_BRA 0x3c /* Boot ROM Address <16:13> */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* 93*4882a593Smuzhiyun ** EISA Configuration Register 3 bit definitions 94*4882a593Smuzhiyun */ 95*4882a593Smuzhiyun #define ER3_BWE 0x40 /* Burst Write Enable */ 96*4882a593Smuzhiyun #define ER3_BRE 0x04 /* Burst Read Enable */ 97*4882a593Smuzhiyun #define ER3_LSR 0x02 /* Local Software Reset */ 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* 100*4882a593Smuzhiyun ** PCI Configuration ID Register (PCI_CFID). The Device IDs are left 101*4882a593Smuzhiyun ** shifted 8 bits to allow detection of DC21142 and DC21143 variants with 102*4882a593Smuzhiyun ** the configuration revision register step number. 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define CFID_DID 0xff00 /* Device ID */ 105*4882a593Smuzhiyun #define CFID_VID 0x00ff /* Vendor ID */ 106*4882a593Smuzhiyun #define DC21040_DID 0x0200 /* Unique Device ID # */ 107*4882a593Smuzhiyun #define DC21040_VID 0x1011 /* DC21040 Manufacturer */ 108*4882a593Smuzhiyun #define DC21041_DID 0x1400 /* Unique Device ID # */ 109*4882a593Smuzhiyun #define DC21041_VID 0x1011 /* DC21041 Manufacturer */ 110*4882a593Smuzhiyun #define DC21140_DID 0x0900 /* Unique Device ID # */ 111*4882a593Smuzhiyun #define DC21140_VID 0x1011 /* DC21140 Manufacturer */ 112*4882a593Smuzhiyun #define DC2114x_DID 0x1900 /* Unique Device ID # */ 113*4882a593Smuzhiyun #define DC2114x_VID 0x1011 /* DC2114[23] Manufacturer */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 116*4882a593Smuzhiyun ** Chipset defines 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define DC21040 DC21040_DID 119*4882a593Smuzhiyun #define DC21041 DC21041_DID 120*4882a593Smuzhiyun #define DC21140 DC21140_DID 121*4882a593Smuzhiyun #define DC2114x DC2114x_DID 122*4882a593Smuzhiyun #define DC21142 (DC2114x_DID | 0x0010) 123*4882a593Smuzhiyun #define DC21143 (DC2114x_DID | 0x0030) 124*4882a593Smuzhiyun #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define is_DC21040 ((vendor == DC21040_VID) && (device == DC21040_DID)) 127*4882a593Smuzhiyun #define is_DC21041 ((vendor == DC21041_VID) && (device == DC21041_DID)) 128*4882a593Smuzhiyun #define is_DC21140 ((vendor == DC21140_VID) && (device == DC21140_DID)) 129*4882a593Smuzhiyun #define is_DC2114x ((vendor == DC2114x_VID) && (device == DC2114x_DID)) 130*4882a593Smuzhiyun #define is_DC21142 ((vendor == DC2114x_VID) && (device == DC21142)) 131*4882a593Smuzhiyun #define is_DC21143 ((vendor == DC2114x_VID) && (device == DC21143)) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun ** PCI Configuration Command/Status Register (PCI_CFCS) 135*4882a593Smuzhiyun */ 136*4882a593Smuzhiyun #define CFCS_DPE 0x80000000 /* Detected Parity Error (S) */ 137*4882a593Smuzhiyun #define CFCS_SSE 0x40000000 /* Signal System Error (S) */ 138*4882a593Smuzhiyun #define CFCS_RMA 0x20000000 /* Receive Master Abort (S) */ 139*4882a593Smuzhiyun #define CFCS_RTA 0x10000000 /* Receive Target Abort (S) */ 140*4882a593Smuzhiyun #define CFCS_DST 0x06000000 /* DEVSEL Timing (S) */ 141*4882a593Smuzhiyun #define CFCS_DPR 0x01000000 /* Data Parity Report (S) */ 142*4882a593Smuzhiyun #define CFCS_FBB 0x00800000 /* Fast Back-To-Back (S) */ 143*4882a593Smuzhiyun #define CFCS_SEE 0x00000100 /* System Error Enable (C) */ 144*4882a593Smuzhiyun #define CFCS_PER 0x00000040 /* Parity Error Response (C) */ 145*4882a593Smuzhiyun #define CFCS_MO 0x00000004 /* Master Operation (C) */ 146*4882a593Smuzhiyun #define CFCS_MSA 0x00000002 /* Memory Space Access (C) */ 147*4882a593Smuzhiyun #define CFCS_IOSA 0x00000001 /* I/O Space Access (C) */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun ** PCI Configuration Revision Register (PCI_CFRV) 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #define CFRV_BC 0xff000000 /* Base Class */ 153*4882a593Smuzhiyun #define CFRV_SC 0x00ff0000 /* Subclass */ 154*4882a593Smuzhiyun #define CFRV_RN 0x000000f0 /* Revision Number */ 155*4882a593Smuzhiyun #define CFRV_SN 0x0000000f /* Step Number */ 156*4882a593Smuzhiyun #define BASE_CLASS 0x02000000 /* Indicates Network Controller */ 157*4882a593Smuzhiyun #define SUB_CLASS 0x00000000 /* Indicates Ethernet Controller */ 158*4882a593Smuzhiyun #define STEP_NUMBER 0x00000020 /* Increments for future chips */ 159*4882a593Smuzhiyun #define REV_NUMBER 0x00000003 /* 0x00, 0x01, 0x02, 0x03: Rev in Step */ 160*4882a593Smuzhiyun #define CFRV_MASK 0xffff0000 /* Register mask */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* 163*4882a593Smuzhiyun ** PCI Configuration Latency Timer Register (PCI_CFLT) 164*4882a593Smuzhiyun */ 165*4882a593Smuzhiyun #define CFLT_BC 0x0000ff00 /* Latency Timer bits */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun ** PCI Configuration Base I/O Address Register (PCI_CBIO) 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define CBIO_MASK -128 /* Base I/O Address Mask */ 171*4882a593Smuzhiyun #define CBIO_IOSI 0x00000001 /* I/O Space Indicator (RO, value is 1) */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun ** PCI Configuration Card Information Structure Register (PCI_CCIS) 175*4882a593Smuzhiyun */ 176*4882a593Smuzhiyun #define CCIS_ROMI 0xf0000000 /* ROM Image */ 177*4882a593Smuzhiyun #define CCIS_ASO 0x0ffffff8 /* Address Space Offset */ 178*4882a593Smuzhiyun #define CCIS_ASI 0x00000007 /* Address Space Indicator */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun ** PCI Configuration Subsystem ID Register (PCI_SSID) 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #define SSID_SSID 0xffff0000 /* Subsystem ID */ 184*4882a593Smuzhiyun #define SSID_SVID 0x0000ffff /* Subsystem Vendor ID */ 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* 187*4882a593Smuzhiyun ** PCI Configuration Expansion ROM Base Address Register (PCI_CBER) 188*4882a593Smuzhiyun */ 189*4882a593Smuzhiyun #define CBER_MASK 0xfffffc00 /* Expansion ROM Base Address Mask */ 190*4882a593Smuzhiyun #define CBER_ROME 0x00000001 /* ROM Enable */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* 193*4882a593Smuzhiyun ** PCI Configuration Interrupt Register (PCI_CFIT) 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun #define CFIT_MXLT 0xff000000 /* MAX_LAT Value (0.25us periods) */ 196*4882a593Smuzhiyun #define CFIT_MNGT 0x00ff0000 /* MIN_GNT Value (0.25us periods) */ 197*4882a593Smuzhiyun #define CFIT_IRQP 0x0000ff00 /* Interrupt Pin */ 198*4882a593Smuzhiyun #define CFIT_IRQL 0x000000ff /* Interrupt Line */ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* 201*4882a593Smuzhiyun ** PCI Configuration Power Management Area Register (PCI_CFPM) 202*4882a593Smuzhiyun */ 203*4882a593Smuzhiyun #define SLEEP 0x80 /* Power Saving Sleep Mode */ 204*4882a593Smuzhiyun #define SNOOZE 0x40 /* Power Saving Snooze Mode */ 205*4882a593Smuzhiyun #define WAKEUP 0x00 /* Power Saving Wakeup */ 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define PCI_CFDA_DSU 0x41 /* 8 bit Configuration Space Address */ 208*4882a593Smuzhiyun #define PCI_CFDA_PSM 0x43 /* 8 bit Configuration Space Address */ 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun ** DC21040 Bus Mode Register (DE4X5_BMR) 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun #define BMR_RML 0x00200000 /* [Memory] Read Multiple */ 214*4882a593Smuzhiyun #define BMR_DBO 0x00100000 /* Descriptor Byte Ordering (Endian) */ 215*4882a593Smuzhiyun #define BMR_TAP 0x000e0000 /* Transmit Automatic Polling */ 216*4882a593Smuzhiyun #define BMR_DAS 0x00010000 /* Diagnostic Address Space */ 217*4882a593Smuzhiyun #define BMR_CAL 0x0000c000 /* Cache Alignment */ 218*4882a593Smuzhiyun #define BMR_PBL 0x00003f00 /* Programmable Burst Length */ 219*4882a593Smuzhiyun #define BMR_BLE 0x00000080 /* Big/Little Endian */ 220*4882a593Smuzhiyun #define BMR_DSL 0x0000007c /* Descriptor Skip Length */ 221*4882a593Smuzhiyun #define BMR_BAR 0x00000002 /* Bus ARbitration */ 222*4882a593Smuzhiyun #define BMR_SWR 0x00000001 /* Software Reset */ 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* Timings here are for 10BASE-T/AUI only*/ 225*4882a593Smuzhiyun #define TAP_NOPOLL 0x00000000 /* No automatic polling */ 226*4882a593Smuzhiyun #define TAP_200US 0x00020000 /* TX automatic polling every 200us */ 227*4882a593Smuzhiyun #define TAP_800US 0x00040000 /* TX automatic polling every 800us */ 228*4882a593Smuzhiyun #define TAP_1_6MS 0x00060000 /* TX automatic polling every 1.6ms */ 229*4882a593Smuzhiyun #define TAP_12_8US 0x00080000 /* TX automatic polling every 12.8us */ 230*4882a593Smuzhiyun #define TAP_25_6US 0x000a0000 /* TX automatic polling every 25.6us */ 231*4882a593Smuzhiyun #define TAP_51_2US 0x000c0000 /* TX automatic polling every 51.2us */ 232*4882a593Smuzhiyun #define TAP_102_4US 0x000e0000 /* TX automatic polling every 102.4us */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define CAL_NOUSE 0x00000000 /* Not used */ 235*4882a593Smuzhiyun #define CAL_8LONG 0x00004000 /* 8-longword alignment */ 236*4882a593Smuzhiyun #define CAL_16LONG 0x00008000 /* 16-longword alignment */ 237*4882a593Smuzhiyun #define CAL_32LONG 0x0000c000 /* 32-longword alignment */ 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define PBL_0 0x00000000 /* DMA burst length = amount in RX FIFO */ 240*4882a593Smuzhiyun #define PBL_1 0x00000100 /* 1 longword DMA burst length */ 241*4882a593Smuzhiyun #define PBL_2 0x00000200 /* 2 longwords DMA burst length */ 242*4882a593Smuzhiyun #define PBL_4 0x00000400 /* 4 longwords DMA burst length */ 243*4882a593Smuzhiyun #define PBL_8 0x00000800 /* 8 longwords DMA burst length */ 244*4882a593Smuzhiyun #define PBL_16 0x00001000 /* 16 longwords DMA burst length */ 245*4882a593Smuzhiyun #define PBL_32 0x00002000 /* 32 longwords DMA burst length */ 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define DSL_0 0x00000000 /* 0 longword / descriptor */ 248*4882a593Smuzhiyun #define DSL_1 0x00000004 /* 1 longword / descriptor */ 249*4882a593Smuzhiyun #define DSL_2 0x00000008 /* 2 longwords / descriptor */ 250*4882a593Smuzhiyun #define DSL_4 0x00000010 /* 4 longwords / descriptor */ 251*4882a593Smuzhiyun #define DSL_8 0x00000020 /* 8 longwords / descriptor */ 252*4882a593Smuzhiyun #define DSL_16 0x00000040 /* 16 longwords / descriptor */ 253*4882a593Smuzhiyun #define DSL_32 0x00000080 /* 32 longwords / descriptor */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* 256*4882a593Smuzhiyun ** DC21040 Transmit Poll Demand Register (DE4X5_TPD) 257*4882a593Smuzhiyun */ 258*4882a593Smuzhiyun #define TPD 0x00000001 /* Transmit Poll Demand */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* 261*4882a593Smuzhiyun ** DC21040 Receive Poll Demand Register (DE4X5_RPD) 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun #define RPD 0x00000001 /* Receive Poll Demand */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* 266*4882a593Smuzhiyun ** DC21040 Receive Ring Base Address Register (DE4X5_RRBA) 267*4882a593Smuzhiyun */ 268*4882a593Smuzhiyun #define RRBA 0xfffffffc /* RX Descriptor List Start Address */ 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun ** DC21040 Transmit Ring Base Address Register (DE4X5_TRBA) 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun #define TRBA 0xfffffffc /* TX Descriptor List Start Address */ 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* 276*4882a593Smuzhiyun ** Status Register (DE4X5_STS) 277*4882a593Smuzhiyun */ 278*4882a593Smuzhiyun #define STS_GPI 0x04000000 /* General Purpose Port Interrupt */ 279*4882a593Smuzhiyun #define STS_BE 0x03800000 /* Bus Error Bits */ 280*4882a593Smuzhiyun #define STS_TS 0x00700000 /* Transmit Process State */ 281*4882a593Smuzhiyun #define STS_RS 0x000e0000 /* Receive Process State */ 282*4882a593Smuzhiyun #define STS_NIS 0x00010000 /* Normal Interrupt Summary */ 283*4882a593Smuzhiyun #define STS_AIS 0x00008000 /* Abnormal Interrupt Summary */ 284*4882a593Smuzhiyun #define STS_ER 0x00004000 /* Early Receive */ 285*4882a593Smuzhiyun #define STS_FBE 0x00002000 /* Fatal Bus Error */ 286*4882a593Smuzhiyun #define STS_SE 0x00002000 /* System Error */ 287*4882a593Smuzhiyun #define STS_LNF 0x00001000 /* Link Fail */ 288*4882a593Smuzhiyun #define STS_FD 0x00000800 /* Full-Duplex Short Frame Received */ 289*4882a593Smuzhiyun #define STS_TM 0x00000800 /* Timer Expired (DC21041) */ 290*4882a593Smuzhiyun #define STS_ETI 0x00000400 /* Early Transmit Interrupt */ 291*4882a593Smuzhiyun #define STS_AT 0x00000400 /* AUI/TP Pin */ 292*4882a593Smuzhiyun #define STS_RWT 0x00000200 /* Receive Watchdog Time-Out */ 293*4882a593Smuzhiyun #define STS_RPS 0x00000100 /* Receive Process Stopped */ 294*4882a593Smuzhiyun #define STS_RU 0x00000080 /* Receive Buffer Unavailable */ 295*4882a593Smuzhiyun #define STS_RI 0x00000040 /* Receive Interrupt */ 296*4882a593Smuzhiyun #define STS_UNF 0x00000020 /* Transmit Underflow */ 297*4882a593Smuzhiyun #define STS_LNP 0x00000010 /* Link Pass */ 298*4882a593Smuzhiyun #define STS_ANC 0x00000010 /* Autonegotiation Complete */ 299*4882a593Smuzhiyun #define STS_TJT 0x00000008 /* Transmit Jabber Time-Out */ 300*4882a593Smuzhiyun #define STS_TU 0x00000004 /* Transmit Buffer Unavailable */ 301*4882a593Smuzhiyun #define STS_TPS 0x00000002 /* Transmit Process Stopped */ 302*4882a593Smuzhiyun #define STS_TI 0x00000001 /* Transmit Interrupt */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define EB_PAR 0x00000000 /* Parity Error */ 305*4882a593Smuzhiyun #define EB_MA 0x00800000 /* Master Abort */ 306*4882a593Smuzhiyun #define EB_TA 0x01000000 /* Target Abort */ 307*4882a593Smuzhiyun #define EB_RES0 0x01800000 /* Reserved */ 308*4882a593Smuzhiyun #define EB_RES1 0x02000000 /* Reserved */ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define TS_STOP 0x00000000 /* Stopped */ 311*4882a593Smuzhiyun #define TS_FTD 0x00100000 /* Fetch Transmit Descriptor */ 312*4882a593Smuzhiyun #define TS_WEOT 0x00200000 /* Wait for End Of Transmission */ 313*4882a593Smuzhiyun #define TS_QDAT 0x00300000 /* Queue skb data into TX FIFO */ 314*4882a593Smuzhiyun #define TS_RES 0x00400000 /* Reserved */ 315*4882a593Smuzhiyun #define TS_SPKT 0x00500000 /* Setup Packet */ 316*4882a593Smuzhiyun #define TS_SUSP 0x00600000 /* Suspended */ 317*4882a593Smuzhiyun #define TS_CLTD 0x00700000 /* Close Transmit Descriptor */ 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define RS_STOP 0x00000000 /* Stopped */ 320*4882a593Smuzhiyun #define RS_FRD 0x00020000 /* Fetch Receive Descriptor */ 321*4882a593Smuzhiyun #define RS_CEOR 0x00040000 /* Check for End of Receive Packet */ 322*4882a593Smuzhiyun #define RS_WFRP 0x00060000 /* Wait for Receive Packet */ 323*4882a593Smuzhiyun #define RS_SUSP 0x00080000 /* Suspended */ 324*4882a593Smuzhiyun #define RS_CLRD 0x000a0000 /* Close Receive Descriptor */ 325*4882a593Smuzhiyun #define RS_FLUSH 0x000c0000 /* Flush RX FIFO */ 326*4882a593Smuzhiyun #define RS_QRFS 0x000e0000 /* Queue RX FIFO into RX Skb */ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define INT_CANCEL 0x0001ffff /* For zeroing all interrupt sources */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* 331*4882a593Smuzhiyun ** Operation Mode Register (DE4X5_OMR) 332*4882a593Smuzhiyun */ 333*4882a593Smuzhiyun #define OMR_SC 0x80000000 /* Special Capture Effect Enable */ 334*4882a593Smuzhiyun #define OMR_RA 0x40000000 /* Receive All */ 335*4882a593Smuzhiyun #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */ 336*4882a593Smuzhiyun #define OMR_SCR 0x01000000 /* Scrambler Mode */ 337*4882a593Smuzhiyun #define OMR_PCS 0x00800000 /* PCS Function */ 338*4882a593Smuzhiyun #define OMR_TTM 0x00400000 /* Transmit Threshold Mode */ 339*4882a593Smuzhiyun #define OMR_SF 0x00200000 /* Store and Forward */ 340*4882a593Smuzhiyun #define OMR_HBD 0x00080000 /* HeartBeat Disable */ 341*4882a593Smuzhiyun #define OMR_PS 0x00040000 /* Port Select */ 342*4882a593Smuzhiyun #define OMR_CA 0x00020000 /* Capture Effect Enable */ 343*4882a593Smuzhiyun #define OMR_BP 0x00010000 /* Back Pressure */ 344*4882a593Smuzhiyun #define OMR_TR 0x0000c000 /* Threshold Control Bits */ 345*4882a593Smuzhiyun #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */ 346*4882a593Smuzhiyun #define OMR_FC 0x00001000 /* Force Collision Mode */ 347*4882a593Smuzhiyun #define OMR_OM 0x00000c00 /* Operating Mode */ 348*4882a593Smuzhiyun #define OMR_FDX 0x00000200 /* Full Duplex Mode */ 349*4882a593Smuzhiyun #define OMR_FKD 0x00000100 /* Flaky Oscillator Disable */ 350*4882a593Smuzhiyun #define OMR_PM 0x00000080 /* Pass All Multicast */ 351*4882a593Smuzhiyun #define OMR_PR 0x00000040 /* Promiscuous Mode */ 352*4882a593Smuzhiyun #define OMR_SB 0x00000020 /* Start/Stop Backoff Counter */ 353*4882a593Smuzhiyun #define OMR_IF 0x00000010 /* Inverse Filtering */ 354*4882a593Smuzhiyun #define OMR_PB 0x00000008 /* Pass Bad Frames */ 355*4882a593Smuzhiyun #define OMR_HO 0x00000004 /* Hash Only Filtering Mode */ 356*4882a593Smuzhiyun #define OMR_SR 0x00000002 /* Start/Stop Receive */ 357*4882a593Smuzhiyun #define OMR_HP 0x00000001 /* Hash/Perfect Receive Filtering Mode */ 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define TR_72 0x00000000 /* Threshold set to 72 (128) bytes */ 360*4882a593Smuzhiyun #define TR_96 0x00004000 /* Threshold set to 96 (256) bytes */ 361*4882a593Smuzhiyun #define TR_128 0x00008000 /* Threshold set to 128 (512) bytes */ 362*4882a593Smuzhiyun #define TR_160 0x0000c000 /* Threshold set to 160 (1024) bytes */ 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define OMR_DEF (OMR_SDP) 365*4882a593Smuzhiyun #define OMR_SIA (OMR_SDP | OMR_TTM) 366*4882a593Smuzhiyun #define OMR_SYM (OMR_SDP | OMR_SCR | OMR_PCS | OMR_HBD | OMR_PS) 367*4882a593Smuzhiyun #define OMR_MII_10 (OMR_SDP | OMR_TTM | OMR_PS) 368*4882a593Smuzhiyun #define OMR_MII_100 (OMR_SDP | OMR_HBD | OMR_PS) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun /* 371*4882a593Smuzhiyun ** DC21040 Interrupt Mask Register (DE4X5_IMR) 372*4882a593Smuzhiyun */ 373*4882a593Smuzhiyun #define IMR_GPM 0x04000000 /* General Purpose Port Mask */ 374*4882a593Smuzhiyun #define IMR_NIM 0x00010000 /* Normal Interrupt Summary Mask */ 375*4882a593Smuzhiyun #define IMR_AIM 0x00008000 /* Abnormal Interrupt Summary Mask */ 376*4882a593Smuzhiyun #define IMR_ERM 0x00004000 /* Early Receive Mask */ 377*4882a593Smuzhiyun #define IMR_FBM 0x00002000 /* Fatal Bus Error Mask */ 378*4882a593Smuzhiyun #define IMR_SEM 0x00002000 /* System Error Mask */ 379*4882a593Smuzhiyun #define IMR_LFM 0x00001000 /* Link Fail Mask */ 380*4882a593Smuzhiyun #define IMR_FDM 0x00000800 /* Full-Duplex (Short Frame) Mask */ 381*4882a593Smuzhiyun #define IMR_TMM 0x00000800 /* Timer Expired Mask (DC21041) */ 382*4882a593Smuzhiyun #define IMR_ETM 0x00000400 /* Early Transmit Interrupt Mask */ 383*4882a593Smuzhiyun #define IMR_ATM 0x00000400 /* AUI/TP Switch Mask */ 384*4882a593Smuzhiyun #define IMR_RWM 0x00000200 /* Receive Watchdog Time-Out Mask */ 385*4882a593Smuzhiyun #define IMR_RSM 0x00000100 /* Receive Stopped Mask */ 386*4882a593Smuzhiyun #define IMR_RUM 0x00000080 /* Receive Buffer Unavailable Mask */ 387*4882a593Smuzhiyun #define IMR_RIM 0x00000040 /* Receive Interrupt Mask */ 388*4882a593Smuzhiyun #define IMR_UNM 0x00000020 /* Underflow Interrupt Mask */ 389*4882a593Smuzhiyun #define IMR_ANM 0x00000010 /* Autonegotiation Complete Mask */ 390*4882a593Smuzhiyun #define IMR_LPM 0x00000010 /* Link Pass */ 391*4882a593Smuzhiyun #define IMR_TJM 0x00000008 /* Transmit Time-Out Jabber Mask */ 392*4882a593Smuzhiyun #define IMR_TUM 0x00000004 /* Transmit Buffer Unavailable Mask */ 393*4882a593Smuzhiyun #define IMR_TSM 0x00000002 /* Transmission Stopped Mask */ 394*4882a593Smuzhiyun #define IMR_TIM 0x00000001 /* Transmit Interrupt Mask */ 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* 397*4882a593Smuzhiyun ** Missed Frames and FIFO Overflow Counters (DE4X5_MFC) 398*4882a593Smuzhiyun */ 399*4882a593Smuzhiyun #define MFC_FOCO 0x10000000 /* FIFO Overflow Counter Overflow Bit */ 400*4882a593Smuzhiyun #define MFC_FOC 0x0ffe0000 /* FIFO Overflow Counter Bits */ 401*4882a593Smuzhiyun #define MFC_OVFL 0x00010000 /* Missed Frames Counter Overflow Bit */ 402*4882a593Smuzhiyun #define MFC_CNTR 0x0000ffff /* Missed Frames Counter Bits */ 403*4882a593Smuzhiyun #define MFC_FOCM 0x1ffe0000 /* FIFO Overflow Counter Mask */ 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun /* 406*4882a593Smuzhiyun ** DC21040 Ethernet Address PROM (DE4X5_APROM) 407*4882a593Smuzhiyun */ 408*4882a593Smuzhiyun #define APROM_DN 0x80000000 /* Data Not Valid */ 409*4882a593Smuzhiyun #define APROM_DT 0x000000ff /* Address Byte */ 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* 412*4882a593Smuzhiyun ** DC21041 Boot/Ethernet Address ROM (DE4X5_BROM) 413*4882a593Smuzhiyun */ 414*4882a593Smuzhiyun #define BROM_MODE 0x00008000 /* MODE_1: 0, MODE_0: 1 (read only) */ 415*4882a593Smuzhiyun #define BROM_RD 0x00004000 /* Read from Boot ROM */ 416*4882a593Smuzhiyun #define BROM_WR 0x00002000 /* Write to Boot ROM */ 417*4882a593Smuzhiyun #define BROM_BR 0x00001000 /* Select Boot ROM when set */ 418*4882a593Smuzhiyun #define BROM_SR 0x00000800 /* Select Serial ROM when set */ 419*4882a593Smuzhiyun #define BROM_REG 0x00000400 /* External Register Select */ 420*4882a593Smuzhiyun #define BROM_DT 0x000000ff /* Data Byte */ 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* 423*4882a593Smuzhiyun ** DC21041 Serial/Ethernet Address ROM (DE4X5_SROM, DE4X5_MII) 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun #define MII_MDI 0x00080000 /* MII Management Data In */ 426*4882a593Smuzhiyun #define MII_MDO 0x00060000 /* MII Management Mode/Data Out */ 427*4882a593Smuzhiyun #define MII_MRD 0x00040000 /* MII Management Define Read Mode */ 428*4882a593Smuzhiyun #define MII_MWR 0x00000000 /* MII Management Define Write Mode */ 429*4882a593Smuzhiyun #define MII_MDT 0x00020000 /* MII Management Data Out */ 430*4882a593Smuzhiyun #define MII_MDC 0x00010000 /* MII Management Clock */ 431*4882a593Smuzhiyun #define MII_RD 0x00004000 /* Read from MII */ 432*4882a593Smuzhiyun #define MII_WR 0x00002000 /* Write to MII */ 433*4882a593Smuzhiyun #define MII_SEL 0x00000800 /* Select MII when RESET */ 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define SROM_MODE 0x00008000 /* MODE_1: 0, MODE_0: 1 (read only) */ 436*4882a593Smuzhiyun #define SROM_RD 0x00004000 /* Read from Boot ROM */ 437*4882a593Smuzhiyun #define SROM_WR 0x00002000 /* Write to Boot ROM */ 438*4882a593Smuzhiyun #define SROM_BR 0x00001000 /* Select Boot ROM when set */ 439*4882a593Smuzhiyun #define SROM_SR 0x00000800 /* Select Serial ROM when set */ 440*4882a593Smuzhiyun #define SROM_REG 0x00000400 /* External Register Select */ 441*4882a593Smuzhiyun #define SROM_DT 0x000000ff /* Data Byte */ 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define DT_OUT 0x00000008 /* Serial Data Out */ 444*4882a593Smuzhiyun #define DT_IN 0x00000004 /* Serial Data In */ 445*4882a593Smuzhiyun #define DT_CLK 0x00000002 /* Serial ROM Clock */ 446*4882a593Smuzhiyun #define DT_CS 0x00000001 /* Serial ROM Chip Select */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define MII_PREAMBLE 0xffffffff /* MII Management Preamble */ 449*4882a593Smuzhiyun #define MII_TEST 0xaaaaaaaa /* MII Test Signal */ 450*4882a593Smuzhiyun #define MII_STRD 0x06 /* Start of Frame+Op Code: use low nibble */ 451*4882a593Smuzhiyun #define MII_STWR 0x0a /* Start of Frame+Op Code: use low nibble */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define MII_CR 0x00 /* MII Management Control Register */ 454*4882a593Smuzhiyun #define MII_SR 0x01 /* MII Management Status Register */ 455*4882a593Smuzhiyun #define MII_ID0 0x02 /* PHY Identifier Register 0 */ 456*4882a593Smuzhiyun #define MII_ID1 0x03 /* PHY Identifier Register 1 */ 457*4882a593Smuzhiyun #define MII_ANA 0x04 /* Auto Negotiation Advertisement */ 458*4882a593Smuzhiyun #define MII_ANLPA 0x05 /* Auto Negotiation Link Partner Ability */ 459*4882a593Smuzhiyun #define MII_ANE 0x06 /* Auto Negotiation Expansion */ 460*4882a593Smuzhiyun #define MII_ANP 0x07 /* Auto Negotiation Next Page TX */ 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun #define DE4X5_MAX_MII 32 /* Maximum address of MII PHY devices */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* 465*4882a593Smuzhiyun ** MII Management Control Register 466*4882a593Smuzhiyun */ 467*4882a593Smuzhiyun #define MII_CR_RST 0x8000 /* RESET the PHY chip */ 468*4882a593Smuzhiyun #define MII_CR_LPBK 0x4000 /* Loopback enable */ 469*4882a593Smuzhiyun #define MII_CR_SPD 0x2000 /* 0: 10Mb/s; 1: 100Mb/s */ 470*4882a593Smuzhiyun #define MII_CR_10 0x0000 /* Set 10Mb/s */ 471*4882a593Smuzhiyun #define MII_CR_100 0x2000 /* Set 100Mb/s */ 472*4882a593Smuzhiyun #define MII_CR_ASSE 0x1000 /* Auto Speed Select Enable */ 473*4882a593Smuzhiyun #define MII_CR_PD 0x0800 /* Power Down */ 474*4882a593Smuzhiyun #define MII_CR_ISOL 0x0400 /* Isolate Mode */ 475*4882a593Smuzhiyun #define MII_CR_RAN 0x0200 /* Restart Auto Negotiation */ 476*4882a593Smuzhiyun #define MII_CR_FDM 0x0100 /* Full Duplex Mode */ 477*4882a593Smuzhiyun #define MII_CR_CTE 0x0080 /* Collision Test Enable */ 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* 480*4882a593Smuzhiyun ** MII Management Status Register 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define MII_SR_T4C 0x8000 /* 100BASE-T4 capable */ 483*4882a593Smuzhiyun #define MII_SR_TXFD 0x4000 /* 100BASE-TX Full Duplex capable */ 484*4882a593Smuzhiyun #define MII_SR_TXHD 0x2000 /* 100BASE-TX Half Duplex capable */ 485*4882a593Smuzhiyun #define MII_SR_TFD 0x1000 /* 10BASE-T Full Duplex capable */ 486*4882a593Smuzhiyun #define MII_SR_THD 0x0800 /* 10BASE-T Half Duplex capable */ 487*4882a593Smuzhiyun #define MII_SR_ASSC 0x0020 /* Auto Speed Selection Complete*/ 488*4882a593Smuzhiyun #define MII_SR_RFD 0x0010 /* Remote Fault Detected */ 489*4882a593Smuzhiyun #define MII_SR_ANC 0x0008 /* Auto Negotiation capable */ 490*4882a593Smuzhiyun #define MII_SR_LKS 0x0004 /* Link Status */ 491*4882a593Smuzhiyun #define MII_SR_JABD 0x0002 /* Jabber Detect */ 492*4882a593Smuzhiyun #define MII_SR_XC 0x0001 /* Extended Capabilities */ 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* 495*4882a593Smuzhiyun ** MII Management Auto Negotiation Advertisement Register 496*4882a593Smuzhiyun */ 497*4882a593Smuzhiyun #define MII_ANA_TAF 0x03e0 /* Technology Ability Field */ 498*4882a593Smuzhiyun #define MII_ANA_T4AM 0x0200 /* T4 Technology Ability Mask */ 499*4882a593Smuzhiyun #define MII_ANA_TXAM 0x0180 /* TX Technology Ability Mask */ 500*4882a593Smuzhiyun #define MII_ANA_FDAM 0x0140 /* Full Duplex Technology Ability Mask */ 501*4882a593Smuzhiyun #define MII_ANA_HDAM 0x02a0 /* Half Duplex Technology Ability Mask */ 502*4882a593Smuzhiyun #define MII_ANA_100M 0x0380 /* 100Mb Technology Ability Mask */ 503*4882a593Smuzhiyun #define MII_ANA_10M 0x0060 /* 10Mb Technology Ability Mask */ 504*4882a593Smuzhiyun #define MII_ANA_CSMA 0x0001 /* CSMA-CD Capable */ 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /* 507*4882a593Smuzhiyun ** MII Management Auto Negotiation Remote End Register 508*4882a593Smuzhiyun */ 509*4882a593Smuzhiyun #define MII_ANLPA_NP 0x8000 /* Next Page (Enable) */ 510*4882a593Smuzhiyun #define MII_ANLPA_ACK 0x4000 /* Remote Acknowledge */ 511*4882a593Smuzhiyun #define MII_ANLPA_RF 0x2000 /* Remote Fault */ 512*4882a593Smuzhiyun #define MII_ANLPA_TAF 0x03e0 /* Technology Ability Field */ 513*4882a593Smuzhiyun #define MII_ANLPA_T4AM 0x0200 /* T4 Technology Ability Mask */ 514*4882a593Smuzhiyun #define MII_ANLPA_TXAM 0x0180 /* TX Technology Ability Mask */ 515*4882a593Smuzhiyun #define MII_ANLPA_FDAM 0x0140 /* Full Duplex Technology Ability Mask */ 516*4882a593Smuzhiyun #define MII_ANLPA_HDAM 0x02a0 /* Half Duplex Technology Ability Mask */ 517*4882a593Smuzhiyun #define MII_ANLPA_100M 0x0380 /* 100Mb Technology Ability Mask */ 518*4882a593Smuzhiyun #define MII_ANLPA_10M 0x0060 /* 10Mb Technology Ability Mask */ 519*4882a593Smuzhiyun #define MII_ANLPA_CSMA 0x0001 /* CSMA-CD Capable */ 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* 522*4882a593Smuzhiyun ** SROM Media Definitions (ABG SROM Section) 523*4882a593Smuzhiyun */ 524*4882a593Smuzhiyun #define MEDIA_NWAY 0x0080 /* Nway (Auto Negotiation) on PHY */ 525*4882a593Smuzhiyun #define MEDIA_MII 0x0040 /* MII Present on the adapter */ 526*4882a593Smuzhiyun #define MEDIA_FIBRE 0x0008 /* Fibre Media present */ 527*4882a593Smuzhiyun #define MEDIA_AUI 0x0004 /* AUI Media present */ 528*4882a593Smuzhiyun #define MEDIA_TP 0x0002 /* TP Media present */ 529*4882a593Smuzhiyun #define MEDIA_BNC 0x0001 /* BNC Media present */ 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun /* 532*4882a593Smuzhiyun ** SROM Definitions (Digital Semiconductor Format) 533*4882a593Smuzhiyun */ 534*4882a593Smuzhiyun #define SROM_SSVID 0x0000 /* Sub-system Vendor ID offset */ 535*4882a593Smuzhiyun #define SROM_SSID 0x0002 /* Sub-system ID offset */ 536*4882a593Smuzhiyun #define SROM_CISPL 0x0004 /* CardBus CIS Pointer low offset */ 537*4882a593Smuzhiyun #define SROM_CISPH 0x0006 /* CardBus CIS Pointer high offset */ 538*4882a593Smuzhiyun #define SROM_IDCRC 0x0010 /* ID Block CRC offset*/ 539*4882a593Smuzhiyun #define SROM_RSVD2 0x0011 /* ID Reserved 2 offset */ 540*4882a593Smuzhiyun #define SROM_SFV 0x0012 /* SROM Format Version offset */ 541*4882a593Smuzhiyun #define SROM_CCNT 0x0013 /* Controller Count offset */ 542*4882a593Smuzhiyun #define SROM_HWADD 0x0014 /* Hardware Address offset */ 543*4882a593Smuzhiyun #define SROM_MRSVD 0x007c /* Manufacturer Reserved offset*/ 544*4882a593Smuzhiyun #define SROM_CRC 0x007e /* SROM CRC offset */ 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun /* 547*4882a593Smuzhiyun ** SROM Media Connection Definitions 548*4882a593Smuzhiyun */ 549*4882a593Smuzhiyun #define SROM_10BT 0x0000 /* 10BASE-T half duplex */ 550*4882a593Smuzhiyun #define SROM_10BTN 0x0100 /* 10BASE-T with Nway */ 551*4882a593Smuzhiyun #define SROM_10BTF 0x0204 /* 10BASE-T full duplex */ 552*4882a593Smuzhiyun #define SROM_10BTNLP 0x0400 /* 10BASE-T without Link Pass test */ 553*4882a593Smuzhiyun #define SROM_10B2 0x0001 /* 10BASE-2 (BNC) */ 554*4882a593Smuzhiyun #define SROM_10B5 0x0002 /* 10BASE-5 (AUI) */ 555*4882a593Smuzhiyun #define SROM_100BTH 0x0003 /* 100BASE-T half duplex */ 556*4882a593Smuzhiyun #define SROM_100BTF 0x0205 /* 100BASE-T full duplex */ 557*4882a593Smuzhiyun #define SROM_100BT4 0x0006 /* 100BASE-T4 */ 558*4882a593Smuzhiyun #define SROM_100BFX 0x0007 /* 100BASE-FX half duplex (Fiber) */ 559*4882a593Smuzhiyun #define SROM_M10BT 0x0009 /* MII 10BASE-T half duplex */ 560*4882a593Smuzhiyun #define SROM_M10BTF 0x020a /* MII 10BASE-T full duplex */ 561*4882a593Smuzhiyun #define SROM_M100BT 0x000d /* MII 100BASE-T half duplex */ 562*4882a593Smuzhiyun #define SROM_M100BTF 0x020e /* MII 100BASE-T full duplex */ 563*4882a593Smuzhiyun #define SROM_M100BT4 0x000f /* MII 100BASE-T4 */ 564*4882a593Smuzhiyun #define SROM_M100BF 0x0010 /* MII 100BASE-FX half duplex */ 565*4882a593Smuzhiyun #define SROM_M100BFF 0x0211 /* MII 100BASE-FX full duplex */ 566*4882a593Smuzhiyun #define SROM_PDA 0x0800 /* Powerup & Dynamic Autosense */ 567*4882a593Smuzhiyun #define SROM_PAO 0x8800 /* Powerup Autosense Only */ 568*4882a593Smuzhiyun #define SROM_NSMI 0xffff /* No Selected Media Information */ 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* 571*4882a593Smuzhiyun ** SROM Media Definitions 572*4882a593Smuzhiyun */ 573*4882a593Smuzhiyun #define SROM_10BASET 0x0000 /* 10BASE-T half duplex */ 574*4882a593Smuzhiyun #define SROM_10BASE2 0x0001 /* 10BASE-2 (BNC) */ 575*4882a593Smuzhiyun #define SROM_10BASE5 0x0002 /* 10BASE-5 (AUI) */ 576*4882a593Smuzhiyun #define SROM_100BASET 0x0003 /* 100BASE-T half duplex */ 577*4882a593Smuzhiyun #define SROM_10BASETF 0x0004 /* 10BASE-T full duplex */ 578*4882a593Smuzhiyun #define SROM_100BASETF 0x0005 /* 100BASE-T full duplex */ 579*4882a593Smuzhiyun #define SROM_100BASET4 0x0006 /* 100BASE-T4 */ 580*4882a593Smuzhiyun #define SROM_100BASEF 0x0007 /* 100BASE-FX half duplex */ 581*4882a593Smuzhiyun #define SROM_100BASEFF 0x0008 /* 100BASE-FX full duplex */ 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #define BLOCK_LEN 0x7f /* Extended blocks length mask */ 584*4882a593Smuzhiyun #define EXT_FIELD 0x40 /* Extended blocks extension field bit */ 585*4882a593Smuzhiyun #define MEDIA_CODE 0x3f /* Extended blocks media code mask */ 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* 588*4882a593Smuzhiyun ** SROM Compact Format Block Masks 589*4882a593Smuzhiyun */ 590*4882a593Smuzhiyun #define COMPACT_FI 0x80 /* Format Indicator */ 591*4882a593Smuzhiyun #define COMPACT_LEN 0x04 /* Length */ 592*4882a593Smuzhiyun #define COMPACT_MC 0x3f /* Media Code */ 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun /* 595*4882a593Smuzhiyun ** SROM Extended Format Block Type 0 Masks 596*4882a593Smuzhiyun */ 597*4882a593Smuzhiyun #define BLOCK0_FI 0x80 /* Format Indicator */ 598*4882a593Smuzhiyun #define BLOCK0_MCS 0x80 /* Media Code byte Sign */ 599*4882a593Smuzhiyun #define BLOCK0_MC 0x3f /* Media Code */ 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* 602*4882a593Smuzhiyun ** DC21040 Full Duplex Register (DE4X5_FDR) 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun #define FDR_FDACV 0x0000ffff /* Full Duplex Auto Configuration Value */ 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* 607*4882a593Smuzhiyun ** DC21041 General Purpose Timer Register (DE4X5_GPT) 608*4882a593Smuzhiyun */ 609*4882a593Smuzhiyun #define GPT_CON 0x00010000 /* One shot: 0, Continuous: 1 */ 610*4882a593Smuzhiyun #define GPT_VAL 0x0000ffff /* Timer Value */ 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun /* 613*4882a593Smuzhiyun ** DC21140 General Purpose Register (DE4X5_GEP) (hardware dependent bits) 614*4882a593Smuzhiyun */ 615*4882a593Smuzhiyun /* Valid ONLY for DE500 hardware */ 616*4882a593Smuzhiyun #define GEP_LNP 0x00000080 /* Link Pass (input) */ 617*4882a593Smuzhiyun #define GEP_SLNK 0x00000040 /* SYM LINK (input) */ 618*4882a593Smuzhiyun #define GEP_SDET 0x00000020 /* Signal Detect (input) */ 619*4882a593Smuzhiyun #define GEP_HRST 0x00000010 /* Hard RESET (to PHY) (output) */ 620*4882a593Smuzhiyun #define GEP_FDXD 0x00000008 /* Full Duplex Disable (output) */ 621*4882a593Smuzhiyun #define GEP_PHYL 0x00000004 /* PHY Loopback (output) */ 622*4882a593Smuzhiyun #define GEP_FLED 0x00000002 /* Force Activity LED on (output) */ 623*4882a593Smuzhiyun #define GEP_MODE 0x00000001 /* 0: 10Mb/s, 1: 100Mb/s */ 624*4882a593Smuzhiyun #define GEP_INIT 0x0000011f /* Setup inputs (0) and outputs (1) */ 625*4882a593Smuzhiyun #define GEP_CTRL 0x00000100 /* GEP control bit */ 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* 628*4882a593Smuzhiyun ** SIA Register Defaults 629*4882a593Smuzhiyun */ 630*4882a593Smuzhiyun #define CSR13 0x00000001 631*4882a593Smuzhiyun #define CSR14 0x0003ff7f /* Autonegotiation disabled */ 632*4882a593Smuzhiyun #define CSR15 0x00000008 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* 635*4882a593Smuzhiyun ** SIA Status Register (DE4X5_SISR) 636*4882a593Smuzhiyun */ 637*4882a593Smuzhiyun #define SISR_LPC 0xffff0000 /* Link Partner's Code Word */ 638*4882a593Smuzhiyun #define SISR_LPN 0x00008000 /* Link Partner Negotiable */ 639*4882a593Smuzhiyun #define SISR_ANS 0x00007000 /* Auto Negotiation Arbitration State */ 640*4882a593Smuzhiyun #define SISR_NSN 0x00000800 /* Non Stable NLPs Detected (DC21041) */ 641*4882a593Smuzhiyun #define SISR_TRF 0x00000800 /* Transmit Remote Fault */ 642*4882a593Smuzhiyun #define SISR_NSND 0x00000400 /* Non Stable NLPs Detected (DC21142) */ 643*4882a593Smuzhiyun #define SISR_ANR_FDS 0x00000400 /* Auto Negotiate Restart/Full Duplex Sel.*/ 644*4882a593Smuzhiyun #define SISR_TRA 0x00000200 /* 10BASE-T Receive Port Activity */ 645*4882a593Smuzhiyun #define SISR_NRA 0x00000200 /* Non Selected Port Receive Activity */ 646*4882a593Smuzhiyun #define SISR_ARA 0x00000100 /* AUI Receive Port Activity */ 647*4882a593Smuzhiyun #define SISR_SRA 0x00000100 /* Selected Port Receive Activity */ 648*4882a593Smuzhiyun #define SISR_DAO 0x00000080 /* PLL All One */ 649*4882a593Smuzhiyun #define SISR_DAZ 0x00000040 /* PLL All Zero */ 650*4882a593Smuzhiyun #define SISR_DSP 0x00000020 /* PLL Self-Test Pass */ 651*4882a593Smuzhiyun #define SISR_DSD 0x00000010 /* PLL Self-Test Done */ 652*4882a593Smuzhiyun #define SISR_APS 0x00000008 /* Auto Polarity State */ 653*4882a593Smuzhiyun #define SISR_LKF 0x00000004 /* Link Fail Status */ 654*4882a593Smuzhiyun #define SISR_LS10 0x00000004 /* 10Mb/s Link Fail Status */ 655*4882a593Smuzhiyun #define SISR_NCR 0x00000002 /* Network Connection Error */ 656*4882a593Smuzhiyun #define SISR_LS100 0x00000002 /* 100Mb/s Link Fail Status */ 657*4882a593Smuzhiyun #define SISR_PAUI 0x00000001 /* AUI_TP Indication */ 658*4882a593Smuzhiyun #define SISR_MRA 0x00000001 /* MII Receive Port Activity */ 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun #define ANS_NDIS 0x00000000 /* Nway disable */ 661*4882a593Smuzhiyun #define ANS_TDIS 0x00001000 /* Transmit Disable */ 662*4882a593Smuzhiyun #define ANS_ADET 0x00002000 /* Ability Detect */ 663*4882a593Smuzhiyun #define ANS_ACK 0x00003000 /* Acknowledge */ 664*4882a593Smuzhiyun #define ANS_CACK 0x00004000 /* Complete Acknowledge */ 665*4882a593Smuzhiyun #define ANS_NWOK 0x00005000 /* Nway OK - FLP Link Good */ 666*4882a593Smuzhiyun #define ANS_LCHK 0x00006000 /* Link Check */ 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun #define SISR_RST 0x00000301 /* CSR12 reset */ 669*4882a593Smuzhiyun #define SISR_ANR 0x00001301 /* Autonegotiation restart */ 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun /* 672*4882a593Smuzhiyun ** SIA Connectivity Register (DE4X5_SICR) 673*4882a593Smuzhiyun */ 674*4882a593Smuzhiyun #define SICR_SDM 0xffff0000 /* SIA Diagnostics Mode */ 675*4882a593Smuzhiyun #define SICR_OE57 0x00008000 /* Output Enable 5 6 7 */ 676*4882a593Smuzhiyun #define SICR_OE24 0x00004000 /* Output Enable 2 4 */ 677*4882a593Smuzhiyun #define SICR_OE13 0x00002000 /* Output Enable 1 3 */ 678*4882a593Smuzhiyun #define SICR_IE 0x00001000 /* Input Enable */ 679*4882a593Smuzhiyun #define SICR_EXT 0x00000000 /* SIA MUX Select External SIA Mode */ 680*4882a593Smuzhiyun #define SICR_D_SIA 0x00000400 /* SIA MUX Select Diagnostics - SIA Sigs */ 681*4882a593Smuzhiyun #define SICR_DPLL 0x00000800 /* SIA MUX Select Diagnostics - DPLL Sigs*/ 682*4882a593Smuzhiyun #define SICR_APLL 0x00000a00 /* SIA MUX Select Diagnostics - DPLL Sigs*/ 683*4882a593Smuzhiyun #define SICR_D_RxM 0x00000c00 /* SIA MUX Select Diagnostics - RxM Sigs */ 684*4882a593Smuzhiyun #define SICR_M_RxM 0x00000d00 /* SIA MUX Select Diagnostics - RxM Sigs */ 685*4882a593Smuzhiyun #define SICR_LNKT 0x00000e00 /* SIA MUX Select Diagnostics - Link Test*/ 686*4882a593Smuzhiyun #define SICR_SEL 0x00000f00 /* SIA MUX Select AUI or TP with LEDs */ 687*4882a593Smuzhiyun #define SICR_ASE 0x00000080 /* APLL Start Enable*/ 688*4882a593Smuzhiyun #define SICR_SIM 0x00000040 /* Serial Interface Input Multiplexer */ 689*4882a593Smuzhiyun #define SICR_ENI 0x00000020 /* Encoder Input Multiplexer */ 690*4882a593Smuzhiyun #define SICR_EDP 0x00000010 /* SIA PLL External Input Enable */ 691*4882a593Smuzhiyun #define SICR_AUI 0x00000008 /* 10Base-T (0) or AUI (1) */ 692*4882a593Smuzhiyun #define SICR_CAC 0x00000004 /* CSR Auto Configuration */ 693*4882a593Smuzhiyun #define SICR_PS 0x00000002 /* Pin AUI/TP Selection */ 694*4882a593Smuzhiyun #define SICR_SRL 0x00000001 /* SIA Reset */ 695*4882a593Smuzhiyun #define SIA_RESET 0x00000000 /* SIA Reset Value */ 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun /* 698*4882a593Smuzhiyun ** SIA Transmit and Receive Register (DE4X5_STRR) 699*4882a593Smuzhiyun */ 700*4882a593Smuzhiyun #define STRR_TAS 0x00008000 /* 10Base-T/AUI Autosensing Enable */ 701*4882a593Smuzhiyun #define STRR_SPP 0x00004000 /* Set Polarity Plus */ 702*4882a593Smuzhiyun #define STRR_APE 0x00002000 /* Auto Polarity Enable */ 703*4882a593Smuzhiyun #define STRR_LTE 0x00001000 /* Link Test Enable */ 704*4882a593Smuzhiyun #define STRR_SQE 0x00000800 /* Signal Quality Enable */ 705*4882a593Smuzhiyun #define STRR_CLD 0x00000400 /* Collision Detect Enable */ 706*4882a593Smuzhiyun #define STRR_CSQ 0x00000200 /* Collision Squelch Enable */ 707*4882a593Smuzhiyun #define STRR_RSQ 0x00000100 /* Receive Squelch Enable */ 708*4882a593Smuzhiyun #define STRR_ANE 0x00000080 /* Auto Negotiate Enable */ 709*4882a593Smuzhiyun #define STRR_HDE 0x00000040 /* Half Duplex Enable */ 710*4882a593Smuzhiyun #define STRR_CPEN 0x00000030 /* Compensation Enable */ 711*4882a593Smuzhiyun #define STRR_LSE 0x00000008 /* Link Pulse Send Enable */ 712*4882a593Smuzhiyun #define STRR_DREN 0x00000004 /* Driver Enable */ 713*4882a593Smuzhiyun #define STRR_LBK 0x00000002 /* Loopback Enable */ 714*4882a593Smuzhiyun #define STRR_ECEN 0x00000001 /* Encoder Enable */ 715*4882a593Smuzhiyun #define STRR_RESET 0xffffffff /* Reset value for STRR */ 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun /* 718*4882a593Smuzhiyun ** SIA General Register (DE4X5_SIGR) 719*4882a593Smuzhiyun */ 720*4882a593Smuzhiyun #define SIGR_RMI 0x40000000 /* Receive Match Interrupt */ 721*4882a593Smuzhiyun #define SIGR_GI1 0x20000000 /* General Port Interrupt 1 */ 722*4882a593Smuzhiyun #define SIGR_GI0 0x10000000 /* General Port Interrupt 0 */ 723*4882a593Smuzhiyun #define SIGR_CWE 0x08000000 /* Control Write Enable */ 724*4882a593Smuzhiyun #define SIGR_RME 0x04000000 /* Receive Match Enable */ 725*4882a593Smuzhiyun #define SIGR_GEI1 0x02000000 /* GEP Interrupt Enable on Port 1 */ 726*4882a593Smuzhiyun #define SIGR_GEI0 0x01000000 /* GEP Interrupt Enable on Port 0 */ 727*4882a593Smuzhiyun #define SIGR_LGS3 0x00800000 /* LED/GEP3 Select */ 728*4882a593Smuzhiyun #define SIGR_LGS2 0x00400000 /* LED/GEP2 Select */ 729*4882a593Smuzhiyun #define SIGR_LGS1 0x00200000 /* LED/GEP1 Select */ 730*4882a593Smuzhiyun #define SIGR_LGS0 0x00100000 /* LED/GEP0 Select */ 731*4882a593Smuzhiyun #define SIGR_MD 0x000f0000 /* General Purpose Mode and Data */ 732*4882a593Smuzhiyun #define SIGR_LV2 0x00008000 /* General Purpose LED2 value */ 733*4882a593Smuzhiyun #define SIGR_LE2 0x00004000 /* General Purpose LED2 enable */ 734*4882a593Smuzhiyun #define SIGR_FRL 0x00002000 /* Force Receiver Low */ 735*4882a593Smuzhiyun #define SIGR_DPST 0x00001000 /* PLL Self Test Start */ 736*4882a593Smuzhiyun #define SIGR_LSD 0x00000800 /* LED Stretch Disable */ 737*4882a593Smuzhiyun #define SIGR_FLF 0x00000400 /* Force Link Fail */ 738*4882a593Smuzhiyun #define SIGR_FUSQ 0x00000200 /* Force Unsquelch */ 739*4882a593Smuzhiyun #define SIGR_TSCK 0x00000100 /* Test Clock */ 740*4882a593Smuzhiyun #define SIGR_LV1 0x00000080 /* General Purpose LED1 value */ 741*4882a593Smuzhiyun #define SIGR_LE1 0x00000040 /* General Purpose LED1 enable */ 742*4882a593Smuzhiyun #define SIGR_RWR 0x00000020 /* Receive Watchdog Release */ 743*4882a593Smuzhiyun #define SIGR_RWD 0x00000010 /* Receive Watchdog Disable */ 744*4882a593Smuzhiyun #define SIGR_ABM 0x00000008 /* BNC: 0, AUI:1 */ 745*4882a593Smuzhiyun #define SIGR_JCK 0x00000004 /* Jabber Clock */ 746*4882a593Smuzhiyun #define SIGR_HUJ 0x00000002 /* Host Unjab */ 747*4882a593Smuzhiyun #define SIGR_JBD 0x00000001 /* Jabber Disable */ 748*4882a593Smuzhiyun #define SIGR_RESET 0xffff0000 /* Reset value for SIGR */ 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* 751*4882a593Smuzhiyun ** Receive Descriptor Bit Summary 752*4882a593Smuzhiyun */ 753*4882a593Smuzhiyun #define R_OWN 0x80000000 /* Own Bit */ 754*4882a593Smuzhiyun #define RD_FF 0x40000000 /* Filtering Fail */ 755*4882a593Smuzhiyun #define RD_FL 0x3fff0000 /* Frame Length */ 756*4882a593Smuzhiyun #define RD_ES 0x00008000 /* Error Summary */ 757*4882a593Smuzhiyun #define RD_LE 0x00004000 /* Length Error */ 758*4882a593Smuzhiyun #define RD_DT 0x00003000 /* Data Type */ 759*4882a593Smuzhiyun #define RD_RF 0x00000800 /* Runt Frame */ 760*4882a593Smuzhiyun #define RD_MF 0x00000400 /* Multicast Frame */ 761*4882a593Smuzhiyun #define RD_FS 0x00000200 /* First Descriptor */ 762*4882a593Smuzhiyun #define RD_LS 0x00000100 /* Last Descriptor */ 763*4882a593Smuzhiyun #define RD_TL 0x00000080 /* Frame Too Long */ 764*4882a593Smuzhiyun #define RD_CS 0x00000040 /* Collision Seen */ 765*4882a593Smuzhiyun #define RD_FT 0x00000020 /* Frame Type */ 766*4882a593Smuzhiyun #define RD_RJ 0x00000010 /* Receive Watchdog */ 767*4882a593Smuzhiyun #define RD_RE 0x00000008 /* Report on MII Error */ 768*4882a593Smuzhiyun #define RD_DB 0x00000004 /* Dribbling Bit */ 769*4882a593Smuzhiyun #define RD_CE 0x00000002 /* CRC Error */ 770*4882a593Smuzhiyun #define RD_OF 0x00000001 /* Overflow */ 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define RD_RER 0x02000000 /* Receive End Of Ring */ 773*4882a593Smuzhiyun #define RD_RCH 0x01000000 /* Second Address Chained */ 774*4882a593Smuzhiyun #define RD_RBS2 0x003ff800 /* Buffer 2 Size */ 775*4882a593Smuzhiyun #define RD_RBS1 0x000007ff /* Buffer 1 Size */ 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun /* 778*4882a593Smuzhiyun ** Transmit Descriptor Bit Summary 779*4882a593Smuzhiyun */ 780*4882a593Smuzhiyun #define T_OWN 0x80000000 /* Own Bit */ 781*4882a593Smuzhiyun #define TD_ES 0x00008000 /* Error Summary */ 782*4882a593Smuzhiyun #define TD_TO 0x00004000 /* Transmit Jabber Time-Out */ 783*4882a593Smuzhiyun #define TD_LO 0x00000800 /* Loss Of Carrier */ 784*4882a593Smuzhiyun #define TD_NC 0x00000400 /* No Carrier */ 785*4882a593Smuzhiyun #define TD_LC 0x00000200 /* Late Collision */ 786*4882a593Smuzhiyun #define TD_EC 0x00000100 /* Excessive Collisions */ 787*4882a593Smuzhiyun #define TD_HF 0x00000080 /* Heartbeat Fail */ 788*4882a593Smuzhiyun #define TD_CC 0x00000078 /* Collision Counter */ 789*4882a593Smuzhiyun #define TD_LF 0x00000004 /* Link Fail */ 790*4882a593Smuzhiyun #define TD_UF 0x00000002 /* Underflow Error */ 791*4882a593Smuzhiyun #define TD_DE 0x00000001 /* Deferred */ 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun #define TD_IC 0x80000000 /* Interrupt On Completion */ 794*4882a593Smuzhiyun #define TD_LS 0x40000000 /* Last Segment */ 795*4882a593Smuzhiyun #define TD_FS 0x20000000 /* First Segment */ 796*4882a593Smuzhiyun #define TD_FT1 0x10000000 /* Filtering Type */ 797*4882a593Smuzhiyun #define TD_SET 0x08000000 /* Setup Packet */ 798*4882a593Smuzhiyun #define TD_AC 0x04000000 /* Add CRC Disable */ 799*4882a593Smuzhiyun #define TD_TER 0x02000000 /* Transmit End Of Ring */ 800*4882a593Smuzhiyun #define TD_TCH 0x01000000 /* Second Address Chained */ 801*4882a593Smuzhiyun #define TD_DPD 0x00800000 /* Disabled Padding */ 802*4882a593Smuzhiyun #define TD_FT0 0x00400000 /* Filtering Type */ 803*4882a593Smuzhiyun #define TD_TBS2 0x003ff800 /* Buffer 2 Size */ 804*4882a593Smuzhiyun #define TD_TBS1 0x000007ff /* Buffer 1 Size */ 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun #define PERFECT_F 0x00000000 807*4882a593Smuzhiyun #define HASH_F TD_FT0 808*4882a593Smuzhiyun #define INVERSE_F TD_FT1 809*4882a593Smuzhiyun #define HASH_O_F (TD_FT1 | TD_F0) 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun /* 812*4882a593Smuzhiyun ** Media / mode state machine definitions 813*4882a593Smuzhiyun ** User selectable: 814*4882a593Smuzhiyun */ 815*4882a593Smuzhiyun #define TP 0x0040 /* 10Base-T (now equiv to _10Mb) */ 816*4882a593Smuzhiyun #define TP_NW 0x0002 /* 10Base-T with Nway */ 817*4882a593Smuzhiyun #define BNC 0x0004 /* Thinwire */ 818*4882a593Smuzhiyun #define AUI 0x0008 /* Thickwire */ 819*4882a593Smuzhiyun #define BNC_AUI 0x0010 /* BNC/AUI on DC21040 indistinguishable */ 820*4882a593Smuzhiyun #define _10Mb 0x0040 /* 10Mb/s Ethernet */ 821*4882a593Smuzhiyun #define _100Mb 0x0080 /* 100Mb/s Ethernet */ 822*4882a593Smuzhiyun #define AUTO 0x4000 /* Auto sense the media or speed */ 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun /* 825*4882a593Smuzhiyun ** Internal states 826*4882a593Smuzhiyun */ 827*4882a593Smuzhiyun #define NC 0x0000 /* No Connection */ 828*4882a593Smuzhiyun #define ANS 0x0020 /* Intermediate AutoNegotiation State */ 829*4882a593Smuzhiyun #define SPD_DET 0x0100 /* Parallel speed detection */ 830*4882a593Smuzhiyun #define INIT 0x0200 /* Initial state */ 831*4882a593Smuzhiyun #define EXT_SIA 0x0400 /* External SIA for motherboard chip */ 832*4882a593Smuzhiyun #define ANS_SUSPECT 0x0802 /* Suspect the ANS (TP) port is down */ 833*4882a593Smuzhiyun #define TP_SUSPECT 0x0803 /* Suspect the TP port is down */ 834*4882a593Smuzhiyun #define BNC_AUI_SUSPECT 0x0804 /* Suspect the BNC or AUI port is down */ 835*4882a593Smuzhiyun #define EXT_SIA_SUSPECT 0x0805 /* Suspect the EXT SIA port is down */ 836*4882a593Smuzhiyun #define BNC_SUSPECT 0x0806 /* Suspect the BNC port is down */ 837*4882a593Smuzhiyun #define AUI_SUSPECT 0x0807 /* Suspect the AUI port is down */ 838*4882a593Smuzhiyun #define MII 0x1000 /* MII on the 21143 */ 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun #define TIMER_CB 0x80000000 /* Timer callback detection */ 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun /* 843*4882a593Smuzhiyun ** DE4X5 DEBUG Options 844*4882a593Smuzhiyun */ 845*4882a593Smuzhiyun #define DEBUG_NONE 0x0000 /* No DEBUG messages */ 846*4882a593Smuzhiyun #define DEBUG_VERSION 0x0001 /* Print version message */ 847*4882a593Smuzhiyun #define DEBUG_MEDIA 0x0002 /* Print media messages */ 848*4882a593Smuzhiyun #define DEBUG_TX 0x0004 /* Print TX (queue_pkt) messages */ 849*4882a593Smuzhiyun #define DEBUG_RX 0x0008 /* Print RX (de4x5_rx) messages */ 850*4882a593Smuzhiyun #define DEBUG_SROM 0x0010 /* Print SROM messages */ 851*4882a593Smuzhiyun #define DEBUG_MII 0x0020 /* Print MII messages */ 852*4882a593Smuzhiyun #define DEBUG_OPEN 0x0040 /* Print de4x5_open() messages */ 853*4882a593Smuzhiyun #define DEBUG_CLOSE 0x0080 /* Print de4x5_close() messages */ 854*4882a593Smuzhiyun #define DEBUG_PCICFG 0x0100 855*4882a593Smuzhiyun #define DEBUG_ALL 0x01ff 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun /* 858*4882a593Smuzhiyun ** Miscellaneous 859*4882a593Smuzhiyun */ 860*4882a593Smuzhiyun #define PCI 0 861*4882a593Smuzhiyun #define EISA 1 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun #define DE4X5_HASH_TABLE_LEN 512 /* Bits */ 864*4882a593Smuzhiyun #define DE4X5_HASH_BITS 0x01ff /* 9 LS bits */ 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun #define SETUP_FRAME_LEN 192 /* Bytes */ 867*4882a593Smuzhiyun #define IMPERF_PA_OFFSET 156 /* Bytes */ 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun #define POLL_DEMAND 1 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun #define LOST_MEDIA_THRESHOLD 3 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun #define MASK_INTERRUPTS 1 874*4882a593Smuzhiyun #define UNMASK_INTERRUPTS 0 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun #define DE4X5_STRLEN 8 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun #define DE4X5_INIT 0 /* Initialisation time */ 879*4882a593Smuzhiyun #define DE4X5_RUN 1 /* Run time */ 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define DE4X5_SAVE_STATE 0 882*4882a593Smuzhiyun #define DE4X5_RESTORE_STATE 1 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun /* 885*4882a593Smuzhiyun ** Address Filtering Modes 886*4882a593Smuzhiyun */ 887*4882a593Smuzhiyun #define PERFECT 0 /* 16 perfect physical addresses */ 888*4882a593Smuzhiyun #define HASH_PERF 1 /* 1 perfect, 512 multicast addresses */ 889*4882a593Smuzhiyun #define PERFECT_REJ 2 /* Reject 16 perfect physical addresses */ 890*4882a593Smuzhiyun #define ALL_HASH 3 /* Hashes all physical & multicast addrs */ 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun #define ALL 0 /* Clear out all the setup frame */ 893*4882a593Smuzhiyun #define PHYS_ADDR_ONLY 1 /* Update the physical address only */ 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* 896*4882a593Smuzhiyun ** Adapter state 897*4882a593Smuzhiyun */ 898*4882a593Smuzhiyun #define INITIALISED 0 /* After h/w initialised and mem alloc'd */ 899*4882a593Smuzhiyun #define CLOSED 1 /* Ready for opening */ 900*4882a593Smuzhiyun #define OPEN 2 /* Running */ 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun /* 903*4882a593Smuzhiyun ** Various wait times 904*4882a593Smuzhiyun */ 905*4882a593Smuzhiyun #define PDET_LINK_WAIT 1200 /* msecs to wait for link detect bits */ 906*4882a593Smuzhiyun #define ANS_FINISH_WAIT 1000 /* msecs to wait for link detect bits */ 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* 909*4882a593Smuzhiyun ** IEEE OUIs for various PHY vendor/chip combos - Reg 2 values only. Since 910*4882a593Smuzhiyun ** the vendors seem split 50-50 on how to calculate the OUI register values 911*4882a593Smuzhiyun ** anyway, just reading Reg2 seems reasonable for now [see de4x5_get_oui()]. 912*4882a593Smuzhiyun */ 913*4882a593Smuzhiyun #define NATIONAL_TX 0x2000 914*4882a593Smuzhiyun #define BROADCOM_T4 0x03e0 915*4882a593Smuzhiyun #define SEEQ_T4 0x0016 916*4882a593Smuzhiyun #define CYPRESS_T4 0x0014 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* 919*4882a593Smuzhiyun ** Speed Selection stuff 920*4882a593Smuzhiyun */ 921*4882a593Smuzhiyun #define SET_10Mb {\ 922*4882a593Smuzhiyun if ((lp->phy[lp->active].id) && (!lp->useSROM || lp->useMII)) {\ 923*4882a593Smuzhiyun omr = inl(DE4X5_OMR) & ~(OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX);\ 924*4882a593Smuzhiyun if ((lp->tmp != MII_SR_ASSC) || (lp->autosense != AUTO)) {\ 925*4882a593Smuzhiyun mii_wr(MII_CR_10|(lp->fdx?MII_CR_FDM:0), MII_CR, lp->phy[lp->active].addr, DE4X5_MII);\ 926*4882a593Smuzhiyun }\ 927*4882a593Smuzhiyun omr |= ((lp->fdx ? OMR_FDX : 0) | OMR_TTM);\ 928*4882a593Smuzhiyun outl(omr, DE4X5_OMR);\ 929*4882a593Smuzhiyun if (!lp->useSROM) lp->cache.gep = 0;\ 930*4882a593Smuzhiyun } else if (lp->useSROM && !lp->useMII) {\ 931*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 932*4882a593Smuzhiyun omr |= (lp->fdx ? OMR_FDX : 0);\ 933*4882a593Smuzhiyun outl(omr | (lp->infoblock_csr6 & ~(OMR_SCR | OMR_HBD)), DE4X5_OMR);\ 934*4882a593Smuzhiyun } else {\ 935*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 936*4882a593Smuzhiyun omr |= (lp->fdx ? OMR_FDX : 0);\ 937*4882a593Smuzhiyun outl(omr | OMR_SDP | OMR_TTM, DE4X5_OMR);\ 938*4882a593Smuzhiyun lp->cache.gep = (lp->fdx ? 0 : GEP_FDXD);\ 939*4882a593Smuzhiyun gep_wr(lp->cache.gep, dev);\ 940*4882a593Smuzhiyun }\ 941*4882a593Smuzhiyun } 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun #define SET_100Mb {\ 944*4882a593Smuzhiyun if ((lp->phy[lp->active].id) && (!lp->useSROM || lp->useMII)) {\ 945*4882a593Smuzhiyun int fdx=0;\ 946*4882a593Smuzhiyun if (lp->phy[lp->active].id == NATIONAL_TX) {\ 947*4882a593Smuzhiyun mii_wr(mii_rd(0x18, lp->phy[lp->active].addr, DE4X5_MII) & ~0x2000,\ 948*4882a593Smuzhiyun 0x18, lp->phy[lp->active].addr, DE4X5_MII);\ 949*4882a593Smuzhiyun }\ 950*4882a593Smuzhiyun omr = inl(DE4X5_OMR) & ~(OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX);\ 951*4882a593Smuzhiyun sr = mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII);\ 952*4882a593Smuzhiyun if (!(sr & MII_ANA_T4AM) && lp->fdx) fdx=1;\ 953*4882a593Smuzhiyun if ((lp->tmp != MII_SR_ASSC) || (lp->autosense != AUTO)) {\ 954*4882a593Smuzhiyun mii_wr(MII_CR_100|(fdx?MII_CR_FDM:0), MII_CR, lp->phy[lp->active].addr, DE4X5_MII);\ 955*4882a593Smuzhiyun }\ 956*4882a593Smuzhiyun if (fdx) omr |= OMR_FDX;\ 957*4882a593Smuzhiyun outl(omr, DE4X5_OMR);\ 958*4882a593Smuzhiyun if (!lp->useSROM) lp->cache.gep = 0;\ 959*4882a593Smuzhiyun } else if (lp->useSROM && !lp->useMII) {\ 960*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 961*4882a593Smuzhiyun omr |= (lp->fdx ? OMR_FDX : 0);\ 962*4882a593Smuzhiyun outl(omr | lp->infoblock_csr6, DE4X5_OMR);\ 963*4882a593Smuzhiyun } else {\ 964*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 965*4882a593Smuzhiyun omr |= (lp->fdx ? OMR_FDX : 0);\ 966*4882a593Smuzhiyun outl(omr | OMR_SDP | OMR_PS | OMR_HBD | OMR_PCS | OMR_SCR, DE4X5_OMR);\ 967*4882a593Smuzhiyun lp->cache.gep = (lp->fdx ? 0 : GEP_FDXD) | GEP_MODE;\ 968*4882a593Smuzhiyun gep_wr(lp->cache.gep, dev);\ 969*4882a593Smuzhiyun }\ 970*4882a593Smuzhiyun } 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun /* FIX ME so I don't jam 10Mb networks */ 973*4882a593Smuzhiyun #define SET_100Mb_PDET {\ 974*4882a593Smuzhiyun if ((lp->phy[lp->active].id) && (!lp->useSROM || lp->useMII)) {\ 975*4882a593Smuzhiyun mii_wr(MII_CR_100|MII_CR_ASSE, MII_CR, lp->phy[lp->active].addr, DE4X5_MII);\ 976*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 977*4882a593Smuzhiyun outl(omr, DE4X5_OMR);\ 978*4882a593Smuzhiyun } else if (lp->useSROM && !lp->useMII) {\ 979*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 980*4882a593Smuzhiyun outl(omr, DE4X5_OMR);\ 981*4882a593Smuzhiyun } else {\ 982*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR | OMR_FDX));\ 983*4882a593Smuzhiyun outl(omr | OMR_SDP | OMR_PS | OMR_HBD | OMR_PCS, DE4X5_OMR);\ 984*4882a593Smuzhiyun lp->cache.gep = (GEP_FDXD | GEP_MODE);\ 985*4882a593Smuzhiyun gep_wr(lp->cache.gep, dev);\ 986*4882a593Smuzhiyun }\ 987*4882a593Smuzhiyun } 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun /* 990*4882a593Smuzhiyun ** Include the IOCTL stuff 991*4882a593Smuzhiyun */ 992*4882a593Smuzhiyun #include <linux/sockios.h> 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun struct de4x5_ioctl { 995*4882a593Smuzhiyun unsigned short cmd; /* Command to run */ 996*4882a593Smuzhiyun unsigned short len; /* Length of the data buffer */ 997*4882a593Smuzhiyun unsigned char __user *data; /* Pointer to the data buffer */ 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun /* 1001*4882a593Smuzhiyun ** Recognised commands for the driver 1002*4882a593Smuzhiyun */ 1003*4882a593Smuzhiyun #define DE4X5_GET_HWADDR 0x01 /* Get the hardware address */ 1004*4882a593Smuzhiyun #define DE4X5_SET_HWADDR 0x02 /* Set the hardware address */ 1005*4882a593Smuzhiyun /* 0x03 and 0x04 were used before and are obsoleted now. Don't use them. */ 1006*4882a593Smuzhiyun #define DE4X5_SAY_BOO 0x05 /* Say "Boo!" to the kernel log file */ 1007*4882a593Smuzhiyun #define DE4X5_GET_MCA 0x06 /* Get a multicast address */ 1008*4882a593Smuzhiyun #define DE4X5_SET_MCA 0x07 /* Set a multicast address */ 1009*4882a593Smuzhiyun #define DE4X5_CLR_MCA 0x08 /* Clear a multicast address */ 1010*4882a593Smuzhiyun #define DE4X5_MCA_EN 0x09 /* Enable a multicast address group */ 1011*4882a593Smuzhiyun #define DE4X5_GET_STATS 0x0a /* Get the driver statistics */ 1012*4882a593Smuzhiyun #define DE4X5_CLR_STATS 0x0b /* Zero out the driver statistics */ 1013*4882a593Smuzhiyun #define DE4X5_GET_OMR 0x0c /* Get the OMR Register contents */ 1014*4882a593Smuzhiyun #define DE4X5_SET_OMR 0x0d /* Set the OMR Register contents */ 1015*4882a593Smuzhiyun #define DE4X5_GET_REG 0x0e /* Get the DE4X5 Registers */ 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun #define MOTO_SROM_BUG (lp->active == 8 && (get_unaligned_le32(dev->dev_addr) & 0x00ffffff) == 0x3e0008) 1018