1*4882a593Smuzhiyun /* de4x5.c: A DIGITAL DC21x4x DECchip and DE425/DE434/DE435/DE450/DE500
2*4882a593Smuzhiyun ethernet driver for Linux.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun Copyright 1994, 1995 Digital Equipment Corporation.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun Testing resources for this driver have been made available
7*4882a593Smuzhiyun in part by NASA Ames Research Center (mjacob@nas.nasa.gov).
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun The author may be reached at davies@maniac.ultranet.com.
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun This program is free software; you can redistribute it and/or modify it
12*4882a593Smuzhiyun under the terms of the GNU General Public License as published by the
13*4882a593Smuzhiyun Free Software Foundation; either version 2 of the License, or (at your
14*4882a593Smuzhiyun option) any later version.
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
17*4882a593Smuzhiyun WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18*4882a593Smuzhiyun MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
19*4882a593Smuzhiyun NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20*4882a593Smuzhiyun INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21*4882a593Smuzhiyun NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
22*4882a593Smuzhiyun USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
23*4882a593Smuzhiyun ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24*4882a593Smuzhiyun (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25*4882a593Smuzhiyun THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun You should have received a copy of the GNU General Public License along
28*4882a593Smuzhiyun with this program; if not, write to the Free Software Foundation, Inc.,
29*4882a593Smuzhiyun 675 Mass Ave, Cambridge, MA 02139, USA.
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun Originally, this driver was written for the Digital Equipment
32*4882a593Smuzhiyun Corporation series of EtherWORKS ethernet cards:
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun DE425 TP/COAX EISA
35*4882a593Smuzhiyun DE434 TP PCI
36*4882a593Smuzhiyun DE435 TP/COAX/AUI PCI
37*4882a593Smuzhiyun DE450 TP/COAX/AUI PCI
38*4882a593Smuzhiyun DE500 10/100 PCI Fasternet
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun but it will now attempt to support all cards which conform to the
41*4882a593Smuzhiyun Digital Semiconductor SROM Specification. The driver currently
42*4882a593Smuzhiyun recognises the following chips:
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun DC21040 (no SROM)
45*4882a593Smuzhiyun DC21041[A]
46*4882a593Smuzhiyun DC21140[A]
47*4882a593Smuzhiyun DC21142
48*4882a593Smuzhiyun DC21143
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun So far the driver is known to work with the following cards:
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun KINGSTON
53*4882a593Smuzhiyun Linksys
54*4882a593Smuzhiyun ZNYX342
55*4882a593Smuzhiyun SMC8432
56*4882a593Smuzhiyun SMC9332 (w/new SROM)
57*4882a593Smuzhiyun ZNYX31[45]
58*4882a593Smuzhiyun ZNYX346 10/100 4 port (can act as a 10/100 bridge!)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun The driver has been tested on a relatively busy network using the DE425,
61*4882a593Smuzhiyun DE434, DE435 and DE500 cards and benchmarked with 'ttcp': it transferred
62*4882a593Smuzhiyun 16M of data to a DECstation 5000/200 as follows:
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun TCP UDP
65*4882a593Smuzhiyun TX RX TX RX
66*4882a593Smuzhiyun DE425 1030k 997k 1170k 1128k
67*4882a593Smuzhiyun DE434 1063k 995k 1170k 1125k
68*4882a593Smuzhiyun DE435 1063k 995k 1170k 1125k
69*4882a593Smuzhiyun DE500 1063k 998k 1170k 1125k in 10Mb/s mode
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun All values are typical (in kBytes/sec) from a sample of 4 for each
72*4882a593Smuzhiyun measurement. Their error is +/-20k on a quiet (private) network and also
73*4882a593Smuzhiyun depend on what load the CPU has.
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun =========================================================================
76*4882a593Smuzhiyun This driver has been written substantially from scratch, although its
77*4882a593Smuzhiyun inheritance of style and stack interface from 'ewrk3.c' and in turn from
78*4882a593Smuzhiyun Donald Becker's 'lance.c' should be obvious. With the module autoload of
79*4882a593Smuzhiyun every usable DECchip board, I pinched Donald's 'next_module' field to
80*4882a593Smuzhiyun link my modules together.
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun Up to 15 EISA cards can be supported under this driver, limited primarily
83*4882a593Smuzhiyun by the available IRQ lines. I have checked different configurations of
84*4882a593Smuzhiyun multiple depca, EtherWORKS 3 cards and de4x5 cards and have not found a
85*4882a593Smuzhiyun problem yet (provided you have at least depca.c v0.38) ...
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun PCI support has been added to allow the driver to work with the DE434,
88*4882a593Smuzhiyun DE435, DE450 and DE500 cards. The I/O accesses are a bit of a kludge due
89*4882a593Smuzhiyun to the differences in the EISA and PCI CSR address offsets from the base
90*4882a593Smuzhiyun address.
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun The ability to load this driver as a loadable module has been included
93*4882a593Smuzhiyun and used extensively during the driver development (to save those long
94*4882a593Smuzhiyun reboot sequences). Loadable module support under PCI and EISA has been
95*4882a593Smuzhiyun achieved by letting the driver autoprobe as if it were compiled into the
96*4882a593Smuzhiyun kernel. Do make sure you're not sharing interrupts with anything that
97*4882a593Smuzhiyun cannot accommodate interrupt sharing!
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun To utilise this ability, you have to do 8 things:
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun 0) have a copy of the loadable modules code installed on your system.
102*4882a593Smuzhiyun 1) copy de4x5.c from the /linux/drivers/net directory to your favourite
103*4882a593Smuzhiyun temporary directory.
104*4882a593Smuzhiyun 2) for fixed autoprobes (not recommended), edit the source code near
105*4882a593Smuzhiyun line 5594 to reflect the I/O address you're using, or assign these when
106*4882a593Smuzhiyun loading by:
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun insmod de4x5 io=0xghh where g = bus number
109*4882a593Smuzhiyun hh = device number
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun NB: autoprobing for modules is now supported by default. You may just
112*4882a593Smuzhiyun use:
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun insmod de4x5
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun to load all available boards. For a specific board, still use
117*4882a593Smuzhiyun the 'io=?' above.
118*4882a593Smuzhiyun 3) compile de4x5.c, but include -DMODULE in the command line to ensure
119*4882a593Smuzhiyun that the correct bits are compiled (see end of source code).
120*4882a593Smuzhiyun 4) if you are wanting to add a new card, goto 5. Otherwise, recompile a
121*4882a593Smuzhiyun kernel with the de4x5 configuration turned off and reboot.
122*4882a593Smuzhiyun 5) insmod de4x5 [io=0xghh]
123*4882a593Smuzhiyun 6) run the net startup bits for your new eth?? interface(s) manually
124*4882a593Smuzhiyun (usually /etc/rc.inet[12] at boot time).
125*4882a593Smuzhiyun 7) enjoy!
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun To unload a module, turn off the associated interface(s)
128*4882a593Smuzhiyun 'ifconfig eth?? down' then 'rmmod de4x5'.
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun Automedia detection is included so that in principal you can disconnect
131*4882a593Smuzhiyun from, e.g. TP, reconnect to BNC and things will still work (after a
132*4882a593Smuzhiyun pause whilst the driver figures out where its media went). My tests
133*4882a593Smuzhiyun using ping showed that it appears to work....
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun By default, the driver will now autodetect any DECchip based card.
136*4882a593Smuzhiyun Should you have a need to restrict the driver to DIGITAL only cards, you
137*4882a593Smuzhiyun can compile with a DEC_ONLY define, or if loading as a module, use the
138*4882a593Smuzhiyun 'dec_only=1' parameter.
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun I've changed the timing routines to use the kernel timer and scheduling
141*4882a593Smuzhiyun functions so that the hangs and other assorted problems that occurred
142*4882a593Smuzhiyun while autosensing the media should be gone. A bonus for the DC21040
143*4882a593Smuzhiyun auto media sense algorithm is that it can now use one that is more in
144*4882a593Smuzhiyun line with the rest (the DC21040 chip doesn't have a hardware timer).
145*4882a593Smuzhiyun The downside is the 1 'jiffies' (10ms) resolution.
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun IEEE 802.3u MII interface code has been added in anticipation that some
148*4882a593Smuzhiyun products may use it in the future.
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun The SMC9332 card has a non-compliant SROM which needs fixing - I have
151*4882a593Smuzhiyun patched this driver to detect it because the SROM format used complies
152*4882a593Smuzhiyun to a previous DEC-STD format.
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun I have removed the buffer copies needed for receive on Intels. I cannot
155*4882a593Smuzhiyun remove them for Alphas since the Tulip hardware only does longword
156*4882a593Smuzhiyun aligned DMA transfers and the Alphas get alignment traps with non
157*4882a593Smuzhiyun longword aligned data copies (which makes them really slow). No comment.
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun I have added SROM decoding routines to make this driver work with any
160*4882a593Smuzhiyun card that supports the Digital Semiconductor SROM spec. This will help
161*4882a593Smuzhiyun all cards running the dc2114x series chips in particular. Cards using
162*4882a593Smuzhiyun the dc2104x chips should run correctly with the basic driver. I'm in
163*4882a593Smuzhiyun debt to <mjacob@feral.com> for the testing and feedback that helped get
164*4882a593Smuzhiyun this feature working. So far we have tested KINGSTON, SMC8432, SMC9332
165*4882a593Smuzhiyun (with the latest SROM complying with the SROM spec V3: their first was
166*4882a593Smuzhiyun broken), ZNYX342 and LinkSys. ZYNX314 (dual 21041 MAC) and ZNYX 315
167*4882a593Smuzhiyun (quad 21041 MAC) cards also appear to work despite their incorrectly
168*4882a593Smuzhiyun wired IRQs.
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun I have added a temporary fix for interrupt problems when some SCSI cards
171*4882a593Smuzhiyun share the same interrupt as the DECchip based cards. The problem occurs
172*4882a593Smuzhiyun because the SCSI card wants to grab the interrupt as a fast interrupt
173*4882a593Smuzhiyun (runs the service routine with interrupts turned off) vs. this card
174*4882a593Smuzhiyun which really needs to run the service routine with interrupts turned on.
175*4882a593Smuzhiyun This driver will now add the interrupt service routine as a fast
176*4882a593Smuzhiyun interrupt if it is bounced from the slow interrupt. THIS IS NOT A
177*4882a593Smuzhiyun RECOMMENDED WAY TO RUN THE DRIVER and has been done for a limited time
178*4882a593Smuzhiyun until people sort out their compatibility issues and the kernel
179*4882a593Smuzhiyun interrupt service code is fixed. YOU SHOULD SEPARATE OUT THE FAST
180*4882a593Smuzhiyun INTERRUPT CARDS FROM THE SLOW INTERRUPT CARDS to ensure that they do not
181*4882a593Smuzhiyun run on the same interrupt. PCMCIA/CardBus is another can of worms...
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun Finally, I think I have really fixed the module loading problem with
184*4882a593Smuzhiyun more than one DECchip based card. As a side effect, I don't mess with
185*4882a593Smuzhiyun the device structure any more which means that if more than 1 card in
186*4882a593Smuzhiyun 2.0.x is installed (4 in 2.1.x), the user will have to edit
187*4882a593Smuzhiyun linux/drivers/net/Space.c to make room for them. Hence, module loading
188*4882a593Smuzhiyun is the preferred way to use this driver, since it doesn't have this
189*4882a593Smuzhiyun limitation.
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun Where SROM media detection is used and full duplex is specified in the
192*4882a593Smuzhiyun SROM, the feature is ignored unless lp->params.fdx is set at compile
193*4882a593Smuzhiyun time OR during a module load (insmod de4x5 args='eth??:fdx' [see
194*4882a593Smuzhiyun below]). This is because there is no way to automatically detect full
195*4882a593Smuzhiyun duplex links except through autonegotiation. When I include the
196*4882a593Smuzhiyun autonegotiation feature in the SROM autoconf code, this detection will
197*4882a593Smuzhiyun occur automatically for that case.
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun Command line arguments are now allowed, similar to passing arguments
200*4882a593Smuzhiyun through LILO. This will allow a per adapter board set up of full duplex
201*4882a593Smuzhiyun and media. The only lexical constraints are: the board name (dev->name)
202*4882a593Smuzhiyun appears in the list before its parameters. The list of parameters ends
203*4882a593Smuzhiyun either at the end of the parameter list or with another board name. The
204*4882a593Smuzhiyun following parameters are allowed:
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun fdx for full duplex
207*4882a593Smuzhiyun autosense to set the media/speed; with the following
208*4882a593Smuzhiyun sub-parameters:
209*4882a593Smuzhiyun TP, TP_NW, BNC, AUI, BNC_AUI, 100Mb, 10Mb, AUTO
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun Case sensitivity is important for the sub-parameters. They *must* be
212*4882a593Smuzhiyun upper case. Examples:
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun insmod de4x5 args='eth1:fdx autosense=BNC eth0:autosense=100Mb'.
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun For a compiled in driver, at or above line 548, place e.g.
217*4882a593Smuzhiyun #define DE4X5_PARM "eth0:fdx autosense=AUI eth2:autosense=TP"
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun Yes, I know full duplex isn't permissible on BNC or AUI; they're just
220*4882a593Smuzhiyun examples. By default, full duplex is turned off and AUTO is the default
221*4882a593Smuzhiyun autosense setting. In reality, I expect only the full duplex option to
222*4882a593Smuzhiyun be used. Note the use of single quotes in the two examples above and the
223*4882a593Smuzhiyun lack of commas to separate items. ALSO, you must get the requested media
224*4882a593Smuzhiyun correct in relation to what the adapter SROM says it has. There's no way
225*4882a593Smuzhiyun to determine this in advance other than by trial and error and common
226*4882a593Smuzhiyun sense, e.g. call a BNC connectored port 'BNC', not '10Mb'.
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun Changed the bus probing. EISA used to be done first, followed by PCI.
229*4882a593Smuzhiyun Most people probably don't even know what a de425 is today and the EISA
230*4882a593Smuzhiyun probe has messed up some SCSI cards in the past, so now PCI is always
231*4882a593Smuzhiyun probed first followed by EISA if a) the architecture allows EISA and
232*4882a593Smuzhiyun either b) there have been no PCI cards detected or c) an EISA probe is
233*4882a593Smuzhiyun forced by the user. To force a probe include "force_eisa" in your
234*4882a593Smuzhiyun insmod "args" line; for built-in kernels either change the driver to do
235*4882a593Smuzhiyun this automatically or include #define DE4X5_FORCE_EISA on or before
236*4882a593Smuzhiyun line 1040 in the driver.
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun TO DO:
239*4882a593Smuzhiyun ------
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun Revision History
242*4882a593Smuzhiyun ----------------
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun Version Date Description
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun 0.1 17-Nov-94 Initial writing. ALPHA code release.
247*4882a593Smuzhiyun 0.2 13-Jan-95 Added PCI support for DE435's.
248*4882a593Smuzhiyun 0.21 19-Jan-95 Added auto media detection.
249*4882a593Smuzhiyun 0.22 10-Feb-95 Fix interrupt handler call <chris@cosy.sbg.ac.at>.
250*4882a593Smuzhiyun Fix recognition bug reported by <bkm@star.rl.ac.uk>.
251*4882a593Smuzhiyun Add request/release_region code.
252*4882a593Smuzhiyun Add loadable modules support for PCI.
253*4882a593Smuzhiyun Clean up loadable modules support.
254*4882a593Smuzhiyun 0.23 28-Feb-95 Added DC21041 and DC21140 support.
255*4882a593Smuzhiyun Fix missed frame counter value and initialisation.
256*4882a593Smuzhiyun Fixed EISA probe.
257*4882a593Smuzhiyun 0.24 11-Apr-95 Change delay routine to use <linux/udelay>.
258*4882a593Smuzhiyun Change TX_BUFFS_AVAIL macro.
259*4882a593Smuzhiyun Change media autodetection to allow manual setting.
260*4882a593Smuzhiyun Completed DE500 (DC21140) support.
261*4882a593Smuzhiyun 0.241 18-Apr-95 Interim release without DE500 Autosense Algorithm.
262*4882a593Smuzhiyun 0.242 10-May-95 Minor changes.
263*4882a593Smuzhiyun 0.30 12-Jun-95 Timer fix for DC21140.
264*4882a593Smuzhiyun Portability changes.
265*4882a593Smuzhiyun Add ALPHA changes from <jestabro@ant.tay1.dec.com>.
266*4882a593Smuzhiyun Add DE500 semi automatic autosense.
267*4882a593Smuzhiyun Add Link Fail interrupt TP failure detection.
268*4882a593Smuzhiyun Add timer based link change detection.
269*4882a593Smuzhiyun Plugged a memory leak in de4x5_queue_pkt().
270*4882a593Smuzhiyun 0.31 13-Jun-95 Fixed PCI stuff for 1.3.1.
271*4882a593Smuzhiyun 0.32 26-Jun-95 Added verify_area() calls in de4x5_ioctl() from a
272*4882a593Smuzhiyun suggestion by <heiko@colossus.escape.de>.
273*4882a593Smuzhiyun 0.33 8-Aug-95 Add shared interrupt support (not released yet).
274*4882a593Smuzhiyun 0.331 21-Aug-95 Fix de4x5_open() with fast CPUs.
275*4882a593Smuzhiyun Fix de4x5_interrupt().
276*4882a593Smuzhiyun Fix dc21140_autoconf() mess.
277*4882a593Smuzhiyun No shared interrupt support.
278*4882a593Smuzhiyun 0.332 11-Sep-95 Added MII management interface routines.
279*4882a593Smuzhiyun 0.40 5-Mar-96 Fix setup frame timeout <maartenb@hpkuipc.cern.ch>.
280*4882a593Smuzhiyun Add kernel timer code (h/w is too flaky).
281*4882a593Smuzhiyun Add MII based PHY autosense.
282*4882a593Smuzhiyun Add new multicasting code.
283*4882a593Smuzhiyun Add new autosense algorithms for media/mode
284*4882a593Smuzhiyun selection using kernel scheduling/timing.
285*4882a593Smuzhiyun Re-formatted.
286*4882a593Smuzhiyun Made changes suggested by <jeff@router.patch.net>:
287*4882a593Smuzhiyun Change driver to detect all DECchip based cards
288*4882a593Smuzhiyun with DEC_ONLY restriction a special case.
289*4882a593Smuzhiyun Changed driver to autoprobe as a module. No irq
290*4882a593Smuzhiyun checking is done now - assume BIOS is good!
291*4882a593Smuzhiyun Added SMC9332 detection <manabe@Roy.dsl.tutics.ac.jp>
292*4882a593Smuzhiyun 0.41 21-Mar-96 Don't check for get_hw_addr checksum unless DEC card
293*4882a593Smuzhiyun only <niles@axp745gsfc.nasa.gov>
294*4882a593Smuzhiyun Fix for multiple PCI cards reported by <jos@xos.nl>
295*4882a593Smuzhiyun Duh, put the IRQF_SHARED flag into request_interrupt().
296*4882a593Smuzhiyun Fix SMC ethernet address in enet_det[].
297*4882a593Smuzhiyun Print chip name instead of "UNKNOWN" during boot.
298*4882a593Smuzhiyun 0.42 26-Apr-96 Fix MII write TA bit error.
299*4882a593Smuzhiyun Fix bug in dc21040 and dc21041 autosense code.
300*4882a593Smuzhiyun Remove buffer copies on receive for Intels.
301*4882a593Smuzhiyun Change sk_buff handling during media disconnects to
302*4882a593Smuzhiyun eliminate DUP packets.
303*4882a593Smuzhiyun Add dynamic TX thresholding.
304*4882a593Smuzhiyun Change all chips to use perfect multicast filtering.
305*4882a593Smuzhiyun Fix alloc_device() bug <jari@markkus2.fimr.fi>
306*4882a593Smuzhiyun 0.43 21-Jun-96 Fix unconnected media TX retry bug.
307*4882a593Smuzhiyun Add Accton to the list of broken cards.
308*4882a593Smuzhiyun Fix TX under-run bug for non DC21140 chips.
309*4882a593Smuzhiyun Fix boot command probe bug in alloc_device() as
310*4882a593Smuzhiyun reported by <koen.gadeyne@barco.com> and
311*4882a593Smuzhiyun <orava@nether.tky.hut.fi>.
312*4882a593Smuzhiyun Add cache locks to prevent a race condition as
313*4882a593Smuzhiyun reported by <csd@microplex.com> and
314*4882a593Smuzhiyun <baba@beckman.uiuc.edu>.
315*4882a593Smuzhiyun Upgraded alloc_device() code.
316*4882a593Smuzhiyun 0.431 28-Jun-96 Fix potential bug in queue_pkt() from discussion
317*4882a593Smuzhiyun with <csd@microplex.com>
318*4882a593Smuzhiyun 0.44 13-Aug-96 Fix RX overflow bug in 2114[023] chips.
319*4882a593Smuzhiyun Fix EISA probe bugs reported by <os2@kpi.kharkov.ua>
320*4882a593Smuzhiyun and <michael@compurex.com>.
321*4882a593Smuzhiyun 0.441 9-Sep-96 Change dc21041_autoconf() to probe quiet BNC media
322*4882a593Smuzhiyun with a loopback packet.
323*4882a593Smuzhiyun 0.442 9-Sep-96 Include AUI in dc21041 media printout. Bug reported
324*4882a593Smuzhiyun by <bhat@mundook.cs.mu.OZ.AU>
325*4882a593Smuzhiyun 0.45 8-Dec-96 Include endian functions for PPC use, from work
326*4882a593Smuzhiyun by <cort@cs.nmt.edu> and <g.thomas@opengroup.org>.
327*4882a593Smuzhiyun 0.451 28-Dec-96 Added fix to allow autoprobe for modules after
328*4882a593Smuzhiyun suggestion from <mjacob@feral.com>.
329*4882a593Smuzhiyun 0.5 30-Jan-97 Added SROM decoding functions.
330*4882a593Smuzhiyun Updated debug flags.
331*4882a593Smuzhiyun Fix sleep/wakeup calls for PCI cards, bug reported
332*4882a593Smuzhiyun by <cross@gweep.lkg.dec.com>.
333*4882a593Smuzhiyun Added multi-MAC, one SROM feature from discussion
334*4882a593Smuzhiyun with <mjacob@feral.com>.
335*4882a593Smuzhiyun Added full module autoprobe capability.
336*4882a593Smuzhiyun Added attempt to use an SMC9332 with broken SROM.
337*4882a593Smuzhiyun Added fix for ZYNX multi-mac cards that didn't
338*4882a593Smuzhiyun get their IRQs wired correctly.
339*4882a593Smuzhiyun 0.51 13-Feb-97 Added endian fixes for the SROM accesses from
340*4882a593Smuzhiyun <paubert@iram.es>
341*4882a593Smuzhiyun Fix init_connection() to remove extra device reset.
342*4882a593Smuzhiyun Fix MAC/PHY reset ordering in dc21140m_autoconf().
343*4882a593Smuzhiyun Fix initialisation problem with lp->timeout in
344*4882a593Smuzhiyun typeX_infoblock() from <paubert@iram.es>.
345*4882a593Smuzhiyun Fix MII PHY reset problem from work done by
346*4882a593Smuzhiyun <paubert@iram.es>.
347*4882a593Smuzhiyun 0.52 26-Apr-97 Some changes may not credit the right people -
348*4882a593Smuzhiyun a disk crash meant I lost some mail.
349*4882a593Smuzhiyun Change RX interrupt routine to drop rather than
350*4882a593Smuzhiyun defer packets to avoid hang reported by
351*4882a593Smuzhiyun <g.thomas@opengroup.org>.
352*4882a593Smuzhiyun Fix srom_exec() to return for COMPACT and type 1
353*4882a593Smuzhiyun infoblocks.
354*4882a593Smuzhiyun Added DC21142 and DC21143 functions.
355*4882a593Smuzhiyun Added byte counters from <phil@tazenda.demon.co.uk>
356*4882a593Smuzhiyun Added IRQF_DISABLED temporary fix from
357*4882a593Smuzhiyun <mjacob@feral.com>.
358*4882a593Smuzhiyun 0.53 12-Nov-97 Fix the *_probe() to include 'eth??' name during
359*4882a593Smuzhiyun module load: bug reported by
360*4882a593Smuzhiyun <Piete.Brooks@cl.cam.ac.uk>
361*4882a593Smuzhiyun Fix multi-MAC, one SROM, to work with 2114x chips:
362*4882a593Smuzhiyun bug reported by <cmetz@inner.net>.
363*4882a593Smuzhiyun Make above search independent of BIOS device scan
364*4882a593Smuzhiyun direction.
365*4882a593Smuzhiyun Completed DC2114[23] autosense functions.
366*4882a593Smuzhiyun 0.531 21-Dec-97 Fix DE500-XA 100Mb/s bug reported by
367*4882a593Smuzhiyun <robin@intercore.com
368*4882a593Smuzhiyun Fix type1_infoblock() bug introduced in 0.53, from
369*4882a593Smuzhiyun problem reports by
370*4882a593Smuzhiyun <parmee@postecss.ncrfran.france.ncr.com> and
371*4882a593Smuzhiyun <jo@ice.dillingen.baynet.de>.
372*4882a593Smuzhiyun Added argument list to set up each board from either
373*4882a593Smuzhiyun a module's command line or a compiled in #define.
374*4882a593Smuzhiyun Added generic MII PHY functionality to deal with
375*4882a593Smuzhiyun newer PHY chips.
376*4882a593Smuzhiyun Fix the mess in 2.1.67.
377*4882a593Smuzhiyun 0.532 5-Jan-98 Fix bug in mii_get_phy() reported by
378*4882a593Smuzhiyun <redhat@cococo.net>.
379*4882a593Smuzhiyun Fix bug in pci_probe() for 64 bit systems reported
380*4882a593Smuzhiyun by <belliott@accessone.com>.
381*4882a593Smuzhiyun 0.533 9-Jan-98 Fix more 64 bit bugs reported by <jal@cs.brown.edu>.
382*4882a593Smuzhiyun 0.534 24-Jan-98 Fix last (?) endian bug from <geert@linux-m68k.org>
383*4882a593Smuzhiyun 0.535 21-Feb-98 Fix Ethernet Address PROM reset bug for DC21040.
384*4882a593Smuzhiyun 0.536 21-Mar-98 Change pci_probe() to use the pci_dev structure.
385*4882a593Smuzhiyun **Incompatible with 2.0.x from here.**
386*4882a593Smuzhiyun 0.540 5-Jul-98 Atomicize assertion of dev->interrupt for SMP
387*4882a593Smuzhiyun from <lma@varesearch.com>
388*4882a593Smuzhiyun Add TP, AUI and BNC cases to 21140m_autoconf() for
389*4882a593Smuzhiyun case where a 21140 under SROM control uses, e.g. AUI
390*4882a593Smuzhiyun from problem report by <delchini@lpnp09.in2p3.fr>
391*4882a593Smuzhiyun Add MII parallel detection to 2114x_autoconf() for
392*4882a593Smuzhiyun case where no autonegotiation partner exists from
393*4882a593Smuzhiyun problem report by <mlapsley@ndirect.co.uk>.
394*4882a593Smuzhiyun Add ability to force connection type directly even
395*4882a593Smuzhiyun when using SROM control from problem report by
396*4882a593Smuzhiyun <earl@exis.net>.
397*4882a593Smuzhiyun Updated the PCI interface to conform with the latest
398*4882a593Smuzhiyun version. I hope nothing is broken...
399*4882a593Smuzhiyun Add TX done interrupt modification from suggestion
400*4882a593Smuzhiyun by <Austin.Donnelly@cl.cam.ac.uk>.
401*4882a593Smuzhiyun Fix is_anc_capable() bug reported by
402*4882a593Smuzhiyun <Austin.Donnelly@cl.cam.ac.uk>.
403*4882a593Smuzhiyun Fix type[13]_infoblock() bug: during MII search, PHY
404*4882a593Smuzhiyun lp->rst not run because lp->ibn not initialised -
405*4882a593Smuzhiyun from report & fix by <paubert@iram.es>.
406*4882a593Smuzhiyun Fix probe bug with EISA & PCI cards present from
407*4882a593Smuzhiyun report by <eirik@netcom.com>.
408*4882a593Smuzhiyun 0.541 24-Aug-98 Fix compiler problems associated with i386-string
409*4882a593Smuzhiyun ops from multiple bug reports and temporary fix
410*4882a593Smuzhiyun from <paubert@iram.es>.
411*4882a593Smuzhiyun Fix pci_probe() to correctly emulate the old
412*4882a593Smuzhiyun pcibios_find_class() function.
413*4882a593Smuzhiyun Add an_exception() for old ZYNX346 and fix compile
414*4882a593Smuzhiyun warning on PPC & SPARC, from <ecd@skynet.be>.
415*4882a593Smuzhiyun Fix lastPCI to correctly work with compiled in
416*4882a593Smuzhiyun kernels and modules from bug report by
417*4882a593Smuzhiyun <Zlatko.Calusic@CARNet.hr> et al.
418*4882a593Smuzhiyun 0.542 15-Sep-98 Fix dc2114x_autoconf() to stop multiple messages
419*4882a593Smuzhiyun when media is unconnected.
420*4882a593Smuzhiyun Change dev->interrupt to lp->interrupt to ensure
421*4882a593Smuzhiyun alignment for Alpha's and avoid their unaligned
422*4882a593Smuzhiyun access traps. This flag is merely for log messages:
423*4882a593Smuzhiyun should do something more definitive though...
424*4882a593Smuzhiyun 0.543 30-Dec-98 Add SMP spin locking.
425*4882a593Smuzhiyun 0.544 8-May-99 Fix for buggy SROM in Motorola embedded boards using
426*4882a593Smuzhiyun a 21143 by <mmporter@home.com>.
427*4882a593Smuzhiyun Change PCI/EISA bus probing order.
428*4882a593Smuzhiyun 0.545 28-Nov-99 Further Moto SROM bug fix from
429*4882a593Smuzhiyun <mporter@eng.mcd.mot.com>
430*4882a593Smuzhiyun Remove double checking for DEBUG_RX in de4x5_dbg_rx()
431*4882a593Smuzhiyun from report by <geert@linux-m68k.org>
432*4882a593Smuzhiyun 0.546 22-Feb-01 Fixes Alpha XP1000 oops. The srom_search function
433*4882a593Smuzhiyun was causing a page fault when initializing the
434*4882a593Smuzhiyun variable 'pb', on a non de4x5 PCI device, in this
435*4882a593Smuzhiyun case a PCI bridge (DEC chip 21152). The value of
436*4882a593Smuzhiyun 'pb' is now only initialized if a de4x5 chip is
437*4882a593Smuzhiyun present.
438*4882a593Smuzhiyun <france@handhelds.org>
439*4882a593Smuzhiyun 0.547 08-Nov-01 Use library crc32 functions by <Matt_Domsch@dell.com>
440*4882a593Smuzhiyun 0.548 30-Aug-03 Big 2.6 cleanup. Ported to PCI/EISA probing and
441*4882a593Smuzhiyun generic DMA APIs. Fixed DE425 support on Alpha.
442*4882a593Smuzhiyun <maz@wild-wind.fr.eu.org>
443*4882a593Smuzhiyun =========================================================================
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #include <linux/module.h>
447*4882a593Smuzhiyun #include <linux/kernel.h>
448*4882a593Smuzhiyun #include <linux/string.h>
449*4882a593Smuzhiyun #include <linux/interrupt.h>
450*4882a593Smuzhiyun #include <linux/ptrace.h>
451*4882a593Smuzhiyun #include <linux/errno.h>
452*4882a593Smuzhiyun #include <linux/ioport.h>
453*4882a593Smuzhiyun #include <linux/pci.h>
454*4882a593Smuzhiyun #include <linux/eisa.h>
455*4882a593Smuzhiyun #include <linux/delay.h>
456*4882a593Smuzhiyun #include <linux/init.h>
457*4882a593Smuzhiyun #include <linux/spinlock.h>
458*4882a593Smuzhiyun #include <linux/crc32.h>
459*4882a593Smuzhiyun #include <linux/netdevice.h>
460*4882a593Smuzhiyun #include <linux/etherdevice.h>
461*4882a593Smuzhiyun #include <linux/skbuff.h>
462*4882a593Smuzhiyun #include <linux/time.h>
463*4882a593Smuzhiyun #include <linux/types.h>
464*4882a593Smuzhiyun #include <linux/unistd.h>
465*4882a593Smuzhiyun #include <linux/ctype.h>
466*4882a593Smuzhiyun #include <linux/dma-mapping.h>
467*4882a593Smuzhiyun #include <linux/moduleparam.h>
468*4882a593Smuzhiyun #include <linux/bitops.h>
469*4882a593Smuzhiyun #include <linux/gfp.h>
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun #include <asm/io.h>
472*4882a593Smuzhiyun #include <asm/dma.h>
473*4882a593Smuzhiyun #include <asm/byteorder.h>
474*4882a593Smuzhiyun #include <asm/unaligned.h>
475*4882a593Smuzhiyun #include <linux/uaccess.h>
476*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
477*4882a593Smuzhiyun #include <asm/machdep.h>
478*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #include "de4x5.h"
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const char version[] =
483*4882a593Smuzhiyun KERN_INFO "de4x5.c:V0.546 2001/02/22 davies@maniac.ultranet.com\n";
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun #define c_char const char
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun ** MII Information
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun struct phy_table {
491*4882a593Smuzhiyun int reset; /* Hard reset required? */
492*4882a593Smuzhiyun int id; /* IEEE OUI */
493*4882a593Smuzhiyun int ta; /* One cycle TA time - 802.3u is confusing here */
494*4882a593Smuzhiyun struct { /* Non autonegotiation (parallel) speed det. */
495*4882a593Smuzhiyun int reg;
496*4882a593Smuzhiyun int mask;
497*4882a593Smuzhiyun int value;
498*4882a593Smuzhiyun } spd;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun struct mii_phy {
502*4882a593Smuzhiyun int reset; /* Hard reset required? */
503*4882a593Smuzhiyun int id; /* IEEE OUI */
504*4882a593Smuzhiyun int ta; /* One cycle TA time */
505*4882a593Smuzhiyun struct { /* Non autonegotiation (parallel) speed det. */
506*4882a593Smuzhiyun int reg;
507*4882a593Smuzhiyun int mask;
508*4882a593Smuzhiyun int value;
509*4882a593Smuzhiyun } spd;
510*4882a593Smuzhiyun int addr; /* MII address for the PHY */
511*4882a593Smuzhiyun u_char *gep; /* Start of GEP sequence block in SROM */
512*4882a593Smuzhiyun u_char *rst; /* Start of reset sequence in SROM */
513*4882a593Smuzhiyun u_int mc; /* Media Capabilities */
514*4882a593Smuzhiyun u_int ana; /* NWay Advertisement */
515*4882a593Smuzhiyun u_int fdx; /* Full DupleX capabilities for each media */
516*4882a593Smuzhiyun u_int ttm; /* Transmit Threshold Mode for each media */
517*4882a593Smuzhiyun u_int mci; /* 21142 MII Connector Interrupt info */
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun #define DE4X5_MAX_PHY 8 /* Allow up to 8 attached PHY devices per board */
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun struct sia_phy {
523*4882a593Smuzhiyun u_char mc; /* Media Code */
524*4882a593Smuzhiyun u_char ext; /* csr13-15 valid when set */
525*4882a593Smuzhiyun int csr13; /* SIA Connectivity Register */
526*4882a593Smuzhiyun int csr14; /* SIA TX/RX Register */
527*4882a593Smuzhiyun int csr15; /* SIA General Register */
528*4882a593Smuzhiyun int gepc; /* SIA GEP Control Information */
529*4882a593Smuzhiyun int gep; /* SIA GEP Data */
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun ** Define the know universe of PHY devices that can be
534*4882a593Smuzhiyun ** recognised by this driver.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun static struct phy_table phy_info[] = {
537*4882a593Smuzhiyun {0, NATIONAL_TX, 1, {0x19, 0x40, 0x00}}, /* National TX */
538*4882a593Smuzhiyun {1, BROADCOM_T4, 1, {0x10, 0x02, 0x02}}, /* Broadcom T4 */
539*4882a593Smuzhiyun {0, SEEQ_T4 , 1, {0x12, 0x10, 0x10}}, /* SEEQ T4 */
540*4882a593Smuzhiyun {0, CYPRESS_T4 , 1, {0x05, 0x20, 0x20}}, /* Cypress T4 */
541*4882a593Smuzhiyun {0, 0x7810 , 1, {0x14, 0x0800, 0x0800}} /* Level One LTX970 */
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /*
545*4882a593Smuzhiyun ** These GENERIC values assumes that the PHY devices follow 802.3u and
546*4882a593Smuzhiyun ** allow parallel detection to set the link partner ability register.
547*4882a593Smuzhiyun ** Detection of 100Base-TX [H/F Duplex] and 100Base-T4 is supported.
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun #define GENERIC_REG 0x05 /* Autoneg. Link Partner Advertisement Reg. */
550*4882a593Smuzhiyun #define GENERIC_MASK MII_ANLPA_100M /* All 100Mb/s Technologies */
551*4882a593Smuzhiyun #define GENERIC_VALUE MII_ANLPA_100M /* 100B-TX, 100B-TX FDX, 100B-T4 */
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun ** Define special SROM detection cases
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun static c_char enet_det[][ETH_ALEN] = {
557*4882a593Smuzhiyun {0x00, 0x00, 0xc0, 0x00, 0x00, 0x00},
558*4882a593Smuzhiyun {0x00, 0x00, 0xe8, 0x00, 0x00, 0x00}
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun #define SMC 1
562*4882a593Smuzhiyun #define ACCTON 2
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun ** SROM Repair definitions. If a broken SROM is detected a card may
566*4882a593Smuzhiyun ** use this information to help figure out what to do. This is a
567*4882a593Smuzhiyun ** "stab in the dark" and so far for SMC9332's only.
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun static c_char srom_repair_info[][100] = {
570*4882a593Smuzhiyun {0x00,0x1e,0x00,0x00,0x00,0x08, /* SMC9332 */
571*4882a593Smuzhiyun 0x1f,0x01,0x8f,0x01,0x00,0x01,0x00,0x02,
572*4882a593Smuzhiyun 0x01,0x00,0x00,0x78,0xe0,0x01,0x00,0x50,
573*4882a593Smuzhiyun 0x00,0x18,}
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #ifdef DE4X5_DEBUG
578*4882a593Smuzhiyun static int de4x5_debug = DE4X5_DEBUG;
579*4882a593Smuzhiyun #else
580*4882a593Smuzhiyun /*static int de4x5_debug = (DEBUG_MII | DEBUG_SROM | DEBUG_PCICFG | DEBUG_MEDIA | DEBUG_VERSION);*/
581*4882a593Smuzhiyun static int de4x5_debug = (DEBUG_MEDIA | DEBUG_VERSION);
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /*
585*4882a593Smuzhiyun ** Allow per adapter set up. For modules this is simply a command line
586*4882a593Smuzhiyun ** parameter, e.g.:
587*4882a593Smuzhiyun ** insmod de4x5 args='eth1:fdx autosense=BNC eth0:autosense=100Mb'.
588*4882a593Smuzhiyun **
589*4882a593Smuzhiyun ** For a compiled in driver, place e.g.
590*4882a593Smuzhiyun ** #define DE4X5_PARM "eth0:fdx autosense=AUI eth2:autosense=TP"
591*4882a593Smuzhiyun ** here
592*4882a593Smuzhiyun */
593*4882a593Smuzhiyun #ifdef DE4X5_PARM
594*4882a593Smuzhiyun static char *args = DE4X5_PARM;
595*4882a593Smuzhiyun #else
596*4882a593Smuzhiyun static char *args;
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun struct parameters {
600*4882a593Smuzhiyun bool fdx;
601*4882a593Smuzhiyun int autosense;
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #define DE4X5_AUTOSENSE_MS 250 /* msec autosense tick (DE500) */
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #define DE4X5_NDA 0xffe0 /* No Device (I/O) Address */
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun ** Ethernet PROM defines
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun #define PROBE_LENGTH 32
612*4882a593Smuzhiyun #define ETH_PROM_SIG 0xAA5500FFUL
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun ** Ethernet Info
616*4882a593Smuzhiyun */
617*4882a593Smuzhiyun #define PKT_BUF_SZ 1536 /* Buffer size for each Tx/Rx buffer */
618*4882a593Smuzhiyun #define IEEE802_3_SZ 1518 /* Packet + CRC */
619*4882a593Smuzhiyun #define MAX_PKT_SZ 1514 /* Maximum ethernet packet length */
620*4882a593Smuzhiyun #define MAX_DAT_SZ 1500 /* Maximum ethernet data length */
621*4882a593Smuzhiyun #define MIN_DAT_SZ 1 /* Minimum ethernet data length */
622*4882a593Smuzhiyun #define PKT_HDR_LEN 14 /* Addresses and data length info */
623*4882a593Smuzhiyun #define FAKE_FRAME_LEN (MAX_PKT_SZ + 1)
624*4882a593Smuzhiyun #define QUEUE_PKT_TIMEOUT (3*HZ) /* 3 second timeout */
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun ** EISA bus defines
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun #define DE4X5_EISA_IO_PORTS 0x0c00 /* I/O port base address, slot 0 */
631*4882a593Smuzhiyun #define DE4X5_EISA_TOTAL_SIZE 0x100 /* I/O address extent */
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #define EISA_ALLOWED_IRQ_LIST {5, 9, 10, 11}
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun #define DE4X5_SIGNATURE {"DE425","DE434","DE435","DE450","DE500"}
636*4882a593Smuzhiyun #define DE4X5_NAME_LENGTH 8
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static c_char *de4x5_signatures[] = DE4X5_SIGNATURE;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun ** Ethernet PROM defines for DC21040
642*4882a593Smuzhiyun */
643*4882a593Smuzhiyun #define PROBE_LENGTH 32
644*4882a593Smuzhiyun #define ETH_PROM_SIG 0xAA5500FFUL
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /*
647*4882a593Smuzhiyun ** PCI Bus defines
648*4882a593Smuzhiyun */
649*4882a593Smuzhiyun #define PCI_MAX_BUS_NUM 8
650*4882a593Smuzhiyun #define DE4X5_PCI_TOTAL_SIZE 0x80 /* I/O address extent */
651*4882a593Smuzhiyun #define DE4X5_CLASS_CODE 0x00020000 /* Network controller, Ethernet */
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun ** Memory Alignment. Each descriptor is 4 longwords long. To force a
655*4882a593Smuzhiyun ** particular alignment on the TX descriptor, adjust DESC_SKIP_LEN and
656*4882a593Smuzhiyun ** DESC_ALIGN. ALIGN aligns the start address of the private memory area
657*4882a593Smuzhiyun ** and hence the RX descriptor ring's first entry.
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun #define DE4X5_ALIGN4 ((u_long)4 - 1) /* 1 longword align */
660*4882a593Smuzhiyun #define DE4X5_ALIGN8 ((u_long)8 - 1) /* 2 longword align */
661*4882a593Smuzhiyun #define DE4X5_ALIGN16 ((u_long)16 - 1) /* 4 longword align */
662*4882a593Smuzhiyun #define DE4X5_ALIGN32 ((u_long)32 - 1) /* 8 longword align */
663*4882a593Smuzhiyun #define DE4X5_ALIGN64 ((u_long)64 - 1) /* 16 longword align */
664*4882a593Smuzhiyun #define DE4X5_ALIGN128 ((u_long)128 - 1) /* 32 longword align */
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun #define DE4X5_ALIGN DE4X5_ALIGN32 /* Keep the DC21040 happy... */
667*4882a593Smuzhiyun #define DE4X5_CACHE_ALIGN CAL_16LONG
668*4882a593Smuzhiyun #define DESC_SKIP_LEN DSL_0 /* Must agree with DESC_ALIGN */
669*4882a593Smuzhiyun /*#define DESC_ALIGN u32 dummy[4]; / * Must agree with DESC_SKIP_LEN */
670*4882a593Smuzhiyun #define DESC_ALIGN
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun #ifndef DEC_ONLY /* See README.de4x5 for using this */
673*4882a593Smuzhiyun static int dec_only;
674*4882a593Smuzhiyun #else
675*4882a593Smuzhiyun static int dec_only = 1;
676*4882a593Smuzhiyun #endif
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun ** DE4X5 IRQ ENABLE/DISABLE
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun #define ENABLE_IRQs { \
682*4882a593Smuzhiyun imr |= lp->irq_en;\
683*4882a593Smuzhiyun outl(imr, DE4X5_IMR); /* Enable the IRQs */\
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #define DISABLE_IRQs {\
687*4882a593Smuzhiyun imr = inl(DE4X5_IMR);\
688*4882a593Smuzhiyun imr &= ~lp->irq_en;\
689*4882a593Smuzhiyun outl(imr, DE4X5_IMR); /* Disable the IRQs */\
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun #define UNMASK_IRQs {\
693*4882a593Smuzhiyun imr |= lp->irq_mask;\
694*4882a593Smuzhiyun outl(imr, DE4X5_IMR); /* Unmask the IRQs */\
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun #define MASK_IRQs {\
698*4882a593Smuzhiyun imr = inl(DE4X5_IMR);\
699*4882a593Smuzhiyun imr &= ~lp->irq_mask;\
700*4882a593Smuzhiyun outl(imr, DE4X5_IMR); /* Mask the IRQs */\
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun ** DE4X5 START/STOP
705*4882a593Smuzhiyun */
706*4882a593Smuzhiyun #define START_DE4X5 {\
707*4882a593Smuzhiyun omr = inl(DE4X5_OMR);\
708*4882a593Smuzhiyun omr |= OMR_ST | OMR_SR;\
709*4882a593Smuzhiyun outl(omr, DE4X5_OMR); /* Enable the TX and/or RX */\
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun #define STOP_DE4X5 {\
713*4882a593Smuzhiyun omr = inl(DE4X5_OMR);\
714*4882a593Smuzhiyun omr &= ~(OMR_ST|OMR_SR);\
715*4882a593Smuzhiyun outl(omr, DE4X5_OMR); /* Disable the TX and/or RX */ \
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun ** DE4X5 SIA RESET
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun #define RESET_SIA outl(0, DE4X5_SICR); /* Reset SIA connectivity regs */
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun ** DE500 AUTOSENSE TIMER INTERVAL (MILLISECS)
725*4882a593Smuzhiyun */
726*4882a593Smuzhiyun #define DE4X5_AUTOSENSE_MS 250
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun ** SROM Structure
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun struct de4x5_srom {
732*4882a593Smuzhiyun char sub_vendor_id[2];
733*4882a593Smuzhiyun char sub_system_id[2];
734*4882a593Smuzhiyun char reserved[12];
735*4882a593Smuzhiyun char id_block_crc;
736*4882a593Smuzhiyun char reserved2;
737*4882a593Smuzhiyun char version;
738*4882a593Smuzhiyun char num_controllers;
739*4882a593Smuzhiyun char ieee_addr[6];
740*4882a593Smuzhiyun char info[100];
741*4882a593Smuzhiyun short chksum;
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun #define SUB_VENDOR_ID 0x500a
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /*
746*4882a593Smuzhiyun ** DE4X5 Descriptors. Make sure that all the RX buffers are contiguous
747*4882a593Smuzhiyun ** and have sizes of both a power of 2 and a multiple of 4.
748*4882a593Smuzhiyun ** A size of 256 bytes for each buffer could be chosen because over 90% of
749*4882a593Smuzhiyun ** all packets in our network are <256 bytes long and 64 longword alignment
750*4882a593Smuzhiyun ** is possible. 1536 showed better 'ttcp' performance. Take your pick. 32 TX
751*4882a593Smuzhiyun ** descriptors are needed for machines with an ALPHA CPU.
752*4882a593Smuzhiyun */
753*4882a593Smuzhiyun #define NUM_RX_DESC 8 /* Number of RX descriptors */
754*4882a593Smuzhiyun #define NUM_TX_DESC 32 /* Number of TX descriptors */
755*4882a593Smuzhiyun #define RX_BUFF_SZ 1536 /* Power of 2 for kmalloc and */
756*4882a593Smuzhiyun /* Multiple of 4 for DC21040 */
757*4882a593Smuzhiyun /* Allows 512 byte alignment */
758*4882a593Smuzhiyun struct de4x5_desc {
759*4882a593Smuzhiyun volatile __le32 status;
760*4882a593Smuzhiyun __le32 des1;
761*4882a593Smuzhiyun __le32 buf;
762*4882a593Smuzhiyun __le32 next;
763*4882a593Smuzhiyun DESC_ALIGN
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun ** The DE4X5 private structure
768*4882a593Smuzhiyun */
769*4882a593Smuzhiyun #define DE4X5_PKT_STAT_SZ 16
770*4882a593Smuzhiyun #define DE4X5_PKT_BIN_SZ 128 /* Should be >=100 unless you
771*4882a593Smuzhiyun increase DE4X5_PKT_STAT_SZ */
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun struct pkt_stats {
774*4882a593Smuzhiyun u_int bins[DE4X5_PKT_STAT_SZ]; /* Private stats counters */
775*4882a593Smuzhiyun u_int unicast;
776*4882a593Smuzhiyun u_int multicast;
777*4882a593Smuzhiyun u_int broadcast;
778*4882a593Smuzhiyun u_int excessive_collisions;
779*4882a593Smuzhiyun u_int tx_underruns;
780*4882a593Smuzhiyun u_int excessive_underruns;
781*4882a593Smuzhiyun u_int rx_runt_frames;
782*4882a593Smuzhiyun u_int rx_collision;
783*4882a593Smuzhiyun u_int rx_dribble;
784*4882a593Smuzhiyun u_int rx_overflow;
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun struct de4x5_private {
788*4882a593Smuzhiyun char adapter_name[80]; /* Adapter name */
789*4882a593Smuzhiyun u_long interrupt; /* Aligned ISR flag */
790*4882a593Smuzhiyun struct de4x5_desc *rx_ring; /* RX descriptor ring */
791*4882a593Smuzhiyun struct de4x5_desc *tx_ring; /* TX descriptor ring */
792*4882a593Smuzhiyun struct sk_buff *tx_skb[NUM_TX_DESC]; /* TX skb for freeing when sent */
793*4882a593Smuzhiyun struct sk_buff *rx_skb[NUM_RX_DESC]; /* RX skb's */
794*4882a593Smuzhiyun int rx_new, rx_old; /* RX descriptor ring pointers */
795*4882a593Smuzhiyun int tx_new, tx_old; /* TX descriptor ring pointers */
796*4882a593Smuzhiyun char setup_frame[SETUP_FRAME_LEN]; /* Holds MCA and PA info. */
797*4882a593Smuzhiyun char frame[64]; /* Min sized packet for loopback*/
798*4882a593Smuzhiyun spinlock_t lock; /* Adapter specific spinlock */
799*4882a593Smuzhiyun struct net_device_stats stats; /* Public stats */
800*4882a593Smuzhiyun struct pkt_stats pktStats; /* Private stats counters */
801*4882a593Smuzhiyun char rxRingSize;
802*4882a593Smuzhiyun char txRingSize;
803*4882a593Smuzhiyun int bus; /* EISA or PCI */
804*4882a593Smuzhiyun int bus_num; /* PCI Bus number */
805*4882a593Smuzhiyun int device; /* Device number on PCI bus */
806*4882a593Smuzhiyun int state; /* Adapter OPENED or CLOSED */
807*4882a593Smuzhiyun int chipset; /* DC21040, DC21041 or DC21140 */
808*4882a593Smuzhiyun s32 irq_mask; /* Interrupt Mask (Enable) bits */
809*4882a593Smuzhiyun s32 irq_en; /* Summary interrupt bits */
810*4882a593Smuzhiyun int media; /* Media (eg TP), mode (eg 100B)*/
811*4882a593Smuzhiyun int c_media; /* Remember the last media conn */
812*4882a593Smuzhiyun bool fdx; /* media full duplex flag */
813*4882a593Smuzhiyun int linkOK; /* Link is OK */
814*4882a593Smuzhiyun int autosense; /* Allow/disallow autosensing */
815*4882a593Smuzhiyun bool tx_enable; /* Enable descriptor polling */
816*4882a593Smuzhiyun int setup_f; /* Setup frame filtering type */
817*4882a593Smuzhiyun int local_state; /* State within a 'media' state */
818*4882a593Smuzhiyun struct mii_phy phy[DE4X5_MAX_PHY]; /* List of attached PHY devices */
819*4882a593Smuzhiyun struct sia_phy sia; /* SIA PHY Information */
820*4882a593Smuzhiyun int active; /* Index to active PHY device */
821*4882a593Smuzhiyun int mii_cnt; /* Number of attached PHY's */
822*4882a593Smuzhiyun int timeout; /* Scheduling counter */
823*4882a593Smuzhiyun struct timer_list timer; /* Timer info for kernel */
824*4882a593Smuzhiyun int tmp; /* Temporary global per card */
825*4882a593Smuzhiyun struct {
826*4882a593Smuzhiyun u_long lock; /* Lock the cache accesses */
827*4882a593Smuzhiyun s32 csr0; /* Saved Bus Mode Register */
828*4882a593Smuzhiyun s32 csr6; /* Saved Operating Mode Reg. */
829*4882a593Smuzhiyun s32 csr7; /* Saved IRQ Mask Register */
830*4882a593Smuzhiyun s32 gep; /* Saved General Purpose Reg. */
831*4882a593Smuzhiyun s32 gepc; /* Control info for GEP */
832*4882a593Smuzhiyun s32 csr13; /* Saved SIA Connectivity Reg. */
833*4882a593Smuzhiyun s32 csr14; /* Saved SIA TX/RX Register */
834*4882a593Smuzhiyun s32 csr15; /* Saved SIA General Register */
835*4882a593Smuzhiyun int save_cnt; /* Flag if state already saved */
836*4882a593Smuzhiyun struct sk_buff_head queue; /* Save the (re-ordered) skb's */
837*4882a593Smuzhiyun } cache;
838*4882a593Smuzhiyun struct de4x5_srom srom; /* A copy of the SROM */
839*4882a593Smuzhiyun int cfrv; /* Card CFRV copy */
840*4882a593Smuzhiyun int rx_ovf; /* Check for 'RX overflow' tag */
841*4882a593Smuzhiyun bool useSROM; /* For non-DEC card use SROM */
842*4882a593Smuzhiyun bool useMII; /* Infoblock using the MII */
843*4882a593Smuzhiyun int asBitValid; /* Autosense bits in GEP? */
844*4882a593Smuzhiyun int asPolarity; /* 0 => asserted high */
845*4882a593Smuzhiyun int asBit; /* Autosense bit number in GEP */
846*4882a593Smuzhiyun int defMedium; /* SROM default medium */
847*4882a593Smuzhiyun int tcount; /* Last infoblock number */
848*4882a593Smuzhiyun int infoblock_init; /* Initialised this infoblock? */
849*4882a593Smuzhiyun int infoleaf_offset; /* SROM infoleaf for controller */
850*4882a593Smuzhiyun s32 infoblock_csr6; /* csr6 value in SROM infoblock */
851*4882a593Smuzhiyun int infoblock_media; /* infoblock media */
852*4882a593Smuzhiyun int (*infoleaf_fn)(struct net_device *); /* Pointer to infoleaf function */
853*4882a593Smuzhiyun u_char *rst; /* Pointer to Type 5 reset info */
854*4882a593Smuzhiyun u_char ibn; /* Infoblock number */
855*4882a593Smuzhiyun struct parameters params; /* Command line/ #defined params */
856*4882a593Smuzhiyun struct device *gendev; /* Generic device */
857*4882a593Smuzhiyun dma_addr_t dma_rings; /* DMA handle for rings */
858*4882a593Smuzhiyun int dma_size; /* Size of the DMA area */
859*4882a593Smuzhiyun char *rx_bufs; /* rx bufs on alpha, sparc, ... */
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun ** To get around certain poxy cards that don't provide an SROM
864*4882a593Smuzhiyun ** for the second and more DECchip, I have to key off the first
865*4882a593Smuzhiyun ** chip's address. I'll assume there's not a bad SROM iff:
866*4882a593Smuzhiyun **
867*4882a593Smuzhiyun ** o the chipset is the same
868*4882a593Smuzhiyun ** o the bus number is the same and > 0
869*4882a593Smuzhiyun ** o the sum of all the returned hw address bytes is 0 or 0x5fa
870*4882a593Smuzhiyun **
871*4882a593Smuzhiyun ** Also have to save the irq for those cards whose hardware designers
872*4882a593Smuzhiyun ** can't follow the PCI to PCI Bridge Architecture spec.
873*4882a593Smuzhiyun */
874*4882a593Smuzhiyun static struct {
875*4882a593Smuzhiyun int chipset;
876*4882a593Smuzhiyun int bus;
877*4882a593Smuzhiyun int irq;
878*4882a593Smuzhiyun u_char addr[ETH_ALEN];
879*4882a593Smuzhiyun } last = {0,};
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun ** The transmit ring full condition is described by the tx_old and tx_new
883*4882a593Smuzhiyun ** pointers by:
884*4882a593Smuzhiyun ** tx_old = tx_new Empty ring
885*4882a593Smuzhiyun ** tx_old = tx_new+1 Full ring
886*4882a593Smuzhiyun ** tx_old+txRingSize = tx_new+1 Full ring (wrapped condition)
887*4882a593Smuzhiyun */
888*4882a593Smuzhiyun #define TX_BUFFS_AVAIL ((lp->tx_old<=lp->tx_new)?\
889*4882a593Smuzhiyun lp->tx_old+lp->txRingSize-lp->tx_new-1:\
890*4882a593Smuzhiyun lp->tx_old -lp->tx_new-1)
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun #define TX_PKT_PENDING (lp->tx_old != lp->tx_new)
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /*
895*4882a593Smuzhiyun ** Public Functions
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun static int de4x5_open(struct net_device *dev);
898*4882a593Smuzhiyun static netdev_tx_t de4x5_queue_pkt(struct sk_buff *skb,
899*4882a593Smuzhiyun struct net_device *dev);
900*4882a593Smuzhiyun static irqreturn_t de4x5_interrupt(int irq, void *dev_id);
901*4882a593Smuzhiyun static int de4x5_close(struct net_device *dev);
902*4882a593Smuzhiyun static struct net_device_stats *de4x5_get_stats(struct net_device *dev);
903*4882a593Smuzhiyun static void de4x5_local_stats(struct net_device *dev, char *buf, int pkt_len);
904*4882a593Smuzhiyun static void set_multicast_list(struct net_device *dev);
905*4882a593Smuzhiyun static int de4x5_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /*
908*4882a593Smuzhiyun ** Private functions
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun static int de4x5_hw_init(struct net_device *dev, u_long iobase, struct device *gendev);
911*4882a593Smuzhiyun static int de4x5_init(struct net_device *dev);
912*4882a593Smuzhiyun static int de4x5_sw_reset(struct net_device *dev);
913*4882a593Smuzhiyun static int de4x5_rx(struct net_device *dev);
914*4882a593Smuzhiyun static int de4x5_tx(struct net_device *dev);
915*4882a593Smuzhiyun static void de4x5_ast(struct timer_list *t);
916*4882a593Smuzhiyun static int de4x5_txur(struct net_device *dev);
917*4882a593Smuzhiyun static int de4x5_rx_ovfc(struct net_device *dev);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static int autoconf_media(struct net_device *dev);
920*4882a593Smuzhiyun static void create_packet(struct net_device *dev, char *frame, int len);
921*4882a593Smuzhiyun static void load_packet(struct net_device *dev, char *buf, u32 flags, struct sk_buff *skb);
922*4882a593Smuzhiyun static int dc21040_autoconf(struct net_device *dev);
923*4882a593Smuzhiyun static int dc21041_autoconf(struct net_device *dev);
924*4882a593Smuzhiyun static int dc21140m_autoconf(struct net_device *dev);
925*4882a593Smuzhiyun static int dc2114x_autoconf(struct net_device *dev);
926*4882a593Smuzhiyun static int srom_autoconf(struct net_device *dev);
927*4882a593Smuzhiyun static int de4x5_suspect_state(struct net_device *dev, int timeout, int prev_state, int (*fn)(struct net_device *, int), int (*asfn)(struct net_device *));
928*4882a593Smuzhiyun static int dc21040_state(struct net_device *dev, int csr13, int csr14, int csr15, int timeout, int next_state, int suspect_state, int (*fn)(struct net_device *, int));
929*4882a593Smuzhiyun static int test_media(struct net_device *dev, s32 irqs, s32 irq_mask, s32 csr13, s32 csr14, s32 csr15, s32 msec);
930*4882a593Smuzhiyun static int test_for_100Mb(struct net_device *dev, int msec);
931*4882a593Smuzhiyun static int wait_for_link(struct net_device *dev);
932*4882a593Smuzhiyun static int test_mii_reg(struct net_device *dev, int reg, int mask, bool pol, long msec);
933*4882a593Smuzhiyun static int is_spd_100(struct net_device *dev);
934*4882a593Smuzhiyun static int is_100_up(struct net_device *dev);
935*4882a593Smuzhiyun static int is_10_up(struct net_device *dev);
936*4882a593Smuzhiyun static int is_anc_capable(struct net_device *dev);
937*4882a593Smuzhiyun static int ping_media(struct net_device *dev, int msec);
938*4882a593Smuzhiyun static struct sk_buff *de4x5_alloc_rx_buff(struct net_device *dev, int index, int len);
939*4882a593Smuzhiyun static void de4x5_free_rx_buffs(struct net_device *dev);
940*4882a593Smuzhiyun static void de4x5_free_tx_buffs(struct net_device *dev);
941*4882a593Smuzhiyun static void de4x5_save_skbs(struct net_device *dev);
942*4882a593Smuzhiyun static void de4x5_rst_desc_ring(struct net_device *dev);
943*4882a593Smuzhiyun static void de4x5_cache_state(struct net_device *dev, int flag);
944*4882a593Smuzhiyun static void de4x5_put_cache(struct net_device *dev, struct sk_buff *skb);
945*4882a593Smuzhiyun static void de4x5_putb_cache(struct net_device *dev, struct sk_buff *skb);
946*4882a593Smuzhiyun static struct sk_buff *de4x5_get_cache(struct net_device *dev);
947*4882a593Smuzhiyun static void de4x5_setup_intr(struct net_device *dev);
948*4882a593Smuzhiyun static void de4x5_init_connection(struct net_device *dev);
949*4882a593Smuzhiyun static int de4x5_reset_phy(struct net_device *dev);
950*4882a593Smuzhiyun static void reset_init_sia(struct net_device *dev, s32 sicr, s32 strr, s32 sigr);
951*4882a593Smuzhiyun static int test_ans(struct net_device *dev, s32 irqs, s32 irq_mask, s32 msec);
952*4882a593Smuzhiyun static int test_tp(struct net_device *dev, s32 msec);
953*4882a593Smuzhiyun static int EISA_signature(char *name, struct device *device);
954*4882a593Smuzhiyun static void PCI_signature(char *name, struct de4x5_private *lp);
955*4882a593Smuzhiyun static void DevicePresent(struct net_device *dev, u_long iobase);
956*4882a593Smuzhiyun static void enet_addr_rst(u_long aprom_addr);
957*4882a593Smuzhiyun static int de4x5_bad_srom(struct de4x5_private *lp);
958*4882a593Smuzhiyun static short srom_rd(u_long address, u_char offset);
959*4882a593Smuzhiyun static void srom_latch(u_int command, u_long address);
960*4882a593Smuzhiyun static void srom_command(u_int command, u_long address);
961*4882a593Smuzhiyun static void srom_address(u_int command, u_long address, u_char offset);
962*4882a593Smuzhiyun static short srom_data(u_int command, u_long address);
963*4882a593Smuzhiyun /*static void srom_busy(u_int command, u_long address);*/
964*4882a593Smuzhiyun static void sendto_srom(u_int command, u_long addr);
965*4882a593Smuzhiyun static int getfrom_srom(u_long addr);
966*4882a593Smuzhiyun static int srom_map_media(struct net_device *dev);
967*4882a593Smuzhiyun static int srom_infoleaf_info(struct net_device *dev);
968*4882a593Smuzhiyun static void srom_init(struct net_device *dev);
969*4882a593Smuzhiyun static void srom_exec(struct net_device *dev, u_char *p);
970*4882a593Smuzhiyun static int mii_rd(u_char phyreg, u_char phyaddr, u_long ioaddr);
971*4882a593Smuzhiyun static void mii_wr(int data, u_char phyreg, u_char phyaddr, u_long ioaddr);
972*4882a593Smuzhiyun static int mii_rdata(u_long ioaddr);
973*4882a593Smuzhiyun static void mii_wdata(int data, int len, u_long ioaddr);
974*4882a593Smuzhiyun static void mii_ta(u_long rw, u_long ioaddr);
975*4882a593Smuzhiyun static int mii_swap(int data, int len);
976*4882a593Smuzhiyun static void mii_address(u_char addr, u_long ioaddr);
977*4882a593Smuzhiyun static void sendto_mii(u32 command, int data, u_long ioaddr);
978*4882a593Smuzhiyun static int getfrom_mii(u32 command, u_long ioaddr);
979*4882a593Smuzhiyun static int mii_get_oui(u_char phyaddr, u_long ioaddr);
980*4882a593Smuzhiyun static int mii_get_phy(struct net_device *dev);
981*4882a593Smuzhiyun static void SetMulticastFilter(struct net_device *dev);
982*4882a593Smuzhiyun static int get_hw_addr(struct net_device *dev);
983*4882a593Smuzhiyun static void srom_repair(struct net_device *dev, int card);
984*4882a593Smuzhiyun static int test_bad_enet(struct net_device *dev, int status);
985*4882a593Smuzhiyun static int an_exception(struct de4x5_private *lp);
986*4882a593Smuzhiyun static char *build_setup_frame(struct net_device *dev, int mode);
987*4882a593Smuzhiyun static void disable_ast(struct net_device *dev);
988*4882a593Smuzhiyun static long de4x5_switch_mac_port(struct net_device *dev);
989*4882a593Smuzhiyun static int gep_rd(struct net_device *dev);
990*4882a593Smuzhiyun static void gep_wr(s32 data, struct net_device *dev);
991*4882a593Smuzhiyun static void yawn(struct net_device *dev, int state);
992*4882a593Smuzhiyun static void de4x5_parse_params(struct net_device *dev);
993*4882a593Smuzhiyun static void de4x5_dbg_open(struct net_device *dev);
994*4882a593Smuzhiyun static void de4x5_dbg_mii(struct net_device *dev, int k);
995*4882a593Smuzhiyun static void de4x5_dbg_media(struct net_device *dev);
996*4882a593Smuzhiyun static void de4x5_dbg_srom(struct de4x5_srom *p);
997*4882a593Smuzhiyun static void de4x5_dbg_rx(struct sk_buff *skb, int len);
998*4882a593Smuzhiyun static int dc21041_infoleaf(struct net_device *dev);
999*4882a593Smuzhiyun static int dc21140_infoleaf(struct net_device *dev);
1000*4882a593Smuzhiyun static int dc21142_infoleaf(struct net_device *dev);
1001*4882a593Smuzhiyun static int dc21143_infoleaf(struct net_device *dev);
1002*4882a593Smuzhiyun static int type0_infoblock(struct net_device *dev, u_char count, u_char *p);
1003*4882a593Smuzhiyun static int type1_infoblock(struct net_device *dev, u_char count, u_char *p);
1004*4882a593Smuzhiyun static int type2_infoblock(struct net_device *dev, u_char count, u_char *p);
1005*4882a593Smuzhiyun static int type3_infoblock(struct net_device *dev, u_char count, u_char *p);
1006*4882a593Smuzhiyun static int type4_infoblock(struct net_device *dev, u_char count, u_char *p);
1007*4882a593Smuzhiyun static int type5_infoblock(struct net_device *dev, u_char count, u_char *p);
1008*4882a593Smuzhiyun static int compact_infoblock(struct net_device *dev, u_char count, u_char *p);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /*
1011*4882a593Smuzhiyun ** Note now that module autoprobing is allowed under EISA and PCI. The
1012*4882a593Smuzhiyun ** IRQ lines will not be auto-detected; instead I'll rely on the BIOSes
1013*4882a593Smuzhiyun ** to "do the right thing".
1014*4882a593Smuzhiyun */
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun static int io=0x0;/* EDIT THIS LINE FOR YOUR CONFIGURATION IF NEEDED */
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun module_param_hw(io, int, ioport, 0);
1019*4882a593Smuzhiyun module_param(de4x5_debug, int, 0);
1020*4882a593Smuzhiyun module_param(dec_only, int, 0);
1021*4882a593Smuzhiyun module_param(args, charp, 0);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun MODULE_PARM_DESC(io, "de4x5 I/O base address");
1024*4882a593Smuzhiyun MODULE_PARM_DESC(de4x5_debug, "de4x5 debug mask");
1025*4882a593Smuzhiyun MODULE_PARM_DESC(dec_only, "de4x5 probe only for Digital boards (0-1)");
1026*4882a593Smuzhiyun MODULE_PARM_DESC(args, "de4x5 full duplex and media type settings; see de4x5.c for details");
1027*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /*
1030*4882a593Smuzhiyun ** List the SROM infoleaf functions and chipsets
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun struct InfoLeaf {
1033*4882a593Smuzhiyun int chipset;
1034*4882a593Smuzhiyun int (*fn)(struct net_device *);
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun static struct InfoLeaf infoleaf_array[] = {
1037*4882a593Smuzhiyun {DC21041, dc21041_infoleaf},
1038*4882a593Smuzhiyun {DC21140, dc21140_infoleaf},
1039*4882a593Smuzhiyun {DC21142, dc21142_infoleaf},
1040*4882a593Smuzhiyun {DC21143, dc21143_infoleaf}
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun #define INFOLEAF_SIZE ARRAY_SIZE(infoleaf_array)
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /*
1045*4882a593Smuzhiyun ** List the SROM info block functions
1046*4882a593Smuzhiyun */
1047*4882a593Smuzhiyun static int (*dc_infoblock[])(struct net_device *dev, u_char, u_char *) = {
1048*4882a593Smuzhiyun type0_infoblock,
1049*4882a593Smuzhiyun type1_infoblock,
1050*4882a593Smuzhiyun type2_infoblock,
1051*4882a593Smuzhiyun type3_infoblock,
1052*4882a593Smuzhiyun type4_infoblock,
1053*4882a593Smuzhiyun type5_infoblock,
1054*4882a593Smuzhiyun compact_infoblock
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun #define COMPACT (ARRAY_SIZE(dc_infoblock) - 1)
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /*
1060*4882a593Smuzhiyun ** Miscellaneous defines...
1061*4882a593Smuzhiyun */
1062*4882a593Smuzhiyun #define RESET_DE4X5 {\
1063*4882a593Smuzhiyun int i;\
1064*4882a593Smuzhiyun i=inl(DE4X5_BMR);\
1065*4882a593Smuzhiyun mdelay(1);\
1066*4882a593Smuzhiyun outl(i | BMR_SWR, DE4X5_BMR);\
1067*4882a593Smuzhiyun mdelay(1);\
1068*4882a593Smuzhiyun outl(i, DE4X5_BMR);\
1069*4882a593Smuzhiyun mdelay(1);\
1070*4882a593Smuzhiyun for (i=0;i<5;i++) {inl(DE4X5_BMR); mdelay(1);}\
1071*4882a593Smuzhiyun mdelay(1);\
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun #define PHY_HARD_RESET {\
1075*4882a593Smuzhiyun outl(GEP_HRST, DE4X5_GEP); /* Hard RESET the PHY dev. */\
1076*4882a593Smuzhiyun mdelay(1); /* Assert for 1ms */\
1077*4882a593Smuzhiyun outl(0x00, DE4X5_GEP);\
1078*4882a593Smuzhiyun mdelay(2); /* Wait for 2ms */\
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static const struct net_device_ops de4x5_netdev_ops = {
1082*4882a593Smuzhiyun .ndo_open = de4x5_open,
1083*4882a593Smuzhiyun .ndo_stop = de4x5_close,
1084*4882a593Smuzhiyun .ndo_start_xmit = de4x5_queue_pkt,
1085*4882a593Smuzhiyun .ndo_get_stats = de4x5_get_stats,
1086*4882a593Smuzhiyun .ndo_set_rx_mode = set_multicast_list,
1087*4882a593Smuzhiyun .ndo_do_ioctl = de4x5_ioctl,
1088*4882a593Smuzhiyun .ndo_set_mac_address= eth_mac_addr,
1089*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun static int
de4x5_hw_init(struct net_device * dev,u_long iobase,struct device * gendev)1094*4882a593Smuzhiyun de4x5_hw_init(struct net_device *dev, u_long iobase, struct device *gendev)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun char name[DE4X5_NAME_LENGTH + 1];
1097*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1098*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
1099*4882a593Smuzhiyun int i, status=0;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun dev_set_drvdata(gendev, dev);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Ensure we're not sleeping */
1104*4882a593Smuzhiyun if (lp->bus == EISA) {
1105*4882a593Smuzhiyun outb(WAKEUP, PCI_CFPM);
1106*4882a593Smuzhiyun } else {
1107*4882a593Smuzhiyun pdev = to_pci_dev (gendev);
1108*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CFDA_PSM, WAKEUP);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun mdelay(10);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun RESET_DE4X5;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if ((inl(DE4X5_STS) & (STS_TS | STS_RS)) != 0) {
1115*4882a593Smuzhiyun return -ENXIO; /* Hardware could not reset */
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun ** Now find out what kind of DC21040/DC21041/DC21140 board we have.
1120*4882a593Smuzhiyun */
1121*4882a593Smuzhiyun lp->useSROM = false;
1122*4882a593Smuzhiyun if (lp->bus == PCI) {
1123*4882a593Smuzhiyun PCI_signature(name, lp);
1124*4882a593Smuzhiyun } else {
1125*4882a593Smuzhiyun EISA_signature(name, gendev);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (*name == '\0') { /* Not found a board signature */
1129*4882a593Smuzhiyun return -ENXIO;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun dev->base_addr = iobase;
1133*4882a593Smuzhiyun printk ("%s: %s at 0x%04lx", dev_name(gendev), name, iobase);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun status = get_hw_addr(dev);
1136*4882a593Smuzhiyun printk(", h/w address %pM\n", dev->dev_addr);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (status != 0) {
1139*4882a593Smuzhiyun printk(" which has an Ethernet PROM CRC error.\n");
1140*4882a593Smuzhiyun return -ENXIO;
1141*4882a593Smuzhiyun } else {
1142*4882a593Smuzhiyun skb_queue_head_init(&lp->cache.queue);
1143*4882a593Smuzhiyun lp->cache.gepc = GEP_INIT;
1144*4882a593Smuzhiyun lp->asBit = GEP_SLNK;
1145*4882a593Smuzhiyun lp->asPolarity = GEP_SLNK;
1146*4882a593Smuzhiyun lp->asBitValid = ~0;
1147*4882a593Smuzhiyun lp->timeout = -1;
1148*4882a593Smuzhiyun lp->gendev = gendev;
1149*4882a593Smuzhiyun spin_lock_init(&lp->lock);
1150*4882a593Smuzhiyun timer_setup(&lp->timer, de4x5_ast, 0);
1151*4882a593Smuzhiyun de4x5_parse_params(dev);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /*
1154*4882a593Smuzhiyun ** Choose correct autosensing in case someone messed up
1155*4882a593Smuzhiyun */
1156*4882a593Smuzhiyun lp->autosense = lp->params.autosense;
1157*4882a593Smuzhiyun if (lp->chipset != DC21140) {
1158*4882a593Smuzhiyun if ((lp->chipset==DC21040) && (lp->params.autosense&TP_NW)) {
1159*4882a593Smuzhiyun lp->params.autosense = TP;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun if ((lp->chipset==DC21041) && (lp->params.autosense&BNC_AUI)) {
1162*4882a593Smuzhiyun lp->params.autosense = BNC;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun lp->fdx = lp->params.fdx;
1166*4882a593Smuzhiyun sprintf(lp->adapter_name,"%s (%s)", name, dev_name(gendev));
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun lp->dma_size = (NUM_RX_DESC + NUM_TX_DESC) * sizeof(struct de4x5_desc);
1169*4882a593Smuzhiyun #if defined(__alpha__) || defined(__powerpc__) || defined(CONFIG_SPARC) || defined(DE4X5_DO_MEMCPY)
1170*4882a593Smuzhiyun lp->dma_size += RX_BUFF_SZ * NUM_RX_DESC + DE4X5_ALIGN;
1171*4882a593Smuzhiyun #endif
1172*4882a593Smuzhiyun lp->rx_ring = dma_alloc_coherent(gendev, lp->dma_size,
1173*4882a593Smuzhiyun &lp->dma_rings, GFP_ATOMIC);
1174*4882a593Smuzhiyun if (lp->rx_ring == NULL) {
1175*4882a593Smuzhiyun return -ENOMEM;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun lp->tx_ring = lp->rx_ring + NUM_RX_DESC;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun ** Set up the RX descriptor ring (Intels)
1182*4882a593Smuzhiyun ** Allocate contiguous receive buffers, long word aligned (Alphas)
1183*4882a593Smuzhiyun */
1184*4882a593Smuzhiyun #if !defined(__alpha__) && !defined(__powerpc__) && !defined(CONFIG_SPARC) && !defined(DE4X5_DO_MEMCPY)
1185*4882a593Smuzhiyun for (i=0; i<NUM_RX_DESC; i++) {
1186*4882a593Smuzhiyun lp->rx_ring[i].status = 0;
1187*4882a593Smuzhiyun lp->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
1188*4882a593Smuzhiyun lp->rx_ring[i].buf = 0;
1189*4882a593Smuzhiyun lp->rx_ring[i].next = 0;
1190*4882a593Smuzhiyun lp->rx_skb[i] = (struct sk_buff *) 1; /* Dummy entry */
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun #else
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun dma_addr_t dma_rx_bufs;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun dma_rx_bufs = lp->dma_rings + (NUM_RX_DESC + NUM_TX_DESC)
1198*4882a593Smuzhiyun * sizeof(struct de4x5_desc);
1199*4882a593Smuzhiyun dma_rx_bufs = (dma_rx_bufs + DE4X5_ALIGN) & ~DE4X5_ALIGN;
1200*4882a593Smuzhiyun lp->rx_bufs = (char *)(((long)(lp->rx_ring + NUM_RX_DESC
1201*4882a593Smuzhiyun + NUM_TX_DESC) + DE4X5_ALIGN) & ~DE4X5_ALIGN);
1202*4882a593Smuzhiyun for (i=0; i<NUM_RX_DESC; i++) {
1203*4882a593Smuzhiyun lp->rx_ring[i].status = 0;
1204*4882a593Smuzhiyun lp->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
1205*4882a593Smuzhiyun lp->rx_ring[i].buf =
1206*4882a593Smuzhiyun cpu_to_le32(dma_rx_bufs+i*RX_BUFF_SZ);
1207*4882a593Smuzhiyun lp->rx_ring[i].next = 0;
1208*4882a593Smuzhiyun lp->rx_skb[i] = (struct sk_buff *) 1; /* Dummy entry */
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun #endif
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun barrier();
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun lp->rxRingSize = NUM_RX_DESC;
1217*4882a593Smuzhiyun lp->txRingSize = NUM_TX_DESC;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Write the end of list marker to the descriptor lists */
1220*4882a593Smuzhiyun lp->rx_ring[lp->rxRingSize - 1].des1 |= cpu_to_le32(RD_RER);
1221*4882a593Smuzhiyun lp->tx_ring[lp->txRingSize - 1].des1 |= cpu_to_le32(TD_TER);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* Tell the adapter where the TX/RX rings are located. */
1224*4882a593Smuzhiyun outl(lp->dma_rings, DE4X5_RRBA);
1225*4882a593Smuzhiyun outl(lp->dma_rings + NUM_RX_DESC * sizeof(struct de4x5_desc),
1226*4882a593Smuzhiyun DE4X5_TRBA);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Initialise the IRQ mask and Enable/Disable */
1229*4882a593Smuzhiyun lp->irq_mask = IMR_RIM | IMR_TIM | IMR_TUM | IMR_UNM;
1230*4882a593Smuzhiyun lp->irq_en = IMR_NIM | IMR_AIM;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Create a loopback packet frame for later media probing */
1233*4882a593Smuzhiyun create_packet(dev, lp->frame, sizeof(lp->frame));
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* Check if the RX overflow bug needs testing for */
1236*4882a593Smuzhiyun i = lp->cfrv & 0x000000fe;
1237*4882a593Smuzhiyun if ((lp->chipset == DC21140) && (i == 0x20)) {
1238*4882a593Smuzhiyun lp->rx_ovf = 1;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* Initialise the SROM pointers if possible */
1242*4882a593Smuzhiyun if (lp->useSROM) {
1243*4882a593Smuzhiyun lp->state = INITIALISED;
1244*4882a593Smuzhiyun if (srom_infoleaf_info(dev)) {
1245*4882a593Smuzhiyun dma_free_coherent (gendev, lp->dma_size,
1246*4882a593Smuzhiyun lp->rx_ring, lp->dma_rings);
1247*4882a593Smuzhiyun return -ENXIO;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun srom_init(dev);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun lp->state = CLOSED;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun ** Check for an MII interface
1256*4882a593Smuzhiyun */
1257*4882a593Smuzhiyun if ((lp->chipset != DC21040) && (lp->chipset != DC21041)) {
1258*4882a593Smuzhiyun mii_get_phy(dev);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun printk(" and requires IRQ%d (provided by %s).\n", dev->irq,
1262*4882a593Smuzhiyun ((lp->bus == PCI) ? "PCI BIOS" : "EISA CNFG"));
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (de4x5_debug & DEBUG_VERSION) {
1266*4882a593Smuzhiyun printk(version);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* The DE4X5-specific entries in the device structure. */
1270*4882a593Smuzhiyun SET_NETDEV_DEV(dev, gendev);
1271*4882a593Smuzhiyun dev->netdev_ops = &de4x5_netdev_ops;
1272*4882a593Smuzhiyun dev->mem_start = 0;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun /* Fill in the generic fields of the device structure. */
1275*4882a593Smuzhiyun if ((status = register_netdev (dev))) {
1276*4882a593Smuzhiyun dma_free_coherent (gendev, lp->dma_size,
1277*4882a593Smuzhiyun lp->rx_ring, lp->dma_rings);
1278*4882a593Smuzhiyun return status;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun /* Let the adapter sleep to save power */
1282*4882a593Smuzhiyun yawn(dev, SLEEP);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun return status;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun static int
de4x5_open(struct net_device * dev)1289*4882a593Smuzhiyun de4x5_open(struct net_device *dev)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1292*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1293*4882a593Smuzhiyun int i, status = 0;
1294*4882a593Smuzhiyun s32 omr;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* Allocate the RX buffers */
1297*4882a593Smuzhiyun for (i=0; i<lp->rxRingSize; i++) {
1298*4882a593Smuzhiyun if (de4x5_alloc_rx_buff(dev, i, 0) == NULL) {
1299*4882a593Smuzhiyun de4x5_free_rx_buffs(dev);
1300*4882a593Smuzhiyun return -EAGAIN;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /*
1305*4882a593Smuzhiyun ** Wake up the adapter
1306*4882a593Smuzhiyun */
1307*4882a593Smuzhiyun yawn(dev, WAKEUP);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun ** Re-initialize the DE4X5...
1311*4882a593Smuzhiyun */
1312*4882a593Smuzhiyun status = de4x5_init(dev);
1313*4882a593Smuzhiyun spin_lock_init(&lp->lock);
1314*4882a593Smuzhiyun lp->state = OPEN;
1315*4882a593Smuzhiyun de4x5_dbg_open(dev);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (request_irq(dev->irq, de4x5_interrupt, IRQF_SHARED,
1318*4882a593Smuzhiyun lp->adapter_name, dev)) {
1319*4882a593Smuzhiyun printk("de4x5_open(): Requested IRQ%d is busy - attempting FAST/SHARE...", dev->irq);
1320*4882a593Smuzhiyun if (request_irq(dev->irq, de4x5_interrupt, IRQF_SHARED,
1321*4882a593Smuzhiyun lp->adapter_name, dev)) {
1322*4882a593Smuzhiyun printk("\n Cannot get IRQ- reconfigure your hardware.\n");
1323*4882a593Smuzhiyun disable_ast(dev);
1324*4882a593Smuzhiyun de4x5_free_rx_buffs(dev);
1325*4882a593Smuzhiyun de4x5_free_tx_buffs(dev);
1326*4882a593Smuzhiyun yawn(dev, SLEEP);
1327*4882a593Smuzhiyun lp->state = CLOSED;
1328*4882a593Smuzhiyun return -EAGAIN;
1329*4882a593Smuzhiyun } else {
1330*4882a593Smuzhiyun printk("\n Succeeded, but you should reconfigure your hardware to avoid this.\n");
1331*4882a593Smuzhiyun printk("WARNING: there may be IRQ related problems in heavily loaded systems.\n");
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun lp->interrupt = UNMASK_INTERRUPTS;
1336*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun START_DE4X5;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun de4x5_setup_intr(dev);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (de4x5_debug & DEBUG_OPEN) {
1343*4882a593Smuzhiyun printk("\tsts: 0x%08x\n", inl(DE4X5_STS));
1344*4882a593Smuzhiyun printk("\tbmr: 0x%08x\n", inl(DE4X5_BMR));
1345*4882a593Smuzhiyun printk("\timr: 0x%08x\n", inl(DE4X5_IMR));
1346*4882a593Smuzhiyun printk("\tomr: 0x%08x\n", inl(DE4X5_OMR));
1347*4882a593Smuzhiyun printk("\tsisr: 0x%08x\n", inl(DE4X5_SISR));
1348*4882a593Smuzhiyun printk("\tsicr: 0x%08x\n", inl(DE4X5_SICR));
1349*4882a593Smuzhiyun printk("\tstrr: 0x%08x\n", inl(DE4X5_STRR));
1350*4882a593Smuzhiyun printk("\tsigr: 0x%08x\n", inl(DE4X5_SIGR));
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun return status;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun /*
1357*4882a593Smuzhiyun ** Initialize the DE4X5 operating conditions. NB: a chip problem with the
1358*4882a593Smuzhiyun ** DC21140 requires using perfect filtering mode for that chip. Since I can't
1359*4882a593Smuzhiyun ** see why I'd want > 14 multicast addresses, I have changed all chips to use
1360*4882a593Smuzhiyun ** the perfect filtering mode. Keep the DMA burst length at 8: there seems
1361*4882a593Smuzhiyun ** to be data corruption problems if it is larger (UDP errors seen from a
1362*4882a593Smuzhiyun ** ttcp source).
1363*4882a593Smuzhiyun */
1364*4882a593Smuzhiyun static int
de4x5_init(struct net_device * dev)1365*4882a593Smuzhiyun de4x5_init(struct net_device *dev)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun /* Lock out other processes whilst setting up the hardware */
1368*4882a593Smuzhiyun netif_stop_queue(dev);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun de4x5_sw_reset(dev);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* Autoconfigure the connected port */
1373*4882a593Smuzhiyun autoconf_media(dev);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun return 0;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun static int
de4x5_sw_reset(struct net_device * dev)1379*4882a593Smuzhiyun de4x5_sw_reset(struct net_device *dev)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1382*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1383*4882a593Smuzhiyun int i, j, status = 0;
1384*4882a593Smuzhiyun s32 bmr, omr;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* Select the MII or SRL port now and RESET the MAC */
1387*4882a593Smuzhiyun if (!lp->useSROM) {
1388*4882a593Smuzhiyun if (lp->phy[lp->active].id != 0) {
1389*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_SDP | OMR_PS | OMR_HBD;
1390*4882a593Smuzhiyun } else {
1391*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_SDP | OMR_TTM;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun ** Set the programmable burst length to 8 longwords for all the DC21140
1398*4882a593Smuzhiyun ** Fasternet chips and 4 longwords for all others: DMA errors result
1399*4882a593Smuzhiyun ** without these values. Cache align 16 long.
1400*4882a593Smuzhiyun */
1401*4882a593Smuzhiyun bmr = (lp->chipset==DC21140 ? PBL_8 : PBL_4) | DESC_SKIP_LEN | DE4X5_CACHE_ALIGN;
1402*4882a593Smuzhiyun bmr |= ((lp->chipset & ~0x00ff)==DC2114x ? BMR_RML : 0);
1403*4882a593Smuzhiyun outl(bmr, DE4X5_BMR);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun omr = inl(DE4X5_OMR) & ~OMR_PR; /* Turn off promiscuous mode */
1406*4882a593Smuzhiyun if (lp->chipset == DC21140) {
1407*4882a593Smuzhiyun omr |= (OMR_SDP | OMR_SB);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun lp->setup_f = PERFECT;
1410*4882a593Smuzhiyun outl(lp->dma_rings, DE4X5_RRBA);
1411*4882a593Smuzhiyun outl(lp->dma_rings + NUM_RX_DESC * sizeof(struct de4x5_desc),
1412*4882a593Smuzhiyun DE4X5_TRBA);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun lp->rx_new = lp->rx_old = 0;
1415*4882a593Smuzhiyun lp->tx_new = lp->tx_old = 0;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun for (i = 0; i < lp->rxRingSize; i++) {
1418*4882a593Smuzhiyun lp->rx_ring[i].status = cpu_to_le32(R_OWN);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun for (i = 0; i < lp->txRingSize; i++) {
1422*4882a593Smuzhiyun lp->tx_ring[i].status = cpu_to_le32(0);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun barrier();
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun /* Build the setup frame depending on filtering mode */
1428*4882a593Smuzhiyun SetMulticastFilter(dev);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun load_packet(dev, lp->setup_frame, PERFECT_F|TD_SET|SETUP_FRAME_LEN, (struct sk_buff *)1);
1431*4882a593Smuzhiyun outl(omr|OMR_ST, DE4X5_OMR);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* Poll for setup frame completion (adapter interrupts are disabled now) */
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun for (j=0, i=0;(i<500) && (j==0);i++) { /* Up to 500ms delay */
1436*4882a593Smuzhiyun mdelay(1);
1437*4882a593Smuzhiyun if ((s32)le32_to_cpu(lp->tx_ring[lp->tx_new].status) >= 0) j=1;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun outl(omr, DE4X5_OMR); /* Stop everything! */
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if (j == 0) {
1442*4882a593Smuzhiyun printk("%s: Setup frame timed out, status %08x\n", dev->name,
1443*4882a593Smuzhiyun inl(DE4X5_STS));
1444*4882a593Smuzhiyun status = -EIO;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun lp->tx_new = (lp->tx_new + 1) % lp->txRingSize;
1448*4882a593Smuzhiyun lp->tx_old = lp->tx_new;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun return status;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /*
1454*4882a593Smuzhiyun ** Writes a socket buffer address to the next available transmit descriptor.
1455*4882a593Smuzhiyun */
1456*4882a593Smuzhiyun static netdev_tx_t
de4x5_queue_pkt(struct sk_buff * skb,struct net_device * dev)1457*4882a593Smuzhiyun de4x5_queue_pkt(struct sk_buff *skb, struct net_device *dev)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1460*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1461*4882a593Smuzhiyun u_long flags = 0;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun netif_stop_queue(dev);
1464*4882a593Smuzhiyun if (!lp->tx_enable) /* Cannot send for now */
1465*4882a593Smuzhiyun goto tx_err;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /*
1468*4882a593Smuzhiyun ** Clean out the TX ring asynchronously to interrupts - sometimes the
1469*4882a593Smuzhiyun ** interrupts are lost by delayed descriptor status updates relative to
1470*4882a593Smuzhiyun ** the irq assertion, especially with a busy PCI bus.
1471*4882a593Smuzhiyun */
1472*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1473*4882a593Smuzhiyun de4x5_tx(dev);
1474*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* Test if cache is already locked - requeue skb if so */
1477*4882a593Smuzhiyun if (test_and_set_bit(0, (void *)&lp->cache.lock) && !lp->interrupt)
1478*4882a593Smuzhiyun goto tx_err;
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* Transmit descriptor ring full or stale skb */
1481*4882a593Smuzhiyun if (netif_queue_stopped(dev) || (u_long) lp->tx_skb[lp->tx_new] > 1) {
1482*4882a593Smuzhiyun if (lp->interrupt) {
1483*4882a593Smuzhiyun de4x5_putb_cache(dev, skb); /* Requeue the buffer */
1484*4882a593Smuzhiyun } else {
1485*4882a593Smuzhiyun de4x5_put_cache(dev, skb);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun if (de4x5_debug & DEBUG_TX) {
1488*4882a593Smuzhiyun printk("%s: transmit busy, lost media or stale skb found:\n STS:%08x\n tbusy:%d\n IMR:%08x\n OMR:%08x\n Stale skb: %s\n",dev->name, inl(DE4X5_STS), netif_queue_stopped(dev), inl(DE4X5_IMR), inl(DE4X5_OMR), ((u_long) lp->tx_skb[lp->tx_new] > 1) ? "YES" : "NO");
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun } else if (skb->len > 0) {
1491*4882a593Smuzhiyun /* If we already have stuff queued locally, use that first */
1492*4882a593Smuzhiyun if (!skb_queue_empty(&lp->cache.queue) && !lp->interrupt) {
1493*4882a593Smuzhiyun de4x5_put_cache(dev, skb);
1494*4882a593Smuzhiyun skb = de4x5_get_cache(dev);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun while (skb && !netif_queue_stopped(dev) &&
1498*4882a593Smuzhiyun (u_long) lp->tx_skb[lp->tx_new] <= 1) {
1499*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
1500*4882a593Smuzhiyun netif_stop_queue(dev);
1501*4882a593Smuzhiyun load_packet(dev, skb->data, TD_IC | TD_LS | TD_FS | skb->len, skb);
1502*4882a593Smuzhiyun lp->stats.tx_bytes += skb->len;
1503*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD);/* Start the TX */
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun lp->tx_new = (lp->tx_new + 1) % lp->txRingSize;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (TX_BUFFS_AVAIL) {
1508*4882a593Smuzhiyun netif_start_queue(dev); /* Another pkt may be queued */
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun skb = de4x5_get_cache(dev);
1511*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun if (skb) de4x5_putb_cache(dev, skb);
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun lp->cache.lock = 0;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun return NETDEV_TX_OK;
1519*4882a593Smuzhiyun tx_err:
1520*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1521*4882a593Smuzhiyun return NETDEV_TX_OK;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /*
1525*4882a593Smuzhiyun ** The DE4X5 interrupt handler.
1526*4882a593Smuzhiyun **
1527*4882a593Smuzhiyun ** I/O Read/Writes through intermediate PCI bridges are never 'posted',
1528*4882a593Smuzhiyun ** so that the asserted interrupt always has some real data to work with -
1529*4882a593Smuzhiyun ** if these I/O accesses are ever changed to memory accesses, ensure the
1530*4882a593Smuzhiyun ** STS write is read immediately to complete the transaction if the adapter
1531*4882a593Smuzhiyun ** is not on bus 0. Lost interrupts can still occur when the PCI bus load
1532*4882a593Smuzhiyun ** is high and descriptor status bits cannot be set before the associated
1533*4882a593Smuzhiyun ** interrupt is asserted and this routine entered.
1534*4882a593Smuzhiyun */
1535*4882a593Smuzhiyun static irqreturn_t
de4x5_interrupt(int irq,void * dev_id)1536*4882a593Smuzhiyun de4x5_interrupt(int irq, void *dev_id)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun struct net_device *dev = dev_id;
1539*4882a593Smuzhiyun struct de4x5_private *lp;
1540*4882a593Smuzhiyun s32 imr, omr, sts, limit;
1541*4882a593Smuzhiyun u_long iobase;
1542*4882a593Smuzhiyun unsigned int handled = 0;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun lp = netdev_priv(dev);
1545*4882a593Smuzhiyun spin_lock(&lp->lock);
1546*4882a593Smuzhiyun iobase = dev->base_addr;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun DISABLE_IRQs; /* Ensure non re-entrancy */
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun if (test_and_set_bit(MASK_INTERRUPTS, (void*) &lp->interrupt))
1551*4882a593Smuzhiyun printk("%s: Re-entering the interrupt handler.\n", dev->name);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun synchronize_irq(dev->irq);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun for (limit=0; limit<8; limit++) {
1556*4882a593Smuzhiyun sts = inl(DE4X5_STS); /* Read IRQ status */
1557*4882a593Smuzhiyun outl(sts, DE4X5_STS); /* Reset the board interrupts */
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (!(sts & lp->irq_mask)) break;/* All done */
1560*4882a593Smuzhiyun handled = 1;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun if (sts & (STS_RI | STS_RU)) /* Rx interrupt (packet[s] arrived) */
1563*4882a593Smuzhiyun de4x5_rx(dev);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (sts & (STS_TI | STS_TU)) /* Tx interrupt (packet sent) */
1566*4882a593Smuzhiyun de4x5_tx(dev);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (sts & STS_LNF) { /* TP Link has failed */
1569*4882a593Smuzhiyun lp->irq_mask &= ~IMR_LFM;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (sts & STS_UNF) { /* Transmit underrun */
1573*4882a593Smuzhiyun de4x5_txur(dev);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun if (sts & STS_SE) { /* Bus Error */
1577*4882a593Smuzhiyun STOP_DE4X5;
1578*4882a593Smuzhiyun printk("%s: Fatal bus error occurred, sts=%#8x, device stopped.\n",
1579*4882a593Smuzhiyun dev->name, sts);
1580*4882a593Smuzhiyun spin_unlock(&lp->lock);
1581*4882a593Smuzhiyun return IRQ_HANDLED;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* Load the TX ring with any locally stored packets */
1586*4882a593Smuzhiyun if (!test_and_set_bit(0, (void *)&lp->cache.lock)) {
1587*4882a593Smuzhiyun while (!skb_queue_empty(&lp->cache.queue) && !netif_queue_stopped(dev) && lp->tx_enable) {
1588*4882a593Smuzhiyun de4x5_queue_pkt(de4x5_get_cache(dev), dev);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun lp->cache.lock = 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun lp->interrupt = UNMASK_INTERRUPTS;
1594*4882a593Smuzhiyun ENABLE_IRQs;
1595*4882a593Smuzhiyun spin_unlock(&lp->lock);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun static int
de4x5_rx(struct net_device * dev)1601*4882a593Smuzhiyun de4x5_rx(struct net_device *dev)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1604*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1605*4882a593Smuzhiyun int entry;
1606*4882a593Smuzhiyun s32 status;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun for (entry=lp->rx_new; (s32)le32_to_cpu(lp->rx_ring[entry].status)>=0;
1609*4882a593Smuzhiyun entry=lp->rx_new) {
1610*4882a593Smuzhiyun status = (s32)le32_to_cpu(lp->rx_ring[entry].status);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if (lp->rx_ovf) {
1613*4882a593Smuzhiyun if (inl(DE4X5_MFC) & MFC_FOCM) {
1614*4882a593Smuzhiyun de4x5_rx_ovfc(dev);
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (status & RD_FS) { /* Remember the start of frame */
1620*4882a593Smuzhiyun lp->rx_old = entry;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (status & RD_LS) { /* Valid frame status */
1624*4882a593Smuzhiyun if (lp->tx_enable) lp->linkOK++;
1625*4882a593Smuzhiyun if (status & RD_ES) { /* There was an error. */
1626*4882a593Smuzhiyun lp->stats.rx_errors++; /* Update the error stats. */
1627*4882a593Smuzhiyun if (status & (RD_RF | RD_TL)) lp->stats.rx_frame_errors++;
1628*4882a593Smuzhiyun if (status & RD_CE) lp->stats.rx_crc_errors++;
1629*4882a593Smuzhiyun if (status & RD_OF) lp->stats.rx_fifo_errors++;
1630*4882a593Smuzhiyun if (status & RD_TL) lp->stats.rx_length_errors++;
1631*4882a593Smuzhiyun if (status & RD_RF) lp->pktStats.rx_runt_frames++;
1632*4882a593Smuzhiyun if (status & RD_CS) lp->pktStats.rx_collision++;
1633*4882a593Smuzhiyun if (status & RD_DB) lp->pktStats.rx_dribble++;
1634*4882a593Smuzhiyun if (status & RD_OF) lp->pktStats.rx_overflow++;
1635*4882a593Smuzhiyun } else { /* A valid frame received */
1636*4882a593Smuzhiyun struct sk_buff *skb;
1637*4882a593Smuzhiyun short pkt_len = (short)(le32_to_cpu(lp->rx_ring[entry].status)
1638*4882a593Smuzhiyun >> 16) - 4;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun if ((skb = de4x5_alloc_rx_buff(dev, entry, pkt_len)) == NULL) {
1641*4882a593Smuzhiyun printk("%s: Insufficient memory; nuking packet.\n",
1642*4882a593Smuzhiyun dev->name);
1643*4882a593Smuzhiyun lp->stats.rx_dropped++;
1644*4882a593Smuzhiyun } else {
1645*4882a593Smuzhiyun de4x5_dbg_rx(skb, pkt_len);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* Push up the protocol stack */
1648*4882a593Smuzhiyun skb->protocol=eth_type_trans(skb,dev);
1649*4882a593Smuzhiyun de4x5_local_stats(dev, skb->data, pkt_len);
1650*4882a593Smuzhiyun netif_rx(skb);
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* Update stats */
1653*4882a593Smuzhiyun lp->stats.rx_packets++;
1654*4882a593Smuzhiyun lp->stats.rx_bytes += pkt_len;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* Change buffer ownership for this frame, back to the adapter */
1659*4882a593Smuzhiyun for (;lp->rx_old!=entry;lp->rx_old=(lp->rx_old + 1)%lp->rxRingSize) {
1660*4882a593Smuzhiyun lp->rx_ring[lp->rx_old].status = cpu_to_le32(R_OWN);
1661*4882a593Smuzhiyun barrier();
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun lp->rx_ring[entry].status = cpu_to_le32(R_OWN);
1664*4882a593Smuzhiyun barrier();
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /*
1668*4882a593Smuzhiyun ** Update entry information
1669*4882a593Smuzhiyun */
1670*4882a593Smuzhiyun lp->rx_new = (lp->rx_new + 1) % lp->rxRingSize;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun return 0;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun static inline void
de4x5_free_tx_buff(struct de4x5_private * lp,int entry)1677*4882a593Smuzhiyun de4x5_free_tx_buff(struct de4x5_private *lp, int entry)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun dma_unmap_single(lp->gendev, le32_to_cpu(lp->tx_ring[entry].buf),
1680*4882a593Smuzhiyun le32_to_cpu(lp->tx_ring[entry].des1) & TD_TBS1,
1681*4882a593Smuzhiyun DMA_TO_DEVICE);
1682*4882a593Smuzhiyun if ((u_long) lp->tx_skb[entry] > 1)
1683*4882a593Smuzhiyun dev_kfree_skb_irq(lp->tx_skb[entry]);
1684*4882a593Smuzhiyun lp->tx_skb[entry] = NULL;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /*
1688*4882a593Smuzhiyun ** Buffer sent - check for TX buffer errors.
1689*4882a593Smuzhiyun */
1690*4882a593Smuzhiyun static int
de4x5_tx(struct net_device * dev)1691*4882a593Smuzhiyun de4x5_tx(struct net_device *dev)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1694*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1695*4882a593Smuzhiyun int entry;
1696*4882a593Smuzhiyun s32 status;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun for (entry = lp->tx_old; entry != lp->tx_new; entry = lp->tx_old) {
1699*4882a593Smuzhiyun status = (s32)le32_to_cpu(lp->tx_ring[entry].status);
1700*4882a593Smuzhiyun if (status < 0) { /* Buffer not sent yet */
1701*4882a593Smuzhiyun break;
1702*4882a593Smuzhiyun } else if (status != 0x7fffffff) { /* Not setup frame */
1703*4882a593Smuzhiyun if (status & TD_ES) { /* An error happened */
1704*4882a593Smuzhiyun lp->stats.tx_errors++;
1705*4882a593Smuzhiyun if (status & TD_NC) lp->stats.tx_carrier_errors++;
1706*4882a593Smuzhiyun if (status & TD_LC) lp->stats.tx_window_errors++;
1707*4882a593Smuzhiyun if (status & TD_UF) lp->stats.tx_fifo_errors++;
1708*4882a593Smuzhiyun if (status & TD_EC) lp->pktStats.excessive_collisions++;
1709*4882a593Smuzhiyun if (status & TD_DE) lp->stats.tx_aborted_errors++;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun if (TX_PKT_PENDING) {
1712*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD);/* Restart a stalled TX */
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun } else { /* Packet sent */
1715*4882a593Smuzhiyun lp->stats.tx_packets++;
1716*4882a593Smuzhiyun if (lp->tx_enable) lp->linkOK++;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun /* Update the collision counter */
1719*4882a593Smuzhiyun lp->stats.collisions += ((status & TD_EC) ? 16 :
1720*4882a593Smuzhiyun ((status & TD_CC) >> 3));
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* Free the buffer. */
1723*4882a593Smuzhiyun if (lp->tx_skb[entry] != NULL)
1724*4882a593Smuzhiyun de4x5_free_tx_buff(lp, entry);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun /* Update all the pointers */
1728*4882a593Smuzhiyun lp->tx_old = (lp->tx_old + 1) % lp->txRingSize;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Any resources available? */
1732*4882a593Smuzhiyun if (TX_BUFFS_AVAIL && netif_queue_stopped(dev)) {
1733*4882a593Smuzhiyun if (lp->interrupt)
1734*4882a593Smuzhiyun netif_wake_queue(dev);
1735*4882a593Smuzhiyun else
1736*4882a593Smuzhiyun netif_start_queue(dev);
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun return 0;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun static void
de4x5_ast(struct timer_list * t)1743*4882a593Smuzhiyun de4x5_ast(struct timer_list *t)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun struct de4x5_private *lp = from_timer(lp, t, timer);
1746*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(lp->gendev);
1747*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
1748*4882a593Smuzhiyun int dt;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun if (lp->useSROM)
1751*4882a593Smuzhiyun next_tick = srom_autoconf(dev);
1752*4882a593Smuzhiyun else if (lp->chipset == DC21140)
1753*4882a593Smuzhiyun next_tick = dc21140m_autoconf(dev);
1754*4882a593Smuzhiyun else if (lp->chipset == DC21041)
1755*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
1756*4882a593Smuzhiyun else if (lp->chipset == DC21040)
1757*4882a593Smuzhiyun next_tick = dc21040_autoconf(dev);
1758*4882a593Smuzhiyun lp->linkOK = 0;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun dt = (next_tick * HZ) / 1000;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (!dt)
1763*4882a593Smuzhiyun dt = 1;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun mod_timer(&lp->timer, jiffies + dt);
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun static int
de4x5_txur(struct net_device * dev)1769*4882a593Smuzhiyun de4x5_txur(struct net_device *dev)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1772*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1773*4882a593Smuzhiyun int omr;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun omr = inl(DE4X5_OMR);
1776*4882a593Smuzhiyun if (!(omr & OMR_SF) || (lp->chipset==DC21041) || (lp->chipset==DC21040)) {
1777*4882a593Smuzhiyun omr &= ~(OMR_ST|OMR_SR);
1778*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
1779*4882a593Smuzhiyun while (inl(DE4X5_STS) & STS_TS);
1780*4882a593Smuzhiyun if ((omr & OMR_TR) < OMR_TR) {
1781*4882a593Smuzhiyun omr += 0x4000;
1782*4882a593Smuzhiyun } else {
1783*4882a593Smuzhiyun omr |= OMR_SF;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun outl(omr | OMR_ST | OMR_SR, DE4X5_OMR);
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun return 0;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun static int
de4x5_rx_ovfc(struct net_device * dev)1792*4882a593Smuzhiyun de4x5_rx_ovfc(struct net_device *dev)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1795*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1796*4882a593Smuzhiyun int omr;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun omr = inl(DE4X5_OMR);
1799*4882a593Smuzhiyun outl(omr & ~OMR_SR, DE4X5_OMR);
1800*4882a593Smuzhiyun while (inl(DE4X5_STS) & STS_RS);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun for (; (s32)le32_to_cpu(lp->rx_ring[lp->rx_new].status)>=0;) {
1803*4882a593Smuzhiyun lp->rx_ring[lp->rx_new].status = cpu_to_le32(R_OWN);
1804*4882a593Smuzhiyun lp->rx_new = (lp->rx_new + 1) % lp->rxRingSize;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun return 0;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun static int
de4x5_close(struct net_device * dev)1813*4882a593Smuzhiyun de4x5_close(struct net_device *dev)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1816*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1817*4882a593Smuzhiyun s32 imr, omr;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun disable_ast(dev);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun netif_stop_queue(dev);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (de4x5_debug & DEBUG_CLOSE) {
1824*4882a593Smuzhiyun printk("%s: Shutting down ethercard, status was %8.8x.\n",
1825*4882a593Smuzhiyun dev->name, inl(DE4X5_STS));
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun /*
1829*4882a593Smuzhiyun ** We stop the DE4X5 here... mask interrupts and stop TX & RX
1830*4882a593Smuzhiyun */
1831*4882a593Smuzhiyun DISABLE_IRQs;
1832*4882a593Smuzhiyun STOP_DE4X5;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /* Free the associated irq */
1835*4882a593Smuzhiyun free_irq(dev->irq, dev);
1836*4882a593Smuzhiyun lp->state = CLOSED;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun /* Free any socket buffers */
1839*4882a593Smuzhiyun de4x5_free_rx_buffs(dev);
1840*4882a593Smuzhiyun de4x5_free_tx_buffs(dev);
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /* Put the adapter to sleep to save power */
1843*4882a593Smuzhiyun yawn(dev, SLEEP);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun return 0;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun static struct net_device_stats *
de4x5_get_stats(struct net_device * dev)1849*4882a593Smuzhiyun de4x5_get_stats(struct net_device *dev)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1852*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun lp->stats.rx_missed_errors = (int)(inl(DE4X5_MFC) & (MFC_OVFL | MFC_CNTR));
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun return &lp->stats;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun static void
de4x5_local_stats(struct net_device * dev,char * buf,int pkt_len)1860*4882a593Smuzhiyun de4x5_local_stats(struct net_device *dev, char *buf, int pkt_len)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1863*4882a593Smuzhiyun int i;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun for (i=1; i<DE4X5_PKT_STAT_SZ-1; i++) {
1866*4882a593Smuzhiyun if (pkt_len < (i*DE4X5_PKT_BIN_SZ)) {
1867*4882a593Smuzhiyun lp->pktStats.bins[i]++;
1868*4882a593Smuzhiyun i = DE4X5_PKT_STAT_SZ;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun if (is_multicast_ether_addr(buf)) {
1872*4882a593Smuzhiyun if (is_broadcast_ether_addr(buf)) {
1873*4882a593Smuzhiyun lp->pktStats.broadcast++;
1874*4882a593Smuzhiyun } else {
1875*4882a593Smuzhiyun lp->pktStats.multicast++;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun } else if (ether_addr_equal(buf, dev->dev_addr)) {
1878*4882a593Smuzhiyun lp->pktStats.unicast++;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun lp->pktStats.bins[0]++; /* Duplicates stats.rx_packets */
1882*4882a593Smuzhiyun if (lp->pktStats.bins[0] == 0) { /* Reset counters */
1883*4882a593Smuzhiyun memset((char *)&lp->pktStats, 0, sizeof(lp->pktStats));
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /*
1888*4882a593Smuzhiyun ** Removes the TD_IC flag from previous descriptor to improve TX performance.
1889*4882a593Smuzhiyun ** If the flag is changed on a descriptor that is being read by the hardware,
1890*4882a593Smuzhiyun ** I assume PCI transaction ordering will mean you are either successful or
1891*4882a593Smuzhiyun ** just miss asserting the change to the hardware. Anyway you're messing with
1892*4882a593Smuzhiyun ** a descriptor you don't own, but this shouldn't kill the chip provided
1893*4882a593Smuzhiyun ** the descriptor register is read only to the hardware.
1894*4882a593Smuzhiyun */
1895*4882a593Smuzhiyun static void
load_packet(struct net_device * dev,char * buf,u32 flags,struct sk_buff * skb)1896*4882a593Smuzhiyun load_packet(struct net_device *dev, char *buf, u32 flags, struct sk_buff *skb)
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1899*4882a593Smuzhiyun int entry = (lp->tx_new ? lp->tx_new-1 : lp->txRingSize-1);
1900*4882a593Smuzhiyun dma_addr_t buf_dma = dma_map_single(lp->gendev, buf, flags & TD_TBS1, DMA_TO_DEVICE);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun lp->tx_ring[lp->tx_new].buf = cpu_to_le32(buf_dma);
1903*4882a593Smuzhiyun lp->tx_ring[lp->tx_new].des1 &= cpu_to_le32(TD_TER);
1904*4882a593Smuzhiyun lp->tx_ring[lp->tx_new].des1 |= cpu_to_le32(flags);
1905*4882a593Smuzhiyun lp->tx_skb[lp->tx_new] = skb;
1906*4882a593Smuzhiyun lp->tx_ring[entry].des1 &= cpu_to_le32(~TD_IC);
1907*4882a593Smuzhiyun barrier();
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun lp->tx_ring[lp->tx_new].status = cpu_to_le32(T_OWN);
1910*4882a593Smuzhiyun barrier();
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /*
1914*4882a593Smuzhiyun ** Set or clear the multicast filter for this adaptor.
1915*4882a593Smuzhiyun */
1916*4882a593Smuzhiyun static void
set_multicast_list(struct net_device * dev)1917*4882a593Smuzhiyun set_multicast_list(struct net_device *dev)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1920*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /* First, double check that the adapter is open */
1923*4882a593Smuzhiyun if (lp->state == OPEN) {
1924*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) { /* set promiscuous mode */
1925*4882a593Smuzhiyun u32 omr;
1926*4882a593Smuzhiyun omr = inl(DE4X5_OMR);
1927*4882a593Smuzhiyun omr |= OMR_PR;
1928*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
1929*4882a593Smuzhiyun } else {
1930*4882a593Smuzhiyun SetMulticastFilter(dev);
1931*4882a593Smuzhiyun load_packet(dev, lp->setup_frame, TD_IC | PERFECT_F | TD_SET |
1932*4882a593Smuzhiyun SETUP_FRAME_LEN, (struct sk_buff *)1);
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun lp->tx_new = (lp->tx_new + 1) % lp->txRingSize;
1935*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD); /* Start the TX */
1936*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun /*
1942*4882a593Smuzhiyun ** Calculate the hash code and update the logical address filter
1943*4882a593Smuzhiyun ** from a list of ethernet multicast addresses.
1944*4882a593Smuzhiyun ** Little endian crc one liner from Matt Thomas, DEC.
1945*4882a593Smuzhiyun */
1946*4882a593Smuzhiyun static void
SetMulticastFilter(struct net_device * dev)1947*4882a593Smuzhiyun SetMulticastFilter(struct net_device *dev)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
1950*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1951*4882a593Smuzhiyun u_long iobase = dev->base_addr;
1952*4882a593Smuzhiyun int i, bit, byte;
1953*4882a593Smuzhiyun u16 hashcode;
1954*4882a593Smuzhiyun u32 omr, crc;
1955*4882a593Smuzhiyun char *pa;
1956*4882a593Smuzhiyun unsigned char *addrs;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun omr = inl(DE4X5_OMR);
1959*4882a593Smuzhiyun omr &= ~(OMR_PR | OMR_PM);
1960*4882a593Smuzhiyun pa = build_setup_frame(dev, ALL); /* Build the basic frame */
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun if ((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 14)) {
1963*4882a593Smuzhiyun omr |= OMR_PM; /* Pass all multicasts */
1964*4882a593Smuzhiyun } else if (lp->setup_f == HASH_PERF) { /* Hash Filtering */
1965*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1966*4882a593Smuzhiyun crc = ether_crc_le(ETH_ALEN, ha->addr);
1967*4882a593Smuzhiyun hashcode = crc & DE4X5_HASH_BITS; /* hashcode is 9 LSb of CRC */
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun byte = hashcode >> 3; /* bit[3-8] -> byte in filter */
1970*4882a593Smuzhiyun bit = 1 << (hashcode & 0x07);/* bit[0-2] -> bit in byte */
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun byte <<= 1; /* calc offset into setup frame */
1973*4882a593Smuzhiyun if (byte & 0x02) {
1974*4882a593Smuzhiyun byte -= 1;
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun lp->setup_frame[byte] |= bit;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun } else { /* Perfect filtering */
1979*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1980*4882a593Smuzhiyun addrs = ha->addr;
1981*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) {
1982*4882a593Smuzhiyun *(pa + (i&1)) = *addrs++;
1983*4882a593Smuzhiyun if (i & 0x01) pa += 4;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun #ifdef CONFIG_EISA
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static u_char de4x5_irq[] = EISA_ALLOWED_IRQ_LIST;
1993*4882a593Smuzhiyun
de4x5_eisa_probe(struct device * gendev)1994*4882a593Smuzhiyun static int de4x5_eisa_probe(struct device *gendev)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun struct eisa_device *edev;
1997*4882a593Smuzhiyun u_long iobase;
1998*4882a593Smuzhiyun u_char irq, regval;
1999*4882a593Smuzhiyun u_short vendor;
2000*4882a593Smuzhiyun u32 cfid;
2001*4882a593Smuzhiyun int status, device;
2002*4882a593Smuzhiyun struct net_device *dev;
2003*4882a593Smuzhiyun struct de4x5_private *lp;
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun edev = to_eisa_device (gendev);
2006*4882a593Smuzhiyun iobase = edev->base_addr;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (!request_region (iobase, DE4X5_EISA_TOTAL_SIZE, "de4x5"))
2009*4882a593Smuzhiyun return -EBUSY;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun if (!request_region (iobase + DE4X5_EISA_IO_PORTS,
2012*4882a593Smuzhiyun DE4X5_EISA_TOTAL_SIZE, "de4x5")) {
2013*4882a593Smuzhiyun status = -EBUSY;
2014*4882a593Smuzhiyun goto release_reg_1;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (!(dev = alloc_etherdev (sizeof (struct de4x5_private)))) {
2018*4882a593Smuzhiyun status = -ENOMEM;
2019*4882a593Smuzhiyun goto release_reg_2;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun lp = netdev_priv(dev);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun cfid = (u32) inl(PCI_CFID);
2024*4882a593Smuzhiyun lp->cfrv = (u_short) inl(PCI_CFRV);
2025*4882a593Smuzhiyun device = (cfid >> 8) & 0x00ffff00;
2026*4882a593Smuzhiyun vendor = (u_short) cfid;
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun /* Read the EISA Configuration Registers */
2029*4882a593Smuzhiyun regval = inb(EISA_REG0) & (ER0_INTL | ER0_INTT);
2030*4882a593Smuzhiyun #ifdef CONFIG_ALPHA
2031*4882a593Smuzhiyun /* Looks like the Jensen firmware (rev 2.2) doesn't really
2032*4882a593Smuzhiyun * care about the EISA configuration, and thus doesn't
2033*4882a593Smuzhiyun * configure the PLX bridge properly. Oh well... Simply mimic
2034*4882a593Smuzhiyun * the EISA config file to sort it out. */
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /* EISA REG1: Assert DecChip 21040 HW Reset */
2037*4882a593Smuzhiyun outb (ER1_IAM | 1, EISA_REG1);
2038*4882a593Smuzhiyun mdelay (1);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* EISA REG1: Deassert DecChip 21040 HW Reset */
2041*4882a593Smuzhiyun outb (ER1_IAM, EISA_REG1);
2042*4882a593Smuzhiyun mdelay (1);
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /* EISA REG3: R/W Burst Transfer Enable */
2045*4882a593Smuzhiyun outb (ER3_BWE | ER3_BRE, EISA_REG3);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun /* 32_bit slave/master, Preempt Time=23 bclks, Unlatched Interrupt */
2048*4882a593Smuzhiyun outb (ER0_BSW | ER0_BMW | ER0_EPT | regval, EISA_REG0);
2049*4882a593Smuzhiyun #endif
2050*4882a593Smuzhiyun irq = de4x5_irq[(regval >> 1) & 0x03];
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun if (is_DC2114x) {
2053*4882a593Smuzhiyun device = ((lp->cfrv & CFRV_RN) < DC2114x_BRK ? DC21142 : DC21143);
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun lp->chipset = device;
2056*4882a593Smuzhiyun lp->bus = EISA;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /* Write the PCI Configuration Registers */
2059*4882a593Smuzhiyun outl(PCI_COMMAND_IO | PCI_COMMAND_MASTER, PCI_CFCS);
2060*4882a593Smuzhiyun outl(0x00006000, PCI_CFLT);
2061*4882a593Smuzhiyun outl(iobase, PCI_CBIO);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun DevicePresent(dev, EISA_APROM);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun dev->irq = irq;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun if (!(status = de4x5_hw_init (dev, iobase, gendev))) {
2068*4882a593Smuzhiyun return 0;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun free_netdev (dev);
2072*4882a593Smuzhiyun release_reg_2:
2073*4882a593Smuzhiyun release_region (iobase + DE4X5_EISA_IO_PORTS, DE4X5_EISA_TOTAL_SIZE);
2074*4882a593Smuzhiyun release_reg_1:
2075*4882a593Smuzhiyun release_region (iobase, DE4X5_EISA_TOTAL_SIZE);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun return status;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun
de4x5_eisa_remove(struct device * device)2080*4882a593Smuzhiyun static int de4x5_eisa_remove(struct device *device)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun struct net_device *dev;
2083*4882a593Smuzhiyun u_long iobase;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun dev = dev_get_drvdata(device);
2086*4882a593Smuzhiyun iobase = dev->base_addr;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun unregister_netdev (dev);
2089*4882a593Smuzhiyun free_netdev (dev);
2090*4882a593Smuzhiyun release_region (iobase + DE4X5_EISA_IO_PORTS, DE4X5_EISA_TOTAL_SIZE);
2091*4882a593Smuzhiyun release_region (iobase, DE4X5_EISA_TOTAL_SIZE);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun return 0;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun static const struct eisa_device_id de4x5_eisa_ids[] = {
2097*4882a593Smuzhiyun { "DEC4250", 0 }, /* 0 is the board name index... */
2098*4882a593Smuzhiyun { "" }
2099*4882a593Smuzhiyun };
2100*4882a593Smuzhiyun MODULE_DEVICE_TABLE(eisa, de4x5_eisa_ids);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun static struct eisa_driver de4x5_eisa_driver = {
2103*4882a593Smuzhiyun .id_table = de4x5_eisa_ids,
2104*4882a593Smuzhiyun .driver = {
2105*4882a593Smuzhiyun .name = "de4x5",
2106*4882a593Smuzhiyun .probe = de4x5_eisa_probe,
2107*4882a593Smuzhiyun .remove = de4x5_eisa_remove,
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun #endif
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun #ifdef CONFIG_PCI
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /*
2115*4882a593Smuzhiyun ** This function searches the current bus (which is >0) for a DECchip with an
2116*4882a593Smuzhiyun ** SROM, so that in multiport cards that have one SROM shared between multiple
2117*4882a593Smuzhiyun ** DECchips, we can find the base SROM irrespective of the BIOS scan direction.
2118*4882a593Smuzhiyun ** For single port cards this is a time waster...
2119*4882a593Smuzhiyun */
2120*4882a593Smuzhiyun static void
srom_search(struct net_device * dev,struct pci_dev * pdev)2121*4882a593Smuzhiyun srom_search(struct net_device *dev, struct pci_dev *pdev)
2122*4882a593Smuzhiyun {
2123*4882a593Smuzhiyun u_char pb;
2124*4882a593Smuzhiyun u_short vendor, status;
2125*4882a593Smuzhiyun u_int irq = 0, device;
2126*4882a593Smuzhiyun u_long iobase = 0; /* Clear upper 32 bits in Alphas */
2127*4882a593Smuzhiyun int i, j;
2128*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2129*4882a593Smuzhiyun struct pci_dev *this_dev;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun list_for_each_entry(this_dev, &pdev->bus->devices, bus_list) {
2132*4882a593Smuzhiyun vendor = this_dev->vendor;
2133*4882a593Smuzhiyun device = this_dev->device << 8;
2134*4882a593Smuzhiyun if (!(is_DC21040 || is_DC21041 || is_DC21140 || is_DC2114x)) continue;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun /* Get the chip configuration revision register */
2137*4882a593Smuzhiyun pb = this_dev->bus->number;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun /* Set the device number information */
2140*4882a593Smuzhiyun lp->device = PCI_SLOT(this_dev->devfn);
2141*4882a593Smuzhiyun lp->bus_num = pb;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun /* Set the chipset information */
2144*4882a593Smuzhiyun if (is_DC2114x) {
2145*4882a593Smuzhiyun device = ((this_dev->revision & CFRV_RN) < DC2114x_BRK
2146*4882a593Smuzhiyun ? DC21142 : DC21143);
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun lp->chipset = device;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* Get the board I/O address (64 bits on sparc64) */
2151*4882a593Smuzhiyun iobase = pci_resource_start(this_dev, 0);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun /* Fetch the IRQ to be used */
2154*4882a593Smuzhiyun irq = this_dev->irq;
2155*4882a593Smuzhiyun if ((irq == 0) || (irq == 0xff) || ((int)irq == -1)) continue;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* Check if I/O accesses are enabled */
2158*4882a593Smuzhiyun pci_read_config_word(this_dev, PCI_COMMAND, &status);
2159*4882a593Smuzhiyun if (!(status & PCI_COMMAND_IO)) continue;
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun /* Search for a valid SROM attached to this DECchip */
2162*4882a593Smuzhiyun DevicePresent(dev, DE4X5_APROM);
2163*4882a593Smuzhiyun for (j=0, i=0; i<ETH_ALEN; i++) {
2164*4882a593Smuzhiyun j += (u_char) *((u_char *)&lp->srom + SROM_HWADD + i);
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun if (j != 0 && j != 6 * 0xff) {
2167*4882a593Smuzhiyun last.chipset = device;
2168*4882a593Smuzhiyun last.bus = pb;
2169*4882a593Smuzhiyun last.irq = irq;
2170*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) {
2171*4882a593Smuzhiyun last.addr[i] = (u_char)*((u_char *)&lp->srom + SROM_HWADD + i);
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun return;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun /*
2179*4882a593Smuzhiyun ** PCI bus I/O device probe
2180*4882a593Smuzhiyun ** NB: PCI I/O accesses and Bus Mastering are enabled by the PCI BIOS, not
2181*4882a593Smuzhiyun ** the driver. Some PCI BIOS's, pre V2.1, need the slot + features to be
2182*4882a593Smuzhiyun ** enabled by the user first in the set up utility. Hence we just check for
2183*4882a593Smuzhiyun ** enabled features and silently ignore the card if they're not.
2184*4882a593Smuzhiyun **
2185*4882a593Smuzhiyun ** STOP PRESS: Some BIOS's __require__ the driver to enable the bus mastering
2186*4882a593Smuzhiyun ** bit. Here, check for I/O accesses and then set BM. If you put the card in
2187*4882a593Smuzhiyun ** a non BM slot, you're on your own (and complain to the PC vendor that your
2188*4882a593Smuzhiyun ** PC doesn't conform to the PCI standard)!
2189*4882a593Smuzhiyun **
2190*4882a593Smuzhiyun ** This function is only compatible with the *latest* 2.1.x kernels. For 2.0.x
2191*4882a593Smuzhiyun ** kernels use the V0.535[n] drivers.
2192*4882a593Smuzhiyun */
2193*4882a593Smuzhiyun
de4x5_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2194*4882a593Smuzhiyun static int de4x5_pci_probe(struct pci_dev *pdev,
2195*4882a593Smuzhiyun const struct pci_device_id *ent)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun u_char pb, pbus = 0, dev_num, dnum = 0, timer;
2198*4882a593Smuzhiyun u_short vendor, status;
2199*4882a593Smuzhiyun u_int irq = 0, device;
2200*4882a593Smuzhiyun u_long iobase = 0; /* Clear upper 32 bits in Alphas */
2201*4882a593Smuzhiyun int error;
2202*4882a593Smuzhiyun struct net_device *dev;
2203*4882a593Smuzhiyun struct de4x5_private *lp;
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun dev_num = PCI_SLOT(pdev->devfn);
2206*4882a593Smuzhiyun pb = pdev->bus->number;
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun if (io) { /* probe a single PCI device */
2209*4882a593Smuzhiyun pbus = (u_short)(io >> 8);
2210*4882a593Smuzhiyun dnum = (u_short)(io & 0xff);
2211*4882a593Smuzhiyun if ((pbus != pb) || (dnum != dev_num))
2212*4882a593Smuzhiyun return -ENODEV;
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun vendor = pdev->vendor;
2216*4882a593Smuzhiyun device = pdev->device << 8;
2217*4882a593Smuzhiyun if (!(is_DC21040 || is_DC21041 || is_DC21140 || is_DC2114x))
2218*4882a593Smuzhiyun return -ENODEV;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /* Ok, the device seems to be for us. */
2221*4882a593Smuzhiyun if ((error = pci_enable_device (pdev)))
2222*4882a593Smuzhiyun return error;
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun if (!(dev = alloc_etherdev (sizeof (struct de4x5_private)))) {
2225*4882a593Smuzhiyun error = -ENOMEM;
2226*4882a593Smuzhiyun goto disable_dev;
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun lp = netdev_priv(dev);
2230*4882a593Smuzhiyun lp->bus = PCI;
2231*4882a593Smuzhiyun lp->bus_num = 0;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun /* Search for an SROM on this bus */
2234*4882a593Smuzhiyun if (lp->bus_num != pb) {
2235*4882a593Smuzhiyun lp->bus_num = pb;
2236*4882a593Smuzhiyun srom_search(dev, pdev);
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun /* Get the chip configuration revision register */
2240*4882a593Smuzhiyun lp->cfrv = pdev->revision;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun /* Set the device number information */
2243*4882a593Smuzhiyun lp->device = dev_num;
2244*4882a593Smuzhiyun lp->bus_num = pb;
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun /* Set the chipset information */
2247*4882a593Smuzhiyun if (is_DC2114x) {
2248*4882a593Smuzhiyun device = ((lp->cfrv & CFRV_RN) < DC2114x_BRK ? DC21142 : DC21143);
2249*4882a593Smuzhiyun }
2250*4882a593Smuzhiyun lp->chipset = device;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun /* Get the board I/O address (64 bits on sparc64) */
2253*4882a593Smuzhiyun iobase = pci_resource_start(pdev, 0);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun /* Fetch the IRQ to be used */
2256*4882a593Smuzhiyun irq = pdev->irq;
2257*4882a593Smuzhiyun if ((irq == 0) || (irq == 0xff) || ((int)irq == -1)) {
2258*4882a593Smuzhiyun error = -ENODEV;
2259*4882a593Smuzhiyun goto free_dev;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* Check if I/O accesses and Bus Mastering are enabled */
2263*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &status);
2264*4882a593Smuzhiyun #ifdef __powerpc__
2265*4882a593Smuzhiyun if (!(status & PCI_COMMAND_IO)) {
2266*4882a593Smuzhiyun status |= PCI_COMMAND_IO;
2267*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, status);
2268*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &status);
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun #endif /* __powerpc__ */
2271*4882a593Smuzhiyun if (!(status & PCI_COMMAND_IO)) {
2272*4882a593Smuzhiyun error = -ENODEV;
2273*4882a593Smuzhiyun goto free_dev;
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun if (!(status & PCI_COMMAND_MASTER)) {
2277*4882a593Smuzhiyun status |= PCI_COMMAND_MASTER;
2278*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, status);
2279*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &status);
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun if (!(status & PCI_COMMAND_MASTER)) {
2282*4882a593Smuzhiyun error = -ENODEV;
2283*4882a593Smuzhiyun goto free_dev;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun /* Check the latency timer for values >= 0x60 */
2287*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &timer);
2288*4882a593Smuzhiyun if (timer < 0x60) {
2289*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x60);
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun DevicePresent(dev, DE4X5_APROM);
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun if (!request_region (iobase, DE4X5_PCI_TOTAL_SIZE, "de4x5")) {
2295*4882a593Smuzhiyun error = -EBUSY;
2296*4882a593Smuzhiyun goto free_dev;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun dev->irq = irq;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun if ((error = de4x5_hw_init(dev, iobase, &pdev->dev))) {
2302*4882a593Smuzhiyun goto release;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun return 0;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun release:
2308*4882a593Smuzhiyun release_region (iobase, DE4X5_PCI_TOTAL_SIZE);
2309*4882a593Smuzhiyun free_dev:
2310*4882a593Smuzhiyun free_netdev (dev);
2311*4882a593Smuzhiyun disable_dev:
2312*4882a593Smuzhiyun pci_disable_device (pdev);
2313*4882a593Smuzhiyun return error;
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
de4x5_pci_remove(struct pci_dev * pdev)2316*4882a593Smuzhiyun static void de4x5_pci_remove(struct pci_dev *pdev)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun struct net_device *dev;
2319*4882a593Smuzhiyun u_long iobase;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun dev = pci_get_drvdata(pdev);
2322*4882a593Smuzhiyun iobase = dev->base_addr;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun unregister_netdev (dev);
2325*4882a593Smuzhiyun free_netdev (dev);
2326*4882a593Smuzhiyun release_region (iobase, DE4X5_PCI_TOTAL_SIZE);
2327*4882a593Smuzhiyun pci_disable_device (pdev);
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun static const struct pci_device_id de4x5_pci_tbl[] = {
2331*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP,
2332*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
2333*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_PLUS,
2334*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
2335*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST,
2336*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
2337*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142,
2338*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
2339*4882a593Smuzhiyun { },
2340*4882a593Smuzhiyun };
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun static struct pci_driver de4x5_pci_driver = {
2343*4882a593Smuzhiyun .name = "de4x5",
2344*4882a593Smuzhiyun .id_table = de4x5_pci_tbl,
2345*4882a593Smuzhiyun .probe = de4x5_pci_probe,
2346*4882a593Smuzhiyun .remove = de4x5_pci_remove,
2347*4882a593Smuzhiyun };
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun #endif
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun ** Auto configure the media here rather than setting the port at compile
2353*4882a593Smuzhiyun ** time. This routine is called by de4x5_init() and when a loss of media is
2354*4882a593Smuzhiyun ** detected (excessive collisions, loss of carrier, no carrier or link fail
2355*4882a593Smuzhiyun ** [TP] or no recent receive activity) to check whether the user has been
2356*4882a593Smuzhiyun ** sneaky and changed the port on us.
2357*4882a593Smuzhiyun */
2358*4882a593Smuzhiyun static int
autoconf_media(struct net_device * dev)2359*4882a593Smuzhiyun autoconf_media(struct net_device *dev)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2362*4882a593Smuzhiyun u_long iobase = dev->base_addr;
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun disable_ast(dev);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun lp->c_media = AUTO; /* Bogus last media */
2367*4882a593Smuzhiyun inl(DE4X5_MFC); /* Zero the lost frames counter */
2368*4882a593Smuzhiyun lp->media = INIT;
2369*4882a593Smuzhiyun lp->tcount = 0;
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun de4x5_ast(&lp->timer);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun return lp->media;
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun /*
2377*4882a593Smuzhiyun ** Autoconfigure the media when using the DC21040. AUI cannot be distinguished
2378*4882a593Smuzhiyun ** from BNC as the port has a jumper to set thick or thin wire. When set for
2379*4882a593Smuzhiyun ** BNC, the BNC port will indicate activity if it's not terminated correctly.
2380*4882a593Smuzhiyun ** The only way to test for that is to place a loopback packet onto the
2381*4882a593Smuzhiyun ** network and watch for errors. Since we're messing with the interrupt mask
2382*4882a593Smuzhiyun ** register, disable the board interrupts and do not allow any more packets to
2383*4882a593Smuzhiyun ** be queued to the hardware. Re-enable everything only when the media is
2384*4882a593Smuzhiyun ** found.
2385*4882a593Smuzhiyun ** I may have to "age out" locally queued packets so that the higher layer
2386*4882a593Smuzhiyun ** timeouts don't effectively duplicate packets on the network.
2387*4882a593Smuzhiyun */
2388*4882a593Smuzhiyun static int
dc21040_autoconf(struct net_device * dev)2389*4882a593Smuzhiyun dc21040_autoconf(struct net_device *dev)
2390*4882a593Smuzhiyun {
2391*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2392*4882a593Smuzhiyun u_long iobase = dev->base_addr;
2393*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2394*4882a593Smuzhiyun s32 imr;
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun switch (lp->media) {
2397*4882a593Smuzhiyun case INIT:
2398*4882a593Smuzhiyun DISABLE_IRQs;
2399*4882a593Smuzhiyun lp->tx_enable = false;
2400*4882a593Smuzhiyun lp->timeout = -1;
2401*4882a593Smuzhiyun de4x5_save_skbs(dev);
2402*4882a593Smuzhiyun if ((lp->autosense == AUTO) || (lp->autosense == TP)) {
2403*4882a593Smuzhiyun lp->media = TP;
2404*4882a593Smuzhiyun } else if ((lp->autosense == BNC) || (lp->autosense == AUI) || (lp->autosense == BNC_AUI)) {
2405*4882a593Smuzhiyun lp->media = BNC_AUI;
2406*4882a593Smuzhiyun } else if (lp->autosense == EXT_SIA) {
2407*4882a593Smuzhiyun lp->media = EXT_SIA;
2408*4882a593Smuzhiyun } else {
2409*4882a593Smuzhiyun lp->media = NC;
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun lp->local_state = 0;
2412*4882a593Smuzhiyun next_tick = dc21040_autoconf(dev);
2413*4882a593Smuzhiyun break;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun case TP:
2416*4882a593Smuzhiyun next_tick = dc21040_state(dev, 0x8f01, 0xffff, 0x0000, 3000, BNC_AUI,
2417*4882a593Smuzhiyun TP_SUSPECT, test_tp);
2418*4882a593Smuzhiyun break;
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun case TP_SUSPECT:
2421*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, TP, test_tp, dc21040_autoconf);
2422*4882a593Smuzhiyun break;
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun case BNC:
2425*4882a593Smuzhiyun case AUI:
2426*4882a593Smuzhiyun case BNC_AUI:
2427*4882a593Smuzhiyun next_tick = dc21040_state(dev, 0x8f09, 0x0705, 0x0006, 3000, EXT_SIA,
2428*4882a593Smuzhiyun BNC_AUI_SUSPECT, ping_media);
2429*4882a593Smuzhiyun break;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun case BNC_AUI_SUSPECT:
2432*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, BNC_AUI, ping_media, dc21040_autoconf);
2433*4882a593Smuzhiyun break;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun case EXT_SIA:
2436*4882a593Smuzhiyun next_tick = dc21040_state(dev, 0x3041, 0x0000, 0x0006, 3000,
2437*4882a593Smuzhiyun NC, EXT_SIA_SUSPECT, ping_media);
2438*4882a593Smuzhiyun break;
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun case EXT_SIA_SUSPECT:
2441*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, EXT_SIA, ping_media, dc21040_autoconf);
2442*4882a593Smuzhiyun break;
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun case NC:
2445*4882a593Smuzhiyun /* default to TP for all */
2446*4882a593Smuzhiyun reset_init_sia(dev, 0x8f01, 0xffff, 0x0000);
2447*4882a593Smuzhiyun if (lp->media != lp->c_media) {
2448*4882a593Smuzhiyun de4x5_dbg_media(dev);
2449*4882a593Smuzhiyun lp->c_media = lp->media;
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun lp->media = INIT;
2452*4882a593Smuzhiyun lp->tx_enable = false;
2453*4882a593Smuzhiyun break;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun return next_tick;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun static int
dc21040_state(struct net_device * dev,int csr13,int csr14,int csr15,int timeout,int next_state,int suspect_state,int (* fn)(struct net_device *,int))2460*4882a593Smuzhiyun dc21040_state(struct net_device *dev, int csr13, int csr14, int csr15, int timeout,
2461*4882a593Smuzhiyun int next_state, int suspect_state,
2462*4882a593Smuzhiyun int (*fn)(struct net_device *, int))
2463*4882a593Smuzhiyun {
2464*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2465*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2466*4882a593Smuzhiyun int linkBad;
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun switch (lp->local_state) {
2469*4882a593Smuzhiyun case 0:
2470*4882a593Smuzhiyun reset_init_sia(dev, csr13, csr14, csr15);
2471*4882a593Smuzhiyun lp->local_state++;
2472*4882a593Smuzhiyun next_tick = 500;
2473*4882a593Smuzhiyun break;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun case 1:
2476*4882a593Smuzhiyun if (!lp->tx_enable) {
2477*4882a593Smuzhiyun linkBad = fn(dev, timeout);
2478*4882a593Smuzhiyun if (linkBad < 0) {
2479*4882a593Smuzhiyun next_tick = linkBad & ~TIMER_CB;
2480*4882a593Smuzhiyun } else {
2481*4882a593Smuzhiyun if (linkBad && (lp->autosense == AUTO)) {
2482*4882a593Smuzhiyun lp->local_state = 0;
2483*4882a593Smuzhiyun lp->media = next_state;
2484*4882a593Smuzhiyun } else {
2485*4882a593Smuzhiyun de4x5_init_connection(dev);
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
2489*4882a593Smuzhiyun lp->media = suspect_state;
2490*4882a593Smuzhiyun next_tick = 3000;
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun break;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun return next_tick;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun static int
de4x5_suspect_state(struct net_device * dev,int timeout,int prev_state,int (* fn)(struct net_device *,int),int (* asfn)(struct net_device *))2499*4882a593Smuzhiyun de4x5_suspect_state(struct net_device *dev, int timeout, int prev_state,
2500*4882a593Smuzhiyun int (*fn)(struct net_device *, int),
2501*4882a593Smuzhiyun int (*asfn)(struct net_device *))
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2504*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2505*4882a593Smuzhiyun int linkBad;
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun switch (lp->local_state) {
2508*4882a593Smuzhiyun case 1:
2509*4882a593Smuzhiyun if (lp->linkOK) {
2510*4882a593Smuzhiyun lp->media = prev_state;
2511*4882a593Smuzhiyun } else {
2512*4882a593Smuzhiyun lp->local_state++;
2513*4882a593Smuzhiyun next_tick = asfn(dev);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun break;
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun case 2:
2518*4882a593Smuzhiyun linkBad = fn(dev, timeout);
2519*4882a593Smuzhiyun if (linkBad < 0) {
2520*4882a593Smuzhiyun next_tick = linkBad & ~TIMER_CB;
2521*4882a593Smuzhiyun } else if (!linkBad) {
2522*4882a593Smuzhiyun lp->local_state--;
2523*4882a593Smuzhiyun lp->media = prev_state;
2524*4882a593Smuzhiyun } else {
2525*4882a593Smuzhiyun lp->media = INIT;
2526*4882a593Smuzhiyun lp->tcount++;
2527*4882a593Smuzhiyun }
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun return next_tick;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun /*
2534*4882a593Smuzhiyun ** Autoconfigure the media when using the DC21041. AUI needs to be tested
2535*4882a593Smuzhiyun ** before BNC, because the BNC port will indicate activity if it's not
2536*4882a593Smuzhiyun ** terminated correctly. The only way to test for that is to place a loopback
2537*4882a593Smuzhiyun ** packet onto the network and watch for errors. Since we're messing with
2538*4882a593Smuzhiyun ** the interrupt mask register, disable the board interrupts and do not allow
2539*4882a593Smuzhiyun ** any more packets to be queued to the hardware. Re-enable everything only
2540*4882a593Smuzhiyun ** when the media is found.
2541*4882a593Smuzhiyun */
2542*4882a593Smuzhiyun static int
dc21041_autoconf(struct net_device * dev)2543*4882a593Smuzhiyun dc21041_autoconf(struct net_device *dev)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2546*4882a593Smuzhiyun u_long iobase = dev->base_addr;
2547*4882a593Smuzhiyun s32 sts, irqs, irq_mask, imr, omr;
2548*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2549*4882a593Smuzhiyun
2550*4882a593Smuzhiyun switch (lp->media) {
2551*4882a593Smuzhiyun case INIT:
2552*4882a593Smuzhiyun DISABLE_IRQs;
2553*4882a593Smuzhiyun lp->tx_enable = false;
2554*4882a593Smuzhiyun lp->timeout = -1;
2555*4882a593Smuzhiyun de4x5_save_skbs(dev); /* Save non transmitted skb's */
2556*4882a593Smuzhiyun if ((lp->autosense == AUTO) || (lp->autosense == TP_NW)) {
2557*4882a593Smuzhiyun lp->media = TP; /* On chip auto negotiation is broken */
2558*4882a593Smuzhiyun } else if (lp->autosense == TP) {
2559*4882a593Smuzhiyun lp->media = TP;
2560*4882a593Smuzhiyun } else if (lp->autosense == BNC) {
2561*4882a593Smuzhiyun lp->media = BNC;
2562*4882a593Smuzhiyun } else if (lp->autosense == AUI) {
2563*4882a593Smuzhiyun lp->media = AUI;
2564*4882a593Smuzhiyun } else {
2565*4882a593Smuzhiyun lp->media = NC;
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun lp->local_state = 0;
2568*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2569*4882a593Smuzhiyun break;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun case TP_NW:
2572*4882a593Smuzhiyun if (lp->timeout < 0) {
2573*4882a593Smuzhiyun omr = inl(DE4X5_OMR);/* Set up full duplex for the autonegotiate */
2574*4882a593Smuzhiyun outl(omr | OMR_FDX, DE4X5_OMR);
2575*4882a593Smuzhiyun }
2576*4882a593Smuzhiyun irqs = STS_LNF | STS_LNP;
2577*4882a593Smuzhiyun irq_mask = IMR_LFM | IMR_LPM;
2578*4882a593Smuzhiyun sts = test_media(dev, irqs, irq_mask, 0xef01, 0xffff, 0x0008, 2400);
2579*4882a593Smuzhiyun if (sts < 0) {
2580*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2581*4882a593Smuzhiyun } else {
2582*4882a593Smuzhiyun if (sts & STS_LNP) {
2583*4882a593Smuzhiyun lp->media = ANS;
2584*4882a593Smuzhiyun } else {
2585*4882a593Smuzhiyun lp->media = AUI;
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun break;
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun case ANS:
2592*4882a593Smuzhiyun if (!lp->tx_enable) {
2593*4882a593Smuzhiyun irqs = STS_LNP;
2594*4882a593Smuzhiyun irq_mask = IMR_LPM;
2595*4882a593Smuzhiyun sts = test_ans(dev, irqs, irq_mask, 3000);
2596*4882a593Smuzhiyun if (sts < 0) {
2597*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2598*4882a593Smuzhiyun } else {
2599*4882a593Smuzhiyun if (!(sts & STS_LNP) && (lp->autosense == AUTO)) {
2600*4882a593Smuzhiyun lp->media = TP;
2601*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2602*4882a593Smuzhiyun } else {
2603*4882a593Smuzhiyun lp->local_state = 1;
2604*4882a593Smuzhiyun de4x5_init_connection(dev);
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
2608*4882a593Smuzhiyun lp->media = ANS_SUSPECT;
2609*4882a593Smuzhiyun next_tick = 3000;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun break;
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun case ANS_SUSPECT:
2614*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, ANS, test_tp, dc21041_autoconf);
2615*4882a593Smuzhiyun break;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun case TP:
2618*4882a593Smuzhiyun if (!lp->tx_enable) {
2619*4882a593Smuzhiyun if (lp->timeout < 0) {
2620*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up half duplex for TP */
2621*4882a593Smuzhiyun outl(omr & ~OMR_FDX, DE4X5_OMR);
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun irqs = STS_LNF | STS_LNP;
2624*4882a593Smuzhiyun irq_mask = IMR_LFM | IMR_LPM;
2625*4882a593Smuzhiyun sts = test_media(dev,irqs, irq_mask, 0xef01, 0xff3f, 0x0008, 2400);
2626*4882a593Smuzhiyun if (sts < 0) {
2627*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2628*4882a593Smuzhiyun } else {
2629*4882a593Smuzhiyun if (!(sts & STS_LNP) && (lp->autosense == AUTO)) {
2630*4882a593Smuzhiyun if (inl(DE4X5_SISR) & SISR_NRA) {
2631*4882a593Smuzhiyun lp->media = AUI; /* Non selected port activity */
2632*4882a593Smuzhiyun } else {
2633*4882a593Smuzhiyun lp->media = BNC;
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2636*4882a593Smuzhiyun } else {
2637*4882a593Smuzhiyun lp->local_state = 1;
2638*4882a593Smuzhiyun de4x5_init_connection(dev);
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
2642*4882a593Smuzhiyun lp->media = TP_SUSPECT;
2643*4882a593Smuzhiyun next_tick = 3000;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun break;
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun case TP_SUSPECT:
2648*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, TP, test_tp, dc21041_autoconf);
2649*4882a593Smuzhiyun break;
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun case AUI:
2652*4882a593Smuzhiyun if (!lp->tx_enable) {
2653*4882a593Smuzhiyun if (lp->timeout < 0) {
2654*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up half duplex for AUI */
2655*4882a593Smuzhiyun outl(omr & ~OMR_FDX, DE4X5_OMR);
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun irqs = 0;
2658*4882a593Smuzhiyun irq_mask = 0;
2659*4882a593Smuzhiyun sts = test_media(dev,irqs, irq_mask, 0xef09, 0xf73d, 0x000e, 1000);
2660*4882a593Smuzhiyun if (sts < 0) {
2661*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2662*4882a593Smuzhiyun } else {
2663*4882a593Smuzhiyun if (!(inl(DE4X5_SISR) & SISR_SRA) && (lp->autosense == AUTO)) {
2664*4882a593Smuzhiyun lp->media = BNC;
2665*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2666*4882a593Smuzhiyun } else {
2667*4882a593Smuzhiyun lp->local_state = 1;
2668*4882a593Smuzhiyun de4x5_init_connection(dev);
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
2672*4882a593Smuzhiyun lp->media = AUI_SUSPECT;
2673*4882a593Smuzhiyun next_tick = 3000;
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun break;
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun case AUI_SUSPECT:
2678*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, AUI, ping_media, dc21041_autoconf);
2679*4882a593Smuzhiyun break;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun case BNC:
2682*4882a593Smuzhiyun switch (lp->local_state) {
2683*4882a593Smuzhiyun case 0:
2684*4882a593Smuzhiyun if (lp->timeout < 0) {
2685*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up half duplex for BNC */
2686*4882a593Smuzhiyun outl(omr & ~OMR_FDX, DE4X5_OMR);
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun irqs = 0;
2689*4882a593Smuzhiyun irq_mask = 0;
2690*4882a593Smuzhiyun sts = test_media(dev,irqs, irq_mask, 0xef09, 0xf73d, 0x0006, 1000);
2691*4882a593Smuzhiyun if (sts < 0) {
2692*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2693*4882a593Smuzhiyun } else {
2694*4882a593Smuzhiyun lp->local_state++; /* Ensure media connected */
2695*4882a593Smuzhiyun next_tick = dc21041_autoconf(dev);
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun break;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun case 1:
2700*4882a593Smuzhiyun if (!lp->tx_enable) {
2701*4882a593Smuzhiyun if ((sts = ping_media(dev, 3000)) < 0) {
2702*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
2703*4882a593Smuzhiyun } else {
2704*4882a593Smuzhiyun if (sts) {
2705*4882a593Smuzhiyun lp->local_state = 0;
2706*4882a593Smuzhiyun lp->media = NC;
2707*4882a593Smuzhiyun } else {
2708*4882a593Smuzhiyun de4x5_init_connection(dev);
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
2712*4882a593Smuzhiyun lp->media = BNC_SUSPECT;
2713*4882a593Smuzhiyun next_tick = 3000;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun break;
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun break;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun case BNC_SUSPECT:
2720*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, BNC, ping_media, dc21041_autoconf);
2721*4882a593Smuzhiyun break;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun case NC:
2724*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up full duplex for the autonegotiate */
2725*4882a593Smuzhiyun outl(omr | OMR_FDX, DE4X5_OMR);
2726*4882a593Smuzhiyun reset_init_sia(dev, 0xef01, 0xffff, 0x0008);/* Initialise the SIA */
2727*4882a593Smuzhiyun if (lp->media != lp->c_media) {
2728*4882a593Smuzhiyun de4x5_dbg_media(dev);
2729*4882a593Smuzhiyun lp->c_media = lp->media;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun lp->media = INIT;
2732*4882a593Smuzhiyun lp->tx_enable = false;
2733*4882a593Smuzhiyun break;
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun return next_tick;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun /*
2740*4882a593Smuzhiyun ** Some autonegotiation chips are broken in that they do not return the
2741*4882a593Smuzhiyun ** acknowledge bit (anlpa & MII_ANLPA_ACK) in the link partner advertisement
2742*4882a593Smuzhiyun ** register, except at the first power up negotiation.
2743*4882a593Smuzhiyun */
2744*4882a593Smuzhiyun static int
dc21140m_autoconf(struct net_device * dev)2745*4882a593Smuzhiyun dc21140m_autoconf(struct net_device *dev)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2748*4882a593Smuzhiyun int ana, anlpa, cap, cr, slnk, sr;
2749*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2750*4882a593Smuzhiyun u_long imr, omr, iobase = dev->base_addr;
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun switch(lp->media) {
2753*4882a593Smuzhiyun case INIT:
2754*4882a593Smuzhiyun if (lp->timeout < 0) {
2755*4882a593Smuzhiyun DISABLE_IRQs;
2756*4882a593Smuzhiyun lp->tx_enable = false;
2757*4882a593Smuzhiyun lp->linkOK = 0;
2758*4882a593Smuzhiyun de4x5_save_skbs(dev); /* Save non transmitted skb's */
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun if ((next_tick = de4x5_reset_phy(dev)) < 0) {
2761*4882a593Smuzhiyun next_tick &= ~TIMER_CB;
2762*4882a593Smuzhiyun } else {
2763*4882a593Smuzhiyun if (lp->useSROM) {
2764*4882a593Smuzhiyun if (srom_map_media(dev) < 0) {
2765*4882a593Smuzhiyun lp->tcount++;
2766*4882a593Smuzhiyun return next_tick;
2767*4882a593Smuzhiyun }
2768*4882a593Smuzhiyun srom_exec(dev, lp->phy[lp->active].gep);
2769*4882a593Smuzhiyun if (lp->infoblock_media == ANS) {
2770*4882a593Smuzhiyun ana = lp->phy[lp->active].ana | MII_ANA_CSMA;
2771*4882a593Smuzhiyun mii_wr(ana, MII_ANA, lp->phy[lp->active].addr, DE4X5_MII);
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun } else {
2774*4882a593Smuzhiyun lp->tmp = MII_SR_ASSC; /* Fake out the MII speed set */
2775*4882a593Smuzhiyun SET_10Mb;
2776*4882a593Smuzhiyun if (lp->autosense == _100Mb) {
2777*4882a593Smuzhiyun lp->media = _100Mb;
2778*4882a593Smuzhiyun } else if (lp->autosense == _10Mb) {
2779*4882a593Smuzhiyun lp->media = _10Mb;
2780*4882a593Smuzhiyun } else if ((lp->autosense == AUTO) &&
2781*4882a593Smuzhiyun ((sr=is_anc_capable(dev)) & MII_SR_ANC)) {
2782*4882a593Smuzhiyun ana = (((sr >> 6) & MII_ANA_TAF) | MII_ANA_CSMA);
2783*4882a593Smuzhiyun ana &= (lp->fdx ? ~0 : ~MII_ANA_FDAM);
2784*4882a593Smuzhiyun mii_wr(ana, MII_ANA, lp->phy[lp->active].addr, DE4X5_MII);
2785*4882a593Smuzhiyun lp->media = ANS;
2786*4882a593Smuzhiyun } else if (lp->autosense == AUTO) {
2787*4882a593Smuzhiyun lp->media = SPD_DET;
2788*4882a593Smuzhiyun } else if (is_spd_100(dev) && is_100_up(dev)) {
2789*4882a593Smuzhiyun lp->media = _100Mb;
2790*4882a593Smuzhiyun } else {
2791*4882a593Smuzhiyun lp->media = NC;
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun lp->local_state = 0;
2795*4882a593Smuzhiyun next_tick = dc21140m_autoconf(dev);
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun break;
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun case ANS:
2800*4882a593Smuzhiyun switch (lp->local_state) {
2801*4882a593Smuzhiyun case 0:
2802*4882a593Smuzhiyun if (lp->timeout < 0) {
2803*4882a593Smuzhiyun mii_wr(MII_CR_ASSE | MII_CR_RAN, MII_CR, lp->phy[lp->active].addr, DE4X5_MII);
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun cr = test_mii_reg(dev, MII_CR, MII_CR_RAN, false, 500);
2806*4882a593Smuzhiyun if (cr < 0) {
2807*4882a593Smuzhiyun next_tick = cr & ~TIMER_CB;
2808*4882a593Smuzhiyun } else {
2809*4882a593Smuzhiyun if (cr) {
2810*4882a593Smuzhiyun lp->local_state = 0;
2811*4882a593Smuzhiyun lp->media = SPD_DET;
2812*4882a593Smuzhiyun } else {
2813*4882a593Smuzhiyun lp->local_state++;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun next_tick = dc21140m_autoconf(dev);
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun break;
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun case 1:
2820*4882a593Smuzhiyun if ((sr=test_mii_reg(dev, MII_SR, MII_SR_ASSC, true, 2000)) < 0) {
2821*4882a593Smuzhiyun next_tick = sr & ~TIMER_CB;
2822*4882a593Smuzhiyun } else {
2823*4882a593Smuzhiyun lp->media = SPD_DET;
2824*4882a593Smuzhiyun lp->local_state = 0;
2825*4882a593Smuzhiyun if (sr) { /* Success! */
2826*4882a593Smuzhiyun lp->tmp = MII_SR_ASSC;
2827*4882a593Smuzhiyun anlpa = mii_rd(MII_ANLPA, lp->phy[lp->active].addr, DE4X5_MII);
2828*4882a593Smuzhiyun ana = mii_rd(MII_ANA, lp->phy[lp->active].addr, DE4X5_MII);
2829*4882a593Smuzhiyun if (!(anlpa & MII_ANLPA_RF) &&
2830*4882a593Smuzhiyun (cap = anlpa & MII_ANLPA_TAF & ana)) {
2831*4882a593Smuzhiyun if (cap & MII_ANA_100M) {
2832*4882a593Smuzhiyun lp->fdx = (ana & anlpa & MII_ANA_FDAM & MII_ANA_100M) != 0;
2833*4882a593Smuzhiyun lp->media = _100Mb;
2834*4882a593Smuzhiyun } else if (cap & MII_ANA_10M) {
2835*4882a593Smuzhiyun lp->fdx = (ana & anlpa & MII_ANA_FDAM & MII_ANA_10M) != 0;
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun lp->media = _10Mb;
2838*4882a593Smuzhiyun }
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun } /* Auto Negotiation failed to finish */
2841*4882a593Smuzhiyun next_tick = dc21140m_autoconf(dev);
2842*4882a593Smuzhiyun } /* Auto Negotiation failed to start */
2843*4882a593Smuzhiyun break;
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun break;
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun case SPD_DET: /* Choose 10Mb/s or 100Mb/s */
2848*4882a593Smuzhiyun if (lp->timeout < 0) {
2849*4882a593Smuzhiyun lp->tmp = (lp->phy[lp->active].id ? MII_SR_LKS :
2850*4882a593Smuzhiyun (~gep_rd(dev) & GEP_LNP));
2851*4882a593Smuzhiyun SET_100Mb_PDET;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun if ((slnk = test_for_100Mb(dev, 6500)) < 0) {
2854*4882a593Smuzhiyun next_tick = slnk & ~TIMER_CB;
2855*4882a593Smuzhiyun } else {
2856*4882a593Smuzhiyun if (is_spd_100(dev) && is_100_up(dev)) {
2857*4882a593Smuzhiyun lp->media = _100Mb;
2858*4882a593Smuzhiyun } else if ((!is_spd_100(dev) && (is_10_up(dev) & lp->tmp))) {
2859*4882a593Smuzhiyun lp->media = _10Mb;
2860*4882a593Smuzhiyun } else {
2861*4882a593Smuzhiyun lp->media = NC;
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun next_tick = dc21140m_autoconf(dev);
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun break;
2866*4882a593Smuzhiyun
2867*4882a593Smuzhiyun case _100Mb: /* Set 100Mb/s */
2868*4882a593Smuzhiyun next_tick = 3000;
2869*4882a593Smuzhiyun if (!lp->tx_enable) {
2870*4882a593Smuzhiyun SET_100Mb;
2871*4882a593Smuzhiyun de4x5_init_connection(dev);
2872*4882a593Smuzhiyun } else {
2873*4882a593Smuzhiyun if (!lp->linkOK && (lp->autosense == AUTO)) {
2874*4882a593Smuzhiyun if (!is_100_up(dev) || (!lp->useSROM && !is_spd_100(dev))) {
2875*4882a593Smuzhiyun lp->media = INIT;
2876*4882a593Smuzhiyun lp->tcount++;
2877*4882a593Smuzhiyun next_tick = DE4X5_AUTOSENSE_MS;
2878*4882a593Smuzhiyun }
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun break;
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun case BNC:
2884*4882a593Smuzhiyun case AUI:
2885*4882a593Smuzhiyun case _10Mb: /* Set 10Mb/s */
2886*4882a593Smuzhiyun next_tick = 3000;
2887*4882a593Smuzhiyun if (!lp->tx_enable) {
2888*4882a593Smuzhiyun SET_10Mb;
2889*4882a593Smuzhiyun de4x5_init_connection(dev);
2890*4882a593Smuzhiyun } else {
2891*4882a593Smuzhiyun if (!lp->linkOK && (lp->autosense == AUTO)) {
2892*4882a593Smuzhiyun if (!is_10_up(dev) || (!lp->useSROM && is_spd_100(dev))) {
2893*4882a593Smuzhiyun lp->media = INIT;
2894*4882a593Smuzhiyun lp->tcount++;
2895*4882a593Smuzhiyun next_tick = DE4X5_AUTOSENSE_MS;
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun break;
2900*4882a593Smuzhiyun
2901*4882a593Smuzhiyun case NC:
2902*4882a593Smuzhiyun if (lp->media != lp->c_media) {
2903*4882a593Smuzhiyun de4x5_dbg_media(dev);
2904*4882a593Smuzhiyun lp->c_media = lp->media;
2905*4882a593Smuzhiyun }
2906*4882a593Smuzhiyun lp->media = INIT;
2907*4882a593Smuzhiyun lp->tx_enable = false;
2908*4882a593Smuzhiyun break;
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun return next_tick;
2912*4882a593Smuzhiyun }
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun /*
2915*4882a593Smuzhiyun ** This routine may be merged into dc21140m_autoconf() sometime as I'm
2916*4882a593Smuzhiyun ** changing how I figure out the media - but trying to keep it backwards
2917*4882a593Smuzhiyun ** compatible with the de500-xa and de500-aa.
2918*4882a593Smuzhiyun ** Whether it's BNC, AUI, SYM or MII is sorted out in the infoblock
2919*4882a593Smuzhiyun ** functions and set during de4x5_mac_port() and/or de4x5_reset_phy().
2920*4882a593Smuzhiyun ** This routine just has to figure out whether 10Mb/s or 100Mb/s is
2921*4882a593Smuzhiyun ** active.
2922*4882a593Smuzhiyun ** When autonegotiation is working, the ANS part searches the SROM for
2923*4882a593Smuzhiyun ** the highest common speed (TP) link that both can run and if that can
2924*4882a593Smuzhiyun ** be full duplex. That infoblock is executed and then the link speed set.
2925*4882a593Smuzhiyun **
2926*4882a593Smuzhiyun ** Only _10Mb and _100Mb are tested here.
2927*4882a593Smuzhiyun */
2928*4882a593Smuzhiyun static int
dc2114x_autoconf(struct net_device * dev)2929*4882a593Smuzhiyun dc2114x_autoconf(struct net_device *dev)
2930*4882a593Smuzhiyun {
2931*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
2932*4882a593Smuzhiyun u_long iobase = dev->base_addr;
2933*4882a593Smuzhiyun s32 cr, anlpa, ana, cap, irqs, irq_mask, imr, omr, slnk, sr, sts;
2934*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun switch (lp->media) {
2937*4882a593Smuzhiyun case INIT:
2938*4882a593Smuzhiyun if (lp->timeout < 0) {
2939*4882a593Smuzhiyun DISABLE_IRQs;
2940*4882a593Smuzhiyun lp->tx_enable = false;
2941*4882a593Smuzhiyun lp->linkOK = 0;
2942*4882a593Smuzhiyun lp->timeout = -1;
2943*4882a593Smuzhiyun de4x5_save_skbs(dev); /* Save non transmitted skb's */
2944*4882a593Smuzhiyun if (lp->params.autosense & ~AUTO) {
2945*4882a593Smuzhiyun srom_map_media(dev); /* Fixed media requested */
2946*4882a593Smuzhiyun if (lp->media != lp->params.autosense) {
2947*4882a593Smuzhiyun lp->tcount++;
2948*4882a593Smuzhiyun lp->media = INIT;
2949*4882a593Smuzhiyun return next_tick;
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun lp->media = INIT;
2952*4882a593Smuzhiyun }
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun if ((next_tick = de4x5_reset_phy(dev)) < 0) {
2955*4882a593Smuzhiyun next_tick &= ~TIMER_CB;
2956*4882a593Smuzhiyun } else {
2957*4882a593Smuzhiyun if (lp->autosense == _100Mb) {
2958*4882a593Smuzhiyun lp->media = _100Mb;
2959*4882a593Smuzhiyun } else if (lp->autosense == _10Mb) {
2960*4882a593Smuzhiyun lp->media = _10Mb;
2961*4882a593Smuzhiyun } else if (lp->autosense == TP) {
2962*4882a593Smuzhiyun lp->media = TP;
2963*4882a593Smuzhiyun } else if (lp->autosense == BNC) {
2964*4882a593Smuzhiyun lp->media = BNC;
2965*4882a593Smuzhiyun } else if (lp->autosense == AUI) {
2966*4882a593Smuzhiyun lp->media = AUI;
2967*4882a593Smuzhiyun } else {
2968*4882a593Smuzhiyun lp->media = SPD_DET;
2969*4882a593Smuzhiyun if ((lp->infoblock_media == ANS) &&
2970*4882a593Smuzhiyun ((sr=is_anc_capable(dev)) & MII_SR_ANC)) {
2971*4882a593Smuzhiyun ana = (((sr >> 6) & MII_ANA_TAF) | MII_ANA_CSMA);
2972*4882a593Smuzhiyun ana &= (lp->fdx ? ~0 : ~MII_ANA_FDAM);
2973*4882a593Smuzhiyun mii_wr(ana, MII_ANA, lp->phy[lp->active].addr, DE4X5_MII);
2974*4882a593Smuzhiyun lp->media = ANS;
2975*4882a593Smuzhiyun }
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun lp->local_state = 0;
2978*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun break;
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun case ANS:
2983*4882a593Smuzhiyun switch (lp->local_state) {
2984*4882a593Smuzhiyun case 0:
2985*4882a593Smuzhiyun if (lp->timeout < 0) {
2986*4882a593Smuzhiyun mii_wr(MII_CR_ASSE | MII_CR_RAN, MII_CR, lp->phy[lp->active].addr, DE4X5_MII);
2987*4882a593Smuzhiyun }
2988*4882a593Smuzhiyun cr = test_mii_reg(dev, MII_CR, MII_CR_RAN, false, 500);
2989*4882a593Smuzhiyun if (cr < 0) {
2990*4882a593Smuzhiyun next_tick = cr & ~TIMER_CB;
2991*4882a593Smuzhiyun } else {
2992*4882a593Smuzhiyun if (cr) {
2993*4882a593Smuzhiyun lp->local_state = 0;
2994*4882a593Smuzhiyun lp->media = SPD_DET;
2995*4882a593Smuzhiyun } else {
2996*4882a593Smuzhiyun lp->local_state++;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun break;
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun case 1:
3003*4882a593Smuzhiyun sr = test_mii_reg(dev, MII_SR, MII_SR_ASSC, true, 2000);
3004*4882a593Smuzhiyun if (sr < 0) {
3005*4882a593Smuzhiyun next_tick = sr & ~TIMER_CB;
3006*4882a593Smuzhiyun } else {
3007*4882a593Smuzhiyun lp->media = SPD_DET;
3008*4882a593Smuzhiyun lp->local_state = 0;
3009*4882a593Smuzhiyun if (sr) { /* Success! */
3010*4882a593Smuzhiyun lp->tmp = MII_SR_ASSC;
3011*4882a593Smuzhiyun anlpa = mii_rd(MII_ANLPA, lp->phy[lp->active].addr, DE4X5_MII);
3012*4882a593Smuzhiyun ana = mii_rd(MII_ANA, lp->phy[lp->active].addr, DE4X5_MII);
3013*4882a593Smuzhiyun if (!(anlpa & MII_ANLPA_RF) &&
3014*4882a593Smuzhiyun (cap = anlpa & MII_ANLPA_TAF & ana)) {
3015*4882a593Smuzhiyun if (cap & MII_ANA_100M) {
3016*4882a593Smuzhiyun lp->fdx = (ana & anlpa & MII_ANA_FDAM & MII_ANA_100M) != 0;
3017*4882a593Smuzhiyun lp->media = _100Mb;
3018*4882a593Smuzhiyun } else if (cap & MII_ANA_10M) {
3019*4882a593Smuzhiyun lp->fdx = (ana & anlpa & MII_ANA_FDAM & MII_ANA_10M) != 0;
3020*4882a593Smuzhiyun lp->media = _10Mb;
3021*4882a593Smuzhiyun }
3022*4882a593Smuzhiyun }
3023*4882a593Smuzhiyun } /* Auto Negotiation failed to finish */
3024*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
3025*4882a593Smuzhiyun } /* Auto Negotiation failed to start */
3026*4882a593Smuzhiyun break;
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun break;
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun case AUI:
3031*4882a593Smuzhiyun if (!lp->tx_enable) {
3032*4882a593Smuzhiyun if (lp->timeout < 0) {
3033*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up half duplex for AUI */
3034*4882a593Smuzhiyun outl(omr & ~OMR_FDX, DE4X5_OMR);
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun irqs = 0;
3037*4882a593Smuzhiyun irq_mask = 0;
3038*4882a593Smuzhiyun sts = test_media(dev,irqs, irq_mask, 0, 0, 0, 1000);
3039*4882a593Smuzhiyun if (sts < 0) {
3040*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
3041*4882a593Smuzhiyun } else {
3042*4882a593Smuzhiyun if (!(inl(DE4X5_SISR) & SISR_SRA) && (lp->autosense == AUTO)) {
3043*4882a593Smuzhiyun lp->media = BNC;
3044*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
3045*4882a593Smuzhiyun } else {
3046*4882a593Smuzhiyun lp->local_state = 1;
3047*4882a593Smuzhiyun de4x5_init_connection(dev);
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun }
3050*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
3051*4882a593Smuzhiyun lp->media = AUI_SUSPECT;
3052*4882a593Smuzhiyun next_tick = 3000;
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun break;
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun case AUI_SUSPECT:
3057*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, AUI, ping_media, dc2114x_autoconf);
3058*4882a593Smuzhiyun break;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun case BNC:
3061*4882a593Smuzhiyun switch (lp->local_state) {
3062*4882a593Smuzhiyun case 0:
3063*4882a593Smuzhiyun if (lp->timeout < 0) {
3064*4882a593Smuzhiyun omr = inl(DE4X5_OMR); /* Set up half duplex for BNC */
3065*4882a593Smuzhiyun outl(omr & ~OMR_FDX, DE4X5_OMR);
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun irqs = 0;
3068*4882a593Smuzhiyun irq_mask = 0;
3069*4882a593Smuzhiyun sts = test_media(dev,irqs, irq_mask, 0, 0, 0, 1000);
3070*4882a593Smuzhiyun if (sts < 0) {
3071*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
3072*4882a593Smuzhiyun } else {
3073*4882a593Smuzhiyun lp->local_state++; /* Ensure media connected */
3074*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun break;
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun case 1:
3079*4882a593Smuzhiyun if (!lp->tx_enable) {
3080*4882a593Smuzhiyun if ((sts = ping_media(dev, 3000)) < 0) {
3081*4882a593Smuzhiyun next_tick = sts & ~TIMER_CB;
3082*4882a593Smuzhiyun } else {
3083*4882a593Smuzhiyun if (sts) {
3084*4882a593Smuzhiyun lp->local_state = 0;
3085*4882a593Smuzhiyun lp->tcount++;
3086*4882a593Smuzhiyun lp->media = INIT;
3087*4882a593Smuzhiyun } else {
3088*4882a593Smuzhiyun de4x5_init_connection(dev);
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun } else if (!lp->linkOK && (lp->autosense == AUTO)) {
3092*4882a593Smuzhiyun lp->media = BNC_SUSPECT;
3093*4882a593Smuzhiyun next_tick = 3000;
3094*4882a593Smuzhiyun }
3095*4882a593Smuzhiyun break;
3096*4882a593Smuzhiyun }
3097*4882a593Smuzhiyun break;
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun case BNC_SUSPECT:
3100*4882a593Smuzhiyun next_tick = de4x5_suspect_state(dev, 1000, BNC, ping_media, dc2114x_autoconf);
3101*4882a593Smuzhiyun break;
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun case SPD_DET: /* Choose 10Mb/s or 100Mb/s */
3104*4882a593Smuzhiyun if (srom_map_media(dev) < 0) {
3105*4882a593Smuzhiyun lp->tcount++;
3106*4882a593Smuzhiyun lp->media = INIT;
3107*4882a593Smuzhiyun return next_tick;
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun if (lp->media == _100Mb) {
3110*4882a593Smuzhiyun if ((slnk = test_for_100Mb(dev, 6500)) < 0) {
3111*4882a593Smuzhiyun lp->media = SPD_DET;
3112*4882a593Smuzhiyun return slnk & ~TIMER_CB;
3113*4882a593Smuzhiyun }
3114*4882a593Smuzhiyun } else {
3115*4882a593Smuzhiyun if (wait_for_link(dev) < 0) {
3116*4882a593Smuzhiyun lp->media = SPD_DET;
3117*4882a593Smuzhiyun return PDET_LINK_WAIT;
3118*4882a593Smuzhiyun }
3119*4882a593Smuzhiyun }
3120*4882a593Smuzhiyun if (lp->media == ANS) { /* Do MII parallel detection */
3121*4882a593Smuzhiyun if (is_spd_100(dev)) {
3122*4882a593Smuzhiyun lp->media = _100Mb;
3123*4882a593Smuzhiyun } else {
3124*4882a593Smuzhiyun lp->media = _10Mb;
3125*4882a593Smuzhiyun }
3126*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
3127*4882a593Smuzhiyun } else if (((lp->media == _100Mb) && is_100_up(dev)) ||
3128*4882a593Smuzhiyun (((lp->media == _10Mb) || (lp->media == TP) ||
3129*4882a593Smuzhiyun (lp->media == BNC) || (lp->media == AUI)) &&
3130*4882a593Smuzhiyun is_10_up(dev))) {
3131*4882a593Smuzhiyun next_tick = dc2114x_autoconf(dev);
3132*4882a593Smuzhiyun } else {
3133*4882a593Smuzhiyun lp->tcount++;
3134*4882a593Smuzhiyun lp->media = INIT;
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun break;
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun case _10Mb:
3139*4882a593Smuzhiyun next_tick = 3000;
3140*4882a593Smuzhiyun if (!lp->tx_enable) {
3141*4882a593Smuzhiyun SET_10Mb;
3142*4882a593Smuzhiyun de4x5_init_connection(dev);
3143*4882a593Smuzhiyun } else {
3144*4882a593Smuzhiyun if (!lp->linkOK && (lp->autosense == AUTO)) {
3145*4882a593Smuzhiyun if (!is_10_up(dev) || (!lp->useSROM && is_spd_100(dev))) {
3146*4882a593Smuzhiyun lp->media = INIT;
3147*4882a593Smuzhiyun lp->tcount++;
3148*4882a593Smuzhiyun next_tick = DE4X5_AUTOSENSE_MS;
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun break;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun case _100Mb:
3155*4882a593Smuzhiyun next_tick = 3000;
3156*4882a593Smuzhiyun if (!lp->tx_enable) {
3157*4882a593Smuzhiyun SET_100Mb;
3158*4882a593Smuzhiyun de4x5_init_connection(dev);
3159*4882a593Smuzhiyun } else {
3160*4882a593Smuzhiyun if (!lp->linkOK && (lp->autosense == AUTO)) {
3161*4882a593Smuzhiyun if (!is_100_up(dev) || (!lp->useSROM && !is_spd_100(dev))) {
3162*4882a593Smuzhiyun lp->media = INIT;
3163*4882a593Smuzhiyun lp->tcount++;
3164*4882a593Smuzhiyun next_tick = DE4X5_AUTOSENSE_MS;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun }
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun break;
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun default:
3171*4882a593Smuzhiyun lp->tcount++;
3172*4882a593Smuzhiyun printk("Huh?: media:%02x\n", lp->media);
3173*4882a593Smuzhiyun lp->media = INIT;
3174*4882a593Smuzhiyun break;
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun return next_tick;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun static int
srom_autoconf(struct net_device * dev)3181*4882a593Smuzhiyun srom_autoconf(struct net_device *dev)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun return lp->infoleaf_fn(dev);
3186*4882a593Smuzhiyun }
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun /*
3189*4882a593Smuzhiyun ** This mapping keeps the original media codes and FDX flag unchanged.
3190*4882a593Smuzhiyun ** While it isn't strictly necessary, it helps me for the moment...
3191*4882a593Smuzhiyun ** The early return avoids a media state / SROM media space clash.
3192*4882a593Smuzhiyun */
3193*4882a593Smuzhiyun static int
srom_map_media(struct net_device * dev)3194*4882a593Smuzhiyun srom_map_media(struct net_device *dev)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun lp->fdx = false;
3199*4882a593Smuzhiyun if (lp->infoblock_media == lp->media)
3200*4882a593Smuzhiyun return 0;
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun switch(lp->infoblock_media) {
3203*4882a593Smuzhiyun case SROM_10BASETF:
3204*4882a593Smuzhiyun if (!lp->params.fdx) return -1;
3205*4882a593Smuzhiyun lp->fdx = true;
3206*4882a593Smuzhiyun fallthrough;
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun case SROM_10BASET:
3209*4882a593Smuzhiyun if (lp->params.fdx && !lp->fdx) return -1;
3210*4882a593Smuzhiyun if ((lp->chipset == DC21140) || ((lp->chipset & ~0x00ff) == DC2114x)) {
3211*4882a593Smuzhiyun lp->media = _10Mb;
3212*4882a593Smuzhiyun } else {
3213*4882a593Smuzhiyun lp->media = TP;
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun break;
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun case SROM_10BASE2:
3218*4882a593Smuzhiyun lp->media = BNC;
3219*4882a593Smuzhiyun break;
3220*4882a593Smuzhiyun
3221*4882a593Smuzhiyun case SROM_10BASE5:
3222*4882a593Smuzhiyun lp->media = AUI;
3223*4882a593Smuzhiyun break;
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun case SROM_100BASETF:
3226*4882a593Smuzhiyun if (!lp->params.fdx) return -1;
3227*4882a593Smuzhiyun lp->fdx = true;
3228*4882a593Smuzhiyun fallthrough;
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun case SROM_100BASET:
3231*4882a593Smuzhiyun if (lp->params.fdx && !lp->fdx) return -1;
3232*4882a593Smuzhiyun lp->media = _100Mb;
3233*4882a593Smuzhiyun break;
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun case SROM_100BASET4:
3236*4882a593Smuzhiyun lp->media = _100Mb;
3237*4882a593Smuzhiyun break;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun case SROM_100BASEFF:
3240*4882a593Smuzhiyun if (!lp->params.fdx) return -1;
3241*4882a593Smuzhiyun lp->fdx = true;
3242*4882a593Smuzhiyun fallthrough;
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun case SROM_100BASEF:
3245*4882a593Smuzhiyun if (lp->params.fdx && !lp->fdx) return -1;
3246*4882a593Smuzhiyun lp->media = _100Mb;
3247*4882a593Smuzhiyun break;
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun case ANS:
3250*4882a593Smuzhiyun lp->media = ANS;
3251*4882a593Smuzhiyun lp->fdx = lp->params.fdx;
3252*4882a593Smuzhiyun break;
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun default:
3255*4882a593Smuzhiyun printk("%s: Bad media code [%d] detected in SROM!\n", dev->name,
3256*4882a593Smuzhiyun lp->infoblock_media);
3257*4882a593Smuzhiyun return -1;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun return 0;
3261*4882a593Smuzhiyun }
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun static void
de4x5_init_connection(struct net_device * dev)3264*4882a593Smuzhiyun de4x5_init_connection(struct net_device *dev)
3265*4882a593Smuzhiyun {
3266*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3267*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3268*4882a593Smuzhiyun u_long flags = 0;
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun if (lp->media != lp->c_media) {
3271*4882a593Smuzhiyun de4x5_dbg_media(dev);
3272*4882a593Smuzhiyun lp->c_media = lp->media; /* Stop scrolling media messages */
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
3276*4882a593Smuzhiyun de4x5_rst_desc_ring(dev);
3277*4882a593Smuzhiyun de4x5_setup_intr(dev);
3278*4882a593Smuzhiyun lp->tx_enable = true;
3279*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
3280*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD);
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun netif_wake_queue(dev);
3283*4882a593Smuzhiyun }
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun /*
3286*4882a593Smuzhiyun ** General PHY reset function. Some MII devices don't reset correctly
3287*4882a593Smuzhiyun ** since their MII address pins can float at voltages that are dependent
3288*4882a593Smuzhiyun ** on the signal pin use. Do a double reset to ensure a reset.
3289*4882a593Smuzhiyun */
3290*4882a593Smuzhiyun static int
de4x5_reset_phy(struct net_device * dev)3291*4882a593Smuzhiyun de4x5_reset_phy(struct net_device *dev)
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3294*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3295*4882a593Smuzhiyun int next_tick = 0;
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun if ((lp->useSROM) || (lp->phy[lp->active].id)) {
3298*4882a593Smuzhiyun if (lp->timeout < 0) {
3299*4882a593Smuzhiyun if (lp->useSROM) {
3300*4882a593Smuzhiyun if (lp->phy[lp->active].rst) {
3301*4882a593Smuzhiyun srom_exec(dev, lp->phy[lp->active].rst);
3302*4882a593Smuzhiyun srom_exec(dev, lp->phy[lp->active].rst);
3303*4882a593Smuzhiyun } else if (lp->rst) { /* Type 5 infoblock reset */
3304*4882a593Smuzhiyun srom_exec(dev, lp->rst);
3305*4882a593Smuzhiyun srom_exec(dev, lp->rst);
3306*4882a593Smuzhiyun }
3307*4882a593Smuzhiyun } else {
3308*4882a593Smuzhiyun PHY_HARD_RESET;
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun if (lp->useMII) {
3311*4882a593Smuzhiyun mii_wr(MII_CR_RST, MII_CR, lp->phy[lp->active].addr, DE4X5_MII);
3312*4882a593Smuzhiyun }
3313*4882a593Smuzhiyun }
3314*4882a593Smuzhiyun if (lp->useMII) {
3315*4882a593Smuzhiyun next_tick = test_mii_reg(dev, MII_CR, MII_CR_RST, false, 500);
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun } else if (lp->chipset == DC21140) {
3318*4882a593Smuzhiyun PHY_HARD_RESET;
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun return next_tick;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun static int
test_media(struct net_device * dev,s32 irqs,s32 irq_mask,s32 csr13,s32 csr14,s32 csr15,s32 msec)3325*4882a593Smuzhiyun test_media(struct net_device *dev, s32 irqs, s32 irq_mask, s32 csr13, s32 csr14, s32 csr15, s32 msec)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3328*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3329*4882a593Smuzhiyun s32 sts, csr12;
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun if (lp->timeout < 0) {
3332*4882a593Smuzhiyun lp->timeout = msec/100;
3333*4882a593Smuzhiyun if (!lp->useSROM) { /* Already done if by SROM, else dc2104[01] */
3334*4882a593Smuzhiyun reset_init_sia(dev, csr13, csr14, csr15);
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun
3337*4882a593Smuzhiyun /* set up the interrupt mask */
3338*4882a593Smuzhiyun outl(irq_mask, DE4X5_IMR);
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun /* clear all pending interrupts */
3341*4882a593Smuzhiyun sts = inl(DE4X5_STS);
3342*4882a593Smuzhiyun outl(sts, DE4X5_STS);
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun /* clear csr12 NRA and SRA bits */
3345*4882a593Smuzhiyun if ((lp->chipset == DC21041) || lp->useSROM) {
3346*4882a593Smuzhiyun csr12 = inl(DE4X5_SISR);
3347*4882a593Smuzhiyun outl(csr12, DE4X5_SISR);
3348*4882a593Smuzhiyun }
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun sts = inl(DE4X5_STS) & ~TIMER_CB;
3352*4882a593Smuzhiyun
3353*4882a593Smuzhiyun if (!(sts & irqs) && --lp->timeout) {
3354*4882a593Smuzhiyun sts = 100 | TIMER_CB;
3355*4882a593Smuzhiyun } else {
3356*4882a593Smuzhiyun lp->timeout = -1;
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun return sts;
3360*4882a593Smuzhiyun }
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun static int
test_tp(struct net_device * dev,s32 msec)3363*4882a593Smuzhiyun test_tp(struct net_device *dev, s32 msec)
3364*4882a593Smuzhiyun {
3365*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3366*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3367*4882a593Smuzhiyun int sisr;
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun if (lp->timeout < 0) {
3370*4882a593Smuzhiyun lp->timeout = msec/100;
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun sisr = (inl(DE4X5_SISR) & ~TIMER_CB) & (SISR_LKF | SISR_NCR);
3374*4882a593Smuzhiyun
3375*4882a593Smuzhiyun if (sisr && --lp->timeout) {
3376*4882a593Smuzhiyun sisr = 100 | TIMER_CB;
3377*4882a593Smuzhiyun } else {
3378*4882a593Smuzhiyun lp->timeout = -1;
3379*4882a593Smuzhiyun }
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun return sisr;
3382*4882a593Smuzhiyun }
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun /*
3385*4882a593Smuzhiyun ** Samples the 100Mb Link State Signal. The sample interval is important
3386*4882a593Smuzhiyun ** because too fast a rate can give erroneous results and confuse the
3387*4882a593Smuzhiyun ** speed sense algorithm.
3388*4882a593Smuzhiyun */
3389*4882a593Smuzhiyun #define SAMPLE_INTERVAL 500 /* ms */
3390*4882a593Smuzhiyun #define SAMPLE_DELAY 2000 /* ms */
3391*4882a593Smuzhiyun static int
test_for_100Mb(struct net_device * dev,int msec)3392*4882a593Smuzhiyun test_for_100Mb(struct net_device *dev, int msec)
3393*4882a593Smuzhiyun {
3394*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3395*4882a593Smuzhiyun int gep = 0, ret = ((lp->chipset & ~0x00ff)==DC2114x? -1 :GEP_SLNK);
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun if (lp->timeout < 0) {
3398*4882a593Smuzhiyun if ((msec/SAMPLE_INTERVAL) <= 0) return 0;
3399*4882a593Smuzhiyun if (msec > SAMPLE_DELAY) {
3400*4882a593Smuzhiyun lp->timeout = (msec - SAMPLE_DELAY)/SAMPLE_INTERVAL;
3401*4882a593Smuzhiyun gep = SAMPLE_DELAY | TIMER_CB;
3402*4882a593Smuzhiyun return gep;
3403*4882a593Smuzhiyun } else {
3404*4882a593Smuzhiyun lp->timeout = msec/SAMPLE_INTERVAL;
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun if (lp->phy[lp->active].id || lp->useSROM) {
3409*4882a593Smuzhiyun gep = is_100_up(dev) | is_spd_100(dev);
3410*4882a593Smuzhiyun } else {
3411*4882a593Smuzhiyun gep = (~gep_rd(dev) & (GEP_SLNK | GEP_LNP));
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun if (!(gep & ret) && --lp->timeout) {
3414*4882a593Smuzhiyun gep = SAMPLE_INTERVAL | TIMER_CB;
3415*4882a593Smuzhiyun } else {
3416*4882a593Smuzhiyun lp->timeout = -1;
3417*4882a593Smuzhiyun }
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun return gep;
3420*4882a593Smuzhiyun }
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun static int
wait_for_link(struct net_device * dev)3423*4882a593Smuzhiyun wait_for_link(struct net_device *dev)
3424*4882a593Smuzhiyun {
3425*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3426*4882a593Smuzhiyun
3427*4882a593Smuzhiyun if (lp->timeout < 0) {
3428*4882a593Smuzhiyun lp->timeout = 1;
3429*4882a593Smuzhiyun }
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun if (lp->timeout--) {
3432*4882a593Smuzhiyun return TIMER_CB;
3433*4882a593Smuzhiyun } else {
3434*4882a593Smuzhiyun lp->timeout = -1;
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun return 0;
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun /*
3441*4882a593Smuzhiyun **
3442*4882a593Smuzhiyun **
3443*4882a593Smuzhiyun */
3444*4882a593Smuzhiyun static int
test_mii_reg(struct net_device * dev,int reg,int mask,bool pol,long msec)3445*4882a593Smuzhiyun test_mii_reg(struct net_device *dev, int reg, int mask, bool pol, long msec)
3446*4882a593Smuzhiyun {
3447*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3448*4882a593Smuzhiyun int test;
3449*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun if (lp->timeout < 0) {
3452*4882a593Smuzhiyun lp->timeout = msec/100;
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun reg = mii_rd((u_char)reg, lp->phy[lp->active].addr, DE4X5_MII) & mask;
3456*4882a593Smuzhiyun test = (reg ^ (pol ? ~0 : 0)) & mask;
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun if (test && --lp->timeout) {
3459*4882a593Smuzhiyun reg = 100 | TIMER_CB;
3460*4882a593Smuzhiyun } else {
3461*4882a593Smuzhiyun lp->timeout = -1;
3462*4882a593Smuzhiyun }
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun return reg;
3465*4882a593Smuzhiyun }
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun static int
is_spd_100(struct net_device * dev)3468*4882a593Smuzhiyun is_spd_100(struct net_device *dev)
3469*4882a593Smuzhiyun {
3470*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3471*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3472*4882a593Smuzhiyun int spd;
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun if (lp->useMII) {
3475*4882a593Smuzhiyun spd = mii_rd(lp->phy[lp->active].spd.reg, lp->phy[lp->active].addr, DE4X5_MII);
3476*4882a593Smuzhiyun spd = ~(spd ^ lp->phy[lp->active].spd.value);
3477*4882a593Smuzhiyun spd &= lp->phy[lp->active].spd.mask;
3478*4882a593Smuzhiyun } else if (!lp->useSROM) { /* de500-xa */
3479*4882a593Smuzhiyun spd = ((~gep_rd(dev)) & GEP_SLNK);
3480*4882a593Smuzhiyun } else {
3481*4882a593Smuzhiyun if ((lp->ibn == 2) || !lp->asBitValid)
3482*4882a593Smuzhiyun return (lp->chipset == DC21143) ? (~inl(DE4X5_SISR)&SISR_LS100) : 0;
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun spd = (lp->asBitValid & (lp->asPolarity ^ (gep_rd(dev) & lp->asBit))) |
3485*4882a593Smuzhiyun (lp->linkOK & ~lp->asBitValid);
3486*4882a593Smuzhiyun }
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun return spd;
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun static int
is_100_up(struct net_device * dev)3492*4882a593Smuzhiyun is_100_up(struct net_device *dev)
3493*4882a593Smuzhiyun {
3494*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3495*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun if (lp->useMII) {
3498*4882a593Smuzhiyun /* Double read for sticky bits & temporary drops */
3499*4882a593Smuzhiyun mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII);
3500*4882a593Smuzhiyun return mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII) & MII_SR_LKS;
3501*4882a593Smuzhiyun } else if (!lp->useSROM) { /* de500-xa */
3502*4882a593Smuzhiyun return (~gep_rd(dev)) & GEP_SLNK;
3503*4882a593Smuzhiyun } else {
3504*4882a593Smuzhiyun if ((lp->ibn == 2) || !lp->asBitValid)
3505*4882a593Smuzhiyun return (lp->chipset == DC21143) ? (~inl(DE4X5_SISR)&SISR_LS100) : 0;
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun return (lp->asBitValid&(lp->asPolarity^(gep_rd(dev)&lp->asBit))) |
3508*4882a593Smuzhiyun (lp->linkOK & ~lp->asBitValid);
3509*4882a593Smuzhiyun }
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun static int
is_10_up(struct net_device * dev)3513*4882a593Smuzhiyun is_10_up(struct net_device *dev)
3514*4882a593Smuzhiyun {
3515*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3516*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3517*4882a593Smuzhiyun
3518*4882a593Smuzhiyun if (lp->useMII) {
3519*4882a593Smuzhiyun /* Double read for sticky bits & temporary drops */
3520*4882a593Smuzhiyun mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII);
3521*4882a593Smuzhiyun return mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII) & MII_SR_LKS;
3522*4882a593Smuzhiyun } else if (!lp->useSROM) { /* de500-xa */
3523*4882a593Smuzhiyun return (~gep_rd(dev)) & GEP_LNP;
3524*4882a593Smuzhiyun } else {
3525*4882a593Smuzhiyun if ((lp->ibn == 2) || !lp->asBitValid)
3526*4882a593Smuzhiyun return ((lp->chipset & ~0x00ff) == DC2114x) ?
3527*4882a593Smuzhiyun (~inl(DE4X5_SISR)&SISR_LS10):
3528*4882a593Smuzhiyun 0;
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun return (lp->asBitValid&(lp->asPolarity^(gep_rd(dev)&lp->asBit))) |
3531*4882a593Smuzhiyun (lp->linkOK & ~lp->asBitValid);
3532*4882a593Smuzhiyun }
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun static int
is_anc_capable(struct net_device * dev)3536*4882a593Smuzhiyun is_anc_capable(struct net_device *dev)
3537*4882a593Smuzhiyun {
3538*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3539*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3540*4882a593Smuzhiyun
3541*4882a593Smuzhiyun if (lp->phy[lp->active].id && (!lp->useSROM || lp->useMII)) {
3542*4882a593Smuzhiyun return mii_rd(MII_SR, lp->phy[lp->active].addr, DE4X5_MII);
3543*4882a593Smuzhiyun } else if ((lp->chipset & ~0x00ff) == DC2114x) {
3544*4882a593Smuzhiyun return (inl(DE4X5_SISR) & SISR_LPN) >> 12;
3545*4882a593Smuzhiyun } else {
3546*4882a593Smuzhiyun return 0;
3547*4882a593Smuzhiyun }
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun /*
3551*4882a593Smuzhiyun ** Send a packet onto the media and watch for send errors that indicate the
3552*4882a593Smuzhiyun ** media is bad or unconnected.
3553*4882a593Smuzhiyun */
3554*4882a593Smuzhiyun static int
ping_media(struct net_device * dev,int msec)3555*4882a593Smuzhiyun ping_media(struct net_device *dev, int msec)
3556*4882a593Smuzhiyun {
3557*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3558*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3559*4882a593Smuzhiyun int sisr;
3560*4882a593Smuzhiyun
3561*4882a593Smuzhiyun if (lp->timeout < 0) {
3562*4882a593Smuzhiyun lp->timeout = msec/100;
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun lp->tmp = lp->tx_new; /* Remember the ring position */
3565*4882a593Smuzhiyun load_packet(dev, lp->frame, TD_LS | TD_FS | sizeof(lp->frame), (struct sk_buff *)1);
3566*4882a593Smuzhiyun lp->tx_new = (lp->tx_new + 1) % lp->txRingSize;
3567*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD);
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun sisr = inl(DE4X5_SISR);
3571*4882a593Smuzhiyun
3572*4882a593Smuzhiyun if ((!(sisr & SISR_NCR)) &&
3573*4882a593Smuzhiyun ((s32)le32_to_cpu(lp->tx_ring[lp->tmp].status) < 0) &&
3574*4882a593Smuzhiyun (--lp->timeout)) {
3575*4882a593Smuzhiyun sisr = 100 | TIMER_CB;
3576*4882a593Smuzhiyun } else {
3577*4882a593Smuzhiyun if ((!(sisr & SISR_NCR)) &&
3578*4882a593Smuzhiyun !(le32_to_cpu(lp->tx_ring[lp->tmp].status) & (T_OWN | TD_ES)) &&
3579*4882a593Smuzhiyun lp->timeout) {
3580*4882a593Smuzhiyun sisr = 0;
3581*4882a593Smuzhiyun } else {
3582*4882a593Smuzhiyun sisr = 1;
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun lp->timeout = -1;
3585*4882a593Smuzhiyun }
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun return sisr;
3588*4882a593Smuzhiyun }
3589*4882a593Smuzhiyun
3590*4882a593Smuzhiyun /*
3591*4882a593Smuzhiyun ** This function does 2 things: on Intels it kmalloc's another buffer to
3592*4882a593Smuzhiyun ** replace the one about to be passed up. On Alpha's it kmallocs a buffer
3593*4882a593Smuzhiyun ** into which the packet is copied.
3594*4882a593Smuzhiyun */
3595*4882a593Smuzhiyun static struct sk_buff *
de4x5_alloc_rx_buff(struct net_device * dev,int index,int len)3596*4882a593Smuzhiyun de4x5_alloc_rx_buff(struct net_device *dev, int index, int len)
3597*4882a593Smuzhiyun {
3598*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3599*4882a593Smuzhiyun struct sk_buff *p;
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun #if !defined(__alpha__) && !defined(__powerpc__) && !defined(CONFIG_SPARC) && !defined(DE4X5_DO_MEMCPY)
3602*4882a593Smuzhiyun struct sk_buff *ret;
3603*4882a593Smuzhiyun u_long i=0, tmp;
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun p = netdev_alloc_skb(dev, IEEE802_3_SZ + DE4X5_ALIGN + 2);
3606*4882a593Smuzhiyun if (!p) return NULL;
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun tmp = virt_to_bus(p->data);
3609*4882a593Smuzhiyun i = ((tmp + DE4X5_ALIGN) & ~DE4X5_ALIGN) - tmp;
3610*4882a593Smuzhiyun skb_reserve(p, i);
3611*4882a593Smuzhiyun lp->rx_ring[index].buf = cpu_to_le32(tmp + i);
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun ret = lp->rx_skb[index];
3614*4882a593Smuzhiyun lp->rx_skb[index] = p;
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun if ((u_long) ret > 1) {
3617*4882a593Smuzhiyun skb_put(ret, len);
3618*4882a593Smuzhiyun }
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun return ret;
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun #else
3623*4882a593Smuzhiyun if (lp->state != OPEN) return (struct sk_buff *)1; /* Fake out the open */
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun p = netdev_alloc_skb(dev, len + 2);
3626*4882a593Smuzhiyun if (!p) return NULL;
3627*4882a593Smuzhiyun
3628*4882a593Smuzhiyun skb_reserve(p, 2); /* Align */
3629*4882a593Smuzhiyun if (index < lp->rx_old) { /* Wrapped buffer */
3630*4882a593Smuzhiyun short tlen = (lp->rxRingSize - lp->rx_old) * RX_BUFF_SZ;
3631*4882a593Smuzhiyun skb_put_data(p, lp->rx_bufs + lp->rx_old * RX_BUFF_SZ, tlen);
3632*4882a593Smuzhiyun skb_put_data(p, lp->rx_bufs, len - tlen);
3633*4882a593Smuzhiyun } else { /* Linear buffer */
3634*4882a593Smuzhiyun skb_put_data(p, lp->rx_bufs + lp->rx_old * RX_BUFF_SZ, len);
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun return p;
3638*4882a593Smuzhiyun #endif
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun static void
de4x5_free_rx_buffs(struct net_device * dev)3642*4882a593Smuzhiyun de4x5_free_rx_buffs(struct net_device *dev)
3643*4882a593Smuzhiyun {
3644*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3645*4882a593Smuzhiyun int i;
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun for (i=0; i<lp->rxRingSize; i++) {
3648*4882a593Smuzhiyun if ((u_long) lp->rx_skb[i] > 1) {
3649*4882a593Smuzhiyun dev_kfree_skb(lp->rx_skb[i]);
3650*4882a593Smuzhiyun }
3651*4882a593Smuzhiyun lp->rx_ring[i].status = 0;
3652*4882a593Smuzhiyun lp->rx_skb[i] = (struct sk_buff *)1; /* Dummy entry */
3653*4882a593Smuzhiyun }
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun static void
de4x5_free_tx_buffs(struct net_device * dev)3657*4882a593Smuzhiyun de4x5_free_tx_buffs(struct net_device *dev)
3658*4882a593Smuzhiyun {
3659*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3660*4882a593Smuzhiyun int i;
3661*4882a593Smuzhiyun
3662*4882a593Smuzhiyun for (i=0; i<lp->txRingSize; i++) {
3663*4882a593Smuzhiyun if (lp->tx_skb[i])
3664*4882a593Smuzhiyun de4x5_free_tx_buff(lp, i);
3665*4882a593Smuzhiyun lp->tx_ring[i].status = 0;
3666*4882a593Smuzhiyun }
3667*4882a593Smuzhiyun
3668*4882a593Smuzhiyun /* Unload the locally queued packets */
3669*4882a593Smuzhiyun __skb_queue_purge(&lp->cache.queue);
3670*4882a593Smuzhiyun }
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun /*
3673*4882a593Smuzhiyun ** When a user pulls a connection, the DECchip can end up in a
3674*4882a593Smuzhiyun ** 'running - waiting for end of transmission' state. This means that we
3675*4882a593Smuzhiyun ** have to perform a chip soft reset to ensure that we can synchronize
3676*4882a593Smuzhiyun ** the hardware and software and make any media probes using a loopback
3677*4882a593Smuzhiyun ** packet meaningful.
3678*4882a593Smuzhiyun */
3679*4882a593Smuzhiyun static void
de4x5_save_skbs(struct net_device * dev)3680*4882a593Smuzhiyun de4x5_save_skbs(struct net_device *dev)
3681*4882a593Smuzhiyun {
3682*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3683*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3684*4882a593Smuzhiyun s32 omr;
3685*4882a593Smuzhiyun
3686*4882a593Smuzhiyun if (!lp->cache.save_cnt) {
3687*4882a593Smuzhiyun STOP_DE4X5;
3688*4882a593Smuzhiyun de4x5_tx(dev); /* Flush any sent skb's */
3689*4882a593Smuzhiyun de4x5_free_tx_buffs(dev);
3690*4882a593Smuzhiyun de4x5_cache_state(dev, DE4X5_SAVE_STATE);
3691*4882a593Smuzhiyun de4x5_sw_reset(dev);
3692*4882a593Smuzhiyun de4x5_cache_state(dev, DE4X5_RESTORE_STATE);
3693*4882a593Smuzhiyun lp->cache.save_cnt++;
3694*4882a593Smuzhiyun START_DE4X5;
3695*4882a593Smuzhiyun }
3696*4882a593Smuzhiyun }
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun static void
de4x5_rst_desc_ring(struct net_device * dev)3699*4882a593Smuzhiyun de4x5_rst_desc_ring(struct net_device *dev)
3700*4882a593Smuzhiyun {
3701*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3702*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3703*4882a593Smuzhiyun int i;
3704*4882a593Smuzhiyun s32 omr;
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun if (lp->cache.save_cnt) {
3707*4882a593Smuzhiyun STOP_DE4X5;
3708*4882a593Smuzhiyun outl(lp->dma_rings, DE4X5_RRBA);
3709*4882a593Smuzhiyun outl(lp->dma_rings + NUM_RX_DESC * sizeof(struct de4x5_desc),
3710*4882a593Smuzhiyun DE4X5_TRBA);
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun lp->rx_new = lp->rx_old = 0;
3713*4882a593Smuzhiyun lp->tx_new = lp->tx_old = 0;
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun for (i = 0; i < lp->rxRingSize; i++) {
3716*4882a593Smuzhiyun lp->rx_ring[i].status = cpu_to_le32(R_OWN);
3717*4882a593Smuzhiyun }
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun for (i = 0; i < lp->txRingSize; i++) {
3720*4882a593Smuzhiyun lp->tx_ring[i].status = cpu_to_le32(0);
3721*4882a593Smuzhiyun }
3722*4882a593Smuzhiyun
3723*4882a593Smuzhiyun barrier();
3724*4882a593Smuzhiyun lp->cache.save_cnt--;
3725*4882a593Smuzhiyun START_DE4X5;
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun }
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun static void
de4x5_cache_state(struct net_device * dev,int flag)3730*4882a593Smuzhiyun de4x5_cache_state(struct net_device *dev, int flag)
3731*4882a593Smuzhiyun {
3732*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3733*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun switch(flag) {
3736*4882a593Smuzhiyun case DE4X5_SAVE_STATE:
3737*4882a593Smuzhiyun lp->cache.csr0 = inl(DE4X5_BMR);
3738*4882a593Smuzhiyun lp->cache.csr6 = (inl(DE4X5_OMR) & ~(OMR_ST | OMR_SR));
3739*4882a593Smuzhiyun lp->cache.csr7 = inl(DE4X5_IMR);
3740*4882a593Smuzhiyun break;
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun case DE4X5_RESTORE_STATE:
3743*4882a593Smuzhiyun outl(lp->cache.csr0, DE4X5_BMR);
3744*4882a593Smuzhiyun outl(lp->cache.csr6, DE4X5_OMR);
3745*4882a593Smuzhiyun outl(lp->cache.csr7, DE4X5_IMR);
3746*4882a593Smuzhiyun if (lp->chipset == DC21140) {
3747*4882a593Smuzhiyun gep_wr(lp->cache.gepc, dev);
3748*4882a593Smuzhiyun gep_wr(lp->cache.gep, dev);
3749*4882a593Smuzhiyun } else {
3750*4882a593Smuzhiyun reset_init_sia(dev, lp->cache.csr13, lp->cache.csr14,
3751*4882a593Smuzhiyun lp->cache.csr15);
3752*4882a593Smuzhiyun }
3753*4882a593Smuzhiyun break;
3754*4882a593Smuzhiyun }
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun static void
de4x5_put_cache(struct net_device * dev,struct sk_buff * skb)3758*4882a593Smuzhiyun de4x5_put_cache(struct net_device *dev, struct sk_buff *skb)
3759*4882a593Smuzhiyun {
3760*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun __skb_queue_tail(&lp->cache.queue, skb);
3763*4882a593Smuzhiyun }
3764*4882a593Smuzhiyun
3765*4882a593Smuzhiyun static void
de4x5_putb_cache(struct net_device * dev,struct sk_buff * skb)3766*4882a593Smuzhiyun de4x5_putb_cache(struct net_device *dev, struct sk_buff *skb)
3767*4882a593Smuzhiyun {
3768*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3769*4882a593Smuzhiyun
3770*4882a593Smuzhiyun __skb_queue_head(&lp->cache.queue, skb);
3771*4882a593Smuzhiyun }
3772*4882a593Smuzhiyun
3773*4882a593Smuzhiyun static struct sk_buff *
de4x5_get_cache(struct net_device * dev)3774*4882a593Smuzhiyun de4x5_get_cache(struct net_device *dev)
3775*4882a593Smuzhiyun {
3776*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3777*4882a593Smuzhiyun
3778*4882a593Smuzhiyun return __skb_dequeue(&lp->cache.queue);
3779*4882a593Smuzhiyun }
3780*4882a593Smuzhiyun
3781*4882a593Smuzhiyun /*
3782*4882a593Smuzhiyun ** Check the Auto Negotiation State. Return OK when a link pass interrupt
3783*4882a593Smuzhiyun ** is received and the auto-negotiation status is NWAY OK.
3784*4882a593Smuzhiyun */
3785*4882a593Smuzhiyun static int
test_ans(struct net_device * dev,s32 irqs,s32 irq_mask,s32 msec)3786*4882a593Smuzhiyun test_ans(struct net_device *dev, s32 irqs, s32 irq_mask, s32 msec)
3787*4882a593Smuzhiyun {
3788*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3789*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3790*4882a593Smuzhiyun s32 sts, ans;
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun if (lp->timeout < 0) {
3793*4882a593Smuzhiyun lp->timeout = msec/100;
3794*4882a593Smuzhiyun outl(irq_mask, DE4X5_IMR);
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun /* clear all pending interrupts */
3797*4882a593Smuzhiyun sts = inl(DE4X5_STS);
3798*4882a593Smuzhiyun outl(sts, DE4X5_STS);
3799*4882a593Smuzhiyun }
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun ans = inl(DE4X5_SISR) & SISR_ANS;
3802*4882a593Smuzhiyun sts = inl(DE4X5_STS) & ~TIMER_CB;
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun if (!(sts & irqs) && (ans ^ ANS_NWOK) && --lp->timeout) {
3805*4882a593Smuzhiyun sts = 100 | TIMER_CB;
3806*4882a593Smuzhiyun } else {
3807*4882a593Smuzhiyun lp->timeout = -1;
3808*4882a593Smuzhiyun }
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun return sts;
3811*4882a593Smuzhiyun }
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun static void
de4x5_setup_intr(struct net_device * dev)3814*4882a593Smuzhiyun de4x5_setup_intr(struct net_device *dev)
3815*4882a593Smuzhiyun {
3816*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3817*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3818*4882a593Smuzhiyun s32 imr, sts;
3819*4882a593Smuzhiyun
3820*4882a593Smuzhiyun if (inl(DE4X5_OMR) & OMR_SR) { /* Only unmask if TX/RX is enabled */
3821*4882a593Smuzhiyun imr = 0;
3822*4882a593Smuzhiyun UNMASK_IRQs;
3823*4882a593Smuzhiyun sts = inl(DE4X5_STS); /* Reset any pending (stale) interrupts */
3824*4882a593Smuzhiyun outl(sts, DE4X5_STS);
3825*4882a593Smuzhiyun ENABLE_IRQs;
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun }
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun /*
3830*4882a593Smuzhiyun **
3831*4882a593Smuzhiyun */
3832*4882a593Smuzhiyun static void
reset_init_sia(struct net_device * dev,s32 csr13,s32 csr14,s32 csr15)3833*4882a593Smuzhiyun reset_init_sia(struct net_device *dev, s32 csr13, s32 csr14, s32 csr15)
3834*4882a593Smuzhiyun {
3835*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3836*4882a593Smuzhiyun u_long iobase = dev->base_addr;
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun RESET_SIA;
3839*4882a593Smuzhiyun if (lp->useSROM) {
3840*4882a593Smuzhiyun if (lp->ibn == 3) {
3841*4882a593Smuzhiyun srom_exec(dev, lp->phy[lp->active].rst);
3842*4882a593Smuzhiyun srom_exec(dev, lp->phy[lp->active].gep);
3843*4882a593Smuzhiyun outl(1, DE4X5_SICR);
3844*4882a593Smuzhiyun return;
3845*4882a593Smuzhiyun } else {
3846*4882a593Smuzhiyun csr15 = lp->cache.csr15;
3847*4882a593Smuzhiyun csr14 = lp->cache.csr14;
3848*4882a593Smuzhiyun csr13 = lp->cache.csr13;
3849*4882a593Smuzhiyun outl(csr15 | lp->cache.gepc, DE4X5_SIGR);
3850*4882a593Smuzhiyun outl(csr15 | lp->cache.gep, DE4X5_SIGR);
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun } else {
3853*4882a593Smuzhiyun outl(csr15, DE4X5_SIGR);
3854*4882a593Smuzhiyun }
3855*4882a593Smuzhiyun outl(csr14, DE4X5_STRR);
3856*4882a593Smuzhiyun outl(csr13, DE4X5_SICR);
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun mdelay(10);
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun /*
3862*4882a593Smuzhiyun ** Create a loopback ethernet packet
3863*4882a593Smuzhiyun */
3864*4882a593Smuzhiyun static void
create_packet(struct net_device * dev,char * frame,int len)3865*4882a593Smuzhiyun create_packet(struct net_device *dev, char *frame, int len)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun int i;
3868*4882a593Smuzhiyun char *buf = frame;
3869*4882a593Smuzhiyun
3870*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) { /* Use this source address */
3871*4882a593Smuzhiyun *buf++ = dev->dev_addr[i];
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) { /* Use this destination address */
3874*4882a593Smuzhiyun *buf++ = dev->dev_addr[i];
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun
3877*4882a593Smuzhiyun *buf++ = 0; /* Packet length (2 bytes) */
3878*4882a593Smuzhiyun *buf++ = 1;
3879*4882a593Smuzhiyun }
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun /*
3882*4882a593Smuzhiyun ** Look for a particular board name in the EISA configuration space
3883*4882a593Smuzhiyun */
3884*4882a593Smuzhiyun static int
EISA_signature(char * name,struct device * device)3885*4882a593Smuzhiyun EISA_signature(char *name, struct device *device)
3886*4882a593Smuzhiyun {
3887*4882a593Smuzhiyun int i, status = 0, siglen = ARRAY_SIZE(de4x5_signatures);
3888*4882a593Smuzhiyun struct eisa_device *edev;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun *name = '\0';
3891*4882a593Smuzhiyun edev = to_eisa_device (device);
3892*4882a593Smuzhiyun i = edev->id.driver_data;
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun if (i >= 0 && i < siglen) {
3895*4882a593Smuzhiyun strcpy (name, de4x5_signatures[i]);
3896*4882a593Smuzhiyun status = 1;
3897*4882a593Smuzhiyun }
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun return status; /* return the device name string */
3900*4882a593Smuzhiyun }
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun /*
3903*4882a593Smuzhiyun ** Look for a particular board name in the PCI configuration space
3904*4882a593Smuzhiyun */
3905*4882a593Smuzhiyun static void
PCI_signature(char * name,struct de4x5_private * lp)3906*4882a593Smuzhiyun PCI_signature(char *name, struct de4x5_private *lp)
3907*4882a593Smuzhiyun {
3908*4882a593Smuzhiyun int i, siglen = ARRAY_SIZE(de4x5_signatures);
3909*4882a593Smuzhiyun
3910*4882a593Smuzhiyun if (lp->chipset == DC21040) {
3911*4882a593Smuzhiyun strcpy(name, "DE434/5");
3912*4882a593Smuzhiyun return;
3913*4882a593Smuzhiyun } else { /* Search for a DEC name in the SROM */
3914*4882a593Smuzhiyun int tmp = *((char *)&lp->srom + 19) * 3;
3915*4882a593Smuzhiyun strncpy(name, (char *)&lp->srom + 26 + tmp, 8);
3916*4882a593Smuzhiyun }
3917*4882a593Smuzhiyun name[8] = '\0';
3918*4882a593Smuzhiyun for (i=0; i<siglen; i++) {
3919*4882a593Smuzhiyun if (strstr(name,de4x5_signatures[i])!=NULL) break;
3920*4882a593Smuzhiyun }
3921*4882a593Smuzhiyun if (i == siglen) {
3922*4882a593Smuzhiyun if (dec_only) {
3923*4882a593Smuzhiyun *name = '\0';
3924*4882a593Smuzhiyun } else { /* Use chip name to avoid confusion */
3925*4882a593Smuzhiyun strcpy(name, (((lp->chipset == DC21040) ? "DC21040" :
3926*4882a593Smuzhiyun ((lp->chipset == DC21041) ? "DC21041" :
3927*4882a593Smuzhiyun ((lp->chipset == DC21140) ? "DC21140" :
3928*4882a593Smuzhiyun ((lp->chipset == DC21142) ? "DC21142" :
3929*4882a593Smuzhiyun ((lp->chipset == DC21143) ? "DC21143" : "UNKNOWN"
3930*4882a593Smuzhiyun )))))));
3931*4882a593Smuzhiyun }
3932*4882a593Smuzhiyun if (lp->chipset != DC21041) {
3933*4882a593Smuzhiyun lp->useSROM = true; /* card is not recognisably DEC */
3934*4882a593Smuzhiyun }
3935*4882a593Smuzhiyun } else if ((lp->chipset & ~0x00ff) == DC2114x) {
3936*4882a593Smuzhiyun lp->useSROM = true;
3937*4882a593Smuzhiyun }
3938*4882a593Smuzhiyun }
3939*4882a593Smuzhiyun
3940*4882a593Smuzhiyun /*
3941*4882a593Smuzhiyun ** Set up the Ethernet PROM counter to the start of the Ethernet address on
3942*4882a593Smuzhiyun ** the DC21040, else read the SROM for the other chips.
3943*4882a593Smuzhiyun ** The SROM may not be present in a multi-MAC card, so first read the
3944*4882a593Smuzhiyun ** MAC address and check for a bad address. If there is a bad one then exit
3945*4882a593Smuzhiyun ** immediately with the prior srom contents intact (the h/w address will
3946*4882a593Smuzhiyun ** be fixed up later).
3947*4882a593Smuzhiyun */
3948*4882a593Smuzhiyun static void
DevicePresent(struct net_device * dev,u_long aprom_addr)3949*4882a593Smuzhiyun DevicePresent(struct net_device *dev, u_long aprom_addr)
3950*4882a593Smuzhiyun {
3951*4882a593Smuzhiyun int i, j=0;
3952*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun if (lp->chipset == DC21040) {
3955*4882a593Smuzhiyun if (lp->bus == EISA) {
3956*4882a593Smuzhiyun enet_addr_rst(aprom_addr); /* Reset Ethernet Address ROM Pointer */
3957*4882a593Smuzhiyun } else {
3958*4882a593Smuzhiyun outl(0, aprom_addr); /* Reset Ethernet Address ROM Pointer */
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun } else { /* Read new srom */
3961*4882a593Smuzhiyun u_short tmp;
3962*4882a593Smuzhiyun __le16 *p = (__le16 *)((char *)&lp->srom + SROM_HWADD);
3963*4882a593Smuzhiyun for (i=0; i<(ETH_ALEN>>1); i++) {
3964*4882a593Smuzhiyun tmp = srom_rd(aprom_addr, (SROM_HWADD>>1) + i);
3965*4882a593Smuzhiyun j += tmp; /* for check for 0:0:0:0:0:0 or ff:ff:ff:ff:ff:ff */
3966*4882a593Smuzhiyun *p = cpu_to_le16(tmp);
3967*4882a593Smuzhiyun }
3968*4882a593Smuzhiyun if (j == 0 || j == 3 * 0xffff) {
3969*4882a593Smuzhiyun /* could get 0 only from all-0 and 3 * 0xffff only from all-1 */
3970*4882a593Smuzhiyun return;
3971*4882a593Smuzhiyun }
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun p = (__le16 *)&lp->srom;
3974*4882a593Smuzhiyun for (i=0; i<(sizeof(struct de4x5_srom)>>1); i++) {
3975*4882a593Smuzhiyun tmp = srom_rd(aprom_addr, i);
3976*4882a593Smuzhiyun *p++ = cpu_to_le16(tmp);
3977*4882a593Smuzhiyun }
3978*4882a593Smuzhiyun de4x5_dbg_srom(&lp->srom);
3979*4882a593Smuzhiyun }
3980*4882a593Smuzhiyun }
3981*4882a593Smuzhiyun
3982*4882a593Smuzhiyun /*
3983*4882a593Smuzhiyun ** Since the write on the Enet PROM register doesn't seem to reset the PROM
3984*4882a593Smuzhiyun ** pointer correctly (at least on my DE425 EISA card), this routine should do
3985*4882a593Smuzhiyun ** it...from depca.c.
3986*4882a593Smuzhiyun */
3987*4882a593Smuzhiyun static void
enet_addr_rst(u_long aprom_addr)3988*4882a593Smuzhiyun enet_addr_rst(u_long aprom_addr)
3989*4882a593Smuzhiyun {
3990*4882a593Smuzhiyun union {
3991*4882a593Smuzhiyun struct {
3992*4882a593Smuzhiyun u32 a;
3993*4882a593Smuzhiyun u32 b;
3994*4882a593Smuzhiyun } llsig;
3995*4882a593Smuzhiyun char Sig[sizeof(u32) << 1];
3996*4882a593Smuzhiyun } dev;
3997*4882a593Smuzhiyun short sigLength=0;
3998*4882a593Smuzhiyun s8 data;
3999*4882a593Smuzhiyun int i, j;
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun dev.llsig.a = ETH_PROM_SIG;
4002*4882a593Smuzhiyun dev.llsig.b = ETH_PROM_SIG;
4003*4882a593Smuzhiyun sigLength = sizeof(u32) << 1;
4004*4882a593Smuzhiyun
4005*4882a593Smuzhiyun for (i=0,j=0;j<sigLength && i<PROBE_LENGTH+sigLength-1;i++) {
4006*4882a593Smuzhiyun data = inb(aprom_addr);
4007*4882a593Smuzhiyun if (dev.Sig[j] == data) { /* track signature */
4008*4882a593Smuzhiyun j++;
4009*4882a593Smuzhiyun } else { /* lost signature; begin search again */
4010*4882a593Smuzhiyun if (data == dev.Sig[0]) { /* rare case.... */
4011*4882a593Smuzhiyun j=1;
4012*4882a593Smuzhiyun } else {
4013*4882a593Smuzhiyun j=0;
4014*4882a593Smuzhiyun }
4015*4882a593Smuzhiyun }
4016*4882a593Smuzhiyun }
4017*4882a593Smuzhiyun }
4018*4882a593Smuzhiyun
4019*4882a593Smuzhiyun /*
4020*4882a593Smuzhiyun ** For the bad status case and no SROM, then add one to the previous
4021*4882a593Smuzhiyun ** address. However, need to add one backwards in case we have 0xff
4022*4882a593Smuzhiyun ** as one or more of the bytes. Only the last 3 bytes should be checked
4023*4882a593Smuzhiyun ** as the first three are invariant - assigned to an organisation.
4024*4882a593Smuzhiyun */
4025*4882a593Smuzhiyun static int
get_hw_addr(struct net_device * dev)4026*4882a593Smuzhiyun get_hw_addr(struct net_device *dev)
4027*4882a593Smuzhiyun {
4028*4882a593Smuzhiyun u_long iobase = dev->base_addr;
4029*4882a593Smuzhiyun int broken, i, k, tmp, status = 0;
4030*4882a593Smuzhiyun u_short j,chksum;
4031*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun broken = de4x5_bad_srom(lp);
4034*4882a593Smuzhiyun
4035*4882a593Smuzhiyun for (i=0,k=0,j=0;j<3;j++) {
4036*4882a593Smuzhiyun k <<= 1;
4037*4882a593Smuzhiyun if (k > 0xffff) k-=0xffff;
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun if (lp->bus == PCI) {
4040*4882a593Smuzhiyun if (lp->chipset == DC21040) {
4041*4882a593Smuzhiyun while ((tmp = inl(DE4X5_APROM)) < 0);
4042*4882a593Smuzhiyun k += (u_char) tmp;
4043*4882a593Smuzhiyun dev->dev_addr[i++] = (u_char) tmp;
4044*4882a593Smuzhiyun while ((tmp = inl(DE4X5_APROM)) < 0);
4045*4882a593Smuzhiyun k += (u_short) (tmp << 8);
4046*4882a593Smuzhiyun dev->dev_addr[i++] = (u_char) tmp;
4047*4882a593Smuzhiyun } else if (!broken) {
4048*4882a593Smuzhiyun dev->dev_addr[i] = (u_char) lp->srom.ieee_addr[i]; i++;
4049*4882a593Smuzhiyun dev->dev_addr[i] = (u_char) lp->srom.ieee_addr[i]; i++;
4050*4882a593Smuzhiyun } else if ((broken == SMC) || (broken == ACCTON)) {
4051*4882a593Smuzhiyun dev->dev_addr[i] = *((u_char *)&lp->srom + i); i++;
4052*4882a593Smuzhiyun dev->dev_addr[i] = *((u_char *)&lp->srom + i); i++;
4053*4882a593Smuzhiyun }
4054*4882a593Smuzhiyun } else {
4055*4882a593Smuzhiyun k += (u_char) (tmp = inb(EISA_APROM));
4056*4882a593Smuzhiyun dev->dev_addr[i++] = (u_char) tmp;
4057*4882a593Smuzhiyun k += (u_short) ((tmp = inb(EISA_APROM)) << 8);
4058*4882a593Smuzhiyun dev->dev_addr[i++] = (u_char) tmp;
4059*4882a593Smuzhiyun }
4060*4882a593Smuzhiyun
4061*4882a593Smuzhiyun if (k > 0xffff) k-=0xffff;
4062*4882a593Smuzhiyun }
4063*4882a593Smuzhiyun if (k == 0xffff) k=0;
4064*4882a593Smuzhiyun
4065*4882a593Smuzhiyun if (lp->bus == PCI) {
4066*4882a593Smuzhiyun if (lp->chipset == DC21040) {
4067*4882a593Smuzhiyun while ((tmp = inl(DE4X5_APROM)) < 0);
4068*4882a593Smuzhiyun chksum = (u_char) tmp;
4069*4882a593Smuzhiyun while ((tmp = inl(DE4X5_APROM)) < 0);
4070*4882a593Smuzhiyun chksum |= (u_short) (tmp << 8);
4071*4882a593Smuzhiyun if ((k != chksum) && (dec_only)) status = -1;
4072*4882a593Smuzhiyun }
4073*4882a593Smuzhiyun } else {
4074*4882a593Smuzhiyun chksum = (u_char) inb(EISA_APROM);
4075*4882a593Smuzhiyun chksum |= (u_short) (inb(EISA_APROM) << 8);
4076*4882a593Smuzhiyun if ((k != chksum) && (dec_only)) status = -1;
4077*4882a593Smuzhiyun }
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun /* If possible, try to fix a broken card - SMC only so far */
4080*4882a593Smuzhiyun srom_repair(dev, broken);
4081*4882a593Smuzhiyun
4082*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
4083*4882a593Smuzhiyun /*
4084*4882a593Smuzhiyun ** If the address starts with 00 a0, we have to bit-reverse
4085*4882a593Smuzhiyun ** each byte of the address.
4086*4882a593Smuzhiyun */
4087*4882a593Smuzhiyun if ( machine_is(powermac) &&
4088*4882a593Smuzhiyun (dev->dev_addr[0] == 0) &&
4089*4882a593Smuzhiyun (dev->dev_addr[1] == 0xa0) )
4090*4882a593Smuzhiyun {
4091*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; ++i)
4092*4882a593Smuzhiyun {
4093*4882a593Smuzhiyun int x = dev->dev_addr[i];
4094*4882a593Smuzhiyun x = ((x & 0xf) << 4) + ((x & 0xf0) >> 4);
4095*4882a593Smuzhiyun x = ((x & 0x33) << 2) + ((x & 0xcc) >> 2);
4096*4882a593Smuzhiyun dev->dev_addr[i] = ((x & 0x55) << 1) + ((x & 0xaa) >> 1);
4097*4882a593Smuzhiyun }
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
4100*4882a593Smuzhiyun
4101*4882a593Smuzhiyun /* Test for a bad enet address */
4102*4882a593Smuzhiyun status = test_bad_enet(dev, status);
4103*4882a593Smuzhiyun
4104*4882a593Smuzhiyun return status;
4105*4882a593Smuzhiyun }
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun /*
4108*4882a593Smuzhiyun ** Test for enet addresses in the first 32 bytes.
4109*4882a593Smuzhiyun */
4110*4882a593Smuzhiyun static int
de4x5_bad_srom(struct de4x5_private * lp)4111*4882a593Smuzhiyun de4x5_bad_srom(struct de4x5_private *lp)
4112*4882a593Smuzhiyun {
4113*4882a593Smuzhiyun int i, status = 0;
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(enet_det); i++) {
4116*4882a593Smuzhiyun if (!memcmp(&lp->srom, &enet_det[i], 3) &&
4117*4882a593Smuzhiyun !memcmp((char *)&lp->srom+0x10, &enet_det[i], 3)) {
4118*4882a593Smuzhiyun if (i == 0) {
4119*4882a593Smuzhiyun status = SMC;
4120*4882a593Smuzhiyun } else if (i == 1) {
4121*4882a593Smuzhiyun status = ACCTON;
4122*4882a593Smuzhiyun }
4123*4882a593Smuzhiyun break;
4124*4882a593Smuzhiyun }
4125*4882a593Smuzhiyun }
4126*4882a593Smuzhiyun
4127*4882a593Smuzhiyun return status;
4128*4882a593Smuzhiyun }
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun static void
srom_repair(struct net_device * dev,int card)4131*4882a593Smuzhiyun srom_repair(struct net_device *dev, int card)
4132*4882a593Smuzhiyun {
4133*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4134*4882a593Smuzhiyun
4135*4882a593Smuzhiyun switch(card) {
4136*4882a593Smuzhiyun case SMC:
4137*4882a593Smuzhiyun memset((char *)&lp->srom, 0, sizeof(struct de4x5_srom));
4138*4882a593Smuzhiyun memcpy(lp->srom.ieee_addr, (char *)dev->dev_addr, ETH_ALEN);
4139*4882a593Smuzhiyun memcpy(lp->srom.info, (char *)&srom_repair_info[SMC-1], 100);
4140*4882a593Smuzhiyun lp->useSROM = true;
4141*4882a593Smuzhiyun break;
4142*4882a593Smuzhiyun }
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun /*
4146*4882a593Smuzhiyun ** Assume that the irq's do not follow the PCI spec - this is seems
4147*4882a593Smuzhiyun ** to be true so far (2 for 2).
4148*4882a593Smuzhiyun */
4149*4882a593Smuzhiyun static int
test_bad_enet(struct net_device * dev,int status)4150*4882a593Smuzhiyun test_bad_enet(struct net_device *dev, int status)
4151*4882a593Smuzhiyun {
4152*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4153*4882a593Smuzhiyun int i, tmp;
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun for (tmp=0,i=0; i<ETH_ALEN; i++) tmp += (u_char)dev->dev_addr[i];
4156*4882a593Smuzhiyun if ((tmp == 0) || (tmp == 0x5fa)) {
4157*4882a593Smuzhiyun if ((lp->chipset == last.chipset) &&
4158*4882a593Smuzhiyun (lp->bus_num == last.bus) && (lp->bus_num > 0)) {
4159*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) dev->dev_addr[i] = last.addr[i];
4160*4882a593Smuzhiyun for (i=ETH_ALEN-1; i>2; --i) {
4161*4882a593Smuzhiyun dev->dev_addr[i] += 1;
4162*4882a593Smuzhiyun if (dev->dev_addr[i] != 0) break;
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) last.addr[i] = dev->dev_addr[i];
4165*4882a593Smuzhiyun if (!an_exception(lp)) {
4166*4882a593Smuzhiyun dev->irq = last.irq;
4167*4882a593Smuzhiyun }
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun status = 0;
4170*4882a593Smuzhiyun }
4171*4882a593Smuzhiyun } else if (!status) {
4172*4882a593Smuzhiyun last.chipset = lp->chipset;
4173*4882a593Smuzhiyun last.bus = lp->bus_num;
4174*4882a593Smuzhiyun last.irq = dev->irq;
4175*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) last.addr[i] = dev->dev_addr[i];
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun return status;
4179*4882a593Smuzhiyun }
4180*4882a593Smuzhiyun
4181*4882a593Smuzhiyun /*
4182*4882a593Smuzhiyun ** List of board exceptions with correctly wired IRQs
4183*4882a593Smuzhiyun */
4184*4882a593Smuzhiyun static int
an_exception(struct de4x5_private * lp)4185*4882a593Smuzhiyun an_exception(struct de4x5_private *lp)
4186*4882a593Smuzhiyun {
4187*4882a593Smuzhiyun if ((*(u_short *)lp->srom.sub_vendor_id == 0x00c0) &&
4188*4882a593Smuzhiyun (*(u_short *)lp->srom.sub_system_id == 0x95e0)) {
4189*4882a593Smuzhiyun return -1;
4190*4882a593Smuzhiyun }
4191*4882a593Smuzhiyun
4192*4882a593Smuzhiyun return 0;
4193*4882a593Smuzhiyun }
4194*4882a593Smuzhiyun
4195*4882a593Smuzhiyun /*
4196*4882a593Smuzhiyun ** SROM Read
4197*4882a593Smuzhiyun */
4198*4882a593Smuzhiyun static short
srom_rd(u_long addr,u_char offset)4199*4882a593Smuzhiyun srom_rd(u_long addr, u_char offset)
4200*4882a593Smuzhiyun {
4201*4882a593Smuzhiyun sendto_srom(SROM_RD | SROM_SR, addr);
4202*4882a593Smuzhiyun
4203*4882a593Smuzhiyun srom_latch(SROM_RD | SROM_SR | DT_CS, addr);
4204*4882a593Smuzhiyun srom_command(SROM_RD | SROM_SR | DT_IN | DT_CS, addr);
4205*4882a593Smuzhiyun srom_address(SROM_RD | SROM_SR | DT_CS, addr, offset);
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun return srom_data(SROM_RD | SROM_SR | DT_CS, addr);
4208*4882a593Smuzhiyun }
4209*4882a593Smuzhiyun
4210*4882a593Smuzhiyun static void
srom_latch(u_int command,u_long addr)4211*4882a593Smuzhiyun srom_latch(u_int command, u_long addr)
4212*4882a593Smuzhiyun {
4213*4882a593Smuzhiyun sendto_srom(command, addr);
4214*4882a593Smuzhiyun sendto_srom(command | DT_CLK, addr);
4215*4882a593Smuzhiyun sendto_srom(command, addr);
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun static void
srom_command(u_int command,u_long addr)4219*4882a593Smuzhiyun srom_command(u_int command, u_long addr)
4220*4882a593Smuzhiyun {
4221*4882a593Smuzhiyun srom_latch(command, addr);
4222*4882a593Smuzhiyun srom_latch(command, addr);
4223*4882a593Smuzhiyun srom_latch((command & 0x0000ff00) | DT_CS, addr);
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun static void
srom_address(u_int command,u_long addr,u_char offset)4227*4882a593Smuzhiyun srom_address(u_int command, u_long addr, u_char offset)
4228*4882a593Smuzhiyun {
4229*4882a593Smuzhiyun int i, a;
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun a = offset << 2;
4232*4882a593Smuzhiyun for (i=0; i<6; i++, a <<= 1) {
4233*4882a593Smuzhiyun srom_latch(command | ((a & 0x80) ? DT_IN : 0), addr);
4234*4882a593Smuzhiyun }
4235*4882a593Smuzhiyun udelay(1);
4236*4882a593Smuzhiyun
4237*4882a593Smuzhiyun i = (getfrom_srom(addr) >> 3) & 0x01;
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun static short
srom_data(u_int command,u_long addr)4241*4882a593Smuzhiyun srom_data(u_int command, u_long addr)
4242*4882a593Smuzhiyun {
4243*4882a593Smuzhiyun int i;
4244*4882a593Smuzhiyun short word = 0;
4245*4882a593Smuzhiyun s32 tmp;
4246*4882a593Smuzhiyun
4247*4882a593Smuzhiyun for (i=0; i<16; i++) {
4248*4882a593Smuzhiyun sendto_srom(command | DT_CLK, addr);
4249*4882a593Smuzhiyun tmp = getfrom_srom(addr);
4250*4882a593Smuzhiyun sendto_srom(command, addr);
4251*4882a593Smuzhiyun
4252*4882a593Smuzhiyun word = (word << 1) | ((tmp >> 3) & 0x01);
4253*4882a593Smuzhiyun }
4254*4882a593Smuzhiyun
4255*4882a593Smuzhiyun sendto_srom(command & 0x0000ff00, addr);
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun return word;
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun /*
4261*4882a593Smuzhiyun static void
4262*4882a593Smuzhiyun srom_busy(u_int command, u_long addr)
4263*4882a593Smuzhiyun {
4264*4882a593Smuzhiyun sendto_srom((command & 0x0000ff00) | DT_CS, addr);
4265*4882a593Smuzhiyun
4266*4882a593Smuzhiyun while (!((getfrom_srom(addr) >> 3) & 0x01)) {
4267*4882a593Smuzhiyun mdelay(1);
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun sendto_srom(command & 0x0000ff00, addr);
4271*4882a593Smuzhiyun }
4272*4882a593Smuzhiyun */
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun static void
sendto_srom(u_int command,u_long addr)4275*4882a593Smuzhiyun sendto_srom(u_int command, u_long addr)
4276*4882a593Smuzhiyun {
4277*4882a593Smuzhiyun outl(command, addr);
4278*4882a593Smuzhiyun udelay(1);
4279*4882a593Smuzhiyun }
4280*4882a593Smuzhiyun
4281*4882a593Smuzhiyun static int
getfrom_srom(u_long addr)4282*4882a593Smuzhiyun getfrom_srom(u_long addr)
4283*4882a593Smuzhiyun {
4284*4882a593Smuzhiyun s32 tmp;
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun tmp = inl(addr);
4287*4882a593Smuzhiyun udelay(1);
4288*4882a593Smuzhiyun
4289*4882a593Smuzhiyun return tmp;
4290*4882a593Smuzhiyun }
4291*4882a593Smuzhiyun
4292*4882a593Smuzhiyun static int
srom_infoleaf_info(struct net_device * dev)4293*4882a593Smuzhiyun srom_infoleaf_info(struct net_device *dev)
4294*4882a593Smuzhiyun {
4295*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4296*4882a593Smuzhiyun int i, count;
4297*4882a593Smuzhiyun u_char *p;
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun /* Find the infoleaf decoder function that matches this chipset */
4300*4882a593Smuzhiyun for (i=0; i<INFOLEAF_SIZE; i++) {
4301*4882a593Smuzhiyun if (lp->chipset == infoleaf_array[i].chipset) break;
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun if (i == INFOLEAF_SIZE) {
4304*4882a593Smuzhiyun lp->useSROM = false;
4305*4882a593Smuzhiyun printk("%s: Cannot find correct chipset for SROM decoding!\n",
4306*4882a593Smuzhiyun dev->name);
4307*4882a593Smuzhiyun return -ENXIO;
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun
4310*4882a593Smuzhiyun lp->infoleaf_fn = infoleaf_array[i].fn;
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun /* Find the information offset that this function should use */
4313*4882a593Smuzhiyun count = *((u_char *)&lp->srom + 19);
4314*4882a593Smuzhiyun p = (u_char *)&lp->srom + 26;
4315*4882a593Smuzhiyun
4316*4882a593Smuzhiyun if (count > 1) {
4317*4882a593Smuzhiyun for (i=count; i; --i, p+=3) {
4318*4882a593Smuzhiyun if (lp->device == *p) break;
4319*4882a593Smuzhiyun }
4320*4882a593Smuzhiyun if (i == 0) {
4321*4882a593Smuzhiyun lp->useSROM = false;
4322*4882a593Smuzhiyun printk("%s: Cannot find correct PCI device [%d] for SROM decoding!\n",
4323*4882a593Smuzhiyun dev->name, lp->device);
4324*4882a593Smuzhiyun return -ENXIO;
4325*4882a593Smuzhiyun }
4326*4882a593Smuzhiyun }
4327*4882a593Smuzhiyun
4328*4882a593Smuzhiyun lp->infoleaf_offset = get_unaligned_le16(p + 1);
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun return 0;
4331*4882a593Smuzhiyun }
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun /*
4334*4882a593Smuzhiyun ** This routine loads any type 1 or 3 MII info into the mii device
4335*4882a593Smuzhiyun ** struct and executes any type 5 code to reset PHY devices for this
4336*4882a593Smuzhiyun ** controller.
4337*4882a593Smuzhiyun ** The info for the MII devices will be valid since the index used
4338*4882a593Smuzhiyun ** will follow the discovery process from MII address 1-31 then 0.
4339*4882a593Smuzhiyun */
4340*4882a593Smuzhiyun static void
srom_init(struct net_device * dev)4341*4882a593Smuzhiyun srom_init(struct net_device *dev)
4342*4882a593Smuzhiyun {
4343*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4344*4882a593Smuzhiyun u_char *p = (u_char *)&lp->srom + lp->infoleaf_offset;
4345*4882a593Smuzhiyun u_char count;
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun p+=2;
4348*4882a593Smuzhiyun if (lp->chipset == DC21140) {
4349*4882a593Smuzhiyun lp->cache.gepc = (*p++ | GEP_CTRL);
4350*4882a593Smuzhiyun gep_wr(lp->cache.gepc, dev);
4351*4882a593Smuzhiyun }
4352*4882a593Smuzhiyun
4353*4882a593Smuzhiyun /* Block count */
4354*4882a593Smuzhiyun count = *p++;
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun /* Jump the infoblocks to find types */
4357*4882a593Smuzhiyun for (;count; --count) {
4358*4882a593Smuzhiyun if (*p < 128) {
4359*4882a593Smuzhiyun p += COMPACT_LEN;
4360*4882a593Smuzhiyun } else if (*(p+1) == 5) {
4361*4882a593Smuzhiyun type5_infoblock(dev, 1, p);
4362*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4363*4882a593Smuzhiyun } else if (*(p+1) == 4) {
4364*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4365*4882a593Smuzhiyun } else if (*(p+1) == 3) {
4366*4882a593Smuzhiyun type3_infoblock(dev, 1, p);
4367*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4368*4882a593Smuzhiyun } else if (*(p+1) == 2) {
4369*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4370*4882a593Smuzhiyun } else if (*(p+1) == 1) {
4371*4882a593Smuzhiyun type1_infoblock(dev, 1, p);
4372*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4373*4882a593Smuzhiyun } else {
4374*4882a593Smuzhiyun p += ((*p & BLOCK_LEN) + 1);
4375*4882a593Smuzhiyun }
4376*4882a593Smuzhiyun }
4377*4882a593Smuzhiyun }
4378*4882a593Smuzhiyun
4379*4882a593Smuzhiyun /*
4380*4882a593Smuzhiyun ** A generic routine that writes GEP control, data and reset information
4381*4882a593Smuzhiyun ** to the GEP register (21140) or csr15 GEP portion (2114[23]).
4382*4882a593Smuzhiyun */
4383*4882a593Smuzhiyun static void
srom_exec(struct net_device * dev,u_char * p)4384*4882a593Smuzhiyun srom_exec(struct net_device *dev, u_char *p)
4385*4882a593Smuzhiyun {
4386*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4387*4882a593Smuzhiyun u_long iobase = dev->base_addr;
4388*4882a593Smuzhiyun u_char count = (p ? *p++ : 0);
4389*4882a593Smuzhiyun u_short *w = (u_short *)p;
4390*4882a593Smuzhiyun
4391*4882a593Smuzhiyun if (((lp->ibn != 1) && (lp->ibn != 3) && (lp->ibn != 5)) || !count) return;
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun if (lp->chipset != DC21140) RESET_SIA;
4394*4882a593Smuzhiyun
4395*4882a593Smuzhiyun while (count--) {
4396*4882a593Smuzhiyun gep_wr(((lp->chipset==DC21140) && (lp->ibn!=5) ?
4397*4882a593Smuzhiyun *p++ : get_unaligned_le16(w++)), dev);
4398*4882a593Smuzhiyun mdelay(2); /* 2ms per action */
4399*4882a593Smuzhiyun }
4400*4882a593Smuzhiyun
4401*4882a593Smuzhiyun if (lp->chipset != DC21140) {
4402*4882a593Smuzhiyun outl(lp->cache.csr14, DE4X5_STRR);
4403*4882a593Smuzhiyun outl(lp->cache.csr13, DE4X5_SICR);
4404*4882a593Smuzhiyun }
4405*4882a593Smuzhiyun }
4406*4882a593Smuzhiyun
4407*4882a593Smuzhiyun /*
4408*4882a593Smuzhiyun ** Basically this function is a NOP since it will never be called,
4409*4882a593Smuzhiyun ** unless I implement the DC21041 SROM functions. There's no need
4410*4882a593Smuzhiyun ** since the existing code will be satisfactory for all boards.
4411*4882a593Smuzhiyun */
4412*4882a593Smuzhiyun static int
dc21041_infoleaf(struct net_device * dev)4413*4882a593Smuzhiyun dc21041_infoleaf(struct net_device *dev)
4414*4882a593Smuzhiyun {
4415*4882a593Smuzhiyun return DE4X5_AUTOSENSE_MS;
4416*4882a593Smuzhiyun }
4417*4882a593Smuzhiyun
4418*4882a593Smuzhiyun static int
dc21140_infoleaf(struct net_device * dev)4419*4882a593Smuzhiyun dc21140_infoleaf(struct net_device *dev)
4420*4882a593Smuzhiyun {
4421*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4422*4882a593Smuzhiyun u_char count = 0;
4423*4882a593Smuzhiyun u_char *p = (u_char *)&lp->srom + lp->infoleaf_offset;
4424*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun /* Read the connection type */
4427*4882a593Smuzhiyun p+=2;
4428*4882a593Smuzhiyun
4429*4882a593Smuzhiyun /* GEP control */
4430*4882a593Smuzhiyun lp->cache.gepc = (*p++ | GEP_CTRL);
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun /* Block count */
4433*4882a593Smuzhiyun count = *p++;
4434*4882a593Smuzhiyun
4435*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4436*4882a593Smuzhiyun if (*p < 128) {
4437*4882a593Smuzhiyun next_tick = dc_infoblock[COMPACT](dev, count, p);
4438*4882a593Smuzhiyun } else {
4439*4882a593Smuzhiyun next_tick = dc_infoblock[*(p+1)](dev, count, p);
4440*4882a593Smuzhiyun }
4441*4882a593Smuzhiyun
4442*4882a593Smuzhiyun if (lp->tcount == count) {
4443*4882a593Smuzhiyun lp->media = NC;
4444*4882a593Smuzhiyun if (lp->media != lp->c_media) {
4445*4882a593Smuzhiyun de4x5_dbg_media(dev);
4446*4882a593Smuzhiyun lp->c_media = lp->media;
4447*4882a593Smuzhiyun }
4448*4882a593Smuzhiyun lp->media = INIT;
4449*4882a593Smuzhiyun lp->tcount = 0;
4450*4882a593Smuzhiyun lp->tx_enable = false;
4451*4882a593Smuzhiyun }
4452*4882a593Smuzhiyun
4453*4882a593Smuzhiyun return next_tick & ~TIMER_CB;
4454*4882a593Smuzhiyun }
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun static int
dc21142_infoleaf(struct net_device * dev)4457*4882a593Smuzhiyun dc21142_infoleaf(struct net_device *dev)
4458*4882a593Smuzhiyun {
4459*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4460*4882a593Smuzhiyun u_char count = 0;
4461*4882a593Smuzhiyun u_char *p = (u_char *)&lp->srom + lp->infoleaf_offset;
4462*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
4463*4882a593Smuzhiyun
4464*4882a593Smuzhiyun /* Read the connection type */
4465*4882a593Smuzhiyun p+=2;
4466*4882a593Smuzhiyun
4467*4882a593Smuzhiyun /* Block count */
4468*4882a593Smuzhiyun count = *p++;
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4471*4882a593Smuzhiyun if (*p < 128) {
4472*4882a593Smuzhiyun next_tick = dc_infoblock[COMPACT](dev, count, p);
4473*4882a593Smuzhiyun } else {
4474*4882a593Smuzhiyun next_tick = dc_infoblock[*(p+1)](dev, count, p);
4475*4882a593Smuzhiyun }
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun if (lp->tcount == count) {
4478*4882a593Smuzhiyun lp->media = NC;
4479*4882a593Smuzhiyun if (lp->media != lp->c_media) {
4480*4882a593Smuzhiyun de4x5_dbg_media(dev);
4481*4882a593Smuzhiyun lp->c_media = lp->media;
4482*4882a593Smuzhiyun }
4483*4882a593Smuzhiyun lp->media = INIT;
4484*4882a593Smuzhiyun lp->tcount = 0;
4485*4882a593Smuzhiyun lp->tx_enable = false;
4486*4882a593Smuzhiyun }
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun return next_tick & ~TIMER_CB;
4489*4882a593Smuzhiyun }
4490*4882a593Smuzhiyun
4491*4882a593Smuzhiyun static int
dc21143_infoleaf(struct net_device * dev)4492*4882a593Smuzhiyun dc21143_infoleaf(struct net_device *dev)
4493*4882a593Smuzhiyun {
4494*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4495*4882a593Smuzhiyun u_char count = 0;
4496*4882a593Smuzhiyun u_char *p = (u_char *)&lp->srom + lp->infoleaf_offset;
4497*4882a593Smuzhiyun int next_tick = DE4X5_AUTOSENSE_MS;
4498*4882a593Smuzhiyun
4499*4882a593Smuzhiyun /* Read the connection type */
4500*4882a593Smuzhiyun p+=2;
4501*4882a593Smuzhiyun
4502*4882a593Smuzhiyun /* Block count */
4503*4882a593Smuzhiyun count = *p++;
4504*4882a593Smuzhiyun
4505*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4506*4882a593Smuzhiyun if (*p < 128) {
4507*4882a593Smuzhiyun next_tick = dc_infoblock[COMPACT](dev, count, p);
4508*4882a593Smuzhiyun } else {
4509*4882a593Smuzhiyun next_tick = dc_infoblock[*(p+1)](dev, count, p);
4510*4882a593Smuzhiyun }
4511*4882a593Smuzhiyun if (lp->tcount == count) {
4512*4882a593Smuzhiyun lp->media = NC;
4513*4882a593Smuzhiyun if (lp->media != lp->c_media) {
4514*4882a593Smuzhiyun de4x5_dbg_media(dev);
4515*4882a593Smuzhiyun lp->c_media = lp->media;
4516*4882a593Smuzhiyun }
4517*4882a593Smuzhiyun lp->media = INIT;
4518*4882a593Smuzhiyun lp->tcount = 0;
4519*4882a593Smuzhiyun lp->tx_enable = false;
4520*4882a593Smuzhiyun }
4521*4882a593Smuzhiyun
4522*4882a593Smuzhiyun return next_tick & ~TIMER_CB;
4523*4882a593Smuzhiyun }
4524*4882a593Smuzhiyun
4525*4882a593Smuzhiyun /*
4526*4882a593Smuzhiyun ** The compact infoblock is only designed for DC21140[A] chips, so
4527*4882a593Smuzhiyun ** we'll reuse the dc21140m_autoconf function. Non MII media only.
4528*4882a593Smuzhiyun */
4529*4882a593Smuzhiyun static int
compact_infoblock(struct net_device * dev,u_char count,u_char * p)4530*4882a593Smuzhiyun compact_infoblock(struct net_device *dev, u_char count, u_char *p)
4531*4882a593Smuzhiyun {
4532*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4533*4882a593Smuzhiyun u_char flags, csr6;
4534*4882a593Smuzhiyun
4535*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4536*4882a593Smuzhiyun if (--count > lp->tcount) {
4537*4882a593Smuzhiyun if (*(p+COMPACT_LEN) < 128) {
4538*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+COMPACT_LEN);
4539*4882a593Smuzhiyun } else {
4540*4882a593Smuzhiyun return dc_infoblock[*(p+COMPACT_LEN+1)](dev, count, p+COMPACT_LEN);
4541*4882a593Smuzhiyun }
4542*4882a593Smuzhiyun }
4543*4882a593Smuzhiyun
4544*4882a593Smuzhiyun if ((lp->media == INIT) && (lp->timeout < 0)) {
4545*4882a593Smuzhiyun lp->ibn = COMPACT;
4546*4882a593Smuzhiyun lp->active = 0;
4547*4882a593Smuzhiyun gep_wr(lp->cache.gepc, dev);
4548*4882a593Smuzhiyun lp->infoblock_media = (*p++) & COMPACT_MC;
4549*4882a593Smuzhiyun lp->cache.gep = *p++;
4550*4882a593Smuzhiyun csr6 = *p++;
4551*4882a593Smuzhiyun flags = *p++;
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun lp->asBitValid = (flags & 0x80) ? 0 : -1;
4554*4882a593Smuzhiyun lp->defMedium = (flags & 0x40) ? -1 : 0;
4555*4882a593Smuzhiyun lp->asBit = 1 << ((csr6 >> 1) & 0x07);
4556*4882a593Smuzhiyun lp->asPolarity = ((csr6 & 0x80) ? -1 : 0) & lp->asBit;
4557*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_DEF | ((csr6 & 0x71) << 18);
4558*4882a593Smuzhiyun lp->useMII = false;
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4561*4882a593Smuzhiyun }
4562*4882a593Smuzhiyun
4563*4882a593Smuzhiyun return dc21140m_autoconf(dev);
4564*4882a593Smuzhiyun }
4565*4882a593Smuzhiyun
4566*4882a593Smuzhiyun /*
4567*4882a593Smuzhiyun ** This block describes non MII media for the DC21140[A] only.
4568*4882a593Smuzhiyun */
4569*4882a593Smuzhiyun static int
type0_infoblock(struct net_device * dev,u_char count,u_char * p)4570*4882a593Smuzhiyun type0_infoblock(struct net_device *dev, u_char count, u_char *p)
4571*4882a593Smuzhiyun {
4572*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4573*4882a593Smuzhiyun u_char flags, csr6, len = (*p & BLOCK_LEN)+1;
4574*4882a593Smuzhiyun
4575*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4576*4882a593Smuzhiyun if (--count > lp->tcount) {
4577*4882a593Smuzhiyun if (*(p+len) < 128) {
4578*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4579*4882a593Smuzhiyun } else {
4580*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4581*4882a593Smuzhiyun }
4582*4882a593Smuzhiyun }
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun if ((lp->media == INIT) && (lp->timeout < 0)) {
4585*4882a593Smuzhiyun lp->ibn = 0;
4586*4882a593Smuzhiyun lp->active = 0;
4587*4882a593Smuzhiyun gep_wr(lp->cache.gepc, dev);
4588*4882a593Smuzhiyun p+=2;
4589*4882a593Smuzhiyun lp->infoblock_media = (*p++) & BLOCK0_MC;
4590*4882a593Smuzhiyun lp->cache.gep = *p++;
4591*4882a593Smuzhiyun csr6 = *p++;
4592*4882a593Smuzhiyun flags = *p++;
4593*4882a593Smuzhiyun
4594*4882a593Smuzhiyun lp->asBitValid = (flags & 0x80) ? 0 : -1;
4595*4882a593Smuzhiyun lp->defMedium = (flags & 0x40) ? -1 : 0;
4596*4882a593Smuzhiyun lp->asBit = 1 << ((csr6 >> 1) & 0x07);
4597*4882a593Smuzhiyun lp->asPolarity = ((csr6 & 0x80) ? -1 : 0) & lp->asBit;
4598*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_DEF | ((csr6 & 0x71) << 18);
4599*4882a593Smuzhiyun lp->useMII = false;
4600*4882a593Smuzhiyun
4601*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4602*4882a593Smuzhiyun }
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun return dc21140m_autoconf(dev);
4605*4882a593Smuzhiyun }
4606*4882a593Smuzhiyun
4607*4882a593Smuzhiyun /* These functions are under construction! */
4608*4882a593Smuzhiyun
4609*4882a593Smuzhiyun static int
type1_infoblock(struct net_device * dev,u_char count,u_char * p)4610*4882a593Smuzhiyun type1_infoblock(struct net_device *dev, u_char count, u_char *p)
4611*4882a593Smuzhiyun {
4612*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4613*4882a593Smuzhiyun u_char len = (*p & BLOCK_LEN)+1;
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4616*4882a593Smuzhiyun if (--count > lp->tcount) {
4617*4882a593Smuzhiyun if (*(p+len) < 128) {
4618*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4619*4882a593Smuzhiyun } else {
4620*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4621*4882a593Smuzhiyun }
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun
4624*4882a593Smuzhiyun p += 2;
4625*4882a593Smuzhiyun if (lp->state == INITIALISED) {
4626*4882a593Smuzhiyun lp->ibn = 1;
4627*4882a593Smuzhiyun lp->active = *p++;
4628*4882a593Smuzhiyun lp->phy[lp->active].gep = (*p ? p : NULL); p += (*p + 1);
4629*4882a593Smuzhiyun lp->phy[lp->active].rst = (*p ? p : NULL); p += (*p + 1);
4630*4882a593Smuzhiyun lp->phy[lp->active].mc = get_unaligned_le16(p); p += 2;
4631*4882a593Smuzhiyun lp->phy[lp->active].ana = get_unaligned_le16(p); p += 2;
4632*4882a593Smuzhiyun lp->phy[lp->active].fdx = get_unaligned_le16(p); p += 2;
4633*4882a593Smuzhiyun lp->phy[lp->active].ttm = get_unaligned_le16(p);
4634*4882a593Smuzhiyun return 0;
4635*4882a593Smuzhiyun } else if ((lp->media == INIT) && (lp->timeout < 0)) {
4636*4882a593Smuzhiyun lp->ibn = 1;
4637*4882a593Smuzhiyun lp->active = *p;
4638*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_MII_100;
4639*4882a593Smuzhiyun lp->useMII = true;
4640*4882a593Smuzhiyun lp->infoblock_media = ANS;
4641*4882a593Smuzhiyun
4642*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4643*4882a593Smuzhiyun }
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun return dc21140m_autoconf(dev);
4646*4882a593Smuzhiyun }
4647*4882a593Smuzhiyun
4648*4882a593Smuzhiyun static int
type2_infoblock(struct net_device * dev,u_char count,u_char * p)4649*4882a593Smuzhiyun type2_infoblock(struct net_device *dev, u_char count, u_char *p)
4650*4882a593Smuzhiyun {
4651*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4652*4882a593Smuzhiyun u_char len = (*p & BLOCK_LEN)+1;
4653*4882a593Smuzhiyun
4654*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4655*4882a593Smuzhiyun if (--count > lp->tcount) {
4656*4882a593Smuzhiyun if (*(p+len) < 128) {
4657*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4658*4882a593Smuzhiyun } else {
4659*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4660*4882a593Smuzhiyun }
4661*4882a593Smuzhiyun }
4662*4882a593Smuzhiyun
4663*4882a593Smuzhiyun if ((lp->media == INIT) && (lp->timeout < 0)) {
4664*4882a593Smuzhiyun lp->ibn = 2;
4665*4882a593Smuzhiyun lp->active = 0;
4666*4882a593Smuzhiyun p += 2;
4667*4882a593Smuzhiyun lp->infoblock_media = (*p) & MEDIA_CODE;
4668*4882a593Smuzhiyun
4669*4882a593Smuzhiyun if ((*p++) & EXT_FIELD) {
4670*4882a593Smuzhiyun lp->cache.csr13 = get_unaligned_le16(p); p += 2;
4671*4882a593Smuzhiyun lp->cache.csr14 = get_unaligned_le16(p); p += 2;
4672*4882a593Smuzhiyun lp->cache.csr15 = get_unaligned_le16(p); p += 2;
4673*4882a593Smuzhiyun } else {
4674*4882a593Smuzhiyun lp->cache.csr13 = CSR13;
4675*4882a593Smuzhiyun lp->cache.csr14 = CSR14;
4676*4882a593Smuzhiyun lp->cache.csr15 = CSR15;
4677*4882a593Smuzhiyun }
4678*4882a593Smuzhiyun lp->cache.gepc = ((s32)(get_unaligned_le16(p)) << 16); p += 2;
4679*4882a593Smuzhiyun lp->cache.gep = ((s32)(get_unaligned_le16(p)) << 16);
4680*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_SIA;
4681*4882a593Smuzhiyun lp->useMII = false;
4682*4882a593Smuzhiyun
4683*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4684*4882a593Smuzhiyun }
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun return dc2114x_autoconf(dev);
4687*4882a593Smuzhiyun }
4688*4882a593Smuzhiyun
4689*4882a593Smuzhiyun static int
type3_infoblock(struct net_device * dev,u_char count,u_char * p)4690*4882a593Smuzhiyun type3_infoblock(struct net_device *dev, u_char count, u_char *p)
4691*4882a593Smuzhiyun {
4692*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4693*4882a593Smuzhiyun u_char len = (*p & BLOCK_LEN)+1;
4694*4882a593Smuzhiyun
4695*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4696*4882a593Smuzhiyun if (--count > lp->tcount) {
4697*4882a593Smuzhiyun if (*(p+len) < 128) {
4698*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4699*4882a593Smuzhiyun } else {
4700*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4701*4882a593Smuzhiyun }
4702*4882a593Smuzhiyun }
4703*4882a593Smuzhiyun
4704*4882a593Smuzhiyun p += 2;
4705*4882a593Smuzhiyun if (lp->state == INITIALISED) {
4706*4882a593Smuzhiyun lp->ibn = 3;
4707*4882a593Smuzhiyun lp->active = *p++;
4708*4882a593Smuzhiyun if (MOTO_SROM_BUG) lp->active = 0;
4709*4882a593Smuzhiyun /* if (MOTO_SROM_BUG) statement indicates lp->active could
4710*4882a593Smuzhiyun * be 8 (i.e. the size of array lp->phy) */
4711*4882a593Smuzhiyun if (WARN_ON(lp->active >= ARRAY_SIZE(lp->phy)))
4712*4882a593Smuzhiyun return -EINVAL;
4713*4882a593Smuzhiyun lp->phy[lp->active].gep = (*p ? p : NULL); p += (2 * (*p) + 1);
4714*4882a593Smuzhiyun lp->phy[lp->active].rst = (*p ? p : NULL); p += (2 * (*p) + 1);
4715*4882a593Smuzhiyun lp->phy[lp->active].mc = get_unaligned_le16(p); p += 2;
4716*4882a593Smuzhiyun lp->phy[lp->active].ana = get_unaligned_le16(p); p += 2;
4717*4882a593Smuzhiyun lp->phy[lp->active].fdx = get_unaligned_le16(p); p += 2;
4718*4882a593Smuzhiyun lp->phy[lp->active].ttm = get_unaligned_le16(p); p += 2;
4719*4882a593Smuzhiyun lp->phy[lp->active].mci = *p;
4720*4882a593Smuzhiyun return 0;
4721*4882a593Smuzhiyun } else if ((lp->media == INIT) && (lp->timeout < 0)) {
4722*4882a593Smuzhiyun lp->ibn = 3;
4723*4882a593Smuzhiyun lp->active = *p;
4724*4882a593Smuzhiyun if (MOTO_SROM_BUG) lp->active = 0;
4725*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_MII_100;
4726*4882a593Smuzhiyun lp->useMII = true;
4727*4882a593Smuzhiyun lp->infoblock_media = ANS;
4728*4882a593Smuzhiyun
4729*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4730*4882a593Smuzhiyun }
4731*4882a593Smuzhiyun
4732*4882a593Smuzhiyun return dc2114x_autoconf(dev);
4733*4882a593Smuzhiyun }
4734*4882a593Smuzhiyun
4735*4882a593Smuzhiyun static int
type4_infoblock(struct net_device * dev,u_char count,u_char * p)4736*4882a593Smuzhiyun type4_infoblock(struct net_device *dev, u_char count, u_char *p)
4737*4882a593Smuzhiyun {
4738*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4739*4882a593Smuzhiyun u_char flags, csr6, len = (*p & BLOCK_LEN)+1;
4740*4882a593Smuzhiyun
4741*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4742*4882a593Smuzhiyun if (--count > lp->tcount) {
4743*4882a593Smuzhiyun if (*(p+len) < 128) {
4744*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4745*4882a593Smuzhiyun } else {
4746*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4747*4882a593Smuzhiyun }
4748*4882a593Smuzhiyun }
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun if ((lp->media == INIT) && (lp->timeout < 0)) {
4751*4882a593Smuzhiyun lp->ibn = 4;
4752*4882a593Smuzhiyun lp->active = 0;
4753*4882a593Smuzhiyun p+=2;
4754*4882a593Smuzhiyun lp->infoblock_media = (*p++) & MEDIA_CODE;
4755*4882a593Smuzhiyun lp->cache.csr13 = CSR13; /* Hard coded defaults */
4756*4882a593Smuzhiyun lp->cache.csr14 = CSR14;
4757*4882a593Smuzhiyun lp->cache.csr15 = CSR15;
4758*4882a593Smuzhiyun lp->cache.gepc = ((s32)(get_unaligned_le16(p)) << 16); p += 2;
4759*4882a593Smuzhiyun lp->cache.gep = ((s32)(get_unaligned_le16(p)) << 16); p += 2;
4760*4882a593Smuzhiyun csr6 = *p++;
4761*4882a593Smuzhiyun flags = *p++;
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun lp->asBitValid = (flags & 0x80) ? 0 : -1;
4764*4882a593Smuzhiyun lp->defMedium = (flags & 0x40) ? -1 : 0;
4765*4882a593Smuzhiyun lp->asBit = 1 << ((csr6 >> 1) & 0x07);
4766*4882a593Smuzhiyun lp->asPolarity = ((csr6 & 0x80) ? -1 : 0) & lp->asBit;
4767*4882a593Smuzhiyun lp->infoblock_csr6 = OMR_DEF | ((csr6 & 0x71) << 18);
4768*4882a593Smuzhiyun lp->useMII = false;
4769*4882a593Smuzhiyun
4770*4882a593Smuzhiyun de4x5_switch_mac_port(dev);
4771*4882a593Smuzhiyun }
4772*4882a593Smuzhiyun
4773*4882a593Smuzhiyun return dc2114x_autoconf(dev);
4774*4882a593Smuzhiyun }
4775*4882a593Smuzhiyun
4776*4882a593Smuzhiyun /*
4777*4882a593Smuzhiyun ** This block type provides information for resetting external devices
4778*4882a593Smuzhiyun ** (chips) through the General Purpose Register.
4779*4882a593Smuzhiyun */
4780*4882a593Smuzhiyun static int
type5_infoblock(struct net_device * dev,u_char count,u_char * p)4781*4882a593Smuzhiyun type5_infoblock(struct net_device *dev, u_char count, u_char *p)
4782*4882a593Smuzhiyun {
4783*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4784*4882a593Smuzhiyun u_char len = (*p & BLOCK_LEN)+1;
4785*4882a593Smuzhiyun
4786*4882a593Smuzhiyun /* Recursively figure out the info blocks */
4787*4882a593Smuzhiyun if (--count > lp->tcount) {
4788*4882a593Smuzhiyun if (*(p+len) < 128) {
4789*4882a593Smuzhiyun return dc_infoblock[COMPACT](dev, count, p+len);
4790*4882a593Smuzhiyun } else {
4791*4882a593Smuzhiyun return dc_infoblock[*(p+len+1)](dev, count, p+len);
4792*4882a593Smuzhiyun }
4793*4882a593Smuzhiyun }
4794*4882a593Smuzhiyun
4795*4882a593Smuzhiyun /* Must be initializing to run this code */
4796*4882a593Smuzhiyun if ((lp->state == INITIALISED) || (lp->media == INIT)) {
4797*4882a593Smuzhiyun p+=2;
4798*4882a593Smuzhiyun lp->rst = p;
4799*4882a593Smuzhiyun srom_exec(dev, lp->rst);
4800*4882a593Smuzhiyun }
4801*4882a593Smuzhiyun
4802*4882a593Smuzhiyun return DE4X5_AUTOSENSE_MS;
4803*4882a593Smuzhiyun }
4804*4882a593Smuzhiyun
4805*4882a593Smuzhiyun /*
4806*4882a593Smuzhiyun ** MII Read/Write
4807*4882a593Smuzhiyun */
4808*4882a593Smuzhiyun
4809*4882a593Smuzhiyun static int
mii_rd(u_char phyreg,u_char phyaddr,u_long ioaddr)4810*4882a593Smuzhiyun mii_rd(u_char phyreg, u_char phyaddr, u_long ioaddr)
4811*4882a593Smuzhiyun {
4812*4882a593Smuzhiyun mii_wdata(MII_PREAMBLE, 2, ioaddr); /* Start of 34 bit preamble... */
4813*4882a593Smuzhiyun mii_wdata(MII_PREAMBLE, 32, ioaddr); /* ...continued */
4814*4882a593Smuzhiyun mii_wdata(MII_STRD, 4, ioaddr); /* SFD and Read operation */
4815*4882a593Smuzhiyun mii_address(phyaddr, ioaddr); /* PHY address to be accessed */
4816*4882a593Smuzhiyun mii_address(phyreg, ioaddr); /* PHY Register to read */
4817*4882a593Smuzhiyun mii_ta(MII_STRD, ioaddr); /* Turn around time - 2 MDC */
4818*4882a593Smuzhiyun
4819*4882a593Smuzhiyun return mii_rdata(ioaddr); /* Read data */
4820*4882a593Smuzhiyun }
4821*4882a593Smuzhiyun
4822*4882a593Smuzhiyun static void
mii_wr(int data,u_char phyreg,u_char phyaddr,u_long ioaddr)4823*4882a593Smuzhiyun mii_wr(int data, u_char phyreg, u_char phyaddr, u_long ioaddr)
4824*4882a593Smuzhiyun {
4825*4882a593Smuzhiyun mii_wdata(MII_PREAMBLE, 2, ioaddr); /* Start of 34 bit preamble... */
4826*4882a593Smuzhiyun mii_wdata(MII_PREAMBLE, 32, ioaddr); /* ...continued */
4827*4882a593Smuzhiyun mii_wdata(MII_STWR, 4, ioaddr); /* SFD and Write operation */
4828*4882a593Smuzhiyun mii_address(phyaddr, ioaddr); /* PHY address to be accessed */
4829*4882a593Smuzhiyun mii_address(phyreg, ioaddr); /* PHY Register to write */
4830*4882a593Smuzhiyun mii_ta(MII_STWR, ioaddr); /* Turn around time - 2 MDC */
4831*4882a593Smuzhiyun data = mii_swap(data, 16); /* Swap data bit ordering */
4832*4882a593Smuzhiyun mii_wdata(data, 16, ioaddr); /* Write data */
4833*4882a593Smuzhiyun }
4834*4882a593Smuzhiyun
4835*4882a593Smuzhiyun static int
mii_rdata(u_long ioaddr)4836*4882a593Smuzhiyun mii_rdata(u_long ioaddr)
4837*4882a593Smuzhiyun {
4838*4882a593Smuzhiyun int i;
4839*4882a593Smuzhiyun s32 tmp = 0;
4840*4882a593Smuzhiyun
4841*4882a593Smuzhiyun for (i=0; i<16; i++) {
4842*4882a593Smuzhiyun tmp <<= 1;
4843*4882a593Smuzhiyun tmp |= getfrom_mii(MII_MRD | MII_RD, ioaddr);
4844*4882a593Smuzhiyun }
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun return tmp;
4847*4882a593Smuzhiyun }
4848*4882a593Smuzhiyun
4849*4882a593Smuzhiyun static void
mii_wdata(int data,int len,u_long ioaddr)4850*4882a593Smuzhiyun mii_wdata(int data, int len, u_long ioaddr)
4851*4882a593Smuzhiyun {
4852*4882a593Smuzhiyun int i;
4853*4882a593Smuzhiyun
4854*4882a593Smuzhiyun for (i=0; i<len; i++) {
4855*4882a593Smuzhiyun sendto_mii(MII_MWR | MII_WR, data, ioaddr);
4856*4882a593Smuzhiyun data >>= 1;
4857*4882a593Smuzhiyun }
4858*4882a593Smuzhiyun }
4859*4882a593Smuzhiyun
4860*4882a593Smuzhiyun static void
mii_address(u_char addr,u_long ioaddr)4861*4882a593Smuzhiyun mii_address(u_char addr, u_long ioaddr)
4862*4882a593Smuzhiyun {
4863*4882a593Smuzhiyun int i;
4864*4882a593Smuzhiyun
4865*4882a593Smuzhiyun addr = mii_swap(addr, 5);
4866*4882a593Smuzhiyun for (i=0; i<5; i++) {
4867*4882a593Smuzhiyun sendto_mii(MII_MWR | MII_WR, addr, ioaddr);
4868*4882a593Smuzhiyun addr >>= 1;
4869*4882a593Smuzhiyun }
4870*4882a593Smuzhiyun }
4871*4882a593Smuzhiyun
4872*4882a593Smuzhiyun static void
mii_ta(u_long rw,u_long ioaddr)4873*4882a593Smuzhiyun mii_ta(u_long rw, u_long ioaddr)
4874*4882a593Smuzhiyun {
4875*4882a593Smuzhiyun if (rw == MII_STWR) {
4876*4882a593Smuzhiyun sendto_mii(MII_MWR | MII_WR, 1, ioaddr);
4877*4882a593Smuzhiyun sendto_mii(MII_MWR | MII_WR, 0, ioaddr);
4878*4882a593Smuzhiyun } else {
4879*4882a593Smuzhiyun getfrom_mii(MII_MRD | MII_RD, ioaddr); /* Tri-state MDIO */
4880*4882a593Smuzhiyun }
4881*4882a593Smuzhiyun }
4882*4882a593Smuzhiyun
4883*4882a593Smuzhiyun static int
mii_swap(int data,int len)4884*4882a593Smuzhiyun mii_swap(int data, int len)
4885*4882a593Smuzhiyun {
4886*4882a593Smuzhiyun int i, tmp = 0;
4887*4882a593Smuzhiyun
4888*4882a593Smuzhiyun for (i=0; i<len; i++) {
4889*4882a593Smuzhiyun tmp <<= 1;
4890*4882a593Smuzhiyun tmp |= (data & 1);
4891*4882a593Smuzhiyun data >>= 1;
4892*4882a593Smuzhiyun }
4893*4882a593Smuzhiyun
4894*4882a593Smuzhiyun return tmp;
4895*4882a593Smuzhiyun }
4896*4882a593Smuzhiyun
4897*4882a593Smuzhiyun static void
sendto_mii(u32 command,int data,u_long ioaddr)4898*4882a593Smuzhiyun sendto_mii(u32 command, int data, u_long ioaddr)
4899*4882a593Smuzhiyun {
4900*4882a593Smuzhiyun u32 j;
4901*4882a593Smuzhiyun
4902*4882a593Smuzhiyun j = (data & 1) << 17;
4903*4882a593Smuzhiyun outl(command | j, ioaddr);
4904*4882a593Smuzhiyun udelay(1);
4905*4882a593Smuzhiyun outl(command | MII_MDC | j, ioaddr);
4906*4882a593Smuzhiyun udelay(1);
4907*4882a593Smuzhiyun }
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun static int
getfrom_mii(u32 command,u_long ioaddr)4910*4882a593Smuzhiyun getfrom_mii(u32 command, u_long ioaddr)
4911*4882a593Smuzhiyun {
4912*4882a593Smuzhiyun outl(command, ioaddr);
4913*4882a593Smuzhiyun udelay(1);
4914*4882a593Smuzhiyun outl(command | MII_MDC, ioaddr);
4915*4882a593Smuzhiyun udelay(1);
4916*4882a593Smuzhiyun
4917*4882a593Smuzhiyun return (inl(ioaddr) >> 19) & 1;
4918*4882a593Smuzhiyun }
4919*4882a593Smuzhiyun
4920*4882a593Smuzhiyun /*
4921*4882a593Smuzhiyun ** Here's 3 ways to calculate the OUI from the ID registers.
4922*4882a593Smuzhiyun */
4923*4882a593Smuzhiyun static int
mii_get_oui(u_char phyaddr,u_long ioaddr)4924*4882a593Smuzhiyun mii_get_oui(u_char phyaddr, u_long ioaddr)
4925*4882a593Smuzhiyun {
4926*4882a593Smuzhiyun /*
4927*4882a593Smuzhiyun union {
4928*4882a593Smuzhiyun u_short reg;
4929*4882a593Smuzhiyun u_char breg[2];
4930*4882a593Smuzhiyun } a;
4931*4882a593Smuzhiyun int i, r2, r3, ret=0;*/
4932*4882a593Smuzhiyun int r2;
4933*4882a593Smuzhiyun
4934*4882a593Smuzhiyun /* Read r2 and r3 */
4935*4882a593Smuzhiyun r2 = mii_rd(MII_ID0, phyaddr, ioaddr);
4936*4882a593Smuzhiyun mii_rd(MII_ID1, phyaddr, ioaddr);
4937*4882a593Smuzhiyun /* SEEQ and Cypress way * /
4938*4882a593Smuzhiyun / * Shuffle r2 and r3 * /
4939*4882a593Smuzhiyun a.reg=0;
4940*4882a593Smuzhiyun r3 = ((r3>>10)|(r2<<6))&0x0ff;
4941*4882a593Smuzhiyun r2 = ((r2>>2)&0x3fff);
4942*4882a593Smuzhiyun
4943*4882a593Smuzhiyun / * Bit reverse r3 * /
4944*4882a593Smuzhiyun for (i=0;i<8;i++) {
4945*4882a593Smuzhiyun ret<<=1;
4946*4882a593Smuzhiyun ret |= (r3&1);
4947*4882a593Smuzhiyun r3>>=1;
4948*4882a593Smuzhiyun }
4949*4882a593Smuzhiyun
4950*4882a593Smuzhiyun / * Bit reverse r2 * /
4951*4882a593Smuzhiyun for (i=0;i<16;i++) {
4952*4882a593Smuzhiyun a.reg<<=1;
4953*4882a593Smuzhiyun a.reg |= (r2&1);
4954*4882a593Smuzhiyun r2>>=1;
4955*4882a593Smuzhiyun }
4956*4882a593Smuzhiyun
4957*4882a593Smuzhiyun / * Swap r2 bytes * /
4958*4882a593Smuzhiyun i=a.breg[0];
4959*4882a593Smuzhiyun a.breg[0]=a.breg[1];
4960*4882a593Smuzhiyun a.breg[1]=i;
4961*4882a593Smuzhiyun
4962*4882a593Smuzhiyun return (a.reg<<8)|ret; */ /* SEEQ and Cypress way */
4963*4882a593Smuzhiyun /* return (r2<<6)|(u_int)(r3>>10); */ /* NATIONAL and BROADCOM way */
4964*4882a593Smuzhiyun return r2; /* (I did it) My way */
4965*4882a593Smuzhiyun }
4966*4882a593Smuzhiyun
4967*4882a593Smuzhiyun /*
4968*4882a593Smuzhiyun ** The SROM spec forces us to search addresses [1-31 0]. Bummer.
4969*4882a593Smuzhiyun */
4970*4882a593Smuzhiyun static int
mii_get_phy(struct net_device * dev)4971*4882a593Smuzhiyun mii_get_phy(struct net_device *dev)
4972*4882a593Smuzhiyun {
4973*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
4974*4882a593Smuzhiyun u_long iobase = dev->base_addr;
4975*4882a593Smuzhiyun int i, j, k, n, limit=ARRAY_SIZE(phy_info);
4976*4882a593Smuzhiyun int id;
4977*4882a593Smuzhiyun
4978*4882a593Smuzhiyun lp->active = 0;
4979*4882a593Smuzhiyun lp->useMII = true;
4980*4882a593Smuzhiyun
4981*4882a593Smuzhiyun /* Search the MII address space for possible PHY devices */
4982*4882a593Smuzhiyun for (n=0, lp->mii_cnt=0, i=1; !((i==1) && (n==1)); i=(i+1)%DE4X5_MAX_MII) {
4983*4882a593Smuzhiyun lp->phy[lp->active].addr = i;
4984*4882a593Smuzhiyun if (i==0) n++; /* Count cycles */
4985*4882a593Smuzhiyun while (de4x5_reset_phy(dev)<0) udelay(100);/* Wait for reset */
4986*4882a593Smuzhiyun id = mii_get_oui(i, DE4X5_MII);
4987*4882a593Smuzhiyun if ((id == 0) || (id == 65535)) continue; /* Valid ID? */
4988*4882a593Smuzhiyun for (j=0; j<limit; j++) { /* Search PHY table */
4989*4882a593Smuzhiyun if (id != phy_info[j].id) continue; /* ID match? */
4990*4882a593Smuzhiyun for (k=0; k < DE4X5_MAX_PHY && lp->phy[k].id; k++);
4991*4882a593Smuzhiyun if (k < DE4X5_MAX_PHY) {
4992*4882a593Smuzhiyun memcpy((char *)&lp->phy[k],
4993*4882a593Smuzhiyun (char *)&phy_info[j], sizeof(struct phy_table));
4994*4882a593Smuzhiyun lp->phy[k].addr = i;
4995*4882a593Smuzhiyun lp->mii_cnt++;
4996*4882a593Smuzhiyun lp->active++;
4997*4882a593Smuzhiyun } else {
4998*4882a593Smuzhiyun goto purgatory; /* Stop the search */
4999*4882a593Smuzhiyun }
5000*4882a593Smuzhiyun break;
5001*4882a593Smuzhiyun }
5002*4882a593Smuzhiyun if ((j == limit) && (i < DE4X5_MAX_MII)) {
5003*4882a593Smuzhiyun for (k=0; k < DE4X5_MAX_PHY && lp->phy[k].id; k++);
5004*4882a593Smuzhiyun if (k < DE4X5_MAX_PHY) {
5005*4882a593Smuzhiyun lp->phy[k].addr = i;
5006*4882a593Smuzhiyun lp->phy[k].id = id;
5007*4882a593Smuzhiyun lp->phy[k].spd.reg = GENERIC_REG; /* ANLPA register */
5008*4882a593Smuzhiyun lp->phy[k].spd.mask = GENERIC_MASK; /* 100Mb/s technologies */
5009*4882a593Smuzhiyun lp->phy[k].spd.value = GENERIC_VALUE; /* TX & T4, H/F Duplex */
5010*4882a593Smuzhiyun lp->mii_cnt++;
5011*4882a593Smuzhiyun lp->active++;
5012*4882a593Smuzhiyun printk("%s: Using generic MII device control. If the board doesn't operate,\nplease mail the following dump to the author:\n", dev->name);
5013*4882a593Smuzhiyun j = de4x5_debug;
5014*4882a593Smuzhiyun de4x5_debug |= DEBUG_MII;
5015*4882a593Smuzhiyun de4x5_dbg_mii(dev, k);
5016*4882a593Smuzhiyun de4x5_debug = j;
5017*4882a593Smuzhiyun printk("\n");
5018*4882a593Smuzhiyun } else {
5019*4882a593Smuzhiyun goto purgatory;
5020*4882a593Smuzhiyun }
5021*4882a593Smuzhiyun }
5022*4882a593Smuzhiyun }
5023*4882a593Smuzhiyun purgatory:
5024*4882a593Smuzhiyun lp->active = 0;
5025*4882a593Smuzhiyun if (lp->phy[0].id) { /* Reset the PHY devices */
5026*4882a593Smuzhiyun for (k=0; k < DE4X5_MAX_PHY && lp->phy[k].id; k++) { /*For each PHY*/
5027*4882a593Smuzhiyun mii_wr(MII_CR_RST, MII_CR, lp->phy[k].addr, DE4X5_MII);
5028*4882a593Smuzhiyun while (mii_rd(MII_CR, lp->phy[k].addr, DE4X5_MII) & MII_CR_RST);
5029*4882a593Smuzhiyun
5030*4882a593Smuzhiyun de4x5_dbg_mii(dev, k);
5031*4882a593Smuzhiyun }
5032*4882a593Smuzhiyun }
5033*4882a593Smuzhiyun if (!lp->mii_cnt) lp->useMII = false;
5034*4882a593Smuzhiyun
5035*4882a593Smuzhiyun return lp->mii_cnt;
5036*4882a593Smuzhiyun }
5037*4882a593Smuzhiyun
5038*4882a593Smuzhiyun static char *
build_setup_frame(struct net_device * dev,int mode)5039*4882a593Smuzhiyun build_setup_frame(struct net_device *dev, int mode)
5040*4882a593Smuzhiyun {
5041*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5042*4882a593Smuzhiyun int i;
5043*4882a593Smuzhiyun char *pa = lp->setup_frame;
5044*4882a593Smuzhiyun
5045*4882a593Smuzhiyun /* Initialise the setup frame */
5046*4882a593Smuzhiyun if (mode == ALL) {
5047*4882a593Smuzhiyun memset(lp->setup_frame, 0, SETUP_FRAME_LEN);
5048*4882a593Smuzhiyun }
5049*4882a593Smuzhiyun
5050*4882a593Smuzhiyun if (lp->setup_f == HASH_PERF) {
5051*4882a593Smuzhiyun for (pa=lp->setup_frame+IMPERF_PA_OFFSET, i=0; i<ETH_ALEN; i++) {
5052*4882a593Smuzhiyun *(pa + i) = dev->dev_addr[i]; /* Host address */
5053*4882a593Smuzhiyun if (i & 0x01) pa += 2;
5054*4882a593Smuzhiyun }
5055*4882a593Smuzhiyun *(lp->setup_frame + (DE4X5_HASH_TABLE_LEN >> 3) - 3) = 0x80;
5056*4882a593Smuzhiyun } else {
5057*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) { /* Host address */
5058*4882a593Smuzhiyun *(pa + (i&1)) = dev->dev_addr[i];
5059*4882a593Smuzhiyun if (i & 0x01) pa += 4;
5060*4882a593Smuzhiyun }
5061*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) { /* Broadcast address */
5062*4882a593Smuzhiyun *(pa + (i&1)) = (char) 0xff;
5063*4882a593Smuzhiyun if (i & 0x01) pa += 4;
5064*4882a593Smuzhiyun }
5065*4882a593Smuzhiyun }
5066*4882a593Smuzhiyun
5067*4882a593Smuzhiyun return pa; /* Points to the next entry */
5068*4882a593Smuzhiyun }
5069*4882a593Smuzhiyun
5070*4882a593Smuzhiyun static void
disable_ast(struct net_device * dev)5071*4882a593Smuzhiyun disable_ast(struct net_device *dev)
5072*4882a593Smuzhiyun {
5073*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5074*4882a593Smuzhiyun del_timer_sync(&lp->timer);
5075*4882a593Smuzhiyun }
5076*4882a593Smuzhiyun
5077*4882a593Smuzhiyun static long
de4x5_switch_mac_port(struct net_device * dev)5078*4882a593Smuzhiyun de4x5_switch_mac_port(struct net_device *dev)
5079*4882a593Smuzhiyun {
5080*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5081*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5082*4882a593Smuzhiyun s32 omr;
5083*4882a593Smuzhiyun
5084*4882a593Smuzhiyun STOP_DE4X5;
5085*4882a593Smuzhiyun
5086*4882a593Smuzhiyun /* Assert the OMR_PS bit in CSR6 */
5087*4882a593Smuzhiyun omr = (inl(DE4X5_OMR) & ~(OMR_PS | OMR_HBD | OMR_TTM | OMR_PCS | OMR_SCR |
5088*4882a593Smuzhiyun OMR_FDX));
5089*4882a593Smuzhiyun omr |= lp->infoblock_csr6;
5090*4882a593Smuzhiyun if (omr & OMR_PS) omr |= OMR_HBD;
5091*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
5092*4882a593Smuzhiyun
5093*4882a593Smuzhiyun /* Soft Reset */
5094*4882a593Smuzhiyun RESET_DE4X5;
5095*4882a593Smuzhiyun
5096*4882a593Smuzhiyun /* Restore the GEP - especially for COMPACT and Type 0 Infoblocks */
5097*4882a593Smuzhiyun if (lp->chipset == DC21140) {
5098*4882a593Smuzhiyun gep_wr(lp->cache.gepc, dev);
5099*4882a593Smuzhiyun gep_wr(lp->cache.gep, dev);
5100*4882a593Smuzhiyun } else if ((lp->chipset & ~0x0ff) == DC2114x) {
5101*4882a593Smuzhiyun reset_init_sia(dev, lp->cache.csr13, lp->cache.csr14, lp->cache.csr15);
5102*4882a593Smuzhiyun }
5103*4882a593Smuzhiyun
5104*4882a593Smuzhiyun /* Restore CSR6 */
5105*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
5106*4882a593Smuzhiyun
5107*4882a593Smuzhiyun /* Reset CSR8 */
5108*4882a593Smuzhiyun inl(DE4X5_MFC);
5109*4882a593Smuzhiyun
5110*4882a593Smuzhiyun return omr;
5111*4882a593Smuzhiyun }
5112*4882a593Smuzhiyun
5113*4882a593Smuzhiyun static void
gep_wr(s32 data,struct net_device * dev)5114*4882a593Smuzhiyun gep_wr(s32 data, struct net_device *dev)
5115*4882a593Smuzhiyun {
5116*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5117*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5118*4882a593Smuzhiyun
5119*4882a593Smuzhiyun if (lp->chipset == DC21140) {
5120*4882a593Smuzhiyun outl(data, DE4X5_GEP);
5121*4882a593Smuzhiyun } else if ((lp->chipset & ~0x00ff) == DC2114x) {
5122*4882a593Smuzhiyun outl((data<<16) | lp->cache.csr15, DE4X5_SIGR);
5123*4882a593Smuzhiyun }
5124*4882a593Smuzhiyun }
5125*4882a593Smuzhiyun
5126*4882a593Smuzhiyun static int
gep_rd(struct net_device * dev)5127*4882a593Smuzhiyun gep_rd(struct net_device *dev)
5128*4882a593Smuzhiyun {
5129*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5130*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5131*4882a593Smuzhiyun
5132*4882a593Smuzhiyun if (lp->chipset == DC21140) {
5133*4882a593Smuzhiyun return inl(DE4X5_GEP);
5134*4882a593Smuzhiyun } else if ((lp->chipset & ~0x00ff) == DC2114x) {
5135*4882a593Smuzhiyun return inl(DE4X5_SIGR) & 0x000fffff;
5136*4882a593Smuzhiyun }
5137*4882a593Smuzhiyun
5138*4882a593Smuzhiyun return 0;
5139*4882a593Smuzhiyun }
5140*4882a593Smuzhiyun
5141*4882a593Smuzhiyun static void
yawn(struct net_device * dev,int state)5142*4882a593Smuzhiyun yawn(struct net_device *dev, int state)
5143*4882a593Smuzhiyun {
5144*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5145*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5146*4882a593Smuzhiyun
5147*4882a593Smuzhiyun if ((lp->chipset == DC21040) || (lp->chipset == DC21140)) return;
5148*4882a593Smuzhiyun
5149*4882a593Smuzhiyun if(lp->bus == EISA) {
5150*4882a593Smuzhiyun switch(state) {
5151*4882a593Smuzhiyun case WAKEUP:
5152*4882a593Smuzhiyun outb(WAKEUP, PCI_CFPM);
5153*4882a593Smuzhiyun mdelay(10);
5154*4882a593Smuzhiyun break;
5155*4882a593Smuzhiyun
5156*4882a593Smuzhiyun case SNOOZE:
5157*4882a593Smuzhiyun outb(SNOOZE, PCI_CFPM);
5158*4882a593Smuzhiyun break;
5159*4882a593Smuzhiyun
5160*4882a593Smuzhiyun case SLEEP:
5161*4882a593Smuzhiyun outl(0, DE4X5_SICR);
5162*4882a593Smuzhiyun outb(SLEEP, PCI_CFPM);
5163*4882a593Smuzhiyun break;
5164*4882a593Smuzhiyun }
5165*4882a593Smuzhiyun } else {
5166*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev (lp->gendev);
5167*4882a593Smuzhiyun switch(state) {
5168*4882a593Smuzhiyun case WAKEUP:
5169*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CFDA_PSM, WAKEUP);
5170*4882a593Smuzhiyun mdelay(10);
5171*4882a593Smuzhiyun break;
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun case SNOOZE:
5174*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CFDA_PSM, SNOOZE);
5175*4882a593Smuzhiyun break;
5176*4882a593Smuzhiyun
5177*4882a593Smuzhiyun case SLEEP:
5178*4882a593Smuzhiyun outl(0, DE4X5_SICR);
5179*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CFDA_PSM, SLEEP);
5180*4882a593Smuzhiyun break;
5181*4882a593Smuzhiyun }
5182*4882a593Smuzhiyun }
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun
5185*4882a593Smuzhiyun static void
de4x5_parse_params(struct net_device * dev)5186*4882a593Smuzhiyun de4x5_parse_params(struct net_device *dev)
5187*4882a593Smuzhiyun {
5188*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5189*4882a593Smuzhiyun char *p, *q, t;
5190*4882a593Smuzhiyun
5191*4882a593Smuzhiyun lp->params.fdx = false;
5192*4882a593Smuzhiyun lp->params.autosense = AUTO;
5193*4882a593Smuzhiyun
5194*4882a593Smuzhiyun if (args == NULL) return;
5195*4882a593Smuzhiyun
5196*4882a593Smuzhiyun if ((p = strstr(args, dev->name))) {
5197*4882a593Smuzhiyun if (!(q = strstr(p+strlen(dev->name), "eth"))) q = p + strlen(p);
5198*4882a593Smuzhiyun t = *q;
5199*4882a593Smuzhiyun *q = '\0';
5200*4882a593Smuzhiyun
5201*4882a593Smuzhiyun if (strstr(p, "fdx") || strstr(p, "FDX")) lp->params.fdx = true;
5202*4882a593Smuzhiyun
5203*4882a593Smuzhiyun if (strstr(p, "autosense") || strstr(p, "AUTOSENSE")) {
5204*4882a593Smuzhiyun if (strstr(p, "TP_NW")) {
5205*4882a593Smuzhiyun lp->params.autosense = TP_NW;
5206*4882a593Smuzhiyun } else if (strstr(p, "TP")) {
5207*4882a593Smuzhiyun lp->params.autosense = TP;
5208*4882a593Smuzhiyun } else if (strstr(p, "BNC_AUI")) {
5209*4882a593Smuzhiyun lp->params.autosense = BNC;
5210*4882a593Smuzhiyun } else if (strstr(p, "BNC")) {
5211*4882a593Smuzhiyun lp->params.autosense = BNC;
5212*4882a593Smuzhiyun } else if (strstr(p, "AUI")) {
5213*4882a593Smuzhiyun lp->params.autosense = AUI;
5214*4882a593Smuzhiyun } else if (strstr(p, "10Mb")) {
5215*4882a593Smuzhiyun lp->params.autosense = _10Mb;
5216*4882a593Smuzhiyun } else if (strstr(p, "100Mb")) {
5217*4882a593Smuzhiyun lp->params.autosense = _100Mb;
5218*4882a593Smuzhiyun } else if (strstr(p, "AUTO")) {
5219*4882a593Smuzhiyun lp->params.autosense = AUTO;
5220*4882a593Smuzhiyun }
5221*4882a593Smuzhiyun }
5222*4882a593Smuzhiyun *q = t;
5223*4882a593Smuzhiyun }
5224*4882a593Smuzhiyun }
5225*4882a593Smuzhiyun
5226*4882a593Smuzhiyun static void
de4x5_dbg_open(struct net_device * dev)5227*4882a593Smuzhiyun de4x5_dbg_open(struct net_device *dev)
5228*4882a593Smuzhiyun {
5229*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5230*4882a593Smuzhiyun int i;
5231*4882a593Smuzhiyun
5232*4882a593Smuzhiyun if (de4x5_debug & DEBUG_OPEN) {
5233*4882a593Smuzhiyun printk("%s: de4x5 opening with irq %d\n",dev->name,dev->irq);
5234*4882a593Smuzhiyun printk("\tphysical address: %pM\n", dev->dev_addr);
5235*4882a593Smuzhiyun printk("Descriptor head addresses:\n");
5236*4882a593Smuzhiyun printk("\t0x%8.8lx 0x%8.8lx\n",(u_long)lp->rx_ring,(u_long)lp->tx_ring);
5237*4882a593Smuzhiyun printk("Descriptor addresses:\nRX: ");
5238*4882a593Smuzhiyun for (i=0;i<lp->rxRingSize-1;i++){
5239*4882a593Smuzhiyun if (i < 3) {
5240*4882a593Smuzhiyun printk("0x%8.8lx ",(u_long)&lp->rx_ring[i].status);
5241*4882a593Smuzhiyun }
5242*4882a593Smuzhiyun }
5243*4882a593Smuzhiyun printk("...0x%8.8lx\n",(u_long)&lp->rx_ring[i].status);
5244*4882a593Smuzhiyun printk("TX: ");
5245*4882a593Smuzhiyun for (i=0;i<lp->txRingSize-1;i++){
5246*4882a593Smuzhiyun if (i < 3) {
5247*4882a593Smuzhiyun printk("0x%8.8lx ", (u_long)&lp->tx_ring[i].status);
5248*4882a593Smuzhiyun }
5249*4882a593Smuzhiyun }
5250*4882a593Smuzhiyun printk("...0x%8.8lx\n", (u_long)&lp->tx_ring[i].status);
5251*4882a593Smuzhiyun printk("Descriptor buffers:\nRX: ");
5252*4882a593Smuzhiyun for (i=0;i<lp->rxRingSize-1;i++){
5253*4882a593Smuzhiyun if (i < 3) {
5254*4882a593Smuzhiyun printk("0x%8.8x ",le32_to_cpu(lp->rx_ring[i].buf));
5255*4882a593Smuzhiyun }
5256*4882a593Smuzhiyun }
5257*4882a593Smuzhiyun printk("...0x%8.8x\n",le32_to_cpu(lp->rx_ring[i].buf));
5258*4882a593Smuzhiyun printk("TX: ");
5259*4882a593Smuzhiyun for (i=0;i<lp->txRingSize-1;i++){
5260*4882a593Smuzhiyun if (i < 3) {
5261*4882a593Smuzhiyun printk("0x%8.8x ", le32_to_cpu(lp->tx_ring[i].buf));
5262*4882a593Smuzhiyun }
5263*4882a593Smuzhiyun }
5264*4882a593Smuzhiyun printk("...0x%8.8x\n", le32_to_cpu(lp->tx_ring[i].buf));
5265*4882a593Smuzhiyun printk("Ring size:\nRX: %d\nTX: %d\n",
5266*4882a593Smuzhiyun (short)lp->rxRingSize,
5267*4882a593Smuzhiyun (short)lp->txRingSize);
5268*4882a593Smuzhiyun }
5269*4882a593Smuzhiyun }
5270*4882a593Smuzhiyun
5271*4882a593Smuzhiyun static void
de4x5_dbg_mii(struct net_device * dev,int k)5272*4882a593Smuzhiyun de4x5_dbg_mii(struct net_device *dev, int k)
5273*4882a593Smuzhiyun {
5274*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5275*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5276*4882a593Smuzhiyun
5277*4882a593Smuzhiyun if (de4x5_debug & DEBUG_MII) {
5278*4882a593Smuzhiyun printk("\nMII device address: %d\n", lp->phy[k].addr);
5279*4882a593Smuzhiyun printk("MII CR: %x\n",mii_rd(MII_CR,lp->phy[k].addr,DE4X5_MII));
5280*4882a593Smuzhiyun printk("MII SR: %x\n",mii_rd(MII_SR,lp->phy[k].addr,DE4X5_MII));
5281*4882a593Smuzhiyun printk("MII ID0: %x\n",mii_rd(MII_ID0,lp->phy[k].addr,DE4X5_MII));
5282*4882a593Smuzhiyun printk("MII ID1: %x\n",mii_rd(MII_ID1,lp->phy[k].addr,DE4X5_MII));
5283*4882a593Smuzhiyun if (lp->phy[k].id != BROADCOM_T4) {
5284*4882a593Smuzhiyun printk("MII ANA: %x\n",mii_rd(0x04,lp->phy[k].addr,DE4X5_MII));
5285*4882a593Smuzhiyun printk("MII ANC: %x\n",mii_rd(0x05,lp->phy[k].addr,DE4X5_MII));
5286*4882a593Smuzhiyun }
5287*4882a593Smuzhiyun printk("MII 16: %x\n",mii_rd(0x10,lp->phy[k].addr,DE4X5_MII));
5288*4882a593Smuzhiyun if (lp->phy[k].id != BROADCOM_T4) {
5289*4882a593Smuzhiyun printk("MII 17: %x\n",mii_rd(0x11,lp->phy[k].addr,DE4X5_MII));
5290*4882a593Smuzhiyun printk("MII 18: %x\n",mii_rd(0x12,lp->phy[k].addr,DE4X5_MII));
5291*4882a593Smuzhiyun } else {
5292*4882a593Smuzhiyun printk("MII 20: %x\n",mii_rd(0x14,lp->phy[k].addr,DE4X5_MII));
5293*4882a593Smuzhiyun }
5294*4882a593Smuzhiyun }
5295*4882a593Smuzhiyun }
5296*4882a593Smuzhiyun
5297*4882a593Smuzhiyun static void
de4x5_dbg_media(struct net_device * dev)5298*4882a593Smuzhiyun de4x5_dbg_media(struct net_device *dev)
5299*4882a593Smuzhiyun {
5300*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5301*4882a593Smuzhiyun
5302*4882a593Smuzhiyun if (lp->media != lp->c_media) {
5303*4882a593Smuzhiyun if (de4x5_debug & DEBUG_MEDIA) {
5304*4882a593Smuzhiyun printk("%s: media is %s%s\n", dev->name,
5305*4882a593Smuzhiyun (lp->media == NC ? "unconnected, link down or incompatible connection" :
5306*4882a593Smuzhiyun (lp->media == TP ? "TP" :
5307*4882a593Smuzhiyun (lp->media == ANS ? "TP/Nway" :
5308*4882a593Smuzhiyun (lp->media == BNC ? "BNC" :
5309*4882a593Smuzhiyun (lp->media == AUI ? "AUI" :
5310*4882a593Smuzhiyun (lp->media == BNC_AUI ? "BNC/AUI" :
5311*4882a593Smuzhiyun (lp->media == EXT_SIA ? "EXT SIA" :
5312*4882a593Smuzhiyun (lp->media == _100Mb ? "100Mb/s" :
5313*4882a593Smuzhiyun (lp->media == _10Mb ? "10Mb/s" :
5314*4882a593Smuzhiyun "???"
5315*4882a593Smuzhiyun ))))))))), (lp->fdx?" full duplex.":"."));
5316*4882a593Smuzhiyun }
5317*4882a593Smuzhiyun lp->c_media = lp->media;
5318*4882a593Smuzhiyun }
5319*4882a593Smuzhiyun }
5320*4882a593Smuzhiyun
5321*4882a593Smuzhiyun static void
de4x5_dbg_srom(struct de4x5_srom * p)5322*4882a593Smuzhiyun de4x5_dbg_srom(struct de4x5_srom *p)
5323*4882a593Smuzhiyun {
5324*4882a593Smuzhiyun int i;
5325*4882a593Smuzhiyun
5326*4882a593Smuzhiyun if (de4x5_debug & DEBUG_SROM) {
5327*4882a593Smuzhiyun printk("Sub-system Vendor ID: %04x\n", *((u_short *)p->sub_vendor_id));
5328*4882a593Smuzhiyun printk("Sub-system ID: %04x\n", *((u_short *)p->sub_system_id));
5329*4882a593Smuzhiyun printk("ID Block CRC: %02x\n", (u_char)(p->id_block_crc));
5330*4882a593Smuzhiyun printk("SROM version: %02x\n", (u_char)(p->version));
5331*4882a593Smuzhiyun printk("# controllers: %02x\n", (u_char)(p->num_controllers));
5332*4882a593Smuzhiyun
5333*4882a593Smuzhiyun printk("Hardware Address: %pM\n", p->ieee_addr);
5334*4882a593Smuzhiyun printk("CRC checksum: %04x\n", (u_short)(p->chksum));
5335*4882a593Smuzhiyun for (i=0; i<64; i++) {
5336*4882a593Smuzhiyun printk("%3d %04x\n", i<<1, (u_short)*((u_short *)p+i));
5337*4882a593Smuzhiyun }
5338*4882a593Smuzhiyun }
5339*4882a593Smuzhiyun }
5340*4882a593Smuzhiyun
5341*4882a593Smuzhiyun static void
de4x5_dbg_rx(struct sk_buff * skb,int len)5342*4882a593Smuzhiyun de4x5_dbg_rx(struct sk_buff *skb, int len)
5343*4882a593Smuzhiyun {
5344*4882a593Smuzhiyun int i, j;
5345*4882a593Smuzhiyun
5346*4882a593Smuzhiyun if (de4x5_debug & DEBUG_RX) {
5347*4882a593Smuzhiyun printk("R: %pM <- %pM len/SAP:%02x%02x [%d]\n",
5348*4882a593Smuzhiyun skb->data, &skb->data[6],
5349*4882a593Smuzhiyun (u_char)skb->data[12],
5350*4882a593Smuzhiyun (u_char)skb->data[13],
5351*4882a593Smuzhiyun len);
5352*4882a593Smuzhiyun for (j=0; len>0;j+=16, len-=16) {
5353*4882a593Smuzhiyun printk(" %03x: ",j);
5354*4882a593Smuzhiyun for (i=0; i<16 && i<len; i++) {
5355*4882a593Smuzhiyun printk("%02x ",(u_char)skb->data[i+j]);
5356*4882a593Smuzhiyun }
5357*4882a593Smuzhiyun printk("\n");
5358*4882a593Smuzhiyun }
5359*4882a593Smuzhiyun }
5360*4882a593Smuzhiyun }
5361*4882a593Smuzhiyun
5362*4882a593Smuzhiyun /*
5363*4882a593Smuzhiyun ** Perform IOCTL call functions here. Some are privileged operations and the
5364*4882a593Smuzhiyun ** effective uid is checked in those cases. In the normal course of events
5365*4882a593Smuzhiyun ** this function is only used for my testing.
5366*4882a593Smuzhiyun */
5367*4882a593Smuzhiyun static int
de4x5_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)5368*4882a593Smuzhiyun de4x5_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
5369*4882a593Smuzhiyun {
5370*4882a593Smuzhiyun struct de4x5_private *lp = netdev_priv(dev);
5371*4882a593Smuzhiyun struct de4x5_ioctl *ioc = (struct de4x5_ioctl *) &rq->ifr_ifru;
5372*4882a593Smuzhiyun u_long iobase = dev->base_addr;
5373*4882a593Smuzhiyun int i, j, status = 0;
5374*4882a593Smuzhiyun s32 omr;
5375*4882a593Smuzhiyun union {
5376*4882a593Smuzhiyun u8 addr[144];
5377*4882a593Smuzhiyun u16 sval[72];
5378*4882a593Smuzhiyun u32 lval[36];
5379*4882a593Smuzhiyun } tmp;
5380*4882a593Smuzhiyun u_long flags = 0;
5381*4882a593Smuzhiyun
5382*4882a593Smuzhiyun switch(ioc->cmd) {
5383*4882a593Smuzhiyun case DE4X5_GET_HWADDR: /* Get the hardware address */
5384*4882a593Smuzhiyun ioc->len = ETH_ALEN;
5385*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) {
5386*4882a593Smuzhiyun tmp.addr[i] = dev->dev_addr[i];
5387*4882a593Smuzhiyun }
5388*4882a593Smuzhiyun if (copy_to_user(ioc->data, tmp.addr, ioc->len)) return -EFAULT;
5389*4882a593Smuzhiyun break;
5390*4882a593Smuzhiyun
5391*4882a593Smuzhiyun case DE4X5_SET_HWADDR: /* Set the hardware address */
5392*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) return -EPERM;
5393*4882a593Smuzhiyun if (copy_from_user(tmp.addr, ioc->data, ETH_ALEN)) return -EFAULT;
5394*4882a593Smuzhiyun if (netif_queue_stopped(dev))
5395*4882a593Smuzhiyun return -EBUSY;
5396*4882a593Smuzhiyun netif_stop_queue(dev);
5397*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) {
5398*4882a593Smuzhiyun dev->dev_addr[i] = tmp.addr[i];
5399*4882a593Smuzhiyun }
5400*4882a593Smuzhiyun build_setup_frame(dev, PHYS_ADDR_ONLY);
5401*4882a593Smuzhiyun /* Set up the descriptor and give ownership to the card */
5402*4882a593Smuzhiyun load_packet(dev, lp->setup_frame, TD_IC | PERFECT_F | TD_SET |
5403*4882a593Smuzhiyun SETUP_FRAME_LEN, (struct sk_buff *)1);
5404*4882a593Smuzhiyun lp->tx_new = (lp->tx_new + 1) % lp->txRingSize;
5405*4882a593Smuzhiyun outl(POLL_DEMAND, DE4X5_TPD); /* Start the TX */
5406*4882a593Smuzhiyun netif_wake_queue(dev); /* Unlock the TX ring */
5407*4882a593Smuzhiyun break;
5408*4882a593Smuzhiyun
5409*4882a593Smuzhiyun case DE4X5_SAY_BOO: /* Say "Boo!" to the kernel log file */
5410*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) return -EPERM;
5411*4882a593Smuzhiyun printk("%s: Boo!\n", dev->name);
5412*4882a593Smuzhiyun break;
5413*4882a593Smuzhiyun
5414*4882a593Smuzhiyun case DE4X5_MCA_EN: /* Enable pass all multicast addressing */
5415*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) return -EPERM;
5416*4882a593Smuzhiyun omr = inl(DE4X5_OMR);
5417*4882a593Smuzhiyun omr |= OMR_PM;
5418*4882a593Smuzhiyun outl(omr, DE4X5_OMR);
5419*4882a593Smuzhiyun break;
5420*4882a593Smuzhiyun
5421*4882a593Smuzhiyun case DE4X5_GET_STATS: /* Get the driver statistics */
5422*4882a593Smuzhiyun {
5423*4882a593Smuzhiyun struct pkt_stats statbuf;
5424*4882a593Smuzhiyun ioc->len = sizeof(statbuf);
5425*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
5426*4882a593Smuzhiyun memcpy(&statbuf, &lp->pktStats, ioc->len);
5427*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
5428*4882a593Smuzhiyun if (copy_to_user(ioc->data, &statbuf, ioc->len))
5429*4882a593Smuzhiyun return -EFAULT;
5430*4882a593Smuzhiyun break;
5431*4882a593Smuzhiyun }
5432*4882a593Smuzhiyun case DE4X5_CLR_STATS: /* Zero out the driver statistics */
5433*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) return -EPERM;
5434*4882a593Smuzhiyun spin_lock_irqsave(&lp->lock, flags);
5435*4882a593Smuzhiyun memset(&lp->pktStats, 0, sizeof(lp->pktStats));
5436*4882a593Smuzhiyun spin_unlock_irqrestore(&lp->lock, flags);
5437*4882a593Smuzhiyun break;
5438*4882a593Smuzhiyun
5439*4882a593Smuzhiyun case DE4X5_GET_OMR: /* Get the OMR Register contents */
5440*4882a593Smuzhiyun tmp.addr[0] = inl(DE4X5_OMR);
5441*4882a593Smuzhiyun if (copy_to_user(ioc->data, tmp.addr, 1)) return -EFAULT;
5442*4882a593Smuzhiyun break;
5443*4882a593Smuzhiyun
5444*4882a593Smuzhiyun case DE4X5_SET_OMR: /* Set the OMR Register contents */
5445*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) return -EPERM;
5446*4882a593Smuzhiyun if (copy_from_user(tmp.addr, ioc->data, 1)) return -EFAULT;
5447*4882a593Smuzhiyun outl(tmp.addr[0], DE4X5_OMR);
5448*4882a593Smuzhiyun break;
5449*4882a593Smuzhiyun
5450*4882a593Smuzhiyun case DE4X5_GET_REG: /* Get the DE4X5 Registers */
5451*4882a593Smuzhiyun j = 0;
5452*4882a593Smuzhiyun tmp.lval[0] = inl(DE4X5_STS); j+=4;
5453*4882a593Smuzhiyun tmp.lval[1] = inl(DE4X5_BMR); j+=4;
5454*4882a593Smuzhiyun tmp.lval[2] = inl(DE4X5_IMR); j+=4;
5455*4882a593Smuzhiyun tmp.lval[3] = inl(DE4X5_OMR); j+=4;
5456*4882a593Smuzhiyun tmp.lval[4] = inl(DE4X5_SISR); j+=4;
5457*4882a593Smuzhiyun tmp.lval[5] = inl(DE4X5_SICR); j+=4;
5458*4882a593Smuzhiyun tmp.lval[6] = inl(DE4X5_STRR); j+=4;
5459*4882a593Smuzhiyun tmp.lval[7] = inl(DE4X5_SIGR); j+=4;
5460*4882a593Smuzhiyun ioc->len = j;
5461*4882a593Smuzhiyun if (copy_to_user(ioc->data, tmp.lval, ioc->len))
5462*4882a593Smuzhiyun return -EFAULT;
5463*4882a593Smuzhiyun break;
5464*4882a593Smuzhiyun
5465*4882a593Smuzhiyun #define DE4X5_DUMP 0x0f /* Dump the DE4X5 Status */
5466*4882a593Smuzhiyun /*
5467*4882a593Smuzhiyun case DE4X5_DUMP:
5468*4882a593Smuzhiyun j = 0;
5469*4882a593Smuzhiyun tmp.addr[j++] = dev->irq;
5470*4882a593Smuzhiyun for (i=0; i<ETH_ALEN; i++) {
5471*4882a593Smuzhiyun tmp.addr[j++] = dev->dev_addr[i];
5472*4882a593Smuzhiyun }
5473*4882a593Smuzhiyun tmp.addr[j++] = lp->rxRingSize;
5474*4882a593Smuzhiyun tmp.lval[j>>2] = (long)lp->rx_ring; j+=4;
5475*4882a593Smuzhiyun tmp.lval[j>>2] = (long)lp->tx_ring; j+=4;
5476*4882a593Smuzhiyun
5477*4882a593Smuzhiyun for (i=0;i<lp->rxRingSize-1;i++){
5478*4882a593Smuzhiyun if (i < 3) {
5479*4882a593Smuzhiyun tmp.lval[j>>2] = (long)&lp->rx_ring[i].status; j+=4;
5480*4882a593Smuzhiyun }
5481*4882a593Smuzhiyun }
5482*4882a593Smuzhiyun tmp.lval[j>>2] = (long)&lp->rx_ring[i].status; j+=4;
5483*4882a593Smuzhiyun for (i=0;i<lp->txRingSize-1;i++){
5484*4882a593Smuzhiyun if (i < 3) {
5485*4882a593Smuzhiyun tmp.lval[j>>2] = (long)&lp->tx_ring[i].status; j+=4;
5486*4882a593Smuzhiyun }
5487*4882a593Smuzhiyun }
5488*4882a593Smuzhiyun tmp.lval[j>>2] = (long)&lp->tx_ring[i].status; j+=4;
5489*4882a593Smuzhiyun
5490*4882a593Smuzhiyun for (i=0;i<lp->rxRingSize-1;i++){
5491*4882a593Smuzhiyun if (i < 3) {
5492*4882a593Smuzhiyun tmp.lval[j>>2] = (s32)le32_to_cpu(lp->rx_ring[i].buf); j+=4;
5493*4882a593Smuzhiyun }
5494*4882a593Smuzhiyun }
5495*4882a593Smuzhiyun tmp.lval[j>>2] = (s32)le32_to_cpu(lp->rx_ring[i].buf); j+=4;
5496*4882a593Smuzhiyun for (i=0;i<lp->txRingSize-1;i++){
5497*4882a593Smuzhiyun if (i < 3) {
5498*4882a593Smuzhiyun tmp.lval[j>>2] = (s32)le32_to_cpu(lp->tx_ring[i].buf); j+=4;
5499*4882a593Smuzhiyun }
5500*4882a593Smuzhiyun }
5501*4882a593Smuzhiyun tmp.lval[j>>2] = (s32)le32_to_cpu(lp->tx_ring[i].buf); j+=4;
5502*4882a593Smuzhiyun
5503*4882a593Smuzhiyun for (i=0;i<lp->rxRingSize;i++){
5504*4882a593Smuzhiyun tmp.lval[j>>2] = le32_to_cpu(lp->rx_ring[i].status); j+=4;
5505*4882a593Smuzhiyun }
5506*4882a593Smuzhiyun for (i=0;i<lp->txRingSize;i++){
5507*4882a593Smuzhiyun tmp.lval[j>>2] = le32_to_cpu(lp->tx_ring[i].status); j+=4;
5508*4882a593Smuzhiyun }
5509*4882a593Smuzhiyun
5510*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_BMR); j+=4;
5511*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_TPD); j+=4;
5512*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_RPD); j+=4;
5513*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_RRBA); j+=4;
5514*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_TRBA); j+=4;
5515*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_STS); j+=4;
5516*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_OMR); j+=4;
5517*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_IMR); j+=4;
5518*4882a593Smuzhiyun tmp.lval[j>>2] = lp->chipset; j+=4;
5519*4882a593Smuzhiyun if (lp->chipset == DC21140) {
5520*4882a593Smuzhiyun tmp.lval[j>>2] = gep_rd(dev); j+=4;
5521*4882a593Smuzhiyun } else {
5522*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_SISR); j+=4;
5523*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_SICR); j+=4;
5524*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_STRR); j+=4;
5525*4882a593Smuzhiyun tmp.lval[j>>2] = inl(DE4X5_SIGR); j+=4;
5526*4882a593Smuzhiyun }
5527*4882a593Smuzhiyun tmp.lval[j>>2] = lp->phy[lp->active].id; j+=4;
5528*4882a593Smuzhiyun if (lp->phy[lp->active].id && (!lp->useSROM || lp->useMII)) {
5529*4882a593Smuzhiyun tmp.lval[j>>2] = lp->active; j+=4;
5530*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_CR,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5531*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_SR,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5532*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_ID0,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5533*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_ID1,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5534*4882a593Smuzhiyun if (lp->phy[lp->active].id != BROADCOM_T4) {
5535*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_ANA,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5536*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(MII_ANLPA,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5537*4882a593Smuzhiyun }
5538*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(0x10,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5539*4882a593Smuzhiyun if (lp->phy[lp->active].id != BROADCOM_T4) {
5540*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(0x11,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5541*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(0x12,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5542*4882a593Smuzhiyun } else {
5543*4882a593Smuzhiyun tmp.lval[j>>2]=mii_rd(0x14,lp->phy[lp->active].addr,DE4X5_MII); j+=4;
5544*4882a593Smuzhiyun }
5545*4882a593Smuzhiyun }
5546*4882a593Smuzhiyun
5547*4882a593Smuzhiyun tmp.addr[j++] = lp->txRingSize;
5548*4882a593Smuzhiyun tmp.addr[j++] = netif_queue_stopped(dev);
5549*4882a593Smuzhiyun
5550*4882a593Smuzhiyun ioc->len = j;
5551*4882a593Smuzhiyun if (copy_to_user(ioc->data, tmp.addr, ioc->len)) return -EFAULT;
5552*4882a593Smuzhiyun break;
5553*4882a593Smuzhiyun
5554*4882a593Smuzhiyun */
5555*4882a593Smuzhiyun default:
5556*4882a593Smuzhiyun return -EOPNOTSUPP;
5557*4882a593Smuzhiyun }
5558*4882a593Smuzhiyun
5559*4882a593Smuzhiyun return status;
5560*4882a593Smuzhiyun }
5561*4882a593Smuzhiyun
de4x5_module_init(void)5562*4882a593Smuzhiyun static int __init de4x5_module_init (void)
5563*4882a593Smuzhiyun {
5564*4882a593Smuzhiyun int err = 0;
5565*4882a593Smuzhiyun
5566*4882a593Smuzhiyun #ifdef CONFIG_PCI
5567*4882a593Smuzhiyun err = pci_register_driver(&de4x5_pci_driver);
5568*4882a593Smuzhiyun #endif
5569*4882a593Smuzhiyun #ifdef CONFIG_EISA
5570*4882a593Smuzhiyun err |= eisa_driver_register (&de4x5_eisa_driver);
5571*4882a593Smuzhiyun #endif
5572*4882a593Smuzhiyun
5573*4882a593Smuzhiyun return err;
5574*4882a593Smuzhiyun }
5575*4882a593Smuzhiyun
de4x5_module_exit(void)5576*4882a593Smuzhiyun static void __exit de4x5_module_exit (void)
5577*4882a593Smuzhiyun {
5578*4882a593Smuzhiyun #ifdef CONFIG_PCI
5579*4882a593Smuzhiyun pci_unregister_driver (&de4x5_pci_driver);
5580*4882a593Smuzhiyun #endif
5581*4882a593Smuzhiyun #ifdef CONFIG_EISA
5582*4882a593Smuzhiyun eisa_driver_unregister (&de4x5_eisa_driver);
5583*4882a593Smuzhiyun #endif
5584*4882a593Smuzhiyun }
5585*4882a593Smuzhiyun
5586*4882a593Smuzhiyun module_init (de4x5_module_init);
5587*4882a593Smuzhiyun module_exit (de4x5_module_exit);
5588