xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/davicom/dm9000.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * dm9000 Ethernet
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _DM9000X_H_
7*4882a593Smuzhiyun #define _DM9000X_H_
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define DM9000_ID		0x90000A46
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* although the registers are 16 bit, they are 32-bit aligned.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define DM9000_NCR             0x00
15*4882a593Smuzhiyun #define DM9000_NSR             0x01
16*4882a593Smuzhiyun #define DM9000_TCR             0x02
17*4882a593Smuzhiyun #define DM9000_TSR1            0x03
18*4882a593Smuzhiyun #define DM9000_TSR2            0x04
19*4882a593Smuzhiyun #define DM9000_RCR             0x05
20*4882a593Smuzhiyun #define DM9000_RSR             0x06
21*4882a593Smuzhiyun #define DM9000_ROCR            0x07
22*4882a593Smuzhiyun #define DM9000_BPTR            0x08
23*4882a593Smuzhiyun #define DM9000_FCTR            0x09
24*4882a593Smuzhiyun #define DM9000_FCR             0x0A
25*4882a593Smuzhiyun #define DM9000_EPCR            0x0B
26*4882a593Smuzhiyun #define DM9000_EPAR            0x0C
27*4882a593Smuzhiyun #define DM9000_EPDRL           0x0D
28*4882a593Smuzhiyun #define DM9000_EPDRH           0x0E
29*4882a593Smuzhiyun #define DM9000_WCR             0x0F
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DM9000_PAR             0x10
32*4882a593Smuzhiyun #define DM9000_MAR             0x16
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define DM9000_GPCR	       0x1e
35*4882a593Smuzhiyun #define DM9000_GPR             0x1f
36*4882a593Smuzhiyun #define DM9000_TRPAL           0x22
37*4882a593Smuzhiyun #define DM9000_TRPAH           0x23
38*4882a593Smuzhiyun #define DM9000_RWPAL           0x24
39*4882a593Smuzhiyun #define DM9000_RWPAH           0x25
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define DM9000_VIDL            0x28
42*4882a593Smuzhiyun #define DM9000_VIDH            0x29
43*4882a593Smuzhiyun #define DM9000_PIDL            0x2A
44*4882a593Smuzhiyun #define DM9000_PIDH            0x2B
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DM9000_CHIPR           0x2C
47*4882a593Smuzhiyun #define DM9000_SMCR            0x2F
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define DM9000_ETXCSR          0x30
50*4882a593Smuzhiyun #define DM9000_TCCR	       0x31
51*4882a593Smuzhiyun #define DM9000_RCSR	       0x32
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define CHIPR_DM9000A	       0x19
54*4882a593Smuzhiyun #define CHIPR_DM9000B	       0x1A
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define DM9000_MRCMDX          0xF0
57*4882a593Smuzhiyun #define DM9000_MRCMD           0xF2
58*4882a593Smuzhiyun #define DM9000_MRRL            0xF4
59*4882a593Smuzhiyun #define DM9000_MRRH            0xF5
60*4882a593Smuzhiyun #define DM9000_MWCMDX          0xF6
61*4882a593Smuzhiyun #define DM9000_MWCMD           0xF8
62*4882a593Smuzhiyun #define DM9000_MWRL            0xFA
63*4882a593Smuzhiyun #define DM9000_MWRH            0xFB
64*4882a593Smuzhiyun #define DM9000_TXPLL           0xFC
65*4882a593Smuzhiyun #define DM9000_TXPLH           0xFD
66*4882a593Smuzhiyun #define DM9000_ISR             0xFE
67*4882a593Smuzhiyun #define DM9000_IMR             0xFF
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define NCR_EXT_PHY         (1<<7)
70*4882a593Smuzhiyun #define NCR_WAKEEN          (1<<6)
71*4882a593Smuzhiyun #define NCR_FCOL            (1<<4)
72*4882a593Smuzhiyun #define NCR_FDX             (1<<3)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define NCR_RESERVED        (3<<1)
75*4882a593Smuzhiyun #define NCR_MAC_LBK         (1<<1)
76*4882a593Smuzhiyun #define NCR_RST	            (1<<0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define NSR_SPEED           (1<<7)
79*4882a593Smuzhiyun #define NSR_LINKST          (1<<6)
80*4882a593Smuzhiyun #define NSR_WAKEST          (1<<5)
81*4882a593Smuzhiyun #define NSR_TX2END          (1<<3)
82*4882a593Smuzhiyun #define NSR_TX1END          (1<<2)
83*4882a593Smuzhiyun #define NSR_RXOV            (1<<1)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define TCR_TJDIS           (1<<6)
86*4882a593Smuzhiyun #define TCR_EXCECM          (1<<5)
87*4882a593Smuzhiyun #define TCR_PAD_DIS2        (1<<4)
88*4882a593Smuzhiyun #define TCR_CRC_DIS2        (1<<3)
89*4882a593Smuzhiyun #define TCR_PAD_DIS1        (1<<2)
90*4882a593Smuzhiyun #define TCR_CRC_DIS1        (1<<1)
91*4882a593Smuzhiyun #define TCR_TXREQ           (1<<0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TSR_TJTO            (1<<7)
94*4882a593Smuzhiyun #define TSR_LC              (1<<6)
95*4882a593Smuzhiyun #define TSR_NC              (1<<5)
96*4882a593Smuzhiyun #define TSR_LCOL            (1<<4)
97*4882a593Smuzhiyun #define TSR_COL             (1<<3)
98*4882a593Smuzhiyun #define TSR_EC              (1<<2)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define RCR_WTDIS           (1<<6)
101*4882a593Smuzhiyun #define RCR_DIS_LONG        (1<<5)
102*4882a593Smuzhiyun #define RCR_DIS_CRC         (1<<4)
103*4882a593Smuzhiyun #define RCR_ALL	            (1<<3)
104*4882a593Smuzhiyun #define RCR_RUNT            (1<<2)
105*4882a593Smuzhiyun #define RCR_PRMSC           (1<<1)
106*4882a593Smuzhiyun #define RCR_RXEN            (1<<0)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define RSR_RF              (1<<7)
109*4882a593Smuzhiyun #define RSR_MF              (1<<6)
110*4882a593Smuzhiyun #define RSR_LCS             (1<<5)
111*4882a593Smuzhiyun #define RSR_RWTO            (1<<4)
112*4882a593Smuzhiyun #define RSR_PLE             (1<<3)
113*4882a593Smuzhiyun #define RSR_AE              (1<<2)
114*4882a593Smuzhiyun #define RSR_CE              (1<<1)
115*4882a593Smuzhiyun #define RSR_FOE             (1<<0)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define WCR_LINKEN		(1 << 5)
118*4882a593Smuzhiyun #define WCR_SAMPLEEN		(1 << 4)
119*4882a593Smuzhiyun #define WCR_MAGICEN		(1 << 3)
120*4882a593Smuzhiyun #define WCR_LINKST		(1 << 2)
121*4882a593Smuzhiyun #define WCR_SAMPLEST		(1 << 1)
122*4882a593Smuzhiyun #define WCR_MAGICST		(1 << 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define FCTR_HWOT(ot)	(( ot & 0xf ) << 4 )
125*4882a593Smuzhiyun #define FCTR_LWOT(ot)	( ot & 0xf )
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define IMR_PAR             (1<<7)
128*4882a593Smuzhiyun #define IMR_ROOM            (1<<3)
129*4882a593Smuzhiyun #define IMR_ROM             (1<<2)
130*4882a593Smuzhiyun #define IMR_PTM             (1<<1)
131*4882a593Smuzhiyun #define IMR_PRM             (1<<0)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define ISR_ROOS            (1<<3)
134*4882a593Smuzhiyun #define ISR_ROS             (1<<2)
135*4882a593Smuzhiyun #define ISR_PTS             (1<<1)
136*4882a593Smuzhiyun #define ISR_PRS             (1<<0)
137*4882a593Smuzhiyun #define ISR_CLR_STATUS      (ISR_ROOS | ISR_ROS | ISR_PTS | ISR_PRS)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define EPCR_REEP           (1<<5)
140*4882a593Smuzhiyun #define EPCR_WEP            (1<<4)
141*4882a593Smuzhiyun #define EPCR_EPOS           (1<<3)
142*4882a593Smuzhiyun #define EPCR_ERPRR          (1<<2)
143*4882a593Smuzhiyun #define EPCR_ERPRW          (1<<1)
144*4882a593Smuzhiyun #define EPCR_ERRE           (1<<0)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define GPCR_GEP_CNTL       (1<<0)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define TCCR_IP		    (1<<0)
149*4882a593Smuzhiyun #define TCCR_TCP	    (1<<1)
150*4882a593Smuzhiyun #define TCCR_UDP	    (1<<2)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define RCSR_UDP_BAD	    (1<<7)
153*4882a593Smuzhiyun #define RCSR_TCP_BAD	    (1<<6)
154*4882a593Smuzhiyun #define RCSR_IP_BAD	    (1<<5)
155*4882a593Smuzhiyun #define RCSR_UDP	    (1<<4)
156*4882a593Smuzhiyun #define RCSR_TCP	    (1<<3)
157*4882a593Smuzhiyun #define RCSR_IP		    (1<<2)
158*4882a593Smuzhiyun #define RCSR_CSUM	    (1<<1)
159*4882a593Smuzhiyun #define RCSR_DISCARD	    (1<<0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define DM9000_PKT_RDY		0x01	/* Packet ready to receive */
162*4882a593Smuzhiyun #define DM9000_PKT_ERR		0x02
163*4882a593Smuzhiyun #define DM9000_PKT_MAX		1536	/* Received packet max size */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* DM9000A / DM9000B definitions */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define IMR_LNKCHNG		(1<<5)
168*4882a593Smuzhiyun #define IMR_UNDERRUN		(1<<4)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define ISR_LNKCHNG		(1<<5)
171*4882a593Smuzhiyun #define ISR_UNDERRUN		(1<<4)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Davicom MII registers.
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define MII_DM_DSPCR		0x1b    /* DSP Control Register */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define DSPCR_INIT_PARAM	0xE100	/* DSP init parameter */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #endif /* _DM9000X_H_ */
181*4882a593Smuzhiyun 
182