1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008-2010 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun * Copyright 2007 Nuova Systems, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you may redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
7*4882a593Smuzhiyun * the Free Software Foundation; version 2 of the License.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
10*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
11*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
12*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
13*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
14*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
15*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
16*4882a593Smuzhiyun * SOFTWARE.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifndef _VNIC_WQ_H_
21*4882a593Smuzhiyun #define _VNIC_WQ_H_
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "vnic_dev.h"
26*4882a593Smuzhiyun #include "vnic_cq.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Work queue control */
29*4882a593Smuzhiyun struct vnic_wq_ctrl {
30*4882a593Smuzhiyun u64 ring_base; /* 0x00 */
31*4882a593Smuzhiyun u32 ring_size; /* 0x08 */
32*4882a593Smuzhiyun u32 pad0;
33*4882a593Smuzhiyun u32 posted_index; /* 0x10 */
34*4882a593Smuzhiyun u32 pad1;
35*4882a593Smuzhiyun u32 cq_index; /* 0x18 */
36*4882a593Smuzhiyun u32 pad2;
37*4882a593Smuzhiyun u32 enable; /* 0x20 */
38*4882a593Smuzhiyun u32 pad3;
39*4882a593Smuzhiyun u32 running; /* 0x28 */
40*4882a593Smuzhiyun u32 pad4;
41*4882a593Smuzhiyun u32 fetch_index; /* 0x30 */
42*4882a593Smuzhiyun u32 pad5;
43*4882a593Smuzhiyun u32 dca_value; /* 0x38 */
44*4882a593Smuzhiyun u32 pad6;
45*4882a593Smuzhiyun u32 error_interrupt_enable; /* 0x40 */
46*4882a593Smuzhiyun u32 pad7;
47*4882a593Smuzhiyun u32 error_interrupt_offset; /* 0x48 */
48*4882a593Smuzhiyun u32 pad8;
49*4882a593Smuzhiyun u32 error_status; /* 0x50 */
50*4882a593Smuzhiyun u32 pad9;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct vnic_wq_buf {
54*4882a593Smuzhiyun struct vnic_wq_buf *next;
55*4882a593Smuzhiyun dma_addr_t dma_addr;
56*4882a593Smuzhiyun void *os_buf;
57*4882a593Smuzhiyun unsigned int len;
58*4882a593Smuzhiyun unsigned int index;
59*4882a593Smuzhiyun int sop;
60*4882a593Smuzhiyun void *desc;
61*4882a593Smuzhiyun uint64_t wr_id; /* Cookie */
62*4882a593Smuzhiyun uint8_t cq_entry; /* Gets completion event from hw */
63*4882a593Smuzhiyun uint8_t desc_skip_cnt; /* Num descs to occupy */
64*4882a593Smuzhiyun uint8_t compressed_send; /* Both hdr and payload in one desc */
65*4882a593Smuzhiyun struct vnic_wq_buf *prev;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Break the vnic_wq_buf allocations into blocks of 32/64 entries */
69*4882a593Smuzhiyun #define VNIC_WQ_BUF_MIN_BLK_ENTRIES 32
70*4882a593Smuzhiyun #define VNIC_WQ_BUF_DFLT_BLK_ENTRIES 64
71*4882a593Smuzhiyun #define VNIC_WQ_BUF_BLK_ENTRIES(entries) \
72*4882a593Smuzhiyun ((unsigned int)((entries < VNIC_WQ_BUF_DFLT_BLK_ENTRIES) ? \
73*4882a593Smuzhiyun VNIC_WQ_BUF_MIN_BLK_ENTRIES : VNIC_WQ_BUF_DFLT_BLK_ENTRIES))
74*4882a593Smuzhiyun #define VNIC_WQ_BUF_BLK_SZ(entries) \
75*4882a593Smuzhiyun (VNIC_WQ_BUF_BLK_ENTRIES(entries) * sizeof(struct vnic_wq_buf))
76*4882a593Smuzhiyun #define VNIC_WQ_BUF_BLKS_NEEDED(entries) \
77*4882a593Smuzhiyun DIV_ROUND_UP(entries, VNIC_WQ_BUF_BLK_ENTRIES(entries))
78*4882a593Smuzhiyun #define VNIC_WQ_BUF_BLKS_MAX VNIC_WQ_BUF_BLKS_NEEDED(4096)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct vnic_wq {
81*4882a593Smuzhiyun unsigned int index;
82*4882a593Smuzhiyun struct vnic_dev *vdev;
83*4882a593Smuzhiyun struct vnic_wq_ctrl __iomem *ctrl; /* memory-mapped */
84*4882a593Smuzhiyun struct vnic_dev_ring ring;
85*4882a593Smuzhiyun struct vnic_wq_buf *bufs[VNIC_WQ_BUF_BLKS_MAX];
86*4882a593Smuzhiyun struct vnic_wq_buf *to_use;
87*4882a593Smuzhiyun struct vnic_wq_buf *to_clean;
88*4882a593Smuzhiyun unsigned int pkts_outstanding;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct devcmd2_controller {
92*4882a593Smuzhiyun struct vnic_wq_ctrl __iomem *wq_ctrl;
93*4882a593Smuzhiyun struct vnic_devcmd2 *cmd_ring;
94*4882a593Smuzhiyun struct devcmd2_result *result;
95*4882a593Smuzhiyun u16 next_result;
96*4882a593Smuzhiyun u16 result_size;
97*4882a593Smuzhiyun int color;
98*4882a593Smuzhiyun struct vnic_dev_ring results_ring;
99*4882a593Smuzhiyun struct vnic_wq wq;
100*4882a593Smuzhiyun u32 posted;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
vnic_wq_desc_avail(struct vnic_wq * wq)103*4882a593Smuzhiyun static inline unsigned int vnic_wq_desc_avail(struct vnic_wq *wq)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun /* how many does SW own? */
106*4882a593Smuzhiyun return wq->ring.desc_avail;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
vnic_wq_desc_used(struct vnic_wq * wq)109*4882a593Smuzhiyun static inline unsigned int vnic_wq_desc_used(struct vnic_wq *wq)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun /* how many does HW own? */
112*4882a593Smuzhiyun return wq->ring.desc_count - wq->ring.desc_avail - 1;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
vnic_wq_next_desc(struct vnic_wq * wq)115*4882a593Smuzhiyun static inline void *vnic_wq_next_desc(struct vnic_wq *wq)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return wq->to_use->desc;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
vnic_wq_doorbell(struct vnic_wq * wq)120*4882a593Smuzhiyun static inline void vnic_wq_doorbell(struct vnic_wq *wq)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun /* Adding write memory barrier prevents compiler and/or CPU
123*4882a593Smuzhiyun * reordering, thus avoiding descriptor posting before
124*4882a593Smuzhiyun * descriptor is initialized. Otherwise, hardware can read
125*4882a593Smuzhiyun * stale descriptor fields.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun wmb();
128*4882a593Smuzhiyun iowrite32(wq->to_use->index, &wq->ctrl->posted_index);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
vnic_wq_post(struct vnic_wq * wq,void * os_buf,dma_addr_t dma_addr,unsigned int len,int sop,int eop,uint8_t desc_skip_cnt,uint8_t cq_entry,uint8_t compressed_send,uint64_t wrid)131*4882a593Smuzhiyun static inline void vnic_wq_post(struct vnic_wq *wq,
132*4882a593Smuzhiyun void *os_buf, dma_addr_t dma_addr,
133*4882a593Smuzhiyun unsigned int len, int sop, int eop,
134*4882a593Smuzhiyun uint8_t desc_skip_cnt, uint8_t cq_entry,
135*4882a593Smuzhiyun uint8_t compressed_send, uint64_t wrid)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct vnic_wq_buf *buf = wq->to_use;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun buf->sop = sop;
140*4882a593Smuzhiyun buf->cq_entry = cq_entry;
141*4882a593Smuzhiyun buf->compressed_send = compressed_send;
142*4882a593Smuzhiyun buf->desc_skip_cnt = desc_skip_cnt;
143*4882a593Smuzhiyun buf->os_buf = eop ? os_buf : NULL;
144*4882a593Smuzhiyun buf->dma_addr = dma_addr;
145*4882a593Smuzhiyun buf->len = len;
146*4882a593Smuzhiyun buf->wr_id = wrid;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun buf = buf->next;
149*4882a593Smuzhiyun wq->to_use = buf;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun wq->ring.desc_avail -= desc_skip_cnt;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
vnic_wq_service(struct vnic_wq * wq,struct cq_desc * cq_desc,u16 completed_index,void (* buf_service)(struct vnic_wq * wq,struct cq_desc * cq_desc,struct vnic_wq_buf * buf,void * opaque),void * opaque)154*4882a593Smuzhiyun static inline void vnic_wq_service(struct vnic_wq *wq,
155*4882a593Smuzhiyun struct cq_desc *cq_desc, u16 completed_index,
156*4882a593Smuzhiyun void (*buf_service)(struct vnic_wq *wq,
157*4882a593Smuzhiyun struct cq_desc *cq_desc, struct vnic_wq_buf *buf, void *opaque),
158*4882a593Smuzhiyun void *opaque)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct vnic_wq_buf *buf;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun buf = wq->to_clean;
163*4882a593Smuzhiyun while (1) {
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun (*buf_service)(wq, cq_desc, buf, opaque);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun wq->ring.desc_avail++;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun wq->to_clean = buf->next;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (buf->index == completed_index)
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun buf = wq->to_clean;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun void vnic_wq_free(struct vnic_wq *wq);
179*4882a593Smuzhiyun int vnic_wq_alloc(struct vnic_dev *vdev, struct vnic_wq *wq, unsigned int index,
180*4882a593Smuzhiyun unsigned int desc_count, unsigned int desc_size);
181*4882a593Smuzhiyun void vnic_wq_init(struct vnic_wq *wq, unsigned int cq_index,
182*4882a593Smuzhiyun unsigned int error_interrupt_enable,
183*4882a593Smuzhiyun unsigned int error_interrupt_offset);
184*4882a593Smuzhiyun unsigned int vnic_wq_error_status(struct vnic_wq *wq);
185*4882a593Smuzhiyun void vnic_wq_enable(struct vnic_wq *wq);
186*4882a593Smuzhiyun int vnic_wq_disable(struct vnic_wq *wq);
187*4882a593Smuzhiyun void vnic_wq_clean(struct vnic_wq *wq,
188*4882a593Smuzhiyun void (*buf_clean)(struct vnic_wq *wq, struct vnic_wq_buf *buf));
189*4882a593Smuzhiyun int enic_wq_devcmd2_alloc(struct vnic_dev *vdev, struct vnic_wq *wq,
190*4882a593Smuzhiyun unsigned int desc_count, unsigned int desc_size);
191*4882a593Smuzhiyun void enic_wq_init_start(struct vnic_wq *wq, unsigned int cq_index,
192*4882a593Smuzhiyun unsigned int fetch_index, unsigned int posted_index,
193*4882a593Smuzhiyun unsigned int error_interrupt_enable,
194*4882a593Smuzhiyun unsigned int error_interrupt_offset);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #endif /* _VNIC_WQ_H_ */
197