1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008-2010 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun * Copyright 2007 Nuova Systems, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you may redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
7*4882a593Smuzhiyun * the Free Software Foundation; version 2 of the License.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
10*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
11*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
12*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
13*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
14*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
15*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
16*4882a593Smuzhiyun * SOFTWARE.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifndef _VNIC_RQ_H_
21*4882a593Smuzhiyun #define _VNIC_RQ_H_
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "vnic_dev.h"
27*4882a593Smuzhiyun #include "vnic_cq.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Receive queue control */
30*4882a593Smuzhiyun struct vnic_rq_ctrl {
31*4882a593Smuzhiyun u64 ring_base; /* 0x00 */
32*4882a593Smuzhiyun u32 ring_size; /* 0x08 */
33*4882a593Smuzhiyun u32 pad0;
34*4882a593Smuzhiyun u32 posted_index; /* 0x10 */
35*4882a593Smuzhiyun u32 pad1;
36*4882a593Smuzhiyun u32 cq_index; /* 0x18 */
37*4882a593Smuzhiyun u32 pad2;
38*4882a593Smuzhiyun u32 enable; /* 0x20 */
39*4882a593Smuzhiyun u32 pad3;
40*4882a593Smuzhiyun u32 running; /* 0x28 */
41*4882a593Smuzhiyun u32 pad4;
42*4882a593Smuzhiyun u32 fetch_index; /* 0x30 */
43*4882a593Smuzhiyun u32 pad5;
44*4882a593Smuzhiyun u32 error_interrupt_enable; /* 0x38 */
45*4882a593Smuzhiyun u32 pad6;
46*4882a593Smuzhiyun u32 error_interrupt_offset; /* 0x40 */
47*4882a593Smuzhiyun u32 pad7;
48*4882a593Smuzhiyun u32 error_status; /* 0x48 */
49*4882a593Smuzhiyun u32 pad8;
50*4882a593Smuzhiyun u32 dropped_packet_count; /* 0x50 */
51*4882a593Smuzhiyun u32 pad9;
52*4882a593Smuzhiyun u32 dropped_packet_count_rc; /* 0x58 */
53*4882a593Smuzhiyun u32 pad10;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Break the vnic_rq_buf allocations into blocks of 32/64 entries */
57*4882a593Smuzhiyun #define VNIC_RQ_BUF_MIN_BLK_ENTRIES 32
58*4882a593Smuzhiyun #define VNIC_RQ_BUF_DFLT_BLK_ENTRIES 64
59*4882a593Smuzhiyun #define VNIC_RQ_BUF_BLK_ENTRIES(entries) \
60*4882a593Smuzhiyun ((unsigned int)((entries < VNIC_RQ_BUF_DFLT_BLK_ENTRIES) ? \
61*4882a593Smuzhiyun VNIC_RQ_BUF_MIN_BLK_ENTRIES : VNIC_RQ_BUF_DFLT_BLK_ENTRIES))
62*4882a593Smuzhiyun #define VNIC_RQ_BUF_BLK_SZ(entries) \
63*4882a593Smuzhiyun (VNIC_RQ_BUF_BLK_ENTRIES(entries) * sizeof(struct vnic_rq_buf))
64*4882a593Smuzhiyun #define VNIC_RQ_BUF_BLKS_NEEDED(entries) \
65*4882a593Smuzhiyun DIV_ROUND_UP(entries, VNIC_RQ_BUF_BLK_ENTRIES(entries))
66*4882a593Smuzhiyun #define VNIC_RQ_BUF_BLKS_MAX VNIC_RQ_BUF_BLKS_NEEDED(4096)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct vnic_rq_buf {
69*4882a593Smuzhiyun struct vnic_rq_buf *next;
70*4882a593Smuzhiyun dma_addr_t dma_addr;
71*4882a593Smuzhiyun void *os_buf;
72*4882a593Smuzhiyun unsigned int os_buf_index;
73*4882a593Smuzhiyun unsigned int len;
74*4882a593Smuzhiyun unsigned int index;
75*4882a593Smuzhiyun void *desc;
76*4882a593Smuzhiyun uint64_t wr_id;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun enum enic_poll_state {
80*4882a593Smuzhiyun ENIC_POLL_STATE_IDLE,
81*4882a593Smuzhiyun ENIC_POLL_STATE_NAPI,
82*4882a593Smuzhiyun ENIC_POLL_STATE_POLL
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct vnic_rq {
86*4882a593Smuzhiyun unsigned int index;
87*4882a593Smuzhiyun struct vnic_dev *vdev;
88*4882a593Smuzhiyun struct vnic_rq_ctrl __iomem *ctrl; /* memory-mapped */
89*4882a593Smuzhiyun struct vnic_dev_ring ring;
90*4882a593Smuzhiyun struct vnic_rq_buf *bufs[VNIC_RQ_BUF_BLKS_MAX];
91*4882a593Smuzhiyun struct vnic_rq_buf *to_use;
92*4882a593Smuzhiyun struct vnic_rq_buf *to_clean;
93*4882a593Smuzhiyun void *os_buf_head;
94*4882a593Smuzhiyun unsigned int pkts_outstanding;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
vnic_rq_desc_avail(struct vnic_rq * rq)97*4882a593Smuzhiyun static inline unsigned int vnic_rq_desc_avail(struct vnic_rq *rq)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun /* how many does SW own? */
100*4882a593Smuzhiyun return rq->ring.desc_avail;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
vnic_rq_desc_used(struct vnic_rq * rq)103*4882a593Smuzhiyun static inline unsigned int vnic_rq_desc_used(struct vnic_rq *rq)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun /* how many does HW own? */
106*4882a593Smuzhiyun return rq->ring.desc_count - rq->ring.desc_avail - 1;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
vnic_rq_next_desc(struct vnic_rq * rq)109*4882a593Smuzhiyun static inline void *vnic_rq_next_desc(struct vnic_rq *rq)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return rq->to_use->desc;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
vnic_rq_next_index(struct vnic_rq * rq)114*4882a593Smuzhiyun static inline unsigned int vnic_rq_next_index(struct vnic_rq *rq)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return rq->to_use->index;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
vnic_rq_post(struct vnic_rq * rq,void * os_buf,unsigned int os_buf_index,dma_addr_t dma_addr,unsigned int len,uint64_t wrid)119*4882a593Smuzhiyun static inline void vnic_rq_post(struct vnic_rq *rq,
120*4882a593Smuzhiyun void *os_buf, unsigned int os_buf_index,
121*4882a593Smuzhiyun dma_addr_t dma_addr, unsigned int len,
122*4882a593Smuzhiyun uint64_t wrid)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct vnic_rq_buf *buf = rq->to_use;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun buf->os_buf = os_buf;
127*4882a593Smuzhiyun buf->os_buf_index = os_buf_index;
128*4882a593Smuzhiyun buf->dma_addr = dma_addr;
129*4882a593Smuzhiyun buf->len = len;
130*4882a593Smuzhiyun buf->wr_id = wrid;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun buf = buf->next;
133*4882a593Smuzhiyun rq->to_use = buf;
134*4882a593Smuzhiyun rq->ring.desc_avail--;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Move the posted_index every nth descriptor
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #ifndef VNIC_RQ_RETURN_RATE
140*4882a593Smuzhiyun #define VNIC_RQ_RETURN_RATE 0xf /* keep 2^n - 1 */
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if ((buf->index & VNIC_RQ_RETURN_RATE) == 0) {
144*4882a593Smuzhiyun /* Adding write memory barrier prevents compiler and/or CPU
145*4882a593Smuzhiyun * reordering, thus avoiding descriptor posting before
146*4882a593Smuzhiyun * descriptor is initialized. Otherwise, hardware can read
147*4882a593Smuzhiyun * stale descriptor fields.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun wmb();
150*4882a593Smuzhiyun iowrite32(buf->index, &rq->ctrl->posted_index);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
vnic_rq_return_descs(struct vnic_rq * rq,unsigned int count)154*4882a593Smuzhiyun static inline void vnic_rq_return_descs(struct vnic_rq *rq, unsigned int count)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun rq->ring.desc_avail += count;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun enum desc_return_options {
160*4882a593Smuzhiyun VNIC_RQ_RETURN_DESC,
161*4882a593Smuzhiyun VNIC_RQ_DEFER_RETURN_DESC,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
vnic_rq_service(struct vnic_rq * rq,struct cq_desc * cq_desc,u16 completed_index,int desc_return,void (* buf_service)(struct vnic_rq * rq,struct cq_desc * cq_desc,struct vnic_rq_buf * buf,int skipped,void * opaque),void * opaque)164*4882a593Smuzhiyun static inline void vnic_rq_service(struct vnic_rq *rq,
165*4882a593Smuzhiyun struct cq_desc *cq_desc, u16 completed_index,
166*4882a593Smuzhiyun int desc_return, void (*buf_service)(struct vnic_rq *rq,
167*4882a593Smuzhiyun struct cq_desc *cq_desc, struct vnic_rq_buf *buf,
168*4882a593Smuzhiyun int skipped, void *opaque), void *opaque)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct vnic_rq_buf *buf;
171*4882a593Smuzhiyun int skipped;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun buf = rq->to_clean;
174*4882a593Smuzhiyun while (1) {
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun skipped = (buf->index != completed_index);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun (*buf_service)(rq, cq_desc, buf, skipped, opaque);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (desc_return == VNIC_RQ_RETURN_DESC)
181*4882a593Smuzhiyun rq->ring.desc_avail++;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun rq->to_clean = buf->next;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (!skipped)
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun buf = rq->to_clean;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
vnic_rq_fill(struct vnic_rq * rq,int (* buf_fill)(struct vnic_rq * rq))192*4882a593Smuzhiyun static inline int vnic_rq_fill(struct vnic_rq *rq,
193*4882a593Smuzhiyun int (*buf_fill)(struct vnic_rq *rq))
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun int err;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun while (vnic_rq_desc_avail(rq) > 0) {
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun err = (*buf_fill)(rq);
200*4882a593Smuzhiyun if (err)
201*4882a593Smuzhiyun return err;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun void vnic_rq_free(struct vnic_rq *rq);
208*4882a593Smuzhiyun int vnic_rq_alloc(struct vnic_dev *vdev, struct vnic_rq *rq, unsigned int index,
209*4882a593Smuzhiyun unsigned int desc_count, unsigned int desc_size);
210*4882a593Smuzhiyun void vnic_rq_init(struct vnic_rq *rq, unsigned int cq_index,
211*4882a593Smuzhiyun unsigned int error_interrupt_enable,
212*4882a593Smuzhiyun unsigned int error_interrupt_offset);
213*4882a593Smuzhiyun unsigned int vnic_rq_error_status(struct vnic_rq *rq);
214*4882a593Smuzhiyun void vnic_rq_enable(struct vnic_rq *rq);
215*4882a593Smuzhiyun int vnic_rq_disable(struct vnic_rq *rq);
216*4882a593Smuzhiyun void vnic_rq_clean(struct vnic_rq *rq,
217*4882a593Smuzhiyun void (*buf_clean)(struct vnic_rq *rq, struct vnic_rq_buf *buf));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #endif /* _VNIC_RQ_H_ */
220