xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cirrus/cs89x0.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*  Copyright, 1988-1992, Russell Nelson, Crynwr Software
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun    This program is free software; you can redistribute it and/or modify
4*4882a593Smuzhiyun    it under the terms of the GNU General Public License as published by
5*4882a593Smuzhiyun    the Free Software Foundation, version 1.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun    This program is distributed in the hope that it will be useful,
8*4882a593Smuzhiyun    but WITHOUT ANY WARRANTY; without even the implied warranty of
9*4882a593Smuzhiyun    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
10*4882a593Smuzhiyun    GNU General Public License for more details.
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun    You should have received a copy of the GNU General Public License
13*4882a593Smuzhiyun    along with this program; if not, write to the Free Software
14*4882a593Smuzhiyun    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
15*4882a593Smuzhiyun    */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define PP_ChipID 0x0000	/* offset   0h -> Corp -ID              */
19*4882a593Smuzhiyun 				/* offset   2h -> Model/Product Number  */
20*4882a593Smuzhiyun 				/* offset   3h -> Chip Revision Number  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PP_ISAIOB 0x0020	/*  IO base address */
23*4882a593Smuzhiyun #define PP_CS8900_ISAINT 0x0022	/*  ISA interrupt select */
24*4882a593Smuzhiyun #define PP_CS8920_ISAINT 0x0370	/*  ISA interrupt select */
25*4882a593Smuzhiyun #define PP_CS8900_ISADMA 0x0024	/*  ISA Rec DMA channel */
26*4882a593Smuzhiyun #define PP_CS8920_ISADMA 0x0374	/*  ISA Rec DMA channel */
27*4882a593Smuzhiyun #define PP_ISASOF 0x0026	/*  ISA DMA offset */
28*4882a593Smuzhiyun #define PP_DmaFrameCnt 0x0028	/*  ISA DMA Frame count */
29*4882a593Smuzhiyun #define PP_DmaByteCnt 0x002A	/*  ISA DMA Byte count */
30*4882a593Smuzhiyun #define PP_CS8900_ISAMemB 0x002C	/*  Memory base */
31*4882a593Smuzhiyun #define PP_CS8920_ISAMemB 0x0348 /*  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define PP_ISABootBase 0x0030	/*  Boot Prom base  */
34*4882a593Smuzhiyun #define PP_ISABootMask 0x0034	/*  Boot Prom Mask */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* EEPROM data and command registers */
37*4882a593Smuzhiyun #define PP_EECMD 0x0040		/*  NVR Interface Command register */
38*4882a593Smuzhiyun #define PP_EEData 0x0042	/*  NVR Interface Data Register */
39*4882a593Smuzhiyun #define PP_DebugReg 0x0044	/*  Debug Register */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PP_RxCFG 0x0102		/*  Rx Bus config */
42*4882a593Smuzhiyun #define PP_RxCTL 0x0104		/*  Receive Control Register */
43*4882a593Smuzhiyun #define PP_TxCFG 0x0106		/*  Transmit Config Register */
44*4882a593Smuzhiyun #define PP_TxCMD 0x0108		/*  Transmit Command Register */
45*4882a593Smuzhiyun #define PP_BufCFG 0x010A	/*  Bus configuration Register */
46*4882a593Smuzhiyun #define PP_LineCTL 0x0112	/*  Line Config Register */
47*4882a593Smuzhiyun #define PP_SelfCTL 0x0114	/*  Self Command Register */
48*4882a593Smuzhiyun #define PP_BusCTL 0x0116	/*  ISA bus control Register */
49*4882a593Smuzhiyun #define PP_TestCTL 0x0118	/*  Test Register */
50*4882a593Smuzhiyun #define PP_AutoNegCTL 0x011C	/*  Auto Negotiation Ctrl */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PP_ISQ 0x0120		/*  Interrupt Status */
53*4882a593Smuzhiyun #define PP_RxEvent 0x0124	/*  Rx Event Register */
54*4882a593Smuzhiyun #define PP_TxEvent 0x0128	/*  Tx Event Register */
55*4882a593Smuzhiyun #define PP_BufEvent 0x012C	/*  Bus Event Register */
56*4882a593Smuzhiyun #define PP_RxMiss 0x0130	/*  Receive Miss Count */
57*4882a593Smuzhiyun #define PP_TxCol 0x0132		/*  Transmit Collision Count */
58*4882a593Smuzhiyun #define PP_LineST 0x0134	/*  Line State Register */
59*4882a593Smuzhiyun #define PP_SelfST 0x0136	/*  Self State register */
60*4882a593Smuzhiyun #define PP_BusST 0x0138		/*  Bus Status */
61*4882a593Smuzhiyun #define PP_TDR 0x013C		/*  Time Domain Reflectometry */
62*4882a593Smuzhiyun #define PP_AutoNegST 0x013E	/*  Auto Neg Status */
63*4882a593Smuzhiyun #define PP_TxCommand 0x0144	/*  Tx Command */
64*4882a593Smuzhiyun #define PP_TxLength 0x0146	/*  Tx Length */
65*4882a593Smuzhiyun #define PP_LAF 0x0150		/*  Hash Table */
66*4882a593Smuzhiyun #define PP_IA 0x0158		/*  Physical Address Register */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define PP_RxStatus 0x0400	/*  Receive start of frame */
69*4882a593Smuzhiyun #define PP_RxLength 0x0402	/*  Receive Length of frame */
70*4882a593Smuzhiyun #define PP_RxFrame 0x0404	/*  Receive frame pointer */
71*4882a593Smuzhiyun #define PP_TxFrame 0x0A00	/*  Transmit frame pointer */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*  Primary I/O Base Address. If no I/O base is supplied by the user, then this */
74*4882a593Smuzhiyun /*  can be used as the default I/O base to access the PacketPage Area. */
75*4882a593Smuzhiyun #define DEFAULTIOBASE 0x0300
76*4882a593Smuzhiyun #define FIRST_IO 0x020C		/*  First I/O port to check */
77*4882a593Smuzhiyun #define LAST_IO 0x037C		/*  Last I/O port to check (+10h) */
78*4882a593Smuzhiyun #define ADD_MASK 0x3000		/*  Mask it use of the ADD_PORT register */
79*4882a593Smuzhiyun #define ADD_SIG 0x3000		/*  Expected ID signature */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* On Macs, we only need use the ISA I/O stuff until we do MEMORY_ON */
82*4882a593Smuzhiyun #ifdef CONFIG_MAC
83*4882a593Smuzhiyun #define LCSLOTBASE 0xfee00000
84*4882a593Smuzhiyun #define MMIOBASE 0x40000
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CHIP_EISA_ID_SIG 0x630E   /*  Product ID Code for Crystal Chip (CS8900 spec 4.3) */
88*4882a593Smuzhiyun #define CHIP_EISA_ID_SIG_STR "0x630E"
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef IBMEIPKT
91*4882a593Smuzhiyun #define EISA_ID_SIG 0x4D24	/*  IBM */
92*4882a593Smuzhiyun #define PART_NO_SIG 0x1010	/*  IBM */
93*4882a593Smuzhiyun #define MONGOOSE_BIT 0x0000	/*  IBM */
94*4882a593Smuzhiyun #else
95*4882a593Smuzhiyun #define EISA_ID_SIG 0x630E	/*  PnP Vendor ID (same as chip id for Crystal board) */
96*4882a593Smuzhiyun #define PART_NO_SIG 0x4000	/*  ID code CS8920 board (PnP Vendor Product code) */
97*4882a593Smuzhiyun #define MONGOOSE_BIT 0x2000	/*  PART_NO_SIG + MONGOOSE_BUT => ID of mongoose */
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define PRODUCT_ID_ADD 0x0002   /*  Address of product ID */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*  Mask to find out the types of  registers */
103*4882a593Smuzhiyun #define REG_TYPE_MASK 0x001F
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /*  Eeprom Commands */
106*4882a593Smuzhiyun #define ERSE_WR_ENBL 0x00F0
107*4882a593Smuzhiyun #define ERSE_WR_DISABLE 0x0000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*  Defines Control/Config register quintuplet numbers */
110*4882a593Smuzhiyun #define RX_BUF_CFG 0x0003
111*4882a593Smuzhiyun #define RX_CONTROL 0x0005
112*4882a593Smuzhiyun #define TX_CFG 0x0007
113*4882a593Smuzhiyun #define TX_COMMAND 0x0009
114*4882a593Smuzhiyun #define BUF_CFG 0x000B
115*4882a593Smuzhiyun #define LINE_CONTROL 0x0013
116*4882a593Smuzhiyun #define SELF_CONTROL 0x0015
117*4882a593Smuzhiyun #define BUS_CONTROL 0x0017
118*4882a593Smuzhiyun #define TEST_CONTROL 0x0019
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /*  Defines Status/Count registers quintuplet numbers */
121*4882a593Smuzhiyun #define RX_EVENT 0x0004
122*4882a593Smuzhiyun #define TX_EVENT 0x0008
123*4882a593Smuzhiyun #define BUF_EVENT 0x000C
124*4882a593Smuzhiyun #define RX_MISS_COUNT 0x0010
125*4882a593Smuzhiyun #define TX_COL_COUNT 0x0012
126*4882a593Smuzhiyun #define LINE_STATUS 0x0014
127*4882a593Smuzhiyun #define SELF_STATUS 0x0016
128*4882a593Smuzhiyun #define BUS_STATUS 0x0018
129*4882a593Smuzhiyun #define TDR 0x001C
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* PP_RxCFG - Receive  Configuration and Interrupt Mask bit definition -  Read/write */
132*4882a593Smuzhiyun #define SKIP_1 0x0040
133*4882a593Smuzhiyun #define RX_STREAM_ENBL 0x0080
134*4882a593Smuzhiyun #define RX_OK_ENBL 0x0100
135*4882a593Smuzhiyun #define RX_DMA_ONLY 0x0200
136*4882a593Smuzhiyun #define AUTO_RX_DMA 0x0400
137*4882a593Smuzhiyun #define BUFFER_CRC 0x0800
138*4882a593Smuzhiyun #define RX_CRC_ERROR_ENBL 0x1000
139*4882a593Smuzhiyun #define RX_RUNT_ENBL 0x2000
140*4882a593Smuzhiyun #define RX_EXTRA_DATA_ENBL 0x4000
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* PP_RxCTL - Receive Control bit definition - Read/write */
143*4882a593Smuzhiyun #define RX_IA_HASH_ACCEPT 0x0040
144*4882a593Smuzhiyun #define RX_PROM_ACCEPT 0x0080
145*4882a593Smuzhiyun #define RX_OK_ACCEPT 0x0100
146*4882a593Smuzhiyun #define RX_MULTCAST_ACCEPT 0x0200
147*4882a593Smuzhiyun #define RX_IA_ACCEPT 0x0400
148*4882a593Smuzhiyun #define RX_BROADCAST_ACCEPT 0x0800
149*4882a593Smuzhiyun #define RX_BAD_CRC_ACCEPT 0x1000
150*4882a593Smuzhiyun #define RX_RUNT_ACCEPT 0x2000
151*4882a593Smuzhiyun #define RX_EXTRA_DATA_ACCEPT 0x4000
152*4882a593Smuzhiyun #define RX_ALL_ACCEPT (RX_PROM_ACCEPT|RX_BAD_CRC_ACCEPT|RX_RUNT_ACCEPT|RX_EXTRA_DATA_ACCEPT)
153*4882a593Smuzhiyun /*  Default receive mode - individually addressed, broadcast, and error free */
154*4882a593Smuzhiyun #define DEF_RX_ACCEPT (RX_IA_ACCEPT | RX_BROADCAST_ACCEPT | RX_OK_ACCEPT)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* PP_TxCFG - Transmit Configuration Interrupt Mask bit definition - Read/write */
157*4882a593Smuzhiyun #define TX_LOST_CRS_ENBL 0x0040
158*4882a593Smuzhiyun #define TX_SQE_ERROR_ENBL 0x0080
159*4882a593Smuzhiyun #define TX_OK_ENBL 0x0100
160*4882a593Smuzhiyun #define TX_LATE_COL_ENBL 0x0200
161*4882a593Smuzhiyun #define TX_JBR_ENBL 0x0400
162*4882a593Smuzhiyun #define TX_ANY_COL_ENBL 0x0800
163*4882a593Smuzhiyun #define TX_16_COL_ENBL 0x8000
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* PP_TxCMD - Transmit Command bit definition - Read-only */
166*4882a593Smuzhiyun #define TX_START_4_BYTES 0x0000
167*4882a593Smuzhiyun #define TX_START_64_BYTES 0x0040
168*4882a593Smuzhiyun #define TX_START_128_BYTES 0x0080
169*4882a593Smuzhiyun #define TX_START_ALL_BYTES 0x00C0
170*4882a593Smuzhiyun #define TX_FORCE 0x0100
171*4882a593Smuzhiyun #define TX_ONE_COL 0x0200
172*4882a593Smuzhiyun #define TX_TWO_PART_DEFF_DISABLE 0x0400
173*4882a593Smuzhiyun #define TX_NO_CRC 0x1000
174*4882a593Smuzhiyun #define TX_RUNT 0x2000
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* PP_BufCFG - Buffer Configuration Interrupt Mask bit definition - Read/write */
177*4882a593Smuzhiyun #define GENERATE_SW_INTERRUPT 0x0040
178*4882a593Smuzhiyun #define RX_DMA_ENBL 0x0080
179*4882a593Smuzhiyun #define READY_FOR_TX_ENBL 0x0100
180*4882a593Smuzhiyun #define TX_UNDERRUN_ENBL 0x0200
181*4882a593Smuzhiyun #define RX_MISS_ENBL 0x0400
182*4882a593Smuzhiyun #define RX_128_BYTE_ENBL 0x0800
183*4882a593Smuzhiyun #define TX_COL_COUNT_OVRFLOW_ENBL 0x1000
184*4882a593Smuzhiyun #define RX_MISS_COUNT_OVRFLOW_ENBL 0x2000
185*4882a593Smuzhiyun #define RX_DEST_MATCH_ENBL 0x8000
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* PP_LineCTL - Line Control bit definition - Read/write */
188*4882a593Smuzhiyun #define SERIAL_RX_ON 0x0040
189*4882a593Smuzhiyun #define SERIAL_TX_ON 0x0080
190*4882a593Smuzhiyun #define AUI_ONLY 0x0100
191*4882a593Smuzhiyun #define AUTO_AUI_10BASET 0x0200
192*4882a593Smuzhiyun #define MODIFIED_BACKOFF 0x0800
193*4882a593Smuzhiyun #define NO_AUTO_POLARITY 0x1000
194*4882a593Smuzhiyun #define TWO_PART_DEFDIS 0x2000
195*4882a593Smuzhiyun #define LOW_RX_SQUELCH 0x4000
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* PP_SelfCTL - Software Self Control bit definition - Read/write */
198*4882a593Smuzhiyun #define POWER_ON_RESET 0x0040
199*4882a593Smuzhiyun #define SW_STOP 0x0100
200*4882a593Smuzhiyun #define SLEEP_ON 0x0200
201*4882a593Smuzhiyun #define AUTO_WAKEUP 0x0400
202*4882a593Smuzhiyun #define HCB0_ENBL 0x1000
203*4882a593Smuzhiyun #define HCB1_ENBL 0x2000
204*4882a593Smuzhiyun #define HCB0 0x4000
205*4882a593Smuzhiyun #define HCB1 0x8000
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* PP_BusCTL - ISA Bus Control bit definition - Read/write */
208*4882a593Smuzhiyun #define RESET_RX_DMA 0x0040
209*4882a593Smuzhiyun #define MEMORY_ON 0x0400
210*4882a593Smuzhiyun #define DMA_BURST_MODE 0x0800
211*4882a593Smuzhiyun #define IO_CHANNEL_READY_ON 0x1000
212*4882a593Smuzhiyun #define RX_DMA_SIZE_64K 0x2000
213*4882a593Smuzhiyun #define ENABLE_IRQ 0x8000
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* PP_TestCTL - Test Control bit definition - Read/write */
216*4882a593Smuzhiyun #define LINK_OFF 0x0080
217*4882a593Smuzhiyun #define ENDEC_LOOPBACK 0x0200
218*4882a593Smuzhiyun #define AUI_LOOPBACK 0x0400
219*4882a593Smuzhiyun #define BACKOFF_OFF 0x0800
220*4882a593Smuzhiyun #define FDX_8900 0x4000
221*4882a593Smuzhiyun #define FAST_TEST 0x8000
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* PP_RxEvent - Receive Event Bit definition - Read-only */
224*4882a593Smuzhiyun #define RX_IA_HASHED 0x0040
225*4882a593Smuzhiyun #define RX_DRIBBLE 0x0080
226*4882a593Smuzhiyun #define RX_OK 0x0100
227*4882a593Smuzhiyun #define RX_HASHED 0x0200
228*4882a593Smuzhiyun #define RX_IA 0x0400
229*4882a593Smuzhiyun #define RX_BROADCAST 0x0800
230*4882a593Smuzhiyun #define RX_CRC_ERROR 0x1000
231*4882a593Smuzhiyun #define RX_RUNT 0x2000
232*4882a593Smuzhiyun #define RX_EXTRA_DATA 0x4000
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define HASH_INDEX_MASK 0x0FC00
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* PP_TxEvent - Transmit Event Bit definition - Read-only */
237*4882a593Smuzhiyun #define TX_LOST_CRS 0x0040
238*4882a593Smuzhiyun #define TX_SQE_ERROR 0x0080
239*4882a593Smuzhiyun #define TX_OK 0x0100
240*4882a593Smuzhiyun #define TX_LATE_COL 0x0200
241*4882a593Smuzhiyun #define TX_JBR 0x0400
242*4882a593Smuzhiyun #define TX_16_COL 0x8000
243*4882a593Smuzhiyun #define TX_SEND_OK_BITS (TX_OK|TX_LOST_CRS)
244*4882a593Smuzhiyun #define TX_COL_COUNT_MASK 0x7800
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* PP_BufEvent - Buffer Event Bit definition - Read-only */
247*4882a593Smuzhiyun #define SW_INTERRUPT 0x0040
248*4882a593Smuzhiyun #define RX_DMA 0x0080
249*4882a593Smuzhiyun #define READY_FOR_TX 0x0100
250*4882a593Smuzhiyun #define TX_UNDERRUN 0x0200
251*4882a593Smuzhiyun #define RX_MISS 0x0400
252*4882a593Smuzhiyun #define RX_128_BYTE 0x0800
253*4882a593Smuzhiyun #define TX_COL_OVRFLW 0x1000
254*4882a593Smuzhiyun #define RX_MISS_OVRFLW 0x2000
255*4882a593Smuzhiyun #define RX_DEST_MATCH 0x8000
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* PP_LineST - Ethernet Line Status bit definition - Read-only */
258*4882a593Smuzhiyun #define LINK_OK 0x0080
259*4882a593Smuzhiyun #define AUI_ON 0x0100
260*4882a593Smuzhiyun #define TENBASET_ON 0x0200
261*4882a593Smuzhiyun #define POLARITY_OK 0x1000
262*4882a593Smuzhiyun #define CRS_OK 0x4000
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* PP_SelfST - Chip Software Status bit definition */
265*4882a593Smuzhiyun #define ACTIVE_33V 0x0040
266*4882a593Smuzhiyun #define INIT_DONE 0x0080
267*4882a593Smuzhiyun #define SI_BUSY 0x0100
268*4882a593Smuzhiyun #define EEPROM_PRESENT 0x0200
269*4882a593Smuzhiyun #define EEPROM_OK 0x0400
270*4882a593Smuzhiyun #define EL_PRESENT 0x0800
271*4882a593Smuzhiyun #define EE_SIZE_64 0x1000
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* PP_BusST - ISA Bus Status bit definition */
274*4882a593Smuzhiyun #define TX_BID_ERROR 0x0080
275*4882a593Smuzhiyun #define READY_FOR_TX_NOW 0x0100
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* PP_AutoNegCTL - Auto Negotiation Control bit definition */
278*4882a593Smuzhiyun #define RE_NEG_NOW 0x0040
279*4882a593Smuzhiyun #define ALLOW_FDX 0x0080
280*4882a593Smuzhiyun #define AUTO_NEG_ENABLE 0x0100
281*4882a593Smuzhiyun #define NLP_ENABLE 0x0200
282*4882a593Smuzhiyun #define FORCE_FDX 0x8000
283*4882a593Smuzhiyun #define AUTO_NEG_BITS (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE)
284*4882a593Smuzhiyun #define AUTO_NEG_MASK (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE|ALLOW_FDX|RE_NEG_NOW)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /* PP_AutoNegST - Auto Negotiation Status bit definition */
287*4882a593Smuzhiyun #define AUTO_NEG_BUSY 0x0080
288*4882a593Smuzhiyun #define FLP_LINK 0x0100
289*4882a593Smuzhiyun #define FLP_LINK_GOOD 0x0800
290*4882a593Smuzhiyun #define LINK_FAULT 0x1000
291*4882a593Smuzhiyun #define HDX_ACTIVE 0x4000
292*4882a593Smuzhiyun #define FDX_ACTIVE 0x8000
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*  The following block defines the ISQ event types */
295*4882a593Smuzhiyun #define ISQ_RECEIVER_EVENT 0x04
296*4882a593Smuzhiyun #define ISQ_TRANSMITTER_EVENT 0x08
297*4882a593Smuzhiyun #define ISQ_BUFFER_EVENT 0x0c
298*4882a593Smuzhiyun #define ISQ_RX_MISS_EVENT 0x10
299*4882a593Smuzhiyun #define ISQ_TX_COL_EVENT 0x12
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define ISQ_EVENT_MASK 0x003F   /*  ISQ mask to find out type of event */
302*4882a593Smuzhiyun #define ISQ_HIST 16		/*  small history buffer */
303*4882a593Smuzhiyun #define AUTOINCREMENT 0x8000	/*  Bit mask to set bit-15 for autoincrement */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define TXRXBUFSIZE 0x0600
306*4882a593Smuzhiyun #define RXDMABUFSIZE 0x8000
307*4882a593Smuzhiyun #define RXDMASIZE 0x4000
308*4882a593Smuzhiyun #define TXRX_LENGTH_MASK 0x07FF
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*  rx options bits */
311*4882a593Smuzhiyun #define RCV_WITH_RXON	1       /*  Set SerRx ON */
312*4882a593Smuzhiyun #define RCV_COUNTS	2       /*  Use Framecnt1 */
313*4882a593Smuzhiyun #define RCV_PONG	4       /*  Pong respondent */
314*4882a593Smuzhiyun #define RCV_DONG	8       /*  Dong operation */
315*4882a593Smuzhiyun #define RCV_POLLING	0x10	/*  Poll RxEvent */
316*4882a593Smuzhiyun #define RCV_ISQ		0x20	/*  Use ISQ, int */
317*4882a593Smuzhiyun #define RCV_AUTO_DMA	0x100	/*  Set AutoRxDMAE */
318*4882a593Smuzhiyun #define RCV_DMA		0x200	/*  Set RxDMA only */
319*4882a593Smuzhiyun #define RCV_DMA_ALL	0x400	/*  Copy all DMA'ed */
320*4882a593Smuzhiyun #define RCV_FIXED_DATA	0x800	/*  Every frame same */
321*4882a593Smuzhiyun #define RCV_IO		0x1000	/*  Use ISA IO only */
322*4882a593Smuzhiyun #define RCV_MEMORY	0x2000	/*  Use ISA Memory */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define RAM_SIZE	0x1000       /*  The card has 4k bytes or RAM */
325*4882a593Smuzhiyun #define PKT_START PP_TxFrame  /*  Start of packet RAM */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define RX_FRAME_PORT	0x0000
328*4882a593Smuzhiyun #define TX_FRAME_PORT RX_FRAME_PORT
329*4882a593Smuzhiyun #define TX_CMD_PORT	0x0004
330*4882a593Smuzhiyun #define TX_NOW		0x0000       /*  Tx packet after   5 bytes copied */
331*4882a593Smuzhiyun #define TX_AFTER_381	0x0040       /*  Tx packet after 381 bytes copied */
332*4882a593Smuzhiyun #define TX_AFTER_ALL	0x00c0       /*  Tx packet after all bytes copied */
333*4882a593Smuzhiyun #define TX_LEN_PORT	0x0006
334*4882a593Smuzhiyun #define ISQ_PORT	0x0008
335*4882a593Smuzhiyun #define ADD_PORT	0x000A
336*4882a593Smuzhiyun #define DATA_PORT	0x000C
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define EEPROM_WRITE_EN		0x00F0
339*4882a593Smuzhiyun #define EEPROM_WRITE_DIS	0x0000
340*4882a593Smuzhiyun #define EEPROM_WRITE_CMD	0x0100
341*4882a593Smuzhiyun #define EEPROM_READ_CMD		0x0200
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*  Receive Header */
344*4882a593Smuzhiyun /*  Description of header of each packet in receive area of memory */
345*4882a593Smuzhiyun #define RBUF_EVENT_LOW	0   /*  Low byte of RxEvent - status of received frame */
346*4882a593Smuzhiyun #define RBUF_EVENT_HIGH	1   /*  High byte of RxEvent - status of received frame */
347*4882a593Smuzhiyun #define RBUF_LEN_LOW	2   /*  Length of received data - low byte */
348*4882a593Smuzhiyun #define RBUF_LEN_HI	3   /*  Length of received data - high byte */
349*4882a593Smuzhiyun #define RBUF_HEAD_LEN	4   /*  Length of this header */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define CHIP_READ 0x1   /*  Used to mark state of the repins code (chip or dma) */
352*4882a593Smuzhiyun #define DMA_READ 0x2   /*  Used to mark state of the repins code (chip or dma) */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*  for bios scan */
355*4882a593Smuzhiyun /*  */
356*4882a593Smuzhiyun #ifdef CSDEBUG
357*4882a593Smuzhiyun /*  use these values for debugging bios scan */
358*4882a593Smuzhiyun #define BIOS_START_SEG 0x00000
359*4882a593Smuzhiyun #define BIOS_OFFSET_INC 0x0010
360*4882a593Smuzhiyun #else
361*4882a593Smuzhiyun #define BIOS_START_SEG 0x0c000
362*4882a593Smuzhiyun #define BIOS_OFFSET_INC 0x0200
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define BIOS_LAST_OFFSET 0x0fc00
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*  Byte offsets into the EEPROM configuration buffer */
368*4882a593Smuzhiyun #define ISA_CNF_OFFSET 0x6
369*4882a593Smuzhiyun #define TX_CTL_OFFSET (ISA_CNF_OFFSET + 8)			/*  8900 eeprom */
370*4882a593Smuzhiyun #define AUTO_NEG_CNF_OFFSET (ISA_CNF_OFFSET + 8)		/*  8920 eeprom */
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun   /*  the assumption here is that the bits in the eeprom are generally  */
373*4882a593Smuzhiyun   /*  in the same position as those in the autonegctl register. */
374*4882a593Smuzhiyun   /*  Of course the IMM bit is not in that register so it must be  */
375*4882a593Smuzhiyun   /*  masked out */
376*4882a593Smuzhiyun #define EE_FORCE_FDX  0x8000
377*4882a593Smuzhiyun #define EE_NLP_ENABLE 0x0200
378*4882a593Smuzhiyun #define EE_AUTO_NEG_ENABLE 0x0100
379*4882a593Smuzhiyun #define EE_ALLOW_FDX 0x0080
380*4882a593Smuzhiyun #define EE_AUTO_NEG_CNF_MASK (EE_FORCE_FDX|EE_NLP_ENABLE|EE_AUTO_NEG_ENABLE|EE_ALLOW_FDX)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define IMM_BIT 0x0040		/*  ignore missing media	 */
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define ADAPTER_CNF_OFFSET (AUTO_NEG_CNF_OFFSET + 2)
385*4882a593Smuzhiyun #define A_CNF_10B_T 0x0001
386*4882a593Smuzhiyun #define A_CNF_AUI 0x0002
387*4882a593Smuzhiyun #define A_CNF_10B_2 0x0004
388*4882a593Smuzhiyun #define A_CNF_MEDIA_TYPE 0x0070
389*4882a593Smuzhiyun #define A_CNF_MEDIA_AUTO 0x0070
390*4882a593Smuzhiyun #define A_CNF_MEDIA_10B_T 0x0020
391*4882a593Smuzhiyun #define A_CNF_MEDIA_AUI 0x0040
392*4882a593Smuzhiyun #define A_CNF_MEDIA_10B_2 0x0010
393*4882a593Smuzhiyun #define A_CNF_DC_DC_POLARITY 0x0080
394*4882a593Smuzhiyun #define A_CNF_NO_AUTO_POLARITY 0x2000
395*4882a593Smuzhiyun #define A_CNF_LOW_RX_SQUELCH 0x4000
396*4882a593Smuzhiyun #define A_CNF_EXTND_10B_2 0x8000
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define PACKET_PAGE_OFFSET 0x8
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*  Bit definitions for the ISA configuration word from the EEPROM */
401*4882a593Smuzhiyun #define INT_NO_MASK 0x000F
402*4882a593Smuzhiyun #define DMA_NO_MASK 0x0070
403*4882a593Smuzhiyun #define ISA_DMA_SIZE 0x0200
404*4882a593Smuzhiyun #define ISA_AUTO_RxDMA 0x0400
405*4882a593Smuzhiyun #define ISA_RxDMA 0x0800
406*4882a593Smuzhiyun #define DMA_BURST 0x1000
407*4882a593Smuzhiyun #define STREAM_TRANSFER 0x2000
408*4882a593Smuzhiyun #define ANY_ISA_DMA (ISA_AUTO_RxDMA | ISA_RxDMA)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /*  DMA controller registers */
411*4882a593Smuzhiyun #define DMA_BASE 0x00     /*  DMA controller base */
412*4882a593Smuzhiyun #define DMA_BASE_2 0x0C0    /*  DMA controller base */
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define DMA_STAT 0x0D0    /*  DMA controller status register */
415*4882a593Smuzhiyun #define DMA_MASK 0x0D4    /*  DMA controller mask register */
416*4882a593Smuzhiyun #define DMA_MODE 0x0D6    /*  DMA controller mode register */
417*4882a593Smuzhiyun #define DMA_RESETFF 0x0D8    /*  DMA controller first/last flip flop */
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /*  DMA data */
420*4882a593Smuzhiyun #define DMA_DISABLE 0x04     /*  Disable channel n */
421*4882a593Smuzhiyun #define DMA_ENABLE 0x00     /*  Enable channel n */
422*4882a593Smuzhiyun /*  Demand transfers, incr. address, auto init, writes, ch. n */
423*4882a593Smuzhiyun #define DMA_RX_MODE 0x14
424*4882a593Smuzhiyun /*  Demand transfers, incr. address, auto init, reads, ch. n */
425*4882a593Smuzhiyun #define DMA_TX_MODE 0x18
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define DMA_SIZE (16*1024) /*  Size of dma buffer - 16k */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define CS8900 0x0000
430*4882a593Smuzhiyun #define CS8920 0x4000
431*4882a593Smuzhiyun #define CS8920M 0x6000
432*4882a593Smuzhiyun #define REVISON_BITS 0x1F00
433*4882a593Smuzhiyun #define EEVER_NUMBER 0x12
434*4882a593Smuzhiyun #define CHKSUM_LEN 0x14
435*4882a593Smuzhiyun #define CHKSUM_VAL 0x0000
436*4882a593Smuzhiyun #define START_EEPROM_DATA 0x001c /*  Offset into eeprom for start of data */
437*4882a593Smuzhiyun #define IRQ_MAP_EEPROM_DATA 0x0046 /*  Offset into eeprom for the IRQ map */
438*4882a593Smuzhiyun #define IRQ_MAP_LEN 0x0004 /*  No of bytes to read for the IRQ map */
439*4882a593Smuzhiyun #define PNP_IRQ_FRMT 0x0022 /*  PNP small item IRQ format */
440*4882a593Smuzhiyun #define CS8900_IRQ_MAP 0x1c20 /*  This IRQ map is fixed */
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define CS8920_NO_INTS 0x0F   /*  Max CS8920 interrupt select # */
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define PNP_ADD_PORT 0x0279
445*4882a593Smuzhiyun #define PNP_WRITE_PORT 0x0A79
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #define GET_PNP_ISA_STRUCT 0x40
448*4882a593Smuzhiyun #define PNP_ISA_STRUCT_LEN 0x06
449*4882a593Smuzhiyun #define PNP_CSN_CNT_OFF 0x01
450*4882a593Smuzhiyun #define PNP_RD_PORT_OFF 0x02
451*4882a593Smuzhiyun #define PNP_FUNCTION_OK 0x00
452*4882a593Smuzhiyun #define PNP_WAKE 0x03
453*4882a593Smuzhiyun #define PNP_RSRC_DATA 0x04
454*4882a593Smuzhiyun #define PNP_RSRC_READY 0x01
455*4882a593Smuzhiyun #define PNP_STATUS 0x05
456*4882a593Smuzhiyun #define PNP_ACTIVATE 0x30
457*4882a593Smuzhiyun #define PNP_CNF_IO_H 0x60
458*4882a593Smuzhiyun #define PNP_CNF_IO_L 0x61
459*4882a593Smuzhiyun #define PNP_CNF_INT 0x70
460*4882a593Smuzhiyun #define PNP_CNF_DMA 0x74
461*4882a593Smuzhiyun #define PNP_CNF_MEM 0x48
462