xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/libcxgb/libcxgb_ppm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * libcxgb_ppm.h: Chelsio common library for T3/T4/T5 iSCSI ddp operation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2016 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * Written by: Karen Xie (kxie@chelsio.com)
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifndef	__LIBCXGB_PPM_H__
38*4882a593Smuzhiyun #define	__LIBCXGB_PPM_H__
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <linux/kernel.h>
41*4882a593Smuzhiyun #include <linux/errno.h>
42*4882a593Smuzhiyun #include <linux/types.h>
43*4882a593Smuzhiyun #include <linux/debugfs.h>
44*4882a593Smuzhiyun #include <linux/list.h>
45*4882a593Smuzhiyun #include <linux/netdevice.h>
46*4882a593Smuzhiyun #include <linux/scatterlist.h>
47*4882a593Smuzhiyun #include <linux/skbuff.h>
48*4882a593Smuzhiyun #include <linux/vmalloc.h>
49*4882a593Smuzhiyun #include <linux/bitmap.h>
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct cxgbi_pagepod_hdr {
52*4882a593Smuzhiyun 	u32 vld_tid;
53*4882a593Smuzhiyun 	u32 pgsz_tag_clr;
54*4882a593Smuzhiyun 	u32 max_offset;
55*4882a593Smuzhiyun 	u32 page_offset;
56*4882a593Smuzhiyun 	u64 rsvd;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define PPOD_PAGES_MAX			4
60*4882a593Smuzhiyun struct cxgbi_pagepod {
61*4882a593Smuzhiyun 	struct cxgbi_pagepod_hdr hdr;
62*4882a593Smuzhiyun 	__be64 addr[PPOD_PAGES_MAX + 1];
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* ddp tag format
66*4882a593Smuzhiyun  * for a 32-bit tag:
67*4882a593Smuzhiyun  * bit #
68*4882a593Smuzhiyun  * 31 .....   .....  0
69*4882a593Smuzhiyun  *     X   Y...Y Z...Z, where
70*4882a593Smuzhiyun  *     ^   ^^^^^ ^^^^
71*4882a593Smuzhiyun  *     |   |      |____ when ddp bit = 0: color bits
72*4882a593Smuzhiyun  *     |   |
73*4882a593Smuzhiyun  *     |   |____ when ddp bit = 0: idx into the ddp memory region
74*4882a593Smuzhiyun  *     |
75*4882a593Smuzhiyun  *     |____ ddp bit: 0 - ddp tag, 1 - non-ddp tag
76*4882a593Smuzhiyun  *
77*4882a593Smuzhiyun  *  [page selector:2] [sw/free bits] [0] [idx] [color:6]
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define DDP_PGIDX_MAX		4
81*4882a593Smuzhiyun #define DDP_PGSZ_BASE_SHIFT	12	/* base page 4K */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct cxgbi_task_tag_info {
84*4882a593Smuzhiyun 	unsigned char flags;
85*4882a593Smuzhiyun #define CXGBI_PPOD_INFO_FLAG_VALID	0x1
86*4882a593Smuzhiyun #define CXGBI_PPOD_INFO_FLAG_MAPPED	0x2
87*4882a593Smuzhiyun 	unsigned char cid;
88*4882a593Smuzhiyun 	unsigned short pg_shift;
89*4882a593Smuzhiyun 	unsigned int npods;
90*4882a593Smuzhiyun 	unsigned int idx;
91*4882a593Smuzhiyun 	unsigned int tag;
92*4882a593Smuzhiyun 	struct cxgbi_pagepod_hdr hdr;
93*4882a593Smuzhiyun 	int nents;
94*4882a593Smuzhiyun 	int nr_pages;
95*4882a593Smuzhiyun 	struct scatterlist *sgl;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct cxgbi_tag_format {
99*4882a593Smuzhiyun 	unsigned char pgsz_order[DDP_PGIDX_MAX];
100*4882a593Smuzhiyun 	unsigned char pgsz_idx_dflt;
101*4882a593Smuzhiyun 	unsigned char free_bits:4;
102*4882a593Smuzhiyun 	unsigned char color_bits:4;
103*4882a593Smuzhiyun 	unsigned char idx_bits;
104*4882a593Smuzhiyun 	unsigned char rsvd_bits;
105*4882a593Smuzhiyun 	unsigned int  no_ddp_mask;
106*4882a593Smuzhiyun 	unsigned int  idx_mask;
107*4882a593Smuzhiyun 	unsigned int  color_mask;
108*4882a593Smuzhiyun 	unsigned int  idx_clr_mask;
109*4882a593Smuzhiyun 	unsigned int  rsvd_mask;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct cxgbi_ppod_data {
113*4882a593Smuzhiyun 	unsigned char pg_idx:2;
114*4882a593Smuzhiyun 	unsigned char color:6;
115*4882a593Smuzhiyun 	unsigned char chan_id;
116*4882a593Smuzhiyun 	unsigned short npods;
117*4882a593Smuzhiyun 	unsigned long caller_data;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* per cpu ppm pool */
121*4882a593Smuzhiyun struct cxgbi_ppm_pool {
122*4882a593Smuzhiyun 	unsigned int base;		/* base index */
123*4882a593Smuzhiyun 	unsigned int next;		/* next possible free index */
124*4882a593Smuzhiyun 	spinlock_t lock;		/* ppm pool lock */
125*4882a593Smuzhiyun 	unsigned long bmap[];
126*4882a593Smuzhiyun } ____cacheline_aligned_in_smp;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct cxgbi_ppm {
129*4882a593Smuzhiyun 	struct kref refcnt;
130*4882a593Smuzhiyun 	struct net_device *ndev;	/* net_device, 1st port */
131*4882a593Smuzhiyun 	struct pci_dev *pdev;
132*4882a593Smuzhiyun 	void *lldev;
133*4882a593Smuzhiyun 	void **ppm_pp;
134*4882a593Smuzhiyun 	struct cxgbi_tag_format tformat;
135*4882a593Smuzhiyun 	unsigned int ppmax;
136*4882a593Smuzhiyun 	unsigned int llimit;
137*4882a593Smuzhiyun 	unsigned int base_idx;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	unsigned int pool_rsvd;
140*4882a593Smuzhiyun 	unsigned int pool_index_max;
141*4882a593Smuzhiyun 	struct cxgbi_ppm_pool __percpu *pool;
142*4882a593Smuzhiyun 	/* map lock */
143*4882a593Smuzhiyun 	spinlock_t map_lock;		/* ppm map lock */
144*4882a593Smuzhiyun 	unsigned int bmap_index_max;
145*4882a593Smuzhiyun 	unsigned int next;
146*4882a593Smuzhiyun 	unsigned int max_index_in_edram;
147*4882a593Smuzhiyun 	unsigned long *ppod_bmap;
148*4882a593Smuzhiyun 	struct cxgbi_ppod_data ppod_data[];
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DDP_THRESHOLD		512
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define PPOD_PAGES_SHIFT	2       /*  4 pages per pod */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define IPPOD_SIZE               sizeof(struct cxgbi_pagepod)  /*  64 */
156*4882a593Smuzhiyun #define PPOD_SIZE_SHIFT         6
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* page pods are allocated in groups of this size (must be power of 2) */
159*4882a593Smuzhiyun #define PPOD_CLUSTER_SIZE	16U
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define ULPMEM_DSGL_MAX_NPPODS	16	/*  1024/PPOD_SIZE */
162*4882a593Smuzhiyun #define ULPMEM_IDATA_MAX_NPPODS	3	/* (PPOD_SIZE * 3 + ulptx hdr) < 256B */
163*4882a593Smuzhiyun #define PCIE_MEMWIN_MAX_NPPODS	16	/*  1024/PPOD_SIZE */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define PPOD_COLOR_SHIFT	0
166*4882a593Smuzhiyun #define PPOD_COLOR(x)		((x) << PPOD_COLOR_SHIFT)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define PPOD_IDX_SHIFT          6
169*4882a593Smuzhiyun #define PPOD_IDX_MAX_SIZE       24
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define PPOD_TID_SHIFT		0
172*4882a593Smuzhiyun #define PPOD_TID(x)		((x) << PPOD_TID_SHIFT)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define PPOD_TAG_SHIFT		6
175*4882a593Smuzhiyun #define PPOD_TAG(x)		((x) << PPOD_TAG_SHIFT)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define PPOD_VALID_SHIFT	24
178*4882a593Smuzhiyun #define PPOD_VALID(x)		((x) << PPOD_VALID_SHIFT)
179*4882a593Smuzhiyun #define PPOD_VALID_FLAG		PPOD_VALID(1U)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define PPOD_PI_EXTRACT_CTL_SHIFT	31
182*4882a593Smuzhiyun #define PPOD_PI_EXTRACT_CTL(x)		((x) << PPOD_PI_EXTRACT_CTL_SHIFT)
183*4882a593Smuzhiyun #define PPOD_PI_EXTRACT_CTL_FLAG	V_PPOD_PI_EXTRACT_CTL(1U)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define PPOD_PI_TYPE_SHIFT		29
186*4882a593Smuzhiyun #define PPOD_PI_TYPE_MASK		0x3
187*4882a593Smuzhiyun #define PPOD_PI_TYPE(x)			((x) << PPOD_PI_TYPE_SHIFT)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define PPOD_PI_CHECK_CTL_SHIFT		27
190*4882a593Smuzhiyun #define PPOD_PI_CHECK_CTL_MASK		0x3
191*4882a593Smuzhiyun #define PPOD_PI_CHECK_CTL(x)		((x) << PPOD_PI_CHECK_CTL_SHIFT)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define PPOD_PI_REPORT_CTL_SHIFT	25
194*4882a593Smuzhiyun #define PPOD_PI_REPORT_CTL_MASK		0x3
195*4882a593Smuzhiyun #define PPOD_PI_REPORT_CTL(x)		((x) << PPOD_PI_REPORT_CTL_SHIFT)
196*4882a593Smuzhiyun 
cxgbi_ppm_is_ddp_tag(struct cxgbi_ppm * ppm,u32 tag)197*4882a593Smuzhiyun static inline int cxgbi_ppm_is_ddp_tag(struct cxgbi_ppm *ppm, u32 tag)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return !(tag & ppm->tformat.no_ddp_mask);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
cxgbi_ppm_sw_tag_is_usable(struct cxgbi_ppm * ppm,u32 tag)202*4882a593Smuzhiyun static inline int cxgbi_ppm_sw_tag_is_usable(struct cxgbi_ppm *ppm,
203*4882a593Smuzhiyun 					     u32 tag)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	/* the sw tag must be using <= 31 bits */
206*4882a593Smuzhiyun 	return !(tag & 0x80000000U);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
cxgbi_ppm_make_non_ddp_tag(struct cxgbi_ppm * ppm,u32 sw_tag,u32 * final_tag)209*4882a593Smuzhiyun static inline int cxgbi_ppm_make_non_ddp_tag(struct cxgbi_ppm *ppm,
210*4882a593Smuzhiyun 					     u32 sw_tag,
211*4882a593Smuzhiyun 					     u32 *final_tag)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct cxgbi_tag_format *tformat = &ppm->tformat;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (!cxgbi_ppm_sw_tag_is_usable(ppm, sw_tag)) {
216*4882a593Smuzhiyun 		pr_info("sw_tag 0x%x NOT usable.\n", sw_tag);
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (!sw_tag) {
221*4882a593Smuzhiyun 		*final_tag = tformat->no_ddp_mask;
222*4882a593Smuzhiyun 	} else {
223*4882a593Smuzhiyun 		unsigned int shift = tformat->idx_bits + tformat->color_bits;
224*4882a593Smuzhiyun 		u32 lower = sw_tag & tformat->idx_clr_mask;
225*4882a593Smuzhiyun 		u32 upper = (sw_tag >> shift) << (shift + 1);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		*final_tag = upper | tformat->no_ddp_mask | lower;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
cxgbi_ppm_decode_non_ddp_tag(struct cxgbi_ppm * ppm,u32 tag)232*4882a593Smuzhiyun static inline u32 cxgbi_ppm_decode_non_ddp_tag(struct cxgbi_ppm *ppm,
233*4882a593Smuzhiyun 					       u32 tag)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct cxgbi_tag_format *tformat = &ppm->tformat;
236*4882a593Smuzhiyun 	unsigned int shift = tformat->idx_bits + tformat->color_bits;
237*4882a593Smuzhiyun 	u32 lower = tag & tformat->idx_clr_mask;
238*4882a593Smuzhiyun 	u32 upper = (tag >> tformat->rsvd_bits) << shift;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return upper | lower;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
cxgbi_ppm_ddp_tag_get_idx(struct cxgbi_ppm * ppm,u32 ddp_tag)243*4882a593Smuzhiyun static inline u32 cxgbi_ppm_ddp_tag_get_idx(struct cxgbi_ppm *ppm,
244*4882a593Smuzhiyun 					    u32 ddp_tag)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	u32 hw_idx = (ddp_tag >> PPOD_IDX_SHIFT) &
247*4882a593Smuzhiyun 			ppm->tformat.idx_mask;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return hw_idx - ppm->base_idx;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
cxgbi_ppm_make_ddp_tag(unsigned int hw_idx,unsigned char color)252*4882a593Smuzhiyun static inline u32 cxgbi_ppm_make_ddp_tag(unsigned int hw_idx,
253*4882a593Smuzhiyun 					 unsigned char color)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return (hw_idx << PPOD_IDX_SHIFT) | ((u32)color);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static inline unsigned long
cxgbi_ppm_get_tag_caller_data(struct cxgbi_ppm * ppm,u32 ddp_tag)259*4882a593Smuzhiyun cxgbi_ppm_get_tag_caller_data(struct cxgbi_ppm *ppm,
260*4882a593Smuzhiyun 			      u32 ddp_tag)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	u32 idx = cxgbi_ppm_ddp_tag_get_idx(ppm, ddp_tag);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return ppm->ppod_data[idx].caller_data;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* sw bits are the free bits */
cxgbi_ppm_ddp_tag_update_sw_bits(struct cxgbi_ppm * ppm,u32 val,u32 orig_tag,u32 * final_tag)268*4882a593Smuzhiyun static inline int cxgbi_ppm_ddp_tag_update_sw_bits(struct cxgbi_ppm *ppm,
269*4882a593Smuzhiyun 						   u32 val, u32 orig_tag,
270*4882a593Smuzhiyun 						   u32 *final_tag)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct cxgbi_tag_format *tformat = &ppm->tformat;
273*4882a593Smuzhiyun 	u32 v = val >> tformat->free_bits;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (v) {
276*4882a593Smuzhiyun 		pr_info("sw_bits 0x%x too large, avail bits %u.\n",
277*4882a593Smuzhiyun 			val, tformat->free_bits);
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 	if (!cxgbi_ppm_is_ddp_tag(ppm, orig_tag))
281*4882a593Smuzhiyun 		return -EINVAL;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	*final_tag = (val << tformat->rsvd_bits) |
284*4882a593Smuzhiyun 		     (orig_tag & ppm->tformat.rsvd_mask);
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
cxgbi_ppm_ppod_clear(struct cxgbi_pagepod * ppod)288*4882a593Smuzhiyun static inline void cxgbi_ppm_ppod_clear(struct cxgbi_pagepod *ppod)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	ppod->hdr.vld_tid = 0U;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
cxgbi_tagmask_check(unsigned int tagmask,struct cxgbi_tag_format * tformat)293*4882a593Smuzhiyun static inline void cxgbi_tagmask_check(unsigned int tagmask,
294*4882a593Smuzhiyun 				       struct cxgbi_tag_format *tformat)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	unsigned int bits = fls(tagmask);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* reserve top most 2 bits for page selector */
299*4882a593Smuzhiyun 	tformat->free_bits = 32 - 2 - bits;
300*4882a593Smuzhiyun 	tformat->rsvd_bits = bits;
301*4882a593Smuzhiyun 	tformat->color_bits = PPOD_IDX_SHIFT;
302*4882a593Smuzhiyun 	tformat->idx_bits = bits - 1 - PPOD_IDX_SHIFT;
303*4882a593Smuzhiyun 	tformat->no_ddp_mask = 1 << (bits - 1);
304*4882a593Smuzhiyun 	tformat->idx_mask = (1 << tformat->idx_bits) - 1;
305*4882a593Smuzhiyun 	tformat->color_mask = (1 << PPOD_IDX_SHIFT) - 1;
306*4882a593Smuzhiyun 	tformat->idx_clr_mask = (1 << (bits - 1)) - 1;
307*4882a593Smuzhiyun 	tformat->rsvd_mask = (1 << bits) - 1;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	pr_info("ippm: tagmask 0x%x, rsvd %u=%u+%u+1, mask 0x%x,0x%x, "
310*4882a593Smuzhiyun 		"pg %u,%u,%u,%u.\n",
311*4882a593Smuzhiyun 		tagmask, tformat->rsvd_bits, tformat->idx_bits,
312*4882a593Smuzhiyun 		tformat->color_bits, tformat->no_ddp_mask, tformat->rsvd_mask,
313*4882a593Smuzhiyun 		tformat->pgsz_order[0], tformat->pgsz_order[1],
314*4882a593Smuzhiyun 		tformat->pgsz_order[2], tformat->pgsz_order[3]);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun int cxgbi_ppm_find_page_index(struct cxgbi_ppm *ppm, unsigned long pgsz);
318*4882a593Smuzhiyun void cxgbi_ppm_make_ppod_hdr(struct cxgbi_ppm *ppm, u32 tag,
319*4882a593Smuzhiyun 			     unsigned int tid, unsigned int offset,
320*4882a593Smuzhiyun 			     unsigned int length,
321*4882a593Smuzhiyun 			     struct cxgbi_pagepod_hdr *hdr);
322*4882a593Smuzhiyun void cxgbi_ppm_ppod_release(struct cxgbi_ppm *, u32 idx);
323*4882a593Smuzhiyun int cxgbi_ppm_ppods_reserve(struct cxgbi_ppm *, unsigned short nr_pages,
324*4882a593Smuzhiyun 			    u32 per_tag_pg_idx, u32 *ppod_idx, u32 *ddp_tag,
325*4882a593Smuzhiyun 			    unsigned long caller_data);
326*4882a593Smuzhiyun int cxgbi_ppm_init(void **ppm_pp, struct net_device *, struct pci_dev *,
327*4882a593Smuzhiyun 		   void *lldev, struct cxgbi_tag_format *,
328*4882a593Smuzhiyun 		   unsigned int iscsi_size, unsigned int llimit,
329*4882a593Smuzhiyun 		   unsigned int start, unsigned int reserve_factor,
330*4882a593Smuzhiyun 		   unsigned int edram_start, unsigned int edram_size);
331*4882a593Smuzhiyun int cxgbi_ppm_release(struct cxgbi_ppm *ppm);
332*4882a593Smuzhiyun void cxgbi_tagmask_check(unsigned int tagmask, struct cxgbi_tag_format *);
333*4882a593Smuzhiyun unsigned int cxgbi_tagmask_set(unsigned int ppmax);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #endif	/*__LIBCXGB_PPM_H__*/
336