xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb4/t4_msg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef __T4_MSG_H
36*4882a593Smuzhiyun #define __T4_MSG_H
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/types.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun 	CPL_PASS_OPEN_REQ     = 0x1,
42*4882a593Smuzhiyun 	CPL_PASS_ACCEPT_RPL   = 0x2,
43*4882a593Smuzhiyun 	CPL_ACT_OPEN_REQ      = 0x3,
44*4882a593Smuzhiyun 	CPL_SET_TCB_FIELD     = 0x5,
45*4882a593Smuzhiyun 	CPL_GET_TCB           = 0x6,
46*4882a593Smuzhiyun 	CPL_CLOSE_CON_REQ     = 0x8,
47*4882a593Smuzhiyun 	CPL_CLOSE_LISTSRV_REQ = 0x9,
48*4882a593Smuzhiyun 	CPL_ABORT_REQ         = 0xA,
49*4882a593Smuzhiyun 	CPL_ABORT_RPL         = 0xB,
50*4882a593Smuzhiyun 	CPL_TX_DATA           = 0xC,
51*4882a593Smuzhiyun 	CPL_RX_DATA_ACK       = 0xD,
52*4882a593Smuzhiyun 	CPL_TX_PKT            = 0xE,
53*4882a593Smuzhiyun 	CPL_L2T_WRITE_REQ     = 0x12,
54*4882a593Smuzhiyun 	CPL_SMT_WRITE_REQ     = 0x14,
55*4882a593Smuzhiyun 	CPL_TID_RELEASE       = 0x1A,
56*4882a593Smuzhiyun 	CPL_SRQ_TABLE_REQ     = 0x1C,
57*4882a593Smuzhiyun 	CPL_TX_DATA_ISO	      = 0x1F,
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	CPL_CLOSE_LISTSRV_RPL = 0x20,
60*4882a593Smuzhiyun 	CPL_GET_TCB_RPL       = 0x22,
61*4882a593Smuzhiyun 	CPL_L2T_WRITE_RPL     = 0x23,
62*4882a593Smuzhiyun 	CPL_PASS_OPEN_RPL     = 0x24,
63*4882a593Smuzhiyun 	CPL_ACT_OPEN_RPL      = 0x25,
64*4882a593Smuzhiyun 	CPL_PEER_CLOSE        = 0x26,
65*4882a593Smuzhiyun 	CPL_ABORT_REQ_RSS     = 0x2B,
66*4882a593Smuzhiyun 	CPL_ABORT_RPL_RSS     = 0x2D,
67*4882a593Smuzhiyun 	CPL_SMT_WRITE_RPL     = 0x2E,
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	CPL_RX_PHYS_ADDR      = 0x30,
70*4882a593Smuzhiyun 	CPL_CLOSE_CON_RPL     = 0x32,
71*4882a593Smuzhiyun 	CPL_ISCSI_HDR         = 0x33,
72*4882a593Smuzhiyun 	CPL_RDMA_CQE          = 0x35,
73*4882a593Smuzhiyun 	CPL_RDMA_CQE_READ_RSP = 0x36,
74*4882a593Smuzhiyun 	CPL_RDMA_CQE_ERR      = 0x37,
75*4882a593Smuzhiyun 	CPL_RX_DATA           = 0x39,
76*4882a593Smuzhiyun 	CPL_SET_TCB_RPL       = 0x3A,
77*4882a593Smuzhiyun 	CPL_RX_PKT            = 0x3B,
78*4882a593Smuzhiyun 	CPL_RX_DDP_COMPLETE   = 0x3F,
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	CPL_ACT_ESTABLISH     = 0x40,
81*4882a593Smuzhiyun 	CPL_PASS_ESTABLISH    = 0x41,
82*4882a593Smuzhiyun 	CPL_RX_DATA_DDP       = 0x42,
83*4882a593Smuzhiyun 	CPL_PASS_ACCEPT_REQ   = 0x44,
84*4882a593Smuzhiyun 	CPL_RX_ISCSI_CMP      = 0x45,
85*4882a593Smuzhiyun 	CPL_TRACE_PKT_T5      = 0x48,
86*4882a593Smuzhiyun 	CPL_RX_ISCSI_DDP      = 0x49,
87*4882a593Smuzhiyun 	CPL_RX_TLS_CMP        = 0x4E,
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	CPL_RDMA_READ_REQ     = 0x60,
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	CPL_PASS_OPEN_REQ6    = 0x81,
92*4882a593Smuzhiyun 	CPL_ACT_OPEN_REQ6     = 0x83,
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	CPL_TX_TLS_PDU        = 0x88,
95*4882a593Smuzhiyun 	CPL_TX_TLS_SFO        = 0x89,
96*4882a593Smuzhiyun 	CPL_TX_SEC_PDU        = 0x8A,
97*4882a593Smuzhiyun 	CPL_TX_TLS_ACK        = 0x8B,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	CPL_RDMA_TERMINATE    = 0xA2,
100*4882a593Smuzhiyun 	CPL_RDMA_WRITE        = 0xA4,
101*4882a593Smuzhiyun 	CPL_SGE_EGR_UPDATE    = 0xA5,
102*4882a593Smuzhiyun 	CPL_RX_MPS_PKT        = 0xAF,
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	CPL_TRACE_PKT         = 0xB0,
105*4882a593Smuzhiyun 	CPL_TLS_DATA          = 0xB1,
106*4882a593Smuzhiyun 	CPL_ISCSI_DATA	      = 0xB2,
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	CPL_FW4_MSG           = 0xC0,
109*4882a593Smuzhiyun 	CPL_FW4_PLD           = 0xC1,
110*4882a593Smuzhiyun 	CPL_FW4_ACK           = 0xC3,
111*4882a593Smuzhiyun 	CPL_SRQ_TABLE_RPL     = 0xCC,
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	CPL_RX_PHYS_DSGL      = 0xD0,
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	CPL_FW6_MSG           = 0xE0,
116*4882a593Smuzhiyun 	CPL_FW6_PLD           = 0xE1,
117*4882a593Smuzhiyun 	CPL_TX_TNL_LSO        = 0xEC,
118*4882a593Smuzhiyun 	CPL_TX_PKT_LSO        = 0xED,
119*4882a593Smuzhiyun 	CPL_TX_PKT_XT         = 0xEE,
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	NUM_CPL_CMDS
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum CPL_error {
125*4882a593Smuzhiyun 	CPL_ERR_NONE               = 0,
126*4882a593Smuzhiyun 	CPL_ERR_TCAM_PARITY        = 1,
127*4882a593Smuzhiyun 	CPL_ERR_TCAM_MISS          = 2,
128*4882a593Smuzhiyun 	CPL_ERR_TCAM_FULL          = 3,
129*4882a593Smuzhiyun 	CPL_ERR_BAD_LENGTH         = 15,
130*4882a593Smuzhiyun 	CPL_ERR_BAD_ROUTE          = 18,
131*4882a593Smuzhiyun 	CPL_ERR_CONN_RESET         = 20,
132*4882a593Smuzhiyun 	CPL_ERR_CONN_EXIST_SYNRECV = 21,
133*4882a593Smuzhiyun 	CPL_ERR_CONN_EXIST         = 22,
134*4882a593Smuzhiyun 	CPL_ERR_ARP_MISS           = 23,
135*4882a593Smuzhiyun 	CPL_ERR_BAD_SYN            = 24,
136*4882a593Smuzhiyun 	CPL_ERR_CONN_TIMEDOUT      = 30,
137*4882a593Smuzhiyun 	CPL_ERR_XMIT_TIMEDOUT      = 31,
138*4882a593Smuzhiyun 	CPL_ERR_PERSIST_TIMEDOUT   = 32,
139*4882a593Smuzhiyun 	CPL_ERR_FINWAIT2_TIMEDOUT  = 33,
140*4882a593Smuzhiyun 	CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
141*4882a593Smuzhiyun 	CPL_ERR_RTX_NEG_ADVICE     = 35,
142*4882a593Smuzhiyun 	CPL_ERR_PERSIST_NEG_ADVICE = 36,
143*4882a593Smuzhiyun 	CPL_ERR_KEEPALV_NEG_ADVICE = 37,
144*4882a593Smuzhiyun 	CPL_ERR_ABORT_FAILED       = 42,
145*4882a593Smuzhiyun 	CPL_ERR_IWARP_FLM          = 50,
146*4882a593Smuzhiyun 	CPL_CONTAINS_READ_RPL      = 60,
147*4882a593Smuzhiyun 	CPL_CONTAINS_WRITE_RPL     = 61,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun enum {
151*4882a593Smuzhiyun 	CPL_CONN_POLICY_AUTO = 0,
152*4882a593Smuzhiyun 	CPL_CONN_POLICY_ASK  = 1,
153*4882a593Smuzhiyun 	CPL_CONN_POLICY_FILTER = 2,
154*4882a593Smuzhiyun 	CPL_CONN_POLICY_DENY = 3
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun enum {
158*4882a593Smuzhiyun 	ULP_MODE_NONE          = 0,
159*4882a593Smuzhiyun 	ULP_MODE_ISCSI         = 2,
160*4882a593Smuzhiyun 	ULP_MODE_RDMA          = 4,
161*4882a593Smuzhiyun 	ULP_MODE_TCPDDP	       = 5,
162*4882a593Smuzhiyun 	ULP_MODE_FCOE          = 6,
163*4882a593Smuzhiyun 	ULP_MODE_TLS           = 8,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun enum {
167*4882a593Smuzhiyun 	ULP_CRC_HEADER = 1 << 0,
168*4882a593Smuzhiyun 	ULP_CRC_DATA   = 1 << 1
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun enum {
172*4882a593Smuzhiyun 	CPL_ABORT_SEND_RST = 0,
173*4882a593Smuzhiyun 	CPL_ABORT_NO_RST,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun enum {                     /* TX_PKT_XT checksum types */
177*4882a593Smuzhiyun 	TX_CSUM_TCP    = 0,
178*4882a593Smuzhiyun 	TX_CSUM_UDP    = 1,
179*4882a593Smuzhiyun 	TX_CSUM_CRC16  = 4,
180*4882a593Smuzhiyun 	TX_CSUM_CRC32  = 5,
181*4882a593Smuzhiyun 	TX_CSUM_CRC32C = 6,
182*4882a593Smuzhiyun 	TX_CSUM_FCOE   = 7,
183*4882a593Smuzhiyun 	TX_CSUM_TCPIP  = 8,
184*4882a593Smuzhiyun 	TX_CSUM_UDPIP  = 9,
185*4882a593Smuzhiyun 	TX_CSUM_TCPIP6 = 10,
186*4882a593Smuzhiyun 	TX_CSUM_UDPIP6 = 11,
187*4882a593Smuzhiyun 	TX_CSUM_IP     = 12,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun union opcode_tid {
191*4882a593Smuzhiyun 	__be32 opcode_tid;
192*4882a593Smuzhiyun 	u8 opcode;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define CPL_OPCODE_S    24
196*4882a593Smuzhiyun #define CPL_OPCODE_V(x) ((x) << CPL_OPCODE_S)
197*4882a593Smuzhiyun #define CPL_OPCODE_G(x) (((x) >> CPL_OPCODE_S) & 0xFF)
198*4882a593Smuzhiyun #define TID_G(x)    ((x) & 0xFFFFFF)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* tid is assumed to be 24-bits */
201*4882a593Smuzhiyun #define MK_OPCODE_TID(opcode, tid) (CPL_OPCODE_V(opcode) | (tid))
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* extract the TID from a CPL command */
206*4882a593Smuzhiyun #define GET_TID(cmd) (TID_G(be32_to_cpu(OPCODE_TID(cmd))))
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* partitioning of TID fields that also carry a queue id */
209*4882a593Smuzhiyun #define TID_TID_S    0
210*4882a593Smuzhiyun #define TID_TID_M    0x3fff
211*4882a593Smuzhiyun #define TID_TID_V(x) ((x) << TID_TID_S)
212*4882a593Smuzhiyun #define TID_TID_G(x) (((x) >> TID_TID_S) & TID_TID_M)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define TID_QID_S    14
215*4882a593Smuzhiyun #define TID_QID_M    0x3ff
216*4882a593Smuzhiyun #define TID_QID_V(x) ((x) << TID_QID_S)
217*4882a593Smuzhiyun #define TID_QID_G(x) (((x) >> TID_QID_S) & TID_QID_M)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct rss_header {
220*4882a593Smuzhiyun 	u8 opcode;
221*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
222*4882a593Smuzhiyun 	u8 channel:2;
223*4882a593Smuzhiyun 	u8 filter_hit:1;
224*4882a593Smuzhiyun 	u8 filter_tid:1;
225*4882a593Smuzhiyun 	u8 hash_type:2;
226*4882a593Smuzhiyun 	u8 ipv6:1;
227*4882a593Smuzhiyun 	u8 send2fw:1;
228*4882a593Smuzhiyun #else
229*4882a593Smuzhiyun 	u8 send2fw:1;
230*4882a593Smuzhiyun 	u8 ipv6:1;
231*4882a593Smuzhiyun 	u8 hash_type:2;
232*4882a593Smuzhiyun 	u8 filter_tid:1;
233*4882a593Smuzhiyun 	u8 filter_hit:1;
234*4882a593Smuzhiyun 	u8 channel:2;
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun 	__be16 qid;
237*4882a593Smuzhiyun 	__be32 hash_val;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct work_request_hdr {
241*4882a593Smuzhiyun 	__be32 wr_hi;
242*4882a593Smuzhiyun 	__be32 wr_mid;
243*4882a593Smuzhiyun 	__be64 wr_lo;
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* wr_hi fields */
247*4882a593Smuzhiyun #define WR_OP_S    24
248*4882a593Smuzhiyun #define WR_OP_V(x) ((__u64)(x) << WR_OP_S)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define WR_HDR struct work_request_hdr wr
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* option 0 fields */
253*4882a593Smuzhiyun #define TX_CHAN_S    2
254*4882a593Smuzhiyun #define TX_CHAN_V(x) ((x) << TX_CHAN_S)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define ULP_MODE_S    8
257*4882a593Smuzhiyun #define ULP_MODE_V(x) ((x) << ULP_MODE_S)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define RCV_BUFSIZ_S    12
260*4882a593Smuzhiyun #define RCV_BUFSIZ_M    0x3FFU
261*4882a593Smuzhiyun #define RCV_BUFSIZ_V(x) ((x) << RCV_BUFSIZ_S)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define SMAC_SEL_S    28
264*4882a593Smuzhiyun #define SMAC_SEL_V(x) ((__u64)(x) << SMAC_SEL_S)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define L2T_IDX_S    36
267*4882a593Smuzhiyun #define L2T_IDX_V(x) ((__u64)(x) << L2T_IDX_S)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define WND_SCALE_S    50
270*4882a593Smuzhiyun #define WND_SCALE_V(x) ((__u64)(x) << WND_SCALE_S)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define KEEP_ALIVE_S    54
273*4882a593Smuzhiyun #define KEEP_ALIVE_V(x) ((__u64)(x) << KEEP_ALIVE_S)
274*4882a593Smuzhiyun #define KEEP_ALIVE_F    KEEP_ALIVE_V(1ULL)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define MSS_IDX_S    60
277*4882a593Smuzhiyun #define MSS_IDX_M    0xF
278*4882a593Smuzhiyun #define MSS_IDX_V(x) ((__u64)(x) << MSS_IDX_S)
279*4882a593Smuzhiyun #define MSS_IDX_G(x) (((x) >> MSS_IDX_S) & MSS_IDX_M)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* option 2 fields */
282*4882a593Smuzhiyun #define RSS_QUEUE_S    0
283*4882a593Smuzhiyun #define RSS_QUEUE_M    0x3FF
284*4882a593Smuzhiyun #define RSS_QUEUE_V(x) ((x) << RSS_QUEUE_S)
285*4882a593Smuzhiyun #define RSS_QUEUE_G(x) (((x) >> RSS_QUEUE_S) & RSS_QUEUE_M)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define RSS_QUEUE_VALID_S    10
288*4882a593Smuzhiyun #define RSS_QUEUE_VALID_V(x) ((x) << RSS_QUEUE_VALID_S)
289*4882a593Smuzhiyun #define RSS_QUEUE_VALID_F    RSS_QUEUE_VALID_V(1U)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define RX_FC_DISABLE_S    20
292*4882a593Smuzhiyun #define RX_FC_DISABLE_V(x) ((x) << RX_FC_DISABLE_S)
293*4882a593Smuzhiyun #define RX_FC_DISABLE_F    RX_FC_DISABLE_V(1U)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define RX_FC_VALID_S    22
296*4882a593Smuzhiyun #define RX_FC_VALID_V(x) ((x) << RX_FC_VALID_S)
297*4882a593Smuzhiyun #define RX_FC_VALID_F    RX_FC_VALID_V(1U)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define RX_CHANNEL_S    26
300*4882a593Smuzhiyun #define RX_CHANNEL_V(x) ((x) << RX_CHANNEL_S)
301*4882a593Smuzhiyun #define RX_CHANNEL_F	RX_CHANNEL_V(1U)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define WND_SCALE_EN_S    28
304*4882a593Smuzhiyun #define WND_SCALE_EN_V(x) ((x) << WND_SCALE_EN_S)
305*4882a593Smuzhiyun #define WND_SCALE_EN_F    WND_SCALE_EN_V(1U)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define T5_OPT_2_VALID_S    31
308*4882a593Smuzhiyun #define T5_OPT_2_VALID_V(x) ((x) << T5_OPT_2_VALID_S)
309*4882a593Smuzhiyun #define T5_OPT_2_VALID_F    T5_OPT_2_VALID_V(1U)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun struct cpl_pass_open_req {
312*4882a593Smuzhiyun 	WR_HDR;
313*4882a593Smuzhiyun 	union opcode_tid ot;
314*4882a593Smuzhiyun 	__be16 local_port;
315*4882a593Smuzhiyun 	__be16 peer_port;
316*4882a593Smuzhiyun 	__be32 local_ip;
317*4882a593Smuzhiyun 	__be32 peer_ip;
318*4882a593Smuzhiyun 	__be64 opt0;
319*4882a593Smuzhiyun 	__be64 opt1;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* option 0 fields */
323*4882a593Smuzhiyun #define NO_CONG_S    4
324*4882a593Smuzhiyun #define NO_CONG_V(x) ((x) << NO_CONG_S)
325*4882a593Smuzhiyun #define NO_CONG_F    NO_CONG_V(1U)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define DELACK_S    5
328*4882a593Smuzhiyun #define DELACK_V(x) ((x) << DELACK_S)
329*4882a593Smuzhiyun #define DELACK_F    DELACK_V(1U)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define NON_OFFLOAD_S		7
332*4882a593Smuzhiyun #define NON_OFFLOAD_V(x)	((x) << NON_OFFLOAD_S)
333*4882a593Smuzhiyun #define NON_OFFLOAD_F		NON_OFFLOAD_V(1U)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define DSCP_S    22
336*4882a593Smuzhiyun #define DSCP_M    0x3F
337*4882a593Smuzhiyun #define DSCP_V(x) ((x) << DSCP_S)
338*4882a593Smuzhiyun #define DSCP_G(x) (((x) >> DSCP_S) & DSCP_M)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define TCAM_BYPASS_S    48
341*4882a593Smuzhiyun #define TCAM_BYPASS_V(x) ((__u64)(x) << TCAM_BYPASS_S)
342*4882a593Smuzhiyun #define TCAM_BYPASS_F    TCAM_BYPASS_V(1ULL)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define NAGLE_S    49
345*4882a593Smuzhiyun #define NAGLE_V(x) ((__u64)(x) << NAGLE_S)
346*4882a593Smuzhiyun #define NAGLE_F    NAGLE_V(1ULL)
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* option 1 fields */
349*4882a593Smuzhiyun #define SYN_RSS_ENABLE_S    0
350*4882a593Smuzhiyun #define SYN_RSS_ENABLE_V(x) ((x) << SYN_RSS_ENABLE_S)
351*4882a593Smuzhiyun #define SYN_RSS_ENABLE_F    SYN_RSS_ENABLE_V(1U)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define SYN_RSS_QUEUE_S    2
354*4882a593Smuzhiyun #define SYN_RSS_QUEUE_V(x) ((x) << SYN_RSS_QUEUE_S)
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define CONN_POLICY_S    22
357*4882a593Smuzhiyun #define CONN_POLICY_V(x) ((x) << CONN_POLICY_S)
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun struct cpl_pass_open_req6 {
360*4882a593Smuzhiyun 	WR_HDR;
361*4882a593Smuzhiyun 	union opcode_tid ot;
362*4882a593Smuzhiyun 	__be16 local_port;
363*4882a593Smuzhiyun 	__be16 peer_port;
364*4882a593Smuzhiyun 	__be64 local_ip_hi;
365*4882a593Smuzhiyun 	__be64 local_ip_lo;
366*4882a593Smuzhiyun 	__be64 peer_ip_hi;
367*4882a593Smuzhiyun 	__be64 peer_ip_lo;
368*4882a593Smuzhiyun 	__be64 opt0;
369*4882a593Smuzhiyun 	__be64 opt1;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun struct cpl_pass_open_rpl {
373*4882a593Smuzhiyun 	union opcode_tid ot;
374*4882a593Smuzhiyun 	u8 rsvd[3];
375*4882a593Smuzhiyun 	u8 status;
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun struct tcp_options {
379*4882a593Smuzhiyun 	__be16 mss;
380*4882a593Smuzhiyun 	__u8 wsf;
381*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
382*4882a593Smuzhiyun 	__u8:4;
383*4882a593Smuzhiyun 	__u8 unknown:1;
384*4882a593Smuzhiyun 	__u8:1;
385*4882a593Smuzhiyun 	__u8 sack:1;
386*4882a593Smuzhiyun 	__u8 tstamp:1;
387*4882a593Smuzhiyun #else
388*4882a593Smuzhiyun 	__u8 tstamp:1;
389*4882a593Smuzhiyun 	__u8 sack:1;
390*4882a593Smuzhiyun 	__u8:1;
391*4882a593Smuzhiyun 	__u8 unknown:1;
392*4882a593Smuzhiyun 	__u8:4;
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun struct cpl_pass_accept_req {
397*4882a593Smuzhiyun 	union opcode_tid ot;
398*4882a593Smuzhiyun 	__be16 rsvd;
399*4882a593Smuzhiyun 	__be16 len;
400*4882a593Smuzhiyun 	__be32 hdr_len;
401*4882a593Smuzhiyun 	__be16 vlan;
402*4882a593Smuzhiyun 	__be16 l2info;
403*4882a593Smuzhiyun 	__be32 tos_stid;
404*4882a593Smuzhiyun 	struct tcp_options tcpopt;
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* cpl_pass_accept_req.hdr_len fields */
408*4882a593Smuzhiyun #define SYN_RX_CHAN_S    0
409*4882a593Smuzhiyun #define SYN_RX_CHAN_M    0xF
410*4882a593Smuzhiyun #define SYN_RX_CHAN_V(x) ((x) << SYN_RX_CHAN_S)
411*4882a593Smuzhiyun #define SYN_RX_CHAN_G(x) (((x) >> SYN_RX_CHAN_S) & SYN_RX_CHAN_M)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #define TCP_HDR_LEN_S    10
414*4882a593Smuzhiyun #define TCP_HDR_LEN_M    0x3F
415*4882a593Smuzhiyun #define TCP_HDR_LEN_V(x) ((x) << TCP_HDR_LEN_S)
416*4882a593Smuzhiyun #define TCP_HDR_LEN_G(x) (((x) >> TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define IP_HDR_LEN_S    16
419*4882a593Smuzhiyun #define IP_HDR_LEN_M    0x3FF
420*4882a593Smuzhiyun #define IP_HDR_LEN_V(x) ((x) << IP_HDR_LEN_S)
421*4882a593Smuzhiyun #define IP_HDR_LEN_G(x) (((x) >> IP_HDR_LEN_S) & IP_HDR_LEN_M)
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define ETH_HDR_LEN_S    26
424*4882a593Smuzhiyun #define ETH_HDR_LEN_M    0x1F
425*4882a593Smuzhiyun #define ETH_HDR_LEN_V(x) ((x) << ETH_HDR_LEN_S)
426*4882a593Smuzhiyun #define ETH_HDR_LEN_G(x) (((x) >> ETH_HDR_LEN_S) & ETH_HDR_LEN_M)
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /* cpl_pass_accept_req.l2info fields */
429*4882a593Smuzhiyun #define SYN_MAC_IDX_S    0
430*4882a593Smuzhiyun #define SYN_MAC_IDX_M    0x1FF
431*4882a593Smuzhiyun #define SYN_MAC_IDX_V(x) ((x) << SYN_MAC_IDX_S)
432*4882a593Smuzhiyun #define SYN_MAC_IDX_G(x) (((x) >> SYN_MAC_IDX_S) & SYN_MAC_IDX_M)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun #define SYN_XACT_MATCH_S    9
435*4882a593Smuzhiyun #define SYN_XACT_MATCH_V(x) ((x) << SYN_XACT_MATCH_S)
436*4882a593Smuzhiyun #define SYN_XACT_MATCH_F    SYN_XACT_MATCH_V(1U)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define SYN_INTF_S    12
439*4882a593Smuzhiyun #define SYN_INTF_M    0xF
440*4882a593Smuzhiyun #define SYN_INTF_V(x) ((x) << SYN_INTF_S)
441*4882a593Smuzhiyun #define SYN_INTF_G(x) (((x) >> SYN_INTF_S) & SYN_INTF_M)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun enum {                     /* TCP congestion control algorithms */
444*4882a593Smuzhiyun 	CONG_ALG_RENO,
445*4882a593Smuzhiyun 	CONG_ALG_TAHOE,
446*4882a593Smuzhiyun 	CONG_ALG_NEWRENO,
447*4882a593Smuzhiyun 	CONG_ALG_HIGHSPEED
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #define CONG_CNTRL_S    14
451*4882a593Smuzhiyun #define CONG_CNTRL_M    0x3
452*4882a593Smuzhiyun #define CONG_CNTRL_V(x) ((x) << CONG_CNTRL_S)
453*4882a593Smuzhiyun #define CONG_CNTRL_G(x) (((x) >> CONG_CNTRL_S) & CONG_CNTRL_M)
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #define T5_ISS_S    18
456*4882a593Smuzhiyun #define T5_ISS_V(x) ((x) << T5_ISS_S)
457*4882a593Smuzhiyun #define T5_ISS_F    T5_ISS_V(1U)
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct cpl_pass_accept_rpl {
460*4882a593Smuzhiyun 	WR_HDR;
461*4882a593Smuzhiyun 	union opcode_tid ot;
462*4882a593Smuzhiyun 	__be32 opt2;
463*4882a593Smuzhiyun 	__be64 opt0;
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /* option 2 fields */
467*4882a593Smuzhiyun #define RX_COALESCE_VALID_S    11
468*4882a593Smuzhiyun #define RX_COALESCE_VALID_V(x) ((x) << RX_COALESCE_VALID_S)
469*4882a593Smuzhiyun #define RX_COALESCE_VALID_F    RX_COALESCE_VALID_V(1U)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define RX_COALESCE_S    12
472*4882a593Smuzhiyun #define RX_COALESCE_V(x) ((x) << RX_COALESCE_S)
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define PACE_S    16
475*4882a593Smuzhiyun #define PACE_V(x) ((x) << PACE_S)
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define TX_QUEUE_S    23
478*4882a593Smuzhiyun #define TX_QUEUE_M    0x7
479*4882a593Smuzhiyun #define TX_QUEUE_V(x) ((x) << TX_QUEUE_S)
480*4882a593Smuzhiyun #define TX_QUEUE_G(x) (((x) >> TX_QUEUE_S) & TX_QUEUE_M)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define CCTRL_ECN_S    27
483*4882a593Smuzhiyun #define CCTRL_ECN_V(x) ((x) << CCTRL_ECN_S)
484*4882a593Smuzhiyun #define CCTRL_ECN_F    CCTRL_ECN_V(1U)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define TSTAMPS_EN_S    29
487*4882a593Smuzhiyun #define TSTAMPS_EN_V(x) ((x) << TSTAMPS_EN_S)
488*4882a593Smuzhiyun #define TSTAMPS_EN_F    TSTAMPS_EN_V(1U)
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #define SACK_EN_S    30
491*4882a593Smuzhiyun #define SACK_EN_V(x) ((x) << SACK_EN_S)
492*4882a593Smuzhiyun #define SACK_EN_F    SACK_EN_V(1U)
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun struct cpl_t5_pass_accept_rpl {
495*4882a593Smuzhiyun 	WR_HDR;
496*4882a593Smuzhiyun 	union opcode_tid ot;
497*4882a593Smuzhiyun 	__be32 opt2;
498*4882a593Smuzhiyun 	__be64 opt0;
499*4882a593Smuzhiyun 	__be32 iss;
500*4882a593Smuzhiyun 	__be32 rsvd;
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun struct cpl_act_open_req {
504*4882a593Smuzhiyun 	WR_HDR;
505*4882a593Smuzhiyun 	union opcode_tid ot;
506*4882a593Smuzhiyun 	__be16 local_port;
507*4882a593Smuzhiyun 	__be16 peer_port;
508*4882a593Smuzhiyun 	__be32 local_ip;
509*4882a593Smuzhiyun 	__be32 peer_ip;
510*4882a593Smuzhiyun 	__be64 opt0;
511*4882a593Smuzhiyun 	__be32 params;
512*4882a593Smuzhiyun 	__be32 opt2;
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #define FILTER_TUPLE_S  24
516*4882a593Smuzhiyun #define FILTER_TUPLE_M  0xFFFFFFFFFF
517*4882a593Smuzhiyun #define FILTER_TUPLE_V(x) ((x) << FILTER_TUPLE_S)
518*4882a593Smuzhiyun #define FILTER_TUPLE_G(x) (((x) >> FILTER_TUPLE_S) & FILTER_TUPLE_M)
519*4882a593Smuzhiyun struct cpl_t5_act_open_req {
520*4882a593Smuzhiyun 	WR_HDR;
521*4882a593Smuzhiyun 	union opcode_tid ot;
522*4882a593Smuzhiyun 	__be16 local_port;
523*4882a593Smuzhiyun 	__be16 peer_port;
524*4882a593Smuzhiyun 	__be32 local_ip;
525*4882a593Smuzhiyun 	__be32 peer_ip;
526*4882a593Smuzhiyun 	__be64 opt0;
527*4882a593Smuzhiyun 	__be32 rsvd;
528*4882a593Smuzhiyun 	__be32 opt2;
529*4882a593Smuzhiyun 	__be64 params;
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun struct cpl_t6_act_open_req {
533*4882a593Smuzhiyun 	WR_HDR;
534*4882a593Smuzhiyun 	union opcode_tid ot;
535*4882a593Smuzhiyun 	__be16 local_port;
536*4882a593Smuzhiyun 	__be16 peer_port;
537*4882a593Smuzhiyun 	__be32 local_ip;
538*4882a593Smuzhiyun 	__be32 peer_ip;
539*4882a593Smuzhiyun 	__be64 opt0;
540*4882a593Smuzhiyun 	__be32 rsvd;
541*4882a593Smuzhiyun 	__be32 opt2;
542*4882a593Smuzhiyun 	__be64 params;
543*4882a593Smuzhiyun 	__be32 rsvd2;
544*4882a593Smuzhiyun 	__be32 opt3;
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun struct cpl_act_open_req6 {
548*4882a593Smuzhiyun 	WR_HDR;
549*4882a593Smuzhiyun 	union opcode_tid ot;
550*4882a593Smuzhiyun 	__be16 local_port;
551*4882a593Smuzhiyun 	__be16 peer_port;
552*4882a593Smuzhiyun 	__be64 local_ip_hi;
553*4882a593Smuzhiyun 	__be64 local_ip_lo;
554*4882a593Smuzhiyun 	__be64 peer_ip_hi;
555*4882a593Smuzhiyun 	__be64 peer_ip_lo;
556*4882a593Smuzhiyun 	__be64 opt0;
557*4882a593Smuzhiyun 	__be32 params;
558*4882a593Smuzhiyun 	__be32 opt2;
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun struct cpl_t5_act_open_req6 {
562*4882a593Smuzhiyun 	WR_HDR;
563*4882a593Smuzhiyun 	union opcode_tid ot;
564*4882a593Smuzhiyun 	__be16 local_port;
565*4882a593Smuzhiyun 	__be16 peer_port;
566*4882a593Smuzhiyun 	__be64 local_ip_hi;
567*4882a593Smuzhiyun 	__be64 local_ip_lo;
568*4882a593Smuzhiyun 	__be64 peer_ip_hi;
569*4882a593Smuzhiyun 	__be64 peer_ip_lo;
570*4882a593Smuzhiyun 	__be64 opt0;
571*4882a593Smuzhiyun 	__be32 rsvd;
572*4882a593Smuzhiyun 	__be32 opt2;
573*4882a593Smuzhiyun 	__be64 params;
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun struct cpl_t6_act_open_req6 {
577*4882a593Smuzhiyun 	WR_HDR;
578*4882a593Smuzhiyun 	union opcode_tid ot;
579*4882a593Smuzhiyun 	__be16 local_port;
580*4882a593Smuzhiyun 	__be16 peer_port;
581*4882a593Smuzhiyun 	__be64 local_ip_hi;
582*4882a593Smuzhiyun 	__be64 local_ip_lo;
583*4882a593Smuzhiyun 	__be64 peer_ip_hi;
584*4882a593Smuzhiyun 	__be64 peer_ip_lo;
585*4882a593Smuzhiyun 	__be64 opt0;
586*4882a593Smuzhiyun 	__be32 rsvd;
587*4882a593Smuzhiyun 	__be32 opt2;
588*4882a593Smuzhiyun 	__be64 params;
589*4882a593Smuzhiyun 	__be32 rsvd2;
590*4882a593Smuzhiyun 	__be32 opt3;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct cpl_act_open_rpl {
594*4882a593Smuzhiyun 	union opcode_tid ot;
595*4882a593Smuzhiyun 	__be32 atid_status;
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* cpl_act_open_rpl.atid_status fields */
599*4882a593Smuzhiyun #define AOPEN_STATUS_S    0
600*4882a593Smuzhiyun #define AOPEN_STATUS_M    0xFF
601*4882a593Smuzhiyun #define AOPEN_STATUS_G(x) (((x) >> AOPEN_STATUS_S) & AOPEN_STATUS_M)
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #define AOPEN_ATID_S    8
604*4882a593Smuzhiyun #define AOPEN_ATID_M    0xFFFFFF
605*4882a593Smuzhiyun #define AOPEN_ATID_G(x) (((x) >> AOPEN_ATID_S) & AOPEN_ATID_M)
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun struct cpl_pass_establish {
608*4882a593Smuzhiyun 	union opcode_tid ot;
609*4882a593Smuzhiyun 	__be32 rsvd;
610*4882a593Smuzhiyun 	__be32 tos_stid;
611*4882a593Smuzhiyun 	__be16 mac_idx;
612*4882a593Smuzhiyun 	__be16 tcp_opt;
613*4882a593Smuzhiyun 	__be32 snd_isn;
614*4882a593Smuzhiyun 	__be32 rcv_isn;
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /* cpl_pass_establish.tos_stid fields */
618*4882a593Smuzhiyun #define PASS_OPEN_TID_S    0
619*4882a593Smuzhiyun #define PASS_OPEN_TID_M    0xFFFFFF
620*4882a593Smuzhiyun #define PASS_OPEN_TID_V(x) ((x) << PASS_OPEN_TID_S)
621*4882a593Smuzhiyun #define PASS_OPEN_TID_G(x) (((x) >> PASS_OPEN_TID_S) & PASS_OPEN_TID_M)
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define PASS_OPEN_TOS_S    24
624*4882a593Smuzhiyun #define PASS_OPEN_TOS_M    0xFF
625*4882a593Smuzhiyun #define PASS_OPEN_TOS_V(x) ((x) << PASS_OPEN_TOS_S)
626*4882a593Smuzhiyun #define PASS_OPEN_TOS_G(x) (((x) >> PASS_OPEN_TOS_S) & PASS_OPEN_TOS_M)
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /* cpl_pass_establish.tcp_opt fields (also applies to act_open_establish) */
629*4882a593Smuzhiyun #define TCPOPT_WSCALE_OK_S	5
630*4882a593Smuzhiyun #define TCPOPT_WSCALE_OK_M	0x1
631*4882a593Smuzhiyun #define TCPOPT_WSCALE_OK_G(x)	\
632*4882a593Smuzhiyun 	(((x) >> TCPOPT_WSCALE_OK_S) & TCPOPT_WSCALE_OK_M)
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #define TCPOPT_SACK_S		6
635*4882a593Smuzhiyun #define TCPOPT_SACK_M		0x1
636*4882a593Smuzhiyun #define TCPOPT_SACK_G(x)	(((x) >> TCPOPT_SACK_S) & TCPOPT_SACK_M)
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun #define TCPOPT_TSTAMP_S		7
639*4882a593Smuzhiyun #define TCPOPT_TSTAMP_M		0x1
640*4882a593Smuzhiyun #define TCPOPT_TSTAMP_G(x)	(((x) >> TCPOPT_TSTAMP_S) & TCPOPT_TSTAMP_M)
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define TCPOPT_SND_WSCALE_S	8
643*4882a593Smuzhiyun #define TCPOPT_SND_WSCALE_M	0xF
644*4882a593Smuzhiyun #define TCPOPT_SND_WSCALE_G(x)	\
645*4882a593Smuzhiyun 	(((x) >> TCPOPT_SND_WSCALE_S) & TCPOPT_SND_WSCALE_M)
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun #define TCPOPT_MSS_S	12
648*4882a593Smuzhiyun #define TCPOPT_MSS_M	0xF
649*4882a593Smuzhiyun #define TCPOPT_MSS_G(x)	(((x) >> TCPOPT_MSS_S) & TCPOPT_MSS_M)
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #define T6_TCP_HDR_LEN_S   8
652*4882a593Smuzhiyun #define T6_TCP_HDR_LEN_V(x) ((x) << T6_TCP_HDR_LEN_S)
653*4882a593Smuzhiyun #define T6_TCP_HDR_LEN_G(x) (((x) >> T6_TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #define T6_IP_HDR_LEN_S    14
656*4882a593Smuzhiyun #define T6_IP_HDR_LEN_V(x) ((x) << T6_IP_HDR_LEN_S)
657*4882a593Smuzhiyun #define T6_IP_HDR_LEN_G(x) (((x) >> T6_IP_HDR_LEN_S) & IP_HDR_LEN_M)
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun #define T6_ETH_HDR_LEN_S    24
660*4882a593Smuzhiyun #define T6_ETH_HDR_LEN_M    0xFF
661*4882a593Smuzhiyun #define T6_ETH_HDR_LEN_V(x) ((x) << T6_ETH_HDR_LEN_S)
662*4882a593Smuzhiyun #define T6_ETH_HDR_LEN_G(x) (((x) >> T6_ETH_HDR_LEN_S) & T6_ETH_HDR_LEN_M)
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun struct cpl_act_establish {
665*4882a593Smuzhiyun 	union opcode_tid ot;
666*4882a593Smuzhiyun 	__be32 rsvd;
667*4882a593Smuzhiyun 	__be32 tos_atid;
668*4882a593Smuzhiyun 	__be16 mac_idx;
669*4882a593Smuzhiyun 	__be16 tcp_opt;
670*4882a593Smuzhiyun 	__be32 snd_isn;
671*4882a593Smuzhiyun 	__be32 rcv_isn;
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun struct cpl_get_tcb {
675*4882a593Smuzhiyun 	WR_HDR;
676*4882a593Smuzhiyun 	union opcode_tid ot;
677*4882a593Smuzhiyun 	__be16 reply_ctrl;
678*4882a593Smuzhiyun 	__be16 cookie;
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /* cpl_get_tcb.reply_ctrl fields */
682*4882a593Smuzhiyun #define QUEUENO_S    0
683*4882a593Smuzhiyun #define QUEUENO_V(x) ((x) << QUEUENO_S)
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define REPLY_CHAN_S    14
686*4882a593Smuzhiyun #define REPLY_CHAN_V(x) ((x) << REPLY_CHAN_S)
687*4882a593Smuzhiyun #define REPLY_CHAN_F    REPLY_CHAN_V(1U)
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #define NO_REPLY_S    15
690*4882a593Smuzhiyun #define NO_REPLY_V(x) ((x) << NO_REPLY_S)
691*4882a593Smuzhiyun #define NO_REPLY_F    NO_REPLY_V(1U)
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun struct cpl_get_tcb_rpl {
694*4882a593Smuzhiyun 	union opcode_tid ot;
695*4882a593Smuzhiyun 	__u8 cookie;
696*4882a593Smuzhiyun 	__u8 status;
697*4882a593Smuzhiyun 	__be16 len;
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun struct cpl_set_tcb_field {
701*4882a593Smuzhiyun 	WR_HDR;
702*4882a593Smuzhiyun 	union opcode_tid ot;
703*4882a593Smuzhiyun 	__be16 reply_ctrl;
704*4882a593Smuzhiyun 	__be16 word_cookie;
705*4882a593Smuzhiyun 	__be64 mask;
706*4882a593Smuzhiyun 	__be64 val;
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun struct cpl_set_tcb_field_core {
710*4882a593Smuzhiyun 	union opcode_tid ot;
711*4882a593Smuzhiyun 	__be16 reply_ctrl;
712*4882a593Smuzhiyun 	__be16 word_cookie;
713*4882a593Smuzhiyun 	__be64 mask;
714*4882a593Smuzhiyun 	__be64 val;
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* cpl_set_tcb_field.word_cookie fields */
718*4882a593Smuzhiyun #define TCB_WORD_S	0
719*4882a593Smuzhiyun #define TCB_WORD_V(x)	((x) << TCB_WORD_S)
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun #define TCB_COOKIE_S    5
722*4882a593Smuzhiyun #define TCB_COOKIE_M    0x7
723*4882a593Smuzhiyun #define TCB_COOKIE_V(x) ((x) << TCB_COOKIE_S)
724*4882a593Smuzhiyun #define TCB_COOKIE_G(x) (((x) >> TCB_COOKIE_S) & TCB_COOKIE_M)
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun struct cpl_set_tcb_rpl {
727*4882a593Smuzhiyun 	union opcode_tid ot;
728*4882a593Smuzhiyun 	__be16 rsvd;
729*4882a593Smuzhiyun 	u8 cookie;
730*4882a593Smuzhiyun 	u8 status;
731*4882a593Smuzhiyun 	__be64 oldval;
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun struct cpl_close_con_req {
735*4882a593Smuzhiyun 	WR_HDR;
736*4882a593Smuzhiyun 	union opcode_tid ot;
737*4882a593Smuzhiyun 	__be32 rsvd;
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun struct cpl_close_con_rpl {
741*4882a593Smuzhiyun 	union opcode_tid ot;
742*4882a593Smuzhiyun 	u8 rsvd[3];
743*4882a593Smuzhiyun 	u8 status;
744*4882a593Smuzhiyun 	__be32 snd_nxt;
745*4882a593Smuzhiyun 	__be32 rcv_nxt;
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun struct cpl_close_listsvr_req {
749*4882a593Smuzhiyun 	WR_HDR;
750*4882a593Smuzhiyun 	union opcode_tid ot;
751*4882a593Smuzhiyun 	__be16 reply_ctrl;
752*4882a593Smuzhiyun 	__be16 rsvd;
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* additional cpl_close_listsvr_req.reply_ctrl field */
756*4882a593Smuzhiyun #define LISTSVR_IPV6_S    14
757*4882a593Smuzhiyun #define LISTSVR_IPV6_V(x) ((x) << LISTSVR_IPV6_S)
758*4882a593Smuzhiyun #define LISTSVR_IPV6_F    LISTSVR_IPV6_V(1U)
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun struct cpl_close_listsvr_rpl {
761*4882a593Smuzhiyun 	union opcode_tid ot;
762*4882a593Smuzhiyun 	u8 rsvd[3];
763*4882a593Smuzhiyun 	u8 status;
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun struct cpl_abort_req_rss {
767*4882a593Smuzhiyun 	union opcode_tid ot;
768*4882a593Smuzhiyun 	u8 rsvd[3];
769*4882a593Smuzhiyun 	u8 status;
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun struct cpl_abort_req_rss6 {
773*4882a593Smuzhiyun 	union opcode_tid ot;
774*4882a593Smuzhiyun 	__be32 srqidx_status;
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun #define ABORT_RSS_STATUS_S    0
778*4882a593Smuzhiyun #define ABORT_RSS_STATUS_M    0xff
779*4882a593Smuzhiyun #define ABORT_RSS_STATUS_V(x) ((x) << ABORT_RSS_STATUS_S)
780*4882a593Smuzhiyun #define ABORT_RSS_STATUS_G(x) (((x) >> ABORT_RSS_STATUS_S) & ABORT_RSS_STATUS_M)
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun #define ABORT_RSS_SRQIDX_S    8
783*4882a593Smuzhiyun #define ABORT_RSS_SRQIDX_M    0xffffff
784*4882a593Smuzhiyun #define ABORT_RSS_SRQIDX_V(x) ((x) << ABORT_RSS_SRQIDX_S)
785*4882a593Smuzhiyun #define ABORT_RSS_SRQIDX_G(x) (((x) >> ABORT_RSS_SRQIDX_S) & ABORT_RSS_SRQIDX_M)
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun struct cpl_abort_req {
788*4882a593Smuzhiyun 	WR_HDR;
789*4882a593Smuzhiyun 	union opcode_tid ot;
790*4882a593Smuzhiyun 	__be32 rsvd0;
791*4882a593Smuzhiyun 	u8 rsvd1;
792*4882a593Smuzhiyun 	u8 cmd;
793*4882a593Smuzhiyun 	u8 rsvd2[6];
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun struct cpl_abort_rpl_rss {
797*4882a593Smuzhiyun 	union opcode_tid ot;
798*4882a593Smuzhiyun 	u8 rsvd[3];
799*4882a593Smuzhiyun 	u8 status;
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun struct cpl_abort_rpl_rss6 {
803*4882a593Smuzhiyun 	union opcode_tid ot;
804*4882a593Smuzhiyun 	__be32 srqidx_status;
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun struct cpl_abort_rpl {
808*4882a593Smuzhiyun 	WR_HDR;
809*4882a593Smuzhiyun 	union opcode_tid ot;
810*4882a593Smuzhiyun 	__be32 rsvd0;
811*4882a593Smuzhiyun 	u8 rsvd1;
812*4882a593Smuzhiyun 	u8 cmd;
813*4882a593Smuzhiyun 	u8 rsvd2[6];
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun struct cpl_peer_close {
817*4882a593Smuzhiyun 	union opcode_tid ot;
818*4882a593Smuzhiyun 	__be32 rcv_nxt;
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun struct cpl_tid_release {
822*4882a593Smuzhiyun 	WR_HDR;
823*4882a593Smuzhiyun 	union opcode_tid ot;
824*4882a593Smuzhiyun 	__be32 rsvd;
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun struct cpl_tx_pkt_core {
828*4882a593Smuzhiyun 	__be32 ctrl0;
829*4882a593Smuzhiyun 	__be16 pack;
830*4882a593Smuzhiyun 	__be16 len;
831*4882a593Smuzhiyun 	__be64 ctrl1;
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun struct cpl_tx_pkt {
835*4882a593Smuzhiyun 	WR_HDR;
836*4882a593Smuzhiyun 	struct cpl_tx_pkt_core c;
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun #define cpl_tx_pkt_xt cpl_tx_pkt
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun /* cpl_tx_pkt_core.ctrl0 fields */
842*4882a593Smuzhiyun #define TXPKT_VF_S    0
843*4882a593Smuzhiyun #define TXPKT_VF_V(x) ((x) << TXPKT_VF_S)
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun #define TXPKT_PF_S    8
846*4882a593Smuzhiyun #define TXPKT_PF_V(x) ((x) << TXPKT_PF_S)
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun #define TXPKT_VF_VLD_S    11
849*4882a593Smuzhiyun #define TXPKT_VF_VLD_V(x) ((x) << TXPKT_VF_VLD_S)
850*4882a593Smuzhiyun #define TXPKT_VF_VLD_F    TXPKT_VF_VLD_V(1U)
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun #define TXPKT_OVLAN_IDX_S    12
853*4882a593Smuzhiyun #define TXPKT_OVLAN_IDX_V(x) ((x) << TXPKT_OVLAN_IDX_S)
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun #define TXPKT_T5_OVLAN_IDX_S	12
856*4882a593Smuzhiyun #define TXPKT_T5_OVLAN_IDX_V(x)	((x) << TXPKT_T5_OVLAN_IDX_S)
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #define TXPKT_INTF_S    16
859*4882a593Smuzhiyun #define TXPKT_INTF_V(x) ((x) << TXPKT_INTF_S)
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun #define TXPKT_INS_OVLAN_S    21
862*4882a593Smuzhiyun #define TXPKT_INS_OVLAN_V(x) ((x) << TXPKT_INS_OVLAN_S)
863*4882a593Smuzhiyun #define TXPKT_INS_OVLAN_F    TXPKT_INS_OVLAN_V(1U)
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #define TXPKT_TSTAMP_S    23
866*4882a593Smuzhiyun #define TXPKT_TSTAMP_V(x) ((x) << TXPKT_TSTAMP_S)
867*4882a593Smuzhiyun #define TXPKT_TSTAMP_F    TXPKT_TSTAMP_V(1ULL)
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun #define TXPKT_OPCODE_S    24
870*4882a593Smuzhiyun #define TXPKT_OPCODE_V(x) ((x) << TXPKT_OPCODE_S)
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun /* cpl_tx_pkt_core.ctrl1 fields */
873*4882a593Smuzhiyun #define TXPKT_CSUM_END_S    12
874*4882a593Smuzhiyun #define TXPKT_CSUM_END_V(x) ((x) << TXPKT_CSUM_END_S)
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #define TXPKT_CSUM_START_S    20
877*4882a593Smuzhiyun #define TXPKT_CSUM_START_V(x) ((x) << TXPKT_CSUM_START_S)
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define TXPKT_IPHDR_LEN_S    20
880*4882a593Smuzhiyun #define TXPKT_IPHDR_LEN_V(x) ((__u64)(x) << TXPKT_IPHDR_LEN_S)
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun #define TXPKT_CSUM_LOC_S    30
883*4882a593Smuzhiyun #define TXPKT_CSUM_LOC_V(x) ((__u64)(x) << TXPKT_CSUM_LOC_S)
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun #define TXPKT_ETHHDR_LEN_S    34
886*4882a593Smuzhiyun #define TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << TXPKT_ETHHDR_LEN_S)
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun #define T6_TXPKT_ETHHDR_LEN_S    32
889*4882a593Smuzhiyun #define T6_TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << T6_TXPKT_ETHHDR_LEN_S)
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun #define TXPKT_CSUM_TYPE_S    40
892*4882a593Smuzhiyun #define TXPKT_CSUM_TYPE_V(x) ((__u64)(x) << TXPKT_CSUM_TYPE_S)
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun #define TXPKT_VLAN_S    44
895*4882a593Smuzhiyun #define TXPKT_VLAN_V(x) ((__u64)(x) << TXPKT_VLAN_S)
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun #define TXPKT_VLAN_VLD_S    60
898*4882a593Smuzhiyun #define TXPKT_VLAN_VLD_V(x) ((__u64)(x) << TXPKT_VLAN_VLD_S)
899*4882a593Smuzhiyun #define TXPKT_VLAN_VLD_F    TXPKT_VLAN_VLD_V(1ULL)
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun #define TXPKT_IPCSUM_DIS_S    62
902*4882a593Smuzhiyun #define TXPKT_IPCSUM_DIS_V(x) ((__u64)(x) << TXPKT_IPCSUM_DIS_S)
903*4882a593Smuzhiyun #define TXPKT_IPCSUM_DIS_F    TXPKT_IPCSUM_DIS_V(1ULL)
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun #define TXPKT_L4CSUM_DIS_S    63
906*4882a593Smuzhiyun #define TXPKT_L4CSUM_DIS_V(x) ((__u64)(x) << TXPKT_L4CSUM_DIS_S)
907*4882a593Smuzhiyun #define TXPKT_L4CSUM_DIS_F    TXPKT_L4CSUM_DIS_V(1ULL)
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun struct cpl_tx_pkt_lso_core {
910*4882a593Smuzhiyun 	__be32 lso_ctrl;
911*4882a593Smuzhiyun 	__be16 ipid_ofst;
912*4882a593Smuzhiyun 	__be16 mss;
913*4882a593Smuzhiyun 	__be32 seqno_offset;
914*4882a593Smuzhiyun 	__be32 len;
915*4882a593Smuzhiyun 	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun /* cpl_tx_pkt_lso_core.lso_ctrl fields */
919*4882a593Smuzhiyun #define LSO_TCPHDR_LEN_S    0
920*4882a593Smuzhiyun #define LSO_TCPHDR_LEN_V(x) ((x) << LSO_TCPHDR_LEN_S)
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun #define LSO_IPHDR_LEN_S    4
923*4882a593Smuzhiyun #define LSO_IPHDR_LEN_V(x) ((x) << LSO_IPHDR_LEN_S)
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun #define LSO_ETHHDR_LEN_S    16
926*4882a593Smuzhiyun #define LSO_ETHHDR_LEN_V(x) ((x) << LSO_ETHHDR_LEN_S)
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #define LSO_IPV6_S    20
929*4882a593Smuzhiyun #define LSO_IPV6_V(x) ((x) << LSO_IPV6_S)
930*4882a593Smuzhiyun #define LSO_IPV6_F    LSO_IPV6_V(1U)
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun #define LSO_LAST_SLICE_S    22
933*4882a593Smuzhiyun #define LSO_LAST_SLICE_V(x) ((x) << LSO_LAST_SLICE_S)
934*4882a593Smuzhiyun #define LSO_LAST_SLICE_F    LSO_LAST_SLICE_V(1U)
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun #define LSO_FIRST_SLICE_S    23
937*4882a593Smuzhiyun #define LSO_FIRST_SLICE_V(x) ((x) << LSO_FIRST_SLICE_S)
938*4882a593Smuzhiyun #define LSO_FIRST_SLICE_F    LSO_FIRST_SLICE_V(1U)
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun #define LSO_OPCODE_S    24
941*4882a593Smuzhiyun #define LSO_OPCODE_V(x) ((x) << LSO_OPCODE_S)
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun #define LSO_T5_XFER_SIZE_S	   0
944*4882a593Smuzhiyun #define LSO_T5_XFER_SIZE_V(x) ((x) << LSO_T5_XFER_SIZE_S)
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun struct cpl_tx_pkt_lso {
947*4882a593Smuzhiyun 	WR_HDR;
948*4882a593Smuzhiyun 	struct cpl_tx_pkt_lso_core c;
949*4882a593Smuzhiyun 	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun struct cpl_iscsi_hdr {
953*4882a593Smuzhiyun 	union opcode_tid ot;
954*4882a593Smuzhiyun 	__be16 pdu_len_ddp;
955*4882a593Smuzhiyun 	__be16 len;
956*4882a593Smuzhiyun 	__be32 seq;
957*4882a593Smuzhiyun 	__be16 urg;
958*4882a593Smuzhiyun 	u8 rsvd;
959*4882a593Smuzhiyun 	u8 status;
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /* cpl_iscsi_hdr.pdu_len_ddp fields */
963*4882a593Smuzhiyun #define ISCSI_PDU_LEN_S    0
964*4882a593Smuzhiyun #define ISCSI_PDU_LEN_M    0x7FFF
965*4882a593Smuzhiyun #define ISCSI_PDU_LEN_V(x) ((x) << ISCSI_PDU_LEN_S)
966*4882a593Smuzhiyun #define ISCSI_PDU_LEN_G(x) (((x) >> ISCSI_PDU_LEN_S) & ISCSI_PDU_LEN_M)
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun #define ISCSI_DDP_S    15
969*4882a593Smuzhiyun #define ISCSI_DDP_V(x) ((x) << ISCSI_DDP_S)
970*4882a593Smuzhiyun #define ISCSI_DDP_F    ISCSI_DDP_V(1U)
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun struct cpl_rx_data_ddp {
973*4882a593Smuzhiyun 	union opcode_tid ot;
974*4882a593Smuzhiyun 	__be16 urg;
975*4882a593Smuzhiyun 	__be16 len;
976*4882a593Smuzhiyun 	__be32 seq;
977*4882a593Smuzhiyun 	union {
978*4882a593Smuzhiyun 		__be32 nxt_seq;
979*4882a593Smuzhiyun 		__be32 ddp_report;
980*4882a593Smuzhiyun 	};
981*4882a593Smuzhiyun 	__be32 ulp_crc;
982*4882a593Smuzhiyun 	__be32 ddpvld;
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun #define cpl_rx_iscsi_ddp cpl_rx_data_ddp
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun struct cpl_iscsi_data {
988*4882a593Smuzhiyun 	union opcode_tid ot;
989*4882a593Smuzhiyun 	__u8 rsvd0[2];
990*4882a593Smuzhiyun 	__be16 len;
991*4882a593Smuzhiyun 	__be32 seq;
992*4882a593Smuzhiyun 	__be16 urg;
993*4882a593Smuzhiyun 	__u8 rsvd1;
994*4882a593Smuzhiyun 	__u8 status;
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun struct cpl_rx_iscsi_cmp {
998*4882a593Smuzhiyun 	union opcode_tid ot;
999*4882a593Smuzhiyun 	__be16 pdu_len_ddp;
1000*4882a593Smuzhiyun 	__be16 len;
1001*4882a593Smuzhiyun 	__be32 seq;
1002*4882a593Smuzhiyun 	__be16 urg;
1003*4882a593Smuzhiyun 	__u8 rsvd;
1004*4882a593Smuzhiyun 	__u8 status;
1005*4882a593Smuzhiyun 	__be32 ulp_crc;
1006*4882a593Smuzhiyun 	__be32 ddpvld;
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun struct cpl_tx_data_iso {
1010*4882a593Smuzhiyun 	__be32 op_to_scsi;
1011*4882a593Smuzhiyun 	__u8   reserved1;
1012*4882a593Smuzhiyun 	__u8   ahs_len;
1013*4882a593Smuzhiyun 	__be16 mpdu;
1014*4882a593Smuzhiyun 	__be32 burst_size;
1015*4882a593Smuzhiyun 	__be32 len;
1016*4882a593Smuzhiyun 	__be32 reserved2_seglen_offset;
1017*4882a593Smuzhiyun 	__be32 datasn_offset;
1018*4882a593Smuzhiyun 	__be32 buffer_offset;
1019*4882a593Smuzhiyun 	__be32 reserved3;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* encapsulated CPL_TX_DATA follows here */
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /* cpl_tx_data_iso.op_to_scsi fields */
1025*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_OP_S	24
1026*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_OP_M	0xff
1027*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_OP_V(x)	((x) << CPL_TX_DATA_ISO_OP_S)
1028*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_OP_G(x)	\
1029*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_OP_S) & CPL_TX_DATA_ISO_OP_M)
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_FIRST_S		23
1032*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_FIRST_M		0x1
1033*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_FIRST_V(x)	((x) << CPL_TX_DATA_ISO_FIRST_S)
1034*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_FIRST_G(x)	\
1035*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_FIRST_S) & CPL_TX_DATA_ISO_FIRST_M)
1036*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_FIRST_F	CPL_TX_DATA_ISO_FIRST_V(1U)
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_LAST_S		22
1039*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_LAST_M		0x1
1040*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_LAST_V(x)	((x) << CPL_TX_DATA_ISO_LAST_S)
1041*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_LAST_G(x)	\
1042*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_LAST_S) & CPL_TX_DATA_ISO_LAST_M)
1043*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_LAST_F	CPL_TX_DATA_ISO_LAST_V(1U)
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_CPLHDRLEN_S	21
1046*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_CPLHDRLEN_M	0x1
1047*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_CPLHDRLEN_V(x)	((x) << CPL_TX_DATA_ISO_CPLHDRLEN_S)
1048*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_CPLHDRLEN_G(x)	\
1049*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_CPLHDRLEN_S) & CPL_TX_DATA_ISO_CPLHDRLEN_M)
1050*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_CPLHDRLEN_F	CPL_TX_DATA_ISO_CPLHDRLEN_V(1U)
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_HDRCRC_S	20
1053*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_HDRCRC_M	0x1
1054*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_HDRCRC_V(x)	((x) << CPL_TX_DATA_ISO_HDRCRC_S)
1055*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_HDRCRC_G(x)	\
1056*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_HDRCRC_S) & CPL_TX_DATA_ISO_HDRCRC_M)
1057*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_HDRCRC_F	CPL_TX_DATA_ISO_HDRCRC_V(1U)
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_PLDCRC_S	19
1060*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_PLDCRC_M	0x1
1061*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_PLDCRC_V(x)	((x) << CPL_TX_DATA_ISO_PLDCRC_S)
1062*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_PLDCRC_G(x)	\
1063*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_PLDCRC_S) & CPL_TX_DATA_ISO_PLDCRC_M)
1064*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_PLDCRC_F	CPL_TX_DATA_ISO_PLDCRC_V(1U)
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_IMMEDIATE_S	18
1067*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_IMMEDIATE_M	0x1
1068*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_IMMEDIATE_V(x)	((x) << CPL_TX_DATA_ISO_IMMEDIATE_S)
1069*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_IMMEDIATE_G(x)	\
1070*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_IMMEDIATE_S) & CPL_TX_DATA_ISO_IMMEDIATE_M)
1071*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_IMMEDIATE_F	CPL_TX_DATA_ISO_IMMEDIATE_V(1U)
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SCSI_S		16
1074*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SCSI_M		0x3
1075*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SCSI_V(x)	((x) << CPL_TX_DATA_ISO_SCSI_S)
1076*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SCSI_G(x)	\
1077*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_SCSI_S) & CPL_TX_DATA_ISO_SCSI_M)
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun /* cpl_tx_data_iso.reserved2_seglen_offset fields */
1080*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_S		0
1081*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_M		0xffffff
1082*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_V(x)	\
1083*4882a593Smuzhiyun 	((x) << CPL_TX_DATA_ISO_SEGLEN_OFFSET_S)
1084*4882a593Smuzhiyun #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_G(x)	\
1085*4882a593Smuzhiyun 	(((x) >> CPL_TX_DATA_ISO_SEGLEN_OFFSET_S) & \
1086*4882a593Smuzhiyun 	 CPL_TX_DATA_ISO_SEGLEN_OFFSET_M)
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun struct cpl_rx_data {
1089*4882a593Smuzhiyun 	union opcode_tid ot;
1090*4882a593Smuzhiyun 	__be16 rsvd;
1091*4882a593Smuzhiyun 	__be16 len;
1092*4882a593Smuzhiyun 	__be32 seq;
1093*4882a593Smuzhiyun 	__be16 urg;
1094*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
1095*4882a593Smuzhiyun 	u8 dack_mode:2;
1096*4882a593Smuzhiyun 	u8 psh:1;
1097*4882a593Smuzhiyun 	u8 heartbeat:1;
1098*4882a593Smuzhiyun 	u8 ddp_off:1;
1099*4882a593Smuzhiyun 	u8 :3;
1100*4882a593Smuzhiyun #else
1101*4882a593Smuzhiyun 	u8 :3;
1102*4882a593Smuzhiyun 	u8 ddp_off:1;
1103*4882a593Smuzhiyun 	u8 heartbeat:1;
1104*4882a593Smuzhiyun 	u8 psh:1;
1105*4882a593Smuzhiyun 	u8 dack_mode:2;
1106*4882a593Smuzhiyun #endif
1107*4882a593Smuzhiyun 	u8 status;
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun struct cpl_rx_data_ack {
1111*4882a593Smuzhiyun 	WR_HDR;
1112*4882a593Smuzhiyun 	union opcode_tid ot;
1113*4882a593Smuzhiyun 	__be32 credit_dack;
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun /* cpl_rx_data_ack.ack_seq fields */
1117*4882a593Smuzhiyun #define RX_CREDITS_S    0
1118*4882a593Smuzhiyun #define RX_CREDITS_V(x) ((x) << RX_CREDITS_S)
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun #define RX_FORCE_ACK_S    28
1121*4882a593Smuzhiyun #define RX_FORCE_ACK_V(x) ((x) << RX_FORCE_ACK_S)
1122*4882a593Smuzhiyun #define RX_FORCE_ACK_F    RX_FORCE_ACK_V(1U)
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun #define RX_DACK_MODE_S    29
1125*4882a593Smuzhiyun #define RX_DACK_MODE_M    0x3
1126*4882a593Smuzhiyun #define RX_DACK_MODE_V(x) ((x) << RX_DACK_MODE_S)
1127*4882a593Smuzhiyun #define RX_DACK_MODE_G(x) (((x) >> RX_DACK_MODE_S) & RX_DACK_MODE_M)
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun #define RX_DACK_CHANGE_S    31
1130*4882a593Smuzhiyun #define RX_DACK_CHANGE_V(x) ((x) << RX_DACK_CHANGE_S)
1131*4882a593Smuzhiyun #define RX_DACK_CHANGE_F    RX_DACK_CHANGE_V(1U)
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun struct cpl_rx_pkt {
1134*4882a593Smuzhiyun 	struct rss_header rsshdr;
1135*4882a593Smuzhiyun 	u8 opcode;
1136*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
1137*4882a593Smuzhiyun 	u8 iff:4;
1138*4882a593Smuzhiyun 	u8 csum_calc:1;
1139*4882a593Smuzhiyun 	u8 ipmi_pkt:1;
1140*4882a593Smuzhiyun 	u8 vlan_ex:1;
1141*4882a593Smuzhiyun 	u8 ip_frag:1;
1142*4882a593Smuzhiyun #else
1143*4882a593Smuzhiyun 	u8 ip_frag:1;
1144*4882a593Smuzhiyun 	u8 vlan_ex:1;
1145*4882a593Smuzhiyun 	u8 ipmi_pkt:1;
1146*4882a593Smuzhiyun 	u8 csum_calc:1;
1147*4882a593Smuzhiyun 	u8 iff:4;
1148*4882a593Smuzhiyun #endif
1149*4882a593Smuzhiyun 	__be16 csum;
1150*4882a593Smuzhiyun 	__be16 vlan;
1151*4882a593Smuzhiyun 	__be16 len;
1152*4882a593Smuzhiyun 	__be32 l2info;
1153*4882a593Smuzhiyun 	__be16 hdr_len;
1154*4882a593Smuzhiyun 	__be16 err_vec;
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun #define RX_T6_ETHHDR_LEN_M    0xFF
1158*4882a593Smuzhiyun #define RX_T6_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_T6_ETHHDR_LEN_M)
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun #define RXF_PSH_S    20
1161*4882a593Smuzhiyun #define RXF_PSH_V(x) ((x) << RXF_PSH_S)
1162*4882a593Smuzhiyun #define RXF_PSH_F    RXF_PSH_V(1U)
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun #define RXF_SYN_S    21
1165*4882a593Smuzhiyun #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
1166*4882a593Smuzhiyun #define RXF_SYN_F    RXF_SYN_V(1U)
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun #define RXF_UDP_S    22
1169*4882a593Smuzhiyun #define RXF_UDP_V(x) ((x) << RXF_UDP_S)
1170*4882a593Smuzhiyun #define RXF_UDP_F    RXF_UDP_V(1U)
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun #define RXF_TCP_S    23
1173*4882a593Smuzhiyun #define RXF_TCP_V(x) ((x) << RXF_TCP_S)
1174*4882a593Smuzhiyun #define RXF_TCP_F    RXF_TCP_V(1U)
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #define RXF_IP_S    24
1177*4882a593Smuzhiyun #define RXF_IP_V(x) ((x) << RXF_IP_S)
1178*4882a593Smuzhiyun #define RXF_IP_F    RXF_IP_V(1U)
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun #define RXF_IP6_S    25
1181*4882a593Smuzhiyun #define RXF_IP6_V(x) ((x) << RXF_IP6_S)
1182*4882a593Smuzhiyun #define RXF_IP6_F    RXF_IP6_V(1U)
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun #define RXF_SYN_COOKIE_S    26
1185*4882a593Smuzhiyun #define RXF_SYN_COOKIE_V(x) ((x) << RXF_SYN_COOKIE_S)
1186*4882a593Smuzhiyun #define RXF_SYN_COOKIE_F    RXF_SYN_COOKIE_V(1U)
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun #define RXF_FCOE_S    26
1189*4882a593Smuzhiyun #define RXF_FCOE_V(x) ((x) << RXF_FCOE_S)
1190*4882a593Smuzhiyun #define RXF_FCOE_F    RXF_FCOE_V(1U)
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun #define RXF_LRO_S    27
1193*4882a593Smuzhiyun #define RXF_LRO_V(x) ((x) << RXF_LRO_S)
1194*4882a593Smuzhiyun #define RXF_LRO_F    RXF_LRO_V(1U)
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun /* rx_pkt.l2info fields */
1197*4882a593Smuzhiyun #define RX_ETHHDR_LEN_S    0
1198*4882a593Smuzhiyun #define RX_ETHHDR_LEN_M    0x1F
1199*4882a593Smuzhiyun #define RX_ETHHDR_LEN_V(x) ((x) << RX_ETHHDR_LEN_S)
1200*4882a593Smuzhiyun #define RX_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_ETHHDR_LEN_M)
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun #define RX_T5_ETHHDR_LEN_S    0
1203*4882a593Smuzhiyun #define RX_T5_ETHHDR_LEN_M    0x3F
1204*4882a593Smuzhiyun #define RX_T5_ETHHDR_LEN_V(x) ((x) << RX_T5_ETHHDR_LEN_S)
1205*4882a593Smuzhiyun #define RX_T5_ETHHDR_LEN_G(x) (((x) >> RX_T5_ETHHDR_LEN_S) & RX_T5_ETHHDR_LEN_M)
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun #define RX_MACIDX_S    8
1208*4882a593Smuzhiyun #define RX_MACIDX_M    0x1FF
1209*4882a593Smuzhiyun #define RX_MACIDX_V(x) ((x) << RX_MACIDX_S)
1210*4882a593Smuzhiyun #define RX_MACIDX_G(x) (((x) >> RX_MACIDX_S) & RX_MACIDX_M)
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun #define RXF_SYN_S    21
1213*4882a593Smuzhiyun #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
1214*4882a593Smuzhiyun #define RXF_SYN_F    RXF_SYN_V(1U)
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun #define RX_CHAN_S    28
1217*4882a593Smuzhiyun #define RX_CHAN_M    0xF
1218*4882a593Smuzhiyun #define RX_CHAN_V(x) ((x) << RX_CHAN_S)
1219*4882a593Smuzhiyun #define RX_CHAN_G(x) (((x) >> RX_CHAN_S) & RX_CHAN_M)
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun /* rx_pkt.hdr_len fields */
1222*4882a593Smuzhiyun #define RX_TCPHDR_LEN_S    0
1223*4882a593Smuzhiyun #define RX_TCPHDR_LEN_M    0x3F
1224*4882a593Smuzhiyun #define RX_TCPHDR_LEN_V(x) ((x) << RX_TCPHDR_LEN_S)
1225*4882a593Smuzhiyun #define RX_TCPHDR_LEN_G(x) (((x) >> RX_TCPHDR_LEN_S) & RX_TCPHDR_LEN_M)
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun #define RX_IPHDR_LEN_S    6
1228*4882a593Smuzhiyun #define RX_IPHDR_LEN_M    0x3FF
1229*4882a593Smuzhiyun #define RX_IPHDR_LEN_V(x) ((x) << RX_IPHDR_LEN_S)
1230*4882a593Smuzhiyun #define RX_IPHDR_LEN_G(x) (((x) >> RX_IPHDR_LEN_S) & RX_IPHDR_LEN_M)
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun /* rx_pkt.err_vec fields */
1233*4882a593Smuzhiyun #define RXERR_CSUM_S    13
1234*4882a593Smuzhiyun #define RXERR_CSUM_V(x) ((x) << RXERR_CSUM_S)
1235*4882a593Smuzhiyun #define RXERR_CSUM_F    RXERR_CSUM_V(1U)
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun #define T6_COMPR_RXERR_LEN_S    1
1238*4882a593Smuzhiyun #define T6_COMPR_RXERR_LEN_V(x) ((x) << T6_COMPR_RXERR_LEN_S)
1239*4882a593Smuzhiyun #define T6_COMPR_RXERR_LEN_F    T6_COMPR_RXERR_LEN_V(1U)
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun #define T6_COMPR_RXERR_VEC_S    0
1242*4882a593Smuzhiyun #define T6_COMPR_RXERR_VEC_M    0x3F
1243*4882a593Smuzhiyun #define T6_COMPR_RXERR_VEC_V(x) ((x) << T6_COMPR_RXERR_LEN_S)
1244*4882a593Smuzhiyun #define T6_COMPR_RXERR_VEC_G(x) \
1245*4882a593Smuzhiyun 		(((x) >> T6_COMPR_RXERR_VEC_S) & T6_COMPR_RXERR_VEC_M)
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun /* Logical OR of RX_ERROR_CSUM, RX_ERROR_CSIP */
1248*4882a593Smuzhiyun #define T6_COMPR_RXERR_SUM_S    4
1249*4882a593Smuzhiyun #define T6_COMPR_RXERR_SUM_V(x) ((x) << T6_COMPR_RXERR_SUM_S)
1250*4882a593Smuzhiyun #define T6_COMPR_RXERR_SUM_F    T6_COMPR_RXERR_SUM_V(1U)
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun #define T6_RX_TNLHDR_LEN_S    8
1253*4882a593Smuzhiyun #define T6_RX_TNLHDR_LEN_M    0xFF
1254*4882a593Smuzhiyun #define T6_RX_TNLHDR_LEN_V(x) ((x) << T6_RX_TNLHDR_LEN_S)
1255*4882a593Smuzhiyun #define T6_RX_TNLHDR_LEN_G(x) (((x) >> T6_RX_TNLHDR_LEN_S) & T6_RX_TNLHDR_LEN_M)
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun struct cpl_trace_pkt {
1258*4882a593Smuzhiyun 	u8 opcode;
1259*4882a593Smuzhiyun 	u8 intf;
1260*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
1261*4882a593Smuzhiyun 	u8 runt:4;
1262*4882a593Smuzhiyun 	u8 filter_hit:4;
1263*4882a593Smuzhiyun 	u8 :6;
1264*4882a593Smuzhiyun 	u8 err:1;
1265*4882a593Smuzhiyun 	u8 trunc:1;
1266*4882a593Smuzhiyun #else
1267*4882a593Smuzhiyun 	u8 filter_hit:4;
1268*4882a593Smuzhiyun 	u8 runt:4;
1269*4882a593Smuzhiyun 	u8 trunc:1;
1270*4882a593Smuzhiyun 	u8 err:1;
1271*4882a593Smuzhiyun 	u8 :6;
1272*4882a593Smuzhiyun #endif
1273*4882a593Smuzhiyun 	__be16 rsvd;
1274*4882a593Smuzhiyun 	__be16 len;
1275*4882a593Smuzhiyun 	__be64 tstamp;
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun struct cpl_t5_trace_pkt {
1279*4882a593Smuzhiyun 	__u8 opcode;
1280*4882a593Smuzhiyun 	__u8 intf;
1281*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
1282*4882a593Smuzhiyun 	__u8 runt:4;
1283*4882a593Smuzhiyun 	__u8 filter_hit:4;
1284*4882a593Smuzhiyun 	__u8:6;
1285*4882a593Smuzhiyun 	__u8 err:1;
1286*4882a593Smuzhiyun 	__u8 trunc:1;
1287*4882a593Smuzhiyun #else
1288*4882a593Smuzhiyun 	__u8 filter_hit:4;
1289*4882a593Smuzhiyun 	__u8 runt:4;
1290*4882a593Smuzhiyun 	__u8 trunc:1;
1291*4882a593Smuzhiyun 	__u8 err:1;
1292*4882a593Smuzhiyun 	__u8:6;
1293*4882a593Smuzhiyun #endif
1294*4882a593Smuzhiyun 	__be16 rsvd;
1295*4882a593Smuzhiyun 	__be16 len;
1296*4882a593Smuzhiyun 	__be64 tstamp;
1297*4882a593Smuzhiyun 	__be64 rsvd1;
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun struct cpl_l2t_write_req {
1301*4882a593Smuzhiyun 	WR_HDR;
1302*4882a593Smuzhiyun 	union opcode_tid ot;
1303*4882a593Smuzhiyun 	__be16 params;
1304*4882a593Smuzhiyun 	__be16 l2t_idx;
1305*4882a593Smuzhiyun 	__be16 vlan;
1306*4882a593Smuzhiyun 	u8 dst_mac[6];
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun /* cpl_l2t_write_req.params fields */
1310*4882a593Smuzhiyun #define L2T_W_INFO_S    2
1311*4882a593Smuzhiyun #define L2T_W_INFO_V(x) ((x) << L2T_W_INFO_S)
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun #define L2T_W_PORT_S    8
1314*4882a593Smuzhiyun #define L2T_W_PORT_V(x) ((x) << L2T_W_PORT_S)
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun #define L2T_W_NOREPLY_S    15
1317*4882a593Smuzhiyun #define L2T_W_NOREPLY_V(x) ((x) << L2T_W_NOREPLY_S)
1318*4882a593Smuzhiyun #define L2T_W_NOREPLY_F    L2T_W_NOREPLY_V(1U)
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun #define CPL_L2T_VLAN_NONE 0xfff
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun struct cpl_l2t_write_rpl {
1323*4882a593Smuzhiyun 	union opcode_tid ot;
1324*4882a593Smuzhiyun 	u8 status;
1325*4882a593Smuzhiyun 	u8 rsvd[3];
1326*4882a593Smuzhiyun };
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun struct cpl_smt_write_req {
1329*4882a593Smuzhiyun 	WR_HDR;
1330*4882a593Smuzhiyun 	union opcode_tid ot;
1331*4882a593Smuzhiyun 	__be32 params;
1332*4882a593Smuzhiyun 	__be16 pfvf1;
1333*4882a593Smuzhiyun 	u8 src_mac1[6];
1334*4882a593Smuzhiyun 	__be16 pfvf0;
1335*4882a593Smuzhiyun 	u8 src_mac0[6];
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun struct cpl_t6_smt_write_req {
1339*4882a593Smuzhiyun 	WR_HDR;
1340*4882a593Smuzhiyun 	union opcode_tid ot;
1341*4882a593Smuzhiyun 	__be32 params;
1342*4882a593Smuzhiyun 	__be64 tag;
1343*4882a593Smuzhiyun 	__be16 pfvf0;
1344*4882a593Smuzhiyun 	u8 src_mac0[6];
1345*4882a593Smuzhiyun 	__be32 local_ip;
1346*4882a593Smuzhiyun 	__be32 rsvd;
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun struct cpl_smt_write_rpl {
1350*4882a593Smuzhiyun 	union opcode_tid ot;
1351*4882a593Smuzhiyun 	u8 status;
1352*4882a593Smuzhiyun 	u8 rsvd[3];
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun /* cpl_smt_{read,write}_req.params fields */
1356*4882a593Smuzhiyun #define SMTW_OVLAN_IDX_S	16
1357*4882a593Smuzhiyun #define SMTW_OVLAN_IDX_V(x)	((x) << SMTW_OVLAN_IDX_S)
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun #define SMTW_IDX_S	20
1360*4882a593Smuzhiyun #define SMTW_IDX_V(x)	((x) << SMTW_IDX_S)
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun #define SMTW_NORPL_S	31
1363*4882a593Smuzhiyun #define SMTW_NORPL_V(x)	((x) << SMTW_NORPL_S)
1364*4882a593Smuzhiyun #define SMTW_NORPL_F	SMTW_NORPL_V(1U)
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun struct cpl_rdma_terminate {
1367*4882a593Smuzhiyun 	union opcode_tid ot;
1368*4882a593Smuzhiyun 	__be16 rsvd;
1369*4882a593Smuzhiyun 	__be16 len;
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun struct cpl_sge_egr_update {
1373*4882a593Smuzhiyun 	__be32 opcode_qid;
1374*4882a593Smuzhiyun 	__be16 cidx;
1375*4882a593Smuzhiyun 	__be16 pidx;
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun /* cpl_sge_egr_update.ot fields */
1379*4882a593Smuzhiyun #define EGR_QID_S    0
1380*4882a593Smuzhiyun #define EGR_QID_M    0x1FFFF
1381*4882a593Smuzhiyun #define EGR_QID_G(x) (((x) >> EGR_QID_S) & EGR_QID_M)
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun /* cpl_fw*.type values */
1384*4882a593Smuzhiyun enum {
1385*4882a593Smuzhiyun 	FW_TYPE_CMD_RPL = 0,
1386*4882a593Smuzhiyun 	FW_TYPE_WR_RPL = 1,
1387*4882a593Smuzhiyun 	FW_TYPE_CQE = 2,
1388*4882a593Smuzhiyun 	FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
1389*4882a593Smuzhiyun 	FW_TYPE_RSSCPL = 4,
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun struct cpl_fw4_pld {
1393*4882a593Smuzhiyun 	u8 opcode;
1394*4882a593Smuzhiyun 	u8 rsvd0[3];
1395*4882a593Smuzhiyun 	u8 type;
1396*4882a593Smuzhiyun 	u8 rsvd1;
1397*4882a593Smuzhiyun 	__be16 len;
1398*4882a593Smuzhiyun 	__be64 data;
1399*4882a593Smuzhiyun 	__be64 rsvd2;
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun struct cpl_fw6_pld {
1403*4882a593Smuzhiyun 	u8 opcode;
1404*4882a593Smuzhiyun 	u8 rsvd[5];
1405*4882a593Smuzhiyun 	__be16 len;
1406*4882a593Smuzhiyun 	__be64 data[4];
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun struct cpl_fw4_msg {
1410*4882a593Smuzhiyun 	u8 opcode;
1411*4882a593Smuzhiyun 	u8 type;
1412*4882a593Smuzhiyun 	__be16 rsvd0;
1413*4882a593Smuzhiyun 	__be32 rsvd1;
1414*4882a593Smuzhiyun 	__be64 data[2];
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun struct cpl_fw4_ack {
1418*4882a593Smuzhiyun 	union opcode_tid ot;
1419*4882a593Smuzhiyun 	u8 credits;
1420*4882a593Smuzhiyun 	u8 rsvd0[2];
1421*4882a593Smuzhiyun 	u8 seq_vld;
1422*4882a593Smuzhiyun 	__be32 snd_nxt;
1423*4882a593Smuzhiyun 	__be32 snd_una;
1424*4882a593Smuzhiyun 	__be64 rsvd1;
1425*4882a593Smuzhiyun };
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun enum {
1428*4882a593Smuzhiyun 	CPL_FW4_ACK_FLAGS_SEQVAL	= 0x1,	/* seqn valid */
1429*4882a593Smuzhiyun 	CPL_FW4_ACK_FLAGS_CH		= 0x2,	/* channel change complete */
1430*4882a593Smuzhiyun 	CPL_FW4_ACK_FLAGS_FLOWC		= 0x4,	/* fw_flowc_wr complete */
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun #define CPL_FW4_ACK_FLOWID_S    0
1434*4882a593Smuzhiyun #define CPL_FW4_ACK_FLOWID_M    0xffffff
1435*4882a593Smuzhiyun #define CPL_FW4_ACK_FLOWID_G(x) \
1436*4882a593Smuzhiyun 	(((x) >> CPL_FW4_ACK_FLOWID_S) & CPL_FW4_ACK_FLOWID_M)
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun struct cpl_fw6_msg {
1439*4882a593Smuzhiyun 	u8 opcode;
1440*4882a593Smuzhiyun 	u8 type;
1441*4882a593Smuzhiyun 	__be16 rsvd0;
1442*4882a593Smuzhiyun 	__be32 rsvd1;
1443*4882a593Smuzhiyun 	__be64 data[4];
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun /* cpl_fw6_msg.type values */
1447*4882a593Smuzhiyun enum {
1448*4882a593Smuzhiyun 	FW6_TYPE_CMD_RPL = 0,
1449*4882a593Smuzhiyun 	FW6_TYPE_WR_RPL = 1,
1450*4882a593Smuzhiyun 	FW6_TYPE_CQE = 2,
1451*4882a593Smuzhiyun 	FW6_TYPE_OFLD_CONNECTION_WR_RPL = 3,
1452*4882a593Smuzhiyun 	FW6_TYPE_RSSCPL = FW_TYPE_RSSCPL,
1453*4882a593Smuzhiyun };
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun struct cpl_fw6_msg_ofld_connection_wr_rpl {
1456*4882a593Smuzhiyun 	__u64   cookie;
1457*4882a593Smuzhiyun 	__be32  tid;    /* or atid in case of active failure */
1458*4882a593Smuzhiyun 	__u8    t_state;
1459*4882a593Smuzhiyun 	__u8    retval;
1460*4882a593Smuzhiyun 	__u8    rsvd[2];
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun struct cpl_tx_data {
1464*4882a593Smuzhiyun 	union opcode_tid ot;
1465*4882a593Smuzhiyun 	__be32 len;
1466*4882a593Smuzhiyun 	__be32 rsvd;
1467*4882a593Smuzhiyun 	__be32 flags;
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun /* cpl_tx_data.flags field */
1471*4882a593Smuzhiyun #define TX_FORCE_S	13
1472*4882a593Smuzhiyun #define TX_FORCE_V(x)	((x) << TX_FORCE_S)
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun #define TX_DATA_MSS_S    16
1475*4882a593Smuzhiyun #define TX_DATA_MSS_M    0xFFFF
1476*4882a593Smuzhiyun #define TX_DATA_MSS_V(x) ((x) << TX_DATA_MSS_S)
1477*4882a593Smuzhiyun #define TX_DATA_MSS_G(x) (((x) >> TX_DATA_MSS_S) & TX_DATA_MSS_M)
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #define TX_LENGTH_S    0
1480*4882a593Smuzhiyun #define TX_LENGTH_M    0xFFFF
1481*4882a593Smuzhiyun #define TX_LENGTH_V(x) ((x) << TX_LENGTH_S)
1482*4882a593Smuzhiyun #define TX_LENGTH_G(x) (((x) >> TX_LENGTH_S) & TX_LENGTH_M)
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun #define T6_TX_FORCE_S		20
1485*4882a593Smuzhiyun #define T6_TX_FORCE_V(x)	((x) << T6_TX_FORCE_S)
1486*4882a593Smuzhiyun #define T6_TX_FORCE_F		T6_TX_FORCE_V(1U)
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun #define TX_URG_S    16
1489*4882a593Smuzhiyun #define TX_URG_V(x) ((x) << TX_URG_S)
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun #define TX_SHOVE_S    14
1492*4882a593Smuzhiyun #define TX_SHOVE_V(x) ((x) << TX_SHOVE_S)
1493*4882a593Smuzhiyun #define TX_SHOVE_F    TX_SHOVE_V(1U)
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun #define TX_BYPASS_S    21
1496*4882a593Smuzhiyun #define TX_BYPASS_V(x) ((x) << TX_BYPASS_S)
1497*4882a593Smuzhiyun #define TX_BYPASS_F    TX_BYPASS_V(1U)
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun #define TX_PUSH_S    22
1500*4882a593Smuzhiyun #define TX_PUSH_V(x) ((x) << TX_PUSH_S)
1501*4882a593Smuzhiyun #define TX_PUSH_F    TX_PUSH_V(1U)
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun #define TX_ULP_MODE_S    10
1504*4882a593Smuzhiyun #define TX_ULP_MODE_M    0x7
1505*4882a593Smuzhiyun #define TX_ULP_MODE_V(x) ((x) << TX_ULP_MODE_S)
1506*4882a593Smuzhiyun #define TX_ULP_MODE_G(x) (((x) >> TX_ULP_MODE_S) & TX_ULP_MODE_M)
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun enum {
1509*4882a593Smuzhiyun 	ULP_TX_MEM_READ = 2,
1510*4882a593Smuzhiyun 	ULP_TX_MEM_WRITE = 3,
1511*4882a593Smuzhiyun 	ULP_TX_PKT = 4
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun enum {
1515*4882a593Smuzhiyun 	ULP_TX_SC_NOOP = 0x80,
1516*4882a593Smuzhiyun 	ULP_TX_SC_IMM  = 0x81,
1517*4882a593Smuzhiyun 	ULP_TX_SC_DSGL = 0x82,
1518*4882a593Smuzhiyun 	ULP_TX_SC_ISGL = 0x83,
1519*4882a593Smuzhiyun 	ULP_TX_SC_MEMRD = 0x86
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun #define ULPTX_CMD_S    24
1523*4882a593Smuzhiyun #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun #define ULPTX_LEN16_S    0
1526*4882a593Smuzhiyun #define ULPTX_LEN16_M    0xFF
1527*4882a593Smuzhiyun #define ULPTX_LEN16_V(x) ((x) << ULPTX_LEN16_S)
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun #define ULP_TX_SC_MORE_S 23
1530*4882a593Smuzhiyun #define ULP_TX_SC_MORE_V(x) ((x) << ULP_TX_SC_MORE_S)
1531*4882a593Smuzhiyun #define ULP_TX_SC_MORE_F  ULP_TX_SC_MORE_V(1U)
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun struct ulptx_sge_pair {
1534*4882a593Smuzhiyun 	__be32 len[2];
1535*4882a593Smuzhiyun 	__be64 addr[2];
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun struct ulptx_sgl {
1539*4882a593Smuzhiyun 	__be32 cmd_nsge;
1540*4882a593Smuzhiyun 	__be32 len0;
1541*4882a593Smuzhiyun 	__be64 addr0;
1542*4882a593Smuzhiyun 	struct ulptx_sge_pair sge[];
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun struct ulptx_idata {
1546*4882a593Smuzhiyun 	__be32 cmd_more;
1547*4882a593Smuzhiyun 	__be32 len;
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun struct ulp_txpkt {
1551*4882a593Smuzhiyun 	__be32 cmd_dest;
1552*4882a593Smuzhiyun 	__be32 len;
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun #define ULPTX_CMD_S    24
1556*4882a593Smuzhiyun #define ULPTX_CMD_M    0xFF
1557*4882a593Smuzhiyun #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun #define ULPTX_NSGE_S    0
1560*4882a593Smuzhiyun #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun #define ULPTX_MORE_S	23
1563*4882a593Smuzhiyun #define ULPTX_MORE_V(x)	((x) << ULPTX_MORE_S)
1564*4882a593Smuzhiyun #define ULPTX_MORE_F	ULPTX_MORE_V(1U)
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun #define ULP_TXPKT_DEST_S    16
1567*4882a593Smuzhiyun #define ULP_TXPKT_DEST_M    0x3
1568*4882a593Smuzhiyun #define ULP_TXPKT_DEST_V(x) ((x) << ULP_TXPKT_DEST_S)
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun #define ULP_TXPKT_FID_S     4
1571*4882a593Smuzhiyun #define ULP_TXPKT_FID_M     0x7ff
1572*4882a593Smuzhiyun #define ULP_TXPKT_FID_V(x)  ((x) << ULP_TXPKT_FID_S)
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun #define ULP_TXPKT_RO_S      3
1575*4882a593Smuzhiyun #define ULP_TXPKT_RO_V(x) ((x) << ULP_TXPKT_RO_S)
1576*4882a593Smuzhiyun #define ULP_TXPKT_RO_F ULP_TXPKT_RO_V(1U)
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun enum cpl_tx_tnl_lso_type {
1579*4882a593Smuzhiyun 	TX_TNL_TYPE_OPAQUE,
1580*4882a593Smuzhiyun 	TX_TNL_TYPE_NVGRE,
1581*4882a593Smuzhiyun 	TX_TNL_TYPE_VXLAN,
1582*4882a593Smuzhiyun 	TX_TNL_TYPE_GENEVE,
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun struct cpl_tx_tnl_lso {
1586*4882a593Smuzhiyun 	__be32 op_to_IpIdSplitOut;
1587*4882a593Smuzhiyun 	__be16 IpIdOffsetOut;
1588*4882a593Smuzhiyun 	__be16 UdpLenSetOut_to_TnlHdrLen;
1589*4882a593Smuzhiyun 	__be64 r1;
1590*4882a593Smuzhiyun 	__be32 Flow_to_TcpHdrLen;
1591*4882a593Smuzhiyun 	__be16 IpIdOffset;
1592*4882a593Smuzhiyun 	__be16 IpIdSplit_to_Mss;
1593*4882a593Smuzhiyun 	__be32 TCPSeqOffset;
1594*4882a593Smuzhiyun 	__be32 EthLenOffset_Size;
1595*4882a593Smuzhiyun 	/* encapsulated CPL (TX_PKT_XT) follows here */
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_OPCODE_S		24
1599*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_OPCODE_M		0xff
1600*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_OPCODE_V(x)      ((x) << CPL_TX_TNL_LSO_OPCODE_S)
1601*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_OPCODE_G(x)      \
1602*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_OPCODE_S) & CPL_TX_TNL_LSO_OPCODE_M)
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_FIRST_S		23
1605*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_FIRST_M		0x1
1606*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_FIRST_V(x)	((x) << CPL_TX_TNL_LSO_FIRST_S)
1607*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_FIRST_G(x)	\
1608*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_FIRST_S) & CPL_TX_TNL_LSO_FIRST_M)
1609*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_FIRST_F		CPL_TX_TNL_LSO_FIRST_V(1U)
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_LAST_S		22
1612*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_LAST_M		0x1
1613*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_LAST_V(x)	((x) << CPL_TX_TNL_LSO_LAST_S)
1614*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_LAST_G(x)	\
1615*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_LAST_S) & CPL_TX_TNL_LSO_LAST_M)
1616*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_LAST_F		CPL_TX_TNL_LSO_LAST_V(1U)
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENXOUT_S	21
1619*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENXOUT_M	0x1
1620*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENXOUT_V(x) \
1621*4882a593Smuzhiyun 	((x) << CPL_TX_TNL_LSO_ETHHDRLENXOUT_S)
1622*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENXOUT_G(x) \
1623*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_ETHHDRLENXOUT_S) & \
1624*4882a593Smuzhiyun 	 CPL_TX_TNL_LSO_ETHHDRLENXOUT_M)
1625*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENXOUT_F CPL_TX_TNL_LSO_ETHHDRLENXOUT_V(1U)
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6OUT_S	20
1628*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6OUT_M	0x1
1629*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6OUT_V(x)	((x) << CPL_TX_TNL_LSO_IPV6OUT_S)
1630*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6OUT_G(x)	\
1631*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPV6OUT_S) & CPL_TX_TNL_LSO_IPV6OUT_M)
1632*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6OUT_F        CPL_TX_TNL_LSO_IPV6OUT_V(1U)
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLEN_S	16
1635*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLEN_M	0xf
1636*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLEN_V(x)	((x) << CPL_TX_TNL_LSO_ETHHDRLEN_S)
1637*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLEN_G(x)	\
1638*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_ETHHDRLEN_S) & CPL_TX_TNL_LSO_ETHHDRLEN_M)
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLEN_S	4
1641*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLEN_M	0xfff
1642*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLEN_V(x)	((x) << CPL_TX_TNL_LSO_IPHDRLEN_S)
1643*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLEN_G(x)    \
1644*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPHDRLEN_S) & CPL_TX_TNL_LSO_IPHDRLEN_M)
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TCPHDRLEN_S	0
1647*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TCPHDRLEN_M	0xf
1648*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TCPHDRLEN_V(x)	((x) << CPL_TX_TNL_LSO_TCPHDRLEN_S)
1649*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TCPHDRLEN_G(x)   \
1650*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_TCPHDRLEN_S) & CPL_TX_TNL_LSO_TCPHDRLEN_M)
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_MSS_S            0
1653*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_MSS_M            0x3fff
1654*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_MSS_V(x)         ((x) << CPL_TX_TNL_LSO_MSS_S)
1655*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_MSS_G(x)         \
1656*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_MSS_S) & CPL_TX_TNL_LSO_MSS_M)
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_SIZE_S		0
1659*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_SIZE_M		0xfffffff
1660*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_SIZE_V(x)	((x) << CPL_TX_TNL_LSO_SIZE_S)
1661*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_SIZE_G(x)	\
1662*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_SIZE_S) & CPL_TX_TNL_LSO_SIZE_M)
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENOUT_S   16
1665*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENOUT_M   0xf
1666*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENOUT_V(x) \
1667*4882a593Smuzhiyun 	((x) << CPL_TX_TNL_LSO_ETHHDRLENOUT_S)
1668*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_ETHHDRLENOUT_G(x) \
1669*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_ETHHDRLENOUT_S) & CPL_TX_TNL_LSO_ETHHDRLENOUT_M)
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLENOUT_S    4
1672*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLENOUT_M    0xfff
1673*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLENOUT_V(x) ((x) << CPL_TX_TNL_LSO_IPHDRLENOUT_S)
1674*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRLENOUT_G(x) \
1675*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPHDRLENOUT_S) & CPL_TX_TNL_LSO_IPHDRLENOUT_M)
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRCHKOUT_S    3
1678*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRCHKOUT_M    0x1
1679*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRCHKOUT_V(x) ((x) << CPL_TX_TNL_LSO_IPHDRCHKOUT_S)
1680*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRCHKOUT_G(x) \
1681*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPHDRCHKOUT_S) & CPL_TX_TNL_LSO_IPHDRCHKOUT_M)
1682*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPHDRCHKOUT_F    CPL_TX_TNL_LSO_IPHDRCHKOUT_V(1U)
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPLENSETOUT_S	2
1685*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPLENSETOUT_M	0x1
1686*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPLENSETOUT_V(x) ((x) << CPL_TX_TNL_LSO_IPLENSETOUT_S)
1687*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPLENSETOUT_G(x) \
1688*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPLENSETOUT_S) & CPL_TX_TNL_LSO_IPLENSETOUT_M)
1689*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPLENSETOUT_F	CPL_TX_TNL_LSO_IPLENSETOUT_V(1U)
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPIDINCOUT_S	1
1692*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPIDINCOUT_M	0x1
1693*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPIDINCOUT_V(x)  ((x) << CPL_TX_TNL_LSO_IPIDINCOUT_S)
1694*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPIDINCOUT_G(x)  \
1695*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPIDINCOUT_S) & CPL_TX_TNL_LSO_IPIDINCOUT_M)
1696*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPIDINCOUT_F     CPL_TX_TNL_LSO_IPIDINCOUT_V(1U)
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPCHKCLROUT_S   14
1699*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPCHKCLROUT_M   0x1
1700*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPCHKCLROUT_V(x) \
1701*4882a593Smuzhiyun 	((x) << CPL_TX_TNL_LSO_UDPCHKCLROUT_S)
1702*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPCHKCLROUT_G(x) \
1703*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_UDPCHKCLROUT_S) & \
1704*4882a593Smuzhiyun 	 CPL_TX_TNL_LSO_UDPCHKCLROUT_M)
1705*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPCHKCLROUT_F   CPL_TX_TNL_LSO_UDPCHKCLROUT_V(1U)
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPLENSETOUT_S   15
1708*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPLENSETOUT_M   0x1
1709*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPLENSETOUT_V(x) \
1710*4882a593Smuzhiyun 	((x) << CPL_TX_TNL_LSO_UDPLENSETOUT_S)
1711*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPLENSETOUT_G(x) \
1712*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_UDPLENSETOUT_S) & \
1713*4882a593Smuzhiyun 	 CPL_TX_TNL_LSO_UDPLENSETOUT_M)
1714*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_UDPLENSETOUT_F   CPL_TX_TNL_LSO_UDPLENSETOUT_V(1U)
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLTYPE_S	12
1717*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLTYPE_M	0x3
1718*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLTYPE_V(x)	((x) << CPL_TX_TNL_LSO_TNLTYPE_S)
1719*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLTYPE_G(x)	\
1720*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_TNLTYPE_S) & CPL_TX_TNL_LSO_TNLTYPE_M)
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun #define S_CPL_TX_TNL_LSO_ETHHDRLEN	16
1723*4882a593Smuzhiyun #define M_CPL_TX_TNL_LSO_ETHHDRLEN	0xf
1724*4882a593Smuzhiyun #define V_CPL_TX_TNL_LSO_ETHHDRLEN(x)	((x) << S_CPL_TX_TNL_LSO_ETHHDRLEN)
1725*4882a593Smuzhiyun #define G_CPL_TX_TNL_LSO_ETHHDRLEN(x)	\
1726*4882a593Smuzhiyun 	(((x) >> S_CPL_TX_TNL_LSO_ETHHDRLEN) & M_CPL_TX_TNL_LSO_ETHHDRLEN)
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLHDRLEN_S      0
1729*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLHDRLEN_M      0xfff
1730*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLHDRLEN_V(x)	((x) << CPL_TX_TNL_LSO_TNLHDRLEN_S)
1731*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_TNLHDRLEN_G(x)   \
1732*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_TNLHDRLEN_S) & CPL_TX_TNL_LSO_TNLHDRLEN_M)
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6_S		20
1735*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6_M		0x1
1736*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6_V(x)	((x) << CPL_TX_TNL_LSO_IPV6_S)
1737*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6_G(x)	\
1738*4882a593Smuzhiyun 	(((x) >> CPL_TX_TNL_LSO_IPV6_S) & CPL_TX_TNL_LSO_IPV6_M)
1739*4882a593Smuzhiyun #define CPL_TX_TNL_LSO_IPV6_F		CPL_TX_TNL_LSO_IPV6_V(1U)
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun #define ULP_TX_SC_MORE_S 23
1742*4882a593Smuzhiyun #define ULP_TX_SC_MORE_V(x) ((x) << ULP_TX_SC_MORE_S)
1743*4882a593Smuzhiyun #define ULP_TX_SC_MORE_F  ULP_TX_SC_MORE_V(1U)
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun struct ulp_mem_io {
1746*4882a593Smuzhiyun 	WR_HDR;
1747*4882a593Smuzhiyun 	__be32 cmd;
1748*4882a593Smuzhiyun 	__be32 len16;             /* command length */
1749*4882a593Smuzhiyun 	__be32 dlen;              /* data length in 32-byte units */
1750*4882a593Smuzhiyun 	__be32 lock_addr;
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun #define ULP_MEMIO_LOCK_S    31
1754*4882a593Smuzhiyun #define ULP_MEMIO_LOCK_V(x) ((x) << ULP_MEMIO_LOCK_S)
1755*4882a593Smuzhiyun #define ULP_MEMIO_LOCK_F    ULP_MEMIO_LOCK_V(1U)
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun /* additional ulp_mem_io.cmd fields */
1758*4882a593Smuzhiyun #define ULP_MEMIO_ORDER_S    23
1759*4882a593Smuzhiyun #define ULP_MEMIO_ORDER_V(x) ((x) << ULP_MEMIO_ORDER_S)
1760*4882a593Smuzhiyun #define ULP_MEMIO_ORDER_F    ULP_MEMIO_ORDER_V(1U)
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun #define T5_ULP_MEMIO_IMM_S    23
1763*4882a593Smuzhiyun #define T5_ULP_MEMIO_IMM_V(x) ((x) << T5_ULP_MEMIO_IMM_S)
1764*4882a593Smuzhiyun #define T5_ULP_MEMIO_IMM_F    T5_ULP_MEMIO_IMM_V(1U)
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun #define T5_ULP_MEMIO_ORDER_S    22
1767*4882a593Smuzhiyun #define T5_ULP_MEMIO_ORDER_V(x) ((x) << T5_ULP_MEMIO_ORDER_S)
1768*4882a593Smuzhiyun #define T5_ULP_MEMIO_ORDER_F    T5_ULP_MEMIO_ORDER_V(1U)
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun #define T5_ULP_MEMIO_FID_S	4
1771*4882a593Smuzhiyun #define T5_ULP_MEMIO_FID_M	0x7ff
1772*4882a593Smuzhiyun #define T5_ULP_MEMIO_FID_V(x)	((x) << T5_ULP_MEMIO_FID_S)
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun /* ulp_mem_io.lock_addr fields */
1775*4882a593Smuzhiyun #define ULP_MEMIO_ADDR_S    0
1776*4882a593Smuzhiyun #define ULP_MEMIO_ADDR_V(x) ((x) << ULP_MEMIO_ADDR_S)
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun /* ulp_mem_io.dlen fields */
1779*4882a593Smuzhiyun #define ULP_MEMIO_DATA_LEN_S    0
1780*4882a593Smuzhiyun #define ULP_MEMIO_DATA_LEN_V(x) ((x) << ULP_MEMIO_DATA_LEN_S)
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun #define ULPTX_NSGE_S    0
1783*4882a593Smuzhiyun #define ULPTX_NSGE_M    0xFFFF
1784*4882a593Smuzhiyun #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
1785*4882a593Smuzhiyun #define ULPTX_NSGE_G(x) (((x) >> ULPTX_NSGE_S) & ULPTX_NSGE_M)
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun struct ulptx_sc_memrd {
1788*4882a593Smuzhiyun 	__be32 cmd_to_len;
1789*4882a593Smuzhiyun 	__be32 addr;
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun #define ULP_TXPKT_DATAMODIFY_S       23
1793*4882a593Smuzhiyun #define ULP_TXPKT_DATAMODIFY_M       0x1
1794*4882a593Smuzhiyun #define ULP_TXPKT_DATAMODIFY_V(x)    ((x) << ULP_TXPKT_DATAMODIFY_S)
1795*4882a593Smuzhiyun #define ULP_TXPKT_DATAMODIFY_G(x)    \
1796*4882a593Smuzhiyun 	(((x) >> ULP_TXPKT_DATAMODIFY_S) & ULP_TXPKT_DATAMODIFY__M)
1797*4882a593Smuzhiyun #define ULP_TXPKT_DATAMODIFY_F       ULP_TXPKT_DATAMODIFY_V(1U)
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun #define ULP_TXPKT_CHANNELID_S        22
1800*4882a593Smuzhiyun #define ULP_TXPKT_CHANNELID_M        0x1
1801*4882a593Smuzhiyun #define ULP_TXPKT_CHANNELID_V(x)     ((x) << ULP_TXPKT_CHANNELID_S)
1802*4882a593Smuzhiyun #define ULP_TXPKT_CHANNELID_G(x)     \
1803*4882a593Smuzhiyun 	(((x) >> ULP_TXPKT_CHANNELID_S) & ULP_TXPKT_CHANNELID_M)
1804*4882a593Smuzhiyun #define ULP_TXPKT_CHANNELID_F        ULP_TXPKT_CHANNELID_V(1U)
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun #define SCMD_SEQ_NO_CTRL_S      29
1807*4882a593Smuzhiyun #define SCMD_SEQ_NO_CTRL_M      0x3
1808*4882a593Smuzhiyun #define SCMD_SEQ_NO_CTRL_V(x)   ((x) << SCMD_SEQ_NO_CTRL_S)
1809*4882a593Smuzhiyun #define SCMD_SEQ_NO_CTRL_G(x)   \
1810*4882a593Smuzhiyun 	(((x) >> SCMD_SEQ_NO_CTRL_S) & SCMD_SEQ_NO_CTRL_M)
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun /* StsFieldPrsnt- Status field at the end of the TLS PDU */
1813*4882a593Smuzhiyun #define SCMD_STATUS_PRESENT_S   28
1814*4882a593Smuzhiyun #define SCMD_STATUS_PRESENT_M   0x1
1815*4882a593Smuzhiyun #define SCMD_STATUS_PRESENT_V(x)    ((x) << SCMD_STATUS_PRESENT_S)
1816*4882a593Smuzhiyun #define SCMD_STATUS_PRESENT_G(x)    \
1817*4882a593Smuzhiyun 	(((x) >> SCMD_STATUS_PRESENT_S) & SCMD_STATUS_PRESENT_M)
1818*4882a593Smuzhiyun #define SCMD_STATUS_PRESENT_F   SCMD_STATUS_PRESENT_V(1U)
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun /* ProtoVersion - Protocol Version 0: 1.2, 1:1.1, 2:DTLS, 3:Generic,
1821*4882a593Smuzhiyun  * 3-15: Reserved.
1822*4882a593Smuzhiyun  */
1823*4882a593Smuzhiyun #define SCMD_PROTO_VERSION_S    24
1824*4882a593Smuzhiyun #define SCMD_PROTO_VERSION_M    0xf
1825*4882a593Smuzhiyun #define SCMD_PROTO_VERSION_V(x) ((x) << SCMD_PROTO_VERSION_S)
1826*4882a593Smuzhiyun #define SCMD_PROTO_VERSION_G(x) \
1827*4882a593Smuzhiyun 	(((x) >> SCMD_PROTO_VERSION_S) & SCMD_PROTO_VERSION_M)
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun /* EncDecCtrl - Encryption/Decryption Control. 0: Encrypt, 1: Decrypt */
1830*4882a593Smuzhiyun #define SCMD_ENC_DEC_CTRL_S     23
1831*4882a593Smuzhiyun #define SCMD_ENC_DEC_CTRL_M     0x1
1832*4882a593Smuzhiyun #define SCMD_ENC_DEC_CTRL_V(x)  ((x) << SCMD_ENC_DEC_CTRL_S)
1833*4882a593Smuzhiyun #define SCMD_ENC_DEC_CTRL_G(x)  \
1834*4882a593Smuzhiyun 	(((x) >> SCMD_ENC_DEC_CTRL_S) & SCMD_ENC_DEC_CTRL_M)
1835*4882a593Smuzhiyun #define SCMD_ENC_DEC_CTRL_F SCMD_ENC_DEC_CTRL_V(1U)
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun /* CipherAuthSeqCtrl - Cipher Authentication Sequence Control. */
1838*4882a593Smuzhiyun #define SCMD_CIPH_AUTH_SEQ_CTRL_S       22
1839*4882a593Smuzhiyun #define SCMD_CIPH_AUTH_SEQ_CTRL_M       0x1
1840*4882a593Smuzhiyun #define SCMD_CIPH_AUTH_SEQ_CTRL_V(x)    \
1841*4882a593Smuzhiyun 	((x) << SCMD_CIPH_AUTH_SEQ_CTRL_S)
1842*4882a593Smuzhiyun #define SCMD_CIPH_AUTH_SEQ_CTRL_G(x)    \
1843*4882a593Smuzhiyun 	(((x) >> SCMD_CIPH_AUTH_SEQ_CTRL_S) & SCMD_CIPH_AUTH_SEQ_CTRL_M)
1844*4882a593Smuzhiyun #define SCMD_CIPH_AUTH_SEQ_CTRL_F   SCMD_CIPH_AUTH_SEQ_CTRL_V(1U)
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun /* CiphMode -  Cipher Mode. 0: NOP, 1:AES-CBC, 2:AES-GCM, 3:AES-CTR,
1847*4882a593Smuzhiyun  * 4:Generic-AES, 5-15: Reserved.
1848*4882a593Smuzhiyun  */
1849*4882a593Smuzhiyun #define SCMD_CIPH_MODE_S    18
1850*4882a593Smuzhiyun #define SCMD_CIPH_MODE_M    0xf
1851*4882a593Smuzhiyun #define SCMD_CIPH_MODE_V(x) ((x) << SCMD_CIPH_MODE_S)
1852*4882a593Smuzhiyun #define SCMD_CIPH_MODE_G(x) \
1853*4882a593Smuzhiyun 	(((x) >> SCMD_CIPH_MODE_S) & SCMD_CIPH_MODE_M)
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun /* AuthMode - Auth Mode. 0: NOP, 1:SHA1, 2:SHA2-224, 3:SHA2-256
1856*4882a593Smuzhiyun  * 4-15: Reserved
1857*4882a593Smuzhiyun  */
1858*4882a593Smuzhiyun #define SCMD_AUTH_MODE_S    14
1859*4882a593Smuzhiyun #define SCMD_AUTH_MODE_M    0xf
1860*4882a593Smuzhiyun #define SCMD_AUTH_MODE_V(x) ((x) << SCMD_AUTH_MODE_S)
1861*4882a593Smuzhiyun #define SCMD_AUTH_MODE_G(x) \
1862*4882a593Smuzhiyun 	(((x) >> SCMD_AUTH_MODE_S) & SCMD_AUTH_MODE_M)
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun /* HmacCtrl - HMAC Control. 0:NOP, 1:No truncation, 2:Support HMAC Truncation
1865*4882a593Smuzhiyun  * per RFC 4366, 3:IPSec 96 bits, 4-7:Reserved
1866*4882a593Smuzhiyun  */
1867*4882a593Smuzhiyun #define SCMD_HMAC_CTRL_S    11
1868*4882a593Smuzhiyun #define SCMD_HMAC_CTRL_M    0x7
1869*4882a593Smuzhiyun #define SCMD_HMAC_CTRL_V(x) ((x) << SCMD_HMAC_CTRL_S)
1870*4882a593Smuzhiyun #define SCMD_HMAC_CTRL_G(x) \
1871*4882a593Smuzhiyun 	(((x) >> SCMD_HMAC_CTRL_S) & SCMD_HMAC_CTRL_M)
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun /* IvSize - IV size in units of 2 bytes */
1874*4882a593Smuzhiyun #define SCMD_IV_SIZE_S  7
1875*4882a593Smuzhiyun #define SCMD_IV_SIZE_M  0xf
1876*4882a593Smuzhiyun #define SCMD_IV_SIZE_V(x)   ((x) << SCMD_IV_SIZE_S)
1877*4882a593Smuzhiyun #define SCMD_IV_SIZE_G(x)   \
1878*4882a593Smuzhiyun 	(((x) >> SCMD_IV_SIZE_S) & SCMD_IV_SIZE_M)
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun /* NumIVs - Number of IVs */
1881*4882a593Smuzhiyun #define SCMD_NUM_IVS_S  0
1882*4882a593Smuzhiyun #define SCMD_NUM_IVS_M  0x7f
1883*4882a593Smuzhiyun #define SCMD_NUM_IVS_V(x)   ((x) << SCMD_NUM_IVS_S)
1884*4882a593Smuzhiyun #define SCMD_NUM_IVS_G(x)   \
1885*4882a593Smuzhiyun 	(((x) >> SCMD_NUM_IVS_S) & SCMD_NUM_IVS_M)
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun /* EnbDbgId - If this is enabled upper 20 (63:44) bits if SeqNumber
1888*4882a593Smuzhiyun  * (below) are used as Cid (connection id for debug status), these
1889*4882a593Smuzhiyun  * bits are padded to zero for forming the 64 bit
1890*4882a593Smuzhiyun  * sequence number for TLS
1891*4882a593Smuzhiyun  */
1892*4882a593Smuzhiyun #define SCMD_ENB_DBGID_S  31
1893*4882a593Smuzhiyun #define SCMD_ENB_DBGID_M  0x1
1894*4882a593Smuzhiyun #define SCMD_ENB_DBGID_V(x)   ((x) << SCMD_ENB_DBGID_S)
1895*4882a593Smuzhiyun #define SCMD_ENB_DBGID_G(x)   \
1896*4882a593Smuzhiyun 	(((x) >> SCMD_ENB_DBGID_S) & SCMD_ENB_DBGID_M)
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun /* IV generation in SW. */
1899*4882a593Smuzhiyun #define SCMD_IV_GEN_CTRL_S      30
1900*4882a593Smuzhiyun #define SCMD_IV_GEN_CTRL_M      0x1
1901*4882a593Smuzhiyun #define SCMD_IV_GEN_CTRL_V(x)   ((x) << SCMD_IV_GEN_CTRL_S)
1902*4882a593Smuzhiyun #define SCMD_IV_GEN_CTRL_G(x)   \
1903*4882a593Smuzhiyun 	(((x) >> SCMD_IV_GEN_CTRL_S) & SCMD_IV_GEN_CTRL_M)
1904*4882a593Smuzhiyun #define SCMD_IV_GEN_CTRL_F  SCMD_IV_GEN_CTRL_V(1U)
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun /* More frags */
1907*4882a593Smuzhiyun #define SCMD_MORE_FRAGS_S   20
1908*4882a593Smuzhiyun #define SCMD_MORE_FRAGS_M   0x1
1909*4882a593Smuzhiyun #define SCMD_MORE_FRAGS_V(x)    ((x) << SCMD_MORE_FRAGS_S)
1910*4882a593Smuzhiyun #define SCMD_MORE_FRAGS_G(x)    (((x) >> SCMD_MORE_FRAGS_S) & SCMD_MORE_FRAGS_M)
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun /*last frag */
1913*4882a593Smuzhiyun #define SCMD_LAST_FRAG_S    19
1914*4882a593Smuzhiyun #define SCMD_LAST_FRAG_M    0x1
1915*4882a593Smuzhiyun #define SCMD_LAST_FRAG_V(x) ((x) << SCMD_LAST_FRAG_S)
1916*4882a593Smuzhiyun #define SCMD_LAST_FRAG_G(x) (((x) >> SCMD_LAST_FRAG_S) & SCMD_LAST_FRAG_M)
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun /* TlsCompPdu */
1919*4882a593Smuzhiyun #define SCMD_TLS_COMPPDU_S    18
1920*4882a593Smuzhiyun #define SCMD_TLS_COMPPDU_M    0x1
1921*4882a593Smuzhiyun #define SCMD_TLS_COMPPDU_V(x) ((x) << SCMD_TLS_COMPPDU_S)
1922*4882a593Smuzhiyun #define SCMD_TLS_COMPPDU_G(x) (((x) >> SCMD_TLS_COMPPDU_S) & SCMD_TLS_COMPPDU_M)
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun /* KeyCntxtInline - Key context inline after the scmd  OR PayloadOnly*/
1925*4882a593Smuzhiyun #define SCMD_KEY_CTX_INLINE_S   17
1926*4882a593Smuzhiyun #define SCMD_KEY_CTX_INLINE_M   0x1
1927*4882a593Smuzhiyun #define SCMD_KEY_CTX_INLINE_V(x)    ((x) << SCMD_KEY_CTX_INLINE_S)
1928*4882a593Smuzhiyun #define SCMD_KEY_CTX_INLINE_G(x)    \
1929*4882a593Smuzhiyun 	(((x) >> SCMD_KEY_CTX_INLINE_S) & SCMD_KEY_CTX_INLINE_M)
1930*4882a593Smuzhiyun #define SCMD_KEY_CTX_INLINE_F   SCMD_KEY_CTX_INLINE_V(1U)
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun /* TLSFragEnable - 0: Host created TLS PDUs, 1: TLS Framgmentation in ASIC */
1933*4882a593Smuzhiyun #define SCMD_TLS_FRAG_ENABLE_S  16
1934*4882a593Smuzhiyun #define SCMD_TLS_FRAG_ENABLE_M  0x1
1935*4882a593Smuzhiyun #define SCMD_TLS_FRAG_ENABLE_V(x)   ((x) << SCMD_TLS_FRAG_ENABLE_S)
1936*4882a593Smuzhiyun #define SCMD_TLS_FRAG_ENABLE_G(x)   \
1937*4882a593Smuzhiyun 	(((x) >> SCMD_TLS_FRAG_ENABLE_S) & SCMD_TLS_FRAG_ENABLE_M)
1938*4882a593Smuzhiyun #define SCMD_TLS_FRAG_ENABLE_F  SCMD_TLS_FRAG_ENABLE_V(1U)
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun /* MacOnly - Only send the MAC and discard PDU. This is valid for hash only
1941*4882a593Smuzhiyun  * modes, in this case TLS_TX  will drop the PDU and only
1942*4882a593Smuzhiyun  * send back the MAC bytes.
1943*4882a593Smuzhiyun  */
1944*4882a593Smuzhiyun #define SCMD_MAC_ONLY_S 15
1945*4882a593Smuzhiyun #define SCMD_MAC_ONLY_M 0x1
1946*4882a593Smuzhiyun #define SCMD_MAC_ONLY_V(x)  ((x) << SCMD_MAC_ONLY_S)
1947*4882a593Smuzhiyun #define SCMD_MAC_ONLY_G(x)  \
1948*4882a593Smuzhiyun 	(((x) >> SCMD_MAC_ONLY_S) & SCMD_MAC_ONLY_M)
1949*4882a593Smuzhiyun #define SCMD_MAC_ONLY_F SCMD_MAC_ONLY_V(1U)
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun /* AadIVDrop - Drop the AAD and IV fields. Useful in protocols
1952*4882a593Smuzhiyun  * which have complex AAD and IV formations Eg:AES-CCM
1953*4882a593Smuzhiyun  */
1954*4882a593Smuzhiyun #define SCMD_AADIVDROP_S 14
1955*4882a593Smuzhiyun #define SCMD_AADIVDROP_M 0x1
1956*4882a593Smuzhiyun #define SCMD_AADIVDROP_V(x)  ((x) << SCMD_AADIVDROP_S)
1957*4882a593Smuzhiyun #define SCMD_AADIVDROP_G(x)  \
1958*4882a593Smuzhiyun 	(((x) >> SCMD_AADIVDROP_S) & SCMD_AADIVDROP_M)
1959*4882a593Smuzhiyun #define SCMD_AADIVDROP_F SCMD_AADIVDROP_V(1U)
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun /* HdrLength - Length of all headers excluding TLS header
1962*4882a593Smuzhiyun  * present before start of crypto PDU/payload.
1963*4882a593Smuzhiyun  */
1964*4882a593Smuzhiyun #define SCMD_HDR_LEN_S  0
1965*4882a593Smuzhiyun #define SCMD_HDR_LEN_M  0x3fff
1966*4882a593Smuzhiyun #define SCMD_HDR_LEN_V(x)   ((x) << SCMD_HDR_LEN_S)
1967*4882a593Smuzhiyun #define SCMD_HDR_LEN_G(x)   \
1968*4882a593Smuzhiyun 	(((x) >> SCMD_HDR_LEN_S) & SCMD_HDR_LEN_M)
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun struct cpl_tx_sec_pdu {
1971*4882a593Smuzhiyun 	__be32 op_ivinsrtofst;
1972*4882a593Smuzhiyun 	__be32 pldlen;
1973*4882a593Smuzhiyun 	__be32 aadstart_cipherstop_hi;
1974*4882a593Smuzhiyun 	__be32 cipherstop_lo_authinsert;
1975*4882a593Smuzhiyun 	__be32 seqno_numivs;
1976*4882a593Smuzhiyun 	__be32 ivgen_hdrlen;
1977*4882a593Smuzhiyun 	__be64 scmd1;
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_OPCODE_S     24
1981*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_OPCODE_M     0xff
1982*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_OPCODE_V(x)  ((x) << CPL_TX_SEC_PDU_OPCODE_S)
1983*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_OPCODE_G(x)  \
1984*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_OPCODE_S) & CPL_TX_SEC_PDU_OPCODE_M)
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun /* RX Channel Id */
1987*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_RXCHID_S  22
1988*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_RXCHID_M  0x1
1989*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_RXCHID_V(x)   ((x) << CPL_TX_SEC_PDU_RXCHID_S)
1990*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_RXCHID_G(x)   \
1991*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_RXCHID_S) & CPL_TX_SEC_PDU_RXCHID_M)
1992*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_RXCHID_F  CPL_TX_SEC_PDU_RXCHID_V(1U)
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun /* Ack Follows */
1995*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ACKFOLLOWS_S  21
1996*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ACKFOLLOWS_M  0x1
1997*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ACKFOLLOWS_V(x)   ((x) << CPL_TX_SEC_PDU_ACKFOLLOWS_S)
1998*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ACKFOLLOWS_G(x)   \
1999*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_ACKFOLLOWS_S) & CPL_TX_SEC_PDU_ACKFOLLOWS_M)
2000*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ACKFOLLOWS_F  CPL_TX_SEC_PDU_ACKFOLLOWS_V(1U)
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun /* Loopback bit in cpl_tx_sec_pdu */
2003*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ULPTXLPBK_S  20
2004*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ULPTXLPBK_M  0x1
2005*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ULPTXLPBK_V(x)   ((x) << CPL_TX_SEC_PDU_ULPTXLPBK_S)
2006*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ULPTXLPBK_G(x)   \
2007*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_ULPTXLPBK_S) & CPL_TX_SEC_PDU_ULPTXLPBK_M)
2008*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_ULPTXLPBK_F  CPL_TX_SEC_PDU_ULPTXLPBK_V(1U)
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun /* Length of cpl header encapsulated */
2011*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CPLLEN_S     16
2012*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CPLLEN_M     0xf
2013*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CPLLEN_V(x)  ((x) << CPL_TX_SEC_PDU_CPLLEN_S)
2014*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CPLLEN_G(x)  \
2015*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_CPLLEN_S) & CPL_TX_SEC_PDU_CPLLEN_M)
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun /* PlaceHolder */
2018*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_PLACEHOLDER_S    10
2019*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_PLACEHOLDER_M    0x1
2020*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_PLACEHOLDER_V(x) ((x) << CPL_TX_SEC_PDU_PLACEHOLDER_S)
2021*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_PLACEHOLDER_G(x) \
2022*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_PLACEHOLDER_S) & \
2023*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_PLACEHOLDER_M)
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun /* IvInsrtOffset: Insertion location for IV */
2026*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_IVINSRTOFST_S    0
2027*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_IVINSRTOFST_M    0x3ff
2028*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_IVINSRTOFST_V(x) ((x) << CPL_TX_SEC_PDU_IVINSRTOFST_S)
2029*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_IVINSRTOFST_G(x) \
2030*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_IVINSRTOFST_S) & \
2031*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_IVINSRTOFST_M)
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun /* AadStartOffset: Offset in bytes for AAD start from
2034*4882a593Smuzhiyun  * the first byte following the pkt headers (0-255 bytes)
2035*4882a593Smuzhiyun  */
2036*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTART_S   24
2037*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTART_M   0xff
2038*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTART_V(x)    ((x) << CPL_TX_SEC_PDU_AADSTART_S)
2039*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTART_G(x)    \
2040*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_AADSTART_S) & \
2041*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_AADSTART_M)
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun /* AadStopOffset: offset in bytes for AAD stop/end from the first byte following
2044*4882a593Smuzhiyun  * the pkt headers (0-511 bytes)
2045*4882a593Smuzhiyun  */
2046*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTOP_S    15
2047*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTOP_M    0x1ff
2048*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTOP_V(x) ((x) << CPL_TX_SEC_PDU_AADSTOP_S)
2049*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AADSTOP_G(x) \
2050*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_AADSTOP_S) & CPL_TX_SEC_PDU_AADSTOP_M)
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun /* CipherStartOffset: offset in bytes for encryption/decryption start from the
2053*4882a593Smuzhiyun  * first byte following the pkt headers (0-1023 bytes)
2054*4882a593Smuzhiyun  */
2055*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTART_S    5
2056*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTART_M    0x3ff
2057*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTART_V(x) ((x) << CPL_TX_SEC_PDU_CIPHERSTART_S)
2058*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTART_G(x) \
2059*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_CIPHERSTART_S) & \
2060*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_CIPHERSTART_M)
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun /* CipherStopOffset: offset in bytes for encryption/decryption end
2063*4882a593Smuzhiyun  * from end of the payload of this command (0-511 bytes)
2064*4882a593Smuzhiyun  */
2065*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_S      0
2066*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_M      0x1f
2067*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_V(x)   \
2068*4882a593Smuzhiyun 	((x) << CPL_TX_SEC_PDU_CIPHERSTOP_HI_S)
2069*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_G(x)   \
2070*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_HI_S) & \
2071*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_CIPHERSTOP_HI_M)
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_S      28
2074*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_M      0xf
2075*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_V(x)   \
2076*4882a593Smuzhiyun 	((x) << CPL_TX_SEC_PDU_CIPHERSTOP_LO_S)
2077*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_G(x)   \
2078*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_LO_S) & \
2079*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_CIPHERSTOP_LO_M)
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun /* AuthStartOffset: offset in bytes for authentication start from
2082*4882a593Smuzhiyun  * the first byte following the pkt headers (0-1023)
2083*4882a593Smuzhiyun  */
2084*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTART_S  18
2085*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTART_M  0x3ff
2086*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTART_V(x)   ((x) << CPL_TX_SEC_PDU_AUTHSTART_S)
2087*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTART_G(x)   \
2088*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_AUTHSTART_S) & \
2089*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_AUTHSTART_M)
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun /* AuthStopOffset: offset in bytes for authentication
2092*4882a593Smuzhiyun  * end from end of the payload of this command (0-511 Bytes)
2093*4882a593Smuzhiyun  */
2094*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTOP_S   9
2095*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTOP_M   0x1ff
2096*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTOP_V(x)    ((x) << CPL_TX_SEC_PDU_AUTHSTOP_S)
2097*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHSTOP_G(x)    \
2098*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_AUTHSTOP_S) & \
2099*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_AUTHSTOP_M)
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun /* AuthInsrtOffset: offset in bytes for authentication insertion
2102*4882a593Smuzhiyun  * from end of the payload of this command (0-511 bytes)
2103*4882a593Smuzhiyun  */
2104*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHINSERT_S 0
2105*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHINSERT_M 0x1ff
2106*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHINSERT_V(x)  ((x) << CPL_TX_SEC_PDU_AUTHINSERT_S)
2107*4882a593Smuzhiyun #define CPL_TX_SEC_PDU_AUTHINSERT_G(x)  \
2108*4882a593Smuzhiyun 	(((x) >> CPL_TX_SEC_PDU_AUTHINSERT_S) & \
2109*4882a593Smuzhiyun 	 CPL_TX_SEC_PDU_AUTHINSERT_M)
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun struct cpl_rx_phys_dsgl {
2112*4882a593Smuzhiyun 	__be32 op_to_tid;
2113*4882a593Smuzhiyun 	__be32 pcirlxorder_to_noofsgentr;
2114*4882a593Smuzhiyun 	struct rss_header rss_hdr_int;
2115*4882a593Smuzhiyun };
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_OPCODE_S       24
2118*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_OPCODE_M       0xff
2119*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_OPCODE_V(x)    ((x) << CPL_RX_PHYS_DSGL_OPCODE_S)
2120*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_OPCODE_G(x)    \
2121*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_OPCODE_S) & CPL_RX_PHYS_DSGL_OPCODE_M)
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_ISRDMA_S       23
2124*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_ISRDMA_M       0x1
2125*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_ISRDMA_V(x)    ((x) << CPL_RX_PHYS_DSGL_ISRDMA_S)
2126*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_ISRDMA_G(x)    \
2127*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_ISRDMA_S) & CPL_RX_PHYS_DSGL_ISRDMA_M)
2128*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_ISRDMA_F       CPL_RX_PHYS_DSGL_ISRDMA_V(1U)
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_RSVD1_S        20
2131*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_RSVD1_M        0x7
2132*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_RSVD1_V(x)     ((x) << CPL_RX_PHYS_DSGL_RSVD1_S)
2133*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_RSVD1_G(x)     \
2134*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_RSVD1_S) & \
2135*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_RSVD1_M)
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCIRLXORDER_S          31
2138*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCIRLXORDER_M          0x1
2139*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCIRLXORDER_V(x)       \
2140*4882a593Smuzhiyun 	((x) << CPL_RX_PHYS_DSGL_PCIRLXORDER_S)
2141*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCIRLXORDER_G(x)       \
2142*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_PCIRLXORDER_S) & \
2143*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_PCIRLXORDER_M)
2144*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCIRLXORDER_F  CPL_RX_PHYS_DSGL_PCIRLXORDER_V(1U)
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCINOSNOOP_S           30
2147*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCINOSNOOP_M           0x1
2148*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCINOSNOOP_V(x)        \
2149*4882a593Smuzhiyun 	((x) << CPL_RX_PHYS_DSGL_PCINOSNOOP_S)
2150*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCINOSNOOP_G(x)        \
2151*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_PCINOSNOOP_S) & \
2152*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_PCINOSNOOP_M)
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCINOSNOOP_F   CPL_RX_PHYS_DSGL_PCINOSNOOP_V(1U)
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNTENB_S          29
2157*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNTENB_M          0x1
2158*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNTENB_V(x)       \
2159*4882a593Smuzhiyun 	((x) << CPL_RX_PHYS_DSGL_PCITPHNTENB_S)
2160*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNTENB_G(x)       \
2161*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_PCITPHNTENB_S) & \
2162*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_PCITPHNTENB_M)
2163*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNTENB_F  CPL_RX_PHYS_DSGL_PCITPHNTENB_V(1U)
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNT_S     27
2166*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNT_M     0x3
2167*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNT_V(x)  ((x) << CPL_RX_PHYS_DSGL_PCITPHNT_S)
2168*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_PCITPHNT_G(x)  \
2169*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_PCITPHNT_S) & \
2170*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_PCITPHNT_M)
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_DCAID_S        16
2173*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_DCAID_M        0x7ff
2174*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_DCAID_V(x)     ((x) << CPL_RX_PHYS_DSGL_DCAID_S)
2175*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_DCAID_G(x)     \
2176*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_DCAID_S) & \
2177*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_DCAID_M)
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_NOOFSGENTR_S           0
2180*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_NOOFSGENTR_M           0xffff
2181*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_NOOFSGENTR_V(x)        \
2182*4882a593Smuzhiyun 	((x) << CPL_RX_PHYS_DSGL_NOOFSGENTR_S)
2183*4882a593Smuzhiyun #define CPL_RX_PHYS_DSGL_NOOFSGENTR_G(x)        \
2184*4882a593Smuzhiyun 	(((x) >> CPL_RX_PHYS_DSGL_NOOFSGENTR_S) & \
2185*4882a593Smuzhiyun 	 CPL_RX_PHYS_DSGL_NOOFSGENTR_M)
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun struct cpl_rx_mps_pkt {
2188*4882a593Smuzhiyun 	__be32 op_to_r1_hi;
2189*4882a593Smuzhiyun 	__be32 r1_lo_length;
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_OP_S     24
2193*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_OP_M     0xff
2194*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_OP_V(x)  ((x) << CPL_RX_MPS_PKT_OP_S)
2195*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_OP_G(x)  \
2196*4882a593Smuzhiyun 	(((x) >> CPL_RX_MPS_PKT_OP_S) & CPL_RX_MPS_PKT_OP_M)
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_TYPE_S           20
2199*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_TYPE_M           0xf
2200*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_TYPE_V(x)        ((x) << CPL_RX_MPS_PKT_TYPE_S)
2201*4882a593Smuzhiyun #define CPL_RX_MPS_PKT_TYPE_G(x)        \
2202*4882a593Smuzhiyun 	(((x) >> CPL_RX_MPS_PKT_TYPE_S) & CPL_RX_MPS_PKT_TYPE_M)
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun enum {
2205*4882a593Smuzhiyun 	X_CPL_RX_MPS_PKT_TYPE_PAUSE = 1 << 0,
2206*4882a593Smuzhiyun 	X_CPL_RX_MPS_PKT_TYPE_PPP   = 1 << 1,
2207*4882a593Smuzhiyun 	X_CPL_RX_MPS_PKT_TYPE_QFC   = 1 << 2,
2208*4882a593Smuzhiyun 	X_CPL_RX_MPS_PKT_TYPE_PTP   = 1 << 3
2209*4882a593Smuzhiyun };
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun struct cpl_srq_table_req {
2212*4882a593Smuzhiyun 	WR_HDR;
2213*4882a593Smuzhiyun 	union opcode_tid ot;
2214*4882a593Smuzhiyun 	__u8 status;
2215*4882a593Smuzhiyun 	__u8 rsvd[2];
2216*4882a593Smuzhiyun 	__u8 idx;
2217*4882a593Smuzhiyun 	__be64 rsvd_pdid;
2218*4882a593Smuzhiyun 	__be32 qlen_qbase;
2219*4882a593Smuzhiyun 	__be16 cur_msn;
2220*4882a593Smuzhiyun 	__be16 max_msn;
2221*4882a593Smuzhiyun };
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun struct cpl_srq_table_rpl {
2224*4882a593Smuzhiyun 	union opcode_tid ot;
2225*4882a593Smuzhiyun 	__u8 status;
2226*4882a593Smuzhiyun 	__u8 rsvd[2];
2227*4882a593Smuzhiyun 	__u8 idx;
2228*4882a593Smuzhiyun 	__be64 rsvd_pdid;
2229*4882a593Smuzhiyun 	__be32 qlen_qbase;
2230*4882a593Smuzhiyun 	__be16 cur_msn;
2231*4882a593Smuzhiyun 	__be16 max_msn;
2232*4882a593Smuzhiyun };
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun /* cpl_srq_table_{req,rpl}.params fields */
2235*4882a593Smuzhiyun #define SRQT_QLEN_S   28
2236*4882a593Smuzhiyun #define SRQT_QLEN_M   0xF
2237*4882a593Smuzhiyun #define SRQT_QLEN_V(x) ((x) << SRQT_QLEN_S)
2238*4882a593Smuzhiyun #define SRQT_QLEN_G(x) (((x) >> SRQT_QLEN_S) & SRQT_QLEN_M)
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun #define SRQT_QBASE_S    0
2241*4882a593Smuzhiyun #define SRQT_QBASE_M   0x3FFFFFF
2242*4882a593Smuzhiyun #define SRQT_QBASE_V(x) ((x) << SRQT_QBASE_S)
2243*4882a593Smuzhiyun #define SRQT_QBASE_G(x) (((x) >> SRQT_QBASE_S) & SRQT_QBASE_M)
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun #define SRQT_PDID_S    0
2246*4882a593Smuzhiyun #define SRQT_PDID_M   0xFF
2247*4882a593Smuzhiyun #define SRQT_PDID_V(x) ((x) << SRQT_PDID_S)
2248*4882a593Smuzhiyun #define SRQT_PDID_G(x) (((x) >> SRQT_PDID_S) & SRQT_PDID_M)
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun #define SRQT_IDX_S    0
2251*4882a593Smuzhiyun #define SRQT_IDX_M    0xF
2252*4882a593Smuzhiyun #define SRQT_IDX_V(x) ((x) << SRQT_IDX_S)
2253*4882a593Smuzhiyun #define SRQT_IDX_G(x) (((x) >> SRQT_IDX_S) & SRQT_IDX_M)
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun struct cpl_tx_tls_sfo {
2256*4882a593Smuzhiyun 	__be32 op_to_seg_len;
2257*4882a593Smuzhiyun 	__be32 pld_len;
2258*4882a593Smuzhiyun 	__be32 type_protover;
2259*4882a593Smuzhiyun 	__be32 r1_lo;
2260*4882a593Smuzhiyun 	__be32 seqno_numivs;
2261*4882a593Smuzhiyun 	__be32 ivgen_hdrlen;
2262*4882a593Smuzhiyun 	__be64 scmd1;
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun /* cpl_tx_tls_sfo macros */
2266*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_OPCODE_S         24
2267*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_OPCODE_V(x)      ((x) << CPL_TX_TLS_SFO_OPCODE_S)
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_DATA_TYPE_S      20
2270*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_DATA_TYPE_V(x)   ((x) << CPL_TX_TLS_SFO_DATA_TYPE_S)
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_CPL_LEN_S        16
2273*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_CPL_LEN_V(x)     ((x) << CPL_TX_TLS_SFO_CPL_LEN_S)
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_SEG_LEN_S        0
2276*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_SEG_LEN_M        0xffff
2277*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_SEG_LEN_V(x)     ((x) << CPL_TX_TLS_SFO_SEG_LEN_S)
2278*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_SEG_LEN_G(x)     \
2279*4882a593Smuzhiyun 	(((x) >> CPL_TX_TLS_SFO_SEG_LEN_S) & CPL_TX_TLS_SFO_SEG_LEN_M)
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_TYPE_S           24
2282*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_TYPE_M           0xff
2283*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_TYPE_V(x)        ((x) << CPL_TX_TLS_SFO_TYPE_S)
2284*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_TYPE_G(x)        \
2285*4882a593Smuzhiyun 	(((x) >> CPL_TX_TLS_SFO_TYPE_S) & CPL_TX_TLS_SFO_TYPE_M)
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_PROTOVER_S       8
2288*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_PROTOVER_M       0xffff
2289*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_PROTOVER_V(x)    ((x) << CPL_TX_TLS_SFO_PROTOVER_S)
2290*4882a593Smuzhiyun #define CPL_TX_TLS_SFO_PROTOVER_G(x)    \
2291*4882a593Smuzhiyun 	(((x) >> CPL_TX_TLS_SFO_PROTOVER_S) & CPL_TX_TLS_SFO_PROTOVER_M)
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun struct cpl_tls_data {
2294*4882a593Smuzhiyun 	struct rss_header rsshdr;
2295*4882a593Smuzhiyun 	union opcode_tid ot;
2296*4882a593Smuzhiyun 	__be32 length_pkd;
2297*4882a593Smuzhiyun 	__be32 seq;
2298*4882a593Smuzhiyun 	__be32 r1;
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun #define CPL_TLS_DATA_OPCODE_S           24
2302*4882a593Smuzhiyun #define CPL_TLS_DATA_OPCODE_M           0xff
2303*4882a593Smuzhiyun #define CPL_TLS_DATA_OPCODE_V(x)        ((x) << CPL_TLS_DATA_OPCODE_S)
2304*4882a593Smuzhiyun #define CPL_TLS_DATA_OPCODE_G(x)        \
2305*4882a593Smuzhiyun 	(((x) >> CPL_TLS_DATA_OPCODE_S) & CPL_TLS_DATA_OPCODE_M)
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun #define CPL_TLS_DATA_TID_S              0
2308*4882a593Smuzhiyun #define CPL_TLS_DATA_TID_M              0xffffff
2309*4882a593Smuzhiyun #define CPL_TLS_DATA_TID_V(x)           ((x) << CPL_TLS_DATA_TID_S)
2310*4882a593Smuzhiyun #define CPL_TLS_DATA_TID_G(x)           \
2311*4882a593Smuzhiyun 	(((x) >> CPL_TLS_DATA_TID_S) & CPL_TLS_DATA_TID_M)
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun #define CPL_TLS_DATA_LENGTH_S           0
2314*4882a593Smuzhiyun #define CPL_TLS_DATA_LENGTH_M           0xffff
2315*4882a593Smuzhiyun #define CPL_TLS_DATA_LENGTH_V(x)        ((x) << CPL_TLS_DATA_LENGTH_S)
2316*4882a593Smuzhiyun #define CPL_TLS_DATA_LENGTH_G(x)        \
2317*4882a593Smuzhiyun 	(((x) >> CPL_TLS_DATA_LENGTH_S) & CPL_TLS_DATA_LENGTH_M)
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun struct cpl_rx_tls_cmp {
2320*4882a593Smuzhiyun 	struct rss_header rsshdr;
2321*4882a593Smuzhiyun 	union opcode_tid ot;
2322*4882a593Smuzhiyun 	__be32 pdulength_length;
2323*4882a593Smuzhiyun 	__be32 seq;
2324*4882a593Smuzhiyun 	__be32 ddp_report;
2325*4882a593Smuzhiyun 	__be32 r;
2326*4882a593Smuzhiyun 	__be32 ddp_valid;
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_OPCODE_S         24
2330*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_OPCODE_M         0xff
2331*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_OPCODE_V(x)      ((x) << CPL_RX_TLS_CMP_OPCODE_S)
2332*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_OPCODE_G(x)      \
2333*4882a593Smuzhiyun 	(((x) >> CPL_RX_TLS_CMP_OPCODE_S) & CPL_RX_TLS_CMP_OPCODE_M)
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_TID_S            0
2336*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_TID_M            0xffffff
2337*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_TID_V(x)         ((x) << CPL_RX_TLS_CMP_TID_S)
2338*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_TID_G(x)         \
2339*4882a593Smuzhiyun 	(((x) >> CPL_RX_TLS_CMP_TID_S) & CPL_RX_TLS_CMP_TID_M)
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_PDULENGTH_S      16
2342*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_PDULENGTH_M      0xffff
2343*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_PDULENGTH_V(x)   ((x) << CPL_RX_TLS_CMP_PDULENGTH_S)
2344*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_PDULENGTH_G(x)   \
2345*4882a593Smuzhiyun 	(((x) >> CPL_RX_TLS_CMP_PDULENGTH_S) & CPL_RX_TLS_CMP_PDULENGTH_M)
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_LENGTH_S         0
2348*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_LENGTH_M         0xffff
2349*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_LENGTH_V(x)      ((x) << CPL_RX_TLS_CMP_LENGTH_S)
2350*4882a593Smuzhiyun #define CPL_RX_TLS_CMP_LENGTH_G(x)      \
2351*4882a593Smuzhiyun 	(((x) >> CPL_RX_TLS_CMP_LENGTH_S) & CPL_RX_TLS_CMP_LENGTH_M)
2352*4882a593Smuzhiyun #endif  /* __T4_MSG_H */
2353