xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb4/t4_hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef __T4_HW_H
36*4882a593Smuzhiyun #define __T4_HW_H
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/types.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun 	NCHAN           = 4,    /* # of HW channels */
42*4882a593Smuzhiyun 	MAX_MTU         = 9600, /* max MAC MTU, excluding header + FCS */
43*4882a593Smuzhiyun 	EEPROMSIZE      = 17408,/* Serial EEPROM physical size */
44*4882a593Smuzhiyun 	EEPROMVSIZE     = 32768,/* Serial EEPROM virtual address space size */
45*4882a593Smuzhiyun 	EEPROMPFSIZE    = 1024, /* EEPROM writable area size for PFn, n>0 */
46*4882a593Smuzhiyun 	RSS_NENTRIES    = 2048, /* # of entries in RSS mapping table */
47*4882a593Smuzhiyun 	T6_RSS_NENTRIES = 4096, /* # of entries in RSS mapping table */
48*4882a593Smuzhiyun 	TCB_SIZE        = 128,  /* TCB size */
49*4882a593Smuzhiyun 	NMTUS           = 16,   /* size of MTU table */
50*4882a593Smuzhiyun 	NCCTRL_WIN      = 32,   /* # of congestion control windows */
51*4882a593Smuzhiyun 	NTX_SCHED       = 8,    /* # of HW Tx scheduling queues */
52*4882a593Smuzhiyun 	PM_NSTATS       = 5,    /* # of PM stats */
53*4882a593Smuzhiyun 	T6_PM_NSTATS    = 7,    /* # of PM stats in T6 */
54*4882a593Smuzhiyun 	MBOX_LEN        = 64,   /* mailbox size in bytes */
55*4882a593Smuzhiyun 	TRACE_LEN       = 112,  /* length of trace data and mask */
56*4882a593Smuzhiyun 	FILTER_OPT_LEN  = 36,   /* filter tuple width for optional components */
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun enum {
60*4882a593Smuzhiyun 	CIM_NUM_IBQ    = 6,     /* # of CIM IBQs */
61*4882a593Smuzhiyun 	CIM_NUM_OBQ    = 6,     /* # of CIM OBQs */
62*4882a593Smuzhiyun 	CIM_NUM_OBQ_T5 = 8,     /* # of CIM OBQs for T5 adapter */
63*4882a593Smuzhiyun 	CIMLA_SIZE     = 2048,  /* # of 32-bit words in CIM LA */
64*4882a593Smuzhiyun 	CIM_PIFLA_SIZE = 64,    /* # of 192-bit words in CIM PIF LA */
65*4882a593Smuzhiyun 	CIM_MALA_SIZE  = 64,    /* # of 160-bit words in CIM MA LA */
66*4882a593Smuzhiyun 	CIM_IBQ_SIZE   = 128,   /* # of 128-bit words in a CIM IBQ */
67*4882a593Smuzhiyun 	CIM_OBQ_SIZE   = 128,   /* # of 128-bit words in a CIM OBQ */
68*4882a593Smuzhiyun 	TPLA_SIZE      = 128,   /* # of 64-bit words in TP LA */
69*4882a593Smuzhiyun 	ULPRX_LA_SIZE  = 512,   /* # of 256-bit words in ULP_RX LA */
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* SGE context types */
73*4882a593Smuzhiyun enum ctxt_type {
74*4882a593Smuzhiyun 	CTXT_EGRESS,
75*4882a593Smuzhiyun 	CTXT_INGRESS,
76*4882a593Smuzhiyun 	CTXT_FLM,
77*4882a593Smuzhiyun 	CTXT_CNM,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum {
81*4882a593Smuzhiyun 	SF_PAGE_SIZE = 256,           /* serial flash page size */
82*4882a593Smuzhiyun 	SF_SEC_SIZE = 64 * 1024,      /* serial flash sector size */
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum { RSP_TYPE_FLBUF, RSP_TYPE_CPL, RSP_TYPE_INTR }; /* response entry types */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun enum { MBOX_OWNER_NONE, MBOX_OWNER_FW, MBOX_OWNER_DRV };    /* mailbox owners */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun enum {
90*4882a593Smuzhiyun 	SGE_MAX_WR_LEN = 512,     /* max WR size in bytes */
91*4882a593Smuzhiyun 	SGE_CTXT_SIZE = 24,       /* size of SGE context */
92*4882a593Smuzhiyun 	SGE_NTIMERS = 6,          /* # of interrupt holdoff timer values */
93*4882a593Smuzhiyun 	SGE_NCOUNTERS = 4,        /* # of interrupt packet counter values */
94*4882a593Smuzhiyun 	SGE_NDBQTIMERS = 8,       /* # of Doorbell Queue Timer values */
95*4882a593Smuzhiyun 	SGE_MAX_IQ_SIZE = 65520,
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	SGE_TIMER_RSTRT_CNTR = 6, /* restart RX packet threshold counter */
98*4882a593Smuzhiyun 	SGE_TIMER_UPD_CIDX = 7,   /* update cidx only */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	SGE_EQ_IDXSIZE = 64,      /* egress queue pidx/cidx unit size */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	SGE_INTRDST_PCI = 0,      /* interrupt destination is PCI-E */
103*4882a593Smuzhiyun 	SGE_INTRDST_IQ = 1,       /*   destination is an ingress queue */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	SGE_UPDATEDEL_NONE = 0,   /* ingress queue pidx update delivery */
106*4882a593Smuzhiyun 	SGE_UPDATEDEL_INTR = 1,   /*   interrupt */
107*4882a593Smuzhiyun 	SGE_UPDATEDEL_STPG = 2,   /*   status page */
108*4882a593Smuzhiyun 	SGE_UPDATEDEL_BOTH = 3,   /*   interrupt and status page */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	SGE_HOSTFCMODE_NONE = 0,  /* egress queue cidx updates */
111*4882a593Smuzhiyun 	SGE_HOSTFCMODE_IQ = 1,    /*   sent to ingress queue */
112*4882a593Smuzhiyun 	SGE_HOSTFCMODE_STPG = 2,  /*   sent to status page */
113*4882a593Smuzhiyun 	SGE_HOSTFCMODE_BOTH = 3,  /*   ingress queue and status page */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	SGE_FETCHBURSTMIN_16B = 0,/* egress queue descriptor fetch minimum */
116*4882a593Smuzhiyun 	SGE_FETCHBURSTMIN_32B = 1,
117*4882a593Smuzhiyun 	SGE_FETCHBURSTMIN_64B = 2,
118*4882a593Smuzhiyun 	SGE_FETCHBURSTMIN_128B = 3,
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	SGE_FETCHBURSTMAX_64B = 0,/* egress queue descriptor fetch maximum */
121*4882a593Smuzhiyun 	SGE_FETCHBURSTMAX_128B = 1,
122*4882a593Smuzhiyun 	SGE_FETCHBURSTMAX_256B = 2,
123*4882a593Smuzhiyun 	SGE_FETCHBURSTMAX_512B = 3,
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_1 = 0,/* egress queue cidx flush threshold */
126*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_2 = 1,
127*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_4 = 2,
128*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_8 = 3,
129*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_16 = 4,
130*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_32 = 5,
131*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_64 = 6,
132*4882a593Smuzhiyun 	SGE_CIDXFLUSHTHRESH_128 = 7,
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	SGE_INGPADBOUNDARY_SHIFT = 5,/* ingress queue pad boundary */
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* PCI-e memory window access */
138*4882a593Smuzhiyun enum pcie_memwin {
139*4882a593Smuzhiyun 	MEMWIN_NIC      = 0,
140*4882a593Smuzhiyun 	MEMWIN_RSVD1    = 1,
141*4882a593Smuzhiyun 	MEMWIN_RSVD2    = 2,
142*4882a593Smuzhiyun 	MEMWIN_RDMA     = 3,
143*4882a593Smuzhiyun 	MEMWIN_RSVD4    = 4,
144*4882a593Smuzhiyun 	MEMWIN_FOISCSI  = 5,
145*4882a593Smuzhiyun 	MEMWIN_CSIOSTOR = 6,
146*4882a593Smuzhiyun 	MEMWIN_RSVD7    = 7,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun struct sge_qstat {                /* data written to SGE queue status entries */
150*4882a593Smuzhiyun 	__be32 qid;
151*4882a593Smuzhiyun 	__be16 cidx;
152*4882a593Smuzhiyun 	__be16 pidx;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * Structure for last 128 bits of response descriptors
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun struct rsp_ctrl {
159*4882a593Smuzhiyun 	__be32 hdrbuflen_pidx;
160*4882a593Smuzhiyun 	__be32 pldbuflen_qid;
161*4882a593Smuzhiyun 	union {
162*4882a593Smuzhiyun 		u8 type_gen;
163*4882a593Smuzhiyun 		__be64 last_flit;
164*4882a593Smuzhiyun 	};
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define RSPD_NEWBUF_S    31
168*4882a593Smuzhiyun #define RSPD_NEWBUF_V(x) ((x) << RSPD_NEWBUF_S)
169*4882a593Smuzhiyun #define RSPD_NEWBUF_F    RSPD_NEWBUF_V(1U)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define RSPD_LEN_S    0
172*4882a593Smuzhiyun #define RSPD_LEN_M    0x7fffffff
173*4882a593Smuzhiyun #define RSPD_LEN_G(x) (((x) >> RSPD_LEN_S) & RSPD_LEN_M)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define RSPD_QID_S    RSPD_LEN_S
176*4882a593Smuzhiyun #define RSPD_QID_M    RSPD_LEN_M
177*4882a593Smuzhiyun #define RSPD_QID_G(x) RSPD_LEN_G(x)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define RSPD_GEN_S    7
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define RSPD_TYPE_S    4
182*4882a593Smuzhiyun #define RSPD_TYPE_M    0x3
183*4882a593Smuzhiyun #define RSPD_TYPE_G(x) (((x) >> RSPD_TYPE_S) & RSPD_TYPE_M)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Rx queue interrupt deferral fields: counter enable and timer index */
186*4882a593Smuzhiyun #define QINTR_CNT_EN_S    0
187*4882a593Smuzhiyun #define QINTR_CNT_EN_V(x) ((x) << QINTR_CNT_EN_S)
188*4882a593Smuzhiyun #define QINTR_CNT_EN_F    QINTR_CNT_EN_V(1U)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define QINTR_TIMER_IDX_S    1
191*4882a593Smuzhiyun #define QINTR_TIMER_IDX_M    0x7
192*4882a593Smuzhiyun #define QINTR_TIMER_IDX_V(x) ((x) << QINTR_TIMER_IDX_S)
193*4882a593Smuzhiyun #define QINTR_TIMER_IDX_G(x) (((x) >> QINTR_TIMER_IDX_S) & QINTR_TIMER_IDX_M)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun  * Flash layout.
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun #define FLASH_START(start)	((start) * SF_SEC_SIZE)
199*4882a593Smuzhiyun #define FLASH_MAX_SIZE(nsecs)	((nsecs) * SF_SEC_SIZE)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun enum {
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * Various Expansion-ROM boot images, etc.
204*4882a593Smuzhiyun 	 */
205*4882a593Smuzhiyun 	FLASH_EXP_ROM_START_SEC = 0,
206*4882a593Smuzhiyun 	FLASH_EXP_ROM_NSECS = 6,
207*4882a593Smuzhiyun 	FLASH_EXP_ROM_START = FLASH_START(FLASH_EXP_ROM_START_SEC),
208*4882a593Smuzhiyun 	FLASH_EXP_ROM_MAX_SIZE = FLASH_MAX_SIZE(FLASH_EXP_ROM_NSECS),
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/*
211*4882a593Smuzhiyun 	 * iSCSI Boot Firmware Table (iBFT) and other driver-related
212*4882a593Smuzhiyun 	 * parameters ...
213*4882a593Smuzhiyun 	 */
214*4882a593Smuzhiyun 	FLASH_IBFT_START_SEC = 6,
215*4882a593Smuzhiyun 	FLASH_IBFT_NSECS = 1,
216*4882a593Smuzhiyun 	FLASH_IBFT_START = FLASH_START(FLASH_IBFT_START_SEC),
217*4882a593Smuzhiyun 	FLASH_IBFT_MAX_SIZE = FLASH_MAX_SIZE(FLASH_IBFT_NSECS),
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/*
220*4882a593Smuzhiyun 	 * Boot configuration data.
221*4882a593Smuzhiyun 	 */
222*4882a593Smuzhiyun 	FLASH_BOOTCFG_START_SEC = 7,
223*4882a593Smuzhiyun 	FLASH_BOOTCFG_NSECS = 1,
224*4882a593Smuzhiyun 	FLASH_BOOTCFG_START = FLASH_START(FLASH_BOOTCFG_START_SEC),
225*4882a593Smuzhiyun 	FLASH_BOOTCFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_BOOTCFG_NSECS),
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * Location of firmware image in FLASH.
229*4882a593Smuzhiyun 	 */
230*4882a593Smuzhiyun 	FLASH_FW_START_SEC = 8,
231*4882a593Smuzhiyun 	FLASH_FW_NSECS = 16,
232*4882a593Smuzhiyun 	FLASH_FW_START = FLASH_START(FLASH_FW_START_SEC),
233*4882a593Smuzhiyun 	FLASH_FW_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FW_NSECS),
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* Location of bootstrap firmware image in FLASH.
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	FLASH_FWBOOTSTRAP_START_SEC = 27,
238*4882a593Smuzhiyun 	FLASH_FWBOOTSTRAP_NSECS = 1,
239*4882a593Smuzhiyun 	FLASH_FWBOOTSTRAP_START = FLASH_START(FLASH_FWBOOTSTRAP_START_SEC),
240*4882a593Smuzhiyun 	FLASH_FWBOOTSTRAP_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FWBOOTSTRAP_NSECS),
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/*
243*4882a593Smuzhiyun 	 * iSCSI persistent/crash information.
244*4882a593Smuzhiyun 	 */
245*4882a593Smuzhiyun 	FLASH_ISCSI_CRASH_START_SEC = 29,
246*4882a593Smuzhiyun 	FLASH_ISCSI_CRASH_NSECS = 1,
247*4882a593Smuzhiyun 	FLASH_ISCSI_CRASH_START = FLASH_START(FLASH_ISCSI_CRASH_START_SEC),
248*4882a593Smuzhiyun 	FLASH_ISCSI_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_ISCSI_CRASH_NSECS),
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/*
251*4882a593Smuzhiyun 	 * FCoE persistent/crash information.
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 	FLASH_FCOE_CRASH_START_SEC = 30,
254*4882a593Smuzhiyun 	FLASH_FCOE_CRASH_NSECS = 1,
255*4882a593Smuzhiyun 	FLASH_FCOE_CRASH_START = FLASH_START(FLASH_FCOE_CRASH_START_SEC),
256*4882a593Smuzhiyun 	FLASH_FCOE_CRASH_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FCOE_CRASH_NSECS),
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/*
259*4882a593Smuzhiyun 	 * Location of Firmware Configuration File in FLASH.  Since the FPGA
260*4882a593Smuzhiyun 	 * "FLASH" is smaller we need to store the Configuration File in a
261*4882a593Smuzhiyun 	 * different location -- which will overlap the end of the firmware
262*4882a593Smuzhiyun 	 * image if firmware ever gets that large ...
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	FLASH_CFG_START_SEC = 31,
265*4882a593Smuzhiyun 	FLASH_CFG_NSECS = 1,
266*4882a593Smuzhiyun 	FLASH_CFG_START = FLASH_START(FLASH_CFG_START_SEC),
267*4882a593Smuzhiyun 	FLASH_CFG_MAX_SIZE = FLASH_MAX_SIZE(FLASH_CFG_NSECS),
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* We don't support FLASH devices which can't support the full
270*4882a593Smuzhiyun 	 * standard set of sections which we need for normal
271*4882a593Smuzhiyun 	 * operations.
272*4882a593Smuzhiyun 	 */
273*4882a593Smuzhiyun 	FLASH_MIN_SIZE = FLASH_CFG_START + FLASH_CFG_MAX_SIZE,
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	FLASH_FPGA_CFG_START_SEC = 15,
276*4882a593Smuzhiyun 	FLASH_FPGA_CFG_START = FLASH_START(FLASH_FPGA_CFG_START_SEC),
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/*
279*4882a593Smuzhiyun 	 * Sectors 32-63 are reserved for FLASH failover.
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #undef FLASH_START
284*4882a593Smuzhiyun #undef FLASH_MAX_SIZE
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define SGE_TIMESTAMP_S 0
287*4882a593Smuzhiyun #define SGE_TIMESTAMP_M 0xfffffffffffffffULL
288*4882a593Smuzhiyun #define SGE_TIMESTAMP_V(x) ((__u64)(x) << SGE_TIMESTAMP_S)
289*4882a593Smuzhiyun #define SGE_TIMESTAMP_G(x) (((__u64)(x) >> SGE_TIMESTAMP_S) & SGE_TIMESTAMP_M)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define I2C_DEV_ADDR_A0		0xa0
292*4882a593Smuzhiyun #define I2C_DEV_ADDR_A2		0xa2
293*4882a593Smuzhiyun #define I2C_PAGE_SIZE		0x100
294*4882a593Smuzhiyun #define SFP_DIAG_TYPE_ADDR	0x5c
295*4882a593Smuzhiyun #define SFP_DIAG_TYPE_LEN	0x1
296*4882a593Smuzhiyun #define SFP_DIAG_ADDRMODE	BIT(2)
297*4882a593Smuzhiyun #define SFP_DIAG_IMPLEMENTED	BIT(6)
298*4882a593Smuzhiyun #define SFF_8472_COMP_ADDR	0x5e
299*4882a593Smuzhiyun #define SFF_8472_COMP_LEN	0x1
300*4882a593Smuzhiyun #define SFF_REV_ADDR		0x1
301*4882a593Smuzhiyun #define SFF_REV_LEN		0x1
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #endif /* __T4_HW_H */
304