1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is part of the Chelsio T4 Ethernet driver for Linux.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun * OpenIB.org BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun * without modification, are permitted provided that the following
14*4882a593Smuzhiyun * conditions are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above
17*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun * disclaimer.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun * provided with the distribution.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun * SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/bitmap.h>
38*4882a593Smuzhiyun #include <linux/crc32.h>
39*4882a593Smuzhiyun #include <linux/ctype.h>
40*4882a593Smuzhiyun #include <linux/debugfs.h>
41*4882a593Smuzhiyun #include <linux/err.h>
42*4882a593Smuzhiyun #include <linux/etherdevice.h>
43*4882a593Smuzhiyun #include <linux/firmware.h>
44*4882a593Smuzhiyun #include <linux/if.h>
45*4882a593Smuzhiyun #include <linux/if_vlan.h>
46*4882a593Smuzhiyun #include <linux/init.h>
47*4882a593Smuzhiyun #include <linux/log2.h>
48*4882a593Smuzhiyun #include <linux/mdio.h>
49*4882a593Smuzhiyun #include <linux/module.h>
50*4882a593Smuzhiyun #include <linux/moduleparam.h>
51*4882a593Smuzhiyun #include <linux/mutex.h>
52*4882a593Smuzhiyun #include <linux/netdevice.h>
53*4882a593Smuzhiyun #include <linux/pci.h>
54*4882a593Smuzhiyun #include <linux/aer.h>
55*4882a593Smuzhiyun #include <linux/rtnetlink.h>
56*4882a593Smuzhiyun #include <linux/sched.h>
57*4882a593Smuzhiyun #include <linux/seq_file.h>
58*4882a593Smuzhiyun #include <linux/sockios.h>
59*4882a593Smuzhiyun #include <linux/vmalloc.h>
60*4882a593Smuzhiyun #include <linux/workqueue.h>
61*4882a593Smuzhiyun #include <net/neighbour.h>
62*4882a593Smuzhiyun #include <net/netevent.h>
63*4882a593Smuzhiyun #include <net/addrconf.h>
64*4882a593Smuzhiyun #include <net/bonding.h>
65*4882a593Smuzhiyun #include <linux/uaccess.h>
66*4882a593Smuzhiyun #include <linux/crash_dump.h>
67*4882a593Smuzhiyun #include <net/udp_tunnel.h>
68*4882a593Smuzhiyun #include <net/xfrm.h>
69*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
70*4882a593Smuzhiyun #include <net/tls.h>
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #include "cxgb4.h"
74*4882a593Smuzhiyun #include "cxgb4_filter.h"
75*4882a593Smuzhiyun #include "t4_regs.h"
76*4882a593Smuzhiyun #include "t4_values.h"
77*4882a593Smuzhiyun #include "t4_msg.h"
78*4882a593Smuzhiyun #include "t4fw_api.h"
79*4882a593Smuzhiyun #include "t4fw_version.h"
80*4882a593Smuzhiyun #include "cxgb4_dcb.h"
81*4882a593Smuzhiyun #include "srq.h"
82*4882a593Smuzhiyun #include "cxgb4_debugfs.h"
83*4882a593Smuzhiyun #include "clip_tbl.h"
84*4882a593Smuzhiyun #include "l2t.h"
85*4882a593Smuzhiyun #include "smt.h"
86*4882a593Smuzhiyun #include "sched.h"
87*4882a593Smuzhiyun #include "cxgb4_tc_u32.h"
88*4882a593Smuzhiyun #include "cxgb4_tc_flower.h"
89*4882a593Smuzhiyun #include "cxgb4_tc_mqprio.h"
90*4882a593Smuzhiyun #include "cxgb4_tc_matchall.h"
91*4882a593Smuzhiyun #include "cxgb4_ptp.h"
92*4882a593Smuzhiyun #include "cxgb4_cudbg.h"
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun char cxgb4_driver_name[] = KBUILD_MODNAME;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
99*4882a593Smuzhiyun NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
100*4882a593Smuzhiyun NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Macros needed to support the PCI Device ID Table ...
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
105*4882a593Smuzhiyun static const struct pci_device_id cxgb4_pci_tbl[] = {
106*4882a593Smuzhiyun #define CXGB4_UNIFIED_PF 0x4
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define CH_PCI_DEVICE_ID_FUNCTION CXGB4_UNIFIED_PF
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
111*4882a593Smuzhiyun * called for both.
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun #define CH_PCI_DEVICE_ID_FUNCTION2 0x0
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CH_PCI_ID_TABLE_ENTRY(devid) \
116*4882a593Smuzhiyun {PCI_VDEVICE(CHELSIO, (devid)), CXGB4_UNIFIED_PF}
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
119*4882a593Smuzhiyun { 0, } \
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #include "t4_pci_id_tbl.h"
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define FW4_FNAME "cxgb4/t4fw.bin"
125*4882a593Smuzhiyun #define FW5_FNAME "cxgb4/t5fw.bin"
126*4882a593Smuzhiyun #define FW6_FNAME "cxgb4/t6fw.bin"
127*4882a593Smuzhiyun #define FW4_CFNAME "cxgb4/t4-config.txt"
128*4882a593Smuzhiyun #define FW5_CFNAME "cxgb4/t5-config.txt"
129*4882a593Smuzhiyun #define FW6_CFNAME "cxgb4/t6-config.txt"
130*4882a593Smuzhiyun #define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
131*4882a593Smuzhiyun #define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
132*4882a593Smuzhiyun #define PHY_AQ1202_DEVICEID 0x4409
133*4882a593Smuzhiyun #define PHY_BCM84834_DEVICEID 0x4486
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_DESC);
136*4882a593Smuzhiyun MODULE_AUTHOR("Chelsio Communications");
137*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
138*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
139*4882a593Smuzhiyun MODULE_FIRMWARE(FW4_FNAME);
140*4882a593Smuzhiyun MODULE_FIRMWARE(FW5_FNAME);
141*4882a593Smuzhiyun MODULE_FIRMWARE(FW6_FNAME);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * The driver uses the best interrupt scheme available on a platform in the
145*4882a593Smuzhiyun * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
146*4882a593Smuzhiyun * of these schemes the driver may consider as follows:
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * msi = 2: choose from among all three options
149*4882a593Smuzhiyun * msi = 1: only consider MSI and INTx interrupts
150*4882a593Smuzhiyun * msi = 0: force INTx interrupts
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun static int msi = 2;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun module_param(msi, int, 0644);
155*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
159*4882a593Smuzhiyun * offset by 2 bytes in order to have the IP headers line up on 4-byte
160*4882a593Smuzhiyun * boundaries. This is a requirement for many architectures which will throw
161*4882a593Smuzhiyun * a machine check fault if an attempt is made to access one of the 4-byte IP
162*4882a593Smuzhiyun * header fields on a non-4-byte boundary. And it's a major performance issue
163*4882a593Smuzhiyun * even on some architectures which allow it like some implementations of the
164*4882a593Smuzhiyun * x86 ISA. However, some architectures don't mind this and for some very
165*4882a593Smuzhiyun * edge-case performance sensitive applications (like forwarding large volumes
166*4882a593Smuzhiyun * of small packets), setting this DMA offset to 0 will decrease the number of
167*4882a593Smuzhiyun * PCI-E Bus transfers enough to measurably affect performance.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun static int rx_dma_offset = 2;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* TX Queue select used to determine what algorithm to use for selecting TX
172*4882a593Smuzhiyun * queue. Select between the kernel provided function (select_queue=0) or user
173*4882a593Smuzhiyun * cxgb_select_queue function (select_queue=1)
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * Default: select_queue=0
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun static int select_queue;
178*4882a593Smuzhiyun module_param(select_queue, int, 0644);
179*4882a593Smuzhiyun MODULE_PARM_DESC(select_queue,
180*4882a593Smuzhiyun "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct dentry *cxgb4_debugfs_root;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun LIST_HEAD(adapter_list);
185*4882a593Smuzhiyun DEFINE_MUTEX(uld_mutex);
186*4882a593Smuzhiyun LIST_HEAD(uld_list);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static int cfg_queues(struct adapter *adap);
189*4882a593Smuzhiyun
link_report(struct net_device * dev)190*4882a593Smuzhiyun static void link_report(struct net_device *dev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
193*4882a593Smuzhiyun netdev_info(dev, "link down\n");
194*4882a593Smuzhiyun else {
195*4882a593Smuzhiyun static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun const char *s;
198*4882a593Smuzhiyun const struct port_info *p = netdev_priv(dev);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun switch (p->link_cfg.speed) {
201*4882a593Smuzhiyun case 100:
202*4882a593Smuzhiyun s = "100Mbps";
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case 1000:
205*4882a593Smuzhiyun s = "1Gbps";
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun case 10000:
208*4882a593Smuzhiyun s = "10Gbps";
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case 25000:
211*4882a593Smuzhiyun s = "25Gbps";
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun case 40000:
214*4882a593Smuzhiyun s = "40Gbps";
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case 50000:
217*4882a593Smuzhiyun s = "50Gbps";
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case 100000:
220*4882a593Smuzhiyun s = "100Gbps";
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun default:
223*4882a593Smuzhiyun pr_info("%s: unsupported speed: %d\n",
224*4882a593Smuzhiyun dev->name, p->link_cfg.speed);
225*4882a593Smuzhiyun return;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
229*4882a593Smuzhiyun fc[p->link_cfg.fc]);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
234*4882a593Smuzhiyun /* Set up/tear down Data Center Bridging Priority mapping for a net device. */
dcb_tx_queue_prio_enable(struct net_device * dev,int enable)235*4882a593Smuzhiyun static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
238*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
239*4882a593Smuzhiyun struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
240*4882a593Smuzhiyun int i;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* We use a simple mapping of Port TX Queue Index to DCB
243*4882a593Smuzhiyun * Priority when we're enabling DCB.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun for (i = 0; i < pi->nqsets; i++, txq++) {
246*4882a593Smuzhiyun u32 name, value;
247*4882a593Smuzhiyun int err;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
250*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(
251*4882a593Smuzhiyun FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
252*4882a593Smuzhiyun FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
253*4882a593Smuzhiyun value = enable ? i : 0xffffffff;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Since we can be called while atomic (from "interrupt
256*4882a593Smuzhiyun * level") we need to issue the Set Parameters Commannd
257*4882a593Smuzhiyun * without sleeping (timeout < 0).
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
260*4882a593Smuzhiyun &name, &value,
261*4882a593Smuzhiyun -FW_CMD_MAX_TIMEOUT);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (err)
264*4882a593Smuzhiyun dev_err(adap->pdev_dev,
265*4882a593Smuzhiyun "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
266*4882a593Smuzhiyun enable ? "set" : "unset", pi->port_id, i, -err);
267*4882a593Smuzhiyun else
268*4882a593Smuzhiyun txq->dcb_prio = enable ? value : 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
cxgb4_dcb_enabled(const struct net_device * dev)272*4882a593Smuzhiyun int cxgb4_dcb_enabled(const struct net_device *dev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (!pi->dcb.enabled)
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
280*4882a593Smuzhiyun (pi->dcb.state == CXGB4_DCB_STATE_HOST));
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_DCB */
283*4882a593Smuzhiyun
t4_os_link_changed(struct adapter * adapter,int port_id,int link_stat)284*4882a593Smuzhiyun void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct net_device *dev = adapter->port[port_id];
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Skip changes from disabled ports. */
289*4882a593Smuzhiyun if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
290*4882a593Smuzhiyun if (link_stat)
291*4882a593Smuzhiyun netif_carrier_on(dev);
292*4882a593Smuzhiyun else {
293*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
294*4882a593Smuzhiyun if (cxgb4_dcb_enabled(dev)) {
295*4882a593Smuzhiyun cxgb4_dcb_reset(dev);
296*4882a593Smuzhiyun dcb_tx_queue_prio_enable(dev, false);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_DCB */
299*4882a593Smuzhiyun netif_carrier_off(dev);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun link_report(dev);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
t4_os_portmod_changed(struct adapter * adap,int port_id)306*4882a593Smuzhiyun void t4_os_portmod_changed(struct adapter *adap, int port_id)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun static const char *mod_str[] = {
309*4882a593Smuzhiyun NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun struct net_device *dev = adap->port[port_id];
313*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
316*4882a593Smuzhiyun netdev_info(dev, "port module unplugged\n");
317*4882a593Smuzhiyun else if (pi->mod_type < ARRAY_SIZE(mod_str))
318*4882a593Smuzhiyun netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
319*4882a593Smuzhiyun else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
320*4882a593Smuzhiyun netdev_info(dev, "%s: unsupported port module inserted\n",
321*4882a593Smuzhiyun dev->name);
322*4882a593Smuzhiyun else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
323*4882a593Smuzhiyun netdev_info(dev, "%s: unknown port module inserted\n",
324*4882a593Smuzhiyun dev->name);
325*4882a593Smuzhiyun else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
326*4882a593Smuzhiyun netdev_info(dev, "%s: transceiver module error\n", dev->name);
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun netdev_info(dev, "%s: unknown module type %d inserted\n",
329*4882a593Smuzhiyun dev->name, pi->mod_type);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* If the interface is running, then we'll need any "sticky" Link
332*4882a593Smuzhiyun * Parameters redone with a new Transceiver Module.
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun pi->link_cfg.redo_l1cfg = netif_running(dev);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
338*4882a593Smuzhiyun module_param(dbfifo_int_thresh, int, 0644);
339*4882a593Smuzhiyun MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * usecs to sleep while draining the dbfifo
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun static int dbfifo_drain_delay = 1000;
345*4882a593Smuzhiyun module_param(dbfifo_drain_delay, int, 0644);
346*4882a593Smuzhiyun MODULE_PARM_DESC(dbfifo_drain_delay,
347*4882a593Smuzhiyun "usecs to sleep while draining the dbfifo");
348*4882a593Smuzhiyun
cxgb4_set_addr_hash(struct port_info * pi)349*4882a593Smuzhiyun static inline int cxgb4_set_addr_hash(struct port_info *pi)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
352*4882a593Smuzhiyun u64 vec = 0;
353*4882a593Smuzhiyun bool ucast = false;
354*4882a593Smuzhiyun struct hash_mac_addr *entry;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Calculate the hash vector for the updated list and program it */
357*4882a593Smuzhiyun list_for_each_entry(entry, &adap->mac_hlist, list) {
358*4882a593Smuzhiyun ucast |= is_unicast_ether_addr(entry->addr);
359*4882a593Smuzhiyun vec |= (1ULL << hash_mac_addr(entry->addr));
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
362*4882a593Smuzhiyun vec, false);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
cxgb4_mac_sync(struct net_device * netdev,const u8 * mac_addr)365*4882a593Smuzhiyun static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct port_info *pi = netdev_priv(netdev);
368*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun u64 mhash = 0;
371*4882a593Smuzhiyun u64 uhash = 0;
372*4882a593Smuzhiyun /* idx stores the index of allocated filters,
373*4882a593Smuzhiyun * its size should be modified based on the number of
374*4882a593Smuzhiyun * MAC addresses that we allocate filters for
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun u16 idx[1] = {};
378*4882a593Smuzhiyun bool free = false;
379*4882a593Smuzhiyun bool ucast = is_unicast_ether_addr(mac_addr);
380*4882a593Smuzhiyun const u8 *maclist[1] = {mac_addr};
381*4882a593Smuzhiyun struct hash_mac_addr *new_entry;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ret = cxgb4_alloc_mac_filt(adap, pi->viid, free, 1, maclist,
384*4882a593Smuzhiyun idx, ucast ? &uhash : &mhash, false);
385*4882a593Smuzhiyun if (ret < 0)
386*4882a593Smuzhiyun goto out;
387*4882a593Smuzhiyun /* if hash != 0, then add the addr to hash addr list
388*4882a593Smuzhiyun * so on the end we will calculate the hash for the
389*4882a593Smuzhiyun * list and program it
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun if (uhash || mhash) {
392*4882a593Smuzhiyun new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
393*4882a593Smuzhiyun if (!new_entry)
394*4882a593Smuzhiyun return -ENOMEM;
395*4882a593Smuzhiyun ether_addr_copy(new_entry->addr, mac_addr);
396*4882a593Smuzhiyun list_add_tail(&new_entry->list, &adap->mac_hlist);
397*4882a593Smuzhiyun ret = cxgb4_set_addr_hash(pi);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun out:
400*4882a593Smuzhiyun return ret < 0 ? ret : 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
cxgb4_mac_unsync(struct net_device * netdev,const u8 * mac_addr)403*4882a593Smuzhiyun static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct port_info *pi = netdev_priv(netdev);
406*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
407*4882a593Smuzhiyun int ret;
408*4882a593Smuzhiyun const u8 *maclist[1] = {mac_addr};
409*4882a593Smuzhiyun struct hash_mac_addr *entry, *tmp;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* If the MAC address to be removed is in the hash addr
412*4882a593Smuzhiyun * list, delete it from the list and update hash vector
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
415*4882a593Smuzhiyun if (ether_addr_equal(entry->addr, mac_addr)) {
416*4882a593Smuzhiyun list_del(&entry->list);
417*4882a593Smuzhiyun kfree(entry);
418*4882a593Smuzhiyun return cxgb4_set_addr_hash(pi);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = cxgb4_free_mac_filt(adap, pi->viid, 1, maclist, false);
423*4882a593Smuzhiyun return ret < 0 ? -EINVAL : 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
428*4882a593Smuzhiyun * If @mtu is -1 it is left unchanged.
429*4882a593Smuzhiyun */
set_rxmode(struct net_device * dev,int mtu,bool sleep_ok)430*4882a593Smuzhiyun static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
433*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun __dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
436*4882a593Smuzhiyun __dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return t4_set_rxmode(adapter, adapter->mbox, pi->viid, pi->viid_mirror,
439*4882a593Smuzhiyun mtu, (dev->flags & IFF_PROMISC) ? 1 : 0,
440*4882a593Smuzhiyun (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
441*4882a593Smuzhiyun sleep_ok);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /**
445*4882a593Smuzhiyun * cxgb4_change_mac - Update match filter for a MAC address.
446*4882a593Smuzhiyun * @pi: the port_info
447*4882a593Smuzhiyun * @viid: the VI id
448*4882a593Smuzhiyun * @tcam_idx: TCAM index of existing filter for old value of MAC address,
449*4882a593Smuzhiyun * or -1
450*4882a593Smuzhiyun * @addr: the new MAC address value
451*4882a593Smuzhiyun * @persist: whether a new MAC allocation should be persistent
452*4882a593Smuzhiyun * @smt_idx: the destination to store the new SMT index.
453*4882a593Smuzhiyun *
454*4882a593Smuzhiyun * Modifies an MPS filter and sets it to the new MAC address if
455*4882a593Smuzhiyun * @tcam_idx >= 0, or adds the MAC address to a new filter if
456*4882a593Smuzhiyun * @tcam_idx < 0. In the latter case the address is added persistently
457*4882a593Smuzhiyun * if @persist is %true.
458*4882a593Smuzhiyun * Addresses are programmed to hash region, if tcam runs out of entries.
459*4882a593Smuzhiyun *
460*4882a593Smuzhiyun */
cxgb4_change_mac(struct port_info * pi,unsigned int viid,int * tcam_idx,const u8 * addr,bool persist,u8 * smt_idx)461*4882a593Smuzhiyun int cxgb4_change_mac(struct port_info *pi, unsigned int viid,
462*4882a593Smuzhiyun int *tcam_idx, const u8 *addr, bool persist,
463*4882a593Smuzhiyun u8 *smt_idx)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
466*4882a593Smuzhiyun struct hash_mac_addr *entry, *new_entry;
467*4882a593Smuzhiyun int ret;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun ret = t4_change_mac(adapter, adapter->mbox, viid,
470*4882a593Smuzhiyun *tcam_idx, addr, persist, smt_idx);
471*4882a593Smuzhiyun /* We ran out of TCAM entries. try programming hash region. */
472*4882a593Smuzhiyun if (ret == -ENOMEM) {
473*4882a593Smuzhiyun /* If the MAC address to be updated is in the hash addr
474*4882a593Smuzhiyun * list, update it from the list
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun list_for_each_entry(entry, &adapter->mac_hlist, list) {
477*4882a593Smuzhiyun if (entry->iface_mac) {
478*4882a593Smuzhiyun ether_addr_copy(entry->addr, addr);
479*4882a593Smuzhiyun goto set_hash;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun new_entry = kzalloc(sizeof(*new_entry), GFP_KERNEL);
483*4882a593Smuzhiyun if (!new_entry)
484*4882a593Smuzhiyun return -ENOMEM;
485*4882a593Smuzhiyun ether_addr_copy(new_entry->addr, addr);
486*4882a593Smuzhiyun new_entry->iface_mac = true;
487*4882a593Smuzhiyun list_add_tail(&new_entry->list, &adapter->mac_hlist);
488*4882a593Smuzhiyun set_hash:
489*4882a593Smuzhiyun ret = cxgb4_set_addr_hash(pi);
490*4882a593Smuzhiyun } else if (ret >= 0) {
491*4882a593Smuzhiyun *tcam_idx = ret;
492*4882a593Smuzhiyun ret = 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * link_start - enable a port
500*4882a593Smuzhiyun * @dev: the port to enable
501*4882a593Smuzhiyun *
502*4882a593Smuzhiyun * Performs the MAC and PHY actions needed to enable a port.
503*4882a593Smuzhiyun */
link_start(struct net_device * dev)504*4882a593Smuzhiyun static int link_start(struct net_device *dev)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
507*4882a593Smuzhiyun unsigned int mb = pi->adapter->mbox;
508*4882a593Smuzhiyun int ret;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * We do not set address filters and promiscuity here, the stack does
512*4882a593Smuzhiyun * that step explicitly.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun ret = t4_set_rxmode(pi->adapter, mb, pi->viid, pi->viid_mirror,
515*4882a593Smuzhiyun dev->mtu, -1, -1, -1,
516*4882a593Smuzhiyun !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
517*4882a593Smuzhiyun if (ret == 0)
518*4882a593Smuzhiyun ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
519*4882a593Smuzhiyun dev->dev_addr, true, &pi->smt_idx);
520*4882a593Smuzhiyun if (ret == 0)
521*4882a593Smuzhiyun ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
522*4882a593Smuzhiyun &pi->link_cfg);
523*4882a593Smuzhiyun if (ret == 0) {
524*4882a593Smuzhiyun local_bh_disable();
525*4882a593Smuzhiyun ret = t4_enable_pi_params(pi->adapter, mb, pi, true,
526*4882a593Smuzhiyun true, CXGB4_DCB_ENABLED);
527*4882a593Smuzhiyun local_bh_enable();
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
534*4882a593Smuzhiyun /* Handle a Data Center Bridging update message from the firmware. */
dcb_rpl(struct adapter * adap,const struct fw_port_cmd * pcmd)535*4882a593Smuzhiyun static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
538*4882a593Smuzhiyun struct net_device *dev = adap->port[adap->chan_map[port]];
539*4882a593Smuzhiyun int old_dcb_enabled = cxgb4_dcb_enabled(dev);
540*4882a593Smuzhiyun int new_dcb_enabled;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun cxgb4_dcb_handle_fw_update(adap, pcmd);
543*4882a593Smuzhiyun new_dcb_enabled = cxgb4_dcb_enabled(dev);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* If the DCB has become enabled or disabled on the port then we're
546*4882a593Smuzhiyun * going to need to set up/tear down DCB Priority parameters for the
547*4882a593Smuzhiyun * TX Queues associated with the port.
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun if (new_dcb_enabled != old_dcb_enabled)
550*4882a593Smuzhiyun dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_DCB */
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Response queue handler for the FW event queue.
555*4882a593Smuzhiyun */
fwevtq_handler(struct sge_rspq * q,const __be64 * rsp,const struct pkt_gl * gl)556*4882a593Smuzhiyun static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
557*4882a593Smuzhiyun const struct pkt_gl *gl)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun u8 opcode = ((const struct rss_header *)rsp)->opcode;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun rsp++; /* skip RSS header */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun if (unlikely(opcode == CPL_FW4_MSG &&
566*4882a593Smuzhiyun ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
567*4882a593Smuzhiyun rsp++;
568*4882a593Smuzhiyun opcode = ((const struct rss_header *)rsp)->opcode;
569*4882a593Smuzhiyun rsp++;
570*4882a593Smuzhiyun if (opcode != CPL_SGE_EGR_UPDATE) {
571*4882a593Smuzhiyun dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
572*4882a593Smuzhiyun , opcode);
573*4882a593Smuzhiyun goto out;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
578*4882a593Smuzhiyun const struct cpl_sge_egr_update *p = (void *)rsp;
579*4882a593Smuzhiyun unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
580*4882a593Smuzhiyun struct sge_txq *txq;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
583*4882a593Smuzhiyun txq->restarts++;
584*4882a593Smuzhiyun if (txq->q_type == CXGB4_TXQ_ETH) {
585*4882a593Smuzhiyun struct sge_eth_txq *eq;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun eq = container_of(txq, struct sge_eth_txq, q);
588*4882a593Smuzhiyun t4_sge_eth_txq_egress_update(q->adap, eq, -1);
589*4882a593Smuzhiyun } else {
590*4882a593Smuzhiyun struct sge_uld_txq *oq;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun oq = container_of(txq, struct sge_uld_txq, q);
593*4882a593Smuzhiyun tasklet_schedule(&oq->qresume_tsk);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
596*4882a593Smuzhiyun const struct cpl_fw6_msg *p = (void *)rsp;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
599*4882a593Smuzhiyun const struct fw_port_cmd *pcmd = (const void *)p->data;
600*4882a593Smuzhiyun unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
601*4882a593Smuzhiyun unsigned int action =
602*4882a593Smuzhiyun FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (cmd == FW_PORT_CMD &&
605*4882a593Smuzhiyun (action == FW_PORT_ACTION_GET_PORT_INFO ||
606*4882a593Smuzhiyun action == FW_PORT_ACTION_GET_PORT_INFO32)) {
607*4882a593Smuzhiyun int port = FW_PORT_CMD_PORTID_G(
608*4882a593Smuzhiyun be32_to_cpu(pcmd->op_to_portid));
609*4882a593Smuzhiyun struct net_device *dev;
610*4882a593Smuzhiyun int dcbxdis, state_input;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun dev = q->adap->port[q->adap->chan_map[port]];
613*4882a593Smuzhiyun dcbxdis = (action == FW_PORT_ACTION_GET_PORT_INFO
614*4882a593Smuzhiyun ? !!(pcmd->u.info.dcbxdis_pkd & FW_PORT_CMD_DCBXDIS_F)
615*4882a593Smuzhiyun : !!(be32_to_cpu(pcmd->u.info32.lstatus32_to_cbllen32)
616*4882a593Smuzhiyun & FW_PORT_CMD_DCBXDIS32_F));
617*4882a593Smuzhiyun state_input = (dcbxdis
618*4882a593Smuzhiyun ? CXGB4_DCB_INPUT_FW_DISABLED
619*4882a593Smuzhiyun : CXGB4_DCB_INPUT_FW_ENABLED);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun cxgb4_dcb_state_fsm(dev, state_input);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (cmd == FW_PORT_CMD &&
625*4882a593Smuzhiyun action == FW_PORT_ACTION_L2_DCB_CFG)
626*4882a593Smuzhiyun dcb_rpl(q->adap, pcmd);
627*4882a593Smuzhiyun else
628*4882a593Smuzhiyun #endif
629*4882a593Smuzhiyun if (p->type == 0)
630*4882a593Smuzhiyun t4_handle_fw_rpl(q->adap, p->data);
631*4882a593Smuzhiyun } else if (opcode == CPL_L2T_WRITE_RPL) {
632*4882a593Smuzhiyun const struct cpl_l2t_write_rpl *p = (void *)rsp;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun do_l2t_write_rpl(q->adap, p);
635*4882a593Smuzhiyun } else if (opcode == CPL_SMT_WRITE_RPL) {
636*4882a593Smuzhiyun const struct cpl_smt_write_rpl *p = (void *)rsp;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun do_smt_write_rpl(q->adap, p);
639*4882a593Smuzhiyun } else if (opcode == CPL_SET_TCB_RPL) {
640*4882a593Smuzhiyun const struct cpl_set_tcb_rpl *p = (void *)rsp;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun filter_rpl(q->adap, p);
643*4882a593Smuzhiyun } else if (opcode == CPL_ACT_OPEN_RPL) {
644*4882a593Smuzhiyun const struct cpl_act_open_rpl *p = (void *)rsp;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun hash_filter_rpl(q->adap, p);
647*4882a593Smuzhiyun } else if (opcode == CPL_ABORT_RPL_RSS) {
648*4882a593Smuzhiyun const struct cpl_abort_rpl_rss *p = (void *)rsp;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun hash_del_filter_rpl(q->adap, p);
651*4882a593Smuzhiyun } else if (opcode == CPL_SRQ_TABLE_RPL) {
652*4882a593Smuzhiyun const struct cpl_srq_table_rpl *p = (void *)rsp;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun do_srq_table_rpl(q->adap, p);
655*4882a593Smuzhiyun } else
656*4882a593Smuzhiyun dev_err(q->adap->pdev_dev,
657*4882a593Smuzhiyun "unexpected CPL %#x on FW event queue\n", opcode);
658*4882a593Smuzhiyun out:
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
disable_msi(struct adapter * adapter)662*4882a593Smuzhiyun static void disable_msi(struct adapter *adapter)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun if (adapter->flags & CXGB4_USING_MSIX) {
665*4882a593Smuzhiyun pci_disable_msix(adapter->pdev);
666*4882a593Smuzhiyun adapter->flags &= ~CXGB4_USING_MSIX;
667*4882a593Smuzhiyun } else if (adapter->flags & CXGB4_USING_MSI) {
668*4882a593Smuzhiyun pci_disable_msi(adapter->pdev);
669*4882a593Smuzhiyun adapter->flags &= ~CXGB4_USING_MSI;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun * Interrupt handler for non-data events used with MSI-X.
675*4882a593Smuzhiyun */
t4_nondata_intr(int irq,void * cookie)676*4882a593Smuzhiyun static irqreturn_t t4_nondata_intr(int irq, void *cookie)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct adapter *adap = cookie;
679*4882a593Smuzhiyun u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (v & PFSW_F) {
682*4882a593Smuzhiyun adap->swintr = 1;
683*4882a593Smuzhiyun t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun if (adap->flags & CXGB4_MASTER_PF)
686*4882a593Smuzhiyun t4_slow_intr_handler(adap);
687*4882a593Smuzhiyun return IRQ_HANDLED;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
cxgb4_set_msix_aff(struct adapter * adap,unsigned short vec,cpumask_var_t * aff_mask,int idx)690*4882a593Smuzhiyun int cxgb4_set_msix_aff(struct adapter *adap, unsigned short vec,
691*4882a593Smuzhiyun cpumask_var_t *aff_mask, int idx)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun int rv;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (!zalloc_cpumask_var(aff_mask, GFP_KERNEL)) {
696*4882a593Smuzhiyun dev_err(adap->pdev_dev, "alloc_cpumask_var failed\n");
697*4882a593Smuzhiyun return -ENOMEM;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun cpumask_set_cpu(cpumask_local_spread(idx, dev_to_node(adap->pdev_dev)),
701*4882a593Smuzhiyun *aff_mask);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun rv = irq_set_affinity_hint(vec, *aff_mask);
704*4882a593Smuzhiyun if (rv)
705*4882a593Smuzhiyun dev_warn(adap->pdev_dev,
706*4882a593Smuzhiyun "irq_set_affinity_hint %u failed %d\n",
707*4882a593Smuzhiyun vec, rv);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
cxgb4_clear_msix_aff(unsigned short vec,cpumask_var_t aff_mask)712*4882a593Smuzhiyun void cxgb4_clear_msix_aff(unsigned short vec, cpumask_var_t aff_mask)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun irq_set_affinity_hint(vec, NULL);
715*4882a593Smuzhiyun free_cpumask_var(aff_mask);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
request_msix_queue_irqs(struct adapter * adap)718*4882a593Smuzhiyun static int request_msix_queue_irqs(struct adapter *adap)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct sge *s = &adap->sge;
721*4882a593Smuzhiyun struct msix_info *minfo;
722*4882a593Smuzhiyun int err, ethqidx;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (s->fwevtq_msix_idx < 0)
725*4882a593Smuzhiyun return -ENOMEM;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun err = request_irq(adap->msix_info[s->fwevtq_msix_idx].vec,
728*4882a593Smuzhiyun t4_sge_intr_msix, 0,
729*4882a593Smuzhiyun adap->msix_info[s->fwevtq_msix_idx].desc,
730*4882a593Smuzhiyun &s->fw_evtq);
731*4882a593Smuzhiyun if (err)
732*4882a593Smuzhiyun return err;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun for_each_ethrxq(s, ethqidx) {
735*4882a593Smuzhiyun minfo = s->ethrxq[ethqidx].msix;
736*4882a593Smuzhiyun err = request_irq(minfo->vec,
737*4882a593Smuzhiyun t4_sge_intr_msix, 0,
738*4882a593Smuzhiyun minfo->desc,
739*4882a593Smuzhiyun &s->ethrxq[ethqidx].rspq);
740*4882a593Smuzhiyun if (err)
741*4882a593Smuzhiyun goto unwind;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun cxgb4_set_msix_aff(adap, minfo->vec,
744*4882a593Smuzhiyun &minfo->aff_mask, ethqidx);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun return 0;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun unwind:
749*4882a593Smuzhiyun while (--ethqidx >= 0) {
750*4882a593Smuzhiyun minfo = s->ethrxq[ethqidx].msix;
751*4882a593Smuzhiyun cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
752*4882a593Smuzhiyun free_irq(minfo->vec, &s->ethrxq[ethqidx].rspq);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
755*4882a593Smuzhiyun return err;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
free_msix_queue_irqs(struct adapter * adap)758*4882a593Smuzhiyun static void free_msix_queue_irqs(struct adapter *adap)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun struct sge *s = &adap->sge;
761*4882a593Smuzhiyun struct msix_info *minfo;
762*4882a593Smuzhiyun int i;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
765*4882a593Smuzhiyun for_each_ethrxq(s, i) {
766*4882a593Smuzhiyun minfo = s->ethrxq[i].msix;
767*4882a593Smuzhiyun cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
768*4882a593Smuzhiyun free_irq(minfo->vec, &s->ethrxq[i].rspq);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
setup_ppod_edram(struct adapter * adap)772*4882a593Smuzhiyun static int setup_ppod_edram(struct adapter *adap)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun unsigned int param, val;
775*4882a593Smuzhiyun int ret;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Driver sends FW_PARAMS_PARAM_DEV_PPOD_EDRAM read command to check
778*4882a593Smuzhiyun * if firmware supports ppod edram feature or not. If firmware
779*4882a593Smuzhiyun * returns 1, then driver can enable this feature by sending
780*4882a593Smuzhiyun * FW_PARAMS_PARAM_DEV_PPOD_EDRAM write command with value 1 to
781*4882a593Smuzhiyun * enable ppod edram feature.
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
784*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PPOD_EDRAM));
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, ¶m, &val);
787*4882a593Smuzhiyun if (ret < 0) {
788*4882a593Smuzhiyun dev_warn(adap->pdev_dev,
789*4882a593Smuzhiyun "querying PPOD_EDRAM support failed: %d\n",
790*4882a593Smuzhiyun ret);
791*4882a593Smuzhiyun return -1;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (val != 1)
795*4882a593Smuzhiyun return -1;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun ret = t4_set_params(adap, adap->mbox, adap->pf, 0, 1, ¶m, &val);
798*4882a593Smuzhiyun if (ret < 0) {
799*4882a593Smuzhiyun dev_err(adap->pdev_dev,
800*4882a593Smuzhiyun "setting PPOD_EDRAM failed: %d\n", ret);
801*4882a593Smuzhiyun return -1;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
adap_config_hpfilter(struct adapter * adapter)806*4882a593Smuzhiyun static void adap_config_hpfilter(struct adapter *adapter)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun u32 param, val = 0;
809*4882a593Smuzhiyun int ret;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Enable HP filter region. Older fw will fail this request and
812*4882a593Smuzhiyun * it is fine.
813*4882a593Smuzhiyun */
814*4882a593Smuzhiyun param = FW_PARAM_DEV(HPFILTER_REGION_SUPPORT);
815*4882a593Smuzhiyun ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
816*4882a593Smuzhiyun 1, ¶m, &val);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* An error means FW doesn't know about HP filter support,
819*4882a593Smuzhiyun * it's not a problem, don't return an error.
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun if (ret < 0)
822*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
823*4882a593Smuzhiyun "HP filter region isn't supported by FW\n");
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
cxgb4_config_rss(const struct port_info * pi,u16 * rss,u16 rss_size,u16 viid)826*4882a593Smuzhiyun static int cxgb4_config_rss(const struct port_info *pi, u16 *rss,
827*4882a593Smuzhiyun u16 rss_size, u16 viid)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
830*4882a593Smuzhiyun int ret;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun ret = t4_config_rss_range(adap, adap->mbox, viid, 0, rss_size, rss,
833*4882a593Smuzhiyun rss_size);
834*4882a593Smuzhiyun if (ret)
835*4882a593Smuzhiyun return ret;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* If Tunnel All Lookup isn't specified in the global RSS
838*4882a593Smuzhiyun * Configuration, then we need to specify a default Ingress
839*4882a593Smuzhiyun * Queue for any ingress packets which aren't hashed. We'll
840*4882a593Smuzhiyun * use our first ingress queue ...
841*4882a593Smuzhiyun */
842*4882a593Smuzhiyun return t4_config_vi_rss(adap, adap->mbox, viid,
843*4882a593Smuzhiyun FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
844*4882a593Smuzhiyun FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
845*4882a593Smuzhiyun FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
846*4882a593Smuzhiyun FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
847*4882a593Smuzhiyun FW_RSS_VI_CONFIG_CMD_UDPEN_F,
848*4882a593Smuzhiyun rss[0]);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /**
852*4882a593Smuzhiyun * cxgb4_write_rss - write the RSS table for a given port
853*4882a593Smuzhiyun * @pi: the port
854*4882a593Smuzhiyun * @queues: array of queue indices for RSS
855*4882a593Smuzhiyun *
856*4882a593Smuzhiyun * Sets up the portion of the HW RSS table for the port's VI to distribute
857*4882a593Smuzhiyun * packets to the Rx queues in @queues.
858*4882a593Smuzhiyun * Should never be called before setting up sge eth rx queues
859*4882a593Smuzhiyun */
cxgb4_write_rss(const struct port_info * pi,const u16 * queues)860*4882a593Smuzhiyun int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
863*4882a593Smuzhiyun const struct sge_eth_rxq *rxq;
864*4882a593Smuzhiyun int i, err;
865*4882a593Smuzhiyun u16 *rss;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun rxq = &adapter->sge.ethrxq[pi->first_qset];
868*4882a593Smuzhiyun rss = kmalloc_array(pi->rss_size, sizeof(u16), GFP_KERNEL);
869*4882a593Smuzhiyun if (!rss)
870*4882a593Smuzhiyun return -ENOMEM;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* map the queue indices to queue ids */
873*4882a593Smuzhiyun for (i = 0; i < pi->rss_size; i++, queues++)
874*4882a593Smuzhiyun rss[i] = rxq[*queues].rspq.abs_id;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun err = cxgb4_config_rss(pi, rss, pi->rss_size, pi->viid);
877*4882a593Smuzhiyun kfree(rss);
878*4882a593Smuzhiyun return err;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /**
882*4882a593Smuzhiyun * setup_rss - configure RSS
883*4882a593Smuzhiyun * @adap: the adapter
884*4882a593Smuzhiyun *
885*4882a593Smuzhiyun * Sets up RSS for each port.
886*4882a593Smuzhiyun */
setup_rss(struct adapter * adap)887*4882a593Smuzhiyun static int setup_rss(struct adapter *adap)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun int i, j, err;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun for_each_port(adap, i) {
892*4882a593Smuzhiyun const struct port_info *pi = adap2pinfo(adap, i);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Fill default values with equal distribution */
895*4882a593Smuzhiyun for (j = 0; j < pi->rss_size; j++)
896*4882a593Smuzhiyun pi->rss[j] = j % pi->nqsets;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun err = cxgb4_write_rss(pi, pi->rss);
899*4882a593Smuzhiyun if (err)
900*4882a593Smuzhiyun return err;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /*
906*4882a593Smuzhiyun * Return the channel of the ingress queue with the given qid.
907*4882a593Smuzhiyun */
rxq_to_chan(const struct sge * p,unsigned int qid)908*4882a593Smuzhiyun static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun qid -= p->ingr_start;
911*4882a593Smuzhiyun return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
cxgb4_quiesce_rx(struct sge_rspq * q)914*4882a593Smuzhiyun void cxgb4_quiesce_rx(struct sge_rspq *q)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun if (q->handler)
917*4882a593Smuzhiyun napi_disable(&q->napi);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * Wait until all NAPI handlers are descheduled.
922*4882a593Smuzhiyun */
quiesce_rx(struct adapter * adap)923*4882a593Smuzhiyun static void quiesce_rx(struct adapter *adap)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun int i;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun for (i = 0; i < adap->sge.ingr_sz; i++) {
928*4882a593Smuzhiyun struct sge_rspq *q = adap->sge.ingr_map[i];
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (!q)
931*4882a593Smuzhiyun continue;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun cxgb4_quiesce_rx(q);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Disable interrupt and napi handler */
disable_interrupts(struct adapter * adap)938*4882a593Smuzhiyun static void disable_interrupts(struct adapter *adap)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun struct sge *s = &adap->sge;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (adap->flags & CXGB4_FULL_INIT_DONE) {
943*4882a593Smuzhiyun t4_intr_disable(adap);
944*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
945*4882a593Smuzhiyun free_msix_queue_irqs(adap);
946*4882a593Smuzhiyun free_irq(adap->msix_info[s->nd_msix_idx].vec,
947*4882a593Smuzhiyun adap);
948*4882a593Smuzhiyun } else {
949*4882a593Smuzhiyun free_irq(adap->pdev->irq, adap);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun quiesce_rx(adap);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
cxgb4_enable_rx(struct adapter * adap,struct sge_rspq * q)955*4882a593Smuzhiyun void cxgb4_enable_rx(struct adapter *adap, struct sge_rspq *q)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun if (q->handler)
958*4882a593Smuzhiyun napi_enable(&q->napi);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* 0-increment GTS to start the timer and enable interrupts */
961*4882a593Smuzhiyun t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
962*4882a593Smuzhiyun SEINTARM_V(q->intr_params) |
963*4882a593Smuzhiyun INGRESSQID_V(q->cntxt_id));
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /*
967*4882a593Smuzhiyun * Enable NAPI scheduling and interrupt generation for all Rx queues.
968*4882a593Smuzhiyun */
enable_rx(struct adapter * adap)969*4882a593Smuzhiyun static void enable_rx(struct adapter *adap)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun int i;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun for (i = 0; i < adap->sge.ingr_sz; i++) {
974*4882a593Smuzhiyun struct sge_rspq *q = adap->sge.ingr_map[i];
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (!q)
977*4882a593Smuzhiyun continue;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun cxgb4_enable_rx(adap, q);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
setup_non_data_intr(struct adapter * adap)983*4882a593Smuzhiyun static int setup_non_data_intr(struct adapter *adap)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun int msix;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun adap->sge.nd_msix_idx = -1;
988*4882a593Smuzhiyun if (!(adap->flags & CXGB4_USING_MSIX))
989*4882a593Smuzhiyun return 0;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* Request MSI-X vector for non-data interrupt */
992*4882a593Smuzhiyun msix = cxgb4_get_msix_idx_from_bmap(adap);
993*4882a593Smuzhiyun if (msix < 0)
994*4882a593Smuzhiyun return -ENOMEM;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun snprintf(adap->msix_info[msix].desc,
997*4882a593Smuzhiyun sizeof(adap->msix_info[msix].desc),
998*4882a593Smuzhiyun "%s", adap->port[0]->name);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun adap->sge.nd_msix_idx = msix;
1001*4882a593Smuzhiyun return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
setup_fw_sge_queues(struct adapter * adap)1004*4882a593Smuzhiyun static int setup_fw_sge_queues(struct adapter *adap)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct sge *s = &adap->sge;
1007*4882a593Smuzhiyun int msix, err = 0;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun bitmap_zero(s->starving_fl, s->egr_sz);
1010*4882a593Smuzhiyun bitmap_zero(s->txq_maperr, s->egr_sz);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
1013*4882a593Smuzhiyun s->fwevtq_msix_idx = -1;
1014*4882a593Smuzhiyun msix = cxgb4_get_msix_idx_from_bmap(adap);
1015*4882a593Smuzhiyun if (msix < 0)
1016*4882a593Smuzhiyun return -ENOMEM;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun snprintf(adap->msix_info[msix].desc,
1019*4882a593Smuzhiyun sizeof(adap->msix_info[msix].desc),
1020*4882a593Smuzhiyun "%s-FWeventq", adap->port[0]->name);
1021*4882a593Smuzhiyun } else {
1022*4882a593Smuzhiyun err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
1023*4882a593Smuzhiyun NULL, NULL, NULL, -1);
1024*4882a593Smuzhiyun if (err)
1025*4882a593Smuzhiyun return err;
1026*4882a593Smuzhiyun msix = -((int)s->intrq.abs_id + 1);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
1030*4882a593Smuzhiyun msix, NULL, fwevtq_handler, NULL, -1);
1031*4882a593Smuzhiyun if (err && msix >= 0)
1032*4882a593Smuzhiyun cxgb4_free_msix_idx_in_bmap(adap, msix);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun s->fwevtq_msix_idx = msix;
1035*4882a593Smuzhiyun return err;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /**
1039*4882a593Smuzhiyun * setup_sge_queues - configure SGE Tx/Rx/response queues
1040*4882a593Smuzhiyun * @adap: the adapter
1041*4882a593Smuzhiyun *
1042*4882a593Smuzhiyun * Determines how many sets of SGE queues to use and initializes them.
1043*4882a593Smuzhiyun * We support multiple queue sets per port if we have MSI-X, otherwise
1044*4882a593Smuzhiyun * just one queue set per port.
1045*4882a593Smuzhiyun */
setup_sge_queues(struct adapter * adap)1046*4882a593Smuzhiyun static int setup_sge_queues(struct adapter *adap)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct sge_uld_rxq_info *rxq_info = NULL;
1049*4882a593Smuzhiyun struct sge *s = &adap->sge;
1050*4882a593Smuzhiyun unsigned int cmplqid = 0;
1051*4882a593Smuzhiyun int err, i, j, msix = 0;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (is_uld(adap))
1054*4882a593Smuzhiyun rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (!(adap->flags & CXGB4_USING_MSIX))
1057*4882a593Smuzhiyun msix = -((int)s->intrq.abs_id + 1);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun for_each_port(adap, i) {
1060*4882a593Smuzhiyun struct net_device *dev = adap->port[i];
1061*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1062*4882a593Smuzhiyun struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
1063*4882a593Smuzhiyun struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun for (j = 0; j < pi->nqsets; j++, q++) {
1066*4882a593Smuzhiyun if (msix >= 0) {
1067*4882a593Smuzhiyun msix = cxgb4_get_msix_idx_from_bmap(adap);
1068*4882a593Smuzhiyun if (msix < 0) {
1069*4882a593Smuzhiyun err = msix;
1070*4882a593Smuzhiyun goto freeout;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun snprintf(adap->msix_info[msix].desc,
1074*4882a593Smuzhiyun sizeof(adap->msix_info[msix].desc),
1075*4882a593Smuzhiyun "%s-Rx%d", dev->name, j);
1076*4882a593Smuzhiyun q->msix = &adap->msix_info[msix];
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
1080*4882a593Smuzhiyun msix, &q->fl,
1081*4882a593Smuzhiyun t4_ethrx_handler,
1082*4882a593Smuzhiyun NULL,
1083*4882a593Smuzhiyun t4_get_tp_ch_map(adap,
1084*4882a593Smuzhiyun pi->tx_chan));
1085*4882a593Smuzhiyun if (err)
1086*4882a593Smuzhiyun goto freeout;
1087*4882a593Smuzhiyun q->rspq.idx = j;
1088*4882a593Smuzhiyun memset(&q->stats, 0, sizeof(q->stats));
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun q = &s->ethrxq[pi->first_qset];
1092*4882a593Smuzhiyun for (j = 0; j < pi->nqsets; j++, t++, q++) {
1093*4882a593Smuzhiyun err = t4_sge_alloc_eth_txq(adap, t, dev,
1094*4882a593Smuzhiyun netdev_get_tx_queue(dev, j),
1095*4882a593Smuzhiyun q->rspq.cntxt_id,
1096*4882a593Smuzhiyun !!(adap->flags & CXGB4_SGE_DBQ_TIMER));
1097*4882a593Smuzhiyun if (err)
1098*4882a593Smuzhiyun goto freeout;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun for_each_port(adap, i) {
1103*4882a593Smuzhiyun /* Note that cmplqid below is 0 if we don't
1104*4882a593Smuzhiyun * have RDMA queues, and that's the right value.
1105*4882a593Smuzhiyun */
1106*4882a593Smuzhiyun if (rxq_info)
1107*4882a593Smuzhiyun cmplqid = rxq_info->uldrxq[i].rspq.cntxt_id;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
1110*4882a593Smuzhiyun s->fw_evtq.cntxt_id, cmplqid);
1111*4882a593Smuzhiyun if (err)
1112*4882a593Smuzhiyun goto freeout;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (!is_t4(adap->params.chip)) {
1116*4882a593Smuzhiyun err = t4_sge_alloc_eth_txq(adap, &s->ptptxq, adap->port[0],
1117*4882a593Smuzhiyun netdev_get_tx_queue(adap->port[0], 0)
1118*4882a593Smuzhiyun , s->fw_evtq.cntxt_id, false);
1119*4882a593Smuzhiyun if (err)
1120*4882a593Smuzhiyun goto freeout;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun t4_write_reg(adap, is_t4(adap->params.chip) ?
1124*4882a593Smuzhiyun MPS_TRC_RSS_CONTROL_A :
1125*4882a593Smuzhiyun MPS_T5_TRC_RSS_CONTROL_A,
1126*4882a593Smuzhiyun RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
1127*4882a593Smuzhiyun QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
1128*4882a593Smuzhiyun return 0;
1129*4882a593Smuzhiyun freeout:
1130*4882a593Smuzhiyun dev_err(adap->pdev_dev, "Can't allocate queues, err=%d\n", -err);
1131*4882a593Smuzhiyun t4_free_sge_resources(adap);
1132*4882a593Smuzhiyun return err;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
cxgb_select_queue(struct net_device * dev,struct sk_buff * skb,struct net_device * sb_dev)1135*4882a593Smuzhiyun static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
1136*4882a593Smuzhiyun struct net_device *sb_dev)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun int txq;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
1141*4882a593Smuzhiyun /* If a Data Center Bridging has been successfully negotiated on this
1142*4882a593Smuzhiyun * link then we'll use the skb's priority to map it to a TX Queue.
1143*4882a593Smuzhiyun * The skb's priority is determined via the VLAN Tag Priority Code
1144*4882a593Smuzhiyun * Point field.
1145*4882a593Smuzhiyun */
1146*4882a593Smuzhiyun if (cxgb4_dcb_enabled(dev) && !is_kdump_kernel()) {
1147*4882a593Smuzhiyun u16 vlan_tci;
1148*4882a593Smuzhiyun int err;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun err = vlan_get_tag(skb, &vlan_tci);
1151*4882a593Smuzhiyun if (unlikely(err)) {
1152*4882a593Smuzhiyun if (net_ratelimit())
1153*4882a593Smuzhiyun netdev_warn(dev,
1154*4882a593Smuzhiyun "TX Packet without VLAN Tag on DCB Link\n");
1155*4882a593Smuzhiyun txq = 0;
1156*4882a593Smuzhiyun } else {
1157*4882a593Smuzhiyun txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
1158*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_FCOE
1159*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_FCOE))
1160*4882a593Smuzhiyun txq = skb->priority & 0x7;
1161*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_FCOE */
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun return txq;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_DCB */
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (dev->num_tc) {
1168*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1169*4882a593Smuzhiyun u8 ver, proto;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun ver = ip_hdr(skb)->version;
1172*4882a593Smuzhiyun proto = (ver == 6) ? ipv6_hdr(skb)->nexthdr :
1173*4882a593Smuzhiyun ip_hdr(skb)->protocol;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Send unsupported traffic pattern to normal NIC queues. */
1176*4882a593Smuzhiyun txq = netdev_pick_tx(dev, skb, sb_dev);
1177*4882a593Smuzhiyun if (xfrm_offload(skb) || is_ptp_enabled(skb, dev) ||
1178*4882a593Smuzhiyun skb->encapsulation ||
1179*4882a593Smuzhiyun cxgb4_is_ktls_skb(skb) ||
1180*4882a593Smuzhiyun (proto != IPPROTO_TCP && proto != IPPROTO_UDP))
1181*4882a593Smuzhiyun txq = txq % pi->nqsets;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun return txq;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun if (select_queue) {
1187*4882a593Smuzhiyun txq = (skb_rx_queue_recorded(skb)
1188*4882a593Smuzhiyun ? skb_get_rx_queue(skb)
1189*4882a593Smuzhiyun : smp_processor_id());
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun while (unlikely(txq >= dev->real_num_tx_queues))
1192*4882a593Smuzhiyun txq -= dev->real_num_tx_queues;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun return txq;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
closest_timer(const struct sge * s,int time)1200*4882a593Smuzhiyun static int closest_timer(const struct sge *s, int time)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun int i, delta, match = 0, min_delta = INT_MAX;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
1205*4882a593Smuzhiyun delta = time - s->timer_val[i];
1206*4882a593Smuzhiyun if (delta < 0)
1207*4882a593Smuzhiyun delta = -delta;
1208*4882a593Smuzhiyun if (delta < min_delta) {
1209*4882a593Smuzhiyun min_delta = delta;
1210*4882a593Smuzhiyun match = i;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun return match;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
closest_thres(const struct sge * s,int thres)1216*4882a593Smuzhiyun static int closest_thres(const struct sge *s, int thres)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun int i, delta, match = 0, min_delta = INT_MAX;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
1221*4882a593Smuzhiyun delta = thres - s->counter_val[i];
1222*4882a593Smuzhiyun if (delta < 0)
1223*4882a593Smuzhiyun delta = -delta;
1224*4882a593Smuzhiyun if (delta < min_delta) {
1225*4882a593Smuzhiyun min_delta = delta;
1226*4882a593Smuzhiyun match = i;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun return match;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /**
1233*4882a593Smuzhiyun * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
1234*4882a593Smuzhiyun * @q: the Rx queue
1235*4882a593Smuzhiyun * @us: the hold-off time in us, or 0 to disable timer
1236*4882a593Smuzhiyun * @cnt: the hold-off packet count, or 0 to disable counter
1237*4882a593Smuzhiyun *
1238*4882a593Smuzhiyun * Sets an Rx queue's interrupt hold-off time and packet count. At least
1239*4882a593Smuzhiyun * one of the two needs to be enabled for the queue to generate interrupts.
1240*4882a593Smuzhiyun */
cxgb4_set_rspq_intr_params(struct sge_rspq * q,unsigned int us,unsigned int cnt)1241*4882a593Smuzhiyun int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
1242*4882a593Smuzhiyun unsigned int us, unsigned int cnt)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun struct adapter *adap = q->adap;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if ((us | cnt) == 0)
1247*4882a593Smuzhiyun cnt = 1;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if (cnt) {
1250*4882a593Smuzhiyun int err;
1251*4882a593Smuzhiyun u32 v, new_idx;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun new_idx = closest_thres(&adap->sge, cnt);
1254*4882a593Smuzhiyun if (q->desc && q->pktcnt_idx != new_idx) {
1255*4882a593Smuzhiyun /* the queue has already been created, update it */
1256*4882a593Smuzhiyun v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
1257*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(
1258*4882a593Smuzhiyun FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
1259*4882a593Smuzhiyun FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
1260*4882a593Smuzhiyun err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
1261*4882a593Smuzhiyun &v, &new_idx);
1262*4882a593Smuzhiyun if (err)
1263*4882a593Smuzhiyun return err;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun q->pktcnt_idx = new_idx;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun us = us == 0 ? 6 : closest_timer(&adap->sge, us);
1269*4882a593Smuzhiyun q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
1270*4882a593Smuzhiyun return 0;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
cxgb_set_features(struct net_device * dev,netdev_features_t features)1273*4882a593Smuzhiyun static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun netdev_features_t changed = dev->features ^ features;
1276*4882a593Smuzhiyun const struct port_info *pi = netdev_priv(dev);
1277*4882a593Smuzhiyun int err;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun err = t4_set_rxmode(pi->adapter, pi->adapter->mbox, pi->viid,
1283*4882a593Smuzhiyun pi->viid_mirror, -1, -1, -1, -1,
1284*4882a593Smuzhiyun !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
1285*4882a593Smuzhiyun if (unlikely(err))
1286*4882a593Smuzhiyun dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
1287*4882a593Smuzhiyun return err;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
setup_debugfs(struct adapter * adap)1290*4882a593Smuzhiyun static int setup_debugfs(struct adapter *adap)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun if (IS_ERR_OR_NULL(adap->debugfs_root))
1293*4882a593Smuzhiyun return -1;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1296*4882a593Smuzhiyun t4_setup_debugfs(adap);
1297*4882a593Smuzhiyun #endif
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
cxgb4_port_mirror_free_rxq(struct adapter * adap,struct sge_eth_rxq * mirror_rxq)1301*4882a593Smuzhiyun static void cxgb4_port_mirror_free_rxq(struct adapter *adap,
1302*4882a593Smuzhiyun struct sge_eth_rxq *mirror_rxq)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun if ((adap->flags & CXGB4_FULL_INIT_DONE) &&
1305*4882a593Smuzhiyun !(adap->flags & CXGB4_SHUTTING_DOWN))
1306*4882a593Smuzhiyun cxgb4_quiesce_rx(&mirror_rxq->rspq);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
1309*4882a593Smuzhiyun cxgb4_clear_msix_aff(mirror_rxq->msix->vec,
1310*4882a593Smuzhiyun mirror_rxq->msix->aff_mask);
1311*4882a593Smuzhiyun free_irq(mirror_rxq->msix->vec, &mirror_rxq->rspq);
1312*4882a593Smuzhiyun cxgb4_free_msix_idx_in_bmap(adap, mirror_rxq->msix->idx);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun free_rspq_fl(adap, &mirror_rxq->rspq, &mirror_rxq->fl);
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
cxgb4_port_mirror_alloc_queues(struct net_device * dev)1318*4882a593Smuzhiyun static int cxgb4_port_mirror_alloc_queues(struct net_device *dev)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1321*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1322*4882a593Smuzhiyun struct sge_eth_rxq *mirror_rxq;
1323*4882a593Smuzhiyun struct sge *s = &adap->sge;
1324*4882a593Smuzhiyun int ret = 0, msix = 0;
1325*4882a593Smuzhiyun u16 i, rxqid;
1326*4882a593Smuzhiyun u16 *rss;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun if (!pi->vi_mirror_count)
1329*4882a593Smuzhiyun return 0;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (s->mirror_rxq[pi->port_id])
1332*4882a593Smuzhiyun return 0;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun mirror_rxq = kcalloc(pi->nmirrorqsets, sizeof(*mirror_rxq), GFP_KERNEL);
1335*4882a593Smuzhiyun if (!mirror_rxq)
1336*4882a593Smuzhiyun return -ENOMEM;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun s->mirror_rxq[pi->port_id] = mirror_rxq;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (!(adap->flags & CXGB4_USING_MSIX))
1341*4882a593Smuzhiyun msix = -((int)adap->sge.intrq.abs_id + 1);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun for (i = 0, rxqid = 0; i < pi->nmirrorqsets; i++, rxqid++) {
1344*4882a593Smuzhiyun mirror_rxq = &s->mirror_rxq[pi->port_id][i];
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun /* Allocate Mirror Rxqs */
1347*4882a593Smuzhiyun if (msix >= 0) {
1348*4882a593Smuzhiyun msix = cxgb4_get_msix_idx_from_bmap(adap);
1349*4882a593Smuzhiyun if (msix < 0) {
1350*4882a593Smuzhiyun ret = msix;
1351*4882a593Smuzhiyun goto out_free_queues;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun mirror_rxq->msix = &adap->msix_info[msix];
1355*4882a593Smuzhiyun snprintf(mirror_rxq->msix->desc,
1356*4882a593Smuzhiyun sizeof(mirror_rxq->msix->desc),
1357*4882a593Smuzhiyun "%s-mirrorrxq%d", dev->name, i);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun init_rspq(adap, &mirror_rxq->rspq,
1361*4882a593Smuzhiyun CXGB4_MIRROR_RXQ_DEFAULT_INTR_USEC,
1362*4882a593Smuzhiyun CXGB4_MIRROR_RXQ_DEFAULT_PKT_CNT,
1363*4882a593Smuzhiyun CXGB4_MIRROR_RXQ_DEFAULT_DESC_NUM,
1364*4882a593Smuzhiyun CXGB4_MIRROR_RXQ_DEFAULT_DESC_SIZE);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun mirror_rxq->fl.size = CXGB4_MIRROR_FLQ_DEFAULT_DESC_NUM;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun ret = t4_sge_alloc_rxq(adap, &mirror_rxq->rspq, false,
1369*4882a593Smuzhiyun dev, msix, &mirror_rxq->fl,
1370*4882a593Smuzhiyun t4_ethrx_handler, NULL, 0);
1371*4882a593Smuzhiyun if (ret)
1372*4882a593Smuzhiyun goto out_free_msix_idx;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* Setup MSI-X vectors for Mirror Rxqs */
1375*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
1376*4882a593Smuzhiyun ret = request_irq(mirror_rxq->msix->vec,
1377*4882a593Smuzhiyun t4_sge_intr_msix, 0,
1378*4882a593Smuzhiyun mirror_rxq->msix->desc,
1379*4882a593Smuzhiyun &mirror_rxq->rspq);
1380*4882a593Smuzhiyun if (ret)
1381*4882a593Smuzhiyun goto out_free_rxq;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun cxgb4_set_msix_aff(adap, mirror_rxq->msix->vec,
1384*4882a593Smuzhiyun &mirror_rxq->msix->aff_mask, i);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* Start NAPI for Mirror Rxqs */
1388*4882a593Smuzhiyun cxgb4_enable_rx(adap, &mirror_rxq->rspq);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* Setup RSS for Mirror Rxqs */
1392*4882a593Smuzhiyun rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
1393*4882a593Smuzhiyun if (!rss) {
1394*4882a593Smuzhiyun ret = -ENOMEM;
1395*4882a593Smuzhiyun goto out_free_queues;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun mirror_rxq = &s->mirror_rxq[pi->port_id][0];
1399*4882a593Smuzhiyun for (i = 0; i < pi->rss_size; i++)
1400*4882a593Smuzhiyun rss[i] = mirror_rxq[i % pi->nmirrorqsets].rspq.abs_id;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun ret = cxgb4_config_rss(pi, rss, pi->rss_size, pi->viid_mirror);
1403*4882a593Smuzhiyun kfree(rss);
1404*4882a593Smuzhiyun if (ret)
1405*4882a593Smuzhiyun goto out_free_queues;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun out_free_rxq:
1410*4882a593Smuzhiyun free_rspq_fl(adap, &mirror_rxq->rspq, &mirror_rxq->fl);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun out_free_msix_idx:
1413*4882a593Smuzhiyun cxgb4_free_msix_idx_in_bmap(adap, mirror_rxq->msix->idx);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun out_free_queues:
1416*4882a593Smuzhiyun while (rxqid-- > 0)
1417*4882a593Smuzhiyun cxgb4_port_mirror_free_rxq(adap,
1418*4882a593Smuzhiyun &s->mirror_rxq[pi->port_id][rxqid]);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun kfree(s->mirror_rxq[pi->port_id]);
1421*4882a593Smuzhiyun s->mirror_rxq[pi->port_id] = NULL;
1422*4882a593Smuzhiyun return ret;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
cxgb4_port_mirror_free_queues(struct net_device * dev)1425*4882a593Smuzhiyun static void cxgb4_port_mirror_free_queues(struct net_device *dev)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1428*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1429*4882a593Smuzhiyun struct sge *s = &adap->sge;
1430*4882a593Smuzhiyun u16 i;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (!pi->vi_mirror_count)
1433*4882a593Smuzhiyun return;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun if (!s->mirror_rxq[pi->port_id])
1436*4882a593Smuzhiyun return;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun for (i = 0; i < pi->nmirrorqsets; i++)
1439*4882a593Smuzhiyun cxgb4_port_mirror_free_rxq(adap,
1440*4882a593Smuzhiyun &s->mirror_rxq[pi->port_id][i]);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun kfree(s->mirror_rxq[pi->port_id]);
1443*4882a593Smuzhiyun s->mirror_rxq[pi->port_id] = NULL;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
cxgb4_port_mirror_start(struct net_device * dev)1446*4882a593Smuzhiyun static int cxgb4_port_mirror_start(struct net_device *dev)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1449*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1450*4882a593Smuzhiyun int ret, idx = -1;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (!pi->vi_mirror_count)
1453*4882a593Smuzhiyun return 0;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Mirror VIs can be created dynamically after stack had
1456*4882a593Smuzhiyun * already setup Rx modes like MTU, promisc, allmulti, etc.
1457*4882a593Smuzhiyun * on main VI. So, parse what the stack had setup on the
1458*4882a593Smuzhiyun * main VI and update the same on the mirror VI.
1459*4882a593Smuzhiyun */
1460*4882a593Smuzhiyun ret = t4_set_rxmode(adap, adap->mbox, pi->viid, pi->viid_mirror,
1461*4882a593Smuzhiyun dev->mtu, (dev->flags & IFF_PROMISC) ? 1 : 0,
1462*4882a593Smuzhiyun (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1,
1463*4882a593Smuzhiyun !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
1464*4882a593Smuzhiyun if (ret) {
1465*4882a593Smuzhiyun dev_err(adap->pdev_dev,
1466*4882a593Smuzhiyun "Failed start up Rx mode for Mirror VI 0x%x, ret: %d\n",
1467*4882a593Smuzhiyun pi->viid_mirror, ret);
1468*4882a593Smuzhiyun return ret;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun /* Enable replication bit for the device's MAC address
1472*4882a593Smuzhiyun * in MPS TCAM, so that the packets for the main VI are
1473*4882a593Smuzhiyun * replicated to mirror VI.
1474*4882a593Smuzhiyun */
1475*4882a593Smuzhiyun ret = cxgb4_update_mac_filt(pi, pi->viid_mirror, &idx,
1476*4882a593Smuzhiyun dev->dev_addr, true, NULL);
1477*4882a593Smuzhiyun if (ret) {
1478*4882a593Smuzhiyun dev_err(adap->pdev_dev,
1479*4882a593Smuzhiyun "Failed updating MAC filter for Mirror VI 0x%x, ret: %d\n",
1480*4882a593Smuzhiyun pi->viid_mirror, ret);
1481*4882a593Smuzhiyun return ret;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* Enabling a Virtual Interface can result in an interrupt
1485*4882a593Smuzhiyun * during the processing of the VI Enable command and, in some
1486*4882a593Smuzhiyun * paths, result in an attempt to issue another command in the
1487*4882a593Smuzhiyun * interrupt context. Thus, we disable interrupts during the
1488*4882a593Smuzhiyun * course of the VI Enable command ...
1489*4882a593Smuzhiyun */
1490*4882a593Smuzhiyun local_bh_disable();
1491*4882a593Smuzhiyun ret = t4_enable_vi_params(adap, adap->mbox, pi->viid_mirror, true, true,
1492*4882a593Smuzhiyun false);
1493*4882a593Smuzhiyun local_bh_enable();
1494*4882a593Smuzhiyun if (ret)
1495*4882a593Smuzhiyun dev_err(adap->pdev_dev,
1496*4882a593Smuzhiyun "Failed starting Mirror VI 0x%x, ret: %d\n",
1497*4882a593Smuzhiyun pi->viid_mirror, ret);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun return ret;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
cxgb4_port_mirror_stop(struct net_device * dev)1502*4882a593Smuzhiyun static void cxgb4_port_mirror_stop(struct net_device *dev)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1505*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (!pi->vi_mirror_count)
1508*4882a593Smuzhiyun return;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun t4_enable_vi_params(adap, adap->mbox, pi->viid_mirror, false, false,
1511*4882a593Smuzhiyun false);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
cxgb4_port_mirror_alloc(struct net_device * dev)1514*4882a593Smuzhiyun int cxgb4_port_mirror_alloc(struct net_device *dev)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1517*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1518*4882a593Smuzhiyun int ret = 0;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (!pi->nmirrorqsets)
1521*4882a593Smuzhiyun return -EOPNOTSUPP;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun mutex_lock(&pi->vi_mirror_mutex);
1524*4882a593Smuzhiyun if (pi->viid_mirror) {
1525*4882a593Smuzhiyun pi->vi_mirror_count++;
1526*4882a593Smuzhiyun goto out_unlock;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun ret = t4_init_port_mirror(pi, adap->mbox, pi->port_id, adap->pf, 0,
1530*4882a593Smuzhiyun &pi->viid_mirror);
1531*4882a593Smuzhiyun if (ret)
1532*4882a593Smuzhiyun goto out_unlock;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun pi->vi_mirror_count = 1;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (adap->flags & CXGB4_FULL_INIT_DONE) {
1537*4882a593Smuzhiyun ret = cxgb4_port_mirror_alloc_queues(dev);
1538*4882a593Smuzhiyun if (ret)
1539*4882a593Smuzhiyun goto out_free_vi;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun ret = cxgb4_port_mirror_start(dev);
1542*4882a593Smuzhiyun if (ret)
1543*4882a593Smuzhiyun goto out_free_queues;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
1547*4882a593Smuzhiyun return 0;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun out_free_queues:
1550*4882a593Smuzhiyun cxgb4_port_mirror_free_queues(dev);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun out_free_vi:
1553*4882a593Smuzhiyun pi->vi_mirror_count = 0;
1554*4882a593Smuzhiyun t4_free_vi(adap, adap->mbox, adap->pf, 0, pi->viid_mirror);
1555*4882a593Smuzhiyun pi->viid_mirror = 0;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun out_unlock:
1558*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
1559*4882a593Smuzhiyun return ret;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
cxgb4_port_mirror_free(struct net_device * dev)1562*4882a593Smuzhiyun void cxgb4_port_mirror_free(struct net_device *dev)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
1565*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun mutex_lock(&pi->vi_mirror_mutex);
1568*4882a593Smuzhiyun if (!pi->viid_mirror)
1569*4882a593Smuzhiyun goto out_unlock;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (pi->vi_mirror_count > 1) {
1572*4882a593Smuzhiyun pi->vi_mirror_count--;
1573*4882a593Smuzhiyun goto out_unlock;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun cxgb4_port_mirror_stop(dev);
1577*4882a593Smuzhiyun cxgb4_port_mirror_free_queues(dev);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun pi->vi_mirror_count = 0;
1580*4882a593Smuzhiyun t4_free_vi(adap, adap->mbox, adap->pf, 0, pi->viid_mirror);
1581*4882a593Smuzhiyun pi->viid_mirror = 0;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun out_unlock:
1584*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /*
1588*4882a593Smuzhiyun * upper-layer driver support
1589*4882a593Smuzhiyun */
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /*
1592*4882a593Smuzhiyun * Allocate an active-open TID and set it to the supplied value.
1593*4882a593Smuzhiyun */
cxgb4_alloc_atid(struct tid_info * t,void * data)1594*4882a593Smuzhiyun int cxgb4_alloc_atid(struct tid_info *t, void *data)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun int atid = -1;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun spin_lock_bh(&t->atid_lock);
1599*4882a593Smuzhiyun if (t->afree) {
1600*4882a593Smuzhiyun union aopen_entry *p = t->afree;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun atid = (p - t->atid_tab) + t->atid_base;
1603*4882a593Smuzhiyun t->afree = p->next;
1604*4882a593Smuzhiyun p->data = data;
1605*4882a593Smuzhiyun t->atids_in_use++;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun spin_unlock_bh(&t->atid_lock);
1608*4882a593Smuzhiyun return atid;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_alloc_atid);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /*
1613*4882a593Smuzhiyun * Release an active-open TID.
1614*4882a593Smuzhiyun */
cxgb4_free_atid(struct tid_info * t,unsigned int atid)1615*4882a593Smuzhiyun void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun spin_lock_bh(&t->atid_lock);
1620*4882a593Smuzhiyun p->next = t->afree;
1621*4882a593Smuzhiyun t->afree = p;
1622*4882a593Smuzhiyun t->atids_in_use--;
1623*4882a593Smuzhiyun spin_unlock_bh(&t->atid_lock);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_free_atid);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /*
1628*4882a593Smuzhiyun * Allocate a server TID and set it to the supplied value.
1629*4882a593Smuzhiyun */
cxgb4_alloc_stid(struct tid_info * t,int family,void * data)1630*4882a593Smuzhiyun int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun int stid;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun spin_lock_bh(&t->stid_lock);
1635*4882a593Smuzhiyun if (family == PF_INET) {
1636*4882a593Smuzhiyun stid = find_first_zero_bit(t->stid_bmap, t->nstids);
1637*4882a593Smuzhiyun if (stid < t->nstids)
1638*4882a593Smuzhiyun __set_bit(stid, t->stid_bmap);
1639*4882a593Smuzhiyun else
1640*4882a593Smuzhiyun stid = -1;
1641*4882a593Smuzhiyun } else {
1642*4882a593Smuzhiyun stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
1643*4882a593Smuzhiyun if (stid < 0)
1644*4882a593Smuzhiyun stid = -1;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun if (stid >= 0) {
1647*4882a593Smuzhiyun t->stid_tab[stid].data = data;
1648*4882a593Smuzhiyun stid += t->stid_base;
1649*4882a593Smuzhiyun /* IPv6 requires max of 520 bits or 16 cells in TCAM
1650*4882a593Smuzhiyun * This is equivalent to 4 TIDs. With CLIP enabled it
1651*4882a593Smuzhiyun * needs 2 TIDs.
1652*4882a593Smuzhiyun */
1653*4882a593Smuzhiyun if (family == PF_INET6) {
1654*4882a593Smuzhiyun t->stids_in_use += 2;
1655*4882a593Smuzhiyun t->v6_stids_in_use += 2;
1656*4882a593Smuzhiyun } else {
1657*4882a593Smuzhiyun t->stids_in_use++;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun spin_unlock_bh(&t->stid_lock);
1661*4882a593Smuzhiyun return stid;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_alloc_stid);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun /* Allocate a server filter TID and set it to the supplied value.
1666*4882a593Smuzhiyun */
cxgb4_alloc_sftid(struct tid_info * t,int family,void * data)1667*4882a593Smuzhiyun int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun int stid;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun spin_lock_bh(&t->stid_lock);
1672*4882a593Smuzhiyun if (family == PF_INET) {
1673*4882a593Smuzhiyun stid = find_next_zero_bit(t->stid_bmap,
1674*4882a593Smuzhiyun t->nstids + t->nsftids, t->nstids);
1675*4882a593Smuzhiyun if (stid < (t->nstids + t->nsftids))
1676*4882a593Smuzhiyun __set_bit(stid, t->stid_bmap);
1677*4882a593Smuzhiyun else
1678*4882a593Smuzhiyun stid = -1;
1679*4882a593Smuzhiyun } else {
1680*4882a593Smuzhiyun stid = -1;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun if (stid >= 0) {
1683*4882a593Smuzhiyun t->stid_tab[stid].data = data;
1684*4882a593Smuzhiyun stid -= t->nstids;
1685*4882a593Smuzhiyun stid += t->sftid_base;
1686*4882a593Smuzhiyun t->sftids_in_use++;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun spin_unlock_bh(&t->stid_lock);
1689*4882a593Smuzhiyun return stid;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_alloc_sftid);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Release a server TID.
1694*4882a593Smuzhiyun */
cxgb4_free_stid(struct tid_info * t,unsigned int stid,int family)1695*4882a593Smuzhiyun void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun /* Is it a server filter TID? */
1698*4882a593Smuzhiyun if (t->nsftids && (stid >= t->sftid_base)) {
1699*4882a593Smuzhiyun stid -= t->sftid_base;
1700*4882a593Smuzhiyun stid += t->nstids;
1701*4882a593Smuzhiyun } else {
1702*4882a593Smuzhiyun stid -= t->stid_base;
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun spin_lock_bh(&t->stid_lock);
1706*4882a593Smuzhiyun if (family == PF_INET)
1707*4882a593Smuzhiyun __clear_bit(stid, t->stid_bmap);
1708*4882a593Smuzhiyun else
1709*4882a593Smuzhiyun bitmap_release_region(t->stid_bmap, stid, 1);
1710*4882a593Smuzhiyun t->stid_tab[stid].data = NULL;
1711*4882a593Smuzhiyun if (stid < t->nstids) {
1712*4882a593Smuzhiyun if (family == PF_INET6) {
1713*4882a593Smuzhiyun t->stids_in_use -= 2;
1714*4882a593Smuzhiyun t->v6_stids_in_use -= 2;
1715*4882a593Smuzhiyun } else {
1716*4882a593Smuzhiyun t->stids_in_use--;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun } else {
1719*4882a593Smuzhiyun t->sftids_in_use--;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun spin_unlock_bh(&t->stid_lock);
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_free_stid);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /*
1727*4882a593Smuzhiyun * Populate a TID_RELEASE WR. Caller must properly size the skb.
1728*4882a593Smuzhiyun */
mk_tid_release(struct sk_buff * skb,unsigned int chan,unsigned int tid)1729*4882a593Smuzhiyun static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
1730*4882a593Smuzhiyun unsigned int tid)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun struct cpl_tid_release *req;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1735*4882a593Smuzhiyun req = __skb_put(skb, sizeof(*req));
1736*4882a593Smuzhiyun INIT_TP_WR(req, tid);
1737*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /*
1741*4882a593Smuzhiyun * Queue a TID release request and if necessary schedule a work queue to
1742*4882a593Smuzhiyun * process it.
1743*4882a593Smuzhiyun */
cxgb4_queue_tid_release(struct tid_info * t,unsigned int chan,unsigned int tid)1744*4882a593Smuzhiyun static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
1745*4882a593Smuzhiyun unsigned int tid)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct adapter *adap = container_of(t, struct adapter, tids);
1748*4882a593Smuzhiyun void **p = &t->tid_tab[tid - t->tid_base];
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun spin_lock_bh(&adap->tid_release_lock);
1751*4882a593Smuzhiyun *p = adap->tid_release_head;
1752*4882a593Smuzhiyun /* Low 2 bits encode the Tx channel number */
1753*4882a593Smuzhiyun adap->tid_release_head = (void **)((uintptr_t)p | chan);
1754*4882a593Smuzhiyun if (!adap->tid_release_task_busy) {
1755*4882a593Smuzhiyun adap->tid_release_task_busy = true;
1756*4882a593Smuzhiyun queue_work(adap->workq, &adap->tid_release_task);
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun spin_unlock_bh(&adap->tid_release_lock);
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun /*
1762*4882a593Smuzhiyun * Process the list of pending TID release requests.
1763*4882a593Smuzhiyun */
process_tid_release_list(struct work_struct * work)1764*4882a593Smuzhiyun static void process_tid_release_list(struct work_struct *work)
1765*4882a593Smuzhiyun {
1766*4882a593Smuzhiyun struct sk_buff *skb;
1767*4882a593Smuzhiyun struct adapter *adap;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun adap = container_of(work, struct adapter, tid_release_task);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun spin_lock_bh(&adap->tid_release_lock);
1772*4882a593Smuzhiyun while (adap->tid_release_head) {
1773*4882a593Smuzhiyun void **p = adap->tid_release_head;
1774*4882a593Smuzhiyun unsigned int chan = (uintptr_t)p & 3;
1775*4882a593Smuzhiyun p = (void *)p - chan;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun adap->tid_release_head = *p;
1778*4882a593Smuzhiyun *p = NULL;
1779*4882a593Smuzhiyun spin_unlock_bh(&adap->tid_release_lock);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
1782*4882a593Smuzhiyun GFP_KERNEL)))
1783*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun mk_tid_release(skb, chan, p - adap->tids.tid_tab);
1786*4882a593Smuzhiyun t4_ofld_send(adap, skb);
1787*4882a593Smuzhiyun spin_lock_bh(&adap->tid_release_lock);
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun adap->tid_release_task_busy = false;
1790*4882a593Smuzhiyun spin_unlock_bh(&adap->tid_release_lock);
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /*
1794*4882a593Smuzhiyun * Release a TID and inform HW. If we are unable to allocate the release
1795*4882a593Smuzhiyun * message we defer to a work queue.
1796*4882a593Smuzhiyun */
cxgb4_remove_tid(struct tid_info * t,unsigned int chan,unsigned int tid,unsigned short family)1797*4882a593Smuzhiyun void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid,
1798*4882a593Smuzhiyun unsigned short family)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun struct adapter *adap = container_of(t, struct adapter, tids);
1801*4882a593Smuzhiyun struct sk_buff *skb;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun WARN_ON(tid_out_of_range(&adap->tids, tid));
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun if (t->tid_tab[tid - adap->tids.tid_base]) {
1806*4882a593Smuzhiyun t->tid_tab[tid - adap->tids.tid_base] = NULL;
1807*4882a593Smuzhiyun atomic_dec(&t->conns_in_use);
1808*4882a593Smuzhiyun if (t->hash_base && (tid >= t->hash_base)) {
1809*4882a593Smuzhiyun if (family == AF_INET6)
1810*4882a593Smuzhiyun atomic_sub(2, &t->hash_tids_in_use);
1811*4882a593Smuzhiyun else
1812*4882a593Smuzhiyun atomic_dec(&t->hash_tids_in_use);
1813*4882a593Smuzhiyun } else {
1814*4882a593Smuzhiyun if (family == AF_INET6)
1815*4882a593Smuzhiyun atomic_sub(2, &t->tids_in_use);
1816*4882a593Smuzhiyun else
1817*4882a593Smuzhiyun atomic_dec(&t->tids_in_use);
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
1822*4882a593Smuzhiyun if (likely(skb)) {
1823*4882a593Smuzhiyun mk_tid_release(skb, chan, tid);
1824*4882a593Smuzhiyun t4_ofld_send(adap, skb);
1825*4882a593Smuzhiyun } else
1826*4882a593Smuzhiyun cxgb4_queue_tid_release(t, chan, tid);
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_remove_tid);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /*
1831*4882a593Smuzhiyun * Allocate and initialize the TID tables. Returns 0 on success.
1832*4882a593Smuzhiyun */
tid_init(struct tid_info * t)1833*4882a593Smuzhiyun static int tid_init(struct tid_info *t)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun struct adapter *adap = container_of(t, struct adapter, tids);
1836*4882a593Smuzhiyun unsigned int max_ftids = t->nftids + t->nsftids;
1837*4882a593Smuzhiyun unsigned int natids = t->natids;
1838*4882a593Smuzhiyun unsigned int hpftid_bmap_size;
1839*4882a593Smuzhiyun unsigned int eotid_bmap_size;
1840*4882a593Smuzhiyun unsigned int stid_bmap_size;
1841*4882a593Smuzhiyun unsigned int ftid_bmap_size;
1842*4882a593Smuzhiyun size_t size;
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
1845*4882a593Smuzhiyun ftid_bmap_size = BITS_TO_LONGS(t->nftids);
1846*4882a593Smuzhiyun hpftid_bmap_size = BITS_TO_LONGS(t->nhpftids);
1847*4882a593Smuzhiyun eotid_bmap_size = BITS_TO_LONGS(t->neotids);
1848*4882a593Smuzhiyun size = t->ntids * sizeof(*t->tid_tab) +
1849*4882a593Smuzhiyun natids * sizeof(*t->atid_tab) +
1850*4882a593Smuzhiyun t->nstids * sizeof(*t->stid_tab) +
1851*4882a593Smuzhiyun t->nsftids * sizeof(*t->stid_tab) +
1852*4882a593Smuzhiyun stid_bmap_size * sizeof(long) +
1853*4882a593Smuzhiyun t->nhpftids * sizeof(*t->hpftid_tab) +
1854*4882a593Smuzhiyun hpftid_bmap_size * sizeof(long) +
1855*4882a593Smuzhiyun max_ftids * sizeof(*t->ftid_tab) +
1856*4882a593Smuzhiyun ftid_bmap_size * sizeof(long) +
1857*4882a593Smuzhiyun t->neotids * sizeof(*t->eotid_tab) +
1858*4882a593Smuzhiyun eotid_bmap_size * sizeof(long);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun t->tid_tab = kvzalloc(size, GFP_KERNEL);
1861*4882a593Smuzhiyun if (!t->tid_tab)
1862*4882a593Smuzhiyun return -ENOMEM;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
1865*4882a593Smuzhiyun t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
1866*4882a593Smuzhiyun t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
1867*4882a593Smuzhiyun t->hpftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
1868*4882a593Smuzhiyun t->hpftid_bmap = (unsigned long *)&t->hpftid_tab[t->nhpftids];
1869*4882a593Smuzhiyun t->ftid_tab = (struct filter_entry *)&t->hpftid_bmap[hpftid_bmap_size];
1870*4882a593Smuzhiyun t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
1871*4882a593Smuzhiyun t->eotid_tab = (struct eotid_entry *)&t->ftid_bmap[ftid_bmap_size];
1872*4882a593Smuzhiyun t->eotid_bmap = (unsigned long *)&t->eotid_tab[t->neotids];
1873*4882a593Smuzhiyun spin_lock_init(&t->stid_lock);
1874*4882a593Smuzhiyun spin_lock_init(&t->atid_lock);
1875*4882a593Smuzhiyun spin_lock_init(&t->ftid_lock);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun t->stids_in_use = 0;
1878*4882a593Smuzhiyun t->v6_stids_in_use = 0;
1879*4882a593Smuzhiyun t->sftids_in_use = 0;
1880*4882a593Smuzhiyun t->afree = NULL;
1881*4882a593Smuzhiyun t->atids_in_use = 0;
1882*4882a593Smuzhiyun atomic_set(&t->tids_in_use, 0);
1883*4882a593Smuzhiyun atomic_set(&t->conns_in_use, 0);
1884*4882a593Smuzhiyun atomic_set(&t->hash_tids_in_use, 0);
1885*4882a593Smuzhiyun atomic_set(&t->eotids_in_use, 0);
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /* Setup the free list for atid_tab and clear the stid bitmap. */
1888*4882a593Smuzhiyun if (natids) {
1889*4882a593Smuzhiyun while (--natids)
1890*4882a593Smuzhiyun t->atid_tab[natids - 1].next = &t->atid_tab[natids];
1891*4882a593Smuzhiyun t->afree = t->atid_tab;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (is_offload(adap)) {
1895*4882a593Smuzhiyun bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
1896*4882a593Smuzhiyun /* Reserve stid 0 for T4/T5 adapters */
1897*4882a593Smuzhiyun if (!t->stid_base &&
1898*4882a593Smuzhiyun CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1899*4882a593Smuzhiyun __set_bit(0, t->stid_bmap);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun if (t->neotids)
1902*4882a593Smuzhiyun bitmap_zero(t->eotid_bmap, t->neotids);
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (t->nhpftids)
1906*4882a593Smuzhiyun bitmap_zero(t->hpftid_bmap, t->nhpftids);
1907*4882a593Smuzhiyun bitmap_zero(t->ftid_bmap, t->nftids);
1908*4882a593Smuzhiyun return 0;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /**
1912*4882a593Smuzhiyun * cxgb4_create_server - create an IP server
1913*4882a593Smuzhiyun * @dev: the device
1914*4882a593Smuzhiyun * @stid: the server TID
1915*4882a593Smuzhiyun * @sip: local IP address to bind server to
1916*4882a593Smuzhiyun * @sport: the server's TCP port
1917*4882a593Smuzhiyun * @vlan: the VLAN header information
1918*4882a593Smuzhiyun * @queue: queue to direct messages from this server to
1919*4882a593Smuzhiyun *
1920*4882a593Smuzhiyun * Create an IP server for the given port and address.
1921*4882a593Smuzhiyun * Returns <0 on error and one of the %NET_XMIT_* values on success.
1922*4882a593Smuzhiyun */
cxgb4_create_server(const struct net_device * dev,unsigned int stid,__be32 sip,__be16 sport,__be16 vlan,unsigned int queue)1923*4882a593Smuzhiyun int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
1924*4882a593Smuzhiyun __be32 sip, __be16 sport, __be16 vlan,
1925*4882a593Smuzhiyun unsigned int queue)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun unsigned int chan;
1928*4882a593Smuzhiyun struct sk_buff *skb;
1929*4882a593Smuzhiyun struct adapter *adap;
1930*4882a593Smuzhiyun struct cpl_pass_open_req *req;
1931*4882a593Smuzhiyun int ret;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1934*4882a593Smuzhiyun if (!skb)
1935*4882a593Smuzhiyun return -ENOMEM;
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun adap = netdev2adap(dev);
1938*4882a593Smuzhiyun req = __skb_put(skb, sizeof(*req));
1939*4882a593Smuzhiyun INIT_TP_WR(req, 0);
1940*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
1941*4882a593Smuzhiyun req->local_port = sport;
1942*4882a593Smuzhiyun req->peer_port = htons(0);
1943*4882a593Smuzhiyun req->local_ip = sip;
1944*4882a593Smuzhiyun req->peer_ip = htonl(0);
1945*4882a593Smuzhiyun chan = rxq_to_chan(&adap->sge, queue);
1946*4882a593Smuzhiyun req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1947*4882a593Smuzhiyun req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1948*4882a593Smuzhiyun SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1949*4882a593Smuzhiyun ret = t4_mgmt_tx(adap, skb);
1950*4882a593Smuzhiyun return net_xmit_eval(ret);
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_create_server);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun /* cxgb4_create_server6 - create an IPv6 server
1955*4882a593Smuzhiyun * @dev: the device
1956*4882a593Smuzhiyun * @stid: the server TID
1957*4882a593Smuzhiyun * @sip: local IPv6 address to bind server to
1958*4882a593Smuzhiyun * @sport: the server's TCP port
1959*4882a593Smuzhiyun * @queue: queue to direct messages from this server to
1960*4882a593Smuzhiyun *
1961*4882a593Smuzhiyun * Create an IPv6 server for the given port and address.
1962*4882a593Smuzhiyun * Returns <0 on error and one of the %NET_XMIT_* values on success.
1963*4882a593Smuzhiyun */
cxgb4_create_server6(const struct net_device * dev,unsigned int stid,const struct in6_addr * sip,__be16 sport,unsigned int queue)1964*4882a593Smuzhiyun int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
1965*4882a593Smuzhiyun const struct in6_addr *sip, __be16 sport,
1966*4882a593Smuzhiyun unsigned int queue)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun unsigned int chan;
1969*4882a593Smuzhiyun struct sk_buff *skb;
1970*4882a593Smuzhiyun struct adapter *adap;
1971*4882a593Smuzhiyun struct cpl_pass_open_req6 *req;
1972*4882a593Smuzhiyun int ret;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1975*4882a593Smuzhiyun if (!skb)
1976*4882a593Smuzhiyun return -ENOMEM;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun adap = netdev2adap(dev);
1979*4882a593Smuzhiyun req = __skb_put(skb, sizeof(*req));
1980*4882a593Smuzhiyun INIT_TP_WR(req, 0);
1981*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
1982*4882a593Smuzhiyun req->local_port = sport;
1983*4882a593Smuzhiyun req->peer_port = htons(0);
1984*4882a593Smuzhiyun req->local_ip_hi = *(__be64 *)(sip->s6_addr);
1985*4882a593Smuzhiyun req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
1986*4882a593Smuzhiyun req->peer_ip_hi = cpu_to_be64(0);
1987*4882a593Smuzhiyun req->peer_ip_lo = cpu_to_be64(0);
1988*4882a593Smuzhiyun chan = rxq_to_chan(&adap->sge, queue);
1989*4882a593Smuzhiyun req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1990*4882a593Smuzhiyun req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1991*4882a593Smuzhiyun SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1992*4882a593Smuzhiyun ret = t4_mgmt_tx(adap, skb);
1993*4882a593Smuzhiyun return net_xmit_eval(ret);
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_create_server6);
1996*4882a593Smuzhiyun
cxgb4_remove_server(const struct net_device * dev,unsigned int stid,unsigned int queue,bool ipv6)1997*4882a593Smuzhiyun int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
1998*4882a593Smuzhiyun unsigned int queue, bool ipv6)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun struct sk_buff *skb;
2001*4882a593Smuzhiyun struct adapter *adap;
2002*4882a593Smuzhiyun struct cpl_close_listsvr_req *req;
2003*4882a593Smuzhiyun int ret;
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun adap = netdev2adap(dev);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
2008*4882a593Smuzhiyun if (!skb)
2009*4882a593Smuzhiyun return -ENOMEM;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun req = __skb_put(skb, sizeof(*req));
2012*4882a593Smuzhiyun INIT_TP_WR(req, 0);
2013*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
2014*4882a593Smuzhiyun req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
2015*4882a593Smuzhiyun LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
2016*4882a593Smuzhiyun ret = t4_mgmt_tx(adap, skb);
2017*4882a593Smuzhiyun return net_xmit_eval(ret);
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_remove_server);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun /**
2022*4882a593Smuzhiyun * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
2023*4882a593Smuzhiyun * @mtus: the HW MTU table
2024*4882a593Smuzhiyun * @mtu: the target MTU
2025*4882a593Smuzhiyun * @idx: index of selected entry in the MTU table
2026*4882a593Smuzhiyun *
2027*4882a593Smuzhiyun * Returns the index and the value in the HW MTU table that is closest to
2028*4882a593Smuzhiyun * but does not exceed @mtu, unless @mtu is smaller than any value in the
2029*4882a593Smuzhiyun * table, in which case that smallest available value is selected.
2030*4882a593Smuzhiyun */
cxgb4_best_mtu(const unsigned short * mtus,unsigned short mtu,unsigned int * idx)2031*4882a593Smuzhiyun unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
2032*4882a593Smuzhiyun unsigned int *idx)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun unsigned int i = 0;
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
2037*4882a593Smuzhiyun ++i;
2038*4882a593Smuzhiyun if (idx)
2039*4882a593Smuzhiyun *idx = i;
2040*4882a593Smuzhiyun return mtus[i];
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_best_mtu);
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /**
2045*4882a593Smuzhiyun * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
2046*4882a593Smuzhiyun * @mtus: the HW MTU table
2047*4882a593Smuzhiyun * @header_size: Header Size
2048*4882a593Smuzhiyun * @data_size_max: maximum Data Segment Size
2049*4882a593Smuzhiyun * @data_size_align: desired Data Segment Size Alignment (2^N)
2050*4882a593Smuzhiyun * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
2051*4882a593Smuzhiyun *
2052*4882a593Smuzhiyun * Similar to cxgb4_best_mtu() but instead of searching the Hardware
2053*4882a593Smuzhiyun * MTU Table based solely on a Maximum MTU parameter, we break that
2054*4882a593Smuzhiyun * parameter up into a Header Size and Maximum Data Segment Size, and
2055*4882a593Smuzhiyun * provide a desired Data Segment Size Alignment. If we find an MTU in
2056*4882a593Smuzhiyun * the Hardware MTU Table which will result in a Data Segment Size with
2057*4882a593Smuzhiyun * the requested alignment _and_ that MTU isn't "too far" from the
2058*4882a593Smuzhiyun * closest MTU, then we'll return that rather than the closest MTU.
2059*4882a593Smuzhiyun */
cxgb4_best_aligned_mtu(const unsigned short * mtus,unsigned short header_size,unsigned short data_size_max,unsigned short data_size_align,unsigned int * mtu_idxp)2060*4882a593Smuzhiyun unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
2061*4882a593Smuzhiyun unsigned short header_size,
2062*4882a593Smuzhiyun unsigned short data_size_max,
2063*4882a593Smuzhiyun unsigned short data_size_align,
2064*4882a593Smuzhiyun unsigned int *mtu_idxp)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun unsigned short max_mtu = header_size + data_size_max;
2067*4882a593Smuzhiyun unsigned short data_size_align_mask = data_size_align - 1;
2068*4882a593Smuzhiyun int mtu_idx, aligned_mtu_idx;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /* Scan the MTU Table till we find an MTU which is larger than our
2071*4882a593Smuzhiyun * Maximum MTU or we reach the end of the table. Along the way,
2072*4882a593Smuzhiyun * record the last MTU found, if any, which will result in a Data
2073*4882a593Smuzhiyun * Segment Length matching the requested alignment.
2074*4882a593Smuzhiyun */
2075*4882a593Smuzhiyun for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
2076*4882a593Smuzhiyun unsigned short data_size = mtus[mtu_idx] - header_size;
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /* If this MTU minus the Header Size would result in a
2079*4882a593Smuzhiyun * Data Segment Size of the desired alignment, remember it.
2080*4882a593Smuzhiyun */
2081*4882a593Smuzhiyun if ((data_size & data_size_align_mask) == 0)
2082*4882a593Smuzhiyun aligned_mtu_idx = mtu_idx;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* If we're not at the end of the Hardware MTU Table and the
2085*4882a593Smuzhiyun * next element is larger than our Maximum MTU, drop out of
2086*4882a593Smuzhiyun * the loop.
2087*4882a593Smuzhiyun */
2088*4882a593Smuzhiyun if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
2089*4882a593Smuzhiyun break;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* If we fell out of the loop because we ran to the end of the table,
2093*4882a593Smuzhiyun * then we just have to use the last [largest] entry.
2094*4882a593Smuzhiyun */
2095*4882a593Smuzhiyun if (mtu_idx == NMTUS)
2096*4882a593Smuzhiyun mtu_idx--;
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun /* If we found an MTU which resulted in the requested Data Segment
2099*4882a593Smuzhiyun * Length alignment and that's "not far" from the largest MTU which is
2100*4882a593Smuzhiyun * less than or equal to the maximum MTU, then use that.
2101*4882a593Smuzhiyun */
2102*4882a593Smuzhiyun if (aligned_mtu_idx >= 0 &&
2103*4882a593Smuzhiyun mtu_idx - aligned_mtu_idx <= 1)
2104*4882a593Smuzhiyun mtu_idx = aligned_mtu_idx;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun /* If the caller has passed in an MTU Index pointer, pass the
2107*4882a593Smuzhiyun * MTU Index back. Return the MTU value.
2108*4882a593Smuzhiyun */
2109*4882a593Smuzhiyun if (mtu_idxp)
2110*4882a593Smuzhiyun *mtu_idxp = mtu_idx;
2111*4882a593Smuzhiyun return mtus[mtu_idx];
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun /**
2116*4882a593Smuzhiyun * cxgb4_port_chan - get the HW channel of a port
2117*4882a593Smuzhiyun * @dev: the net device for the port
2118*4882a593Smuzhiyun *
2119*4882a593Smuzhiyun * Return the HW Tx channel of the given port.
2120*4882a593Smuzhiyun */
cxgb4_port_chan(const struct net_device * dev)2121*4882a593Smuzhiyun unsigned int cxgb4_port_chan(const struct net_device *dev)
2122*4882a593Smuzhiyun {
2123*4882a593Smuzhiyun return netdev2pinfo(dev)->tx_chan;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_port_chan);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /**
2128*4882a593Smuzhiyun * cxgb4_port_e2cchan - get the HW c-channel of a port
2129*4882a593Smuzhiyun * @dev: the net device for the port
2130*4882a593Smuzhiyun *
2131*4882a593Smuzhiyun * Return the HW RX c-channel of the given port.
2132*4882a593Smuzhiyun */
cxgb4_port_e2cchan(const struct net_device * dev)2133*4882a593Smuzhiyun unsigned int cxgb4_port_e2cchan(const struct net_device *dev)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun return netdev2pinfo(dev)->rx_cchan;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_port_e2cchan);
2138*4882a593Smuzhiyun
cxgb4_dbfifo_count(const struct net_device * dev,int lpfifo)2139*4882a593Smuzhiyun unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
2140*4882a593Smuzhiyun {
2141*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
2142*4882a593Smuzhiyun u32 v1, v2, lp_count, hp_count;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
2145*4882a593Smuzhiyun v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
2146*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
2147*4882a593Smuzhiyun lp_count = LP_COUNT_G(v1);
2148*4882a593Smuzhiyun hp_count = HP_COUNT_G(v1);
2149*4882a593Smuzhiyun } else {
2150*4882a593Smuzhiyun lp_count = LP_COUNT_T5_G(v1);
2151*4882a593Smuzhiyun hp_count = HP_COUNT_T5_G(v2);
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun return lpfifo ? lp_count : hp_count;
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_dbfifo_count);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /**
2158*4882a593Smuzhiyun * cxgb4_port_viid - get the VI id of a port
2159*4882a593Smuzhiyun * @dev: the net device for the port
2160*4882a593Smuzhiyun *
2161*4882a593Smuzhiyun * Return the VI id of the given port.
2162*4882a593Smuzhiyun */
cxgb4_port_viid(const struct net_device * dev)2163*4882a593Smuzhiyun unsigned int cxgb4_port_viid(const struct net_device *dev)
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun return netdev2pinfo(dev)->viid;
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_port_viid);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun /**
2170*4882a593Smuzhiyun * cxgb4_port_idx - get the index of a port
2171*4882a593Smuzhiyun * @dev: the net device for the port
2172*4882a593Smuzhiyun *
2173*4882a593Smuzhiyun * Return the index of the given port.
2174*4882a593Smuzhiyun */
cxgb4_port_idx(const struct net_device * dev)2175*4882a593Smuzhiyun unsigned int cxgb4_port_idx(const struct net_device *dev)
2176*4882a593Smuzhiyun {
2177*4882a593Smuzhiyun return netdev2pinfo(dev)->port_id;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_port_idx);
2180*4882a593Smuzhiyun
cxgb4_get_tcp_stats(struct pci_dev * pdev,struct tp_tcp_stats * v4,struct tp_tcp_stats * v6)2181*4882a593Smuzhiyun void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
2182*4882a593Smuzhiyun struct tp_tcp_stats *v6)
2183*4882a593Smuzhiyun {
2184*4882a593Smuzhiyun struct adapter *adap = pci_get_drvdata(pdev);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun spin_lock(&adap->stats_lock);
2187*4882a593Smuzhiyun t4_tp_get_tcp_stats(adap, v4, v6, false);
2188*4882a593Smuzhiyun spin_unlock(&adap->stats_lock);
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_get_tcp_stats);
2191*4882a593Smuzhiyun
cxgb4_iscsi_init(struct net_device * dev,unsigned int tag_mask,const unsigned int * pgsz_order)2192*4882a593Smuzhiyun void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
2193*4882a593Smuzhiyun const unsigned int *pgsz_order)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
2198*4882a593Smuzhiyun t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
2199*4882a593Smuzhiyun HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
2200*4882a593Smuzhiyun HPZ3_V(pgsz_order[3]));
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_iscsi_init);
2203*4882a593Smuzhiyun
cxgb4_flush_eq_cache(struct net_device * dev)2204*4882a593Smuzhiyun int cxgb4_flush_eq_cache(struct net_device *dev)
2205*4882a593Smuzhiyun {
2206*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun return t4_sge_ctxt_flush(adap, adap->mbox, CTXT_EGRESS);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_flush_eq_cache);
2211*4882a593Smuzhiyun
read_eq_indices(struct adapter * adap,u16 qid,u16 * pidx,u16 * cidx)2212*4882a593Smuzhiyun static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
2215*4882a593Smuzhiyun __be64 indices;
2216*4882a593Smuzhiyun int ret;
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun spin_lock(&adap->win0_lock);
2219*4882a593Smuzhiyun ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
2220*4882a593Smuzhiyun sizeof(indices), (__be32 *)&indices,
2221*4882a593Smuzhiyun T4_MEMORY_READ);
2222*4882a593Smuzhiyun spin_unlock(&adap->win0_lock);
2223*4882a593Smuzhiyun if (!ret) {
2224*4882a593Smuzhiyun *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
2225*4882a593Smuzhiyun *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun return ret;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun
cxgb4_sync_txq_pidx(struct net_device * dev,u16 qid,u16 pidx,u16 size)2230*4882a593Smuzhiyun int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
2231*4882a593Smuzhiyun u16 size)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
2234*4882a593Smuzhiyun u16 hw_pidx, hw_cidx;
2235*4882a593Smuzhiyun int ret;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
2238*4882a593Smuzhiyun if (ret)
2239*4882a593Smuzhiyun goto out;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun if (pidx != hw_pidx) {
2242*4882a593Smuzhiyun u16 delta;
2243*4882a593Smuzhiyun u32 val;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun if (pidx >= hw_pidx)
2246*4882a593Smuzhiyun delta = pidx - hw_pidx;
2247*4882a593Smuzhiyun else
2248*4882a593Smuzhiyun delta = size - hw_pidx + pidx;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun if (is_t4(adap->params.chip))
2251*4882a593Smuzhiyun val = PIDX_V(delta);
2252*4882a593Smuzhiyun else
2253*4882a593Smuzhiyun val = PIDX_T5_V(delta);
2254*4882a593Smuzhiyun wmb();
2255*4882a593Smuzhiyun t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2256*4882a593Smuzhiyun QID_V(qid) | val);
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun out:
2259*4882a593Smuzhiyun return ret;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
2262*4882a593Smuzhiyun
cxgb4_read_tpte(struct net_device * dev,u32 stag,__be32 * tpte)2263*4882a593Smuzhiyun int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
2264*4882a593Smuzhiyun {
2265*4882a593Smuzhiyun u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
2266*4882a593Smuzhiyun u32 edc0_end, edc1_end, mc0_end, mc1_end;
2267*4882a593Smuzhiyun u32 offset, memtype, memaddr;
2268*4882a593Smuzhiyun struct adapter *adap;
2269*4882a593Smuzhiyun u32 hma_size = 0;
2270*4882a593Smuzhiyun int ret;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun adap = netdev2adap(dev);
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun offset = ((stag >> 8) * 32) + adap->vres.stag.start;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun /* Figure out where the offset lands in the Memory Type/Address scheme.
2277*4882a593Smuzhiyun * This code assumes that the memory is laid out starting at offset 0
2278*4882a593Smuzhiyun * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
2279*4882a593Smuzhiyun * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
2280*4882a593Smuzhiyun * MC0, and some have both MC0 and MC1.
2281*4882a593Smuzhiyun */
2282*4882a593Smuzhiyun size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
2283*4882a593Smuzhiyun edc0_size = EDRAM0_SIZE_G(size) << 20;
2284*4882a593Smuzhiyun size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
2285*4882a593Smuzhiyun edc1_size = EDRAM1_SIZE_G(size) << 20;
2286*4882a593Smuzhiyun size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
2287*4882a593Smuzhiyun mc0_size = EXT_MEM0_SIZE_G(size) << 20;
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun if (t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A) & HMA_MUX_F) {
2290*4882a593Smuzhiyun size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
2291*4882a593Smuzhiyun hma_size = EXT_MEM1_SIZE_G(size) << 20;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun edc0_end = edc0_size;
2294*4882a593Smuzhiyun edc1_end = edc0_end + edc1_size;
2295*4882a593Smuzhiyun mc0_end = edc1_end + mc0_size;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if (offset < edc0_end) {
2298*4882a593Smuzhiyun memtype = MEM_EDC0;
2299*4882a593Smuzhiyun memaddr = offset;
2300*4882a593Smuzhiyun } else if (offset < edc1_end) {
2301*4882a593Smuzhiyun memtype = MEM_EDC1;
2302*4882a593Smuzhiyun memaddr = offset - edc0_end;
2303*4882a593Smuzhiyun } else {
2304*4882a593Smuzhiyun if (hma_size && (offset < (edc1_end + hma_size))) {
2305*4882a593Smuzhiyun memtype = MEM_HMA;
2306*4882a593Smuzhiyun memaddr = offset - edc1_end;
2307*4882a593Smuzhiyun } else if (offset < mc0_end) {
2308*4882a593Smuzhiyun memtype = MEM_MC0;
2309*4882a593Smuzhiyun memaddr = offset - edc1_end;
2310*4882a593Smuzhiyun } else if (is_t5(adap->params.chip)) {
2311*4882a593Smuzhiyun size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
2312*4882a593Smuzhiyun mc1_size = EXT_MEM1_SIZE_G(size) << 20;
2313*4882a593Smuzhiyun mc1_end = mc0_end + mc1_size;
2314*4882a593Smuzhiyun if (offset < mc1_end) {
2315*4882a593Smuzhiyun memtype = MEM_MC1;
2316*4882a593Smuzhiyun memaddr = offset - mc0_end;
2317*4882a593Smuzhiyun } else {
2318*4882a593Smuzhiyun /* offset beyond the end of any memory */
2319*4882a593Smuzhiyun goto err;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun } else {
2322*4882a593Smuzhiyun /* T4/T6 only has a single memory channel */
2323*4882a593Smuzhiyun goto err;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun spin_lock(&adap->win0_lock);
2328*4882a593Smuzhiyun ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
2329*4882a593Smuzhiyun spin_unlock(&adap->win0_lock);
2330*4882a593Smuzhiyun return ret;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun err:
2333*4882a593Smuzhiyun dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
2334*4882a593Smuzhiyun stag, offset);
2335*4882a593Smuzhiyun return -EINVAL;
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_read_tpte);
2338*4882a593Smuzhiyun
cxgb4_read_sge_timestamp(struct net_device * dev)2339*4882a593Smuzhiyun u64 cxgb4_read_sge_timestamp(struct net_device *dev)
2340*4882a593Smuzhiyun {
2341*4882a593Smuzhiyun u32 hi, lo;
2342*4882a593Smuzhiyun struct adapter *adap;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun adap = netdev2adap(dev);
2345*4882a593Smuzhiyun lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
2346*4882a593Smuzhiyun hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun return ((u64)hi << 32) | (u64)lo;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
2351*4882a593Smuzhiyun
cxgb4_bar2_sge_qregs(struct net_device * dev,unsigned int qid,enum cxgb4_bar2_qtype qtype,int user,u64 * pbar2_qoffset,unsigned int * pbar2_qid)2352*4882a593Smuzhiyun int cxgb4_bar2_sge_qregs(struct net_device *dev,
2353*4882a593Smuzhiyun unsigned int qid,
2354*4882a593Smuzhiyun enum cxgb4_bar2_qtype qtype,
2355*4882a593Smuzhiyun int user,
2356*4882a593Smuzhiyun u64 *pbar2_qoffset,
2357*4882a593Smuzhiyun unsigned int *pbar2_qid)
2358*4882a593Smuzhiyun {
2359*4882a593Smuzhiyun return t4_bar2_sge_qregs(netdev2adap(dev),
2360*4882a593Smuzhiyun qid,
2361*4882a593Smuzhiyun (qtype == CXGB4_BAR2_QTYPE_EGRESS
2362*4882a593Smuzhiyun ? T4_BAR2_QTYPE_EGRESS
2363*4882a593Smuzhiyun : T4_BAR2_QTYPE_INGRESS),
2364*4882a593Smuzhiyun user,
2365*4882a593Smuzhiyun pbar2_qoffset,
2366*4882a593Smuzhiyun pbar2_qid);
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun static struct pci_driver cxgb4_driver;
2371*4882a593Smuzhiyun
check_neigh_update(struct neighbour * neigh)2372*4882a593Smuzhiyun static void check_neigh_update(struct neighbour *neigh)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun const struct device *parent;
2375*4882a593Smuzhiyun const struct net_device *netdev = neigh->dev;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun if (is_vlan_dev(netdev))
2378*4882a593Smuzhiyun netdev = vlan_dev_real_dev(netdev);
2379*4882a593Smuzhiyun parent = netdev->dev.parent;
2380*4882a593Smuzhiyun if (parent && parent->driver == &cxgb4_driver.driver)
2381*4882a593Smuzhiyun t4_l2t_update(dev_get_drvdata(parent), neigh);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
netevent_cb(struct notifier_block * nb,unsigned long event,void * data)2384*4882a593Smuzhiyun static int netevent_cb(struct notifier_block *nb, unsigned long event,
2385*4882a593Smuzhiyun void *data)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun switch (event) {
2388*4882a593Smuzhiyun case NETEVENT_NEIGH_UPDATE:
2389*4882a593Smuzhiyun check_neigh_update(data);
2390*4882a593Smuzhiyun break;
2391*4882a593Smuzhiyun case NETEVENT_REDIRECT:
2392*4882a593Smuzhiyun default:
2393*4882a593Smuzhiyun break;
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun return 0;
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun static bool netevent_registered;
2399*4882a593Smuzhiyun static struct notifier_block cxgb4_netevent_nb = {
2400*4882a593Smuzhiyun .notifier_call = netevent_cb
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun
drain_db_fifo(struct adapter * adap,int usecs)2403*4882a593Smuzhiyun static void drain_db_fifo(struct adapter *adap, int usecs)
2404*4882a593Smuzhiyun {
2405*4882a593Smuzhiyun u32 v1, v2, lp_count, hp_count;
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun do {
2408*4882a593Smuzhiyun v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
2409*4882a593Smuzhiyun v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
2410*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
2411*4882a593Smuzhiyun lp_count = LP_COUNT_G(v1);
2412*4882a593Smuzhiyun hp_count = HP_COUNT_G(v1);
2413*4882a593Smuzhiyun } else {
2414*4882a593Smuzhiyun lp_count = LP_COUNT_T5_G(v1);
2415*4882a593Smuzhiyun hp_count = HP_COUNT_T5_G(v2);
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun if (lp_count == 0 && hp_count == 0)
2419*4882a593Smuzhiyun break;
2420*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
2421*4882a593Smuzhiyun schedule_timeout(usecs_to_jiffies(usecs));
2422*4882a593Smuzhiyun } while (1);
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun
disable_txq_db(struct sge_txq * q)2425*4882a593Smuzhiyun static void disable_txq_db(struct sge_txq *q)
2426*4882a593Smuzhiyun {
2427*4882a593Smuzhiyun unsigned long flags;
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun spin_lock_irqsave(&q->db_lock, flags);
2430*4882a593Smuzhiyun q->db_disabled = 1;
2431*4882a593Smuzhiyun spin_unlock_irqrestore(&q->db_lock, flags);
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun
enable_txq_db(struct adapter * adap,struct sge_txq * q)2434*4882a593Smuzhiyun static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
2435*4882a593Smuzhiyun {
2436*4882a593Smuzhiyun spin_lock_irq(&q->db_lock);
2437*4882a593Smuzhiyun if (q->db_pidx_inc) {
2438*4882a593Smuzhiyun /* Make sure that all writes to the TX descriptors
2439*4882a593Smuzhiyun * are committed before we tell HW about them.
2440*4882a593Smuzhiyun */
2441*4882a593Smuzhiyun wmb();
2442*4882a593Smuzhiyun t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2443*4882a593Smuzhiyun QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
2444*4882a593Smuzhiyun q->db_pidx_inc = 0;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun q->db_disabled = 0;
2447*4882a593Smuzhiyun spin_unlock_irq(&q->db_lock);
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun
disable_dbs(struct adapter * adap)2450*4882a593Smuzhiyun static void disable_dbs(struct adapter *adap)
2451*4882a593Smuzhiyun {
2452*4882a593Smuzhiyun int i;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun for_each_ethrxq(&adap->sge, i)
2455*4882a593Smuzhiyun disable_txq_db(&adap->sge.ethtxq[i].q);
2456*4882a593Smuzhiyun if (is_offload(adap)) {
2457*4882a593Smuzhiyun struct sge_uld_txq_info *txq_info =
2458*4882a593Smuzhiyun adap->sge.uld_txq_info[CXGB4_TX_OFLD];
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun if (txq_info) {
2461*4882a593Smuzhiyun for_each_ofldtxq(&adap->sge, i) {
2462*4882a593Smuzhiyun struct sge_uld_txq *txq = &txq_info->uldtxq[i];
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun disable_txq_db(&txq->q);
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun for_each_port(adap, i)
2469*4882a593Smuzhiyun disable_txq_db(&adap->sge.ctrlq[i].q);
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun
enable_dbs(struct adapter * adap)2472*4882a593Smuzhiyun static void enable_dbs(struct adapter *adap)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun int i;
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun for_each_ethrxq(&adap->sge, i)
2477*4882a593Smuzhiyun enable_txq_db(adap, &adap->sge.ethtxq[i].q);
2478*4882a593Smuzhiyun if (is_offload(adap)) {
2479*4882a593Smuzhiyun struct sge_uld_txq_info *txq_info =
2480*4882a593Smuzhiyun adap->sge.uld_txq_info[CXGB4_TX_OFLD];
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun if (txq_info) {
2483*4882a593Smuzhiyun for_each_ofldtxq(&adap->sge, i) {
2484*4882a593Smuzhiyun struct sge_uld_txq *txq = &txq_info->uldtxq[i];
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun enable_txq_db(adap, &txq->q);
2487*4882a593Smuzhiyun }
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun for_each_port(adap, i)
2491*4882a593Smuzhiyun enable_txq_db(adap, &adap->sge.ctrlq[i].q);
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun
notify_rdma_uld(struct adapter * adap,enum cxgb4_control cmd)2494*4882a593Smuzhiyun static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun enum cxgb4_uld type = CXGB4_ULD_RDMA;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun if (adap->uld && adap->uld[type].handle)
2499*4882a593Smuzhiyun adap->uld[type].control(adap->uld[type].handle, cmd);
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
process_db_full(struct work_struct * work)2502*4882a593Smuzhiyun static void process_db_full(struct work_struct *work)
2503*4882a593Smuzhiyun {
2504*4882a593Smuzhiyun struct adapter *adap;
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun adap = container_of(work, struct adapter, db_full_task);
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun drain_db_fifo(adap, dbfifo_drain_delay);
2509*4882a593Smuzhiyun enable_dbs(adap);
2510*4882a593Smuzhiyun notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2511*4882a593Smuzhiyun if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2512*4882a593Smuzhiyun t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2513*4882a593Smuzhiyun DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
2514*4882a593Smuzhiyun DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
2515*4882a593Smuzhiyun else
2516*4882a593Smuzhiyun t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2517*4882a593Smuzhiyun DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
sync_txq_pidx(struct adapter * adap,struct sge_txq * q)2520*4882a593Smuzhiyun static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun u16 hw_pidx, hw_cidx;
2523*4882a593Smuzhiyun int ret;
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun spin_lock_irq(&q->db_lock);
2526*4882a593Smuzhiyun ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
2527*4882a593Smuzhiyun if (ret)
2528*4882a593Smuzhiyun goto out;
2529*4882a593Smuzhiyun if (q->db_pidx != hw_pidx) {
2530*4882a593Smuzhiyun u16 delta;
2531*4882a593Smuzhiyun u32 val;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun if (q->db_pidx >= hw_pidx)
2534*4882a593Smuzhiyun delta = q->db_pidx - hw_pidx;
2535*4882a593Smuzhiyun else
2536*4882a593Smuzhiyun delta = q->size - hw_pidx + q->db_pidx;
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun if (is_t4(adap->params.chip))
2539*4882a593Smuzhiyun val = PIDX_V(delta);
2540*4882a593Smuzhiyun else
2541*4882a593Smuzhiyun val = PIDX_T5_V(delta);
2542*4882a593Smuzhiyun wmb();
2543*4882a593Smuzhiyun t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2544*4882a593Smuzhiyun QID_V(q->cntxt_id) | val);
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun out:
2547*4882a593Smuzhiyun q->db_disabled = 0;
2548*4882a593Smuzhiyun q->db_pidx_inc = 0;
2549*4882a593Smuzhiyun spin_unlock_irq(&q->db_lock);
2550*4882a593Smuzhiyun if (ret)
2551*4882a593Smuzhiyun CH_WARN(adap, "DB drop recovery failed.\n");
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
recover_all_queues(struct adapter * adap)2554*4882a593Smuzhiyun static void recover_all_queues(struct adapter *adap)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun int i;
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun for_each_ethrxq(&adap->sge, i)
2559*4882a593Smuzhiyun sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
2560*4882a593Smuzhiyun if (is_offload(adap)) {
2561*4882a593Smuzhiyun struct sge_uld_txq_info *txq_info =
2562*4882a593Smuzhiyun adap->sge.uld_txq_info[CXGB4_TX_OFLD];
2563*4882a593Smuzhiyun if (txq_info) {
2564*4882a593Smuzhiyun for_each_ofldtxq(&adap->sge, i) {
2565*4882a593Smuzhiyun struct sge_uld_txq *txq = &txq_info->uldtxq[i];
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun sync_txq_pidx(adap, &txq->q);
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun for_each_port(adap, i)
2572*4882a593Smuzhiyun sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
2573*4882a593Smuzhiyun }
2574*4882a593Smuzhiyun
process_db_drop(struct work_struct * work)2575*4882a593Smuzhiyun static void process_db_drop(struct work_struct *work)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun struct adapter *adap;
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun adap = container_of(work, struct adapter, db_drop_task);
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
2582*4882a593Smuzhiyun drain_db_fifo(adap, dbfifo_drain_delay);
2583*4882a593Smuzhiyun notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
2584*4882a593Smuzhiyun drain_db_fifo(adap, dbfifo_drain_delay);
2585*4882a593Smuzhiyun recover_all_queues(adap);
2586*4882a593Smuzhiyun drain_db_fifo(adap, dbfifo_drain_delay);
2587*4882a593Smuzhiyun enable_dbs(adap);
2588*4882a593Smuzhiyun notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2589*4882a593Smuzhiyun } else if (is_t5(adap->params.chip)) {
2590*4882a593Smuzhiyun u32 dropped_db = t4_read_reg(adap, 0x010ac);
2591*4882a593Smuzhiyun u16 qid = (dropped_db >> 15) & 0x1ffff;
2592*4882a593Smuzhiyun u16 pidx_inc = dropped_db & 0x1fff;
2593*4882a593Smuzhiyun u64 bar2_qoffset;
2594*4882a593Smuzhiyun unsigned int bar2_qid;
2595*4882a593Smuzhiyun int ret;
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
2598*4882a593Smuzhiyun 0, &bar2_qoffset, &bar2_qid);
2599*4882a593Smuzhiyun if (ret)
2600*4882a593Smuzhiyun dev_err(adap->pdev_dev, "doorbell drop recovery: "
2601*4882a593Smuzhiyun "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
2602*4882a593Smuzhiyun else
2603*4882a593Smuzhiyun writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
2604*4882a593Smuzhiyun adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun /* Re-enable BAR2 WC */
2607*4882a593Smuzhiyun t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2611*4882a593Smuzhiyun t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
t4_db_full(struct adapter * adap)2614*4882a593Smuzhiyun void t4_db_full(struct adapter *adap)
2615*4882a593Smuzhiyun {
2616*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
2617*4882a593Smuzhiyun disable_dbs(adap);
2618*4882a593Smuzhiyun notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2619*4882a593Smuzhiyun t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2620*4882a593Smuzhiyun DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
2621*4882a593Smuzhiyun queue_work(adap->workq, &adap->db_full_task);
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
t4_db_dropped(struct adapter * adap)2625*4882a593Smuzhiyun void t4_db_dropped(struct adapter *adap)
2626*4882a593Smuzhiyun {
2627*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
2628*4882a593Smuzhiyun disable_dbs(adap);
2629*4882a593Smuzhiyun notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun queue_work(adap->workq, &adap->db_drop_task);
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
t4_register_netevent_notifier(void)2634*4882a593Smuzhiyun void t4_register_netevent_notifier(void)
2635*4882a593Smuzhiyun {
2636*4882a593Smuzhiyun if (!netevent_registered) {
2637*4882a593Smuzhiyun register_netevent_notifier(&cxgb4_netevent_nb);
2638*4882a593Smuzhiyun netevent_registered = true;
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun
detach_ulds(struct adapter * adap)2642*4882a593Smuzhiyun static void detach_ulds(struct adapter *adap)
2643*4882a593Smuzhiyun {
2644*4882a593Smuzhiyun unsigned int i;
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun if (!is_uld(adap))
2647*4882a593Smuzhiyun return;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun mutex_lock(&uld_mutex);
2650*4882a593Smuzhiyun list_del(&adap->list_node);
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun for (i = 0; i < CXGB4_ULD_MAX; i++)
2653*4882a593Smuzhiyun if (adap->uld && adap->uld[i].handle)
2654*4882a593Smuzhiyun adap->uld[i].state_change(adap->uld[i].handle,
2655*4882a593Smuzhiyun CXGB4_STATE_DETACH);
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun if (netevent_registered && list_empty(&adapter_list)) {
2658*4882a593Smuzhiyun unregister_netevent_notifier(&cxgb4_netevent_nb);
2659*4882a593Smuzhiyun netevent_registered = false;
2660*4882a593Smuzhiyun }
2661*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun
notify_ulds(struct adapter * adap,enum cxgb4_state new_state)2664*4882a593Smuzhiyun static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
2665*4882a593Smuzhiyun {
2666*4882a593Smuzhiyun unsigned int i;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun mutex_lock(&uld_mutex);
2669*4882a593Smuzhiyun for (i = 0; i < CXGB4_ULD_MAX; i++)
2670*4882a593Smuzhiyun if (adap->uld && adap->uld[i].handle)
2671*4882a593Smuzhiyun adap->uld[i].state_change(adap->uld[i].handle,
2672*4882a593Smuzhiyun new_state);
2673*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
cxgb4_inet6addr_handler(struct notifier_block * this,unsigned long event,void * data)2677*4882a593Smuzhiyun static int cxgb4_inet6addr_handler(struct notifier_block *this,
2678*4882a593Smuzhiyun unsigned long event, void *data)
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun struct inet6_ifaddr *ifa = data;
2681*4882a593Smuzhiyun struct net_device *event_dev = ifa->idev->dev;
2682*4882a593Smuzhiyun const struct device *parent = NULL;
2683*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_BONDING)
2684*4882a593Smuzhiyun struct adapter *adap;
2685*4882a593Smuzhiyun #endif
2686*4882a593Smuzhiyun if (is_vlan_dev(event_dev))
2687*4882a593Smuzhiyun event_dev = vlan_dev_real_dev(event_dev);
2688*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_BONDING)
2689*4882a593Smuzhiyun if (event_dev->flags & IFF_MASTER) {
2690*4882a593Smuzhiyun list_for_each_entry(adap, &adapter_list, list_node) {
2691*4882a593Smuzhiyun switch (event) {
2692*4882a593Smuzhiyun case NETDEV_UP:
2693*4882a593Smuzhiyun cxgb4_clip_get(adap->port[0],
2694*4882a593Smuzhiyun (const u32 *)ifa, 1);
2695*4882a593Smuzhiyun break;
2696*4882a593Smuzhiyun case NETDEV_DOWN:
2697*4882a593Smuzhiyun cxgb4_clip_release(adap->port[0],
2698*4882a593Smuzhiyun (const u32 *)ifa, 1);
2699*4882a593Smuzhiyun break;
2700*4882a593Smuzhiyun default:
2701*4882a593Smuzhiyun break;
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun return NOTIFY_OK;
2705*4882a593Smuzhiyun }
2706*4882a593Smuzhiyun #endif
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun if (event_dev)
2709*4882a593Smuzhiyun parent = event_dev->dev.parent;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun if (parent && parent->driver == &cxgb4_driver.driver) {
2712*4882a593Smuzhiyun switch (event) {
2713*4882a593Smuzhiyun case NETDEV_UP:
2714*4882a593Smuzhiyun cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
2715*4882a593Smuzhiyun break;
2716*4882a593Smuzhiyun case NETDEV_DOWN:
2717*4882a593Smuzhiyun cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
2718*4882a593Smuzhiyun break;
2719*4882a593Smuzhiyun default:
2720*4882a593Smuzhiyun break;
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun return NOTIFY_OK;
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun static bool inet6addr_registered;
2727*4882a593Smuzhiyun static struct notifier_block cxgb4_inet6addr_notifier = {
2728*4882a593Smuzhiyun .notifier_call = cxgb4_inet6addr_handler
2729*4882a593Smuzhiyun };
2730*4882a593Smuzhiyun
update_clip(const struct adapter * adap)2731*4882a593Smuzhiyun static void update_clip(const struct adapter *adap)
2732*4882a593Smuzhiyun {
2733*4882a593Smuzhiyun int i;
2734*4882a593Smuzhiyun struct net_device *dev;
2735*4882a593Smuzhiyun int ret;
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun rcu_read_lock();
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun for (i = 0; i < MAX_NPORTS; i++) {
2740*4882a593Smuzhiyun dev = adap->port[i];
2741*4882a593Smuzhiyun ret = 0;
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun if (dev)
2744*4882a593Smuzhiyun ret = cxgb4_update_root_dev_clip(dev);
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun if (ret < 0)
2747*4882a593Smuzhiyun break;
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun rcu_read_unlock();
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_IPV6) */
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun /**
2754*4882a593Smuzhiyun * cxgb_up - enable the adapter
2755*4882a593Smuzhiyun * @adap: adapter being enabled
2756*4882a593Smuzhiyun *
2757*4882a593Smuzhiyun * Called when the first port is enabled, this function performs the
2758*4882a593Smuzhiyun * actions necessary to make an adapter operational, such as completing
2759*4882a593Smuzhiyun * the initialization of HW modules, and enabling interrupts.
2760*4882a593Smuzhiyun *
2761*4882a593Smuzhiyun * Must be called with the rtnl lock held.
2762*4882a593Smuzhiyun */
cxgb_up(struct adapter * adap)2763*4882a593Smuzhiyun static int cxgb_up(struct adapter *adap)
2764*4882a593Smuzhiyun {
2765*4882a593Smuzhiyun struct sge *s = &adap->sge;
2766*4882a593Smuzhiyun int err;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun mutex_lock(&uld_mutex);
2769*4882a593Smuzhiyun err = setup_sge_queues(adap);
2770*4882a593Smuzhiyun if (err)
2771*4882a593Smuzhiyun goto rel_lock;
2772*4882a593Smuzhiyun err = setup_rss(adap);
2773*4882a593Smuzhiyun if (err)
2774*4882a593Smuzhiyun goto freeq;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
2777*4882a593Smuzhiyun if (s->nd_msix_idx < 0) {
2778*4882a593Smuzhiyun err = -ENOMEM;
2779*4882a593Smuzhiyun goto irq_err;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun err = request_irq(adap->msix_info[s->nd_msix_idx].vec,
2783*4882a593Smuzhiyun t4_nondata_intr, 0,
2784*4882a593Smuzhiyun adap->msix_info[s->nd_msix_idx].desc, adap);
2785*4882a593Smuzhiyun if (err)
2786*4882a593Smuzhiyun goto irq_err;
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun err = request_msix_queue_irqs(adap);
2789*4882a593Smuzhiyun if (err)
2790*4882a593Smuzhiyun goto irq_err_free_nd_msix;
2791*4882a593Smuzhiyun } else {
2792*4882a593Smuzhiyun err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2793*4882a593Smuzhiyun (adap->flags & CXGB4_USING_MSI) ? 0
2794*4882a593Smuzhiyun : IRQF_SHARED,
2795*4882a593Smuzhiyun adap->port[0]->name, adap);
2796*4882a593Smuzhiyun if (err)
2797*4882a593Smuzhiyun goto irq_err;
2798*4882a593Smuzhiyun }
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun enable_rx(adap);
2801*4882a593Smuzhiyun t4_sge_start(adap);
2802*4882a593Smuzhiyun t4_intr_enable(adap);
2803*4882a593Smuzhiyun adap->flags |= CXGB4_FULL_INIT_DONE;
2804*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun notify_ulds(adap, CXGB4_STATE_UP);
2807*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
2808*4882a593Smuzhiyun update_clip(adap);
2809*4882a593Smuzhiyun #endif
2810*4882a593Smuzhiyun return err;
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun irq_err_free_nd_msix:
2813*4882a593Smuzhiyun free_irq(adap->msix_info[s->nd_msix_idx].vec, adap);
2814*4882a593Smuzhiyun irq_err:
2815*4882a593Smuzhiyun dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
2816*4882a593Smuzhiyun freeq:
2817*4882a593Smuzhiyun t4_free_sge_resources(adap);
2818*4882a593Smuzhiyun rel_lock:
2819*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
2820*4882a593Smuzhiyun return err;
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun
cxgb_down(struct adapter * adapter)2823*4882a593Smuzhiyun static void cxgb_down(struct adapter *adapter)
2824*4882a593Smuzhiyun {
2825*4882a593Smuzhiyun cancel_work_sync(&adapter->tid_release_task);
2826*4882a593Smuzhiyun cancel_work_sync(&adapter->db_full_task);
2827*4882a593Smuzhiyun cancel_work_sync(&adapter->db_drop_task);
2828*4882a593Smuzhiyun adapter->tid_release_task_busy = false;
2829*4882a593Smuzhiyun adapter->tid_release_head = NULL;
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun t4_sge_stop(adapter);
2832*4882a593Smuzhiyun t4_free_sge_resources(adapter);
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun adapter->flags &= ~CXGB4_FULL_INIT_DONE;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun /*
2838*4882a593Smuzhiyun * net_device operations
2839*4882a593Smuzhiyun */
cxgb_open(struct net_device * dev)2840*4882a593Smuzhiyun static int cxgb_open(struct net_device *dev)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2843*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2844*4882a593Smuzhiyun int err;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun netif_carrier_off(dev);
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun if (!(adapter->flags & CXGB4_FULL_INIT_DONE)) {
2849*4882a593Smuzhiyun err = cxgb_up(adapter);
2850*4882a593Smuzhiyun if (err < 0)
2851*4882a593Smuzhiyun return err;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun /* It's possible that the basic port information could have
2855*4882a593Smuzhiyun * changed since we first read it.
2856*4882a593Smuzhiyun */
2857*4882a593Smuzhiyun err = t4_update_port_info(pi);
2858*4882a593Smuzhiyun if (err < 0)
2859*4882a593Smuzhiyun return err;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun err = link_start(dev);
2862*4882a593Smuzhiyun if (err)
2863*4882a593Smuzhiyun return err;
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun if (pi->nmirrorqsets) {
2866*4882a593Smuzhiyun mutex_lock(&pi->vi_mirror_mutex);
2867*4882a593Smuzhiyun err = cxgb4_port_mirror_alloc_queues(dev);
2868*4882a593Smuzhiyun if (err)
2869*4882a593Smuzhiyun goto out_unlock;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun err = cxgb4_port_mirror_start(dev);
2872*4882a593Smuzhiyun if (err)
2873*4882a593Smuzhiyun goto out_free_queues;
2874*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
2875*4882a593Smuzhiyun }
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun netif_tx_start_all_queues(dev);
2878*4882a593Smuzhiyun return 0;
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun out_free_queues:
2881*4882a593Smuzhiyun cxgb4_port_mirror_free_queues(dev);
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun out_unlock:
2884*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
2885*4882a593Smuzhiyun return err;
2886*4882a593Smuzhiyun }
2887*4882a593Smuzhiyun
cxgb_close(struct net_device * dev)2888*4882a593Smuzhiyun static int cxgb_close(struct net_device *dev)
2889*4882a593Smuzhiyun {
2890*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2891*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2892*4882a593Smuzhiyun int ret;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
2895*4882a593Smuzhiyun netif_carrier_off(dev);
2896*4882a593Smuzhiyun ret = t4_enable_pi_params(adapter, adapter->pf, pi,
2897*4882a593Smuzhiyun false, false, false);
2898*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
2899*4882a593Smuzhiyun cxgb4_dcb_reset(dev);
2900*4882a593Smuzhiyun dcb_tx_queue_prio_enable(dev, false);
2901*4882a593Smuzhiyun #endif
2902*4882a593Smuzhiyun if (ret)
2903*4882a593Smuzhiyun return ret;
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun if (pi->nmirrorqsets) {
2906*4882a593Smuzhiyun mutex_lock(&pi->vi_mirror_mutex);
2907*4882a593Smuzhiyun cxgb4_port_mirror_stop(dev);
2908*4882a593Smuzhiyun cxgb4_port_mirror_free_queues(dev);
2909*4882a593Smuzhiyun mutex_unlock(&pi->vi_mirror_mutex);
2910*4882a593Smuzhiyun }
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun return 0;
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
cxgb4_create_server_filter(const struct net_device * dev,unsigned int stid,__be32 sip,__be16 sport,__be16 vlan,unsigned int queue,unsigned char port,unsigned char mask)2915*4882a593Smuzhiyun int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
2916*4882a593Smuzhiyun __be32 sip, __be16 sport, __be16 vlan,
2917*4882a593Smuzhiyun unsigned int queue, unsigned char port, unsigned char mask)
2918*4882a593Smuzhiyun {
2919*4882a593Smuzhiyun int ret;
2920*4882a593Smuzhiyun struct filter_entry *f;
2921*4882a593Smuzhiyun struct adapter *adap;
2922*4882a593Smuzhiyun int i;
2923*4882a593Smuzhiyun u8 *val;
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun adap = netdev2adap(dev);
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun /* Adjust stid to correct filter index */
2928*4882a593Smuzhiyun stid -= adap->tids.sftid_base;
2929*4882a593Smuzhiyun stid += adap->tids.nftids;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun /* Check to make sure the filter requested is writable ...
2932*4882a593Smuzhiyun */
2933*4882a593Smuzhiyun f = &adap->tids.ftid_tab[stid];
2934*4882a593Smuzhiyun ret = writable_filter(f);
2935*4882a593Smuzhiyun if (ret)
2936*4882a593Smuzhiyun return ret;
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun /* Clear out any old resources being used by the filter before
2939*4882a593Smuzhiyun * we start constructing the new filter.
2940*4882a593Smuzhiyun */
2941*4882a593Smuzhiyun if (f->valid)
2942*4882a593Smuzhiyun clear_filter(adap, f);
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun /* Clear out filter specifications */
2945*4882a593Smuzhiyun memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2946*4882a593Smuzhiyun f->fs.val.lport = be16_to_cpu(sport);
2947*4882a593Smuzhiyun f->fs.mask.lport = ~0;
2948*4882a593Smuzhiyun val = (u8 *)&sip;
2949*4882a593Smuzhiyun if ((val[0] | val[1] | val[2] | val[3]) != 0) {
2950*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
2951*4882a593Smuzhiyun f->fs.val.lip[i] = val[i];
2952*4882a593Smuzhiyun f->fs.mask.lip[i] = ~0;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun if (adap->params.tp.vlan_pri_map & PORT_F) {
2955*4882a593Smuzhiyun f->fs.val.iport = port;
2956*4882a593Smuzhiyun f->fs.mask.iport = mask;
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
2961*4882a593Smuzhiyun f->fs.val.proto = IPPROTO_TCP;
2962*4882a593Smuzhiyun f->fs.mask.proto = ~0;
2963*4882a593Smuzhiyun }
2964*4882a593Smuzhiyun
2965*4882a593Smuzhiyun f->fs.dirsteer = 1;
2966*4882a593Smuzhiyun f->fs.iq = queue;
2967*4882a593Smuzhiyun /* Mark filter as locked */
2968*4882a593Smuzhiyun f->locked = 1;
2969*4882a593Smuzhiyun f->fs.rpttid = 1;
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /* Save the actual tid. We need this to get the corresponding
2972*4882a593Smuzhiyun * filter entry structure in filter_rpl.
2973*4882a593Smuzhiyun */
2974*4882a593Smuzhiyun f->tid = stid + adap->tids.ftid_base;
2975*4882a593Smuzhiyun ret = set_filter_wr(adap, stid);
2976*4882a593Smuzhiyun if (ret) {
2977*4882a593Smuzhiyun clear_filter(adap, f);
2978*4882a593Smuzhiyun return ret;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun return 0;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_create_server_filter);
2984*4882a593Smuzhiyun
cxgb4_remove_server_filter(const struct net_device * dev,unsigned int stid,unsigned int queue,bool ipv6)2985*4882a593Smuzhiyun int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
2986*4882a593Smuzhiyun unsigned int queue, bool ipv6)
2987*4882a593Smuzhiyun {
2988*4882a593Smuzhiyun struct filter_entry *f;
2989*4882a593Smuzhiyun struct adapter *adap;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun adap = netdev2adap(dev);
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun /* Adjust stid to correct filter index */
2994*4882a593Smuzhiyun stid -= adap->tids.sftid_base;
2995*4882a593Smuzhiyun stid += adap->tids.nftids;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun f = &adap->tids.ftid_tab[stid];
2998*4882a593Smuzhiyun /* Unlock the filter */
2999*4882a593Smuzhiyun f->locked = 0;
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun return delete_filter(adap, stid);
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun EXPORT_SYMBOL(cxgb4_remove_server_filter);
3004*4882a593Smuzhiyun
cxgb_get_stats(struct net_device * dev,struct rtnl_link_stats64 * ns)3005*4882a593Smuzhiyun static void cxgb_get_stats(struct net_device *dev,
3006*4882a593Smuzhiyun struct rtnl_link_stats64 *ns)
3007*4882a593Smuzhiyun {
3008*4882a593Smuzhiyun struct port_stats stats;
3009*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
3010*4882a593Smuzhiyun struct adapter *adapter = p->adapter;
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun /* Block retrieving statistics during EEH error
3013*4882a593Smuzhiyun * recovery. Otherwise, the recovery might fail
3014*4882a593Smuzhiyun * and the PCI device will be removed permanently
3015*4882a593Smuzhiyun */
3016*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
3017*4882a593Smuzhiyun if (!netif_device_present(dev)) {
3018*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
3019*4882a593Smuzhiyun return;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
3022*4882a593Smuzhiyun &p->stats_base);
3023*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun ns->tx_bytes = stats.tx_octets;
3026*4882a593Smuzhiyun ns->tx_packets = stats.tx_frames;
3027*4882a593Smuzhiyun ns->rx_bytes = stats.rx_octets;
3028*4882a593Smuzhiyun ns->rx_packets = stats.rx_frames;
3029*4882a593Smuzhiyun ns->multicast = stats.rx_mcast_frames;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun /* detailed rx_errors */
3032*4882a593Smuzhiyun ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
3033*4882a593Smuzhiyun stats.rx_runt;
3034*4882a593Smuzhiyun ns->rx_over_errors = 0;
3035*4882a593Smuzhiyun ns->rx_crc_errors = stats.rx_fcs_err;
3036*4882a593Smuzhiyun ns->rx_frame_errors = stats.rx_symbol_err;
3037*4882a593Smuzhiyun ns->rx_dropped = stats.rx_ovflow0 + stats.rx_ovflow1 +
3038*4882a593Smuzhiyun stats.rx_ovflow2 + stats.rx_ovflow3 +
3039*4882a593Smuzhiyun stats.rx_trunc0 + stats.rx_trunc1 +
3040*4882a593Smuzhiyun stats.rx_trunc2 + stats.rx_trunc3;
3041*4882a593Smuzhiyun ns->rx_missed_errors = 0;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun /* detailed tx_errors */
3044*4882a593Smuzhiyun ns->tx_aborted_errors = 0;
3045*4882a593Smuzhiyun ns->tx_carrier_errors = 0;
3046*4882a593Smuzhiyun ns->tx_fifo_errors = 0;
3047*4882a593Smuzhiyun ns->tx_heartbeat_errors = 0;
3048*4882a593Smuzhiyun ns->tx_window_errors = 0;
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun ns->tx_errors = stats.tx_error_frames;
3051*4882a593Smuzhiyun ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
3052*4882a593Smuzhiyun ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun
cxgb_ioctl(struct net_device * dev,struct ifreq * req,int cmd)3055*4882a593Smuzhiyun static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
3056*4882a593Smuzhiyun {
3057*4882a593Smuzhiyun unsigned int mbox;
3058*4882a593Smuzhiyun int ret = 0, prtad, devad;
3059*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3060*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
3061*4882a593Smuzhiyun struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun switch (cmd) {
3064*4882a593Smuzhiyun case SIOCGMIIPHY:
3065*4882a593Smuzhiyun if (pi->mdio_addr < 0)
3066*4882a593Smuzhiyun return -EOPNOTSUPP;
3067*4882a593Smuzhiyun data->phy_id = pi->mdio_addr;
3068*4882a593Smuzhiyun break;
3069*4882a593Smuzhiyun case SIOCGMIIREG:
3070*4882a593Smuzhiyun case SIOCSMIIREG:
3071*4882a593Smuzhiyun if (mdio_phy_id_is_c45(data->phy_id)) {
3072*4882a593Smuzhiyun prtad = mdio_phy_id_prtad(data->phy_id);
3073*4882a593Smuzhiyun devad = mdio_phy_id_devad(data->phy_id);
3074*4882a593Smuzhiyun } else if (data->phy_id < 32) {
3075*4882a593Smuzhiyun prtad = data->phy_id;
3076*4882a593Smuzhiyun devad = 0;
3077*4882a593Smuzhiyun data->reg_num &= 0x1f;
3078*4882a593Smuzhiyun } else
3079*4882a593Smuzhiyun return -EINVAL;
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun mbox = pi->adapter->pf;
3082*4882a593Smuzhiyun if (cmd == SIOCGMIIREG)
3083*4882a593Smuzhiyun ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
3084*4882a593Smuzhiyun data->reg_num, &data->val_out);
3085*4882a593Smuzhiyun else
3086*4882a593Smuzhiyun ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
3087*4882a593Smuzhiyun data->reg_num, data->val_in);
3088*4882a593Smuzhiyun break;
3089*4882a593Smuzhiyun case SIOCGHWTSTAMP:
3090*4882a593Smuzhiyun return copy_to_user(req->ifr_data, &pi->tstamp_config,
3091*4882a593Smuzhiyun sizeof(pi->tstamp_config)) ?
3092*4882a593Smuzhiyun -EFAULT : 0;
3093*4882a593Smuzhiyun case SIOCSHWTSTAMP:
3094*4882a593Smuzhiyun if (copy_from_user(&pi->tstamp_config, req->ifr_data,
3095*4882a593Smuzhiyun sizeof(pi->tstamp_config)))
3096*4882a593Smuzhiyun return -EFAULT;
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun if (!is_t4(adapter->params.chip)) {
3099*4882a593Smuzhiyun switch (pi->tstamp_config.tx_type) {
3100*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
3101*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
3102*4882a593Smuzhiyun break;
3103*4882a593Smuzhiyun default:
3104*4882a593Smuzhiyun return -ERANGE;
3105*4882a593Smuzhiyun }
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun switch (pi->tstamp_config.rx_filter) {
3108*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
3109*4882a593Smuzhiyun pi->rxtstamp = false;
3110*4882a593Smuzhiyun break;
3111*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3112*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3113*4882a593Smuzhiyun cxgb4_ptprx_timestamping(pi, pi->port_id,
3114*4882a593Smuzhiyun PTP_TS_L4);
3115*4882a593Smuzhiyun break;
3116*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_EVENT:
3117*4882a593Smuzhiyun cxgb4_ptprx_timestamping(pi, pi->port_id,
3118*4882a593Smuzhiyun PTP_TS_L2_L4);
3119*4882a593Smuzhiyun break;
3120*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
3121*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3122*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3123*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3124*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3125*4882a593Smuzhiyun pi->rxtstamp = true;
3126*4882a593Smuzhiyun break;
3127*4882a593Smuzhiyun default:
3128*4882a593Smuzhiyun pi->tstamp_config.rx_filter =
3129*4882a593Smuzhiyun HWTSTAMP_FILTER_NONE;
3130*4882a593Smuzhiyun return -ERANGE;
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun if ((pi->tstamp_config.tx_type == HWTSTAMP_TX_OFF) &&
3134*4882a593Smuzhiyun (pi->tstamp_config.rx_filter ==
3135*4882a593Smuzhiyun HWTSTAMP_FILTER_NONE)) {
3136*4882a593Smuzhiyun if (cxgb4_ptp_txtype(adapter, pi->port_id) >= 0)
3137*4882a593Smuzhiyun pi->ptp_enable = false;
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun if (pi->tstamp_config.rx_filter !=
3141*4882a593Smuzhiyun HWTSTAMP_FILTER_NONE) {
3142*4882a593Smuzhiyun if (cxgb4_ptp_redirect_rx_packet(adapter,
3143*4882a593Smuzhiyun pi) >= 0)
3144*4882a593Smuzhiyun pi->ptp_enable = true;
3145*4882a593Smuzhiyun }
3146*4882a593Smuzhiyun } else {
3147*4882a593Smuzhiyun /* For T4 Adapters */
3148*4882a593Smuzhiyun switch (pi->tstamp_config.rx_filter) {
3149*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
3150*4882a593Smuzhiyun pi->rxtstamp = false;
3151*4882a593Smuzhiyun break;
3152*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
3153*4882a593Smuzhiyun pi->rxtstamp = true;
3154*4882a593Smuzhiyun break;
3155*4882a593Smuzhiyun default:
3156*4882a593Smuzhiyun pi->tstamp_config.rx_filter =
3157*4882a593Smuzhiyun HWTSTAMP_FILTER_NONE;
3158*4882a593Smuzhiyun return -ERANGE;
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun return copy_to_user(req->ifr_data, &pi->tstamp_config,
3162*4882a593Smuzhiyun sizeof(pi->tstamp_config)) ?
3163*4882a593Smuzhiyun -EFAULT : 0;
3164*4882a593Smuzhiyun default:
3165*4882a593Smuzhiyun return -EOPNOTSUPP;
3166*4882a593Smuzhiyun }
3167*4882a593Smuzhiyun return ret;
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun
cxgb_set_rxmode(struct net_device * dev)3170*4882a593Smuzhiyun static void cxgb_set_rxmode(struct net_device *dev)
3171*4882a593Smuzhiyun {
3172*4882a593Smuzhiyun /* unfortunately we can't return errors to the stack */
3173*4882a593Smuzhiyun set_rxmode(dev, -1, false);
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun
cxgb_change_mtu(struct net_device * dev,int new_mtu)3176*4882a593Smuzhiyun static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
3177*4882a593Smuzhiyun {
3178*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3179*4882a593Smuzhiyun int ret;
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun ret = t4_set_rxmode(pi->adapter, pi->adapter->mbox, pi->viid,
3182*4882a593Smuzhiyun pi->viid_mirror, new_mtu, -1, -1, -1, -1, true);
3183*4882a593Smuzhiyun if (!ret)
3184*4882a593Smuzhiyun dev->mtu = new_mtu;
3185*4882a593Smuzhiyun return ret;
3186*4882a593Smuzhiyun }
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
cxgb4_mgmt_open(struct net_device * dev)3189*4882a593Smuzhiyun static int cxgb4_mgmt_open(struct net_device *dev)
3190*4882a593Smuzhiyun {
3191*4882a593Smuzhiyun /* Turn carrier off since we don't have to transmit anything on this
3192*4882a593Smuzhiyun * interface.
3193*4882a593Smuzhiyun */
3194*4882a593Smuzhiyun netif_carrier_off(dev);
3195*4882a593Smuzhiyun return 0;
3196*4882a593Smuzhiyun }
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun /* Fill MAC address that will be assigned by the FW */
cxgb4_mgmt_fill_vf_station_mac_addr(struct adapter * adap)3199*4882a593Smuzhiyun static void cxgb4_mgmt_fill_vf_station_mac_addr(struct adapter *adap)
3200*4882a593Smuzhiyun {
3201*4882a593Smuzhiyun u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
3202*4882a593Smuzhiyun unsigned int i, vf, nvfs;
3203*4882a593Smuzhiyun u16 a, b;
3204*4882a593Smuzhiyun int err;
3205*4882a593Smuzhiyun u8 *na;
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun adap->params.pci.vpd_cap_addr = pci_find_capability(adap->pdev,
3208*4882a593Smuzhiyun PCI_CAP_ID_VPD);
3209*4882a593Smuzhiyun err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
3210*4882a593Smuzhiyun if (err)
3211*4882a593Smuzhiyun return;
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun na = adap->params.vpd.na;
3214*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
3215*4882a593Smuzhiyun hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
3216*4882a593Smuzhiyun hex2val(na[2 * i + 1]));
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun a = (hw_addr[0] << 8) | hw_addr[1];
3219*4882a593Smuzhiyun b = (hw_addr[1] << 8) | hw_addr[2];
3220*4882a593Smuzhiyun a ^= b;
3221*4882a593Smuzhiyun a |= 0x0200; /* locally assigned Ethernet MAC address */
3222*4882a593Smuzhiyun a &= ~0x0100; /* not a multicast Ethernet MAC address */
3223*4882a593Smuzhiyun macaddr[0] = a >> 8;
3224*4882a593Smuzhiyun macaddr[1] = a & 0xff;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun for (i = 2; i < 5; i++)
3227*4882a593Smuzhiyun macaddr[i] = hw_addr[i + 1];
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun for (vf = 0, nvfs = pci_sriov_get_totalvfs(adap->pdev);
3230*4882a593Smuzhiyun vf < nvfs; vf++) {
3231*4882a593Smuzhiyun macaddr[5] = adap->pf * nvfs + vf;
3232*4882a593Smuzhiyun ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, macaddr);
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun
cxgb4_mgmt_set_vf_mac(struct net_device * dev,int vf,u8 * mac)3236*4882a593Smuzhiyun static int cxgb4_mgmt_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3237*4882a593Smuzhiyun {
3238*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3239*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3240*4882a593Smuzhiyun int ret;
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* verify MAC addr is valid */
3243*4882a593Smuzhiyun if (!is_valid_ether_addr(mac)) {
3244*4882a593Smuzhiyun dev_err(pi->adapter->pdev_dev,
3245*4882a593Smuzhiyun "Invalid Ethernet address %pM for VF %d\n",
3246*4882a593Smuzhiyun mac, vf);
3247*4882a593Smuzhiyun return -EINVAL;
3248*4882a593Smuzhiyun }
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun dev_info(pi->adapter->pdev_dev,
3251*4882a593Smuzhiyun "Setting MAC %pM on VF %d\n", mac, vf);
3252*4882a593Smuzhiyun ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
3253*4882a593Smuzhiyun if (!ret)
3254*4882a593Smuzhiyun ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
3255*4882a593Smuzhiyun return ret;
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun
cxgb4_mgmt_get_vf_config(struct net_device * dev,int vf,struct ifla_vf_info * ivi)3258*4882a593Smuzhiyun static int cxgb4_mgmt_get_vf_config(struct net_device *dev,
3259*4882a593Smuzhiyun int vf, struct ifla_vf_info *ivi)
3260*4882a593Smuzhiyun {
3261*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3262*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3263*4882a593Smuzhiyun struct vf_info *vfinfo;
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun if (vf >= adap->num_vfs)
3266*4882a593Smuzhiyun return -EINVAL;
3267*4882a593Smuzhiyun vfinfo = &adap->vfinfo[vf];
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun ivi->vf = vf;
3270*4882a593Smuzhiyun ivi->max_tx_rate = vfinfo->tx_rate;
3271*4882a593Smuzhiyun ivi->min_tx_rate = 0;
3272*4882a593Smuzhiyun ether_addr_copy(ivi->mac, vfinfo->vf_mac_addr);
3273*4882a593Smuzhiyun ivi->vlan = vfinfo->vlan;
3274*4882a593Smuzhiyun ivi->linkstate = vfinfo->link_state;
3275*4882a593Smuzhiyun return 0;
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun
cxgb4_mgmt_get_phys_port_id(struct net_device * dev,struct netdev_phys_item_id * ppid)3278*4882a593Smuzhiyun static int cxgb4_mgmt_get_phys_port_id(struct net_device *dev,
3279*4882a593Smuzhiyun struct netdev_phys_item_id *ppid)
3280*4882a593Smuzhiyun {
3281*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3282*4882a593Smuzhiyun unsigned int phy_port_id;
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun phy_port_id = pi->adapter->adap_idx * 10 + pi->port_id;
3285*4882a593Smuzhiyun ppid->id_len = sizeof(phy_port_id);
3286*4882a593Smuzhiyun memcpy(ppid->id, &phy_port_id, ppid->id_len);
3287*4882a593Smuzhiyun return 0;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun
cxgb4_mgmt_set_vf_rate(struct net_device * dev,int vf,int min_tx_rate,int max_tx_rate)3290*4882a593Smuzhiyun static int cxgb4_mgmt_set_vf_rate(struct net_device *dev, int vf,
3291*4882a593Smuzhiyun int min_tx_rate, int max_tx_rate)
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3294*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3295*4882a593Smuzhiyun unsigned int link_ok, speed, mtu;
3296*4882a593Smuzhiyun u32 fw_pfvf, fw_class;
3297*4882a593Smuzhiyun int class_id = vf;
3298*4882a593Smuzhiyun int ret;
3299*4882a593Smuzhiyun u16 pktsize;
3300*4882a593Smuzhiyun
3301*4882a593Smuzhiyun if (vf >= adap->num_vfs)
3302*4882a593Smuzhiyun return -EINVAL;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun if (min_tx_rate) {
3305*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3306*4882a593Smuzhiyun "Min tx rate (%d) (> 0) for VF %d is Invalid.\n",
3307*4882a593Smuzhiyun min_tx_rate, vf);
3308*4882a593Smuzhiyun return -EINVAL;
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun if (max_tx_rate == 0) {
3312*4882a593Smuzhiyun /* unbind VF to to any Traffic Class */
3313*4882a593Smuzhiyun fw_pfvf =
3314*4882a593Smuzhiyun (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
3315*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
3316*4882a593Smuzhiyun fw_class = 0xffffffff;
3317*4882a593Smuzhiyun ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
3318*4882a593Smuzhiyun &fw_pfvf, &fw_class);
3319*4882a593Smuzhiyun if (ret) {
3320*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3321*4882a593Smuzhiyun "Err %d in unbinding PF %d VF %d from TX Rate Limiting\n",
3322*4882a593Smuzhiyun ret, adap->pf, vf);
3323*4882a593Smuzhiyun return -EINVAL;
3324*4882a593Smuzhiyun }
3325*4882a593Smuzhiyun dev_info(adap->pdev_dev,
3326*4882a593Smuzhiyun "PF %d VF %d is unbound from TX Rate Limiting\n",
3327*4882a593Smuzhiyun adap->pf, vf);
3328*4882a593Smuzhiyun adap->vfinfo[vf].tx_rate = 0;
3329*4882a593Smuzhiyun return 0;
3330*4882a593Smuzhiyun }
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun ret = t4_get_link_params(pi, &link_ok, &speed, &mtu);
3333*4882a593Smuzhiyun if (ret != FW_SUCCESS) {
3334*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3335*4882a593Smuzhiyun "Failed to get link information for VF %d\n", vf);
3336*4882a593Smuzhiyun return -EINVAL;
3337*4882a593Smuzhiyun }
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun if (!link_ok) {
3340*4882a593Smuzhiyun dev_err(adap->pdev_dev, "Link down for VF %d\n", vf);
3341*4882a593Smuzhiyun return -EINVAL;
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun if (max_tx_rate > speed) {
3345*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3346*4882a593Smuzhiyun "Max tx rate %d for VF %d can't be > link-speed %u",
3347*4882a593Smuzhiyun max_tx_rate, vf, speed);
3348*4882a593Smuzhiyun return -EINVAL;
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun pktsize = mtu;
3352*4882a593Smuzhiyun /* subtract ethhdr size and 4 bytes crc since, f/w appends it */
3353*4882a593Smuzhiyun pktsize = pktsize - sizeof(struct ethhdr) - 4;
3354*4882a593Smuzhiyun /* subtract ipv4 hdr size, tcp hdr size to get typical IPv4 MSS size */
3355*4882a593Smuzhiyun pktsize = pktsize - sizeof(struct iphdr) - sizeof(struct tcphdr);
3356*4882a593Smuzhiyun /* configure Traffic Class for rate-limiting */
3357*4882a593Smuzhiyun ret = t4_sched_params(adap, SCHED_CLASS_TYPE_PACKET,
3358*4882a593Smuzhiyun SCHED_CLASS_LEVEL_CL_RL,
3359*4882a593Smuzhiyun SCHED_CLASS_MODE_CLASS,
3360*4882a593Smuzhiyun SCHED_CLASS_RATEUNIT_BITS,
3361*4882a593Smuzhiyun SCHED_CLASS_RATEMODE_ABS,
3362*4882a593Smuzhiyun pi->tx_chan, class_id, 0,
3363*4882a593Smuzhiyun max_tx_rate * 1000, 0, pktsize, 0);
3364*4882a593Smuzhiyun if (ret) {
3365*4882a593Smuzhiyun dev_err(adap->pdev_dev, "Err %d for Traffic Class config\n",
3366*4882a593Smuzhiyun ret);
3367*4882a593Smuzhiyun return -EINVAL;
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun dev_info(adap->pdev_dev,
3370*4882a593Smuzhiyun "Class %d with MSS %u configured with rate %u\n",
3371*4882a593Smuzhiyun class_id, pktsize, max_tx_rate);
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /* bind VF to configured Traffic Class */
3374*4882a593Smuzhiyun fw_pfvf = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
3375*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
3376*4882a593Smuzhiyun fw_class = class_id;
3377*4882a593Smuzhiyun ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1, &fw_pfvf,
3378*4882a593Smuzhiyun &fw_class);
3379*4882a593Smuzhiyun if (ret) {
3380*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3381*4882a593Smuzhiyun "Err %d in binding PF %d VF %d to Traffic Class %d\n",
3382*4882a593Smuzhiyun ret, adap->pf, vf, class_id);
3383*4882a593Smuzhiyun return -EINVAL;
3384*4882a593Smuzhiyun }
3385*4882a593Smuzhiyun dev_info(adap->pdev_dev, "PF %d VF %d is bound to Class %d\n",
3386*4882a593Smuzhiyun adap->pf, vf, class_id);
3387*4882a593Smuzhiyun adap->vfinfo[vf].tx_rate = max_tx_rate;
3388*4882a593Smuzhiyun return 0;
3389*4882a593Smuzhiyun }
3390*4882a593Smuzhiyun
cxgb4_mgmt_set_vf_vlan(struct net_device * dev,int vf,u16 vlan,u8 qos,__be16 vlan_proto)3391*4882a593Smuzhiyun static int cxgb4_mgmt_set_vf_vlan(struct net_device *dev, int vf,
3392*4882a593Smuzhiyun u16 vlan, u8 qos, __be16 vlan_proto)
3393*4882a593Smuzhiyun {
3394*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3395*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3396*4882a593Smuzhiyun int ret;
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun if (vf >= adap->num_vfs || vlan > 4095 || qos > 7)
3399*4882a593Smuzhiyun return -EINVAL;
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun if (vlan_proto != htons(ETH_P_8021Q) || qos != 0)
3402*4882a593Smuzhiyun return -EPROTONOSUPPORT;
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun ret = t4_set_vlan_acl(adap, adap->mbox, vf + 1, vlan);
3405*4882a593Smuzhiyun if (!ret) {
3406*4882a593Smuzhiyun adap->vfinfo[vf].vlan = vlan;
3407*4882a593Smuzhiyun return 0;
3408*4882a593Smuzhiyun }
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun dev_err(adap->pdev_dev, "Err %d %s VLAN ACL for PF/VF %d/%d\n",
3411*4882a593Smuzhiyun ret, (vlan ? "setting" : "clearing"), adap->pf, vf);
3412*4882a593Smuzhiyun return ret;
3413*4882a593Smuzhiyun }
3414*4882a593Smuzhiyun
cxgb4_mgmt_set_vf_link_state(struct net_device * dev,int vf,int link)3415*4882a593Smuzhiyun static int cxgb4_mgmt_set_vf_link_state(struct net_device *dev, int vf,
3416*4882a593Smuzhiyun int link)
3417*4882a593Smuzhiyun {
3418*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3419*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3420*4882a593Smuzhiyun u32 param, val;
3421*4882a593Smuzhiyun int ret = 0;
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun if (vf >= adap->num_vfs)
3424*4882a593Smuzhiyun return -EINVAL;
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun switch (link) {
3427*4882a593Smuzhiyun case IFLA_VF_LINK_STATE_AUTO:
3428*4882a593Smuzhiyun val = FW_VF_LINK_STATE_AUTO;
3429*4882a593Smuzhiyun break;
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun case IFLA_VF_LINK_STATE_ENABLE:
3432*4882a593Smuzhiyun val = FW_VF_LINK_STATE_ENABLE;
3433*4882a593Smuzhiyun break;
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun case IFLA_VF_LINK_STATE_DISABLE:
3436*4882a593Smuzhiyun val = FW_VF_LINK_STATE_DISABLE;
3437*4882a593Smuzhiyun break;
3438*4882a593Smuzhiyun
3439*4882a593Smuzhiyun default:
3440*4882a593Smuzhiyun return -EINVAL;
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
3444*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_LINK_STATE));
3445*4882a593Smuzhiyun ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
3446*4882a593Smuzhiyun ¶m, &val);
3447*4882a593Smuzhiyun if (ret) {
3448*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3449*4882a593Smuzhiyun "Error %d in setting PF %d VF %d link state\n",
3450*4882a593Smuzhiyun ret, adap->pf, vf);
3451*4882a593Smuzhiyun return -EINVAL;
3452*4882a593Smuzhiyun }
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun adap->vfinfo[vf].link_state = link;
3455*4882a593Smuzhiyun return ret;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun #endif /* CONFIG_PCI_IOV */
3458*4882a593Smuzhiyun
cxgb_set_mac_addr(struct net_device * dev,void * p)3459*4882a593Smuzhiyun static int cxgb_set_mac_addr(struct net_device *dev, void *p)
3460*4882a593Smuzhiyun {
3461*4882a593Smuzhiyun int ret;
3462*4882a593Smuzhiyun struct sockaddr *addr = p;
3463*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3466*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
3469*4882a593Smuzhiyun addr->sa_data, true, &pi->smt_idx);
3470*4882a593Smuzhiyun if (ret < 0)
3471*4882a593Smuzhiyun return ret;
3472*4882a593Smuzhiyun
3473*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3474*4882a593Smuzhiyun return 0;
3475*4882a593Smuzhiyun }
3476*4882a593Smuzhiyun
3477*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
cxgb_netpoll(struct net_device * dev)3478*4882a593Smuzhiyun static void cxgb_netpoll(struct net_device *dev)
3479*4882a593Smuzhiyun {
3480*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3481*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun if (adap->flags & CXGB4_USING_MSIX) {
3484*4882a593Smuzhiyun int i;
3485*4882a593Smuzhiyun struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
3486*4882a593Smuzhiyun
3487*4882a593Smuzhiyun for (i = pi->nqsets; i; i--, rx++)
3488*4882a593Smuzhiyun t4_sge_intr_msix(0, &rx->rspq);
3489*4882a593Smuzhiyun } else
3490*4882a593Smuzhiyun t4_intr_handler(adap)(0, adap);
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun #endif
3493*4882a593Smuzhiyun
cxgb_set_tx_maxrate(struct net_device * dev,int index,u32 rate)3494*4882a593Smuzhiyun static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
3495*4882a593Smuzhiyun {
3496*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3497*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
3498*4882a593Smuzhiyun struct ch_sched_queue qe = { 0 };
3499*4882a593Smuzhiyun struct ch_sched_params p = { 0 };
3500*4882a593Smuzhiyun struct sched_class *e;
3501*4882a593Smuzhiyun u32 req_rate;
3502*4882a593Smuzhiyun int err = 0;
3503*4882a593Smuzhiyun
3504*4882a593Smuzhiyun if (!can_sched(dev))
3505*4882a593Smuzhiyun return -ENOTSUPP;
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun if (index < 0 || index > pi->nqsets - 1)
3508*4882a593Smuzhiyun return -EINVAL;
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3511*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3512*4882a593Smuzhiyun "Failed to rate limit on queue %d. Link Down?\n",
3513*4882a593Smuzhiyun index);
3514*4882a593Smuzhiyun return -EINVAL;
3515*4882a593Smuzhiyun }
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun qe.queue = index;
3518*4882a593Smuzhiyun e = cxgb4_sched_queue_lookup(dev, &qe);
3519*4882a593Smuzhiyun if (e && e->info.u.params.level != SCHED_CLASS_LEVEL_CL_RL) {
3520*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3521*4882a593Smuzhiyun "Queue %u already bound to class %u of type: %u\n",
3522*4882a593Smuzhiyun index, e->idx, e->info.u.params.level);
3523*4882a593Smuzhiyun return -EBUSY;
3524*4882a593Smuzhiyun }
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun /* Convert from Mbps to Kbps */
3527*4882a593Smuzhiyun req_rate = rate * 1000;
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun /* Max rate is 100 Gbps */
3530*4882a593Smuzhiyun if (req_rate > SCHED_MAX_RATE_KBPS) {
3531*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3532*4882a593Smuzhiyun "Invalid rate %u Mbps, Max rate is %u Mbps\n",
3533*4882a593Smuzhiyun rate, SCHED_MAX_RATE_KBPS / 1000);
3534*4882a593Smuzhiyun return -ERANGE;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun /* First unbind the queue from any existing class */
3538*4882a593Smuzhiyun memset(&qe, 0, sizeof(qe));
3539*4882a593Smuzhiyun qe.queue = index;
3540*4882a593Smuzhiyun qe.class = SCHED_CLS_NONE;
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
3543*4882a593Smuzhiyun if (err) {
3544*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3545*4882a593Smuzhiyun "Unbinding Queue %d on port %d fail. Err: %d\n",
3546*4882a593Smuzhiyun index, pi->port_id, err);
3547*4882a593Smuzhiyun return err;
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun /* Queue already unbound */
3551*4882a593Smuzhiyun if (!req_rate)
3552*4882a593Smuzhiyun return 0;
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun /* Fetch any available unused or matching scheduling class */
3555*4882a593Smuzhiyun p.type = SCHED_CLASS_TYPE_PACKET;
3556*4882a593Smuzhiyun p.u.params.level = SCHED_CLASS_LEVEL_CL_RL;
3557*4882a593Smuzhiyun p.u.params.mode = SCHED_CLASS_MODE_CLASS;
3558*4882a593Smuzhiyun p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
3559*4882a593Smuzhiyun p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
3560*4882a593Smuzhiyun p.u.params.channel = pi->tx_chan;
3561*4882a593Smuzhiyun p.u.params.class = SCHED_CLS_NONE;
3562*4882a593Smuzhiyun p.u.params.minrate = 0;
3563*4882a593Smuzhiyun p.u.params.maxrate = req_rate;
3564*4882a593Smuzhiyun p.u.params.weight = 0;
3565*4882a593Smuzhiyun p.u.params.pktsize = dev->mtu;
3566*4882a593Smuzhiyun
3567*4882a593Smuzhiyun e = cxgb4_sched_class_alloc(dev, &p);
3568*4882a593Smuzhiyun if (!e)
3569*4882a593Smuzhiyun return -ENOMEM;
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun /* Bind the queue to a scheduling class */
3572*4882a593Smuzhiyun memset(&qe, 0, sizeof(qe));
3573*4882a593Smuzhiyun qe.queue = index;
3574*4882a593Smuzhiyun qe.class = e->idx;
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
3577*4882a593Smuzhiyun if (err)
3578*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3579*4882a593Smuzhiyun "Queue rate limiting failed. Err: %d\n", err);
3580*4882a593Smuzhiyun return err;
3581*4882a593Smuzhiyun }
3582*4882a593Smuzhiyun
cxgb_setup_tc_flower(struct net_device * dev,struct flow_cls_offload * cls_flower)3583*4882a593Smuzhiyun static int cxgb_setup_tc_flower(struct net_device *dev,
3584*4882a593Smuzhiyun struct flow_cls_offload *cls_flower)
3585*4882a593Smuzhiyun {
3586*4882a593Smuzhiyun switch (cls_flower->command) {
3587*4882a593Smuzhiyun case FLOW_CLS_REPLACE:
3588*4882a593Smuzhiyun return cxgb4_tc_flower_replace(dev, cls_flower);
3589*4882a593Smuzhiyun case FLOW_CLS_DESTROY:
3590*4882a593Smuzhiyun return cxgb4_tc_flower_destroy(dev, cls_flower);
3591*4882a593Smuzhiyun case FLOW_CLS_STATS:
3592*4882a593Smuzhiyun return cxgb4_tc_flower_stats(dev, cls_flower);
3593*4882a593Smuzhiyun default:
3594*4882a593Smuzhiyun return -EOPNOTSUPP;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun }
3597*4882a593Smuzhiyun
cxgb_setup_tc_cls_u32(struct net_device * dev,struct tc_cls_u32_offload * cls_u32)3598*4882a593Smuzhiyun static int cxgb_setup_tc_cls_u32(struct net_device *dev,
3599*4882a593Smuzhiyun struct tc_cls_u32_offload *cls_u32)
3600*4882a593Smuzhiyun {
3601*4882a593Smuzhiyun switch (cls_u32->command) {
3602*4882a593Smuzhiyun case TC_CLSU32_NEW_KNODE:
3603*4882a593Smuzhiyun case TC_CLSU32_REPLACE_KNODE:
3604*4882a593Smuzhiyun return cxgb4_config_knode(dev, cls_u32);
3605*4882a593Smuzhiyun case TC_CLSU32_DELETE_KNODE:
3606*4882a593Smuzhiyun return cxgb4_delete_knode(dev, cls_u32);
3607*4882a593Smuzhiyun default:
3608*4882a593Smuzhiyun return -EOPNOTSUPP;
3609*4882a593Smuzhiyun }
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun
cxgb_setup_tc_matchall(struct net_device * dev,struct tc_cls_matchall_offload * cls_matchall,bool ingress)3612*4882a593Smuzhiyun static int cxgb_setup_tc_matchall(struct net_device *dev,
3613*4882a593Smuzhiyun struct tc_cls_matchall_offload *cls_matchall,
3614*4882a593Smuzhiyun bool ingress)
3615*4882a593Smuzhiyun {
3616*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun if (!adap->tc_matchall)
3619*4882a593Smuzhiyun return -ENOMEM;
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun switch (cls_matchall->command) {
3622*4882a593Smuzhiyun case TC_CLSMATCHALL_REPLACE:
3623*4882a593Smuzhiyun return cxgb4_tc_matchall_replace(dev, cls_matchall, ingress);
3624*4882a593Smuzhiyun case TC_CLSMATCHALL_DESTROY:
3625*4882a593Smuzhiyun return cxgb4_tc_matchall_destroy(dev, cls_matchall, ingress);
3626*4882a593Smuzhiyun case TC_CLSMATCHALL_STATS:
3627*4882a593Smuzhiyun if (ingress)
3628*4882a593Smuzhiyun return cxgb4_tc_matchall_stats(dev, cls_matchall);
3629*4882a593Smuzhiyun break;
3630*4882a593Smuzhiyun default:
3631*4882a593Smuzhiyun break;
3632*4882a593Smuzhiyun }
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun return -EOPNOTSUPP;
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun
cxgb_setup_tc_block_ingress_cb(enum tc_setup_type type,void * type_data,void * cb_priv)3637*4882a593Smuzhiyun static int cxgb_setup_tc_block_ingress_cb(enum tc_setup_type type,
3638*4882a593Smuzhiyun void *type_data, void *cb_priv)
3639*4882a593Smuzhiyun {
3640*4882a593Smuzhiyun struct net_device *dev = cb_priv;
3641*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
3642*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3645*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3646*4882a593Smuzhiyun "Failed to setup tc on port %d. Link Down?\n",
3647*4882a593Smuzhiyun pi->port_id);
3648*4882a593Smuzhiyun return -EINVAL;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun if (!tc_cls_can_offload_and_chain0(dev, type_data))
3652*4882a593Smuzhiyun return -EOPNOTSUPP;
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun switch (type) {
3655*4882a593Smuzhiyun case TC_SETUP_CLSU32:
3656*4882a593Smuzhiyun return cxgb_setup_tc_cls_u32(dev, type_data);
3657*4882a593Smuzhiyun case TC_SETUP_CLSFLOWER:
3658*4882a593Smuzhiyun return cxgb_setup_tc_flower(dev, type_data);
3659*4882a593Smuzhiyun case TC_SETUP_CLSMATCHALL:
3660*4882a593Smuzhiyun return cxgb_setup_tc_matchall(dev, type_data, true);
3661*4882a593Smuzhiyun default:
3662*4882a593Smuzhiyun return -EOPNOTSUPP;
3663*4882a593Smuzhiyun }
3664*4882a593Smuzhiyun }
3665*4882a593Smuzhiyun
cxgb_setup_tc_block_egress_cb(enum tc_setup_type type,void * type_data,void * cb_priv)3666*4882a593Smuzhiyun static int cxgb_setup_tc_block_egress_cb(enum tc_setup_type type,
3667*4882a593Smuzhiyun void *type_data, void *cb_priv)
3668*4882a593Smuzhiyun {
3669*4882a593Smuzhiyun struct net_device *dev = cb_priv;
3670*4882a593Smuzhiyun struct port_info *pi = netdev2pinfo(dev);
3671*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3674*4882a593Smuzhiyun dev_err(adap->pdev_dev,
3675*4882a593Smuzhiyun "Failed to setup tc on port %d. Link Down?\n",
3676*4882a593Smuzhiyun pi->port_id);
3677*4882a593Smuzhiyun return -EINVAL;
3678*4882a593Smuzhiyun }
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun if (!tc_cls_can_offload_and_chain0(dev, type_data))
3681*4882a593Smuzhiyun return -EOPNOTSUPP;
3682*4882a593Smuzhiyun
3683*4882a593Smuzhiyun switch (type) {
3684*4882a593Smuzhiyun case TC_SETUP_CLSMATCHALL:
3685*4882a593Smuzhiyun return cxgb_setup_tc_matchall(dev, type_data, false);
3686*4882a593Smuzhiyun default:
3687*4882a593Smuzhiyun break;
3688*4882a593Smuzhiyun }
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun return -EOPNOTSUPP;
3691*4882a593Smuzhiyun }
3692*4882a593Smuzhiyun
cxgb_setup_tc_mqprio(struct net_device * dev,struct tc_mqprio_qopt_offload * mqprio)3693*4882a593Smuzhiyun static int cxgb_setup_tc_mqprio(struct net_device *dev,
3694*4882a593Smuzhiyun struct tc_mqprio_qopt_offload *mqprio)
3695*4882a593Smuzhiyun {
3696*4882a593Smuzhiyun struct adapter *adap = netdev2adap(dev);
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun if (!is_ethofld(adap) || !adap->tc_mqprio)
3699*4882a593Smuzhiyun return -ENOMEM;
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun return cxgb4_setup_tc_mqprio(dev, mqprio);
3702*4882a593Smuzhiyun }
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun static LIST_HEAD(cxgb_block_cb_list);
3705*4882a593Smuzhiyun
cxgb_setup_tc_block(struct net_device * dev,struct flow_block_offload * f)3706*4882a593Smuzhiyun static int cxgb_setup_tc_block(struct net_device *dev,
3707*4882a593Smuzhiyun struct flow_block_offload *f)
3708*4882a593Smuzhiyun {
3709*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3710*4882a593Smuzhiyun flow_setup_cb_t *cb;
3711*4882a593Smuzhiyun bool ingress_only;
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun pi->tc_block_shared = f->block_shared;
3714*4882a593Smuzhiyun if (f->binder_type == FLOW_BLOCK_BINDER_TYPE_CLSACT_EGRESS) {
3715*4882a593Smuzhiyun cb = cxgb_setup_tc_block_egress_cb;
3716*4882a593Smuzhiyun ingress_only = false;
3717*4882a593Smuzhiyun } else {
3718*4882a593Smuzhiyun cb = cxgb_setup_tc_block_ingress_cb;
3719*4882a593Smuzhiyun ingress_only = true;
3720*4882a593Smuzhiyun }
3721*4882a593Smuzhiyun
3722*4882a593Smuzhiyun return flow_block_cb_setup_simple(f, &cxgb_block_cb_list,
3723*4882a593Smuzhiyun cb, pi, dev, ingress_only);
3724*4882a593Smuzhiyun }
3725*4882a593Smuzhiyun
cxgb_setup_tc(struct net_device * dev,enum tc_setup_type type,void * type_data)3726*4882a593Smuzhiyun static int cxgb_setup_tc(struct net_device *dev, enum tc_setup_type type,
3727*4882a593Smuzhiyun void *type_data)
3728*4882a593Smuzhiyun {
3729*4882a593Smuzhiyun switch (type) {
3730*4882a593Smuzhiyun case TC_SETUP_QDISC_MQPRIO:
3731*4882a593Smuzhiyun return cxgb_setup_tc_mqprio(dev, type_data);
3732*4882a593Smuzhiyun case TC_SETUP_BLOCK:
3733*4882a593Smuzhiyun return cxgb_setup_tc_block(dev, type_data);
3734*4882a593Smuzhiyun default:
3735*4882a593Smuzhiyun return -EOPNOTSUPP;
3736*4882a593Smuzhiyun }
3737*4882a593Smuzhiyun }
3738*4882a593Smuzhiyun
cxgb_udp_tunnel_unset_port(struct net_device * netdev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)3739*4882a593Smuzhiyun static int cxgb_udp_tunnel_unset_port(struct net_device *netdev,
3740*4882a593Smuzhiyun unsigned int table, unsigned int entry,
3741*4882a593Smuzhiyun struct udp_tunnel_info *ti)
3742*4882a593Smuzhiyun {
3743*4882a593Smuzhiyun struct port_info *pi = netdev_priv(netdev);
3744*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
3745*4882a593Smuzhiyun u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
3746*4882a593Smuzhiyun int ret = 0, i;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun switch (ti->type) {
3749*4882a593Smuzhiyun case UDP_TUNNEL_TYPE_VXLAN:
3750*4882a593Smuzhiyun adapter->vxlan_port = 0;
3751*4882a593Smuzhiyun t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A, 0);
3752*4882a593Smuzhiyun break;
3753*4882a593Smuzhiyun case UDP_TUNNEL_TYPE_GENEVE:
3754*4882a593Smuzhiyun adapter->geneve_port = 0;
3755*4882a593Smuzhiyun t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A, 0);
3756*4882a593Smuzhiyun break;
3757*4882a593Smuzhiyun default:
3758*4882a593Smuzhiyun return -EINVAL;
3759*4882a593Smuzhiyun }
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun /* Matchall mac entries can be deleted only after all tunnel ports
3762*4882a593Smuzhiyun * are brought down or removed.
3763*4882a593Smuzhiyun */
3764*4882a593Smuzhiyun if (!adapter->rawf_cnt)
3765*4882a593Smuzhiyun return 0;
3766*4882a593Smuzhiyun for_each_port(adapter, i) {
3767*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
3768*4882a593Smuzhiyun ret = t4_free_raw_mac_filt(adapter, pi->viid,
3769*4882a593Smuzhiyun match_all_mac, match_all_mac,
3770*4882a593Smuzhiyun adapter->rawf_start + pi->port_id,
3771*4882a593Smuzhiyun 1, pi->port_id, false);
3772*4882a593Smuzhiyun if (ret < 0) {
3773*4882a593Smuzhiyun netdev_info(netdev, "Failed to free mac filter entry, for port %d\n",
3774*4882a593Smuzhiyun i);
3775*4882a593Smuzhiyun return ret;
3776*4882a593Smuzhiyun }
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun return 0;
3780*4882a593Smuzhiyun }
3781*4882a593Smuzhiyun
cxgb_udp_tunnel_set_port(struct net_device * netdev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)3782*4882a593Smuzhiyun static int cxgb_udp_tunnel_set_port(struct net_device *netdev,
3783*4882a593Smuzhiyun unsigned int table, unsigned int entry,
3784*4882a593Smuzhiyun struct udp_tunnel_info *ti)
3785*4882a593Smuzhiyun {
3786*4882a593Smuzhiyun struct port_info *pi = netdev_priv(netdev);
3787*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
3788*4882a593Smuzhiyun u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
3789*4882a593Smuzhiyun int i, ret;
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun switch (ti->type) {
3792*4882a593Smuzhiyun case UDP_TUNNEL_TYPE_VXLAN:
3793*4882a593Smuzhiyun adapter->vxlan_port = ti->port;
3794*4882a593Smuzhiyun t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A,
3795*4882a593Smuzhiyun VXLAN_V(be16_to_cpu(ti->port)) | VXLAN_EN_F);
3796*4882a593Smuzhiyun break;
3797*4882a593Smuzhiyun case UDP_TUNNEL_TYPE_GENEVE:
3798*4882a593Smuzhiyun adapter->geneve_port = ti->port;
3799*4882a593Smuzhiyun t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A,
3800*4882a593Smuzhiyun GENEVE_V(be16_to_cpu(ti->port)) | GENEVE_EN_F);
3801*4882a593Smuzhiyun break;
3802*4882a593Smuzhiyun default:
3803*4882a593Smuzhiyun return -EINVAL;
3804*4882a593Smuzhiyun }
3805*4882a593Smuzhiyun
3806*4882a593Smuzhiyun /* Create a 'match all' mac filter entry for inner mac,
3807*4882a593Smuzhiyun * if raw mac interface is supported. Once the linux kernel provides
3808*4882a593Smuzhiyun * driver entry points for adding/deleting the inner mac addresses,
3809*4882a593Smuzhiyun * we will remove this 'match all' entry and fallback to adding
3810*4882a593Smuzhiyun * exact match filters.
3811*4882a593Smuzhiyun */
3812*4882a593Smuzhiyun for_each_port(adapter, i) {
3813*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun ret = t4_alloc_raw_mac_filt(adapter, pi->viid,
3816*4882a593Smuzhiyun match_all_mac,
3817*4882a593Smuzhiyun match_all_mac,
3818*4882a593Smuzhiyun adapter->rawf_start + pi->port_id,
3819*4882a593Smuzhiyun 1, pi->port_id, false);
3820*4882a593Smuzhiyun if (ret < 0) {
3821*4882a593Smuzhiyun netdev_info(netdev, "Failed to allocate a mac filter entry, not adding port %d\n",
3822*4882a593Smuzhiyun be16_to_cpu(ti->port));
3823*4882a593Smuzhiyun return ret;
3824*4882a593Smuzhiyun }
3825*4882a593Smuzhiyun }
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun return 0;
3828*4882a593Smuzhiyun }
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun static const struct udp_tunnel_nic_info cxgb_udp_tunnels = {
3831*4882a593Smuzhiyun .set_port = cxgb_udp_tunnel_set_port,
3832*4882a593Smuzhiyun .unset_port = cxgb_udp_tunnel_unset_port,
3833*4882a593Smuzhiyun .tables = {
3834*4882a593Smuzhiyun { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN, },
3835*4882a593Smuzhiyun { .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_GENEVE, },
3836*4882a593Smuzhiyun },
3837*4882a593Smuzhiyun };
3838*4882a593Smuzhiyun
cxgb_features_check(struct sk_buff * skb,struct net_device * dev,netdev_features_t features)3839*4882a593Smuzhiyun static netdev_features_t cxgb_features_check(struct sk_buff *skb,
3840*4882a593Smuzhiyun struct net_device *dev,
3841*4882a593Smuzhiyun netdev_features_t features)
3842*4882a593Smuzhiyun {
3843*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3844*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun if (CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
3847*4882a593Smuzhiyun return features;
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun /* Check if hw supports offload for this packet */
3850*4882a593Smuzhiyun if (!skb->encapsulation || cxgb_encap_offload_supported(skb))
3851*4882a593Smuzhiyun return features;
3852*4882a593Smuzhiyun
3853*4882a593Smuzhiyun /* Offload is not supported for this encapsulated packet */
3854*4882a593Smuzhiyun return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
3855*4882a593Smuzhiyun }
3856*4882a593Smuzhiyun
cxgb_fix_features(struct net_device * dev,netdev_features_t features)3857*4882a593Smuzhiyun static netdev_features_t cxgb_fix_features(struct net_device *dev,
3858*4882a593Smuzhiyun netdev_features_t features)
3859*4882a593Smuzhiyun {
3860*4882a593Smuzhiyun /* Disable GRO, if RX_CSUM is disabled */
3861*4882a593Smuzhiyun if (!(features & NETIF_F_RXCSUM))
3862*4882a593Smuzhiyun features &= ~NETIF_F_GRO;
3863*4882a593Smuzhiyun
3864*4882a593Smuzhiyun return features;
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun static const struct net_device_ops cxgb4_netdev_ops = {
3868*4882a593Smuzhiyun .ndo_open = cxgb_open,
3869*4882a593Smuzhiyun .ndo_stop = cxgb_close,
3870*4882a593Smuzhiyun .ndo_start_xmit = t4_start_xmit,
3871*4882a593Smuzhiyun .ndo_select_queue = cxgb_select_queue,
3872*4882a593Smuzhiyun .ndo_get_stats64 = cxgb_get_stats,
3873*4882a593Smuzhiyun .ndo_set_rx_mode = cxgb_set_rxmode,
3874*4882a593Smuzhiyun .ndo_set_mac_address = cxgb_set_mac_addr,
3875*4882a593Smuzhiyun .ndo_set_features = cxgb_set_features,
3876*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3877*4882a593Smuzhiyun .ndo_do_ioctl = cxgb_ioctl,
3878*4882a593Smuzhiyun .ndo_change_mtu = cxgb_change_mtu,
3879*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3880*4882a593Smuzhiyun .ndo_poll_controller = cxgb_netpoll,
3881*4882a593Smuzhiyun #endif
3882*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_FCOE
3883*4882a593Smuzhiyun .ndo_fcoe_enable = cxgb_fcoe_enable,
3884*4882a593Smuzhiyun .ndo_fcoe_disable = cxgb_fcoe_disable,
3885*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_T4_FCOE */
3886*4882a593Smuzhiyun .ndo_set_tx_maxrate = cxgb_set_tx_maxrate,
3887*4882a593Smuzhiyun .ndo_setup_tc = cxgb_setup_tc,
3888*4882a593Smuzhiyun .ndo_udp_tunnel_add = udp_tunnel_nic_add_port,
3889*4882a593Smuzhiyun .ndo_udp_tunnel_del = udp_tunnel_nic_del_port,
3890*4882a593Smuzhiyun .ndo_features_check = cxgb_features_check,
3891*4882a593Smuzhiyun .ndo_fix_features = cxgb_fix_features,
3892*4882a593Smuzhiyun };
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
3895*4882a593Smuzhiyun static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
3896*4882a593Smuzhiyun .ndo_open = cxgb4_mgmt_open,
3897*4882a593Smuzhiyun .ndo_set_vf_mac = cxgb4_mgmt_set_vf_mac,
3898*4882a593Smuzhiyun .ndo_get_vf_config = cxgb4_mgmt_get_vf_config,
3899*4882a593Smuzhiyun .ndo_set_vf_rate = cxgb4_mgmt_set_vf_rate,
3900*4882a593Smuzhiyun .ndo_get_phys_port_id = cxgb4_mgmt_get_phys_port_id,
3901*4882a593Smuzhiyun .ndo_set_vf_vlan = cxgb4_mgmt_set_vf_vlan,
3902*4882a593Smuzhiyun .ndo_set_vf_link_state = cxgb4_mgmt_set_vf_link_state,
3903*4882a593Smuzhiyun };
3904*4882a593Smuzhiyun #endif
3905*4882a593Smuzhiyun
cxgb4_mgmt_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)3906*4882a593Smuzhiyun static void cxgb4_mgmt_get_drvinfo(struct net_device *dev,
3907*4882a593Smuzhiyun struct ethtool_drvinfo *info)
3908*4882a593Smuzhiyun {
3909*4882a593Smuzhiyun struct adapter *adapter = netdev2adap(dev);
3910*4882a593Smuzhiyun
3911*4882a593Smuzhiyun strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
3912*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(adapter->pdev),
3913*4882a593Smuzhiyun sizeof(info->bus_info));
3914*4882a593Smuzhiyun }
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
3917*4882a593Smuzhiyun .get_drvinfo = cxgb4_mgmt_get_drvinfo,
3918*4882a593Smuzhiyun };
3919*4882a593Smuzhiyun
notify_fatal_err(struct work_struct * work)3920*4882a593Smuzhiyun static void notify_fatal_err(struct work_struct *work)
3921*4882a593Smuzhiyun {
3922*4882a593Smuzhiyun struct adapter *adap;
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun adap = container_of(work, struct adapter, fatal_err_notify_task);
3925*4882a593Smuzhiyun notify_ulds(adap, CXGB4_STATE_FATAL_ERROR);
3926*4882a593Smuzhiyun }
3927*4882a593Smuzhiyun
t4_fatal_err(struct adapter * adap)3928*4882a593Smuzhiyun void t4_fatal_err(struct adapter *adap)
3929*4882a593Smuzhiyun {
3930*4882a593Smuzhiyun int port;
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun if (pci_channel_offline(adap->pdev))
3933*4882a593Smuzhiyun return;
3934*4882a593Smuzhiyun
3935*4882a593Smuzhiyun /* Disable the SGE since ULDs are going to free resources that
3936*4882a593Smuzhiyun * could be exposed to the adapter. RDMA MWs for example...
3937*4882a593Smuzhiyun */
3938*4882a593Smuzhiyun t4_shutdown_adapter(adap);
3939*4882a593Smuzhiyun for_each_port(adap, port) {
3940*4882a593Smuzhiyun struct net_device *dev = adap->port[port];
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun /* If we get here in very early initialization the network
3943*4882a593Smuzhiyun * devices may not have been set up yet.
3944*4882a593Smuzhiyun */
3945*4882a593Smuzhiyun if (!dev)
3946*4882a593Smuzhiyun continue;
3947*4882a593Smuzhiyun
3948*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
3949*4882a593Smuzhiyun netif_carrier_off(dev);
3950*4882a593Smuzhiyun }
3951*4882a593Smuzhiyun dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
3952*4882a593Smuzhiyun queue_work(adap->workq, &adap->fatal_err_notify_task);
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun
setup_memwin(struct adapter * adap)3955*4882a593Smuzhiyun static void setup_memwin(struct adapter *adap)
3956*4882a593Smuzhiyun {
3957*4882a593Smuzhiyun u32 nic_win_base = t4_get_util_window(adap);
3958*4882a593Smuzhiyun
3959*4882a593Smuzhiyun t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun
setup_memwin_rdma(struct adapter * adap)3962*4882a593Smuzhiyun static void setup_memwin_rdma(struct adapter *adap)
3963*4882a593Smuzhiyun {
3964*4882a593Smuzhiyun if (adap->vres.ocq.size) {
3965*4882a593Smuzhiyun u32 start;
3966*4882a593Smuzhiyun unsigned int sz_kb;
3967*4882a593Smuzhiyun
3968*4882a593Smuzhiyun start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
3969*4882a593Smuzhiyun start &= PCI_BASE_ADDRESS_MEM_MASK;
3970*4882a593Smuzhiyun start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
3971*4882a593Smuzhiyun sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
3972*4882a593Smuzhiyun t4_write_reg(adap,
3973*4882a593Smuzhiyun PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
3974*4882a593Smuzhiyun start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
3975*4882a593Smuzhiyun t4_write_reg(adap,
3976*4882a593Smuzhiyun PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
3977*4882a593Smuzhiyun adap->vres.ocq.start);
3978*4882a593Smuzhiyun t4_read_reg(adap,
3979*4882a593Smuzhiyun PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
3980*4882a593Smuzhiyun }
3981*4882a593Smuzhiyun }
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun /* HMA Definitions */
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun /* The maximum number of address that can be send in a single FW cmd */
3986*4882a593Smuzhiyun #define HMA_MAX_ADDR_IN_CMD 5
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun #define HMA_PAGE_SIZE PAGE_SIZE
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun #define HMA_MAX_NO_FW_ADDRESS (16 << 10) /* FW supports 16K addresses */
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun #define HMA_PAGE_ORDER \
3993*4882a593Smuzhiyun ((HMA_PAGE_SIZE < HMA_MAX_NO_FW_ADDRESS) ? \
3994*4882a593Smuzhiyun ilog2(HMA_MAX_NO_FW_ADDRESS / HMA_PAGE_SIZE) : 0)
3995*4882a593Smuzhiyun
3996*4882a593Smuzhiyun /* The minimum and maximum possible HMA sizes that can be specified in the FW
3997*4882a593Smuzhiyun * configuration(in units of MB).
3998*4882a593Smuzhiyun */
3999*4882a593Smuzhiyun #define HMA_MIN_TOTAL_SIZE 1
4000*4882a593Smuzhiyun #define HMA_MAX_TOTAL_SIZE \
4001*4882a593Smuzhiyun (((HMA_PAGE_SIZE << HMA_PAGE_ORDER) * \
4002*4882a593Smuzhiyun HMA_MAX_NO_FW_ADDRESS) >> 20)
4003*4882a593Smuzhiyun
adap_free_hma_mem(struct adapter * adapter)4004*4882a593Smuzhiyun static void adap_free_hma_mem(struct adapter *adapter)
4005*4882a593Smuzhiyun {
4006*4882a593Smuzhiyun struct scatterlist *iter;
4007*4882a593Smuzhiyun struct page *page;
4008*4882a593Smuzhiyun int i;
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun if (!adapter->hma.sgt)
4011*4882a593Smuzhiyun return;
4012*4882a593Smuzhiyun
4013*4882a593Smuzhiyun if (adapter->hma.flags & HMA_DMA_MAPPED_FLAG) {
4014*4882a593Smuzhiyun dma_unmap_sg(adapter->pdev_dev, adapter->hma.sgt->sgl,
4015*4882a593Smuzhiyun adapter->hma.sgt->nents, PCI_DMA_BIDIRECTIONAL);
4016*4882a593Smuzhiyun adapter->hma.flags &= ~HMA_DMA_MAPPED_FLAG;
4017*4882a593Smuzhiyun }
4018*4882a593Smuzhiyun
4019*4882a593Smuzhiyun for_each_sg(adapter->hma.sgt->sgl, iter,
4020*4882a593Smuzhiyun adapter->hma.sgt->orig_nents, i) {
4021*4882a593Smuzhiyun page = sg_page(iter);
4022*4882a593Smuzhiyun if (page)
4023*4882a593Smuzhiyun __free_pages(page, HMA_PAGE_ORDER);
4024*4882a593Smuzhiyun }
4025*4882a593Smuzhiyun
4026*4882a593Smuzhiyun kfree(adapter->hma.phy_addr);
4027*4882a593Smuzhiyun sg_free_table(adapter->hma.sgt);
4028*4882a593Smuzhiyun kfree(adapter->hma.sgt);
4029*4882a593Smuzhiyun adapter->hma.sgt = NULL;
4030*4882a593Smuzhiyun }
4031*4882a593Smuzhiyun
adap_config_hma(struct adapter * adapter)4032*4882a593Smuzhiyun static int adap_config_hma(struct adapter *adapter)
4033*4882a593Smuzhiyun {
4034*4882a593Smuzhiyun struct scatterlist *sgl, *iter;
4035*4882a593Smuzhiyun struct sg_table *sgt;
4036*4882a593Smuzhiyun struct page *newpage;
4037*4882a593Smuzhiyun unsigned int i, j, k;
4038*4882a593Smuzhiyun u32 param, hma_size;
4039*4882a593Smuzhiyun unsigned int ncmds;
4040*4882a593Smuzhiyun size_t page_size;
4041*4882a593Smuzhiyun u32 page_order;
4042*4882a593Smuzhiyun int node, ret;
4043*4882a593Smuzhiyun
4044*4882a593Smuzhiyun /* HMA is supported only for T6+ cards.
4045*4882a593Smuzhiyun * Avoid initializing HMA in kdump kernels.
4046*4882a593Smuzhiyun */
4047*4882a593Smuzhiyun if (is_kdump_kernel() ||
4048*4882a593Smuzhiyun CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
4049*4882a593Smuzhiyun return 0;
4050*4882a593Smuzhiyun
4051*4882a593Smuzhiyun /* Get the HMA region size required by fw */
4052*4882a593Smuzhiyun param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4053*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HMA_SIZE));
4054*4882a593Smuzhiyun ret = t4_query_params(adapter, adapter->mbox, adapter->pf, 0,
4055*4882a593Smuzhiyun 1, ¶m, &hma_size);
4056*4882a593Smuzhiyun /* An error means card has its own memory or HMA is not supported by
4057*4882a593Smuzhiyun * the firmware. Return without any errors.
4058*4882a593Smuzhiyun */
4059*4882a593Smuzhiyun if (ret || !hma_size)
4060*4882a593Smuzhiyun return 0;
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun if (hma_size < HMA_MIN_TOTAL_SIZE ||
4063*4882a593Smuzhiyun hma_size > HMA_MAX_TOTAL_SIZE) {
4064*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
4065*4882a593Smuzhiyun "HMA size %uMB beyond bounds(%u-%lu)MB\n",
4066*4882a593Smuzhiyun hma_size, HMA_MIN_TOTAL_SIZE, HMA_MAX_TOTAL_SIZE);
4067*4882a593Smuzhiyun return -EINVAL;
4068*4882a593Smuzhiyun }
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun page_size = HMA_PAGE_SIZE;
4071*4882a593Smuzhiyun page_order = HMA_PAGE_ORDER;
4072*4882a593Smuzhiyun adapter->hma.sgt = kzalloc(sizeof(*adapter->hma.sgt), GFP_KERNEL);
4073*4882a593Smuzhiyun if (unlikely(!adapter->hma.sgt)) {
4074*4882a593Smuzhiyun dev_err(adapter->pdev_dev, "HMA SG table allocation failed\n");
4075*4882a593Smuzhiyun return -ENOMEM;
4076*4882a593Smuzhiyun }
4077*4882a593Smuzhiyun sgt = adapter->hma.sgt;
4078*4882a593Smuzhiyun /* FW returned value will be in MB's
4079*4882a593Smuzhiyun */
4080*4882a593Smuzhiyun sgt->orig_nents = (hma_size << 20) / (page_size << page_order);
4081*4882a593Smuzhiyun if (sg_alloc_table(sgt, sgt->orig_nents, GFP_KERNEL)) {
4082*4882a593Smuzhiyun dev_err(adapter->pdev_dev, "HMA SGL allocation failed\n");
4083*4882a593Smuzhiyun kfree(adapter->hma.sgt);
4084*4882a593Smuzhiyun adapter->hma.sgt = NULL;
4085*4882a593Smuzhiyun return -ENOMEM;
4086*4882a593Smuzhiyun }
4087*4882a593Smuzhiyun
4088*4882a593Smuzhiyun sgl = adapter->hma.sgt->sgl;
4089*4882a593Smuzhiyun node = dev_to_node(adapter->pdev_dev);
4090*4882a593Smuzhiyun for_each_sg(sgl, iter, sgt->orig_nents, i) {
4091*4882a593Smuzhiyun newpage = alloc_pages_node(node, __GFP_NOWARN | GFP_KERNEL |
4092*4882a593Smuzhiyun __GFP_ZERO, page_order);
4093*4882a593Smuzhiyun if (!newpage) {
4094*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
4095*4882a593Smuzhiyun "Not enough memory for HMA page allocation\n");
4096*4882a593Smuzhiyun ret = -ENOMEM;
4097*4882a593Smuzhiyun goto free_hma;
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun sg_set_page(iter, newpage, page_size << page_order, 0);
4100*4882a593Smuzhiyun }
4101*4882a593Smuzhiyun
4102*4882a593Smuzhiyun sgt->nents = dma_map_sg(adapter->pdev_dev, sgl, sgt->orig_nents,
4103*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
4104*4882a593Smuzhiyun if (!sgt->nents) {
4105*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
4106*4882a593Smuzhiyun "Not enough memory for HMA DMA mapping");
4107*4882a593Smuzhiyun ret = -ENOMEM;
4108*4882a593Smuzhiyun goto free_hma;
4109*4882a593Smuzhiyun }
4110*4882a593Smuzhiyun adapter->hma.flags |= HMA_DMA_MAPPED_FLAG;
4111*4882a593Smuzhiyun
4112*4882a593Smuzhiyun adapter->hma.phy_addr = kcalloc(sgt->nents, sizeof(dma_addr_t),
4113*4882a593Smuzhiyun GFP_KERNEL);
4114*4882a593Smuzhiyun if (unlikely(!adapter->hma.phy_addr))
4115*4882a593Smuzhiyun goto free_hma;
4116*4882a593Smuzhiyun
4117*4882a593Smuzhiyun for_each_sg(sgl, iter, sgt->nents, i) {
4118*4882a593Smuzhiyun newpage = sg_page(iter);
4119*4882a593Smuzhiyun adapter->hma.phy_addr[i] = sg_dma_address(iter);
4120*4882a593Smuzhiyun }
4121*4882a593Smuzhiyun
4122*4882a593Smuzhiyun ncmds = DIV_ROUND_UP(sgt->nents, HMA_MAX_ADDR_IN_CMD);
4123*4882a593Smuzhiyun /* Pass on the addresses to firmware */
4124*4882a593Smuzhiyun for (i = 0, k = 0; i < ncmds; i++, k += HMA_MAX_ADDR_IN_CMD) {
4125*4882a593Smuzhiyun struct fw_hma_cmd hma_cmd;
4126*4882a593Smuzhiyun u8 naddr = HMA_MAX_ADDR_IN_CMD;
4127*4882a593Smuzhiyun u8 soc = 0, eoc = 0;
4128*4882a593Smuzhiyun u8 hma_mode = 1; /* Presently we support only Page table mode */
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun soc = (i == 0) ? 1 : 0;
4131*4882a593Smuzhiyun eoc = (i == ncmds - 1) ? 1 : 0;
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun /* For last cmd, set naddr corresponding to remaining
4134*4882a593Smuzhiyun * addresses
4135*4882a593Smuzhiyun */
4136*4882a593Smuzhiyun if (i == ncmds - 1) {
4137*4882a593Smuzhiyun naddr = sgt->nents % HMA_MAX_ADDR_IN_CMD;
4138*4882a593Smuzhiyun naddr = naddr ? naddr : HMA_MAX_ADDR_IN_CMD;
4139*4882a593Smuzhiyun }
4140*4882a593Smuzhiyun memset(&hma_cmd, 0, sizeof(hma_cmd));
4141*4882a593Smuzhiyun hma_cmd.op_pkd = htonl(FW_CMD_OP_V(FW_HMA_CMD) |
4142*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
4143*4882a593Smuzhiyun hma_cmd.retval_len16 = htonl(FW_LEN16(hma_cmd));
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun hma_cmd.mode_to_pcie_params =
4146*4882a593Smuzhiyun htonl(FW_HMA_CMD_MODE_V(hma_mode) |
4147*4882a593Smuzhiyun FW_HMA_CMD_SOC_V(soc) | FW_HMA_CMD_EOC_V(eoc));
4148*4882a593Smuzhiyun
4149*4882a593Smuzhiyun /* HMA cmd size specified in MB's */
4150*4882a593Smuzhiyun hma_cmd.naddr_size =
4151*4882a593Smuzhiyun htonl(FW_HMA_CMD_SIZE_V(hma_size) |
4152*4882a593Smuzhiyun FW_HMA_CMD_NADDR_V(naddr));
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun /* Total Page size specified in units of 4K */
4155*4882a593Smuzhiyun hma_cmd.addr_size_pkd =
4156*4882a593Smuzhiyun htonl(FW_HMA_CMD_ADDR_SIZE_V
4157*4882a593Smuzhiyun ((page_size << page_order) >> 12));
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun /* Fill the 5 addresses */
4160*4882a593Smuzhiyun for (j = 0; j < naddr; j++) {
4161*4882a593Smuzhiyun hma_cmd.phy_address[j] =
4162*4882a593Smuzhiyun cpu_to_be64(adapter->hma.phy_addr[j + k]);
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun ret = t4_wr_mbox(adapter, adapter->mbox, &hma_cmd,
4165*4882a593Smuzhiyun sizeof(hma_cmd), &hma_cmd);
4166*4882a593Smuzhiyun if (ret) {
4167*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
4168*4882a593Smuzhiyun "HMA FW command failed with err %d\n", ret);
4169*4882a593Smuzhiyun goto free_hma;
4170*4882a593Smuzhiyun }
4171*4882a593Smuzhiyun }
4172*4882a593Smuzhiyun
4173*4882a593Smuzhiyun if (!ret)
4174*4882a593Smuzhiyun dev_info(adapter->pdev_dev,
4175*4882a593Smuzhiyun "Reserved %uMB host memory for HMA\n", hma_size);
4176*4882a593Smuzhiyun return ret;
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun free_hma:
4179*4882a593Smuzhiyun adap_free_hma_mem(adapter);
4180*4882a593Smuzhiyun return ret;
4181*4882a593Smuzhiyun }
4182*4882a593Smuzhiyun
adap_init1(struct adapter * adap,struct fw_caps_config_cmd * c)4183*4882a593Smuzhiyun static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
4184*4882a593Smuzhiyun {
4185*4882a593Smuzhiyun u32 v;
4186*4882a593Smuzhiyun int ret;
4187*4882a593Smuzhiyun
4188*4882a593Smuzhiyun /* Now that we've successfully configured and initialized the adapter
4189*4882a593Smuzhiyun * can ask the Firmware what resources it has provisioned for us.
4190*4882a593Smuzhiyun */
4191*4882a593Smuzhiyun ret = t4_get_pfres(adap);
4192*4882a593Smuzhiyun if (ret) {
4193*4882a593Smuzhiyun dev_err(adap->pdev_dev,
4194*4882a593Smuzhiyun "Unable to retrieve resource provisioning information\n");
4195*4882a593Smuzhiyun return ret;
4196*4882a593Smuzhiyun }
4197*4882a593Smuzhiyun
4198*4882a593Smuzhiyun /* get device capabilities */
4199*4882a593Smuzhiyun memset(c, 0, sizeof(*c));
4200*4882a593Smuzhiyun c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
4201*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_READ_F);
4202*4882a593Smuzhiyun c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
4203*4882a593Smuzhiyun ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
4204*4882a593Smuzhiyun if (ret < 0)
4205*4882a593Smuzhiyun return ret;
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
4208*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
4209*4882a593Smuzhiyun ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
4210*4882a593Smuzhiyun if (ret < 0)
4211*4882a593Smuzhiyun return ret;
4212*4882a593Smuzhiyun
4213*4882a593Smuzhiyun ret = t4_config_glbl_rss(adap, adap->pf,
4214*4882a593Smuzhiyun FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
4215*4882a593Smuzhiyun FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
4216*4882a593Smuzhiyun FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
4217*4882a593Smuzhiyun if (ret < 0)
4218*4882a593Smuzhiyun return ret;
4219*4882a593Smuzhiyun
4220*4882a593Smuzhiyun ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
4221*4882a593Smuzhiyun MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
4222*4882a593Smuzhiyun FW_CMD_CAP_PF);
4223*4882a593Smuzhiyun if (ret < 0)
4224*4882a593Smuzhiyun return ret;
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun t4_sge_init(adap);
4227*4882a593Smuzhiyun
4228*4882a593Smuzhiyun /* tweak some settings */
4229*4882a593Smuzhiyun t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
4230*4882a593Smuzhiyun t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
4231*4882a593Smuzhiyun t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
4232*4882a593Smuzhiyun v = t4_read_reg(adap, TP_PIO_DATA_A);
4233*4882a593Smuzhiyun t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun /* first 4 Tx modulation queues point to consecutive Tx channels */
4236*4882a593Smuzhiyun adap->params.tp.tx_modq_map = 0xE4;
4237*4882a593Smuzhiyun t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
4238*4882a593Smuzhiyun TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun /* associate each Tx modulation queue with consecutive Tx channels */
4241*4882a593Smuzhiyun v = 0x84218421;
4242*4882a593Smuzhiyun t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4243*4882a593Smuzhiyun &v, 1, TP_TX_SCHED_HDR_A);
4244*4882a593Smuzhiyun t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4245*4882a593Smuzhiyun &v, 1, TP_TX_SCHED_FIFO_A);
4246*4882a593Smuzhiyun t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4247*4882a593Smuzhiyun &v, 1, TP_TX_SCHED_PCMD_A);
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun #define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
4250*4882a593Smuzhiyun if (is_offload(adap)) {
4251*4882a593Smuzhiyun t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
4252*4882a593Smuzhiyun TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4253*4882a593Smuzhiyun TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4254*4882a593Smuzhiyun TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4255*4882a593Smuzhiyun TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
4256*4882a593Smuzhiyun t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
4257*4882a593Smuzhiyun TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4258*4882a593Smuzhiyun TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4259*4882a593Smuzhiyun TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4260*4882a593Smuzhiyun TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun
4263*4882a593Smuzhiyun /* get basic stuff going */
4264*4882a593Smuzhiyun return t4_early_init(adap, adap->pf);
4265*4882a593Smuzhiyun }
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun /*
4268*4882a593Smuzhiyun * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
4269*4882a593Smuzhiyun */
4270*4882a593Smuzhiyun #define MAX_ATIDS 8192U
4271*4882a593Smuzhiyun
4272*4882a593Smuzhiyun /*
4273*4882a593Smuzhiyun * Phase 0 of initialization: contact FW, obtain config, perform basic init.
4274*4882a593Smuzhiyun *
4275*4882a593Smuzhiyun * If the firmware we're dealing with has Configuration File support, then
4276*4882a593Smuzhiyun * we use that to perform all configuration
4277*4882a593Smuzhiyun */
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun /*
4280*4882a593Smuzhiyun * Tweak configuration based on module parameters, etc. Most of these have
4281*4882a593Smuzhiyun * defaults assigned to them by Firmware Configuration Files (if we're using
4282*4882a593Smuzhiyun * them) but need to be explicitly set if we're using hard-coded
4283*4882a593Smuzhiyun * initialization. But even in the case of using Firmware Configuration
4284*4882a593Smuzhiyun * Files, we'd like to expose the ability to change these via module
4285*4882a593Smuzhiyun * parameters so these are essentially common tweaks/settings for
4286*4882a593Smuzhiyun * Configuration Files and hard-coded initialization ...
4287*4882a593Smuzhiyun */
adap_init0_tweaks(struct adapter * adapter)4288*4882a593Smuzhiyun static int adap_init0_tweaks(struct adapter *adapter)
4289*4882a593Smuzhiyun {
4290*4882a593Smuzhiyun /*
4291*4882a593Smuzhiyun * Fix up various Host-Dependent Parameters like Page Size, Cache
4292*4882a593Smuzhiyun * Line Size, etc. The firmware default is for a 4KB Page Size and
4293*4882a593Smuzhiyun * 64B Cache Line Size ...
4294*4882a593Smuzhiyun */
4295*4882a593Smuzhiyun t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun /*
4298*4882a593Smuzhiyun * Process module parameters which affect early initialization.
4299*4882a593Smuzhiyun */
4300*4882a593Smuzhiyun if (rx_dma_offset != 2 && rx_dma_offset != 0) {
4301*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
4302*4882a593Smuzhiyun "Ignoring illegal rx_dma_offset=%d, using 2\n",
4303*4882a593Smuzhiyun rx_dma_offset);
4304*4882a593Smuzhiyun rx_dma_offset = 2;
4305*4882a593Smuzhiyun }
4306*4882a593Smuzhiyun t4_set_reg_field(adapter, SGE_CONTROL_A,
4307*4882a593Smuzhiyun PKTSHIFT_V(PKTSHIFT_M),
4308*4882a593Smuzhiyun PKTSHIFT_V(rx_dma_offset));
4309*4882a593Smuzhiyun
4310*4882a593Smuzhiyun /*
4311*4882a593Smuzhiyun * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
4312*4882a593Smuzhiyun * adds the pseudo header itself.
4313*4882a593Smuzhiyun */
4314*4882a593Smuzhiyun t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
4315*4882a593Smuzhiyun CSUM_HAS_PSEUDO_HDR_F, 0);
4316*4882a593Smuzhiyun
4317*4882a593Smuzhiyun return 0;
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun
4320*4882a593Smuzhiyun /* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
4321*4882a593Smuzhiyun * unto themselves and they contain their own firmware to perform their
4322*4882a593Smuzhiyun * tasks ...
4323*4882a593Smuzhiyun */
phy_aq1202_version(const u8 * phy_fw_data,size_t phy_fw_size)4324*4882a593Smuzhiyun static int phy_aq1202_version(const u8 *phy_fw_data,
4325*4882a593Smuzhiyun size_t phy_fw_size)
4326*4882a593Smuzhiyun {
4327*4882a593Smuzhiyun int offset;
4328*4882a593Smuzhiyun
4329*4882a593Smuzhiyun /* At offset 0x8 you're looking for the primary image's
4330*4882a593Smuzhiyun * starting offset which is 3 Bytes wide
4331*4882a593Smuzhiyun *
4332*4882a593Smuzhiyun * At offset 0xa of the primary image, you look for the offset
4333*4882a593Smuzhiyun * of the DRAM segment which is 3 Bytes wide.
4334*4882a593Smuzhiyun *
4335*4882a593Smuzhiyun * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
4336*4882a593Smuzhiyun * wide
4337*4882a593Smuzhiyun */
4338*4882a593Smuzhiyun #define be16(__p) (((__p)[0] << 8) | (__p)[1])
4339*4882a593Smuzhiyun #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
4340*4882a593Smuzhiyun #define le24(__p) (le16(__p) | ((__p)[2] << 16))
4341*4882a593Smuzhiyun
4342*4882a593Smuzhiyun offset = le24(phy_fw_data + 0x8) << 12;
4343*4882a593Smuzhiyun offset = le24(phy_fw_data + offset + 0xa);
4344*4882a593Smuzhiyun return be16(phy_fw_data + offset + 0x27e);
4345*4882a593Smuzhiyun
4346*4882a593Smuzhiyun #undef be16
4347*4882a593Smuzhiyun #undef le16
4348*4882a593Smuzhiyun #undef le24
4349*4882a593Smuzhiyun }
4350*4882a593Smuzhiyun
4351*4882a593Smuzhiyun static struct info_10gbt_phy_fw {
4352*4882a593Smuzhiyun unsigned int phy_fw_id; /* PCI Device ID */
4353*4882a593Smuzhiyun char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
4354*4882a593Smuzhiyun int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
4355*4882a593Smuzhiyun int phy_flash; /* Has FLASH for PHY Firmware */
4356*4882a593Smuzhiyun } phy_info_array[] = {
4357*4882a593Smuzhiyun {
4358*4882a593Smuzhiyun PHY_AQ1202_DEVICEID,
4359*4882a593Smuzhiyun PHY_AQ1202_FIRMWARE,
4360*4882a593Smuzhiyun phy_aq1202_version,
4361*4882a593Smuzhiyun 1,
4362*4882a593Smuzhiyun },
4363*4882a593Smuzhiyun {
4364*4882a593Smuzhiyun PHY_BCM84834_DEVICEID,
4365*4882a593Smuzhiyun PHY_BCM84834_FIRMWARE,
4366*4882a593Smuzhiyun NULL,
4367*4882a593Smuzhiyun 0,
4368*4882a593Smuzhiyun },
4369*4882a593Smuzhiyun { 0, NULL, NULL },
4370*4882a593Smuzhiyun };
4371*4882a593Smuzhiyun
find_phy_info(int devid)4372*4882a593Smuzhiyun static struct info_10gbt_phy_fw *find_phy_info(int devid)
4373*4882a593Smuzhiyun {
4374*4882a593Smuzhiyun int i;
4375*4882a593Smuzhiyun
4376*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
4377*4882a593Smuzhiyun if (phy_info_array[i].phy_fw_id == devid)
4378*4882a593Smuzhiyun return &phy_info_array[i];
4379*4882a593Smuzhiyun }
4380*4882a593Smuzhiyun return NULL;
4381*4882a593Smuzhiyun }
4382*4882a593Smuzhiyun
4383*4882a593Smuzhiyun /* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
4384*4882a593Smuzhiyun * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
4385*4882a593Smuzhiyun * we return a negative error number. If we transfer new firmware we return 1
4386*4882a593Smuzhiyun * (from t4_load_phy_fw()). If we don't do anything we return 0.
4387*4882a593Smuzhiyun */
adap_init0_phy(struct adapter * adap)4388*4882a593Smuzhiyun static int adap_init0_phy(struct adapter *adap)
4389*4882a593Smuzhiyun {
4390*4882a593Smuzhiyun const struct firmware *phyf;
4391*4882a593Smuzhiyun int ret;
4392*4882a593Smuzhiyun struct info_10gbt_phy_fw *phy_info;
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun /* Use the device ID to determine which PHY file to flash.
4395*4882a593Smuzhiyun */
4396*4882a593Smuzhiyun phy_info = find_phy_info(adap->pdev->device);
4397*4882a593Smuzhiyun if (!phy_info) {
4398*4882a593Smuzhiyun dev_warn(adap->pdev_dev,
4399*4882a593Smuzhiyun "No PHY Firmware file found for this PHY\n");
4400*4882a593Smuzhiyun return -EOPNOTSUPP;
4401*4882a593Smuzhiyun }
4402*4882a593Smuzhiyun
4403*4882a593Smuzhiyun /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
4404*4882a593Smuzhiyun * use that. The adapter firmware provides us with a memory buffer
4405*4882a593Smuzhiyun * where we can load a PHY firmware file from the host if we want to
4406*4882a593Smuzhiyun * override the PHY firmware File in flash.
4407*4882a593Smuzhiyun */
4408*4882a593Smuzhiyun ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
4409*4882a593Smuzhiyun adap->pdev_dev);
4410*4882a593Smuzhiyun if (ret < 0) {
4411*4882a593Smuzhiyun /* For adapters without FLASH attached to PHY for their
4412*4882a593Smuzhiyun * firmware, it's obviously a fatal error if we can't get the
4413*4882a593Smuzhiyun * firmware to the adapter. For adapters with PHY firmware
4414*4882a593Smuzhiyun * FLASH storage, it's worth a warning if we can't find the
4415*4882a593Smuzhiyun * PHY Firmware but we'll neuter the error ...
4416*4882a593Smuzhiyun */
4417*4882a593Smuzhiyun dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
4418*4882a593Smuzhiyun "/lib/firmware/%s, error %d\n",
4419*4882a593Smuzhiyun phy_info->phy_fw_file, -ret);
4420*4882a593Smuzhiyun if (phy_info->phy_flash) {
4421*4882a593Smuzhiyun int cur_phy_fw_ver = 0;
4422*4882a593Smuzhiyun
4423*4882a593Smuzhiyun t4_phy_fw_ver(adap, &cur_phy_fw_ver);
4424*4882a593Smuzhiyun dev_warn(adap->pdev_dev, "continuing with, on-adapter "
4425*4882a593Smuzhiyun "FLASH copy, version %#x\n", cur_phy_fw_ver);
4426*4882a593Smuzhiyun ret = 0;
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun
4429*4882a593Smuzhiyun return ret;
4430*4882a593Smuzhiyun }
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun /* Load PHY Firmware onto adapter.
4433*4882a593Smuzhiyun */
4434*4882a593Smuzhiyun ret = t4_load_phy_fw(adap, MEMWIN_NIC, phy_info->phy_fw_version,
4435*4882a593Smuzhiyun (u8 *)phyf->data, phyf->size);
4436*4882a593Smuzhiyun if (ret < 0)
4437*4882a593Smuzhiyun dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
4438*4882a593Smuzhiyun -ret);
4439*4882a593Smuzhiyun else if (ret > 0) {
4440*4882a593Smuzhiyun int new_phy_fw_ver = 0;
4441*4882a593Smuzhiyun
4442*4882a593Smuzhiyun if (phy_info->phy_fw_version)
4443*4882a593Smuzhiyun new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
4444*4882a593Smuzhiyun phyf->size);
4445*4882a593Smuzhiyun dev_info(adap->pdev_dev, "Successfully transferred PHY "
4446*4882a593Smuzhiyun "Firmware /lib/firmware/%s, version %#x\n",
4447*4882a593Smuzhiyun phy_info->phy_fw_file, new_phy_fw_ver);
4448*4882a593Smuzhiyun }
4449*4882a593Smuzhiyun
4450*4882a593Smuzhiyun release_firmware(phyf);
4451*4882a593Smuzhiyun
4452*4882a593Smuzhiyun return ret;
4453*4882a593Smuzhiyun }
4454*4882a593Smuzhiyun
4455*4882a593Smuzhiyun /*
4456*4882a593Smuzhiyun * Attempt to initialize the adapter via a Firmware Configuration File.
4457*4882a593Smuzhiyun */
adap_init0_config(struct adapter * adapter,int reset)4458*4882a593Smuzhiyun static int adap_init0_config(struct adapter *adapter, int reset)
4459*4882a593Smuzhiyun {
4460*4882a593Smuzhiyun char *fw_config_file, fw_config_file_path[256];
4461*4882a593Smuzhiyun u32 finiver, finicsum, cfcsum, param, val;
4462*4882a593Smuzhiyun struct fw_caps_config_cmd caps_cmd;
4463*4882a593Smuzhiyun unsigned long mtype = 0, maddr = 0;
4464*4882a593Smuzhiyun const struct firmware *cf;
4465*4882a593Smuzhiyun char *config_name = NULL;
4466*4882a593Smuzhiyun int config_issued = 0;
4467*4882a593Smuzhiyun int ret;
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun /*
4470*4882a593Smuzhiyun * Reset device if necessary.
4471*4882a593Smuzhiyun */
4472*4882a593Smuzhiyun if (reset) {
4473*4882a593Smuzhiyun ret = t4_fw_reset(adapter, adapter->mbox,
4474*4882a593Smuzhiyun PIORSTMODE_F | PIORST_F);
4475*4882a593Smuzhiyun if (ret < 0)
4476*4882a593Smuzhiyun goto bye;
4477*4882a593Smuzhiyun }
4478*4882a593Smuzhiyun
4479*4882a593Smuzhiyun /* If this is a 10Gb/s-BT adapter make sure the chip-external
4480*4882a593Smuzhiyun * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
4481*4882a593Smuzhiyun * to be performed after any global adapter RESET above since some
4482*4882a593Smuzhiyun * PHYs only have local RAM copies of the PHY firmware.
4483*4882a593Smuzhiyun */
4484*4882a593Smuzhiyun if (is_10gbt_device(adapter->pdev->device)) {
4485*4882a593Smuzhiyun ret = adap_init0_phy(adapter);
4486*4882a593Smuzhiyun if (ret < 0)
4487*4882a593Smuzhiyun goto bye;
4488*4882a593Smuzhiyun }
4489*4882a593Smuzhiyun /*
4490*4882a593Smuzhiyun * If we have a T4 configuration file under /lib/firmware/cxgb4/,
4491*4882a593Smuzhiyun * then use that. Otherwise, use the configuration file stored
4492*4882a593Smuzhiyun * in the adapter flash ...
4493*4882a593Smuzhiyun */
4494*4882a593Smuzhiyun switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
4495*4882a593Smuzhiyun case CHELSIO_T4:
4496*4882a593Smuzhiyun fw_config_file = FW4_CFNAME;
4497*4882a593Smuzhiyun break;
4498*4882a593Smuzhiyun case CHELSIO_T5:
4499*4882a593Smuzhiyun fw_config_file = FW5_CFNAME;
4500*4882a593Smuzhiyun break;
4501*4882a593Smuzhiyun case CHELSIO_T6:
4502*4882a593Smuzhiyun fw_config_file = FW6_CFNAME;
4503*4882a593Smuzhiyun break;
4504*4882a593Smuzhiyun default:
4505*4882a593Smuzhiyun dev_err(adapter->pdev_dev, "Device %d is not supported\n",
4506*4882a593Smuzhiyun adapter->pdev->device);
4507*4882a593Smuzhiyun ret = -EINVAL;
4508*4882a593Smuzhiyun goto bye;
4509*4882a593Smuzhiyun }
4510*4882a593Smuzhiyun
4511*4882a593Smuzhiyun ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
4512*4882a593Smuzhiyun if (ret < 0) {
4513*4882a593Smuzhiyun config_name = "On FLASH";
4514*4882a593Smuzhiyun mtype = FW_MEMTYPE_CF_FLASH;
4515*4882a593Smuzhiyun maddr = t4_flash_cfg_addr(adapter);
4516*4882a593Smuzhiyun } else {
4517*4882a593Smuzhiyun u32 params[7], val[7];
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun sprintf(fw_config_file_path,
4520*4882a593Smuzhiyun "/lib/firmware/%s", fw_config_file);
4521*4882a593Smuzhiyun config_name = fw_config_file_path;
4522*4882a593Smuzhiyun
4523*4882a593Smuzhiyun if (cf->size >= FLASH_CFG_MAX_SIZE)
4524*4882a593Smuzhiyun ret = -ENOMEM;
4525*4882a593Smuzhiyun else {
4526*4882a593Smuzhiyun params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4527*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4528*4882a593Smuzhiyun ret = t4_query_params(adapter, adapter->mbox,
4529*4882a593Smuzhiyun adapter->pf, 0, 1, params, val);
4530*4882a593Smuzhiyun if (ret == 0) {
4531*4882a593Smuzhiyun /*
4532*4882a593Smuzhiyun * For t4_memory_rw() below addresses and
4533*4882a593Smuzhiyun * sizes have to be in terms of multiples of 4
4534*4882a593Smuzhiyun * bytes. So, if the Configuration File isn't
4535*4882a593Smuzhiyun * a multiple of 4 bytes in length we'll have
4536*4882a593Smuzhiyun * to write that out separately since we can't
4537*4882a593Smuzhiyun * guarantee that the bytes following the
4538*4882a593Smuzhiyun * residual byte in the buffer returned by
4539*4882a593Smuzhiyun * request_firmware() are zeroed out ...
4540*4882a593Smuzhiyun */
4541*4882a593Smuzhiyun size_t resid = cf->size & 0x3;
4542*4882a593Smuzhiyun size_t size = cf->size & ~0x3;
4543*4882a593Smuzhiyun __be32 *data = (__be32 *)cf->data;
4544*4882a593Smuzhiyun
4545*4882a593Smuzhiyun mtype = FW_PARAMS_PARAM_Y_G(val[0]);
4546*4882a593Smuzhiyun maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
4547*4882a593Smuzhiyun
4548*4882a593Smuzhiyun spin_lock(&adapter->win0_lock);
4549*4882a593Smuzhiyun ret = t4_memory_rw(adapter, 0, mtype, maddr,
4550*4882a593Smuzhiyun size, data, T4_MEMORY_WRITE);
4551*4882a593Smuzhiyun if (ret == 0 && resid != 0) {
4552*4882a593Smuzhiyun union {
4553*4882a593Smuzhiyun __be32 word;
4554*4882a593Smuzhiyun char buf[4];
4555*4882a593Smuzhiyun } last;
4556*4882a593Smuzhiyun int i;
4557*4882a593Smuzhiyun
4558*4882a593Smuzhiyun last.word = data[size >> 2];
4559*4882a593Smuzhiyun for (i = resid; i < 4; i++)
4560*4882a593Smuzhiyun last.buf[i] = 0;
4561*4882a593Smuzhiyun ret = t4_memory_rw(adapter, 0, mtype,
4562*4882a593Smuzhiyun maddr + size,
4563*4882a593Smuzhiyun 4, &last.word,
4564*4882a593Smuzhiyun T4_MEMORY_WRITE);
4565*4882a593Smuzhiyun }
4566*4882a593Smuzhiyun spin_unlock(&adapter->win0_lock);
4567*4882a593Smuzhiyun }
4568*4882a593Smuzhiyun }
4569*4882a593Smuzhiyun
4570*4882a593Smuzhiyun release_firmware(cf);
4571*4882a593Smuzhiyun if (ret)
4572*4882a593Smuzhiyun goto bye;
4573*4882a593Smuzhiyun }
4574*4882a593Smuzhiyun
4575*4882a593Smuzhiyun val = 0;
4576*4882a593Smuzhiyun
4577*4882a593Smuzhiyun /* Ofld + Hash filter is supported. Older fw will fail this request and
4578*4882a593Smuzhiyun * it is fine.
4579*4882a593Smuzhiyun */
4580*4882a593Smuzhiyun param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4581*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HASHFILTER_WITH_OFLD));
4582*4882a593Smuzhiyun ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
4583*4882a593Smuzhiyun 1, ¶m, &val);
4584*4882a593Smuzhiyun
4585*4882a593Smuzhiyun /* FW doesn't know about Hash filter + ofld support,
4586*4882a593Smuzhiyun * it's not a problem, don't return an error.
4587*4882a593Smuzhiyun */
4588*4882a593Smuzhiyun if (ret < 0) {
4589*4882a593Smuzhiyun dev_warn(adapter->pdev_dev,
4590*4882a593Smuzhiyun "Hash filter with ofld is not supported by FW\n");
4591*4882a593Smuzhiyun }
4592*4882a593Smuzhiyun
4593*4882a593Smuzhiyun /*
4594*4882a593Smuzhiyun * Issue a Capability Configuration command to the firmware to get it
4595*4882a593Smuzhiyun * to parse the Configuration File. We don't use t4_fw_config_file()
4596*4882a593Smuzhiyun * because we want the ability to modify various features after we've
4597*4882a593Smuzhiyun * processed the configuration file ...
4598*4882a593Smuzhiyun */
4599*4882a593Smuzhiyun memset(&caps_cmd, 0, sizeof(caps_cmd));
4600*4882a593Smuzhiyun caps_cmd.op_to_write =
4601*4882a593Smuzhiyun htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
4602*4882a593Smuzhiyun FW_CMD_REQUEST_F |
4603*4882a593Smuzhiyun FW_CMD_READ_F);
4604*4882a593Smuzhiyun caps_cmd.cfvalid_to_len16 =
4605*4882a593Smuzhiyun htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
4606*4882a593Smuzhiyun FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
4607*4882a593Smuzhiyun FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
4608*4882a593Smuzhiyun FW_LEN16(caps_cmd));
4609*4882a593Smuzhiyun ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4610*4882a593Smuzhiyun &caps_cmd);
4611*4882a593Smuzhiyun
4612*4882a593Smuzhiyun /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
4613*4882a593Smuzhiyun * Configuration File in FLASH), our last gasp effort is to use the
4614*4882a593Smuzhiyun * Firmware Configuration File which is embedded in the firmware. A
4615*4882a593Smuzhiyun * very few early versions of the firmware didn't have one embedded
4616*4882a593Smuzhiyun * but we can ignore those.
4617*4882a593Smuzhiyun */
4618*4882a593Smuzhiyun if (ret == -ENOENT) {
4619*4882a593Smuzhiyun memset(&caps_cmd, 0, sizeof(caps_cmd));
4620*4882a593Smuzhiyun caps_cmd.op_to_write =
4621*4882a593Smuzhiyun htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
4622*4882a593Smuzhiyun FW_CMD_REQUEST_F |
4623*4882a593Smuzhiyun FW_CMD_READ_F);
4624*4882a593Smuzhiyun caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4625*4882a593Smuzhiyun ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
4626*4882a593Smuzhiyun sizeof(caps_cmd), &caps_cmd);
4627*4882a593Smuzhiyun config_name = "Firmware Default";
4628*4882a593Smuzhiyun }
4629*4882a593Smuzhiyun
4630*4882a593Smuzhiyun config_issued = 1;
4631*4882a593Smuzhiyun if (ret < 0)
4632*4882a593Smuzhiyun goto bye;
4633*4882a593Smuzhiyun
4634*4882a593Smuzhiyun finiver = ntohl(caps_cmd.finiver);
4635*4882a593Smuzhiyun finicsum = ntohl(caps_cmd.finicsum);
4636*4882a593Smuzhiyun cfcsum = ntohl(caps_cmd.cfcsum);
4637*4882a593Smuzhiyun if (finicsum != cfcsum)
4638*4882a593Smuzhiyun dev_warn(adapter->pdev_dev, "Configuration File checksum "\
4639*4882a593Smuzhiyun "mismatch: [fini] csum=%#x, computed csum=%#x\n",
4640*4882a593Smuzhiyun finicsum, cfcsum);
4641*4882a593Smuzhiyun
4642*4882a593Smuzhiyun /*
4643*4882a593Smuzhiyun * And now tell the firmware to use the configuration we just loaded.
4644*4882a593Smuzhiyun */
4645*4882a593Smuzhiyun caps_cmd.op_to_write =
4646*4882a593Smuzhiyun htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
4647*4882a593Smuzhiyun FW_CMD_REQUEST_F |
4648*4882a593Smuzhiyun FW_CMD_WRITE_F);
4649*4882a593Smuzhiyun caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4650*4882a593Smuzhiyun ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4651*4882a593Smuzhiyun NULL);
4652*4882a593Smuzhiyun if (ret < 0)
4653*4882a593Smuzhiyun goto bye;
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun /*
4656*4882a593Smuzhiyun * Tweak configuration based on system architecture, module
4657*4882a593Smuzhiyun * parameters, etc.
4658*4882a593Smuzhiyun */
4659*4882a593Smuzhiyun ret = adap_init0_tweaks(adapter);
4660*4882a593Smuzhiyun if (ret < 0)
4661*4882a593Smuzhiyun goto bye;
4662*4882a593Smuzhiyun
4663*4882a593Smuzhiyun /* We will proceed even if HMA init fails. */
4664*4882a593Smuzhiyun ret = adap_config_hma(adapter);
4665*4882a593Smuzhiyun if (ret)
4666*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
4667*4882a593Smuzhiyun "HMA configuration failed with error %d\n", ret);
4668*4882a593Smuzhiyun
4669*4882a593Smuzhiyun if (is_t6(adapter->params.chip)) {
4670*4882a593Smuzhiyun adap_config_hpfilter(adapter);
4671*4882a593Smuzhiyun ret = setup_ppod_edram(adapter);
4672*4882a593Smuzhiyun if (!ret)
4673*4882a593Smuzhiyun dev_info(adapter->pdev_dev, "Successfully enabled "
4674*4882a593Smuzhiyun "ppod edram feature\n");
4675*4882a593Smuzhiyun }
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun /*
4678*4882a593Smuzhiyun * And finally tell the firmware to initialize itself using the
4679*4882a593Smuzhiyun * parameters from the Configuration File.
4680*4882a593Smuzhiyun */
4681*4882a593Smuzhiyun ret = t4_fw_initialize(adapter, adapter->mbox);
4682*4882a593Smuzhiyun if (ret < 0)
4683*4882a593Smuzhiyun goto bye;
4684*4882a593Smuzhiyun
4685*4882a593Smuzhiyun /* Emit Firmware Configuration File information and return
4686*4882a593Smuzhiyun * successfully.
4687*4882a593Smuzhiyun */
4688*4882a593Smuzhiyun dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
4689*4882a593Smuzhiyun "Configuration File \"%s\", version %#x, computed checksum %#x\n",
4690*4882a593Smuzhiyun config_name, finiver, cfcsum);
4691*4882a593Smuzhiyun return 0;
4692*4882a593Smuzhiyun
4693*4882a593Smuzhiyun /*
4694*4882a593Smuzhiyun * Something bad happened. Return the error ... (If the "error"
4695*4882a593Smuzhiyun * is that there's no Configuration File on the adapter we don't
4696*4882a593Smuzhiyun * want to issue a warning since this is fairly common.)
4697*4882a593Smuzhiyun */
4698*4882a593Smuzhiyun bye:
4699*4882a593Smuzhiyun if (config_issued && ret != -ENOENT)
4700*4882a593Smuzhiyun dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
4701*4882a593Smuzhiyun config_name, -ret);
4702*4882a593Smuzhiyun return ret;
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun static struct fw_info fw_info_array[] = {
4706*4882a593Smuzhiyun {
4707*4882a593Smuzhiyun .chip = CHELSIO_T4,
4708*4882a593Smuzhiyun .fs_name = FW4_CFNAME,
4709*4882a593Smuzhiyun .fw_mod_name = FW4_FNAME,
4710*4882a593Smuzhiyun .fw_hdr = {
4711*4882a593Smuzhiyun .chip = FW_HDR_CHIP_T4,
4712*4882a593Smuzhiyun .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
4713*4882a593Smuzhiyun .intfver_nic = FW_INTFVER(T4, NIC),
4714*4882a593Smuzhiyun .intfver_vnic = FW_INTFVER(T4, VNIC),
4715*4882a593Smuzhiyun .intfver_ri = FW_INTFVER(T4, RI),
4716*4882a593Smuzhiyun .intfver_iscsi = FW_INTFVER(T4, ISCSI),
4717*4882a593Smuzhiyun .intfver_fcoe = FW_INTFVER(T4, FCOE),
4718*4882a593Smuzhiyun },
4719*4882a593Smuzhiyun }, {
4720*4882a593Smuzhiyun .chip = CHELSIO_T5,
4721*4882a593Smuzhiyun .fs_name = FW5_CFNAME,
4722*4882a593Smuzhiyun .fw_mod_name = FW5_FNAME,
4723*4882a593Smuzhiyun .fw_hdr = {
4724*4882a593Smuzhiyun .chip = FW_HDR_CHIP_T5,
4725*4882a593Smuzhiyun .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
4726*4882a593Smuzhiyun .intfver_nic = FW_INTFVER(T5, NIC),
4727*4882a593Smuzhiyun .intfver_vnic = FW_INTFVER(T5, VNIC),
4728*4882a593Smuzhiyun .intfver_ri = FW_INTFVER(T5, RI),
4729*4882a593Smuzhiyun .intfver_iscsi = FW_INTFVER(T5, ISCSI),
4730*4882a593Smuzhiyun .intfver_fcoe = FW_INTFVER(T5, FCOE),
4731*4882a593Smuzhiyun },
4732*4882a593Smuzhiyun }, {
4733*4882a593Smuzhiyun .chip = CHELSIO_T6,
4734*4882a593Smuzhiyun .fs_name = FW6_CFNAME,
4735*4882a593Smuzhiyun .fw_mod_name = FW6_FNAME,
4736*4882a593Smuzhiyun .fw_hdr = {
4737*4882a593Smuzhiyun .chip = FW_HDR_CHIP_T6,
4738*4882a593Smuzhiyun .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
4739*4882a593Smuzhiyun .intfver_nic = FW_INTFVER(T6, NIC),
4740*4882a593Smuzhiyun .intfver_vnic = FW_INTFVER(T6, VNIC),
4741*4882a593Smuzhiyun .intfver_ofld = FW_INTFVER(T6, OFLD),
4742*4882a593Smuzhiyun .intfver_ri = FW_INTFVER(T6, RI),
4743*4882a593Smuzhiyun .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
4744*4882a593Smuzhiyun .intfver_iscsi = FW_INTFVER(T6, ISCSI),
4745*4882a593Smuzhiyun .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
4746*4882a593Smuzhiyun .intfver_fcoe = FW_INTFVER(T6, FCOE),
4747*4882a593Smuzhiyun },
4748*4882a593Smuzhiyun }
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun };
4751*4882a593Smuzhiyun
find_fw_info(int chip)4752*4882a593Smuzhiyun static struct fw_info *find_fw_info(int chip)
4753*4882a593Smuzhiyun {
4754*4882a593Smuzhiyun int i;
4755*4882a593Smuzhiyun
4756*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
4757*4882a593Smuzhiyun if (fw_info_array[i].chip == chip)
4758*4882a593Smuzhiyun return &fw_info_array[i];
4759*4882a593Smuzhiyun }
4760*4882a593Smuzhiyun return NULL;
4761*4882a593Smuzhiyun }
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun /*
4764*4882a593Smuzhiyun * Phase 0 of initialization: contact FW, obtain config, perform basic init.
4765*4882a593Smuzhiyun */
adap_init0(struct adapter * adap,int vpd_skip)4766*4882a593Smuzhiyun static int adap_init0(struct adapter *adap, int vpd_skip)
4767*4882a593Smuzhiyun {
4768*4882a593Smuzhiyun struct fw_caps_config_cmd caps_cmd;
4769*4882a593Smuzhiyun u32 params[7], val[7];
4770*4882a593Smuzhiyun enum dev_state state;
4771*4882a593Smuzhiyun u32 v, port_vec;
4772*4882a593Smuzhiyun int reset = 1;
4773*4882a593Smuzhiyun int ret;
4774*4882a593Smuzhiyun
4775*4882a593Smuzhiyun /* Grab Firmware Device Log parameters as early as possible so we have
4776*4882a593Smuzhiyun * access to it for debugging, etc.
4777*4882a593Smuzhiyun */
4778*4882a593Smuzhiyun ret = t4_init_devlog_params(adap);
4779*4882a593Smuzhiyun if (ret < 0)
4780*4882a593Smuzhiyun return ret;
4781*4882a593Smuzhiyun
4782*4882a593Smuzhiyun /* Contact FW, advertising Master capability */
4783*4882a593Smuzhiyun ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
4784*4882a593Smuzhiyun is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
4785*4882a593Smuzhiyun if (ret < 0) {
4786*4882a593Smuzhiyun dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
4787*4882a593Smuzhiyun ret);
4788*4882a593Smuzhiyun return ret;
4789*4882a593Smuzhiyun }
4790*4882a593Smuzhiyun if (ret == adap->mbox)
4791*4882a593Smuzhiyun adap->flags |= CXGB4_MASTER_PF;
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun /*
4794*4882a593Smuzhiyun * If we're the Master PF Driver and the device is uninitialized,
4795*4882a593Smuzhiyun * then let's consider upgrading the firmware ... (We always want
4796*4882a593Smuzhiyun * to check the firmware version number in order to A. get it for
4797*4882a593Smuzhiyun * later reporting and B. to warn if the currently loaded firmware
4798*4882a593Smuzhiyun * is excessively mismatched relative to the driver.)
4799*4882a593Smuzhiyun */
4800*4882a593Smuzhiyun
4801*4882a593Smuzhiyun t4_get_version_info(adap);
4802*4882a593Smuzhiyun ret = t4_check_fw_version(adap);
4803*4882a593Smuzhiyun /* If firmware is too old (not supported by driver) force an update. */
4804*4882a593Smuzhiyun if (ret)
4805*4882a593Smuzhiyun state = DEV_STATE_UNINIT;
4806*4882a593Smuzhiyun if ((adap->flags & CXGB4_MASTER_PF) && state != DEV_STATE_INIT) {
4807*4882a593Smuzhiyun struct fw_info *fw_info;
4808*4882a593Smuzhiyun struct fw_hdr *card_fw;
4809*4882a593Smuzhiyun const struct firmware *fw;
4810*4882a593Smuzhiyun const u8 *fw_data = NULL;
4811*4882a593Smuzhiyun unsigned int fw_size = 0;
4812*4882a593Smuzhiyun
4813*4882a593Smuzhiyun /* This is the firmware whose headers the driver was compiled
4814*4882a593Smuzhiyun * against
4815*4882a593Smuzhiyun */
4816*4882a593Smuzhiyun fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
4817*4882a593Smuzhiyun if (fw_info == NULL) {
4818*4882a593Smuzhiyun dev_err(adap->pdev_dev,
4819*4882a593Smuzhiyun "unable to get firmware info for chip %d.\n",
4820*4882a593Smuzhiyun CHELSIO_CHIP_VERSION(adap->params.chip));
4821*4882a593Smuzhiyun return -EINVAL;
4822*4882a593Smuzhiyun }
4823*4882a593Smuzhiyun
4824*4882a593Smuzhiyun /* allocate memory to read the header of the firmware on the
4825*4882a593Smuzhiyun * card
4826*4882a593Smuzhiyun */
4827*4882a593Smuzhiyun card_fw = kvzalloc(sizeof(*card_fw), GFP_KERNEL);
4828*4882a593Smuzhiyun if (!card_fw) {
4829*4882a593Smuzhiyun ret = -ENOMEM;
4830*4882a593Smuzhiyun goto bye;
4831*4882a593Smuzhiyun }
4832*4882a593Smuzhiyun
4833*4882a593Smuzhiyun /* Get FW from from /lib/firmware/ */
4834*4882a593Smuzhiyun ret = request_firmware(&fw, fw_info->fw_mod_name,
4835*4882a593Smuzhiyun adap->pdev_dev);
4836*4882a593Smuzhiyun if (ret < 0) {
4837*4882a593Smuzhiyun dev_err(adap->pdev_dev,
4838*4882a593Smuzhiyun "unable to load firmware image %s, error %d\n",
4839*4882a593Smuzhiyun fw_info->fw_mod_name, ret);
4840*4882a593Smuzhiyun } else {
4841*4882a593Smuzhiyun fw_data = fw->data;
4842*4882a593Smuzhiyun fw_size = fw->size;
4843*4882a593Smuzhiyun }
4844*4882a593Smuzhiyun
4845*4882a593Smuzhiyun /* upgrade FW logic */
4846*4882a593Smuzhiyun ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
4847*4882a593Smuzhiyun state, &reset);
4848*4882a593Smuzhiyun
4849*4882a593Smuzhiyun /* Cleaning up */
4850*4882a593Smuzhiyun release_firmware(fw);
4851*4882a593Smuzhiyun kvfree(card_fw);
4852*4882a593Smuzhiyun
4853*4882a593Smuzhiyun if (ret < 0)
4854*4882a593Smuzhiyun goto bye;
4855*4882a593Smuzhiyun }
4856*4882a593Smuzhiyun
4857*4882a593Smuzhiyun /* If the firmware is initialized already, emit a simply note to that
4858*4882a593Smuzhiyun * effect. Otherwise, it's time to try initializing the adapter.
4859*4882a593Smuzhiyun */
4860*4882a593Smuzhiyun if (state == DEV_STATE_INIT) {
4861*4882a593Smuzhiyun ret = adap_config_hma(adap);
4862*4882a593Smuzhiyun if (ret)
4863*4882a593Smuzhiyun dev_err(adap->pdev_dev,
4864*4882a593Smuzhiyun "HMA configuration failed with error %d\n",
4865*4882a593Smuzhiyun ret);
4866*4882a593Smuzhiyun dev_info(adap->pdev_dev, "Coming up as %s: "\
4867*4882a593Smuzhiyun "Adapter already initialized\n",
4868*4882a593Smuzhiyun adap->flags & CXGB4_MASTER_PF ? "MASTER" : "SLAVE");
4869*4882a593Smuzhiyun } else {
4870*4882a593Smuzhiyun dev_info(adap->pdev_dev, "Coming up as MASTER: "\
4871*4882a593Smuzhiyun "Initializing adapter\n");
4872*4882a593Smuzhiyun
4873*4882a593Smuzhiyun /* Find out whether we're dealing with a version of the
4874*4882a593Smuzhiyun * firmware which has configuration file support.
4875*4882a593Smuzhiyun */
4876*4882a593Smuzhiyun params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4877*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4878*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
4879*4882a593Smuzhiyun params, val);
4880*4882a593Smuzhiyun
4881*4882a593Smuzhiyun /* If the firmware doesn't support Configuration Files,
4882*4882a593Smuzhiyun * return an error.
4883*4882a593Smuzhiyun */
4884*4882a593Smuzhiyun if (ret < 0) {
4885*4882a593Smuzhiyun dev_err(adap->pdev_dev, "firmware doesn't support "
4886*4882a593Smuzhiyun "Firmware Configuration Files\n");
4887*4882a593Smuzhiyun goto bye;
4888*4882a593Smuzhiyun }
4889*4882a593Smuzhiyun
4890*4882a593Smuzhiyun /* The firmware provides us with a memory buffer where we can
4891*4882a593Smuzhiyun * load a Configuration File from the host if we want to
4892*4882a593Smuzhiyun * override the Configuration File in flash.
4893*4882a593Smuzhiyun */
4894*4882a593Smuzhiyun ret = adap_init0_config(adap, reset);
4895*4882a593Smuzhiyun if (ret == -ENOENT) {
4896*4882a593Smuzhiyun dev_err(adap->pdev_dev, "no Configuration File "
4897*4882a593Smuzhiyun "present on adapter.\n");
4898*4882a593Smuzhiyun goto bye;
4899*4882a593Smuzhiyun }
4900*4882a593Smuzhiyun if (ret < 0) {
4901*4882a593Smuzhiyun dev_err(adap->pdev_dev, "could not initialize "
4902*4882a593Smuzhiyun "adapter, error %d\n", -ret);
4903*4882a593Smuzhiyun goto bye;
4904*4882a593Smuzhiyun }
4905*4882a593Smuzhiyun }
4906*4882a593Smuzhiyun
4907*4882a593Smuzhiyun /* Now that we've successfully configured and initialized the adapter
4908*4882a593Smuzhiyun * (or found it already initialized), we can ask the Firmware what
4909*4882a593Smuzhiyun * resources it has provisioned for us.
4910*4882a593Smuzhiyun */
4911*4882a593Smuzhiyun ret = t4_get_pfres(adap);
4912*4882a593Smuzhiyun if (ret) {
4913*4882a593Smuzhiyun dev_err(adap->pdev_dev,
4914*4882a593Smuzhiyun "Unable to retrieve resource provisioning information\n");
4915*4882a593Smuzhiyun goto bye;
4916*4882a593Smuzhiyun }
4917*4882a593Smuzhiyun
4918*4882a593Smuzhiyun /* Grab VPD parameters. This should be done after we establish a
4919*4882a593Smuzhiyun * connection to the firmware since some of the VPD parameters
4920*4882a593Smuzhiyun * (notably the Core Clock frequency) are retrieved via requests to
4921*4882a593Smuzhiyun * the firmware. On the other hand, we need these fairly early on
4922*4882a593Smuzhiyun * so we do this right after getting ahold of the firmware.
4923*4882a593Smuzhiyun *
4924*4882a593Smuzhiyun * We need to do this after initializing the adapter because someone
4925*4882a593Smuzhiyun * could have FLASHed a new VPD which won't be read by the firmware
4926*4882a593Smuzhiyun * until we do the RESET ...
4927*4882a593Smuzhiyun */
4928*4882a593Smuzhiyun if (!vpd_skip) {
4929*4882a593Smuzhiyun ret = t4_get_vpd_params(adap, &adap->params.vpd);
4930*4882a593Smuzhiyun if (ret < 0)
4931*4882a593Smuzhiyun goto bye;
4932*4882a593Smuzhiyun }
4933*4882a593Smuzhiyun
4934*4882a593Smuzhiyun /* Find out what ports are available to us. Note that we need to do
4935*4882a593Smuzhiyun * this before calling adap_init0_no_config() since it needs nports
4936*4882a593Smuzhiyun * and portvec ...
4937*4882a593Smuzhiyun */
4938*4882a593Smuzhiyun v =
4939*4882a593Smuzhiyun FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4940*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
4941*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
4942*4882a593Smuzhiyun if (ret < 0)
4943*4882a593Smuzhiyun goto bye;
4944*4882a593Smuzhiyun
4945*4882a593Smuzhiyun adap->params.nports = hweight32(port_vec);
4946*4882a593Smuzhiyun adap->params.portvec = port_vec;
4947*4882a593Smuzhiyun
4948*4882a593Smuzhiyun /* Give the SGE code a chance to pull in anything that it needs ...
4949*4882a593Smuzhiyun * Note that this must be called after we retrieve our VPD parameters
4950*4882a593Smuzhiyun * in order to know how to convert core ticks to seconds, etc.
4951*4882a593Smuzhiyun */
4952*4882a593Smuzhiyun ret = t4_sge_init(adap);
4953*4882a593Smuzhiyun if (ret < 0)
4954*4882a593Smuzhiyun goto bye;
4955*4882a593Smuzhiyun
4956*4882a593Smuzhiyun /* Grab the SGE Doorbell Queue Timer values. If successful, that
4957*4882a593Smuzhiyun * indicates that the Firmware and Hardware support this.
4958*4882a593Smuzhiyun */
4959*4882a593Smuzhiyun params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
4960*4882a593Smuzhiyun FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_DBQ_TIMERTICK));
4961*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
4962*4882a593Smuzhiyun 1, params, val);
4963*4882a593Smuzhiyun
4964*4882a593Smuzhiyun if (!ret) {
4965*4882a593Smuzhiyun adap->sge.dbqtimer_tick = val[0];
4966*4882a593Smuzhiyun ret = t4_read_sge_dbqtimers(adap,
4967*4882a593Smuzhiyun ARRAY_SIZE(adap->sge.dbqtimer_val),
4968*4882a593Smuzhiyun adap->sge.dbqtimer_val);
4969*4882a593Smuzhiyun }
4970*4882a593Smuzhiyun
4971*4882a593Smuzhiyun if (!ret)
4972*4882a593Smuzhiyun adap->flags |= CXGB4_SGE_DBQ_TIMER;
4973*4882a593Smuzhiyun
4974*4882a593Smuzhiyun if (is_bypass_device(adap->pdev->device))
4975*4882a593Smuzhiyun adap->params.bypass = 1;
4976*4882a593Smuzhiyun
4977*4882a593Smuzhiyun /*
4978*4882a593Smuzhiyun * Grab some of our basic fundamental operating parameters.
4979*4882a593Smuzhiyun */
4980*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(EQ_START);
4981*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(L2T_START);
4982*4882a593Smuzhiyun params[2] = FW_PARAM_PFVF(L2T_END);
4983*4882a593Smuzhiyun params[3] = FW_PARAM_PFVF(FILTER_START);
4984*4882a593Smuzhiyun params[4] = FW_PARAM_PFVF(FILTER_END);
4985*4882a593Smuzhiyun params[5] = FW_PARAM_PFVF(IQFLINT_START);
4986*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
4987*4882a593Smuzhiyun if (ret < 0)
4988*4882a593Smuzhiyun goto bye;
4989*4882a593Smuzhiyun adap->sge.egr_start = val[0];
4990*4882a593Smuzhiyun adap->l2t_start = val[1];
4991*4882a593Smuzhiyun adap->l2t_end = val[2];
4992*4882a593Smuzhiyun adap->tids.ftid_base = val[3];
4993*4882a593Smuzhiyun adap->tids.nftids = val[4] - val[3] + 1;
4994*4882a593Smuzhiyun adap->sge.ingr_start = val[5];
4995*4882a593Smuzhiyun
4996*4882a593Smuzhiyun if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
4997*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(HPFILTER_START);
4998*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(HPFILTER_END);
4999*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5000*4882a593Smuzhiyun params, val);
5001*4882a593Smuzhiyun if (ret < 0)
5002*4882a593Smuzhiyun goto bye;
5003*4882a593Smuzhiyun
5004*4882a593Smuzhiyun adap->tids.hpftid_base = val[0];
5005*4882a593Smuzhiyun adap->tids.nhpftids = val[1] - val[0] + 1;
5006*4882a593Smuzhiyun
5007*4882a593Smuzhiyun /* Read the raw mps entries. In T6, the last 2 tcam entries
5008*4882a593Smuzhiyun * are reserved for raw mac addresses (rawf = 2, one per port).
5009*4882a593Smuzhiyun */
5010*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(RAWF_START);
5011*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(RAWF_END);
5012*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5013*4882a593Smuzhiyun params, val);
5014*4882a593Smuzhiyun if (ret == 0) {
5015*4882a593Smuzhiyun adap->rawf_start = val[0];
5016*4882a593Smuzhiyun adap->rawf_cnt = val[1] - val[0] + 1;
5017*4882a593Smuzhiyun }
5018*4882a593Smuzhiyun
5019*4882a593Smuzhiyun adap->tids.tid_base =
5020*4882a593Smuzhiyun t4_read_reg(adap, LE_DB_ACTIVE_TABLE_START_INDEX_A);
5021*4882a593Smuzhiyun }
5022*4882a593Smuzhiyun
5023*4882a593Smuzhiyun /* qids (ingress/egress) returned from firmware can be anywhere
5024*4882a593Smuzhiyun * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
5025*4882a593Smuzhiyun * Hence driver needs to allocate memory for this range to
5026*4882a593Smuzhiyun * store the queue info. Get the highest IQFLINT/EQ index returned
5027*4882a593Smuzhiyun * in FW_EQ_*_CMD.alloc command.
5028*4882a593Smuzhiyun */
5029*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(EQ_END);
5030*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(IQFLINT_END);
5031*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
5032*4882a593Smuzhiyun if (ret < 0)
5033*4882a593Smuzhiyun goto bye;
5034*4882a593Smuzhiyun adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
5035*4882a593Smuzhiyun adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
5036*4882a593Smuzhiyun
5037*4882a593Smuzhiyun adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
5038*4882a593Smuzhiyun sizeof(*adap->sge.egr_map), GFP_KERNEL);
5039*4882a593Smuzhiyun if (!adap->sge.egr_map) {
5040*4882a593Smuzhiyun ret = -ENOMEM;
5041*4882a593Smuzhiyun goto bye;
5042*4882a593Smuzhiyun }
5043*4882a593Smuzhiyun
5044*4882a593Smuzhiyun adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
5045*4882a593Smuzhiyun sizeof(*adap->sge.ingr_map), GFP_KERNEL);
5046*4882a593Smuzhiyun if (!adap->sge.ingr_map) {
5047*4882a593Smuzhiyun ret = -ENOMEM;
5048*4882a593Smuzhiyun goto bye;
5049*4882a593Smuzhiyun }
5050*4882a593Smuzhiyun
5051*4882a593Smuzhiyun /* Allocate the memory for the vaious egress queue bitmaps
5052*4882a593Smuzhiyun * ie starving_fl, txq_maperr and blocked_fl.
5053*4882a593Smuzhiyun */
5054*4882a593Smuzhiyun adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
5055*4882a593Smuzhiyun sizeof(long), GFP_KERNEL);
5056*4882a593Smuzhiyun if (!adap->sge.starving_fl) {
5057*4882a593Smuzhiyun ret = -ENOMEM;
5058*4882a593Smuzhiyun goto bye;
5059*4882a593Smuzhiyun }
5060*4882a593Smuzhiyun
5061*4882a593Smuzhiyun adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
5062*4882a593Smuzhiyun sizeof(long), GFP_KERNEL);
5063*4882a593Smuzhiyun if (!adap->sge.txq_maperr) {
5064*4882a593Smuzhiyun ret = -ENOMEM;
5065*4882a593Smuzhiyun goto bye;
5066*4882a593Smuzhiyun }
5067*4882a593Smuzhiyun
5068*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
5069*4882a593Smuzhiyun adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
5070*4882a593Smuzhiyun sizeof(long), GFP_KERNEL);
5071*4882a593Smuzhiyun if (!adap->sge.blocked_fl) {
5072*4882a593Smuzhiyun ret = -ENOMEM;
5073*4882a593Smuzhiyun goto bye;
5074*4882a593Smuzhiyun }
5075*4882a593Smuzhiyun bitmap_zero(adap->sge.blocked_fl, adap->sge.egr_sz);
5076*4882a593Smuzhiyun #endif
5077*4882a593Smuzhiyun
5078*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(CLIP_START);
5079*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(CLIP_END);
5080*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
5081*4882a593Smuzhiyun if (ret < 0)
5082*4882a593Smuzhiyun goto bye;
5083*4882a593Smuzhiyun adap->clipt_start = val[0];
5084*4882a593Smuzhiyun adap->clipt_end = val[1];
5085*4882a593Smuzhiyun
5086*4882a593Smuzhiyun /* Get the supported number of traffic classes */
5087*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(NUM_TM_CLASS);
5088*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
5089*4882a593Smuzhiyun if (ret < 0) {
5090*4882a593Smuzhiyun /* We couldn't retrieve the number of Traffic Classes
5091*4882a593Smuzhiyun * supported by the hardware/firmware. So we hard
5092*4882a593Smuzhiyun * code it here.
5093*4882a593Smuzhiyun */
5094*4882a593Smuzhiyun adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
5095*4882a593Smuzhiyun } else {
5096*4882a593Smuzhiyun adap->params.nsched_cls = val[0];
5097*4882a593Smuzhiyun }
5098*4882a593Smuzhiyun
5099*4882a593Smuzhiyun /* query params related to active filter region */
5100*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
5101*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
5102*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
5103*4882a593Smuzhiyun /* If Active filter size is set we enable establishing
5104*4882a593Smuzhiyun * offload connection through firmware work request
5105*4882a593Smuzhiyun */
5106*4882a593Smuzhiyun if ((val[0] != val[1]) && (ret >= 0)) {
5107*4882a593Smuzhiyun adap->flags |= CXGB4_FW_OFLD_CONN;
5108*4882a593Smuzhiyun adap->tids.aftid_base = val[0];
5109*4882a593Smuzhiyun adap->tids.aftid_end = val[1];
5110*4882a593Smuzhiyun }
5111*4882a593Smuzhiyun
5112*4882a593Smuzhiyun /* If we're running on newer firmware, let it know that we're
5113*4882a593Smuzhiyun * prepared to deal with encapsulated CPL messages. Older
5114*4882a593Smuzhiyun * firmware won't understand this and we'll just get
5115*4882a593Smuzhiyun * unencapsulated messages ...
5116*4882a593Smuzhiyun */
5117*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
5118*4882a593Smuzhiyun val[0] = 1;
5119*4882a593Smuzhiyun (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
5120*4882a593Smuzhiyun
5121*4882a593Smuzhiyun /*
5122*4882a593Smuzhiyun * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
5123*4882a593Smuzhiyun * capability. Earlier versions of the firmware didn't have the
5124*4882a593Smuzhiyun * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
5125*4882a593Smuzhiyun * permission to use ULPTX MEMWRITE DSGL.
5126*4882a593Smuzhiyun */
5127*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
5128*4882a593Smuzhiyun adap->params.ulptx_memwrite_dsgl = false;
5129*4882a593Smuzhiyun } else {
5130*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
5131*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5132*4882a593Smuzhiyun 1, params, val);
5133*4882a593Smuzhiyun adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
5134*4882a593Smuzhiyun }
5135*4882a593Smuzhiyun
5136*4882a593Smuzhiyun /* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
5137*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
5138*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5139*4882a593Smuzhiyun 1, params, val);
5140*4882a593Smuzhiyun adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);
5141*4882a593Smuzhiyun
5142*4882a593Smuzhiyun /* See if FW supports FW_FILTER2 work request */
5143*4882a593Smuzhiyun if (is_t4(adap->params.chip)) {
5144*4882a593Smuzhiyun adap->params.filter2_wr_support = 0;
5145*4882a593Smuzhiyun } else {
5146*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(FILTER2_WR);
5147*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5148*4882a593Smuzhiyun 1, params, val);
5149*4882a593Smuzhiyun adap->params.filter2_wr_support = (ret == 0 && val[0] != 0);
5150*4882a593Smuzhiyun }
5151*4882a593Smuzhiyun
5152*4882a593Smuzhiyun /* Check if FW supports returning vin and smt index.
5153*4882a593Smuzhiyun * If this is not supported, driver will interpret
5154*4882a593Smuzhiyun * these values from viid.
5155*4882a593Smuzhiyun */
5156*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(OPAQUE_VIID_SMT_EXTN);
5157*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5158*4882a593Smuzhiyun 1, params, val);
5159*4882a593Smuzhiyun adap->params.viid_smt_extn_support = (ret == 0 && val[0] != 0);
5160*4882a593Smuzhiyun
5161*4882a593Smuzhiyun /*
5162*4882a593Smuzhiyun * Get device capabilities so we can determine what resources we need
5163*4882a593Smuzhiyun * to manage.
5164*4882a593Smuzhiyun */
5165*4882a593Smuzhiyun memset(&caps_cmd, 0, sizeof(caps_cmd));
5166*4882a593Smuzhiyun caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
5167*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_READ_F);
5168*4882a593Smuzhiyun caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
5169*4882a593Smuzhiyun ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
5170*4882a593Smuzhiyun &caps_cmd);
5171*4882a593Smuzhiyun if (ret < 0)
5172*4882a593Smuzhiyun goto bye;
5173*4882a593Smuzhiyun
5174*4882a593Smuzhiyun /* hash filter has some mandatory register settings to be tested and for
5175*4882a593Smuzhiyun * that it needs to test whether offload is enabled or not, hence
5176*4882a593Smuzhiyun * checking and setting it here.
5177*4882a593Smuzhiyun */
5178*4882a593Smuzhiyun if (caps_cmd.ofldcaps)
5179*4882a593Smuzhiyun adap->params.offload = 1;
5180*4882a593Smuzhiyun
5181*4882a593Smuzhiyun if (caps_cmd.ofldcaps ||
5182*4882a593Smuzhiyun (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) ||
5183*4882a593Smuzhiyun (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD))) {
5184*4882a593Smuzhiyun /* query offload-related parameters */
5185*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(NTID);
5186*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(SERVER_START);
5187*4882a593Smuzhiyun params[2] = FW_PARAM_PFVF(SERVER_END);
5188*4882a593Smuzhiyun params[3] = FW_PARAM_PFVF(TDDP_START);
5189*4882a593Smuzhiyun params[4] = FW_PARAM_PFVF(TDDP_END);
5190*4882a593Smuzhiyun params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
5191*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
5192*4882a593Smuzhiyun params, val);
5193*4882a593Smuzhiyun if (ret < 0)
5194*4882a593Smuzhiyun goto bye;
5195*4882a593Smuzhiyun adap->tids.ntids = val[0];
5196*4882a593Smuzhiyun adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
5197*4882a593Smuzhiyun adap->tids.stid_base = val[1];
5198*4882a593Smuzhiyun adap->tids.nstids = val[2] - val[1] + 1;
5199*4882a593Smuzhiyun /*
5200*4882a593Smuzhiyun * Setup server filter region. Divide the available filter
5201*4882a593Smuzhiyun * region into two parts. Regular filters get 1/3rd and server
5202*4882a593Smuzhiyun * filters get 2/3rd part. This is only enabled if workarond
5203*4882a593Smuzhiyun * path is enabled.
5204*4882a593Smuzhiyun * 1. For regular filters.
5205*4882a593Smuzhiyun * 2. Server filter: This are special filters which are used
5206*4882a593Smuzhiyun * to redirect SYN packets to offload queue.
5207*4882a593Smuzhiyun */
5208*4882a593Smuzhiyun if (adap->flags & CXGB4_FW_OFLD_CONN && !is_bypass(adap)) {
5209*4882a593Smuzhiyun adap->tids.sftid_base = adap->tids.ftid_base +
5210*4882a593Smuzhiyun DIV_ROUND_UP(adap->tids.nftids, 3);
5211*4882a593Smuzhiyun adap->tids.nsftids = adap->tids.nftids -
5212*4882a593Smuzhiyun DIV_ROUND_UP(adap->tids.nftids, 3);
5213*4882a593Smuzhiyun adap->tids.nftids = adap->tids.sftid_base -
5214*4882a593Smuzhiyun adap->tids.ftid_base;
5215*4882a593Smuzhiyun }
5216*4882a593Smuzhiyun adap->vres.ddp.start = val[3];
5217*4882a593Smuzhiyun adap->vres.ddp.size = val[4] - val[3] + 1;
5218*4882a593Smuzhiyun adap->params.ofldq_wr_cred = val[5];
5219*4882a593Smuzhiyun
5220*4882a593Smuzhiyun if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) {
5221*4882a593Smuzhiyun init_hash_filter(adap);
5222*4882a593Smuzhiyun } else {
5223*4882a593Smuzhiyun adap->num_ofld_uld += 1;
5224*4882a593Smuzhiyun }
5225*4882a593Smuzhiyun
5226*4882a593Smuzhiyun if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD)) {
5227*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(ETHOFLD_START);
5228*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(ETHOFLD_END);
5229*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5230*4882a593Smuzhiyun params, val);
5231*4882a593Smuzhiyun if (!ret) {
5232*4882a593Smuzhiyun adap->tids.eotid_base = val[0];
5233*4882a593Smuzhiyun adap->tids.neotids = min_t(u32, MAX_ATIDS,
5234*4882a593Smuzhiyun val[1] - val[0] + 1);
5235*4882a593Smuzhiyun adap->params.ethofld = 1;
5236*4882a593Smuzhiyun }
5237*4882a593Smuzhiyun }
5238*4882a593Smuzhiyun }
5239*4882a593Smuzhiyun if (caps_cmd.rdmacaps) {
5240*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(STAG_START);
5241*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(STAG_END);
5242*4882a593Smuzhiyun params[2] = FW_PARAM_PFVF(RQ_START);
5243*4882a593Smuzhiyun params[3] = FW_PARAM_PFVF(RQ_END);
5244*4882a593Smuzhiyun params[4] = FW_PARAM_PFVF(PBL_START);
5245*4882a593Smuzhiyun params[5] = FW_PARAM_PFVF(PBL_END);
5246*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
5247*4882a593Smuzhiyun params, val);
5248*4882a593Smuzhiyun if (ret < 0)
5249*4882a593Smuzhiyun goto bye;
5250*4882a593Smuzhiyun adap->vres.stag.start = val[0];
5251*4882a593Smuzhiyun adap->vres.stag.size = val[1] - val[0] + 1;
5252*4882a593Smuzhiyun adap->vres.rq.start = val[2];
5253*4882a593Smuzhiyun adap->vres.rq.size = val[3] - val[2] + 1;
5254*4882a593Smuzhiyun adap->vres.pbl.start = val[4];
5255*4882a593Smuzhiyun adap->vres.pbl.size = val[5] - val[4] + 1;
5256*4882a593Smuzhiyun
5257*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(SRQ_START);
5258*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(SRQ_END);
5259*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5260*4882a593Smuzhiyun params, val);
5261*4882a593Smuzhiyun if (!ret) {
5262*4882a593Smuzhiyun adap->vres.srq.start = val[0];
5263*4882a593Smuzhiyun adap->vres.srq.size = val[1] - val[0] + 1;
5264*4882a593Smuzhiyun }
5265*4882a593Smuzhiyun if (adap->vres.srq.size) {
5266*4882a593Smuzhiyun adap->srq = t4_init_srq(adap->vres.srq.size);
5267*4882a593Smuzhiyun if (!adap->srq)
5268*4882a593Smuzhiyun dev_warn(&adap->pdev->dev, "could not allocate SRQ, continuing\n");
5269*4882a593Smuzhiyun }
5270*4882a593Smuzhiyun
5271*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(SQRQ_START);
5272*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(SQRQ_END);
5273*4882a593Smuzhiyun params[2] = FW_PARAM_PFVF(CQ_START);
5274*4882a593Smuzhiyun params[3] = FW_PARAM_PFVF(CQ_END);
5275*4882a593Smuzhiyun params[4] = FW_PARAM_PFVF(OCQ_START);
5276*4882a593Smuzhiyun params[5] = FW_PARAM_PFVF(OCQ_END);
5277*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
5278*4882a593Smuzhiyun val);
5279*4882a593Smuzhiyun if (ret < 0)
5280*4882a593Smuzhiyun goto bye;
5281*4882a593Smuzhiyun adap->vres.qp.start = val[0];
5282*4882a593Smuzhiyun adap->vres.qp.size = val[1] - val[0] + 1;
5283*4882a593Smuzhiyun adap->vres.cq.start = val[2];
5284*4882a593Smuzhiyun adap->vres.cq.size = val[3] - val[2] + 1;
5285*4882a593Smuzhiyun adap->vres.ocq.start = val[4];
5286*4882a593Smuzhiyun adap->vres.ocq.size = val[5] - val[4] + 1;
5287*4882a593Smuzhiyun
5288*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
5289*4882a593Smuzhiyun params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
5290*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
5291*4882a593Smuzhiyun val);
5292*4882a593Smuzhiyun if (ret < 0) {
5293*4882a593Smuzhiyun adap->params.max_ordird_qp = 8;
5294*4882a593Smuzhiyun adap->params.max_ird_adapter = 32 * adap->tids.ntids;
5295*4882a593Smuzhiyun ret = 0;
5296*4882a593Smuzhiyun } else {
5297*4882a593Smuzhiyun adap->params.max_ordird_qp = val[0];
5298*4882a593Smuzhiyun adap->params.max_ird_adapter = val[1];
5299*4882a593Smuzhiyun }
5300*4882a593Smuzhiyun dev_info(adap->pdev_dev,
5301*4882a593Smuzhiyun "max_ordird_qp %d max_ird_adapter %d\n",
5302*4882a593Smuzhiyun adap->params.max_ordird_qp,
5303*4882a593Smuzhiyun adap->params.max_ird_adapter);
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun /* Enable write_with_immediate if FW supports it */
5306*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(RDMA_WRITE_WITH_IMM);
5307*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
5308*4882a593Smuzhiyun val);
5309*4882a593Smuzhiyun adap->params.write_w_imm_support = (ret == 0 && val[0] != 0);
5310*4882a593Smuzhiyun
5311*4882a593Smuzhiyun /* Enable write_cmpl if FW supports it */
5312*4882a593Smuzhiyun params[0] = FW_PARAM_DEV(RI_WRITE_CMPL_WR);
5313*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
5314*4882a593Smuzhiyun val);
5315*4882a593Smuzhiyun adap->params.write_cmpl_support = (ret == 0 && val[0] != 0);
5316*4882a593Smuzhiyun adap->num_ofld_uld += 2;
5317*4882a593Smuzhiyun }
5318*4882a593Smuzhiyun if (caps_cmd.iscsicaps) {
5319*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(ISCSI_START);
5320*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(ISCSI_END);
5321*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5322*4882a593Smuzhiyun params, val);
5323*4882a593Smuzhiyun if (ret < 0)
5324*4882a593Smuzhiyun goto bye;
5325*4882a593Smuzhiyun adap->vres.iscsi.start = val[0];
5326*4882a593Smuzhiyun adap->vres.iscsi.size = val[1] - val[0] + 1;
5327*4882a593Smuzhiyun if (is_t6(adap->params.chip)) {
5328*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(PPOD_EDRAM_START);
5329*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(PPOD_EDRAM_END);
5330*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5331*4882a593Smuzhiyun params, val);
5332*4882a593Smuzhiyun if (!ret) {
5333*4882a593Smuzhiyun adap->vres.ppod_edram.start = val[0];
5334*4882a593Smuzhiyun adap->vres.ppod_edram.size =
5335*4882a593Smuzhiyun val[1] - val[0] + 1;
5336*4882a593Smuzhiyun
5337*4882a593Smuzhiyun dev_info(adap->pdev_dev,
5338*4882a593Smuzhiyun "ppod edram start 0x%x end 0x%x size 0x%x\n",
5339*4882a593Smuzhiyun val[0], val[1],
5340*4882a593Smuzhiyun adap->vres.ppod_edram.size);
5341*4882a593Smuzhiyun }
5342*4882a593Smuzhiyun }
5343*4882a593Smuzhiyun /* LIO target and cxgb4i initiaitor */
5344*4882a593Smuzhiyun adap->num_ofld_uld += 2;
5345*4882a593Smuzhiyun }
5346*4882a593Smuzhiyun if (caps_cmd.cryptocaps) {
5347*4882a593Smuzhiyun if (ntohs(caps_cmd.cryptocaps) &
5348*4882a593Smuzhiyun FW_CAPS_CONFIG_CRYPTO_LOOKASIDE) {
5349*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(NCRYPTO_LOOKASIDE);
5350*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5351*4882a593Smuzhiyun 2, params, val);
5352*4882a593Smuzhiyun if (ret < 0) {
5353*4882a593Smuzhiyun if (ret != -EINVAL)
5354*4882a593Smuzhiyun goto bye;
5355*4882a593Smuzhiyun } else {
5356*4882a593Smuzhiyun adap->vres.ncrypto_fc = val[0];
5357*4882a593Smuzhiyun }
5358*4882a593Smuzhiyun adap->num_ofld_uld += 1;
5359*4882a593Smuzhiyun }
5360*4882a593Smuzhiyun if (ntohs(caps_cmd.cryptocaps) &
5361*4882a593Smuzhiyun FW_CAPS_CONFIG_TLS_INLINE) {
5362*4882a593Smuzhiyun params[0] = FW_PARAM_PFVF(TLS_START);
5363*4882a593Smuzhiyun params[1] = FW_PARAM_PFVF(TLS_END);
5364*4882a593Smuzhiyun ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5365*4882a593Smuzhiyun 2, params, val);
5366*4882a593Smuzhiyun if (ret < 0)
5367*4882a593Smuzhiyun goto bye;
5368*4882a593Smuzhiyun adap->vres.key.start = val[0];
5369*4882a593Smuzhiyun adap->vres.key.size = val[1] - val[0] + 1;
5370*4882a593Smuzhiyun adap->num_uld += 1;
5371*4882a593Smuzhiyun }
5372*4882a593Smuzhiyun adap->params.crypto = ntohs(caps_cmd.cryptocaps);
5373*4882a593Smuzhiyun }
5374*4882a593Smuzhiyun
5375*4882a593Smuzhiyun /* The MTU/MSS Table is initialized by now, so load their values. If
5376*4882a593Smuzhiyun * we're initializing the adapter, then we'll make any modifications
5377*4882a593Smuzhiyun * we want to the MTU/MSS Table and also initialize the congestion
5378*4882a593Smuzhiyun * parameters.
5379*4882a593Smuzhiyun */
5380*4882a593Smuzhiyun t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
5381*4882a593Smuzhiyun if (state != DEV_STATE_INIT) {
5382*4882a593Smuzhiyun int i;
5383*4882a593Smuzhiyun
5384*4882a593Smuzhiyun /* The default MTU Table contains values 1492 and 1500.
5385*4882a593Smuzhiyun * However, for TCP, it's better to have two values which are
5386*4882a593Smuzhiyun * a multiple of 8 +/- 4 bytes apart near this popular MTU.
5387*4882a593Smuzhiyun * This allows us to have a TCP Data Payload which is a
5388*4882a593Smuzhiyun * multiple of 8 regardless of what combination of TCP Options
5389*4882a593Smuzhiyun * are in use (always a multiple of 4 bytes) which is
5390*4882a593Smuzhiyun * important for performance reasons. For instance, if no
5391*4882a593Smuzhiyun * options are in use, then we have a 20-byte IP header and a
5392*4882a593Smuzhiyun * 20-byte TCP header. In this case, a 1500-byte MSS would
5393*4882a593Smuzhiyun * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
5394*4882a593Smuzhiyun * which is not a multiple of 8. So using an MSS of 1488 in
5395*4882a593Smuzhiyun * this case results in a TCP Data Payload of 1448 bytes which
5396*4882a593Smuzhiyun * is a multiple of 8. On the other hand, if 12-byte TCP Time
5397*4882a593Smuzhiyun * Stamps have been negotiated, then an MTU of 1500 bytes
5398*4882a593Smuzhiyun * results in a TCP Data Payload of 1448 bytes which, as
5399*4882a593Smuzhiyun * above, is a multiple of 8 bytes ...
5400*4882a593Smuzhiyun */
5401*4882a593Smuzhiyun for (i = 0; i < NMTUS; i++)
5402*4882a593Smuzhiyun if (adap->params.mtus[i] == 1492) {
5403*4882a593Smuzhiyun adap->params.mtus[i] = 1488;
5404*4882a593Smuzhiyun break;
5405*4882a593Smuzhiyun }
5406*4882a593Smuzhiyun
5407*4882a593Smuzhiyun t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
5408*4882a593Smuzhiyun adap->params.b_wnd);
5409*4882a593Smuzhiyun }
5410*4882a593Smuzhiyun t4_init_sge_params(adap);
5411*4882a593Smuzhiyun adap->flags |= CXGB4_FW_OK;
5412*4882a593Smuzhiyun t4_init_tp_params(adap, true);
5413*4882a593Smuzhiyun return 0;
5414*4882a593Smuzhiyun
5415*4882a593Smuzhiyun /*
5416*4882a593Smuzhiyun * Something bad happened. If a command timed out or failed with EIO
5417*4882a593Smuzhiyun * FW does not operate within its spec or something catastrophic
5418*4882a593Smuzhiyun * happened to HW/FW, stop issuing commands.
5419*4882a593Smuzhiyun */
5420*4882a593Smuzhiyun bye:
5421*4882a593Smuzhiyun adap_free_hma_mem(adap);
5422*4882a593Smuzhiyun kfree(adap->sge.egr_map);
5423*4882a593Smuzhiyun kfree(adap->sge.ingr_map);
5424*4882a593Smuzhiyun kfree(adap->sge.starving_fl);
5425*4882a593Smuzhiyun kfree(adap->sge.txq_maperr);
5426*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
5427*4882a593Smuzhiyun kfree(adap->sge.blocked_fl);
5428*4882a593Smuzhiyun #endif
5429*4882a593Smuzhiyun if (ret != -ETIMEDOUT && ret != -EIO)
5430*4882a593Smuzhiyun t4_fw_bye(adap, adap->mbox);
5431*4882a593Smuzhiyun return ret;
5432*4882a593Smuzhiyun }
5433*4882a593Smuzhiyun
5434*4882a593Smuzhiyun /* EEH callbacks */
5435*4882a593Smuzhiyun
eeh_err_detected(struct pci_dev * pdev,pci_channel_state_t state)5436*4882a593Smuzhiyun static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
5437*4882a593Smuzhiyun pci_channel_state_t state)
5438*4882a593Smuzhiyun {
5439*4882a593Smuzhiyun int i;
5440*4882a593Smuzhiyun struct adapter *adap = pci_get_drvdata(pdev);
5441*4882a593Smuzhiyun
5442*4882a593Smuzhiyun if (!adap)
5443*4882a593Smuzhiyun goto out;
5444*4882a593Smuzhiyun
5445*4882a593Smuzhiyun rtnl_lock();
5446*4882a593Smuzhiyun adap->flags &= ~CXGB4_FW_OK;
5447*4882a593Smuzhiyun notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
5448*4882a593Smuzhiyun spin_lock(&adap->stats_lock);
5449*4882a593Smuzhiyun for_each_port(adap, i) {
5450*4882a593Smuzhiyun struct net_device *dev = adap->port[i];
5451*4882a593Smuzhiyun if (dev) {
5452*4882a593Smuzhiyun netif_device_detach(dev);
5453*4882a593Smuzhiyun netif_carrier_off(dev);
5454*4882a593Smuzhiyun }
5455*4882a593Smuzhiyun }
5456*4882a593Smuzhiyun spin_unlock(&adap->stats_lock);
5457*4882a593Smuzhiyun disable_interrupts(adap);
5458*4882a593Smuzhiyun if (adap->flags & CXGB4_FULL_INIT_DONE)
5459*4882a593Smuzhiyun cxgb_down(adap);
5460*4882a593Smuzhiyun rtnl_unlock();
5461*4882a593Smuzhiyun if ((adap->flags & CXGB4_DEV_ENABLED)) {
5462*4882a593Smuzhiyun pci_disable_device(pdev);
5463*4882a593Smuzhiyun adap->flags &= ~CXGB4_DEV_ENABLED;
5464*4882a593Smuzhiyun }
5465*4882a593Smuzhiyun out: return state == pci_channel_io_perm_failure ?
5466*4882a593Smuzhiyun PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
5467*4882a593Smuzhiyun }
5468*4882a593Smuzhiyun
eeh_slot_reset(struct pci_dev * pdev)5469*4882a593Smuzhiyun static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
5470*4882a593Smuzhiyun {
5471*4882a593Smuzhiyun int i, ret;
5472*4882a593Smuzhiyun struct fw_caps_config_cmd c;
5473*4882a593Smuzhiyun struct adapter *adap = pci_get_drvdata(pdev);
5474*4882a593Smuzhiyun
5475*4882a593Smuzhiyun if (!adap) {
5476*4882a593Smuzhiyun pci_restore_state(pdev);
5477*4882a593Smuzhiyun pci_save_state(pdev);
5478*4882a593Smuzhiyun return PCI_ERS_RESULT_RECOVERED;
5479*4882a593Smuzhiyun }
5480*4882a593Smuzhiyun
5481*4882a593Smuzhiyun if (!(adap->flags & CXGB4_DEV_ENABLED)) {
5482*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
5483*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot reenable PCI "
5484*4882a593Smuzhiyun "device after reset\n");
5485*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5486*4882a593Smuzhiyun }
5487*4882a593Smuzhiyun adap->flags |= CXGB4_DEV_ENABLED;
5488*4882a593Smuzhiyun }
5489*4882a593Smuzhiyun
5490*4882a593Smuzhiyun pci_set_master(pdev);
5491*4882a593Smuzhiyun pci_restore_state(pdev);
5492*4882a593Smuzhiyun pci_save_state(pdev);
5493*4882a593Smuzhiyun
5494*4882a593Smuzhiyun if (t4_wait_dev_ready(adap->regs) < 0)
5495*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5496*4882a593Smuzhiyun if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
5497*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5498*4882a593Smuzhiyun adap->flags |= CXGB4_FW_OK;
5499*4882a593Smuzhiyun if (adap_init1(adap, &c))
5500*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5501*4882a593Smuzhiyun
5502*4882a593Smuzhiyun for_each_port(adap, i) {
5503*4882a593Smuzhiyun struct port_info *pi = adap2pinfo(adap, i);
5504*4882a593Smuzhiyun u8 vivld = 0, vin = 0;
5505*4882a593Smuzhiyun
5506*4882a593Smuzhiyun ret = t4_alloc_vi(adap, adap->mbox, pi->tx_chan, adap->pf, 0, 1,
5507*4882a593Smuzhiyun NULL, NULL, &vivld, &vin);
5508*4882a593Smuzhiyun if (ret < 0)
5509*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5510*4882a593Smuzhiyun pi->viid = ret;
5511*4882a593Smuzhiyun pi->xact_addr_filt = -1;
5512*4882a593Smuzhiyun /* If fw supports returning the VIN as part of FW_VI_CMD,
5513*4882a593Smuzhiyun * save the returned values.
5514*4882a593Smuzhiyun */
5515*4882a593Smuzhiyun if (adap->params.viid_smt_extn_support) {
5516*4882a593Smuzhiyun pi->vivld = vivld;
5517*4882a593Smuzhiyun pi->vin = vin;
5518*4882a593Smuzhiyun } else {
5519*4882a593Smuzhiyun /* Retrieve the values from VIID */
5520*4882a593Smuzhiyun pi->vivld = FW_VIID_VIVLD_G(pi->viid);
5521*4882a593Smuzhiyun pi->vin = FW_VIID_VIN_G(pi->viid);
5522*4882a593Smuzhiyun }
5523*4882a593Smuzhiyun }
5524*4882a593Smuzhiyun
5525*4882a593Smuzhiyun t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
5526*4882a593Smuzhiyun adap->params.b_wnd);
5527*4882a593Smuzhiyun setup_memwin(adap);
5528*4882a593Smuzhiyun if (cxgb_up(adap))
5529*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
5530*4882a593Smuzhiyun return PCI_ERS_RESULT_RECOVERED;
5531*4882a593Smuzhiyun }
5532*4882a593Smuzhiyun
eeh_resume(struct pci_dev * pdev)5533*4882a593Smuzhiyun static void eeh_resume(struct pci_dev *pdev)
5534*4882a593Smuzhiyun {
5535*4882a593Smuzhiyun int i;
5536*4882a593Smuzhiyun struct adapter *adap = pci_get_drvdata(pdev);
5537*4882a593Smuzhiyun
5538*4882a593Smuzhiyun if (!adap)
5539*4882a593Smuzhiyun return;
5540*4882a593Smuzhiyun
5541*4882a593Smuzhiyun rtnl_lock();
5542*4882a593Smuzhiyun for_each_port(adap, i) {
5543*4882a593Smuzhiyun struct net_device *dev = adap->port[i];
5544*4882a593Smuzhiyun if (dev) {
5545*4882a593Smuzhiyun if (netif_running(dev)) {
5546*4882a593Smuzhiyun link_start(dev);
5547*4882a593Smuzhiyun cxgb_set_rxmode(dev);
5548*4882a593Smuzhiyun }
5549*4882a593Smuzhiyun netif_device_attach(dev);
5550*4882a593Smuzhiyun }
5551*4882a593Smuzhiyun }
5552*4882a593Smuzhiyun rtnl_unlock();
5553*4882a593Smuzhiyun }
5554*4882a593Smuzhiyun
eeh_reset_prepare(struct pci_dev * pdev)5555*4882a593Smuzhiyun static void eeh_reset_prepare(struct pci_dev *pdev)
5556*4882a593Smuzhiyun {
5557*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
5558*4882a593Smuzhiyun int i;
5559*4882a593Smuzhiyun
5560*4882a593Smuzhiyun if (adapter->pf != 4)
5561*4882a593Smuzhiyun return;
5562*4882a593Smuzhiyun
5563*4882a593Smuzhiyun adapter->flags &= ~CXGB4_FW_OK;
5564*4882a593Smuzhiyun
5565*4882a593Smuzhiyun notify_ulds(adapter, CXGB4_STATE_DOWN);
5566*4882a593Smuzhiyun
5567*4882a593Smuzhiyun for_each_port(adapter, i)
5568*4882a593Smuzhiyun if (adapter->port[i]->reg_state == NETREG_REGISTERED)
5569*4882a593Smuzhiyun cxgb_close(adapter->port[i]);
5570*4882a593Smuzhiyun
5571*4882a593Smuzhiyun disable_interrupts(adapter);
5572*4882a593Smuzhiyun cxgb4_free_mps_ref_entries(adapter);
5573*4882a593Smuzhiyun
5574*4882a593Smuzhiyun adap_free_hma_mem(adapter);
5575*4882a593Smuzhiyun
5576*4882a593Smuzhiyun if (adapter->flags & CXGB4_FULL_INIT_DONE)
5577*4882a593Smuzhiyun cxgb_down(adapter);
5578*4882a593Smuzhiyun }
5579*4882a593Smuzhiyun
eeh_reset_done(struct pci_dev * pdev)5580*4882a593Smuzhiyun static void eeh_reset_done(struct pci_dev *pdev)
5581*4882a593Smuzhiyun {
5582*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
5583*4882a593Smuzhiyun int err, i;
5584*4882a593Smuzhiyun
5585*4882a593Smuzhiyun if (adapter->pf != 4)
5586*4882a593Smuzhiyun return;
5587*4882a593Smuzhiyun
5588*4882a593Smuzhiyun err = t4_wait_dev_ready(adapter->regs);
5589*4882a593Smuzhiyun if (err < 0) {
5590*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
5591*4882a593Smuzhiyun "Device not ready, err %d", err);
5592*4882a593Smuzhiyun return;
5593*4882a593Smuzhiyun }
5594*4882a593Smuzhiyun
5595*4882a593Smuzhiyun setup_memwin(adapter);
5596*4882a593Smuzhiyun
5597*4882a593Smuzhiyun err = adap_init0(adapter, 1);
5598*4882a593Smuzhiyun if (err) {
5599*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
5600*4882a593Smuzhiyun "Adapter init failed, err %d", err);
5601*4882a593Smuzhiyun return;
5602*4882a593Smuzhiyun }
5603*4882a593Smuzhiyun
5604*4882a593Smuzhiyun setup_memwin_rdma(adapter);
5605*4882a593Smuzhiyun
5606*4882a593Smuzhiyun if (adapter->flags & CXGB4_FW_OK) {
5607*4882a593Smuzhiyun err = t4_port_init(adapter, adapter->pf, adapter->pf, 0);
5608*4882a593Smuzhiyun if (err) {
5609*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
5610*4882a593Smuzhiyun "Port init failed, err %d", err);
5611*4882a593Smuzhiyun return;
5612*4882a593Smuzhiyun }
5613*4882a593Smuzhiyun }
5614*4882a593Smuzhiyun
5615*4882a593Smuzhiyun err = cfg_queues(adapter);
5616*4882a593Smuzhiyun if (err) {
5617*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
5618*4882a593Smuzhiyun "Config queues failed, err %d", err);
5619*4882a593Smuzhiyun return;
5620*4882a593Smuzhiyun }
5621*4882a593Smuzhiyun
5622*4882a593Smuzhiyun cxgb4_init_mps_ref_entries(adapter);
5623*4882a593Smuzhiyun
5624*4882a593Smuzhiyun err = setup_fw_sge_queues(adapter);
5625*4882a593Smuzhiyun if (err) {
5626*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
5627*4882a593Smuzhiyun "FW sge queue allocation failed, err %d", err);
5628*4882a593Smuzhiyun return;
5629*4882a593Smuzhiyun }
5630*4882a593Smuzhiyun
5631*4882a593Smuzhiyun for_each_port(adapter, i)
5632*4882a593Smuzhiyun if (adapter->port[i]->reg_state == NETREG_REGISTERED)
5633*4882a593Smuzhiyun cxgb_open(adapter->port[i]);
5634*4882a593Smuzhiyun }
5635*4882a593Smuzhiyun
5636*4882a593Smuzhiyun static const struct pci_error_handlers cxgb4_eeh = {
5637*4882a593Smuzhiyun .error_detected = eeh_err_detected,
5638*4882a593Smuzhiyun .slot_reset = eeh_slot_reset,
5639*4882a593Smuzhiyun .resume = eeh_resume,
5640*4882a593Smuzhiyun .reset_prepare = eeh_reset_prepare,
5641*4882a593Smuzhiyun .reset_done = eeh_reset_done,
5642*4882a593Smuzhiyun };
5643*4882a593Smuzhiyun
5644*4882a593Smuzhiyun /* Return true if the Link Configuration supports "High Speeds" (those greater
5645*4882a593Smuzhiyun * than 1Gb/s).
5646*4882a593Smuzhiyun */
is_x_10g_port(const struct link_config * lc)5647*4882a593Smuzhiyun static inline bool is_x_10g_port(const struct link_config *lc)
5648*4882a593Smuzhiyun {
5649*4882a593Smuzhiyun unsigned int speeds, high_speeds;
5650*4882a593Smuzhiyun
5651*4882a593Smuzhiyun speeds = FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_G(lc->pcaps));
5652*4882a593Smuzhiyun high_speeds = speeds &
5653*4882a593Smuzhiyun ~(FW_PORT_CAP32_SPEED_100M | FW_PORT_CAP32_SPEED_1G);
5654*4882a593Smuzhiyun
5655*4882a593Smuzhiyun return high_speeds != 0;
5656*4882a593Smuzhiyun }
5657*4882a593Smuzhiyun
5658*4882a593Smuzhiyun /* Perform default configuration of DMA queues depending on the number and type
5659*4882a593Smuzhiyun * of ports we found and the number of available CPUs. Most settings can be
5660*4882a593Smuzhiyun * modified by the admin prior to actual use.
5661*4882a593Smuzhiyun */
cfg_queues(struct adapter * adap)5662*4882a593Smuzhiyun static int cfg_queues(struct adapter *adap)
5663*4882a593Smuzhiyun {
5664*4882a593Smuzhiyun u32 avail_qsets, avail_eth_qsets, avail_uld_qsets;
5665*4882a593Smuzhiyun u32 ncpus = num_online_cpus();
5666*4882a593Smuzhiyun u32 niqflint, neq, num_ulds;
5667*4882a593Smuzhiyun struct sge *s = &adap->sge;
5668*4882a593Smuzhiyun u32 i, n10g = 0, qidx = 0;
5669*4882a593Smuzhiyun u32 q10g = 0, q1g;
5670*4882a593Smuzhiyun
5671*4882a593Smuzhiyun /* Reduce memory usage in kdump environment, disable all offload. */
5672*4882a593Smuzhiyun if (is_kdump_kernel() || (is_uld(adap) && t4_uld_mem_alloc(adap))) {
5673*4882a593Smuzhiyun adap->params.offload = 0;
5674*4882a593Smuzhiyun adap->params.crypto = 0;
5675*4882a593Smuzhiyun adap->params.ethofld = 0;
5676*4882a593Smuzhiyun }
5677*4882a593Smuzhiyun
5678*4882a593Smuzhiyun /* Calculate the number of Ethernet Queue Sets available based on
5679*4882a593Smuzhiyun * resources provisioned for us. We always have an Asynchronous
5680*4882a593Smuzhiyun * Firmware Event Ingress Queue. If we're operating in MSI or Legacy
5681*4882a593Smuzhiyun * IRQ Pin Interrupt mode, then we'll also have a Forwarded Interrupt
5682*4882a593Smuzhiyun * Ingress Queue. Meanwhile, we need two Egress Queues for each
5683*4882a593Smuzhiyun * Queue Set: one for the Free List and one for the Ethernet TX Queue.
5684*4882a593Smuzhiyun *
5685*4882a593Smuzhiyun * Note that we should also take into account all of the various
5686*4882a593Smuzhiyun * Offload Queues. But, in any situation where we're operating in
5687*4882a593Smuzhiyun * a Resource Constrained Provisioning environment, doing any Offload
5688*4882a593Smuzhiyun * at all is problematic ...
5689*4882a593Smuzhiyun */
5690*4882a593Smuzhiyun niqflint = adap->params.pfres.niqflint - 1;
5691*4882a593Smuzhiyun if (!(adap->flags & CXGB4_USING_MSIX))
5692*4882a593Smuzhiyun niqflint--;
5693*4882a593Smuzhiyun neq = adap->params.pfres.neq / 2;
5694*4882a593Smuzhiyun avail_qsets = min(niqflint, neq);
5695*4882a593Smuzhiyun
5696*4882a593Smuzhiyun if (avail_qsets < adap->params.nports) {
5697*4882a593Smuzhiyun dev_err(adap->pdev_dev, "avail_eth_qsets=%d < nports=%d\n",
5698*4882a593Smuzhiyun avail_qsets, adap->params.nports);
5699*4882a593Smuzhiyun return -ENOMEM;
5700*4882a593Smuzhiyun }
5701*4882a593Smuzhiyun
5702*4882a593Smuzhiyun /* Count the number of 10Gb/s or better ports */
5703*4882a593Smuzhiyun for_each_port(adap, i)
5704*4882a593Smuzhiyun n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
5705*4882a593Smuzhiyun
5706*4882a593Smuzhiyun avail_eth_qsets = min_t(u32, avail_qsets, MAX_ETH_QSETS);
5707*4882a593Smuzhiyun
5708*4882a593Smuzhiyun /* We default to 1 queue per non-10G port and up to # of cores queues
5709*4882a593Smuzhiyun * per 10G port.
5710*4882a593Smuzhiyun */
5711*4882a593Smuzhiyun if (n10g)
5712*4882a593Smuzhiyun q10g = (avail_eth_qsets - (adap->params.nports - n10g)) / n10g;
5713*4882a593Smuzhiyun
5714*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
5715*4882a593Smuzhiyun /* For Data Center Bridging support we need to be able to support up
5716*4882a593Smuzhiyun * to 8 Traffic Priorities; each of which will be assigned to its
5717*4882a593Smuzhiyun * own TX Queue in order to prevent Head-Of-Line Blocking.
5718*4882a593Smuzhiyun */
5719*4882a593Smuzhiyun q1g = 8;
5720*4882a593Smuzhiyun if (adap->params.nports * 8 > avail_eth_qsets) {
5721*4882a593Smuzhiyun dev_err(adap->pdev_dev, "DCB avail_eth_qsets=%d < %d!\n",
5722*4882a593Smuzhiyun avail_eth_qsets, adap->params.nports * 8);
5723*4882a593Smuzhiyun return -ENOMEM;
5724*4882a593Smuzhiyun }
5725*4882a593Smuzhiyun
5726*4882a593Smuzhiyun if (adap->params.nports * ncpus < avail_eth_qsets)
5727*4882a593Smuzhiyun q10g = max(8U, ncpus);
5728*4882a593Smuzhiyun else
5729*4882a593Smuzhiyun q10g = max(8U, q10g);
5730*4882a593Smuzhiyun
5731*4882a593Smuzhiyun while ((q10g * n10g) >
5732*4882a593Smuzhiyun (avail_eth_qsets - (adap->params.nports - n10g) * q1g))
5733*4882a593Smuzhiyun q10g--;
5734*4882a593Smuzhiyun
5735*4882a593Smuzhiyun #else /* !CONFIG_CHELSIO_T4_DCB */
5736*4882a593Smuzhiyun q1g = 1;
5737*4882a593Smuzhiyun q10g = min(q10g, ncpus);
5738*4882a593Smuzhiyun #endif /* !CONFIG_CHELSIO_T4_DCB */
5739*4882a593Smuzhiyun if (is_kdump_kernel()) {
5740*4882a593Smuzhiyun q10g = 1;
5741*4882a593Smuzhiyun q1g = 1;
5742*4882a593Smuzhiyun }
5743*4882a593Smuzhiyun
5744*4882a593Smuzhiyun for_each_port(adap, i) {
5745*4882a593Smuzhiyun struct port_info *pi = adap2pinfo(adap, i);
5746*4882a593Smuzhiyun
5747*4882a593Smuzhiyun pi->first_qset = qidx;
5748*4882a593Smuzhiyun pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : q1g;
5749*4882a593Smuzhiyun qidx += pi->nqsets;
5750*4882a593Smuzhiyun }
5751*4882a593Smuzhiyun
5752*4882a593Smuzhiyun s->ethqsets = qidx;
5753*4882a593Smuzhiyun s->max_ethqsets = qidx; /* MSI-X may lower it later */
5754*4882a593Smuzhiyun avail_qsets -= qidx;
5755*4882a593Smuzhiyun
5756*4882a593Smuzhiyun if (is_uld(adap)) {
5757*4882a593Smuzhiyun /* For offload we use 1 queue/channel if all ports are up to 1G,
5758*4882a593Smuzhiyun * otherwise we divide all available queues amongst the channels
5759*4882a593Smuzhiyun * capped by the number of available cores.
5760*4882a593Smuzhiyun */
5761*4882a593Smuzhiyun num_ulds = adap->num_uld + adap->num_ofld_uld;
5762*4882a593Smuzhiyun i = min_t(u32, MAX_OFLD_QSETS, ncpus);
5763*4882a593Smuzhiyun avail_uld_qsets = roundup(i, adap->params.nports);
5764*4882a593Smuzhiyun if (avail_qsets < num_ulds * adap->params.nports) {
5765*4882a593Smuzhiyun adap->params.offload = 0;
5766*4882a593Smuzhiyun adap->params.crypto = 0;
5767*4882a593Smuzhiyun s->ofldqsets = 0;
5768*4882a593Smuzhiyun } else if (avail_qsets < num_ulds * avail_uld_qsets || !n10g) {
5769*4882a593Smuzhiyun s->ofldqsets = adap->params.nports;
5770*4882a593Smuzhiyun } else {
5771*4882a593Smuzhiyun s->ofldqsets = avail_uld_qsets;
5772*4882a593Smuzhiyun }
5773*4882a593Smuzhiyun
5774*4882a593Smuzhiyun avail_qsets -= num_ulds * s->ofldqsets;
5775*4882a593Smuzhiyun }
5776*4882a593Smuzhiyun
5777*4882a593Smuzhiyun /* ETHOFLD Queues used for QoS offload should follow same
5778*4882a593Smuzhiyun * allocation scheme as normal Ethernet Queues.
5779*4882a593Smuzhiyun */
5780*4882a593Smuzhiyun if (is_ethofld(adap)) {
5781*4882a593Smuzhiyun if (avail_qsets < s->max_ethqsets) {
5782*4882a593Smuzhiyun adap->params.ethofld = 0;
5783*4882a593Smuzhiyun s->eoqsets = 0;
5784*4882a593Smuzhiyun } else {
5785*4882a593Smuzhiyun s->eoqsets = s->max_ethqsets;
5786*4882a593Smuzhiyun }
5787*4882a593Smuzhiyun avail_qsets -= s->eoqsets;
5788*4882a593Smuzhiyun }
5789*4882a593Smuzhiyun
5790*4882a593Smuzhiyun /* Mirror queues must follow same scheme as normal Ethernet
5791*4882a593Smuzhiyun * Queues, when there are enough queues available. Otherwise,
5792*4882a593Smuzhiyun * allocate at least 1 queue per port. If even 1 queue is not
5793*4882a593Smuzhiyun * available, then disable mirror queues support.
5794*4882a593Smuzhiyun */
5795*4882a593Smuzhiyun if (avail_qsets >= s->max_ethqsets)
5796*4882a593Smuzhiyun s->mirrorqsets = s->max_ethqsets;
5797*4882a593Smuzhiyun else if (avail_qsets >= adap->params.nports)
5798*4882a593Smuzhiyun s->mirrorqsets = adap->params.nports;
5799*4882a593Smuzhiyun else
5800*4882a593Smuzhiyun s->mirrorqsets = 0;
5801*4882a593Smuzhiyun avail_qsets -= s->mirrorqsets;
5802*4882a593Smuzhiyun
5803*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
5804*4882a593Smuzhiyun struct sge_eth_rxq *r = &s->ethrxq[i];
5805*4882a593Smuzhiyun
5806*4882a593Smuzhiyun init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
5807*4882a593Smuzhiyun r->fl.size = 72;
5808*4882a593Smuzhiyun }
5809*4882a593Smuzhiyun
5810*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
5811*4882a593Smuzhiyun s->ethtxq[i].q.size = 1024;
5812*4882a593Smuzhiyun
5813*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
5814*4882a593Smuzhiyun s->ctrlq[i].q.size = 512;
5815*4882a593Smuzhiyun
5816*4882a593Smuzhiyun if (!is_t4(adap->params.chip))
5817*4882a593Smuzhiyun s->ptptxq.q.size = 8;
5818*4882a593Smuzhiyun
5819*4882a593Smuzhiyun init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
5820*4882a593Smuzhiyun init_rspq(adap, &s->intrq, 0, 1, 512, 64);
5821*4882a593Smuzhiyun
5822*4882a593Smuzhiyun return 0;
5823*4882a593Smuzhiyun }
5824*4882a593Smuzhiyun
5825*4882a593Smuzhiyun /*
5826*4882a593Smuzhiyun * Reduce the number of Ethernet queues across all ports to at most n.
5827*4882a593Smuzhiyun * n provides at least one queue per port.
5828*4882a593Smuzhiyun */
reduce_ethqs(struct adapter * adap,int n)5829*4882a593Smuzhiyun static void reduce_ethqs(struct adapter *adap, int n)
5830*4882a593Smuzhiyun {
5831*4882a593Smuzhiyun int i;
5832*4882a593Smuzhiyun struct port_info *pi;
5833*4882a593Smuzhiyun
5834*4882a593Smuzhiyun while (n < adap->sge.ethqsets)
5835*4882a593Smuzhiyun for_each_port(adap, i) {
5836*4882a593Smuzhiyun pi = adap2pinfo(adap, i);
5837*4882a593Smuzhiyun if (pi->nqsets > 1) {
5838*4882a593Smuzhiyun pi->nqsets--;
5839*4882a593Smuzhiyun adap->sge.ethqsets--;
5840*4882a593Smuzhiyun if (adap->sge.ethqsets <= n)
5841*4882a593Smuzhiyun break;
5842*4882a593Smuzhiyun }
5843*4882a593Smuzhiyun }
5844*4882a593Smuzhiyun
5845*4882a593Smuzhiyun n = 0;
5846*4882a593Smuzhiyun for_each_port(adap, i) {
5847*4882a593Smuzhiyun pi = adap2pinfo(adap, i);
5848*4882a593Smuzhiyun pi->first_qset = n;
5849*4882a593Smuzhiyun n += pi->nqsets;
5850*4882a593Smuzhiyun }
5851*4882a593Smuzhiyun }
5852*4882a593Smuzhiyun
alloc_msix_info(struct adapter * adap,u32 num_vec)5853*4882a593Smuzhiyun static int alloc_msix_info(struct adapter *adap, u32 num_vec)
5854*4882a593Smuzhiyun {
5855*4882a593Smuzhiyun struct msix_info *msix_info;
5856*4882a593Smuzhiyun
5857*4882a593Smuzhiyun msix_info = kcalloc(num_vec, sizeof(*msix_info), GFP_KERNEL);
5858*4882a593Smuzhiyun if (!msix_info)
5859*4882a593Smuzhiyun return -ENOMEM;
5860*4882a593Smuzhiyun
5861*4882a593Smuzhiyun adap->msix_bmap.msix_bmap = kcalloc(BITS_TO_LONGS(num_vec),
5862*4882a593Smuzhiyun sizeof(long), GFP_KERNEL);
5863*4882a593Smuzhiyun if (!adap->msix_bmap.msix_bmap) {
5864*4882a593Smuzhiyun kfree(msix_info);
5865*4882a593Smuzhiyun return -ENOMEM;
5866*4882a593Smuzhiyun }
5867*4882a593Smuzhiyun
5868*4882a593Smuzhiyun spin_lock_init(&adap->msix_bmap.lock);
5869*4882a593Smuzhiyun adap->msix_bmap.mapsize = num_vec;
5870*4882a593Smuzhiyun
5871*4882a593Smuzhiyun adap->msix_info = msix_info;
5872*4882a593Smuzhiyun return 0;
5873*4882a593Smuzhiyun }
5874*4882a593Smuzhiyun
free_msix_info(struct adapter * adap)5875*4882a593Smuzhiyun static void free_msix_info(struct adapter *adap)
5876*4882a593Smuzhiyun {
5877*4882a593Smuzhiyun kfree(adap->msix_bmap.msix_bmap);
5878*4882a593Smuzhiyun kfree(adap->msix_info);
5879*4882a593Smuzhiyun }
5880*4882a593Smuzhiyun
cxgb4_get_msix_idx_from_bmap(struct adapter * adap)5881*4882a593Smuzhiyun int cxgb4_get_msix_idx_from_bmap(struct adapter *adap)
5882*4882a593Smuzhiyun {
5883*4882a593Smuzhiyun struct msix_bmap *bmap = &adap->msix_bmap;
5884*4882a593Smuzhiyun unsigned int msix_idx;
5885*4882a593Smuzhiyun unsigned long flags;
5886*4882a593Smuzhiyun
5887*4882a593Smuzhiyun spin_lock_irqsave(&bmap->lock, flags);
5888*4882a593Smuzhiyun msix_idx = find_first_zero_bit(bmap->msix_bmap, bmap->mapsize);
5889*4882a593Smuzhiyun if (msix_idx < bmap->mapsize) {
5890*4882a593Smuzhiyun __set_bit(msix_idx, bmap->msix_bmap);
5891*4882a593Smuzhiyun } else {
5892*4882a593Smuzhiyun spin_unlock_irqrestore(&bmap->lock, flags);
5893*4882a593Smuzhiyun return -ENOSPC;
5894*4882a593Smuzhiyun }
5895*4882a593Smuzhiyun
5896*4882a593Smuzhiyun spin_unlock_irqrestore(&bmap->lock, flags);
5897*4882a593Smuzhiyun return msix_idx;
5898*4882a593Smuzhiyun }
5899*4882a593Smuzhiyun
cxgb4_free_msix_idx_in_bmap(struct adapter * adap,unsigned int msix_idx)5900*4882a593Smuzhiyun void cxgb4_free_msix_idx_in_bmap(struct adapter *adap,
5901*4882a593Smuzhiyun unsigned int msix_idx)
5902*4882a593Smuzhiyun {
5903*4882a593Smuzhiyun struct msix_bmap *bmap = &adap->msix_bmap;
5904*4882a593Smuzhiyun unsigned long flags;
5905*4882a593Smuzhiyun
5906*4882a593Smuzhiyun spin_lock_irqsave(&bmap->lock, flags);
5907*4882a593Smuzhiyun __clear_bit(msix_idx, bmap->msix_bmap);
5908*4882a593Smuzhiyun spin_unlock_irqrestore(&bmap->lock, flags);
5909*4882a593Smuzhiyun }
5910*4882a593Smuzhiyun
5911*4882a593Smuzhiyun /* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
5912*4882a593Smuzhiyun #define EXTRA_VECS 2
5913*4882a593Smuzhiyun
enable_msix(struct adapter * adap)5914*4882a593Smuzhiyun static int enable_msix(struct adapter *adap)
5915*4882a593Smuzhiyun {
5916*4882a593Smuzhiyun u32 eth_need, uld_need = 0, ethofld_need = 0, mirror_need = 0;
5917*4882a593Smuzhiyun u32 ethqsets = 0, ofldqsets = 0, eoqsets = 0, mirrorqsets = 0;
5918*4882a593Smuzhiyun u8 num_uld = 0, nchan = adap->params.nports;
5919*4882a593Smuzhiyun u32 i, want, need, num_vec;
5920*4882a593Smuzhiyun struct sge *s = &adap->sge;
5921*4882a593Smuzhiyun struct msix_entry *entries;
5922*4882a593Smuzhiyun struct port_info *pi;
5923*4882a593Smuzhiyun int allocated, ret;
5924*4882a593Smuzhiyun
5925*4882a593Smuzhiyun want = s->max_ethqsets;
5926*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
5927*4882a593Smuzhiyun /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
5928*4882a593Smuzhiyun * each port.
5929*4882a593Smuzhiyun */
5930*4882a593Smuzhiyun need = 8 * nchan;
5931*4882a593Smuzhiyun #else
5932*4882a593Smuzhiyun need = nchan;
5933*4882a593Smuzhiyun #endif
5934*4882a593Smuzhiyun eth_need = need;
5935*4882a593Smuzhiyun if (is_uld(adap)) {
5936*4882a593Smuzhiyun num_uld = adap->num_ofld_uld + adap->num_uld;
5937*4882a593Smuzhiyun want += num_uld * s->ofldqsets;
5938*4882a593Smuzhiyun uld_need = num_uld * nchan;
5939*4882a593Smuzhiyun need += uld_need;
5940*4882a593Smuzhiyun }
5941*4882a593Smuzhiyun
5942*4882a593Smuzhiyun if (is_ethofld(adap)) {
5943*4882a593Smuzhiyun want += s->eoqsets;
5944*4882a593Smuzhiyun ethofld_need = eth_need;
5945*4882a593Smuzhiyun need += ethofld_need;
5946*4882a593Smuzhiyun }
5947*4882a593Smuzhiyun
5948*4882a593Smuzhiyun if (s->mirrorqsets) {
5949*4882a593Smuzhiyun want += s->mirrorqsets;
5950*4882a593Smuzhiyun mirror_need = nchan;
5951*4882a593Smuzhiyun need += mirror_need;
5952*4882a593Smuzhiyun }
5953*4882a593Smuzhiyun
5954*4882a593Smuzhiyun want += EXTRA_VECS;
5955*4882a593Smuzhiyun need += EXTRA_VECS;
5956*4882a593Smuzhiyun
5957*4882a593Smuzhiyun entries = kmalloc_array(want, sizeof(*entries), GFP_KERNEL);
5958*4882a593Smuzhiyun if (!entries)
5959*4882a593Smuzhiyun return -ENOMEM;
5960*4882a593Smuzhiyun
5961*4882a593Smuzhiyun for (i = 0; i < want; i++)
5962*4882a593Smuzhiyun entries[i].entry = i;
5963*4882a593Smuzhiyun
5964*4882a593Smuzhiyun allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
5965*4882a593Smuzhiyun if (allocated < 0) {
5966*4882a593Smuzhiyun /* Disable offload and attempt to get vectors for NIC
5967*4882a593Smuzhiyun * only mode.
5968*4882a593Smuzhiyun */
5969*4882a593Smuzhiyun want = s->max_ethqsets + EXTRA_VECS;
5970*4882a593Smuzhiyun need = eth_need + EXTRA_VECS;
5971*4882a593Smuzhiyun allocated = pci_enable_msix_range(adap->pdev, entries,
5972*4882a593Smuzhiyun need, want);
5973*4882a593Smuzhiyun if (allocated < 0) {
5974*4882a593Smuzhiyun dev_info(adap->pdev_dev,
5975*4882a593Smuzhiyun "Disabling MSI-X due to insufficient MSI-X vectors\n");
5976*4882a593Smuzhiyun ret = allocated;
5977*4882a593Smuzhiyun goto out_free;
5978*4882a593Smuzhiyun }
5979*4882a593Smuzhiyun
5980*4882a593Smuzhiyun dev_info(adap->pdev_dev,
5981*4882a593Smuzhiyun "Disabling offload due to insufficient MSI-X vectors\n");
5982*4882a593Smuzhiyun adap->params.offload = 0;
5983*4882a593Smuzhiyun adap->params.crypto = 0;
5984*4882a593Smuzhiyun adap->params.ethofld = 0;
5985*4882a593Smuzhiyun s->ofldqsets = 0;
5986*4882a593Smuzhiyun s->eoqsets = 0;
5987*4882a593Smuzhiyun s->mirrorqsets = 0;
5988*4882a593Smuzhiyun uld_need = 0;
5989*4882a593Smuzhiyun ethofld_need = 0;
5990*4882a593Smuzhiyun mirror_need = 0;
5991*4882a593Smuzhiyun }
5992*4882a593Smuzhiyun
5993*4882a593Smuzhiyun num_vec = allocated;
5994*4882a593Smuzhiyun if (num_vec < want) {
5995*4882a593Smuzhiyun /* Distribute available vectors to the various queue groups.
5996*4882a593Smuzhiyun * Every group gets its minimum requirement and NIC gets top
5997*4882a593Smuzhiyun * priority for leftovers.
5998*4882a593Smuzhiyun */
5999*4882a593Smuzhiyun ethqsets = eth_need;
6000*4882a593Smuzhiyun if (is_uld(adap))
6001*4882a593Smuzhiyun ofldqsets = nchan;
6002*4882a593Smuzhiyun if (is_ethofld(adap))
6003*4882a593Smuzhiyun eoqsets = ethofld_need;
6004*4882a593Smuzhiyun if (s->mirrorqsets)
6005*4882a593Smuzhiyun mirrorqsets = mirror_need;
6006*4882a593Smuzhiyun
6007*4882a593Smuzhiyun num_vec -= need;
6008*4882a593Smuzhiyun while (num_vec) {
6009*4882a593Smuzhiyun if (num_vec < eth_need + ethofld_need ||
6010*4882a593Smuzhiyun ethqsets > s->max_ethqsets)
6011*4882a593Smuzhiyun break;
6012*4882a593Smuzhiyun
6013*4882a593Smuzhiyun for_each_port(adap, i) {
6014*4882a593Smuzhiyun pi = adap2pinfo(adap, i);
6015*4882a593Smuzhiyun if (pi->nqsets < 2)
6016*4882a593Smuzhiyun continue;
6017*4882a593Smuzhiyun
6018*4882a593Smuzhiyun ethqsets++;
6019*4882a593Smuzhiyun num_vec--;
6020*4882a593Smuzhiyun if (ethofld_need) {
6021*4882a593Smuzhiyun eoqsets++;
6022*4882a593Smuzhiyun num_vec--;
6023*4882a593Smuzhiyun }
6024*4882a593Smuzhiyun }
6025*4882a593Smuzhiyun }
6026*4882a593Smuzhiyun
6027*4882a593Smuzhiyun if (is_uld(adap)) {
6028*4882a593Smuzhiyun while (num_vec) {
6029*4882a593Smuzhiyun if (num_vec < uld_need ||
6030*4882a593Smuzhiyun ofldqsets > s->ofldqsets)
6031*4882a593Smuzhiyun break;
6032*4882a593Smuzhiyun
6033*4882a593Smuzhiyun ofldqsets++;
6034*4882a593Smuzhiyun num_vec -= uld_need;
6035*4882a593Smuzhiyun }
6036*4882a593Smuzhiyun }
6037*4882a593Smuzhiyun
6038*4882a593Smuzhiyun if (s->mirrorqsets) {
6039*4882a593Smuzhiyun while (num_vec) {
6040*4882a593Smuzhiyun if (num_vec < mirror_need ||
6041*4882a593Smuzhiyun mirrorqsets > s->mirrorqsets)
6042*4882a593Smuzhiyun break;
6043*4882a593Smuzhiyun
6044*4882a593Smuzhiyun mirrorqsets++;
6045*4882a593Smuzhiyun num_vec -= mirror_need;
6046*4882a593Smuzhiyun }
6047*4882a593Smuzhiyun }
6048*4882a593Smuzhiyun } else {
6049*4882a593Smuzhiyun ethqsets = s->max_ethqsets;
6050*4882a593Smuzhiyun if (is_uld(adap))
6051*4882a593Smuzhiyun ofldqsets = s->ofldqsets;
6052*4882a593Smuzhiyun if (is_ethofld(adap))
6053*4882a593Smuzhiyun eoqsets = s->eoqsets;
6054*4882a593Smuzhiyun if (s->mirrorqsets)
6055*4882a593Smuzhiyun mirrorqsets = s->mirrorqsets;
6056*4882a593Smuzhiyun }
6057*4882a593Smuzhiyun
6058*4882a593Smuzhiyun if (ethqsets < s->max_ethqsets) {
6059*4882a593Smuzhiyun s->max_ethqsets = ethqsets;
6060*4882a593Smuzhiyun reduce_ethqs(adap, ethqsets);
6061*4882a593Smuzhiyun }
6062*4882a593Smuzhiyun
6063*4882a593Smuzhiyun if (is_uld(adap)) {
6064*4882a593Smuzhiyun s->ofldqsets = ofldqsets;
6065*4882a593Smuzhiyun s->nqs_per_uld = s->ofldqsets;
6066*4882a593Smuzhiyun }
6067*4882a593Smuzhiyun
6068*4882a593Smuzhiyun if (is_ethofld(adap))
6069*4882a593Smuzhiyun s->eoqsets = eoqsets;
6070*4882a593Smuzhiyun
6071*4882a593Smuzhiyun if (s->mirrorqsets) {
6072*4882a593Smuzhiyun s->mirrorqsets = mirrorqsets;
6073*4882a593Smuzhiyun for_each_port(adap, i) {
6074*4882a593Smuzhiyun pi = adap2pinfo(adap, i);
6075*4882a593Smuzhiyun pi->nmirrorqsets = s->mirrorqsets / nchan;
6076*4882a593Smuzhiyun mutex_init(&pi->vi_mirror_mutex);
6077*4882a593Smuzhiyun }
6078*4882a593Smuzhiyun }
6079*4882a593Smuzhiyun
6080*4882a593Smuzhiyun /* map for msix */
6081*4882a593Smuzhiyun ret = alloc_msix_info(adap, allocated);
6082*4882a593Smuzhiyun if (ret)
6083*4882a593Smuzhiyun goto out_disable_msix;
6084*4882a593Smuzhiyun
6085*4882a593Smuzhiyun for (i = 0; i < allocated; i++) {
6086*4882a593Smuzhiyun adap->msix_info[i].vec = entries[i].vector;
6087*4882a593Smuzhiyun adap->msix_info[i].idx = i;
6088*4882a593Smuzhiyun }
6089*4882a593Smuzhiyun
6090*4882a593Smuzhiyun dev_info(adap->pdev_dev,
6091*4882a593Smuzhiyun "%d MSI-X vectors allocated, nic %d eoqsets %d per uld %d mirrorqsets %d\n",
6092*4882a593Smuzhiyun allocated, s->max_ethqsets, s->eoqsets, s->nqs_per_uld,
6093*4882a593Smuzhiyun s->mirrorqsets);
6094*4882a593Smuzhiyun
6095*4882a593Smuzhiyun kfree(entries);
6096*4882a593Smuzhiyun return 0;
6097*4882a593Smuzhiyun
6098*4882a593Smuzhiyun out_disable_msix:
6099*4882a593Smuzhiyun pci_disable_msix(adap->pdev);
6100*4882a593Smuzhiyun
6101*4882a593Smuzhiyun out_free:
6102*4882a593Smuzhiyun kfree(entries);
6103*4882a593Smuzhiyun return ret;
6104*4882a593Smuzhiyun }
6105*4882a593Smuzhiyun
6106*4882a593Smuzhiyun #undef EXTRA_VECS
6107*4882a593Smuzhiyun
init_rss(struct adapter * adap)6108*4882a593Smuzhiyun static int init_rss(struct adapter *adap)
6109*4882a593Smuzhiyun {
6110*4882a593Smuzhiyun unsigned int i;
6111*4882a593Smuzhiyun int err;
6112*4882a593Smuzhiyun
6113*4882a593Smuzhiyun err = t4_init_rss_mode(adap, adap->mbox);
6114*4882a593Smuzhiyun if (err)
6115*4882a593Smuzhiyun return err;
6116*4882a593Smuzhiyun
6117*4882a593Smuzhiyun for_each_port(adap, i) {
6118*4882a593Smuzhiyun struct port_info *pi = adap2pinfo(adap, i);
6119*4882a593Smuzhiyun
6120*4882a593Smuzhiyun pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
6121*4882a593Smuzhiyun if (!pi->rss)
6122*4882a593Smuzhiyun return -ENOMEM;
6123*4882a593Smuzhiyun }
6124*4882a593Smuzhiyun return 0;
6125*4882a593Smuzhiyun }
6126*4882a593Smuzhiyun
6127*4882a593Smuzhiyun /* Dump basic information about the adapter */
print_adapter_info(struct adapter * adapter)6128*4882a593Smuzhiyun static void print_adapter_info(struct adapter *adapter)
6129*4882a593Smuzhiyun {
6130*4882a593Smuzhiyun /* Hardware/Firmware/etc. Version/Revision IDs */
6131*4882a593Smuzhiyun t4_dump_version_info(adapter);
6132*4882a593Smuzhiyun
6133*4882a593Smuzhiyun /* Software/Hardware configuration */
6134*4882a593Smuzhiyun dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
6135*4882a593Smuzhiyun is_offload(adapter) ? "R" : "",
6136*4882a593Smuzhiyun ((adapter->flags & CXGB4_USING_MSIX) ? "MSI-X" :
6137*4882a593Smuzhiyun (adapter->flags & CXGB4_USING_MSI) ? "MSI" : ""),
6138*4882a593Smuzhiyun is_offload(adapter) ? "Offload" : "non-Offload");
6139*4882a593Smuzhiyun }
6140*4882a593Smuzhiyun
print_port_info(const struct net_device * dev)6141*4882a593Smuzhiyun static void print_port_info(const struct net_device *dev)
6142*4882a593Smuzhiyun {
6143*4882a593Smuzhiyun char buf[80];
6144*4882a593Smuzhiyun char *bufp = buf;
6145*4882a593Smuzhiyun const struct port_info *pi = netdev_priv(dev);
6146*4882a593Smuzhiyun const struct adapter *adap = pi->adapter;
6147*4882a593Smuzhiyun
6148*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100M)
6149*4882a593Smuzhiyun bufp += sprintf(bufp, "100M/");
6150*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_1G)
6151*4882a593Smuzhiyun bufp += sprintf(bufp, "1G/");
6152*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_10G)
6153*4882a593Smuzhiyun bufp += sprintf(bufp, "10G/");
6154*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_25G)
6155*4882a593Smuzhiyun bufp += sprintf(bufp, "25G/");
6156*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_40G)
6157*4882a593Smuzhiyun bufp += sprintf(bufp, "40G/");
6158*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_50G)
6159*4882a593Smuzhiyun bufp += sprintf(bufp, "50G/");
6160*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100G)
6161*4882a593Smuzhiyun bufp += sprintf(bufp, "100G/");
6162*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_200G)
6163*4882a593Smuzhiyun bufp += sprintf(bufp, "200G/");
6164*4882a593Smuzhiyun if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_400G)
6165*4882a593Smuzhiyun bufp += sprintf(bufp, "400G/");
6166*4882a593Smuzhiyun if (bufp != buf)
6167*4882a593Smuzhiyun --bufp;
6168*4882a593Smuzhiyun sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
6169*4882a593Smuzhiyun
6170*4882a593Smuzhiyun netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
6171*4882a593Smuzhiyun dev->name, adap->params.vpd.id, adap->name, buf);
6172*4882a593Smuzhiyun }
6173*4882a593Smuzhiyun
6174*4882a593Smuzhiyun /*
6175*4882a593Smuzhiyun * Free the following resources:
6176*4882a593Smuzhiyun * - memory used for tables
6177*4882a593Smuzhiyun * - MSI/MSI-X
6178*4882a593Smuzhiyun * - net devices
6179*4882a593Smuzhiyun * - resources FW is holding for us
6180*4882a593Smuzhiyun */
free_some_resources(struct adapter * adapter)6181*4882a593Smuzhiyun static void free_some_resources(struct adapter *adapter)
6182*4882a593Smuzhiyun {
6183*4882a593Smuzhiyun unsigned int i;
6184*4882a593Smuzhiyun
6185*4882a593Smuzhiyun kvfree(adapter->smt);
6186*4882a593Smuzhiyun kvfree(adapter->l2t);
6187*4882a593Smuzhiyun kvfree(adapter->srq);
6188*4882a593Smuzhiyun t4_cleanup_sched(adapter);
6189*4882a593Smuzhiyun kvfree(adapter->tids.tid_tab);
6190*4882a593Smuzhiyun cxgb4_cleanup_tc_matchall(adapter);
6191*4882a593Smuzhiyun cxgb4_cleanup_tc_mqprio(adapter);
6192*4882a593Smuzhiyun cxgb4_cleanup_tc_flower(adapter);
6193*4882a593Smuzhiyun cxgb4_cleanup_tc_u32(adapter);
6194*4882a593Smuzhiyun cxgb4_cleanup_ethtool_filters(adapter);
6195*4882a593Smuzhiyun kfree(adapter->sge.egr_map);
6196*4882a593Smuzhiyun kfree(adapter->sge.ingr_map);
6197*4882a593Smuzhiyun kfree(adapter->sge.starving_fl);
6198*4882a593Smuzhiyun kfree(adapter->sge.txq_maperr);
6199*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
6200*4882a593Smuzhiyun kfree(adapter->sge.blocked_fl);
6201*4882a593Smuzhiyun #endif
6202*4882a593Smuzhiyun disable_msi(adapter);
6203*4882a593Smuzhiyun
6204*4882a593Smuzhiyun for_each_port(adapter, i)
6205*4882a593Smuzhiyun if (adapter->port[i]) {
6206*4882a593Smuzhiyun struct port_info *pi = adap2pinfo(adapter, i);
6207*4882a593Smuzhiyun
6208*4882a593Smuzhiyun if (pi->viid != 0)
6209*4882a593Smuzhiyun t4_free_vi(adapter, adapter->mbox, adapter->pf,
6210*4882a593Smuzhiyun 0, pi->viid);
6211*4882a593Smuzhiyun kfree(adap2pinfo(adapter, i)->rss);
6212*4882a593Smuzhiyun free_netdev(adapter->port[i]);
6213*4882a593Smuzhiyun }
6214*4882a593Smuzhiyun if (adapter->flags & CXGB4_FW_OK)
6215*4882a593Smuzhiyun t4_fw_bye(adapter, adapter->pf);
6216*4882a593Smuzhiyun }
6217*4882a593Smuzhiyun
6218*4882a593Smuzhiyun #define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN | \
6219*4882a593Smuzhiyun NETIF_F_GSO_UDP_L4)
6220*4882a593Smuzhiyun #define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
6221*4882a593Smuzhiyun NETIF_F_GRO | NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
6222*4882a593Smuzhiyun #define SEGMENT_SIZE 128
6223*4882a593Smuzhiyun
t4_get_chip_type(struct adapter * adap,int ver)6224*4882a593Smuzhiyun static int t4_get_chip_type(struct adapter *adap, int ver)
6225*4882a593Smuzhiyun {
6226*4882a593Smuzhiyun u32 pl_rev = REV_G(t4_read_reg(adap, PL_REV_A));
6227*4882a593Smuzhiyun
6228*4882a593Smuzhiyun switch (ver) {
6229*4882a593Smuzhiyun case CHELSIO_T4:
6230*4882a593Smuzhiyun return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
6231*4882a593Smuzhiyun case CHELSIO_T5:
6232*4882a593Smuzhiyun return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
6233*4882a593Smuzhiyun case CHELSIO_T6:
6234*4882a593Smuzhiyun return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
6235*4882a593Smuzhiyun default:
6236*4882a593Smuzhiyun break;
6237*4882a593Smuzhiyun }
6238*4882a593Smuzhiyun return -EINVAL;
6239*4882a593Smuzhiyun }
6240*4882a593Smuzhiyun
6241*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
cxgb4_mgmt_setup(struct net_device * dev)6242*4882a593Smuzhiyun static void cxgb4_mgmt_setup(struct net_device *dev)
6243*4882a593Smuzhiyun {
6244*4882a593Smuzhiyun dev->type = ARPHRD_NONE;
6245*4882a593Smuzhiyun dev->mtu = 0;
6246*4882a593Smuzhiyun dev->hard_header_len = 0;
6247*4882a593Smuzhiyun dev->addr_len = 0;
6248*4882a593Smuzhiyun dev->tx_queue_len = 0;
6249*4882a593Smuzhiyun dev->flags |= IFF_NOARP;
6250*4882a593Smuzhiyun dev->priv_flags |= IFF_NO_QUEUE;
6251*4882a593Smuzhiyun
6252*4882a593Smuzhiyun /* Initialize the device structure. */
6253*4882a593Smuzhiyun dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
6254*4882a593Smuzhiyun dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
6255*4882a593Smuzhiyun }
6256*4882a593Smuzhiyun
cxgb4_iov_configure(struct pci_dev * pdev,int num_vfs)6257*4882a593Smuzhiyun static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
6258*4882a593Smuzhiyun {
6259*4882a593Smuzhiyun struct adapter *adap = pci_get_drvdata(pdev);
6260*4882a593Smuzhiyun int err = 0;
6261*4882a593Smuzhiyun int current_vfs = pci_num_vf(pdev);
6262*4882a593Smuzhiyun u32 pcie_fw;
6263*4882a593Smuzhiyun
6264*4882a593Smuzhiyun pcie_fw = readl(adap->regs + PCIE_FW_A);
6265*4882a593Smuzhiyun /* Check if fw is initialized */
6266*4882a593Smuzhiyun if (!(pcie_fw & PCIE_FW_INIT_F)) {
6267*4882a593Smuzhiyun dev_warn(&pdev->dev, "Device not initialized\n");
6268*4882a593Smuzhiyun return -EOPNOTSUPP;
6269*4882a593Smuzhiyun }
6270*4882a593Smuzhiyun
6271*4882a593Smuzhiyun /* If any of the VF's is already assigned to Guest OS, then
6272*4882a593Smuzhiyun * SRIOV for the same cannot be modified
6273*4882a593Smuzhiyun */
6274*4882a593Smuzhiyun if (current_vfs && pci_vfs_assigned(pdev)) {
6275*4882a593Smuzhiyun dev_err(&pdev->dev,
6276*4882a593Smuzhiyun "Cannot modify SR-IOV while VFs are assigned\n");
6277*4882a593Smuzhiyun return current_vfs;
6278*4882a593Smuzhiyun }
6279*4882a593Smuzhiyun /* Note that the upper-level code ensures that we're never called with
6280*4882a593Smuzhiyun * a non-zero "num_vfs" when we already have VFs instantiated. But
6281*4882a593Smuzhiyun * it never hurts to code defensively.
6282*4882a593Smuzhiyun */
6283*4882a593Smuzhiyun if (num_vfs != 0 && current_vfs != 0)
6284*4882a593Smuzhiyun return -EBUSY;
6285*4882a593Smuzhiyun
6286*4882a593Smuzhiyun /* Nothing to do for no change. */
6287*4882a593Smuzhiyun if (num_vfs == current_vfs)
6288*4882a593Smuzhiyun return num_vfs;
6289*4882a593Smuzhiyun
6290*4882a593Smuzhiyun /* Disable SRIOV when zero is passed. */
6291*4882a593Smuzhiyun if (!num_vfs) {
6292*4882a593Smuzhiyun pci_disable_sriov(pdev);
6293*4882a593Smuzhiyun /* free VF Management Interface */
6294*4882a593Smuzhiyun unregister_netdev(adap->port[0]);
6295*4882a593Smuzhiyun free_netdev(adap->port[0]);
6296*4882a593Smuzhiyun adap->port[0] = NULL;
6297*4882a593Smuzhiyun
6298*4882a593Smuzhiyun /* free VF resources */
6299*4882a593Smuzhiyun adap->num_vfs = 0;
6300*4882a593Smuzhiyun kfree(adap->vfinfo);
6301*4882a593Smuzhiyun adap->vfinfo = NULL;
6302*4882a593Smuzhiyun return 0;
6303*4882a593Smuzhiyun }
6304*4882a593Smuzhiyun
6305*4882a593Smuzhiyun if (!current_vfs) {
6306*4882a593Smuzhiyun struct fw_pfvf_cmd port_cmd, port_rpl;
6307*4882a593Smuzhiyun struct net_device *netdev;
6308*4882a593Smuzhiyun unsigned int pmask, port;
6309*4882a593Smuzhiyun struct pci_dev *pbridge;
6310*4882a593Smuzhiyun struct port_info *pi;
6311*4882a593Smuzhiyun char name[IFNAMSIZ];
6312*4882a593Smuzhiyun u32 devcap2;
6313*4882a593Smuzhiyun u16 flags;
6314*4882a593Smuzhiyun
6315*4882a593Smuzhiyun /* If we want to instantiate Virtual Functions, then our
6316*4882a593Smuzhiyun * parent bridge's PCI-E needs to support Alternative Routing
6317*4882a593Smuzhiyun * ID (ARI) because our VFs will show up at function offset 8
6318*4882a593Smuzhiyun * and above.
6319*4882a593Smuzhiyun */
6320*4882a593Smuzhiyun pbridge = pdev->bus->self;
6321*4882a593Smuzhiyun pcie_capability_read_word(pbridge, PCI_EXP_FLAGS, &flags);
6322*4882a593Smuzhiyun pcie_capability_read_dword(pbridge, PCI_EXP_DEVCAP2, &devcap2);
6323*4882a593Smuzhiyun
6324*4882a593Smuzhiyun if ((flags & PCI_EXP_FLAGS_VERS) < 2 ||
6325*4882a593Smuzhiyun !(devcap2 & PCI_EXP_DEVCAP2_ARI)) {
6326*4882a593Smuzhiyun /* Our parent bridge does not support ARI so issue a
6327*4882a593Smuzhiyun * warning and skip instantiating the VFs. They
6328*4882a593Smuzhiyun * won't be reachable.
6329*4882a593Smuzhiyun */
6330*4882a593Smuzhiyun dev_warn(&pdev->dev, "Parent bridge %02x:%02x.%x doesn't support ARI; can't instantiate Virtual Functions\n",
6331*4882a593Smuzhiyun pbridge->bus->number, PCI_SLOT(pbridge->devfn),
6332*4882a593Smuzhiyun PCI_FUNC(pbridge->devfn));
6333*4882a593Smuzhiyun return -ENOTSUPP;
6334*4882a593Smuzhiyun }
6335*4882a593Smuzhiyun memset(&port_cmd, 0, sizeof(port_cmd));
6336*4882a593Smuzhiyun port_cmd.op_to_vfn = cpu_to_be32(FW_CMD_OP_V(FW_PFVF_CMD) |
6337*4882a593Smuzhiyun FW_CMD_REQUEST_F |
6338*4882a593Smuzhiyun FW_CMD_READ_F |
6339*4882a593Smuzhiyun FW_PFVF_CMD_PFN_V(adap->pf) |
6340*4882a593Smuzhiyun FW_PFVF_CMD_VFN_V(0));
6341*4882a593Smuzhiyun port_cmd.retval_len16 = cpu_to_be32(FW_LEN16(port_cmd));
6342*4882a593Smuzhiyun err = t4_wr_mbox(adap, adap->mbox, &port_cmd, sizeof(port_cmd),
6343*4882a593Smuzhiyun &port_rpl);
6344*4882a593Smuzhiyun if (err)
6345*4882a593Smuzhiyun return err;
6346*4882a593Smuzhiyun pmask = FW_PFVF_CMD_PMASK_G(be32_to_cpu(port_rpl.type_to_neq));
6347*4882a593Smuzhiyun port = ffs(pmask) - 1;
6348*4882a593Smuzhiyun /* Allocate VF Management Interface. */
6349*4882a593Smuzhiyun snprintf(name, IFNAMSIZ, "mgmtpf%d,%d", adap->adap_idx,
6350*4882a593Smuzhiyun adap->pf);
6351*4882a593Smuzhiyun netdev = alloc_netdev(sizeof(struct port_info),
6352*4882a593Smuzhiyun name, NET_NAME_UNKNOWN, cxgb4_mgmt_setup);
6353*4882a593Smuzhiyun if (!netdev)
6354*4882a593Smuzhiyun return -ENOMEM;
6355*4882a593Smuzhiyun
6356*4882a593Smuzhiyun pi = netdev_priv(netdev);
6357*4882a593Smuzhiyun pi->adapter = adap;
6358*4882a593Smuzhiyun pi->lport = port;
6359*4882a593Smuzhiyun pi->tx_chan = port;
6360*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
6361*4882a593Smuzhiyun
6362*4882a593Smuzhiyun adap->port[0] = netdev;
6363*4882a593Smuzhiyun pi->port_id = 0;
6364*4882a593Smuzhiyun
6365*4882a593Smuzhiyun err = register_netdev(adap->port[0]);
6366*4882a593Smuzhiyun if (err) {
6367*4882a593Smuzhiyun pr_info("Unable to register VF mgmt netdev %s\n", name);
6368*4882a593Smuzhiyun free_netdev(adap->port[0]);
6369*4882a593Smuzhiyun adap->port[0] = NULL;
6370*4882a593Smuzhiyun return err;
6371*4882a593Smuzhiyun }
6372*4882a593Smuzhiyun /* Allocate and set up VF Information. */
6373*4882a593Smuzhiyun adap->vfinfo = kcalloc(pci_sriov_get_totalvfs(pdev),
6374*4882a593Smuzhiyun sizeof(struct vf_info), GFP_KERNEL);
6375*4882a593Smuzhiyun if (!adap->vfinfo) {
6376*4882a593Smuzhiyun unregister_netdev(adap->port[0]);
6377*4882a593Smuzhiyun free_netdev(adap->port[0]);
6378*4882a593Smuzhiyun adap->port[0] = NULL;
6379*4882a593Smuzhiyun return -ENOMEM;
6380*4882a593Smuzhiyun }
6381*4882a593Smuzhiyun cxgb4_mgmt_fill_vf_station_mac_addr(adap);
6382*4882a593Smuzhiyun }
6383*4882a593Smuzhiyun /* Instantiate the requested number of VFs. */
6384*4882a593Smuzhiyun err = pci_enable_sriov(pdev, num_vfs);
6385*4882a593Smuzhiyun if (err) {
6386*4882a593Smuzhiyun pr_info("Unable to instantiate %d VFs\n", num_vfs);
6387*4882a593Smuzhiyun if (!current_vfs) {
6388*4882a593Smuzhiyun unregister_netdev(adap->port[0]);
6389*4882a593Smuzhiyun free_netdev(adap->port[0]);
6390*4882a593Smuzhiyun adap->port[0] = NULL;
6391*4882a593Smuzhiyun kfree(adap->vfinfo);
6392*4882a593Smuzhiyun adap->vfinfo = NULL;
6393*4882a593Smuzhiyun }
6394*4882a593Smuzhiyun return err;
6395*4882a593Smuzhiyun }
6396*4882a593Smuzhiyun
6397*4882a593Smuzhiyun adap->num_vfs = num_vfs;
6398*4882a593Smuzhiyun return num_vfs;
6399*4882a593Smuzhiyun }
6400*4882a593Smuzhiyun #endif /* CONFIG_PCI_IOV */
6401*4882a593Smuzhiyun
6402*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE) || IS_ENABLED(CONFIG_CHELSIO_IPSEC_INLINE)
6403*4882a593Smuzhiyun
chcr_offload_state(struct adapter * adap,enum cxgb4_netdev_tls_ops op_val)6404*4882a593Smuzhiyun static int chcr_offload_state(struct adapter *adap,
6405*4882a593Smuzhiyun enum cxgb4_netdev_tls_ops op_val)
6406*4882a593Smuzhiyun {
6407*4882a593Smuzhiyun switch (op_val) {
6408*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
6409*4882a593Smuzhiyun case CXGB4_TLSDEV_OPS:
6410*4882a593Smuzhiyun if (!adap->uld[CXGB4_ULD_KTLS].handle) {
6411*4882a593Smuzhiyun dev_dbg(adap->pdev_dev, "ch_ktls driver is not loaded\n");
6412*4882a593Smuzhiyun return -EOPNOTSUPP;
6413*4882a593Smuzhiyun }
6414*4882a593Smuzhiyun if (!adap->uld[CXGB4_ULD_KTLS].tlsdev_ops) {
6415*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6416*4882a593Smuzhiyun "ch_ktls driver has no registered tlsdev_ops\n");
6417*4882a593Smuzhiyun return -EOPNOTSUPP;
6418*4882a593Smuzhiyun }
6419*4882a593Smuzhiyun break;
6420*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_TLS_DEVICE */
6421*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_IPSEC_INLINE)
6422*4882a593Smuzhiyun case CXGB4_XFRMDEV_OPS:
6423*4882a593Smuzhiyun if (!adap->uld[CXGB4_ULD_IPSEC].handle) {
6424*4882a593Smuzhiyun dev_dbg(adap->pdev_dev, "chipsec driver is not loaded\n");
6425*4882a593Smuzhiyun return -EOPNOTSUPP;
6426*4882a593Smuzhiyun }
6427*4882a593Smuzhiyun if (!adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops) {
6428*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6429*4882a593Smuzhiyun "chipsec driver has no registered xfrmdev_ops\n");
6430*4882a593Smuzhiyun return -EOPNOTSUPP;
6431*4882a593Smuzhiyun }
6432*4882a593Smuzhiyun break;
6433*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_IPSEC_INLINE */
6434*4882a593Smuzhiyun default:
6435*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6436*4882a593Smuzhiyun "driver has no support for offload %d\n", op_val);
6437*4882a593Smuzhiyun return -EOPNOTSUPP;
6438*4882a593Smuzhiyun }
6439*4882a593Smuzhiyun
6440*4882a593Smuzhiyun return 0;
6441*4882a593Smuzhiyun }
6442*4882a593Smuzhiyun
6443*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_TLS_DEVICE || CONFIG_CHELSIO_IPSEC_INLINE */
6444*4882a593Smuzhiyun
6445*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
6446*4882a593Smuzhiyun
cxgb4_ktls_dev_add(struct net_device * netdev,struct sock * sk,enum tls_offload_ctx_dir direction,struct tls_crypto_info * crypto_info,u32 tcp_sn)6447*4882a593Smuzhiyun static int cxgb4_ktls_dev_add(struct net_device *netdev, struct sock *sk,
6448*4882a593Smuzhiyun enum tls_offload_ctx_dir direction,
6449*4882a593Smuzhiyun struct tls_crypto_info *crypto_info,
6450*4882a593Smuzhiyun u32 tcp_sn)
6451*4882a593Smuzhiyun {
6452*4882a593Smuzhiyun struct adapter *adap = netdev2adap(netdev);
6453*4882a593Smuzhiyun int ret;
6454*4882a593Smuzhiyun
6455*4882a593Smuzhiyun mutex_lock(&uld_mutex);
6456*4882a593Smuzhiyun ret = chcr_offload_state(adap, CXGB4_TLSDEV_OPS);
6457*4882a593Smuzhiyun if (ret)
6458*4882a593Smuzhiyun goto out_unlock;
6459*4882a593Smuzhiyun
6460*4882a593Smuzhiyun ret = cxgb4_set_ktls_feature(adap, FW_PARAMS_PARAM_DEV_KTLS_HW_ENABLE);
6461*4882a593Smuzhiyun if (ret)
6462*4882a593Smuzhiyun goto out_unlock;
6463*4882a593Smuzhiyun
6464*4882a593Smuzhiyun ret = adap->uld[CXGB4_ULD_KTLS].tlsdev_ops->tls_dev_add(netdev, sk,
6465*4882a593Smuzhiyun direction,
6466*4882a593Smuzhiyun crypto_info,
6467*4882a593Smuzhiyun tcp_sn);
6468*4882a593Smuzhiyun /* if there is a failure, clear the refcount */
6469*4882a593Smuzhiyun if (ret)
6470*4882a593Smuzhiyun cxgb4_set_ktls_feature(adap,
6471*4882a593Smuzhiyun FW_PARAMS_PARAM_DEV_KTLS_HW_DISABLE);
6472*4882a593Smuzhiyun out_unlock:
6473*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6474*4882a593Smuzhiyun return ret;
6475*4882a593Smuzhiyun }
6476*4882a593Smuzhiyun
cxgb4_ktls_dev_del(struct net_device * netdev,struct tls_context * tls_ctx,enum tls_offload_ctx_dir direction)6477*4882a593Smuzhiyun static void cxgb4_ktls_dev_del(struct net_device *netdev,
6478*4882a593Smuzhiyun struct tls_context *tls_ctx,
6479*4882a593Smuzhiyun enum tls_offload_ctx_dir direction)
6480*4882a593Smuzhiyun {
6481*4882a593Smuzhiyun struct adapter *adap = netdev2adap(netdev);
6482*4882a593Smuzhiyun
6483*4882a593Smuzhiyun mutex_lock(&uld_mutex);
6484*4882a593Smuzhiyun if (chcr_offload_state(adap, CXGB4_TLSDEV_OPS))
6485*4882a593Smuzhiyun goto out_unlock;
6486*4882a593Smuzhiyun
6487*4882a593Smuzhiyun adap->uld[CXGB4_ULD_KTLS].tlsdev_ops->tls_dev_del(netdev, tls_ctx,
6488*4882a593Smuzhiyun direction);
6489*4882a593Smuzhiyun
6490*4882a593Smuzhiyun out_unlock:
6491*4882a593Smuzhiyun cxgb4_set_ktls_feature(adap, FW_PARAMS_PARAM_DEV_KTLS_HW_DISABLE);
6492*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6493*4882a593Smuzhiyun }
6494*4882a593Smuzhiyun
6495*4882a593Smuzhiyun static const struct tlsdev_ops cxgb4_ktls_ops = {
6496*4882a593Smuzhiyun .tls_dev_add = cxgb4_ktls_dev_add,
6497*4882a593Smuzhiyun .tls_dev_del = cxgb4_ktls_dev_del,
6498*4882a593Smuzhiyun };
6499*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_TLS_DEVICE */
6500*4882a593Smuzhiyun
6501*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_IPSEC_INLINE)
6502*4882a593Smuzhiyun
cxgb4_xfrm_add_state(struct xfrm_state * x)6503*4882a593Smuzhiyun static int cxgb4_xfrm_add_state(struct xfrm_state *x)
6504*4882a593Smuzhiyun {
6505*4882a593Smuzhiyun struct adapter *adap = netdev2adap(x->xso.dev);
6506*4882a593Smuzhiyun int ret;
6507*4882a593Smuzhiyun
6508*4882a593Smuzhiyun if (!mutex_trylock(&uld_mutex)) {
6509*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6510*4882a593Smuzhiyun "crypto uld critical resource is under use\n");
6511*4882a593Smuzhiyun return -EBUSY;
6512*4882a593Smuzhiyun }
6513*4882a593Smuzhiyun ret = chcr_offload_state(adap, CXGB4_XFRMDEV_OPS);
6514*4882a593Smuzhiyun if (ret)
6515*4882a593Smuzhiyun goto out_unlock;
6516*4882a593Smuzhiyun
6517*4882a593Smuzhiyun ret = adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops->xdo_dev_state_add(x);
6518*4882a593Smuzhiyun
6519*4882a593Smuzhiyun out_unlock:
6520*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6521*4882a593Smuzhiyun
6522*4882a593Smuzhiyun return ret;
6523*4882a593Smuzhiyun }
6524*4882a593Smuzhiyun
cxgb4_xfrm_del_state(struct xfrm_state * x)6525*4882a593Smuzhiyun static void cxgb4_xfrm_del_state(struct xfrm_state *x)
6526*4882a593Smuzhiyun {
6527*4882a593Smuzhiyun struct adapter *adap = netdev2adap(x->xso.dev);
6528*4882a593Smuzhiyun
6529*4882a593Smuzhiyun if (!mutex_trylock(&uld_mutex)) {
6530*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6531*4882a593Smuzhiyun "crypto uld critical resource is under use\n");
6532*4882a593Smuzhiyun return;
6533*4882a593Smuzhiyun }
6534*4882a593Smuzhiyun if (chcr_offload_state(adap, CXGB4_XFRMDEV_OPS))
6535*4882a593Smuzhiyun goto out_unlock;
6536*4882a593Smuzhiyun
6537*4882a593Smuzhiyun adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops->xdo_dev_state_delete(x);
6538*4882a593Smuzhiyun
6539*4882a593Smuzhiyun out_unlock:
6540*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6541*4882a593Smuzhiyun }
6542*4882a593Smuzhiyun
cxgb4_xfrm_free_state(struct xfrm_state * x)6543*4882a593Smuzhiyun static void cxgb4_xfrm_free_state(struct xfrm_state *x)
6544*4882a593Smuzhiyun {
6545*4882a593Smuzhiyun struct adapter *adap = netdev2adap(x->xso.dev);
6546*4882a593Smuzhiyun
6547*4882a593Smuzhiyun if (!mutex_trylock(&uld_mutex)) {
6548*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6549*4882a593Smuzhiyun "crypto uld critical resource is under use\n");
6550*4882a593Smuzhiyun return;
6551*4882a593Smuzhiyun }
6552*4882a593Smuzhiyun if (chcr_offload_state(adap, CXGB4_XFRMDEV_OPS))
6553*4882a593Smuzhiyun goto out_unlock;
6554*4882a593Smuzhiyun
6555*4882a593Smuzhiyun adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops->xdo_dev_state_free(x);
6556*4882a593Smuzhiyun
6557*4882a593Smuzhiyun out_unlock:
6558*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6559*4882a593Smuzhiyun }
6560*4882a593Smuzhiyun
cxgb4_ipsec_offload_ok(struct sk_buff * skb,struct xfrm_state * x)6561*4882a593Smuzhiyun static bool cxgb4_ipsec_offload_ok(struct sk_buff *skb, struct xfrm_state *x)
6562*4882a593Smuzhiyun {
6563*4882a593Smuzhiyun struct adapter *adap = netdev2adap(x->xso.dev);
6564*4882a593Smuzhiyun bool ret = false;
6565*4882a593Smuzhiyun
6566*4882a593Smuzhiyun if (!mutex_trylock(&uld_mutex)) {
6567*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6568*4882a593Smuzhiyun "crypto uld critical resource is under use\n");
6569*4882a593Smuzhiyun return ret;
6570*4882a593Smuzhiyun }
6571*4882a593Smuzhiyun if (chcr_offload_state(adap, CXGB4_XFRMDEV_OPS))
6572*4882a593Smuzhiyun goto out_unlock;
6573*4882a593Smuzhiyun
6574*4882a593Smuzhiyun ret = adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops->xdo_dev_offload_ok(skb, x);
6575*4882a593Smuzhiyun
6576*4882a593Smuzhiyun out_unlock:
6577*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6578*4882a593Smuzhiyun return ret;
6579*4882a593Smuzhiyun }
6580*4882a593Smuzhiyun
cxgb4_advance_esn_state(struct xfrm_state * x)6581*4882a593Smuzhiyun static void cxgb4_advance_esn_state(struct xfrm_state *x)
6582*4882a593Smuzhiyun {
6583*4882a593Smuzhiyun struct adapter *adap = netdev2adap(x->xso.dev);
6584*4882a593Smuzhiyun
6585*4882a593Smuzhiyun if (!mutex_trylock(&uld_mutex)) {
6586*4882a593Smuzhiyun dev_dbg(adap->pdev_dev,
6587*4882a593Smuzhiyun "crypto uld critical resource is under use\n");
6588*4882a593Smuzhiyun return;
6589*4882a593Smuzhiyun }
6590*4882a593Smuzhiyun if (chcr_offload_state(adap, CXGB4_XFRMDEV_OPS))
6591*4882a593Smuzhiyun goto out_unlock;
6592*4882a593Smuzhiyun
6593*4882a593Smuzhiyun adap->uld[CXGB4_ULD_IPSEC].xfrmdev_ops->xdo_dev_state_advance_esn(x);
6594*4882a593Smuzhiyun
6595*4882a593Smuzhiyun out_unlock:
6596*4882a593Smuzhiyun mutex_unlock(&uld_mutex);
6597*4882a593Smuzhiyun }
6598*4882a593Smuzhiyun
6599*4882a593Smuzhiyun static const struct xfrmdev_ops cxgb4_xfrmdev_ops = {
6600*4882a593Smuzhiyun .xdo_dev_state_add = cxgb4_xfrm_add_state,
6601*4882a593Smuzhiyun .xdo_dev_state_delete = cxgb4_xfrm_del_state,
6602*4882a593Smuzhiyun .xdo_dev_state_free = cxgb4_xfrm_free_state,
6603*4882a593Smuzhiyun .xdo_dev_offload_ok = cxgb4_ipsec_offload_ok,
6604*4882a593Smuzhiyun .xdo_dev_state_advance_esn = cxgb4_advance_esn_state,
6605*4882a593Smuzhiyun };
6606*4882a593Smuzhiyun
6607*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_IPSEC_INLINE */
6608*4882a593Smuzhiyun
init_one(struct pci_dev * pdev,const struct pci_device_id * ent)6609*4882a593Smuzhiyun static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6610*4882a593Smuzhiyun {
6611*4882a593Smuzhiyun struct net_device *netdev;
6612*4882a593Smuzhiyun struct adapter *adapter;
6613*4882a593Smuzhiyun static int adap_idx = 1;
6614*4882a593Smuzhiyun int s_qpp, qpp, num_seg;
6615*4882a593Smuzhiyun struct port_info *pi;
6616*4882a593Smuzhiyun bool highdma = false;
6617*4882a593Smuzhiyun enum chip_type chip;
6618*4882a593Smuzhiyun void __iomem *regs;
6619*4882a593Smuzhiyun int func, chip_ver;
6620*4882a593Smuzhiyun u16 device_id;
6621*4882a593Smuzhiyun int i, err;
6622*4882a593Smuzhiyun u32 whoami;
6623*4882a593Smuzhiyun
6624*4882a593Smuzhiyun err = pci_request_regions(pdev, KBUILD_MODNAME);
6625*4882a593Smuzhiyun if (err) {
6626*4882a593Smuzhiyun /* Just info, some other driver may have claimed the device. */
6627*4882a593Smuzhiyun dev_info(&pdev->dev, "cannot obtain PCI resources\n");
6628*4882a593Smuzhiyun return err;
6629*4882a593Smuzhiyun }
6630*4882a593Smuzhiyun
6631*4882a593Smuzhiyun err = pci_enable_device(pdev);
6632*4882a593Smuzhiyun if (err) {
6633*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot enable PCI device\n");
6634*4882a593Smuzhiyun goto out_release_regions;
6635*4882a593Smuzhiyun }
6636*4882a593Smuzhiyun
6637*4882a593Smuzhiyun regs = pci_ioremap_bar(pdev, 0);
6638*4882a593Smuzhiyun if (!regs) {
6639*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device registers\n");
6640*4882a593Smuzhiyun err = -ENOMEM;
6641*4882a593Smuzhiyun goto out_disable_device;
6642*4882a593Smuzhiyun }
6643*4882a593Smuzhiyun
6644*4882a593Smuzhiyun adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
6645*4882a593Smuzhiyun if (!adapter) {
6646*4882a593Smuzhiyun err = -ENOMEM;
6647*4882a593Smuzhiyun goto out_unmap_bar0;
6648*4882a593Smuzhiyun }
6649*4882a593Smuzhiyun
6650*4882a593Smuzhiyun adapter->regs = regs;
6651*4882a593Smuzhiyun err = t4_wait_dev_ready(regs);
6652*4882a593Smuzhiyun if (err < 0)
6653*4882a593Smuzhiyun goto out_free_adapter;
6654*4882a593Smuzhiyun
6655*4882a593Smuzhiyun /* We control everything through one PF */
6656*4882a593Smuzhiyun whoami = t4_read_reg(adapter, PL_WHOAMI_A);
6657*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
6658*4882a593Smuzhiyun chip = t4_get_chip_type(adapter, CHELSIO_PCI_ID_VER(device_id));
6659*4882a593Smuzhiyun if ((int)chip < 0) {
6660*4882a593Smuzhiyun dev_err(&pdev->dev, "Device %d is not supported\n", device_id);
6661*4882a593Smuzhiyun err = chip;
6662*4882a593Smuzhiyun goto out_free_adapter;
6663*4882a593Smuzhiyun }
6664*4882a593Smuzhiyun chip_ver = CHELSIO_CHIP_VERSION(chip);
6665*4882a593Smuzhiyun func = chip_ver <= CHELSIO_T5 ?
6666*4882a593Smuzhiyun SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
6667*4882a593Smuzhiyun
6668*4882a593Smuzhiyun adapter->pdev = pdev;
6669*4882a593Smuzhiyun adapter->pdev_dev = &pdev->dev;
6670*4882a593Smuzhiyun adapter->name = pci_name(pdev);
6671*4882a593Smuzhiyun adapter->mbox = func;
6672*4882a593Smuzhiyun adapter->pf = func;
6673*4882a593Smuzhiyun adapter->params.chip = chip;
6674*4882a593Smuzhiyun adapter->adap_idx = adap_idx;
6675*4882a593Smuzhiyun adapter->msg_enable = DFLT_MSG_ENABLE;
6676*4882a593Smuzhiyun adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
6677*4882a593Smuzhiyun (sizeof(struct mbox_cmd) *
6678*4882a593Smuzhiyun T4_OS_LOG_MBOX_CMDS),
6679*4882a593Smuzhiyun GFP_KERNEL);
6680*4882a593Smuzhiyun if (!adapter->mbox_log) {
6681*4882a593Smuzhiyun err = -ENOMEM;
6682*4882a593Smuzhiyun goto out_free_adapter;
6683*4882a593Smuzhiyun }
6684*4882a593Smuzhiyun spin_lock_init(&adapter->mbox_lock);
6685*4882a593Smuzhiyun INIT_LIST_HEAD(&adapter->mlist.list);
6686*4882a593Smuzhiyun adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
6687*4882a593Smuzhiyun pci_set_drvdata(pdev, adapter);
6688*4882a593Smuzhiyun
6689*4882a593Smuzhiyun if (func != ent->driver_data) {
6690*4882a593Smuzhiyun pci_disable_device(pdev);
6691*4882a593Smuzhiyun pci_save_state(pdev); /* to restore SR-IOV later */
6692*4882a593Smuzhiyun return 0;
6693*4882a593Smuzhiyun }
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
6696*4882a593Smuzhiyun highdma = true;
6697*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
6698*4882a593Smuzhiyun if (err) {
6699*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
6700*4882a593Smuzhiyun "coherent allocations\n");
6701*4882a593Smuzhiyun goto out_free_adapter;
6702*4882a593Smuzhiyun }
6703*4882a593Smuzhiyun } else {
6704*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6705*4882a593Smuzhiyun if (err) {
6706*4882a593Smuzhiyun dev_err(&pdev->dev, "no usable DMA configuration\n");
6707*4882a593Smuzhiyun goto out_free_adapter;
6708*4882a593Smuzhiyun }
6709*4882a593Smuzhiyun }
6710*4882a593Smuzhiyun
6711*4882a593Smuzhiyun pci_enable_pcie_error_reporting(pdev);
6712*4882a593Smuzhiyun pci_set_master(pdev);
6713*4882a593Smuzhiyun pci_save_state(pdev);
6714*4882a593Smuzhiyun adap_idx++;
6715*4882a593Smuzhiyun adapter->workq = create_singlethread_workqueue("cxgb4");
6716*4882a593Smuzhiyun if (!adapter->workq) {
6717*4882a593Smuzhiyun err = -ENOMEM;
6718*4882a593Smuzhiyun goto out_free_adapter;
6719*4882a593Smuzhiyun }
6720*4882a593Smuzhiyun
6721*4882a593Smuzhiyun /* PCI device has been enabled */
6722*4882a593Smuzhiyun adapter->flags |= CXGB4_DEV_ENABLED;
6723*4882a593Smuzhiyun memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
6724*4882a593Smuzhiyun
6725*4882a593Smuzhiyun /* If possible, we use PCIe Relaxed Ordering Attribute to deliver
6726*4882a593Smuzhiyun * Ingress Packet Data to Free List Buffers in order to allow for
6727*4882a593Smuzhiyun * chipset performance optimizations between the Root Complex and
6728*4882a593Smuzhiyun * Memory Controllers. (Messages to the associated Ingress Queue
6729*4882a593Smuzhiyun * notifying new Packet Placement in the Free Lists Buffers will be
6730*4882a593Smuzhiyun * send without the Relaxed Ordering Attribute thus guaranteeing that
6731*4882a593Smuzhiyun * all preceding PCIe Transaction Layer Packets will be processed
6732*4882a593Smuzhiyun * first.) But some Root Complexes have various issues with Upstream
6733*4882a593Smuzhiyun * Transaction Layer Packets with the Relaxed Ordering Attribute set.
6734*4882a593Smuzhiyun * The PCIe devices which under the Root Complexes will be cleared the
6735*4882a593Smuzhiyun * Relaxed Ordering bit in the configuration space, So we check our
6736*4882a593Smuzhiyun * PCIe configuration space to see if it's flagged with advice against
6737*4882a593Smuzhiyun * using Relaxed Ordering.
6738*4882a593Smuzhiyun */
6739*4882a593Smuzhiyun if (!pcie_relaxed_ordering_enabled(pdev))
6740*4882a593Smuzhiyun adapter->flags |= CXGB4_ROOT_NO_RELAXED_ORDERING;
6741*4882a593Smuzhiyun
6742*4882a593Smuzhiyun spin_lock_init(&adapter->stats_lock);
6743*4882a593Smuzhiyun spin_lock_init(&adapter->tid_release_lock);
6744*4882a593Smuzhiyun spin_lock_init(&adapter->win0_lock);
6745*4882a593Smuzhiyun
6746*4882a593Smuzhiyun INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
6747*4882a593Smuzhiyun INIT_WORK(&adapter->db_full_task, process_db_full);
6748*4882a593Smuzhiyun INIT_WORK(&adapter->db_drop_task, process_db_drop);
6749*4882a593Smuzhiyun INIT_WORK(&adapter->fatal_err_notify_task, notify_fatal_err);
6750*4882a593Smuzhiyun
6751*4882a593Smuzhiyun err = t4_prep_adapter(adapter);
6752*4882a593Smuzhiyun if (err)
6753*4882a593Smuzhiyun goto out_free_adapter;
6754*4882a593Smuzhiyun
6755*4882a593Smuzhiyun if (is_kdump_kernel()) {
6756*4882a593Smuzhiyun /* Collect hardware state and append to /proc/vmcore */
6757*4882a593Smuzhiyun err = cxgb4_cudbg_vmcore_add_dump(adapter);
6758*4882a593Smuzhiyun if (err) {
6759*4882a593Smuzhiyun dev_warn(adapter->pdev_dev,
6760*4882a593Smuzhiyun "Fail collecting vmcore device dump, err: %d. Continuing\n",
6761*4882a593Smuzhiyun err);
6762*4882a593Smuzhiyun err = 0;
6763*4882a593Smuzhiyun }
6764*4882a593Smuzhiyun }
6765*4882a593Smuzhiyun
6766*4882a593Smuzhiyun if (!is_t4(adapter->params.chip)) {
6767*4882a593Smuzhiyun s_qpp = (QUEUESPERPAGEPF0_S +
6768*4882a593Smuzhiyun (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
6769*4882a593Smuzhiyun adapter->pf);
6770*4882a593Smuzhiyun qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
6771*4882a593Smuzhiyun SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
6772*4882a593Smuzhiyun num_seg = PAGE_SIZE / SEGMENT_SIZE;
6773*4882a593Smuzhiyun
6774*4882a593Smuzhiyun /* Each segment size is 128B. Write coalescing is enabled only
6775*4882a593Smuzhiyun * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
6776*4882a593Smuzhiyun * queue is less no of segments that can be accommodated in
6777*4882a593Smuzhiyun * a page size.
6778*4882a593Smuzhiyun */
6779*4882a593Smuzhiyun if (qpp > num_seg) {
6780*4882a593Smuzhiyun dev_err(&pdev->dev,
6781*4882a593Smuzhiyun "Incorrect number of egress queues per page\n");
6782*4882a593Smuzhiyun err = -EINVAL;
6783*4882a593Smuzhiyun goto out_free_adapter;
6784*4882a593Smuzhiyun }
6785*4882a593Smuzhiyun adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
6786*4882a593Smuzhiyun pci_resource_len(pdev, 2));
6787*4882a593Smuzhiyun if (!adapter->bar2) {
6788*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device bar2 region\n");
6789*4882a593Smuzhiyun err = -ENOMEM;
6790*4882a593Smuzhiyun goto out_free_adapter;
6791*4882a593Smuzhiyun }
6792*4882a593Smuzhiyun }
6793*4882a593Smuzhiyun
6794*4882a593Smuzhiyun setup_memwin(adapter);
6795*4882a593Smuzhiyun err = adap_init0(adapter, 0);
6796*4882a593Smuzhiyun if (err)
6797*4882a593Smuzhiyun goto out_unmap_bar;
6798*4882a593Smuzhiyun
6799*4882a593Smuzhiyun setup_memwin_rdma(adapter);
6800*4882a593Smuzhiyun
6801*4882a593Smuzhiyun /* configure SGE_STAT_CFG_A to read WC stats */
6802*4882a593Smuzhiyun if (!is_t4(adapter->params.chip))
6803*4882a593Smuzhiyun t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
6804*4882a593Smuzhiyun (is_t5(adapter->params.chip) ? STATMODE_V(0) :
6805*4882a593Smuzhiyun T6_STATMODE_V(0)));
6806*4882a593Smuzhiyun
6807*4882a593Smuzhiyun /* Initialize hash mac addr list */
6808*4882a593Smuzhiyun INIT_LIST_HEAD(&adapter->mac_hlist);
6809*4882a593Smuzhiyun
6810*4882a593Smuzhiyun for_each_port(adapter, i) {
6811*4882a593Smuzhiyun /* For supporting MQPRIO Offload, need some extra
6812*4882a593Smuzhiyun * queues for each ETHOFLD TIDs. Keep it equal to
6813*4882a593Smuzhiyun * MAX_ATIDs for now. Once we connect to firmware
6814*4882a593Smuzhiyun * later and query the EOTID params, we'll come to
6815*4882a593Smuzhiyun * know the actual # of EOTIDs supported.
6816*4882a593Smuzhiyun */
6817*4882a593Smuzhiyun netdev = alloc_etherdev_mq(sizeof(struct port_info),
6818*4882a593Smuzhiyun MAX_ETH_QSETS + MAX_ATIDS);
6819*4882a593Smuzhiyun if (!netdev) {
6820*4882a593Smuzhiyun err = -ENOMEM;
6821*4882a593Smuzhiyun goto out_free_dev;
6822*4882a593Smuzhiyun }
6823*4882a593Smuzhiyun
6824*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
6825*4882a593Smuzhiyun
6826*4882a593Smuzhiyun adapter->port[i] = netdev;
6827*4882a593Smuzhiyun pi = netdev_priv(netdev);
6828*4882a593Smuzhiyun pi->adapter = adapter;
6829*4882a593Smuzhiyun pi->xact_addr_filt = -1;
6830*4882a593Smuzhiyun pi->port_id = i;
6831*4882a593Smuzhiyun netdev->irq = pdev->irq;
6832*4882a593Smuzhiyun
6833*4882a593Smuzhiyun netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
6834*4882a593Smuzhiyun NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
6835*4882a593Smuzhiyun NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_GRO |
6836*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
6837*4882a593Smuzhiyun NETIF_F_HW_TC | NETIF_F_NTUPLE;
6838*4882a593Smuzhiyun
6839*4882a593Smuzhiyun if (chip_ver > CHELSIO_T5) {
6840*4882a593Smuzhiyun netdev->hw_enc_features |= NETIF_F_IP_CSUM |
6841*4882a593Smuzhiyun NETIF_F_IPV6_CSUM |
6842*4882a593Smuzhiyun NETIF_F_RXCSUM |
6843*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL |
6844*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM |
6845*4882a593Smuzhiyun NETIF_F_TSO | NETIF_F_TSO6;
6846*4882a593Smuzhiyun
6847*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
6848*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM |
6849*4882a593Smuzhiyun NETIF_F_HW_TLS_RECORD;
6850*4882a593Smuzhiyun
6851*4882a593Smuzhiyun if (adapter->rawf_cnt)
6852*4882a593Smuzhiyun netdev->udp_tunnel_nic_info = &cxgb_udp_tunnels;
6853*4882a593Smuzhiyun }
6854*4882a593Smuzhiyun
6855*4882a593Smuzhiyun if (highdma)
6856*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_HIGHDMA;
6857*4882a593Smuzhiyun netdev->features |= netdev->hw_features;
6858*4882a593Smuzhiyun netdev->vlan_features = netdev->features & VLAN_FEAT;
6859*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_TLS_DEVICE)
6860*4882a593Smuzhiyun if (pi->adapter->params.crypto & FW_CAPS_CONFIG_TLS_HW) {
6861*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_HW_TLS_TX;
6862*4882a593Smuzhiyun netdev->tlsdev_ops = &cxgb4_ktls_ops;
6863*4882a593Smuzhiyun /* initialize the refcount */
6864*4882a593Smuzhiyun refcount_set(&pi->adapter->chcr_ktls.ktls_refcount, 0);
6865*4882a593Smuzhiyun }
6866*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_TLS_DEVICE */
6867*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CHELSIO_IPSEC_INLINE)
6868*4882a593Smuzhiyun if (pi->adapter->params.crypto & FW_CAPS_CONFIG_IPSEC_INLINE) {
6869*4882a593Smuzhiyun netdev->hw_enc_features |= NETIF_F_HW_ESP;
6870*4882a593Smuzhiyun netdev->features |= NETIF_F_HW_ESP;
6871*4882a593Smuzhiyun netdev->xfrmdev_ops = &cxgb4_xfrmdev_ops;
6872*4882a593Smuzhiyun }
6873*4882a593Smuzhiyun #endif /* CONFIG_CHELSIO_IPSEC_INLINE */
6874*4882a593Smuzhiyun
6875*4882a593Smuzhiyun netdev->priv_flags |= IFF_UNICAST_FLT;
6876*4882a593Smuzhiyun
6877*4882a593Smuzhiyun /* MTU range: 81 - 9600 */
6878*4882a593Smuzhiyun netdev->min_mtu = 81; /* accommodate SACK */
6879*4882a593Smuzhiyun netdev->max_mtu = MAX_MTU;
6880*4882a593Smuzhiyun
6881*4882a593Smuzhiyun netdev->netdev_ops = &cxgb4_netdev_ops;
6882*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T4_DCB
6883*4882a593Smuzhiyun netdev->dcbnl_ops = &cxgb4_dcb_ops;
6884*4882a593Smuzhiyun cxgb4_dcb_state_init(netdev);
6885*4882a593Smuzhiyun cxgb4_dcb_version_init(netdev);
6886*4882a593Smuzhiyun #endif
6887*4882a593Smuzhiyun cxgb4_set_ethtool_ops(netdev);
6888*4882a593Smuzhiyun }
6889*4882a593Smuzhiyun
6890*4882a593Smuzhiyun cxgb4_init_ethtool_dump(adapter);
6891*4882a593Smuzhiyun
6892*4882a593Smuzhiyun pci_set_drvdata(pdev, adapter);
6893*4882a593Smuzhiyun
6894*4882a593Smuzhiyun if (adapter->flags & CXGB4_FW_OK) {
6895*4882a593Smuzhiyun err = t4_port_init(adapter, func, func, 0);
6896*4882a593Smuzhiyun if (err)
6897*4882a593Smuzhiyun goto out_free_dev;
6898*4882a593Smuzhiyun } else if (adapter->params.nports == 1) {
6899*4882a593Smuzhiyun /* If we don't have a connection to the firmware -- possibly
6900*4882a593Smuzhiyun * because of an error -- grab the raw VPD parameters so we
6901*4882a593Smuzhiyun * can set the proper MAC Address on the debug network
6902*4882a593Smuzhiyun * interface that we've created.
6903*4882a593Smuzhiyun */
6904*4882a593Smuzhiyun u8 hw_addr[ETH_ALEN];
6905*4882a593Smuzhiyun u8 *na = adapter->params.vpd.na;
6906*4882a593Smuzhiyun
6907*4882a593Smuzhiyun err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
6908*4882a593Smuzhiyun if (!err) {
6909*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
6910*4882a593Smuzhiyun hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
6911*4882a593Smuzhiyun hex2val(na[2 * i + 1]));
6912*4882a593Smuzhiyun t4_set_hw_addr(adapter, 0, hw_addr);
6913*4882a593Smuzhiyun }
6914*4882a593Smuzhiyun }
6915*4882a593Smuzhiyun
6916*4882a593Smuzhiyun if (!(adapter->flags & CXGB4_FW_OK))
6917*4882a593Smuzhiyun goto fw_attach_fail;
6918*4882a593Smuzhiyun
6919*4882a593Smuzhiyun /* Configure queues and allocate tables now, they can be needed as
6920*4882a593Smuzhiyun * soon as the first register_netdev completes.
6921*4882a593Smuzhiyun */
6922*4882a593Smuzhiyun err = cfg_queues(adapter);
6923*4882a593Smuzhiyun if (err)
6924*4882a593Smuzhiyun goto out_free_dev;
6925*4882a593Smuzhiyun
6926*4882a593Smuzhiyun adapter->smt = t4_init_smt();
6927*4882a593Smuzhiyun if (!adapter->smt) {
6928*4882a593Smuzhiyun /* We tolerate a lack of SMT, giving up some functionality */
6929*4882a593Smuzhiyun dev_warn(&pdev->dev, "could not allocate SMT, continuing\n");
6930*4882a593Smuzhiyun }
6931*4882a593Smuzhiyun
6932*4882a593Smuzhiyun adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
6933*4882a593Smuzhiyun if (!adapter->l2t) {
6934*4882a593Smuzhiyun /* We tolerate a lack of L2T, giving up some functionality */
6935*4882a593Smuzhiyun dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
6936*4882a593Smuzhiyun adapter->params.offload = 0;
6937*4882a593Smuzhiyun }
6938*4882a593Smuzhiyun
6939*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
6940*4882a593Smuzhiyun if (chip_ver <= CHELSIO_T5 &&
6941*4882a593Smuzhiyun (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
6942*4882a593Smuzhiyun /* CLIP functionality is not present in hardware,
6943*4882a593Smuzhiyun * hence disable all offload features
6944*4882a593Smuzhiyun */
6945*4882a593Smuzhiyun dev_warn(&pdev->dev,
6946*4882a593Smuzhiyun "CLIP not enabled in hardware, continuing\n");
6947*4882a593Smuzhiyun adapter->params.offload = 0;
6948*4882a593Smuzhiyun } else {
6949*4882a593Smuzhiyun adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
6950*4882a593Smuzhiyun adapter->clipt_end);
6951*4882a593Smuzhiyun if (!adapter->clipt) {
6952*4882a593Smuzhiyun /* We tolerate a lack of clip_table, giving up
6953*4882a593Smuzhiyun * some functionality
6954*4882a593Smuzhiyun */
6955*4882a593Smuzhiyun dev_warn(&pdev->dev,
6956*4882a593Smuzhiyun "could not allocate Clip table, continuing\n");
6957*4882a593Smuzhiyun adapter->params.offload = 0;
6958*4882a593Smuzhiyun }
6959*4882a593Smuzhiyun }
6960*4882a593Smuzhiyun #endif
6961*4882a593Smuzhiyun
6962*4882a593Smuzhiyun for_each_port(adapter, i) {
6963*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
6964*4882a593Smuzhiyun pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
6965*4882a593Smuzhiyun if (!pi->sched_tbl)
6966*4882a593Smuzhiyun dev_warn(&pdev->dev,
6967*4882a593Smuzhiyun "could not activate scheduling on port %d\n",
6968*4882a593Smuzhiyun i);
6969*4882a593Smuzhiyun }
6970*4882a593Smuzhiyun
6971*4882a593Smuzhiyun if (is_offload(adapter) || is_hashfilter(adapter)) {
6972*4882a593Smuzhiyun if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
6973*4882a593Smuzhiyun u32 v;
6974*4882a593Smuzhiyun
6975*4882a593Smuzhiyun v = t4_read_reg(adapter, LE_DB_HASH_CONFIG_A);
6976*4882a593Smuzhiyun if (chip_ver <= CHELSIO_T5) {
6977*4882a593Smuzhiyun adapter->tids.nhash = 1 << HASHTIDSIZE_G(v);
6978*4882a593Smuzhiyun v = t4_read_reg(adapter, LE_DB_TID_HASHBASE_A);
6979*4882a593Smuzhiyun adapter->tids.hash_base = v / 4;
6980*4882a593Smuzhiyun } else {
6981*4882a593Smuzhiyun adapter->tids.nhash = HASHTBLSIZE_G(v) << 3;
6982*4882a593Smuzhiyun v = t4_read_reg(adapter,
6983*4882a593Smuzhiyun T6_LE_DB_HASH_TID_BASE_A);
6984*4882a593Smuzhiyun adapter->tids.hash_base = v;
6985*4882a593Smuzhiyun }
6986*4882a593Smuzhiyun }
6987*4882a593Smuzhiyun }
6988*4882a593Smuzhiyun
6989*4882a593Smuzhiyun if (tid_init(&adapter->tids) < 0) {
6990*4882a593Smuzhiyun dev_warn(&pdev->dev, "could not allocate TID table, "
6991*4882a593Smuzhiyun "continuing\n");
6992*4882a593Smuzhiyun adapter->params.offload = 0;
6993*4882a593Smuzhiyun } else {
6994*4882a593Smuzhiyun adapter->tc_u32 = cxgb4_init_tc_u32(adapter);
6995*4882a593Smuzhiyun if (!adapter->tc_u32)
6996*4882a593Smuzhiyun dev_warn(&pdev->dev,
6997*4882a593Smuzhiyun "could not offload tc u32, continuing\n");
6998*4882a593Smuzhiyun
6999*4882a593Smuzhiyun if (cxgb4_init_tc_flower(adapter))
7000*4882a593Smuzhiyun dev_warn(&pdev->dev,
7001*4882a593Smuzhiyun "could not offload tc flower, continuing\n");
7002*4882a593Smuzhiyun
7003*4882a593Smuzhiyun if (cxgb4_init_tc_mqprio(adapter))
7004*4882a593Smuzhiyun dev_warn(&pdev->dev,
7005*4882a593Smuzhiyun "could not offload tc mqprio, continuing\n");
7006*4882a593Smuzhiyun
7007*4882a593Smuzhiyun if (cxgb4_init_tc_matchall(adapter))
7008*4882a593Smuzhiyun dev_warn(&pdev->dev,
7009*4882a593Smuzhiyun "could not offload tc matchall, continuing\n");
7010*4882a593Smuzhiyun if (cxgb4_init_ethtool_filters(adapter))
7011*4882a593Smuzhiyun dev_warn(&pdev->dev,
7012*4882a593Smuzhiyun "could not initialize ethtool filters, continuing\n");
7013*4882a593Smuzhiyun }
7014*4882a593Smuzhiyun
7015*4882a593Smuzhiyun /* See what interrupts we'll be using */
7016*4882a593Smuzhiyun if (msi > 1 && enable_msix(adapter) == 0)
7017*4882a593Smuzhiyun adapter->flags |= CXGB4_USING_MSIX;
7018*4882a593Smuzhiyun else if (msi > 0 && pci_enable_msi(pdev) == 0) {
7019*4882a593Smuzhiyun adapter->flags |= CXGB4_USING_MSI;
7020*4882a593Smuzhiyun if (msi > 1)
7021*4882a593Smuzhiyun free_msix_info(adapter);
7022*4882a593Smuzhiyun }
7023*4882a593Smuzhiyun
7024*4882a593Smuzhiyun /* check for PCI Express bandwidth capabiltites */
7025*4882a593Smuzhiyun pcie_print_link_status(pdev);
7026*4882a593Smuzhiyun
7027*4882a593Smuzhiyun cxgb4_init_mps_ref_entries(adapter);
7028*4882a593Smuzhiyun
7029*4882a593Smuzhiyun err = init_rss(adapter);
7030*4882a593Smuzhiyun if (err)
7031*4882a593Smuzhiyun goto out_free_dev;
7032*4882a593Smuzhiyun
7033*4882a593Smuzhiyun err = setup_non_data_intr(adapter);
7034*4882a593Smuzhiyun if (err) {
7035*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
7036*4882a593Smuzhiyun "Non Data interrupt allocation failed, err: %d\n", err);
7037*4882a593Smuzhiyun goto out_free_dev;
7038*4882a593Smuzhiyun }
7039*4882a593Smuzhiyun
7040*4882a593Smuzhiyun err = setup_fw_sge_queues(adapter);
7041*4882a593Smuzhiyun if (err) {
7042*4882a593Smuzhiyun dev_err(adapter->pdev_dev,
7043*4882a593Smuzhiyun "FW sge queue allocation failed, err %d", err);
7044*4882a593Smuzhiyun goto out_free_dev;
7045*4882a593Smuzhiyun }
7046*4882a593Smuzhiyun
7047*4882a593Smuzhiyun fw_attach_fail:
7048*4882a593Smuzhiyun /*
7049*4882a593Smuzhiyun * The card is now ready to go. If any errors occur during device
7050*4882a593Smuzhiyun * registration we do not fail the whole card but rather proceed only
7051*4882a593Smuzhiyun * with the ports we manage to register successfully. However we must
7052*4882a593Smuzhiyun * register at least one net device.
7053*4882a593Smuzhiyun */
7054*4882a593Smuzhiyun for_each_port(adapter, i) {
7055*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
7056*4882a593Smuzhiyun adapter->port[i]->dev_port = pi->lport;
7057*4882a593Smuzhiyun netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
7058*4882a593Smuzhiyun netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
7059*4882a593Smuzhiyun
7060*4882a593Smuzhiyun netif_carrier_off(adapter->port[i]);
7061*4882a593Smuzhiyun
7062*4882a593Smuzhiyun err = register_netdev(adapter->port[i]);
7063*4882a593Smuzhiyun if (err)
7064*4882a593Smuzhiyun break;
7065*4882a593Smuzhiyun adapter->chan_map[pi->tx_chan] = i;
7066*4882a593Smuzhiyun print_port_info(adapter->port[i]);
7067*4882a593Smuzhiyun }
7068*4882a593Smuzhiyun if (i == 0) {
7069*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register any net devices\n");
7070*4882a593Smuzhiyun goto out_free_dev;
7071*4882a593Smuzhiyun }
7072*4882a593Smuzhiyun if (err) {
7073*4882a593Smuzhiyun dev_warn(&pdev->dev, "only %d net devices registered\n", i);
7074*4882a593Smuzhiyun err = 0;
7075*4882a593Smuzhiyun }
7076*4882a593Smuzhiyun
7077*4882a593Smuzhiyun if (cxgb4_debugfs_root) {
7078*4882a593Smuzhiyun adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
7079*4882a593Smuzhiyun cxgb4_debugfs_root);
7080*4882a593Smuzhiyun setup_debugfs(adapter);
7081*4882a593Smuzhiyun }
7082*4882a593Smuzhiyun
7083*4882a593Smuzhiyun /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
7084*4882a593Smuzhiyun pdev->needs_freset = 1;
7085*4882a593Smuzhiyun
7086*4882a593Smuzhiyun if (is_uld(adapter))
7087*4882a593Smuzhiyun cxgb4_uld_enable(adapter);
7088*4882a593Smuzhiyun
7089*4882a593Smuzhiyun if (!is_t4(adapter->params.chip))
7090*4882a593Smuzhiyun cxgb4_ptp_init(adapter);
7091*4882a593Smuzhiyun
7092*4882a593Smuzhiyun if (IS_REACHABLE(CONFIG_THERMAL) &&
7093*4882a593Smuzhiyun !is_t4(adapter->params.chip) && (adapter->flags & CXGB4_FW_OK))
7094*4882a593Smuzhiyun cxgb4_thermal_init(adapter);
7095*4882a593Smuzhiyun
7096*4882a593Smuzhiyun print_adapter_info(adapter);
7097*4882a593Smuzhiyun return 0;
7098*4882a593Smuzhiyun
7099*4882a593Smuzhiyun out_free_dev:
7100*4882a593Smuzhiyun t4_free_sge_resources(adapter);
7101*4882a593Smuzhiyun free_some_resources(adapter);
7102*4882a593Smuzhiyun if (adapter->flags & CXGB4_USING_MSIX)
7103*4882a593Smuzhiyun free_msix_info(adapter);
7104*4882a593Smuzhiyun if (adapter->num_uld || adapter->num_ofld_uld)
7105*4882a593Smuzhiyun t4_uld_mem_free(adapter);
7106*4882a593Smuzhiyun out_unmap_bar:
7107*4882a593Smuzhiyun if (!is_t4(adapter->params.chip))
7108*4882a593Smuzhiyun iounmap(adapter->bar2);
7109*4882a593Smuzhiyun out_free_adapter:
7110*4882a593Smuzhiyun if (adapter->workq)
7111*4882a593Smuzhiyun destroy_workqueue(adapter->workq);
7112*4882a593Smuzhiyun
7113*4882a593Smuzhiyun kfree(adapter->mbox_log);
7114*4882a593Smuzhiyun kfree(adapter);
7115*4882a593Smuzhiyun out_unmap_bar0:
7116*4882a593Smuzhiyun iounmap(regs);
7117*4882a593Smuzhiyun out_disable_device:
7118*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
7119*4882a593Smuzhiyun pci_disable_device(pdev);
7120*4882a593Smuzhiyun out_release_regions:
7121*4882a593Smuzhiyun pci_release_regions(pdev);
7122*4882a593Smuzhiyun return err;
7123*4882a593Smuzhiyun }
7124*4882a593Smuzhiyun
remove_one(struct pci_dev * pdev)7125*4882a593Smuzhiyun static void remove_one(struct pci_dev *pdev)
7126*4882a593Smuzhiyun {
7127*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
7128*4882a593Smuzhiyun struct hash_mac_addr *entry, *tmp;
7129*4882a593Smuzhiyun
7130*4882a593Smuzhiyun if (!adapter) {
7131*4882a593Smuzhiyun pci_release_regions(pdev);
7132*4882a593Smuzhiyun return;
7133*4882a593Smuzhiyun }
7134*4882a593Smuzhiyun
7135*4882a593Smuzhiyun /* If we allocated filters, free up state associated with any
7136*4882a593Smuzhiyun * valid filters ...
7137*4882a593Smuzhiyun */
7138*4882a593Smuzhiyun clear_all_filters(adapter);
7139*4882a593Smuzhiyun
7140*4882a593Smuzhiyun adapter->flags |= CXGB4_SHUTTING_DOWN;
7141*4882a593Smuzhiyun
7142*4882a593Smuzhiyun if (adapter->pf == 4) {
7143*4882a593Smuzhiyun int i;
7144*4882a593Smuzhiyun
7145*4882a593Smuzhiyun /* Tear down per-adapter Work Queue first since it can contain
7146*4882a593Smuzhiyun * references to our adapter data structure.
7147*4882a593Smuzhiyun */
7148*4882a593Smuzhiyun destroy_workqueue(adapter->workq);
7149*4882a593Smuzhiyun
7150*4882a593Smuzhiyun detach_ulds(adapter);
7151*4882a593Smuzhiyun
7152*4882a593Smuzhiyun for_each_port(adapter, i)
7153*4882a593Smuzhiyun if (adapter->port[i]->reg_state == NETREG_REGISTERED)
7154*4882a593Smuzhiyun unregister_netdev(adapter->port[i]);
7155*4882a593Smuzhiyun
7156*4882a593Smuzhiyun t4_uld_clean_up(adapter);
7157*4882a593Smuzhiyun
7158*4882a593Smuzhiyun adap_free_hma_mem(adapter);
7159*4882a593Smuzhiyun
7160*4882a593Smuzhiyun disable_interrupts(adapter);
7161*4882a593Smuzhiyun
7162*4882a593Smuzhiyun cxgb4_free_mps_ref_entries(adapter);
7163*4882a593Smuzhiyun
7164*4882a593Smuzhiyun debugfs_remove_recursive(adapter->debugfs_root);
7165*4882a593Smuzhiyun
7166*4882a593Smuzhiyun if (!is_t4(adapter->params.chip))
7167*4882a593Smuzhiyun cxgb4_ptp_stop(adapter);
7168*4882a593Smuzhiyun if (IS_REACHABLE(CONFIG_THERMAL))
7169*4882a593Smuzhiyun cxgb4_thermal_remove(adapter);
7170*4882a593Smuzhiyun
7171*4882a593Smuzhiyun if (adapter->flags & CXGB4_FULL_INIT_DONE)
7172*4882a593Smuzhiyun cxgb_down(adapter);
7173*4882a593Smuzhiyun
7174*4882a593Smuzhiyun if (adapter->flags & CXGB4_USING_MSIX)
7175*4882a593Smuzhiyun free_msix_info(adapter);
7176*4882a593Smuzhiyun if (adapter->num_uld || adapter->num_ofld_uld)
7177*4882a593Smuzhiyun t4_uld_mem_free(adapter);
7178*4882a593Smuzhiyun free_some_resources(adapter);
7179*4882a593Smuzhiyun list_for_each_entry_safe(entry, tmp, &adapter->mac_hlist,
7180*4882a593Smuzhiyun list) {
7181*4882a593Smuzhiyun list_del(&entry->list);
7182*4882a593Smuzhiyun kfree(entry);
7183*4882a593Smuzhiyun }
7184*4882a593Smuzhiyun
7185*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
7186*4882a593Smuzhiyun t4_cleanup_clip_tbl(adapter);
7187*4882a593Smuzhiyun #endif
7188*4882a593Smuzhiyun if (!is_t4(adapter->params.chip))
7189*4882a593Smuzhiyun iounmap(adapter->bar2);
7190*4882a593Smuzhiyun }
7191*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
7192*4882a593Smuzhiyun else {
7193*4882a593Smuzhiyun cxgb4_iov_configure(adapter->pdev, 0);
7194*4882a593Smuzhiyun }
7195*4882a593Smuzhiyun #endif
7196*4882a593Smuzhiyun iounmap(adapter->regs);
7197*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
7198*4882a593Smuzhiyun if ((adapter->flags & CXGB4_DEV_ENABLED)) {
7199*4882a593Smuzhiyun pci_disable_device(pdev);
7200*4882a593Smuzhiyun adapter->flags &= ~CXGB4_DEV_ENABLED;
7201*4882a593Smuzhiyun }
7202*4882a593Smuzhiyun pci_release_regions(pdev);
7203*4882a593Smuzhiyun kfree(adapter->mbox_log);
7204*4882a593Smuzhiyun synchronize_rcu();
7205*4882a593Smuzhiyun kfree(adapter);
7206*4882a593Smuzhiyun }
7207*4882a593Smuzhiyun
7208*4882a593Smuzhiyun /* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
7209*4882a593Smuzhiyun * delivery. This is essentially a stripped down version of the PCI remove()
7210*4882a593Smuzhiyun * function where we do the minimal amount of work necessary to shutdown any
7211*4882a593Smuzhiyun * further activity.
7212*4882a593Smuzhiyun */
shutdown_one(struct pci_dev * pdev)7213*4882a593Smuzhiyun static void shutdown_one(struct pci_dev *pdev)
7214*4882a593Smuzhiyun {
7215*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
7216*4882a593Smuzhiyun
7217*4882a593Smuzhiyun /* As with remove_one() above (see extended comment), we only want do
7218*4882a593Smuzhiyun * do cleanup on PCI Devices which went all the way through init_one()
7219*4882a593Smuzhiyun * ...
7220*4882a593Smuzhiyun */
7221*4882a593Smuzhiyun if (!adapter) {
7222*4882a593Smuzhiyun pci_release_regions(pdev);
7223*4882a593Smuzhiyun return;
7224*4882a593Smuzhiyun }
7225*4882a593Smuzhiyun
7226*4882a593Smuzhiyun adapter->flags |= CXGB4_SHUTTING_DOWN;
7227*4882a593Smuzhiyun
7228*4882a593Smuzhiyun if (adapter->pf == 4) {
7229*4882a593Smuzhiyun int i;
7230*4882a593Smuzhiyun
7231*4882a593Smuzhiyun for_each_port(adapter, i)
7232*4882a593Smuzhiyun if (adapter->port[i]->reg_state == NETREG_REGISTERED)
7233*4882a593Smuzhiyun cxgb_close(adapter->port[i]);
7234*4882a593Smuzhiyun
7235*4882a593Smuzhiyun rtnl_lock();
7236*4882a593Smuzhiyun cxgb4_mqprio_stop_offload(adapter);
7237*4882a593Smuzhiyun rtnl_unlock();
7238*4882a593Smuzhiyun
7239*4882a593Smuzhiyun if (is_uld(adapter)) {
7240*4882a593Smuzhiyun detach_ulds(adapter);
7241*4882a593Smuzhiyun t4_uld_clean_up(adapter);
7242*4882a593Smuzhiyun }
7243*4882a593Smuzhiyun
7244*4882a593Smuzhiyun disable_interrupts(adapter);
7245*4882a593Smuzhiyun disable_msi(adapter);
7246*4882a593Smuzhiyun
7247*4882a593Smuzhiyun t4_sge_stop(adapter);
7248*4882a593Smuzhiyun if (adapter->flags & CXGB4_FW_OK)
7249*4882a593Smuzhiyun t4_fw_bye(adapter, adapter->mbox);
7250*4882a593Smuzhiyun }
7251*4882a593Smuzhiyun }
7252*4882a593Smuzhiyun
7253*4882a593Smuzhiyun static struct pci_driver cxgb4_driver = {
7254*4882a593Smuzhiyun .name = KBUILD_MODNAME,
7255*4882a593Smuzhiyun .id_table = cxgb4_pci_tbl,
7256*4882a593Smuzhiyun .probe = init_one,
7257*4882a593Smuzhiyun .remove = remove_one,
7258*4882a593Smuzhiyun .shutdown = shutdown_one,
7259*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
7260*4882a593Smuzhiyun .sriov_configure = cxgb4_iov_configure,
7261*4882a593Smuzhiyun #endif
7262*4882a593Smuzhiyun .err_handler = &cxgb4_eeh,
7263*4882a593Smuzhiyun };
7264*4882a593Smuzhiyun
cxgb4_init_module(void)7265*4882a593Smuzhiyun static int __init cxgb4_init_module(void)
7266*4882a593Smuzhiyun {
7267*4882a593Smuzhiyun int ret;
7268*4882a593Smuzhiyun
7269*4882a593Smuzhiyun cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
7270*4882a593Smuzhiyun
7271*4882a593Smuzhiyun ret = pci_register_driver(&cxgb4_driver);
7272*4882a593Smuzhiyun if (ret < 0)
7273*4882a593Smuzhiyun goto err_pci;
7274*4882a593Smuzhiyun
7275*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
7276*4882a593Smuzhiyun if (!inet6addr_registered) {
7277*4882a593Smuzhiyun ret = register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
7278*4882a593Smuzhiyun if (ret)
7279*4882a593Smuzhiyun pci_unregister_driver(&cxgb4_driver);
7280*4882a593Smuzhiyun else
7281*4882a593Smuzhiyun inet6addr_registered = true;
7282*4882a593Smuzhiyun }
7283*4882a593Smuzhiyun #endif
7284*4882a593Smuzhiyun
7285*4882a593Smuzhiyun if (ret == 0)
7286*4882a593Smuzhiyun return ret;
7287*4882a593Smuzhiyun
7288*4882a593Smuzhiyun err_pci:
7289*4882a593Smuzhiyun debugfs_remove(cxgb4_debugfs_root);
7290*4882a593Smuzhiyun
7291*4882a593Smuzhiyun return ret;
7292*4882a593Smuzhiyun }
7293*4882a593Smuzhiyun
cxgb4_cleanup_module(void)7294*4882a593Smuzhiyun static void __exit cxgb4_cleanup_module(void)
7295*4882a593Smuzhiyun {
7296*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_IPV6)
7297*4882a593Smuzhiyun if (inet6addr_registered) {
7298*4882a593Smuzhiyun unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
7299*4882a593Smuzhiyun inet6addr_registered = false;
7300*4882a593Smuzhiyun }
7301*4882a593Smuzhiyun #endif
7302*4882a593Smuzhiyun pci_unregister_driver(&cxgb4_driver);
7303*4882a593Smuzhiyun debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
7304*4882a593Smuzhiyun }
7305*4882a593Smuzhiyun
7306*4882a593Smuzhiyun module_init(cxgb4_init_module);
7307*4882a593Smuzhiyun module_exit(cxgb4_cleanup_module);
7308