xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb4/cudbg_lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2017 Chelsio Communications.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/sort.h>
7*4882a593Smuzhiyun #include <linux/string.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "t4_regs.h"
10*4882a593Smuzhiyun #include "cxgb4.h"
11*4882a593Smuzhiyun #include "cxgb4_cudbg.h"
12*4882a593Smuzhiyun #include "cudbg_if.h"
13*4882a593Smuzhiyun #include "cudbg_lib_common.h"
14*4882a593Smuzhiyun #include "cudbg_entity.h"
15*4882a593Smuzhiyun #include "cudbg_lib.h"
16*4882a593Smuzhiyun #include "cudbg_zlib.h"
17*4882a593Smuzhiyun #include "cxgb4_tc_mqprio.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static const u32 t6_tp_pio_array[][IREG_NUM_ELEM] = {
20*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x020, 28}, /* t6_tp_pio_regs_20_to_3b */
21*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x040, 10}, /* t6_tp_pio_regs_40_to_49 */
22*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x050, 10}, /* t6_tp_pio_regs_50_to_59 */
23*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x060, 14}, /* t6_tp_pio_regs_60_to_6d */
24*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x06F, 1}, /* t6_tp_pio_regs_6f */
25*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x070, 6}, /* t6_tp_pio_regs_70_to_75 */
26*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x130, 18}, /* t6_tp_pio_regs_130_to_141 */
27*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x145, 19}, /* t6_tp_pio_regs_145_to_157 */
28*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x160, 1}, /* t6_tp_pio_regs_160 */
29*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x230, 25}, /* t6_tp_pio_regs_230_to_248 */
30*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x24a, 3}, /* t6_tp_pio_regs_24c */
31*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x8C0, 1} /* t6_tp_pio_regs_8c0 */
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const u32 t5_tp_pio_array[][IREG_NUM_ELEM] = {
35*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x020, 28}, /* t5_tp_pio_regs_20_to_3b */
36*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x040, 19}, /* t5_tp_pio_regs_40_to_52 */
37*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x054, 2}, /* t5_tp_pio_regs_54_to_55 */
38*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x060, 13}, /* t5_tp_pio_regs_60_to_6c */
39*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x06F, 1}, /* t5_tp_pio_regs_6f */
40*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x120, 4}, /* t5_tp_pio_regs_120_to_123 */
41*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x12b, 2}, /* t5_tp_pio_regs_12b_to_12c */
42*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x12f, 21}, /* t5_tp_pio_regs_12f_to_143 */
43*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x145, 19}, /* t5_tp_pio_regs_145_to_157 */
44*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x230, 25}, /* t5_tp_pio_regs_230_to_248 */
45*4882a593Smuzhiyun 	{0x7e40, 0x7e44, 0x8C0, 1} /* t5_tp_pio_regs_8c0 */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static const u32 t6_tp_tm_pio_array[][IREG_NUM_ELEM] = {
49*4882a593Smuzhiyun 	{0x7e18, 0x7e1c, 0x0, 12}
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const u32 t5_tp_tm_pio_array[][IREG_NUM_ELEM] = {
53*4882a593Smuzhiyun 	{0x7e18, 0x7e1c, 0x0, 12}
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const u32 t6_tp_mib_index_array[6][IREG_NUM_ELEM] = {
57*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x0, 13},
58*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x10, 6},
59*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x18, 21},
60*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x30, 32},
61*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x50, 22},
62*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x68, 12}
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const u32 t5_tp_mib_index_array[9][IREG_NUM_ELEM] = {
66*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x0, 13},
67*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x10, 6},
68*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x18, 8},
69*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x20, 13},
70*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x30, 16},
71*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x40, 16},
72*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x50, 16},
73*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x60, 6},
74*4882a593Smuzhiyun 	{0x7e50, 0x7e54, 0x68, 4}
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const u32 t5_sge_dbg_index_array[2][IREG_NUM_ELEM] = {
78*4882a593Smuzhiyun 	{0x10cc, 0x10d0, 0x0, 16},
79*4882a593Smuzhiyun 	{0x10cc, 0x10d4, 0x0, 16},
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const u32 t6_sge_qbase_index_array[] = {
83*4882a593Smuzhiyun 	/* 1 addr reg SGE_QBASE_INDEX and 4 data reg SGE_QBASE_MAP[0-3] */
84*4882a593Smuzhiyun 	0x1250, 0x1240, 0x1244, 0x1248, 0x124c,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const u32 t5_pcie_pdbg_array[][IREG_NUM_ELEM] = {
88*4882a593Smuzhiyun 	{0x5a04, 0x5a0c, 0x00, 0x20}, /* t5_pcie_pdbg_regs_00_to_20 */
89*4882a593Smuzhiyun 	{0x5a04, 0x5a0c, 0x21, 0x20}, /* t5_pcie_pdbg_regs_21_to_40 */
90*4882a593Smuzhiyun 	{0x5a04, 0x5a0c, 0x41, 0x10}, /* t5_pcie_pdbg_regs_41_to_50 */
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static const u32 t5_pcie_cdbg_array[][IREG_NUM_ELEM] = {
94*4882a593Smuzhiyun 	{0x5a10, 0x5a18, 0x00, 0x20}, /* t5_pcie_cdbg_regs_00_to_20 */
95*4882a593Smuzhiyun 	{0x5a10, 0x5a18, 0x21, 0x18}, /* t5_pcie_cdbg_regs_21_to_37 */
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const u32 t5_pm_rx_array[][IREG_NUM_ELEM] = {
99*4882a593Smuzhiyun 	{0x8FD0, 0x8FD4, 0x10000, 0x20}, /* t5_pm_rx_regs_10000_to_10020 */
100*4882a593Smuzhiyun 	{0x8FD0, 0x8FD4, 0x10021, 0x0D}, /* t5_pm_rx_regs_10021_to_1002c */
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const u32 t5_pm_tx_array[][IREG_NUM_ELEM] = {
104*4882a593Smuzhiyun 	{0x8FF0, 0x8FF4, 0x10000, 0x20}, /* t5_pm_tx_regs_10000_to_10020 */
105*4882a593Smuzhiyun 	{0x8FF0, 0x8FF4, 0x10021, 0x1D}, /* t5_pm_tx_regs_10021_to_1003c */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const u32 t5_pcie_config_array[][2] = {
109*4882a593Smuzhiyun 	{0x0, 0x34},
110*4882a593Smuzhiyun 	{0x3c, 0x40},
111*4882a593Smuzhiyun 	{0x50, 0x64},
112*4882a593Smuzhiyun 	{0x70, 0x80},
113*4882a593Smuzhiyun 	{0x94, 0xa0},
114*4882a593Smuzhiyun 	{0xb0, 0xb8},
115*4882a593Smuzhiyun 	{0xd0, 0xd4},
116*4882a593Smuzhiyun 	{0x100, 0x128},
117*4882a593Smuzhiyun 	{0x140, 0x148},
118*4882a593Smuzhiyun 	{0x150, 0x164},
119*4882a593Smuzhiyun 	{0x170, 0x178},
120*4882a593Smuzhiyun 	{0x180, 0x194},
121*4882a593Smuzhiyun 	{0x1a0, 0x1b8},
122*4882a593Smuzhiyun 	{0x1c0, 0x208},
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const u32 t6_ma_ireg_array[][IREG_NUM_ELEM] = {
126*4882a593Smuzhiyun 	{0x78f8, 0x78fc, 0xa000, 23}, /* t6_ma_regs_a000_to_a016 */
127*4882a593Smuzhiyun 	{0x78f8, 0x78fc, 0xa400, 30}, /* t6_ma_regs_a400_to_a41e */
128*4882a593Smuzhiyun 	{0x78f8, 0x78fc, 0xa800, 20} /* t6_ma_regs_a800_to_a813 */
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const u32 t6_ma_ireg_array2[][IREG_NUM_ELEM] = {
132*4882a593Smuzhiyun 	{0x78f8, 0x78fc, 0xe400, 17}, /* t6_ma_regs_e400_to_e600 */
133*4882a593Smuzhiyun 	{0x78f8, 0x78fc, 0xe640, 13} /* t6_ma_regs_e640_to_e7c0 */
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const u32 t6_up_cim_reg_array[][IREG_NUM_ELEM + 1] = {
137*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x2000, 0x20, 0}, /* up_cim_2000_to_207c */
138*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x2080, 0x1d, 0}, /* up_cim_2080_to_20fc */
139*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x00, 0x20, 0}, /* up_cim_00_to_7c */
140*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x80, 0x20, 0}, /* up_cim_80_to_fc */
141*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x100, 0x11, 0}, /* up_cim_100_to_14c */
142*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x200, 0x10, 0}, /* up_cim_200_to_23c */
143*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x240, 0x2, 0}, /* up_cim_240_to_244 */
144*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x250, 0x2, 0}, /* up_cim_250_to_254 */
145*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x260, 0x2, 0}, /* up_cim_260_to_264 */
146*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x270, 0x2, 0}, /* up_cim_270_to_274 */
147*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x280, 0x20, 0}, /* up_cim_280_to_2fc */
148*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x300, 0x20, 0}, /* up_cim_300_to_37c */
149*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x380, 0x14, 0}, /* up_cim_380_to_3cc */
150*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4900, 0x4, 0x4}, /* up_cim_4900_to_4c60 */
151*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4904, 0x4, 0x4}, /* up_cim_4904_to_4c64 */
152*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4908, 0x4, 0x4}, /* up_cim_4908_to_4c68 */
153*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4910, 0x4, 0x4}, /* up_cim_4910_to_4c70 */
154*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4914, 0x4, 0x4}, /* up_cim_4914_to_4c74 */
155*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4920, 0x10, 0x10}, /* up_cim_4920_to_4a10 */
156*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4924, 0x10, 0x10}, /* up_cim_4924_to_4a14 */
157*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x4928, 0x10, 0x10}, /* up_cim_4928_to_4a18 */
158*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x492c, 0x10, 0x10}, /* up_cim_492c_to_4a1c */
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const u32 t5_up_cim_reg_array[][IREG_NUM_ELEM + 1] = {
162*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x2000, 0x20, 0}, /* up_cim_2000_to_207c */
163*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x2080, 0x19, 0}, /* up_cim_2080_to_20ec */
164*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x00, 0x20, 0}, /* up_cim_00_to_7c */
165*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x80, 0x20, 0}, /* up_cim_80_to_fc */
166*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x100, 0x11, 0}, /* up_cim_100_to_14c */
167*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x200, 0x10, 0}, /* up_cim_200_to_23c */
168*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x240, 0x2, 0}, /* up_cim_240_to_244 */
169*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x250, 0x2, 0}, /* up_cim_250_to_254 */
170*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x260, 0x2, 0}, /* up_cim_260_to_264 */
171*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x270, 0x2, 0}, /* up_cim_270_to_274 */
172*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x280, 0x20, 0}, /* up_cim_280_to_2fc */
173*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x300, 0x20, 0}, /* up_cim_300_to_37c */
174*4882a593Smuzhiyun 	{0x7b50, 0x7b54, 0x380, 0x14, 0}, /* up_cim_380_to_3cc */
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const u32 t6_hma_ireg_array[][IREG_NUM_ELEM] = {
178*4882a593Smuzhiyun 	{0x51320, 0x51324, 0xa000, 32} /* t6_hma_regs_a000_to_a01f */
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
cudbg_get_entity_length(struct adapter * adap,u32 entity)181*4882a593Smuzhiyun u32 cudbg_get_entity_length(struct adapter *adap, u32 entity)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct cudbg_tcam tcam_region = { 0 };
184*4882a593Smuzhiyun 	u32 value, n = 0, len = 0;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	switch (entity) {
187*4882a593Smuzhiyun 	case CUDBG_REG_DUMP:
188*4882a593Smuzhiyun 		switch (CHELSIO_CHIP_VERSION(adap->params.chip)) {
189*4882a593Smuzhiyun 		case CHELSIO_T4:
190*4882a593Smuzhiyun 			len = T4_REGMAP_SIZE;
191*4882a593Smuzhiyun 			break;
192*4882a593Smuzhiyun 		case CHELSIO_T5:
193*4882a593Smuzhiyun 		case CHELSIO_T6:
194*4882a593Smuzhiyun 			len = T5_REGMAP_SIZE;
195*4882a593Smuzhiyun 			break;
196*4882a593Smuzhiyun 		default:
197*4882a593Smuzhiyun 			break;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case CUDBG_DEV_LOG:
201*4882a593Smuzhiyun 		len = adap->params.devlog.size;
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	case CUDBG_CIM_LA:
204*4882a593Smuzhiyun 		if (is_t6(adap->params.chip)) {
205*4882a593Smuzhiyun 			len = adap->params.cim_la_size / 10 + 1;
206*4882a593Smuzhiyun 			len *= 10 * sizeof(u32);
207*4882a593Smuzhiyun 		} else {
208*4882a593Smuzhiyun 			len = adap->params.cim_la_size / 8;
209*4882a593Smuzhiyun 			len *= 8 * sizeof(u32);
210*4882a593Smuzhiyun 		}
211*4882a593Smuzhiyun 		len += sizeof(u32); /* for reading CIM LA configuration */
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	case CUDBG_CIM_MA_LA:
214*4882a593Smuzhiyun 		len = 2 * CIM_MALA_SIZE * 5 * sizeof(u32);
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case CUDBG_CIM_QCFG:
217*4882a593Smuzhiyun 		len = sizeof(struct cudbg_cim_qcfg);
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_TP0:
220*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_TP1:
221*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_ULP:
222*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_SGE0:
223*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_SGE1:
224*4882a593Smuzhiyun 	case CUDBG_CIM_IBQ_NCSI:
225*4882a593Smuzhiyun 		len = CIM_IBQ_SIZE * 4 * sizeof(u32);
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_ULP0:
228*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 0);
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_ULP1:
231*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 1);
232*4882a593Smuzhiyun 		break;
233*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_ULP2:
234*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 2);
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_ULP3:
237*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 3);
238*4882a593Smuzhiyun 		break;
239*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_SGE:
240*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 4);
241*4882a593Smuzhiyun 		break;
242*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_NCSI:
243*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 5);
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_RXQ0:
246*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 6);
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	case CUDBG_CIM_OBQ_RXQ1:
249*4882a593Smuzhiyun 		len = cudbg_cim_obq_size(adap, 7);
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case CUDBG_EDC0:
252*4882a593Smuzhiyun 		value = t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A);
253*4882a593Smuzhiyun 		if (value & EDRAM0_ENABLE_F) {
254*4882a593Smuzhiyun 			value = t4_read_reg(adap, MA_EDRAM0_BAR_A);
255*4882a593Smuzhiyun 			len = EDRAM0_SIZE_G(value);
256*4882a593Smuzhiyun 		}
257*4882a593Smuzhiyun 		len = cudbg_mbytes_to_bytes(len);
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case CUDBG_EDC1:
260*4882a593Smuzhiyun 		value = t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A);
261*4882a593Smuzhiyun 		if (value & EDRAM1_ENABLE_F) {
262*4882a593Smuzhiyun 			value = t4_read_reg(adap, MA_EDRAM1_BAR_A);
263*4882a593Smuzhiyun 			len = EDRAM1_SIZE_G(value);
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 		len = cudbg_mbytes_to_bytes(len);
266*4882a593Smuzhiyun 		break;
267*4882a593Smuzhiyun 	case CUDBG_MC0:
268*4882a593Smuzhiyun 		value = t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A);
269*4882a593Smuzhiyun 		if (value & EXT_MEM0_ENABLE_F) {
270*4882a593Smuzhiyun 			value = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
271*4882a593Smuzhiyun 			len = EXT_MEM0_SIZE_G(value);
272*4882a593Smuzhiyun 		}
273*4882a593Smuzhiyun 		len = cudbg_mbytes_to_bytes(len);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case CUDBG_MC1:
276*4882a593Smuzhiyun 		value = t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A);
277*4882a593Smuzhiyun 		if (value & EXT_MEM1_ENABLE_F) {
278*4882a593Smuzhiyun 			value = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
279*4882a593Smuzhiyun 			len = EXT_MEM1_SIZE_G(value);
280*4882a593Smuzhiyun 		}
281*4882a593Smuzhiyun 		len = cudbg_mbytes_to_bytes(len);
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	case CUDBG_RSS:
284*4882a593Smuzhiyun 		len = t4_chip_rss_size(adap) * sizeof(u16);
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	case CUDBG_RSS_VF_CONF:
287*4882a593Smuzhiyun 		len = adap->params.arch.vfcount *
288*4882a593Smuzhiyun 		      sizeof(struct cudbg_rss_vf_conf);
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	case CUDBG_PATH_MTU:
291*4882a593Smuzhiyun 		len = NMTUS * sizeof(u16);
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	case CUDBG_PM_STATS:
294*4882a593Smuzhiyun 		len = sizeof(struct cudbg_pm_stats);
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case CUDBG_HW_SCHED:
297*4882a593Smuzhiyun 		len = sizeof(struct cudbg_hw_sched);
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	case CUDBG_TP_INDIRECT:
300*4882a593Smuzhiyun 		switch (CHELSIO_CHIP_VERSION(adap->params.chip)) {
301*4882a593Smuzhiyun 		case CHELSIO_T5:
302*4882a593Smuzhiyun 			n = sizeof(t5_tp_pio_array) +
303*4882a593Smuzhiyun 			    sizeof(t5_tp_tm_pio_array) +
304*4882a593Smuzhiyun 			    sizeof(t5_tp_mib_index_array);
305*4882a593Smuzhiyun 			break;
306*4882a593Smuzhiyun 		case CHELSIO_T6:
307*4882a593Smuzhiyun 			n = sizeof(t6_tp_pio_array) +
308*4882a593Smuzhiyun 			    sizeof(t6_tp_tm_pio_array) +
309*4882a593Smuzhiyun 			    sizeof(t6_tp_mib_index_array);
310*4882a593Smuzhiyun 			break;
311*4882a593Smuzhiyun 		default:
312*4882a593Smuzhiyun 			break;
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 		n = n / (IREG_NUM_ELEM * sizeof(u32));
315*4882a593Smuzhiyun 		len = sizeof(struct ireg_buf) * n;
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	case CUDBG_SGE_INDIRECT:
318*4882a593Smuzhiyun 		len = sizeof(struct ireg_buf) * 2 +
319*4882a593Smuzhiyun 		      sizeof(struct sge_qbase_reg_field);
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 	case CUDBG_ULPRX_LA:
322*4882a593Smuzhiyun 		len = sizeof(struct cudbg_ulprx_la);
323*4882a593Smuzhiyun 		break;
324*4882a593Smuzhiyun 	case CUDBG_TP_LA:
325*4882a593Smuzhiyun 		len = sizeof(struct cudbg_tp_la) + TPLA_SIZE * sizeof(u64);
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 	case CUDBG_MEMINFO:
328*4882a593Smuzhiyun 		len = sizeof(struct cudbg_ver_hdr) +
329*4882a593Smuzhiyun 		      sizeof(struct cudbg_meminfo);
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case CUDBG_CIM_PIF_LA:
332*4882a593Smuzhiyun 		len = sizeof(struct cudbg_cim_pif_la);
333*4882a593Smuzhiyun 		len += 2 * CIM_PIFLA_SIZE * 6 * sizeof(u32);
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case CUDBG_CLK:
336*4882a593Smuzhiyun 		len = sizeof(struct cudbg_clk_info);
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case CUDBG_PCIE_INDIRECT:
339*4882a593Smuzhiyun 		n = sizeof(t5_pcie_pdbg_array) / (IREG_NUM_ELEM * sizeof(u32));
340*4882a593Smuzhiyun 		len = sizeof(struct ireg_buf) * n * 2;
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	case CUDBG_PM_INDIRECT:
343*4882a593Smuzhiyun 		n = sizeof(t5_pm_rx_array) / (IREG_NUM_ELEM * sizeof(u32));
344*4882a593Smuzhiyun 		len = sizeof(struct ireg_buf) * n * 2;
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case CUDBG_TID_INFO:
347*4882a593Smuzhiyun 		len = sizeof(struct cudbg_tid_info_region_rev1);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case CUDBG_PCIE_CONFIG:
350*4882a593Smuzhiyun 		len = sizeof(u32) * CUDBG_NUM_PCIE_CONFIG_REGS;
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case CUDBG_DUMP_CONTEXT:
353*4882a593Smuzhiyun 		len = cudbg_dump_context_size(adap);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	case CUDBG_MPS_TCAM:
356*4882a593Smuzhiyun 		len = sizeof(struct cudbg_mps_tcam) *
357*4882a593Smuzhiyun 		      adap->params.arch.mps_tcam_size;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	case CUDBG_VPD_DATA:
360*4882a593Smuzhiyun 		len = sizeof(struct cudbg_vpd_data);
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case CUDBG_LE_TCAM:
363*4882a593Smuzhiyun 		cudbg_fill_le_tcam_info(adap, &tcam_region);
364*4882a593Smuzhiyun 		len = sizeof(struct cudbg_tcam) +
365*4882a593Smuzhiyun 		      sizeof(struct cudbg_tid_data) * tcam_region.max_tid;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case CUDBG_CCTRL:
368*4882a593Smuzhiyun 		len = sizeof(u16) * NMTUS * NCCTRL_WIN;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case CUDBG_MA_INDIRECT:
371*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
372*4882a593Smuzhiyun 			n = sizeof(t6_ma_ireg_array) /
373*4882a593Smuzhiyun 			    (IREG_NUM_ELEM * sizeof(u32));
374*4882a593Smuzhiyun 			len = sizeof(struct ireg_buf) * n * 2;
375*4882a593Smuzhiyun 		}
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case CUDBG_ULPTX_LA:
378*4882a593Smuzhiyun 		len = sizeof(struct cudbg_ver_hdr) +
379*4882a593Smuzhiyun 		      sizeof(struct cudbg_ulptx_la);
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	case CUDBG_UP_CIM_INDIRECT:
382*4882a593Smuzhiyun 		n = 0;
383*4882a593Smuzhiyun 		if (is_t5(adap->params.chip))
384*4882a593Smuzhiyun 			n = sizeof(t5_up_cim_reg_array) /
385*4882a593Smuzhiyun 			    ((IREG_NUM_ELEM + 1) * sizeof(u32));
386*4882a593Smuzhiyun 		else if (is_t6(adap->params.chip))
387*4882a593Smuzhiyun 			n = sizeof(t6_up_cim_reg_array) /
388*4882a593Smuzhiyun 			    ((IREG_NUM_ELEM + 1) * sizeof(u32));
389*4882a593Smuzhiyun 		len = sizeof(struct ireg_buf) * n;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case CUDBG_PBT_TABLE:
392*4882a593Smuzhiyun 		len = sizeof(struct cudbg_pbt_tables);
393*4882a593Smuzhiyun 		break;
394*4882a593Smuzhiyun 	case CUDBG_MBOX_LOG:
395*4882a593Smuzhiyun 		len = sizeof(struct cudbg_mbox_log) * adap->mbox_log->size;
396*4882a593Smuzhiyun 		break;
397*4882a593Smuzhiyun 	case CUDBG_HMA_INDIRECT:
398*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
399*4882a593Smuzhiyun 			n = sizeof(t6_hma_ireg_array) /
400*4882a593Smuzhiyun 			    (IREG_NUM_ELEM * sizeof(u32));
401*4882a593Smuzhiyun 			len = sizeof(struct ireg_buf) * n;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	case CUDBG_HMA:
405*4882a593Smuzhiyun 		value = t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A);
406*4882a593Smuzhiyun 		if (value & HMA_MUX_F) {
407*4882a593Smuzhiyun 			/* In T6, there's no MC1.  So, HMA shares MC1
408*4882a593Smuzhiyun 			 * address space.
409*4882a593Smuzhiyun 			 */
410*4882a593Smuzhiyun 			value = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
411*4882a593Smuzhiyun 			len = EXT_MEM1_SIZE_G(value);
412*4882a593Smuzhiyun 		}
413*4882a593Smuzhiyun 		len = cudbg_mbytes_to_bytes(len);
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	case CUDBG_QDESC:
416*4882a593Smuzhiyun 		cudbg_fill_qdesc_num_and_size(adap, NULL, &len);
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 	default:
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return len;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
cudbg_do_compression(struct cudbg_init * pdbg_init,struct cudbg_buffer * pin_buff,struct cudbg_buffer * dbg_buff)425*4882a593Smuzhiyun static int cudbg_do_compression(struct cudbg_init *pdbg_init,
426*4882a593Smuzhiyun 				struct cudbg_buffer *pin_buff,
427*4882a593Smuzhiyun 				struct cudbg_buffer *dbg_buff)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct cudbg_buffer temp_in_buff = { 0 };
430*4882a593Smuzhiyun 	int bytes_left, bytes_read, bytes;
431*4882a593Smuzhiyun 	u32 offset = dbg_buff->offset;
432*4882a593Smuzhiyun 	int rc;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	temp_in_buff.offset = pin_buff->offset;
435*4882a593Smuzhiyun 	temp_in_buff.data = pin_buff->data;
436*4882a593Smuzhiyun 	temp_in_buff.size = pin_buff->size;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	bytes_left = pin_buff->size;
439*4882a593Smuzhiyun 	bytes_read = 0;
440*4882a593Smuzhiyun 	while (bytes_left > 0) {
441*4882a593Smuzhiyun 		/* Do compression in smaller chunks */
442*4882a593Smuzhiyun 		bytes = min_t(unsigned long, bytes_left,
443*4882a593Smuzhiyun 			      (unsigned long)CUDBG_CHUNK_SIZE);
444*4882a593Smuzhiyun 		temp_in_buff.data = (char *)pin_buff->data + bytes_read;
445*4882a593Smuzhiyun 		temp_in_buff.size = bytes;
446*4882a593Smuzhiyun 		rc = cudbg_compress_buff(pdbg_init, &temp_in_buff, dbg_buff);
447*4882a593Smuzhiyun 		if (rc)
448*4882a593Smuzhiyun 			return rc;
449*4882a593Smuzhiyun 		bytes_left -= bytes;
450*4882a593Smuzhiyun 		bytes_read += bytes;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	pin_buff->size = dbg_buff->offset - offset;
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
cudbg_write_and_release_buff(struct cudbg_init * pdbg_init,struct cudbg_buffer * pin_buff,struct cudbg_buffer * dbg_buff)457*4882a593Smuzhiyun static int cudbg_write_and_release_buff(struct cudbg_init *pdbg_init,
458*4882a593Smuzhiyun 					struct cudbg_buffer *pin_buff,
459*4882a593Smuzhiyun 					struct cudbg_buffer *dbg_buff)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	int rc = 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (pdbg_init->compress_type == CUDBG_COMPRESSION_NONE) {
464*4882a593Smuzhiyun 		cudbg_update_buff(pin_buff, dbg_buff);
465*4882a593Smuzhiyun 	} else {
466*4882a593Smuzhiyun 		rc = cudbg_do_compression(pdbg_init, pin_buff, dbg_buff);
467*4882a593Smuzhiyun 		if (rc)
468*4882a593Smuzhiyun 			goto out;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun out:
472*4882a593Smuzhiyun 	cudbg_put_buff(pdbg_init, pin_buff);
473*4882a593Smuzhiyun 	return rc;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
is_fw_attached(struct cudbg_init * pdbg_init)476*4882a593Smuzhiyun static int is_fw_attached(struct cudbg_init *pdbg_init)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (!(padap->flags & CXGB4_FW_OK) || padap->use_bd)
481*4882a593Smuzhiyun 		return 0;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return 1;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* This function will add additional padding bytes into debug_buffer to make it
487*4882a593Smuzhiyun  * 4 byte aligned.
488*4882a593Smuzhiyun  */
cudbg_align_debug_buffer(struct cudbg_buffer * dbg_buff,struct cudbg_entity_hdr * entity_hdr)489*4882a593Smuzhiyun void cudbg_align_debug_buffer(struct cudbg_buffer *dbg_buff,
490*4882a593Smuzhiyun 			      struct cudbg_entity_hdr *entity_hdr)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	u8 zero_buf[4] = {0};
493*4882a593Smuzhiyun 	u8 padding, remain;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	remain = (dbg_buff->offset - entity_hdr->start_offset) % 4;
496*4882a593Smuzhiyun 	padding = 4 - remain;
497*4882a593Smuzhiyun 	if (remain) {
498*4882a593Smuzhiyun 		memcpy(((u8 *)dbg_buff->data) + dbg_buff->offset, &zero_buf,
499*4882a593Smuzhiyun 		       padding);
500*4882a593Smuzhiyun 		dbg_buff->offset += padding;
501*4882a593Smuzhiyun 		entity_hdr->num_pad = padding;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 	entity_hdr->size = dbg_buff->offset - entity_hdr->start_offset;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
cudbg_get_entity_hdr(void * outbuf,int i)506*4882a593Smuzhiyun struct cudbg_entity_hdr *cudbg_get_entity_hdr(void *outbuf, int i)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct cudbg_hdr *cudbg_hdr = (struct cudbg_hdr *)outbuf;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return (struct cudbg_entity_hdr *)
511*4882a593Smuzhiyun 	       ((char *)outbuf + cudbg_hdr->hdr_len +
512*4882a593Smuzhiyun 		(sizeof(struct cudbg_entity_hdr) * (i - 1)));
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
cudbg_read_vpd_reg(struct adapter * padap,u32 addr,u32 len,void * dest)515*4882a593Smuzhiyun static int cudbg_read_vpd_reg(struct adapter *padap, u32 addr, u32 len,
516*4882a593Smuzhiyun 			      void *dest)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	int vaddr, rc;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	vaddr = t4_eeprom_ptov(addr, padap->pf, EEPROMPFSIZE);
521*4882a593Smuzhiyun 	if (vaddr < 0)
522*4882a593Smuzhiyun 		return vaddr;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	rc = pci_read_vpd(padap->pdev, vaddr, len, dest);
525*4882a593Smuzhiyun 	if (rc < 0)
526*4882a593Smuzhiyun 		return rc;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
cudbg_mem_desc_cmp(const void * a,const void * b)531*4882a593Smuzhiyun static int cudbg_mem_desc_cmp(const void *a, const void *b)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	return ((const struct cudbg_mem_desc *)a)->base -
534*4882a593Smuzhiyun 	       ((const struct cudbg_mem_desc *)b)->base;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
cudbg_fill_meminfo(struct adapter * padap,struct cudbg_meminfo * meminfo_buff)537*4882a593Smuzhiyun int cudbg_fill_meminfo(struct adapter *padap,
538*4882a593Smuzhiyun 		       struct cudbg_meminfo *meminfo_buff)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct cudbg_mem_desc *md;
541*4882a593Smuzhiyun 	u32 lo, hi, used, alloc;
542*4882a593Smuzhiyun 	int n, i;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	memset(meminfo_buff->avail, 0,
545*4882a593Smuzhiyun 	       ARRAY_SIZE(meminfo_buff->avail) *
546*4882a593Smuzhiyun 	       sizeof(struct cudbg_mem_desc));
547*4882a593Smuzhiyun 	memset(meminfo_buff->mem, 0,
548*4882a593Smuzhiyun 	       (ARRAY_SIZE(cudbg_region) + 3) * sizeof(struct cudbg_mem_desc));
549*4882a593Smuzhiyun 	md  = meminfo_buff->mem;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(meminfo_buff->mem); i++) {
552*4882a593Smuzhiyun 		meminfo_buff->mem[i].limit = 0;
553*4882a593Smuzhiyun 		meminfo_buff->mem[i].idx = i;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* Find and sort the populated memory ranges */
557*4882a593Smuzhiyun 	i = 0;
558*4882a593Smuzhiyun 	lo = t4_read_reg(padap, MA_TARGET_MEM_ENABLE_A);
559*4882a593Smuzhiyun 	if (lo & EDRAM0_ENABLE_F) {
560*4882a593Smuzhiyun 		hi = t4_read_reg(padap, MA_EDRAM0_BAR_A);
561*4882a593Smuzhiyun 		meminfo_buff->avail[i].base =
562*4882a593Smuzhiyun 			cudbg_mbytes_to_bytes(EDRAM0_BASE_G(hi));
563*4882a593Smuzhiyun 		meminfo_buff->avail[i].limit =
564*4882a593Smuzhiyun 			meminfo_buff->avail[i].base +
565*4882a593Smuzhiyun 			cudbg_mbytes_to_bytes(EDRAM0_SIZE_G(hi));
566*4882a593Smuzhiyun 		meminfo_buff->avail[i].idx = 0;
567*4882a593Smuzhiyun 		i++;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (lo & EDRAM1_ENABLE_F) {
571*4882a593Smuzhiyun 		hi =  t4_read_reg(padap, MA_EDRAM1_BAR_A);
572*4882a593Smuzhiyun 		meminfo_buff->avail[i].base =
573*4882a593Smuzhiyun 			cudbg_mbytes_to_bytes(EDRAM1_BASE_G(hi));
574*4882a593Smuzhiyun 		meminfo_buff->avail[i].limit =
575*4882a593Smuzhiyun 			meminfo_buff->avail[i].base +
576*4882a593Smuzhiyun 			cudbg_mbytes_to_bytes(EDRAM1_SIZE_G(hi));
577*4882a593Smuzhiyun 		meminfo_buff->avail[i].idx = 1;
578*4882a593Smuzhiyun 		i++;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (is_t5(padap->params.chip)) {
582*4882a593Smuzhiyun 		if (lo & EXT_MEM0_ENABLE_F) {
583*4882a593Smuzhiyun 			hi = t4_read_reg(padap, MA_EXT_MEMORY0_BAR_A);
584*4882a593Smuzhiyun 			meminfo_buff->avail[i].base =
585*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM_BASE_G(hi));
586*4882a593Smuzhiyun 			meminfo_buff->avail[i].limit =
587*4882a593Smuzhiyun 				meminfo_buff->avail[i].base +
588*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM_SIZE_G(hi));
589*4882a593Smuzhiyun 			meminfo_buff->avail[i].idx = 3;
590*4882a593Smuzhiyun 			i++;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		if (lo & EXT_MEM1_ENABLE_F) {
594*4882a593Smuzhiyun 			hi = t4_read_reg(padap, MA_EXT_MEMORY1_BAR_A);
595*4882a593Smuzhiyun 			meminfo_buff->avail[i].base =
596*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM1_BASE_G(hi));
597*4882a593Smuzhiyun 			meminfo_buff->avail[i].limit =
598*4882a593Smuzhiyun 				meminfo_buff->avail[i].base +
599*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM1_SIZE_G(hi));
600*4882a593Smuzhiyun 			meminfo_buff->avail[i].idx = 4;
601*4882a593Smuzhiyun 			i++;
602*4882a593Smuzhiyun 		}
603*4882a593Smuzhiyun 	} else {
604*4882a593Smuzhiyun 		if (lo & EXT_MEM_ENABLE_F) {
605*4882a593Smuzhiyun 			hi = t4_read_reg(padap, MA_EXT_MEMORY_BAR_A);
606*4882a593Smuzhiyun 			meminfo_buff->avail[i].base =
607*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM_BASE_G(hi));
608*4882a593Smuzhiyun 			meminfo_buff->avail[i].limit =
609*4882a593Smuzhiyun 				meminfo_buff->avail[i].base +
610*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM_SIZE_G(hi));
611*4882a593Smuzhiyun 			meminfo_buff->avail[i].idx = 2;
612*4882a593Smuzhiyun 			i++;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if (lo & HMA_MUX_F) {
616*4882a593Smuzhiyun 			hi = t4_read_reg(padap, MA_EXT_MEMORY1_BAR_A);
617*4882a593Smuzhiyun 			meminfo_buff->avail[i].base =
618*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM1_BASE_G(hi));
619*4882a593Smuzhiyun 			meminfo_buff->avail[i].limit =
620*4882a593Smuzhiyun 				meminfo_buff->avail[i].base +
621*4882a593Smuzhiyun 				cudbg_mbytes_to_bytes(EXT_MEM1_SIZE_G(hi));
622*4882a593Smuzhiyun 			meminfo_buff->avail[i].idx = 5;
623*4882a593Smuzhiyun 			i++;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (!i) /* no memory available */
628*4882a593Smuzhiyun 		return CUDBG_STATUS_ENTITY_NOT_FOUND;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	meminfo_buff->avail_c = i;
631*4882a593Smuzhiyun 	sort(meminfo_buff->avail, i, sizeof(struct cudbg_mem_desc),
632*4882a593Smuzhiyun 	     cudbg_mem_desc_cmp, NULL);
633*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, SGE_DBQ_CTXT_BADDR_A);
634*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, SGE_IMSG_CTXT_BADDR_A);
635*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, SGE_FLM_CACHE_BADDR_A);
636*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_TCB_BASE_A);
637*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_MM_BASE_A);
638*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_TIMER_BASE_A);
639*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_MM_RX_FLST_BASE_A);
640*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_MM_TX_FLST_BASE_A);
641*4882a593Smuzhiyun 	(md++)->base = t4_read_reg(padap, TP_CMM_MM_PS_FLST_BASE_A);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* the next few have explicit upper bounds */
644*4882a593Smuzhiyun 	md->base = t4_read_reg(padap, TP_PMM_TX_BASE_A);
645*4882a593Smuzhiyun 	md->limit = md->base - 1 +
646*4882a593Smuzhiyun 		    t4_read_reg(padap, TP_PMM_TX_PAGE_SIZE_A) *
647*4882a593Smuzhiyun 		    PMTXMAXPAGE_G(t4_read_reg(padap, TP_PMM_TX_MAX_PAGE_A));
648*4882a593Smuzhiyun 	md++;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	md->base = t4_read_reg(padap, TP_PMM_RX_BASE_A);
651*4882a593Smuzhiyun 	md->limit = md->base - 1 +
652*4882a593Smuzhiyun 		    t4_read_reg(padap, TP_PMM_RX_PAGE_SIZE_A) *
653*4882a593Smuzhiyun 		    PMRXMAXPAGE_G(t4_read_reg(padap, TP_PMM_RX_MAX_PAGE_A));
654*4882a593Smuzhiyun 	md++;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (t4_read_reg(padap, LE_DB_CONFIG_A) & HASHEN_F) {
657*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(padap->params.chip) <= CHELSIO_T5) {
658*4882a593Smuzhiyun 			hi = t4_read_reg(padap, LE_DB_TID_HASHBASE_A) / 4;
659*4882a593Smuzhiyun 			md->base = t4_read_reg(padap, LE_DB_HASH_TID_BASE_A);
660*4882a593Smuzhiyun 		} else {
661*4882a593Smuzhiyun 			hi = t4_read_reg(padap, LE_DB_HASH_TID_BASE_A);
662*4882a593Smuzhiyun 			md->base = t4_read_reg(padap,
663*4882a593Smuzhiyun 					       LE_DB_HASH_TBL_BASE_ADDR_A);
664*4882a593Smuzhiyun 		}
665*4882a593Smuzhiyun 		md->limit = 0;
666*4882a593Smuzhiyun 	} else {
667*4882a593Smuzhiyun 		md->base = 0;
668*4882a593Smuzhiyun 		md->idx = ARRAY_SIZE(cudbg_region);  /* hide it */
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 	md++;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun #define ulp_region(reg) do { \
673*4882a593Smuzhiyun 	md->base = t4_read_reg(padap, ULP_ ## reg ## _LLIMIT_A);\
674*4882a593Smuzhiyun 	(md++)->limit = t4_read_reg(padap, ULP_ ## reg ## _ULIMIT_A);\
675*4882a593Smuzhiyun } while (0)
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	ulp_region(RX_ISCSI);
678*4882a593Smuzhiyun 	ulp_region(RX_TDDP);
679*4882a593Smuzhiyun 	ulp_region(TX_TPT);
680*4882a593Smuzhiyun 	ulp_region(RX_STAG);
681*4882a593Smuzhiyun 	ulp_region(RX_RQ);
682*4882a593Smuzhiyun 	ulp_region(RX_RQUDP);
683*4882a593Smuzhiyun 	ulp_region(RX_PBL);
684*4882a593Smuzhiyun 	ulp_region(TX_PBL);
685*4882a593Smuzhiyun #undef ulp_region
686*4882a593Smuzhiyun 	md->base = 0;
687*4882a593Smuzhiyun 	md->idx = ARRAY_SIZE(cudbg_region);
688*4882a593Smuzhiyun 	if (!is_t4(padap->params.chip)) {
689*4882a593Smuzhiyun 		u32 fifo_size = t4_read_reg(padap, SGE_DBVFIFO_SIZE_A);
690*4882a593Smuzhiyun 		u32 sge_ctrl = t4_read_reg(padap, SGE_CONTROL2_A);
691*4882a593Smuzhiyun 		u32 size = 0;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
694*4882a593Smuzhiyun 			if (sge_ctrl & VFIFO_ENABLE_F)
695*4882a593Smuzhiyun 				size = DBVFIFO_SIZE_G(fifo_size);
696*4882a593Smuzhiyun 		} else {
697*4882a593Smuzhiyun 			size = T6_DBVFIFO_SIZE_G(fifo_size);
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		if (size) {
701*4882a593Smuzhiyun 			md->base = BASEADDR_G(t4_read_reg(padap,
702*4882a593Smuzhiyun 							  SGE_DBVFIFO_BADDR_A));
703*4882a593Smuzhiyun 			md->limit = md->base + (size << 2) - 1;
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	md++;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	md->base = t4_read_reg(padap, ULP_RX_CTX_BASE_A);
710*4882a593Smuzhiyun 	md->limit = 0;
711*4882a593Smuzhiyun 	md++;
712*4882a593Smuzhiyun 	md->base = t4_read_reg(padap, ULP_TX_ERR_TABLE_BASE_A);
713*4882a593Smuzhiyun 	md->limit = 0;
714*4882a593Smuzhiyun 	md++;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	md->base = padap->vres.ocq.start;
717*4882a593Smuzhiyun 	if (padap->vres.ocq.size)
718*4882a593Smuzhiyun 		md->limit = md->base + padap->vres.ocq.size - 1;
719*4882a593Smuzhiyun 	else
720*4882a593Smuzhiyun 		md->idx = ARRAY_SIZE(cudbg_region);  /* hide it */
721*4882a593Smuzhiyun 	md++;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* add any address-space holes, there can be up to 3 */
724*4882a593Smuzhiyun 	for (n = 0; n < i - 1; n++)
725*4882a593Smuzhiyun 		if (meminfo_buff->avail[n].limit <
726*4882a593Smuzhiyun 		    meminfo_buff->avail[n + 1].base)
727*4882a593Smuzhiyun 			(md++)->base = meminfo_buff->avail[n].limit;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (meminfo_buff->avail[n].limit)
730*4882a593Smuzhiyun 		(md++)->base = meminfo_buff->avail[n].limit;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	n = md - meminfo_buff->mem;
733*4882a593Smuzhiyun 	meminfo_buff->mem_c = n;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	sort(meminfo_buff->mem, n, sizeof(struct cudbg_mem_desc),
736*4882a593Smuzhiyun 	     cudbg_mem_desc_cmp, NULL);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	lo = t4_read_reg(padap, CIM_SDRAM_BASE_ADDR_A);
739*4882a593Smuzhiyun 	hi = t4_read_reg(padap, CIM_SDRAM_ADDR_SIZE_A) + lo - 1;
740*4882a593Smuzhiyun 	meminfo_buff->up_ram_lo = lo;
741*4882a593Smuzhiyun 	meminfo_buff->up_ram_hi = hi;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	lo = t4_read_reg(padap, CIM_EXTMEM2_BASE_ADDR_A);
744*4882a593Smuzhiyun 	hi = t4_read_reg(padap, CIM_EXTMEM2_ADDR_SIZE_A) + lo - 1;
745*4882a593Smuzhiyun 	meminfo_buff->up_extmem2_lo = lo;
746*4882a593Smuzhiyun 	meminfo_buff->up_extmem2_hi = hi;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	lo = t4_read_reg(padap, TP_PMM_RX_MAX_PAGE_A);
749*4882a593Smuzhiyun 	for (i = 0, meminfo_buff->free_rx_cnt = 0; i < 2; i++)
750*4882a593Smuzhiyun 		meminfo_buff->free_rx_cnt +=
751*4882a593Smuzhiyun 			FREERXPAGECOUNT_G(t4_read_reg(padap,
752*4882a593Smuzhiyun 						      TP_FLM_FREE_RX_CNT_A));
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	meminfo_buff->rx_pages_data[0] =  PMRXMAXPAGE_G(lo);
755*4882a593Smuzhiyun 	meminfo_buff->rx_pages_data[1] =
756*4882a593Smuzhiyun 		t4_read_reg(padap, TP_PMM_RX_PAGE_SIZE_A) >> 10;
757*4882a593Smuzhiyun 	meminfo_buff->rx_pages_data[2] = (lo & PMRXNUMCHN_F) ? 2 : 1;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	lo = t4_read_reg(padap, TP_PMM_TX_MAX_PAGE_A);
760*4882a593Smuzhiyun 	hi = t4_read_reg(padap, TP_PMM_TX_PAGE_SIZE_A);
761*4882a593Smuzhiyun 	for (i = 0, meminfo_buff->free_tx_cnt = 0; i < 4; i++)
762*4882a593Smuzhiyun 		meminfo_buff->free_tx_cnt +=
763*4882a593Smuzhiyun 			FREETXPAGECOUNT_G(t4_read_reg(padap,
764*4882a593Smuzhiyun 						      TP_FLM_FREE_TX_CNT_A));
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	meminfo_buff->tx_pages_data[0] = PMTXMAXPAGE_G(lo);
767*4882a593Smuzhiyun 	meminfo_buff->tx_pages_data[1] =
768*4882a593Smuzhiyun 		hi >= (1 << 20) ? (hi >> 20) : (hi >> 10);
769*4882a593Smuzhiyun 	meminfo_buff->tx_pages_data[2] =
770*4882a593Smuzhiyun 		hi >= (1 << 20) ? 'M' : 'K';
771*4882a593Smuzhiyun 	meminfo_buff->tx_pages_data[3] = 1 << PMTXNUMCHN_G(lo);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	meminfo_buff->p_structs = t4_read_reg(padap, TP_CMM_MM_MAX_PSTRUCT_A);
774*4882a593Smuzhiyun 	meminfo_buff->p_structs_free_cnt =
775*4882a593Smuzhiyun 		FREEPSTRUCTCOUNT_G(t4_read_reg(padap, TP_FLM_FREE_PS_CNT_A));
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
778*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5)
779*4882a593Smuzhiyun 			lo = t4_read_reg(padap,
780*4882a593Smuzhiyun 					 MPS_RX_MAC_BG_PG_CNT0_A + i * 4);
781*4882a593Smuzhiyun 		else
782*4882a593Smuzhiyun 			lo = t4_read_reg(padap, MPS_RX_PG_RSV0_A + i * 4);
783*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
784*4882a593Smuzhiyun 			used = T5_USED_G(lo);
785*4882a593Smuzhiyun 			alloc = T5_ALLOC_G(lo);
786*4882a593Smuzhiyun 		} else {
787*4882a593Smuzhiyun 			used = USED_G(lo);
788*4882a593Smuzhiyun 			alloc = ALLOC_G(lo);
789*4882a593Smuzhiyun 		}
790*4882a593Smuzhiyun 		meminfo_buff->port_used[i] = used;
791*4882a593Smuzhiyun 		meminfo_buff->port_alloc[i] = alloc;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	for (i = 0; i < padap->params.arch.nchan; i++) {
795*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5)
796*4882a593Smuzhiyun 			lo = t4_read_reg(padap,
797*4882a593Smuzhiyun 					 MPS_RX_LPBK_BG_PG_CNT0_A + i * 4);
798*4882a593Smuzhiyun 		else
799*4882a593Smuzhiyun 			lo = t4_read_reg(padap, MPS_RX_PG_RSV4_A + i * 4);
800*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
801*4882a593Smuzhiyun 			used = T5_USED_G(lo);
802*4882a593Smuzhiyun 			alloc = T5_ALLOC_G(lo);
803*4882a593Smuzhiyun 		} else {
804*4882a593Smuzhiyun 			used = USED_G(lo);
805*4882a593Smuzhiyun 			alloc = ALLOC_G(lo);
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun 		meminfo_buff->loopback_used[i] = used;
808*4882a593Smuzhiyun 		meminfo_buff->loopback_alloc[i] = alloc;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
cudbg_collect_reg_dump(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)814*4882a593Smuzhiyun int cudbg_collect_reg_dump(struct cudbg_init *pdbg_init,
815*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
816*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
819*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
820*4882a593Smuzhiyun 	u32 buf_size = 0;
821*4882a593Smuzhiyun 	int rc = 0;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	if (is_t4(padap->params.chip))
824*4882a593Smuzhiyun 		buf_size = T4_REGMAP_SIZE;
825*4882a593Smuzhiyun 	else if (is_t5(padap->params.chip) || is_t6(padap->params.chip))
826*4882a593Smuzhiyun 		buf_size = T5_REGMAP_SIZE;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, buf_size, &temp_buff);
829*4882a593Smuzhiyun 	if (rc)
830*4882a593Smuzhiyun 		return rc;
831*4882a593Smuzhiyun 	t4_get_regs(padap, (void *)temp_buff.data, temp_buff.size);
832*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
cudbg_collect_fw_devlog(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)835*4882a593Smuzhiyun int cudbg_collect_fw_devlog(struct cudbg_init *pdbg_init,
836*4882a593Smuzhiyun 			    struct cudbg_buffer *dbg_buff,
837*4882a593Smuzhiyun 			    struct cudbg_error *cudbg_err)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
840*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
841*4882a593Smuzhiyun 	struct devlog_params *dparams;
842*4882a593Smuzhiyun 	int rc = 0;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	rc = t4_init_devlog_params(padap);
845*4882a593Smuzhiyun 	if (rc < 0) {
846*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
847*4882a593Smuzhiyun 		return rc;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	dparams = &padap->params.devlog;
851*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, dparams->size, &temp_buff);
852*4882a593Smuzhiyun 	if (rc)
853*4882a593Smuzhiyun 		return rc;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Collect FW devlog */
856*4882a593Smuzhiyun 	if (dparams->start != 0) {
857*4882a593Smuzhiyun 		spin_lock(&padap->win0_lock);
858*4882a593Smuzhiyun 		rc = t4_memory_rw(padap, padap->params.drv_memwin,
859*4882a593Smuzhiyun 				  dparams->memtype, dparams->start,
860*4882a593Smuzhiyun 				  dparams->size,
861*4882a593Smuzhiyun 				  (__be32 *)(char *)temp_buff.data,
862*4882a593Smuzhiyun 				  1);
863*4882a593Smuzhiyun 		spin_unlock(&padap->win0_lock);
864*4882a593Smuzhiyun 		if (rc) {
865*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
866*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
867*4882a593Smuzhiyun 			return rc;
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun 
cudbg_collect_cim_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)873*4882a593Smuzhiyun int cudbg_collect_cim_la(struct cudbg_init *pdbg_init,
874*4882a593Smuzhiyun 			 struct cudbg_buffer *dbg_buff,
875*4882a593Smuzhiyun 			 struct cudbg_error *cudbg_err)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
878*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
879*4882a593Smuzhiyun 	int size, rc;
880*4882a593Smuzhiyun 	u32 cfg = 0;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (is_t6(padap->params.chip)) {
883*4882a593Smuzhiyun 		size = padap->params.cim_la_size / 10 + 1;
884*4882a593Smuzhiyun 		size *= 10 * sizeof(u32);
885*4882a593Smuzhiyun 	} else {
886*4882a593Smuzhiyun 		size = padap->params.cim_la_size / 8;
887*4882a593Smuzhiyun 		size *= 8 * sizeof(u32);
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	size += sizeof(cfg);
891*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
892*4882a593Smuzhiyun 	if (rc)
893*4882a593Smuzhiyun 		return rc;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	rc = t4_cim_read(padap, UP_UP_DBG_LA_CFG_A, 1, &cfg);
896*4882a593Smuzhiyun 	if (rc) {
897*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
898*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
899*4882a593Smuzhiyun 		return rc;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	memcpy((char *)temp_buff.data, &cfg, sizeof(cfg));
903*4882a593Smuzhiyun 	rc = t4_cim_read_la(padap,
904*4882a593Smuzhiyun 			    (u32 *)((char *)temp_buff.data + sizeof(cfg)),
905*4882a593Smuzhiyun 			    NULL);
906*4882a593Smuzhiyun 	if (rc < 0) {
907*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
908*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
909*4882a593Smuzhiyun 		return rc;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
cudbg_collect_cim_ma_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)914*4882a593Smuzhiyun int cudbg_collect_cim_ma_la(struct cudbg_init *pdbg_init,
915*4882a593Smuzhiyun 			    struct cudbg_buffer *dbg_buff,
916*4882a593Smuzhiyun 			    struct cudbg_error *cudbg_err)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
919*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
920*4882a593Smuzhiyun 	int size, rc;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	size = 2 * CIM_MALA_SIZE * 5 * sizeof(u32);
923*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
924*4882a593Smuzhiyun 	if (rc)
925*4882a593Smuzhiyun 		return rc;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	t4_cim_read_ma_la(padap,
928*4882a593Smuzhiyun 			  (u32 *)temp_buff.data,
929*4882a593Smuzhiyun 			  (u32 *)((char *)temp_buff.data +
930*4882a593Smuzhiyun 				  5 * CIM_MALA_SIZE));
931*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
cudbg_collect_cim_qcfg(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)934*4882a593Smuzhiyun int cudbg_collect_cim_qcfg(struct cudbg_init *pdbg_init,
935*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
936*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
939*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
940*4882a593Smuzhiyun 	struct cudbg_cim_qcfg *cim_qcfg_data;
941*4882a593Smuzhiyun 	int rc;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_cim_qcfg),
944*4882a593Smuzhiyun 			    &temp_buff);
945*4882a593Smuzhiyun 	if (rc)
946*4882a593Smuzhiyun 		return rc;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	cim_qcfg_data = (struct cudbg_cim_qcfg *)temp_buff.data;
949*4882a593Smuzhiyun 	cim_qcfg_data->chip = padap->params.chip;
950*4882a593Smuzhiyun 	rc = t4_cim_read(padap, UP_IBQ_0_RDADDR_A,
951*4882a593Smuzhiyun 			 ARRAY_SIZE(cim_qcfg_data->stat), cim_qcfg_data->stat);
952*4882a593Smuzhiyun 	if (rc) {
953*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
954*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
955*4882a593Smuzhiyun 		return rc;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	rc = t4_cim_read(padap, UP_OBQ_0_REALADDR_A,
959*4882a593Smuzhiyun 			 ARRAY_SIZE(cim_qcfg_data->obq_wr),
960*4882a593Smuzhiyun 			 cim_qcfg_data->obq_wr);
961*4882a593Smuzhiyun 	if (rc) {
962*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
963*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
964*4882a593Smuzhiyun 		return rc;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	t4_read_cimq_cfg(padap, cim_qcfg_data->base, cim_qcfg_data->size,
968*4882a593Smuzhiyun 			 cim_qcfg_data->thres);
969*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
cudbg_read_cim_ibq(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err,int qid)972*4882a593Smuzhiyun static int cudbg_read_cim_ibq(struct cudbg_init *pdbg_init,
973*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
974*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err, int qid)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
977*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
978*4882a593Smuzhiyun 	int no_of_read_words, rc = 0;
979*4882a593Smuzhiyun 	u32 qsize;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	/* collect CIM IBQ */
982*4882a593Smuzhiyun 	qsize = CIM_IBQ_SIZE * 4 * sizeof(u32);
983*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, qsize, &temp_buff);
984*4882a593Smuzhiyun 	if (rc)
985*4882a593Smuzhiyun 		return rc;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* t4_read_cim_ibq will return no. of read words or error */
988*4882a593Smuzhiyun 	no_of_read_words = t4_read_cim_ibq(padap, qid,
989*4882a593Smuzhiyun 					   (u32 *)temp_buff.data, qsize);
990*4882a593Smuzhiyun 	/* no_of_read_words is less than or equal to 0 means error */
991*4882a593Smuzhiyun 	if (no_of_read_words <= 0) {
992*4882a593Smuzhiyun 		if (!no_of_read_words)
993*4882a593Smuzhiyun 			rc = CUDBG_SYSTEM_ERROR;
994*4882a593Smuzhiyun 		else
995*4882a593Smuzhiyun 			rc = no_of_read_words;
996*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
997*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
998*4882a593Smuzhiyun 		return rc;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_tp0(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1003*4882a593Smuzhiyun int cudbg_collect_cim_ibq_tp0(struct cudbg_init *pdbg_init,
1004*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1005*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 0);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_tp1(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1010*4882a593Smuzhiyun int cudbg_collect_cim_ibq_tp1(struct cudbg_init *pdbg_init,
1011*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1012*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 1);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_ulp(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1017*4882a593Smuzhiyun int cudbg_collect_cim_ibq_ulp(struct cudbg_init *pdbg_init,
1018*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1019*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 2);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_sge0(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1024*4882a593Smuzhiyun int cudbg_collect_cim_ibq_sge0(struct cudbg_init *pdbg_init,
1025*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1026*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 3);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_sge1(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1031*4882a593Smuzhiyun int cudbg_collect_cim_ibq_sge1(struct cudbg_init *pdbg_init,
1032*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1033*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 4);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
cudbg_collect_cim_ibq_ncsi(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1038*4882a593Smuzhiyun int cudbg_collect_cim_ibq_ncsi(struct cudbg_init *pdbg_init,
1039*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1040*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	return cudbg_read_cim_ibq(pdbg_init, dbg_buff, cudbg_err, 5);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
cudbg_cim_obq_size(struct adapter * padap,int qid)1045*4882a593Smuzhiyun u32 cudbg_cim_obq_size(struct adapter *padap, int qid)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	u32 value;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	t4_write_reg(padap, CIM_QUEUE_CONFIG_REF_A, OBQSELECT_F |
1050*4882a593Smuzhiyun 		     QUENUMSELECT_V(qid));
1051*4882a593Smuzhiyun 	value = t4_read_reg(padap, CIM_QUEUE_CONFIG_CTRL_A);
1052*4882a593Smuzhiyun 	value = CIMQSIZE_G(value) * 64; /* size in number of words */
1053*4882a593Smuzhiyun 	return value * sizeof(u32);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
cudbg_read_cim_obq(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err,int qid)1056*4882a593Smuzhiyun static int cudbg_read_cim_obq(struct cudbg_init *pdbg_init,
1057*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1058*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err, int qid)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1061*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1062*4882a593Smuzhiyun 	int no_of_read_words, rc = 0;
1063*4882a593Smuzhiyun 	u32 qsize;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	/* collect CIM OBQ */
1066*4882a593Smuzhiyun 	qsize =  cudbg_cim_obq_size(padap, qid);
1067*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, qsize, &temp_buff);
1068*4882a593Smuzhiyun 	if (rc)
1069*4882a593Smuzhiyun 		return rc;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	/* t4_read_cim_obq will return no. of read words or error */
1072*4882a593Smuzhiyun 	no_of_read_words = t4_read_cim_obq(padap, qid,
1073*4882a593Smuzhiyun 					   (u32 *)temp_buff.data, qsize);
1074*4882a593Smuzhiyun 	/* no_of_read_words is less than or equal to 0 means error */
1075*4882a593Smuzhiyun 	if (no_of_read_words <= 0) {
1076*4882a593Smuzhiyun 		if (!no_of_read_words)
1077*4882a593Smuzhiyun 			rc = CUDBG_SYSTEM_ERROR;
1078*4882a593Smuzhiyun 		else
1079*4882a593Smuzhiyun 			rc = no_of_read_words;
1080*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
1081*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
1082*4882a593Smuzhiyun 		return rc;
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
cudbg_collect_cim_obq_ulp0(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1087*4882a593Smuzhiyun int cudbg_collect_cim_obq_ulp0(struct cudbg_init *pdbg_init,
1088*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1089*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 0);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
cudbg_collect_cim_obq_ulp1(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1094*4882a593Smuzhiyun int cudbg_collect_cim_obq_ulp1(struct cudbg_init *pdbg_init,
1095*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1096*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 1);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
cudbg_collect_cim_obq_ulp2(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1101*4882a593Smuzhiyun int cudbg_collect_cim_obq_ulp2(struct cudbg_init *pdbg_init,
1102*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1103*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 2);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
cudbg_collect_cim_obq_ulp3(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1108*4882a593Smuzhiyun int cudbg_collect_cim_obq_ulp3(struct cudbg_init *pdbg_init,
1109*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1110*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 3);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
cudbg_collect_cim_obq_sge(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1115*4882a593Smuzhiyun int cudbg_collect_cim_obq_sge(struct cudbg_init *pdbg_init,
1116*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1117*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 4);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
cudbg_collect_cim_obq_ncsi(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1122*4882a593Smuzhiyun int cudbg_collect_cim_obq_ncsi(struct cudbg_init *pdbg_init,
1123*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1124*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 5);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
cudbg_collect_obq_sge_rx_q0(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1129*4882a593Smuzhiyun int cudbg_collect_obq_sge_rx_q0(struct cudbg_init *pdbg_init,
1130*4882a593Smuzhiyun 				struct cudbg_buffer *dbg_buff,
1131*4882a593Smuzhiyun 				struct cudbg_error *cudbg_err)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 6);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
cudbg_collect_obq_sge_rx_q1(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1136*4882a593Smuzhiyun int cudbg_collect_obq_sge_rx_q1(struct cudbg_init *pdbg_init,
1137*4882a593Smuzhiyun 				struct cudbg_buffer *dbg_buff,
1138*4882a593Smuzhiyun 				struct cudbg_error *cudbg_err)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	return cudbg_read_cim_obq(pdbg_init, dbg_buff, cudbg_err, 7);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
cudbg_meminfo_get_mem_index(struct adapter * padap,struct cudbg_meminfo * mem_info,u8 mem_type,u8 * idx)1143*4882a593Smuzhiyun static int cudbg_meminfo_get_mem_index(struct adapter *padap,
1144*4882a593Smuzhiyun 				       struct cudbg_meminfo *mem_info,
1145*4882a593Smuzhiyun 				       u8 mem_type, u8 *idx)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	u8 i, flag;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	switch (mem_type) {
1150*4882a593Smuzhiyun 	case MEM_EDC0:
1151*4882a593Smuzhiyun 		flag = EDC0_FLAG;
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	case MEM_EDC1:
1154*4882a593Smuzhiyun 		flag = EDC1_FLAG;
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	case MEM_MC0:
1157*4882a593Smuzhiyun 		/* Some T5 cards have both MC0 and MC1. */
1158*4882a593Smuzhiyun 		flag = is_t5(padap->params.chip) ? MC0_FLAG : MC_FLAG;
1159*4882a593Smuzhiyun 		break;
1160*4882a593Smuzhiyun 	case MEM_MC1:
1161*4882a593Smuzhiyun 		flag = MC1_FLAG;
1162*4882a593Smuzhiyun 		break;
1163*4882a593Smuzhiyun 	case MEM_HMA:
1164*4882a593Smuzhiyun 		flag = HMA_FLAG;
1165*4882a593Smuzhiyun 		break;
1166*4882a593Smuzhiyun 	default:
1167*4882a593Smuzhiyun 		return CUDBG_STATUS_ENTITY_NOT_FOUND;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	for (i = 0; i < mem_info->avail_c; i++) {
1171*4882a593Smuzhiyun 		if (mem_info->avail[i].idx == flag) {
1172*4882a593Smuzhiyun 			*idx = i;
1173*4882a593Smuzhiyun 			return 0;
1174*4882a593Smuzhiyun 		}
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return CUDBG_STATUS_ENTITY_NOT_FOUND;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /* Fetch the @region_name's start and end from @meminfo. */
cudbg_get_mem_region(struct adapter * padap,struct cudbg_meminfo * meminfo,u8 mem_type,const char * region_name,struct cudbg_mem_desc * mem_desc)1181*4882a593Smuzhiyun static int cudbg_get_mem_region(struct adapter *padap,
1182*4882a593Smuzhiyun 				struct cudbg_meminfo *meminfo,
1183*4882a593Smuzhiyun 				u8 mem_type, const char *region_name,
1184*4882a593Smuzhiyun 				struct cudbg_mem_desc *mem_desc)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	u8 mc, found = 0;
1187*4882a593Smuzhiyun 	u32 idx = 0;
1188*4882a593Smuzhiyun 	int rc, i;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	rc = cudbg_meminfo_get_mem_index(padap, meminfo, mem_type, &mc);
1191*4882a593Smuzhiyun 	if (rc)
1192*4882a593Smuzhiyun 		return rc;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	i = match_string(cudbg_region, ARRAY_SIZE(cudbg_region), region_name);
1195*4882a593Smuzhiyun 	if (i < 0)
1196*4882a593Smuzhiyun 		return -EINVAL;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	idx = i;
1199*4882a593Smuzhiyun 	for (i = 0; i < meminfo->mem_c; i++) {
1200*4882a593Smuzhiyun 		if (meminfo->mem[i].idx >= ARRAY_SIZE(cudbg_region))
1201*4882a593Smuzhiyun 			continue; /* Skip holes */
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 		if (!(meminfo->mem[i].limit))
1204*4882a593Smuzhiyun 			meminfo->mem[i].limit =
1205*4882a593Smuzhiyun 				i < meminfo->mem_c - 1 ?
1206*4882a593Smuzhiyun 				meminfo->mem[i + 1].base - 1 : ~0;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		if (meminfo->mem[i].idx == idx) {
1209*4882a593Smuzhiyun 			/* Check if the region exists in @mem_type memory */
1210*4882a593Smuzhiyun 			if (meminfo->mem[i].base < meminfo->avail[mc].base &&
1211*4882a593Smuzhiyun 			    meminfo->mem[i].limit < meminfo->avail[mc].base)
1212*4882a593Smuzhiyun 				return -EINVAL;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 			if (meminfo->mem[i].base > meminfo->avail[mc].limit)
1215*4882a593Smuzhiyun 				return -EINVAL;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 			memcpy(mem_desc, &meminfo->mem[i],
1218*4882a593Smuzhiyun 			       sizeof(struct cudbg_mem_desc));
1219*4882a593Smuzhiyun 			found = 1;
1220*4882a593Smuzhiyun 			break;
1221*4882a593Smuzhiyun 		}
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 	if (!found)
1224*4882a593Smuzhiyun 		return -EINVAL;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun /* Fetch and update the start and end of the requested memory region w.r.t 0
1230*4882a593Smuzhiyun  * in the corresponding EDC/MC/HMA.
1231*4882a593Smuzhiyun  */
cudbg_get_mem_relative(struct adapter * padap,struct cudbg_meminfo * meminfo,u8 mem_type,u32 * out_base,u32 * out_end)1232*4882a593Smuzhiyun static int cudbg_get_mem_relative(struct adapter *padap,
1233*4882a593Smuzhiyun 				  struct cudbg_meminfo *meminfo,
1234*4882a593Smuzhiyun 				  u8 mem_type, u32 *out_base, u32 *out_end)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	u8 mc_idx;
1237*4882a593Smuzhiyun 	int rc;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	rc = cudbg_meminfo_get_mem_index(padap, meminfo, mem_type, &mc_idx);
1240*4882a593Smuzhiyun 	if (rc)
1241*4882a593Smuzhiyun 		return rc;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if (*out_base < meminfo->avail[mc_idx].base)
1244*4882a593Smuzhiyun 		*out_base = 0;
1245*4882a593Smuzhiyun 	else
1246*4882a593Smuzhiyun 		*out_base -= meminfo->avail[mc_idx].base;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (*out_end > meminfo->avail[mc_idx].limit)
1249*4882a593Smuzhiyun 		*out_end = meminfo->avail[mc_idx].limit;
1250*4882a593Smuzhiyun 	else
1251*4882a593Smuzhiyun 		*out_end -= meminfo->avail[mc_idx].base;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	return 0;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /* Get TX and RX Payload region */
cudbg_get_payload_range(struct adapter * padap,u8 mem_type,const char * region_name,struct cudbg_region_info * payload)1257*4882a593Smuzhiyun static int cudbg_get_payload_range(struct adapter *padap, u8 mem_type,
1258*4882a593Smuzhiyun 				   const char *region_name,
1259*4882a593Smuzhiyun 				   struct cudbg_region_info *payload)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct cudbg_mem_desc mem_desc = { 0 };
1262*4882a593Smuzhiyun 	struct cudbg_meminfo meminfo;
1263*4882a593Smuzhiyun 	int rc;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	rc = cudbg_fill_meminfo(padap, &meminfo);
1266*4882a593Smuzhiyun 	if (rc)
1267*4882a593Smuzhiyun 		return rc;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	rc = cudbg_get_mem_region(padap, &meminfo, mem_type, region_name,
1270*4882a593Smuzhiyun 				  &mem_desc);
1271*4882a593Smuzhiyun 	if (rc) {
1272*4882a593Smuzhiyun 		payload->exist = false;
1273*4882a593Smuzhiyun 		return 0;
1274*4882a593Smuzhiyun 	}
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	payload->exist = true;
1277*4882a593Smuzhiyun 	payload->start = mem_desc.base;
1278*4882a593Smuzhiyun 	payload->end = mem_desc.limit;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	return cudbg_get_mem_relative(padap, &meminfo, mem_type,
1281*4882a593Smuzhiyun 				      &payload->start, &payload->end);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
cudbg_memory_read(struct cudbg_init * pdbg_init,int win,int mtype,u32 addr,u32 len,void * hbuf)1284*4882a593Smuzhiyun static int cudbg_memory_read(struct cudbg_init *pdbg_init, int win,
1285*4882a593Smuzhiyun 			     int mtype, u32 addr, u32 len, void *hbuf)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	u32 win_pf, memoffset, mem_aperture, mem_base;
1288*4882a593Smuzhiyun 	struct adapter *adap = pdbg_init->adap;
1289*4882a593Smuzhiyun 	u32 pos, offset, resid;
1290*4882a593Smuzhiyun 	u32 *res_buf;
1291*4882a593Smuzhiyun 	u64 *buf;
1292*4882a593Smuzhiyun 	int ret;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	/* Argument sanity checks ...
1295*4882a593Smuzhiyun 	 */
1296*4882a593Smuzhiyun 	if (addr & 0x3 || (uintptr_t)hbuf & 0x3)
1297*4882a593Smuzhiyun 		return -EINVAL;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	buf = (u64 *)hbuf;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	/* Try to do 64-bit reads.  Residual will be handled later. */
1302*4882a593Smuzhiyun 	resid = len & 0x7;
1303*4882a593Smuzhiyun 	len -= resid;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	ret = t4_memory_rw_init(adap, win, mtype, &memoffset, &mem_base,
1306*4882a593Smuzhiyun 				&mem_aperture);
1307*4882a593Smuzhiyun 	if (ret)
1308*4882a593Smuzhiyun 		return ret;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	addr = addr + memoffset;
1311*4882a593Smuzhiyun 	win_pf = is_t4(adap->params.chip) ? 0 : PFNUM_V(adap->pf);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	pos = addr & ~(mem_aperture - 1);
1314*4882a593Smuzhiyun 	offset = addr - pos;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* Set up initial PCI-E Memory Window to cover the start of our
1317*4882a593Smuzhiyun 	 * transfer.
1318*4882a593Smuzhiyun 	 */
1319*4882a593Smuzhiyun 	t4_memory_update_win(adap, win, pos | win_pf);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* Transfer data from the adapter */
1322*4882a593Smuzhiyun 	while (len > 0) {
1323*4882a593Smuzhiyun 		*buf++ = le64_to_cpu((__force __le64)
1324*4882a593Smuzhiyun 				     t4_read_reg64(adap, mem_base + offset));
1325*4882a593Smuzhiyun 		offset += sizeof(u64);
1326*4882a593Smuzhiyun 		len -= sizeof(u64);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 		/* If we've reached the end of our current window aperture,
1329*4882a593Smuzhiyun 		 * move the PCI-E Memory Window on to the next.
1330*4882a593Smuzhiyun 		 */
1331*4882a593Smuzhiyun 		if (offset == mem_aperture) {
1332*4882a593Smuzhiyun 			pos += mem_aperture;
1333*4882a593Smuzhiyun 			offset = 0;
1334*4882a593Smuzhiyun 			t4_memory_update_win(adap, win, pos | win_pf);
1335*4882a593Smuzhiyun 		}
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	res_buf = (u32 *)buf;
1339*4882a593Smuzhiyun 	/* Read residual in 32-bit multiples */
1340*4882a593Smuzhiyun 	while (resid > sizeof(u32)) {
1341*4882a593Smuzhiyun 		*res_buf++ = le32_to_cpu((__force __le32)
1342*4882a593Smuzhiyun 					 t4_read_reg(adap, mem_base + offset));
1343*4882a593Smuzhiyun 		offset += sizeof(u32);
1344*4882a593Smuzhiyun 		resid -= sizeof(u32);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 		/* If we've reached the end of our current window aperture,
1347*4882a593Smuzhiyun 		 * move the PCI-E Memory Window on to the next.
1348*4882a593Smuzhiyun 		 */
1349*4882a593Smuzhiyun 		if (offset == mem_aperture) {
1350*4882a593Smuzhiyun 			pos += mem_aperture;
1351*4882a593Smuzhiyun 			offset = 0;
1352*4882a593Smuzhiyun 			t4_memory_update_win(adap, win, pos | win_pf);
1353*4882a593Smuzhiyun 		}
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* Transfer residual < 32-bits */
1357*4882a593Smuzhiyun 	if (resid)
1358*4882a593Smuzhiyun 		t4_memory_rw_residual(adap, resid, mem_base + offset,
1359*4882a593Smuzhiyun 				      (u8 *)res_buf, T4_MEMORY_READ);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	return 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun #define CUDBG_YIELD_ITERATION 256
1365*4882a593Smuzhiyun 
cudbg_read_fw_mem(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,u8 mem_type,unsigned long tot_len,struct cudbg_error * cudbg_err)1366*4882a593Smuzhiyun static int cudbg_read_fw_mem(struct cudbg_init *pdbg_init,
1367*4882a593Smuzhiyun 			     struct cudbg_buffer *dbg_buff, u8 mem_type,
1368*4882a593Smuzhiyun 			     unsigned long tot_len,
1369*4882a593Smuzhiyun 			     struct cudbg_error *cudbg_err)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	static const char * const region_name[] = { "Tx payload:",
1372*4882a593Smuzhiyun 						    "Rx payload:" };
1373*4882a593Smuzhiyun 	unsigned long bytes, bytes_left, bytes_read = 0;
1374*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1375*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1376*4882a593Smuzhiyun 	struct cudbg_region_info payload[2];
1377*4882a593Smuzhiyun 	u32 yield_count = 0;
1378*4882a593Smuzhiyun 	int rc = 0;
1379*4882a593Smuzhiyun 	u8 i;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/* Get TX/RX Payload region range if they exist */
1382*4882a593Smuzhiyun 	memset(payload, 0, sizeof(payload));
1383*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(region_name); i++) {
1384*4882a593Smuzhiyun 		rc = cudbg_get_payload_range(padap, mem_type, region_name[i],
1385*4882a593Smuzhiyun 					     &payload[i]);
1386*4882a593Smuzhiyun 		if (rc)
1387*4882a593Smuzhiyun 			return rc;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		if (payload[i].exist) {
1390*4882a593Smuzhiyun 			/* Align start and end to avoid wrap around */
1391*4882a593Smuzhiyun 			payload[i].start = roundup(payload[i].start,
1392*4882a593Smuzhiyun 						   CUDBG_CHUNK_SIZE);
1393*4882a593Smuzhiyun 			payload[i].end = rounddown(payload[i].end,
1394*4882a593Smuzhiyun 						   CUDBG_CHUNK_SIZE);
1395*4882a593Smuzhiyun 		}
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	bytes_left = tot_len;
1399*4882a593Smuzhiyun 	while (bytes_left > 0) {
1400*4882a593Smuzhiyun 		/* As MC size is huge and read through PIO access, this
1401*4882a593Smuzhiyun 		 * loop will hold cpu for a longer time. OS may think that
1402*4882a593Smuzhiyun 		 * the process is hanged and will generate CPU stall traces.
1403*4882a593Smuzhiyun 		 * So yield the cpu regularly.
1404*4882a593Smuzhiyun 		 */
1405*4882a593Smuzhiyun 		yield_count++;
1406*4882a593Smuzhiyun 		if (!(yield_count % CUDBG_YIELD_ITERATION))
1407*4882a593Smuzhiyun 			schedule();
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		bytes = min_t(unsigned long, bytes_left,
1410*4882a593Smuzhiyun 			      (unsigned long)CUDBG_CHUNK_SIZE);
1411*4882a593Smuzhiyun 		rc = cudbg_get_buff(pdbg_init, dbg_buff, bytes, &temp_buff);
1412*4882a593Smuzhiyun 		if (rc)
1413*4882a593Smuzhiyun 			return rc;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(payload); i++)
1416*4882a593Smuzhiyun 			if (payload[i].exist &&
1417*4882a593Smuzhiyun 			    bytes_read >= payload[i].start &&
1418*4882a593Smuzhiyun 			    bytes_read + bytes <= payload[i].end)
1419*4882a593Smuzhiyun 				/* TX and RX Payload regions can't overlap */
1420*4882a593Smuzhiyun 				goto skip_read;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 		spin_lock(&padap->win0_lock);
1423*4882a593Smuzhiyun 		rc = cudbg_memory_read(pdbg_init, MEMWIN_NIC, mem_type,
1424*4882a593Smuzhiyun 				       bytes_read, bytes, temp_buff.data);
1425*4882a593Smuzhiyun 		spin_unlock(&padap->win0_lock);
1426*4882a593Smuzhiyun 		if (rc) {
1427*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
1428*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
1429*4882a593Smuzhiyun 			return rc;
1430*4882a593Smuzhiyun 		}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun skip_read:
1433*4882a593Smuzhiyun 		bytes_left -= bytes;
1434*4882a593Smuzhiyun 		bytes_read += bytes;
1435*4882a593Smuzhiyun 		rc = cudbg_write_and_release_buff(pdbg_init, &temp_buff,
1436*4882a593Smuzhiyun 						  dbg_buff);
1437*4882a593Smuzhiyun 		if (rc) {
1438*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
1439*4882a593Smuzhiyun 			return rc;
1440*4882a593Smuzhiyun 		}
1441*4882a593Smuzhiyun 	}
1442*4882a593Smuzhiyun 	return rc;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
cudbg_t4_fwcache(struct cudbg_init * pdbg_init,struct cudbg_error * cudbg_err)1445*4882a593Smuzhiyun static void cudbg_t4_fwcache(struct cudbg_init *pdbg_init,
1446*4882a593Smuzhiyun 			     struct cudbg_error *cudbg_err)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1449*4882a593Smuzhiyun 	int rc;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	if (is_fw_attached(pdbg_init)) {
1452*4882a593Smuzhiyun 		/* Flush uP dcache before reading edcX/mcX  */
1453*4882a593Smuzhiyun 		rc = t4_fwcache(padap, FW_PARAM_DEV_FWCACHE_FLUSH);
1454*4882a593Smuzhiyun 		if (rc)
1455*4882a593Smuzhiyun 			cudbg_err->sys_warn = rc;
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
cudbg_mem_region_size(struct cudbg_init * pdbg_init,struct cudbg_error * cudbg_err,u8 mem_type,unsigned long * region_size)1459*4882a593Smuzhiyun static int cudbg_mem_region_size(struct cudbg_init *pdbg_init,
1460*4882a593Smuzhiyun 				 struct cudbg_error *cudbg_err,
1461*4882a593Smuzhiyun 				 u8 mem_type, unsigned long *region_size)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1464*4882a593Smuzhiyun 	struct cudbg_meminfo mem_info;
1465*4882a593Smuzhiyun 	u8 mc_idx;
1466*4882a593Smuzhiyun 	int rc;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	memset(&mem_info, 0, sizeof(struct cudbg_meminfo));
1469*4882a593Smuzhiyun 	rc = cudbg_fill_meminfo(padap, &mem_info);
1470*4882a593Smuzhiyun 	if (rc) {
1471*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
1472*4882a593Smuzhiyun 		return rc;
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	cudbg_t4_fwcache(pdbg_init, cudbg_err);
1476*4882a593Smuzhiyun 	rc = cudbg_meminfo_get_mem_index(padap, &mem_info, mem_type, &mc_idx);
1477*4882a593Smuzhiyun 	if (rc) {
1478*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
1479*4882a593Smuzhiyun 		return rc;
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (region_size)
1483*4882a593Smuzhiyun 		*region_size = mem_info.avail[mc_idx].limit -
1484*4882a593Smuzhiyun 			       mem_info.avail[mc_idx].base;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
cudbg_collect_mem_region(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err,u8 mem_type)1489*4882a593Smuzhiyun static int cudbg_collect_mem_region(struct cudbg_init *pdbg_init,
1490*4882a593Smuzhiyun 				    struct cudbg_buffer *dbg_buff,
1491*4882a593Smuzhiyun 				    struct cudbg_error *cudbg_err,
1492*4882a593Smuzhiyun 				    u8 mem_type)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun 	unsigned long size = 0;
1495*4882a593Smuzhiyun 	int rc;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	rc = cudbg_mem_region_size(pdbg_init, cudbg_err, mem_type, &size);
1498*4882a593Smuzhiyun 	if (rc)
1499*4882a593Smuzhiyun 		return rc;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	return cudbg_read_fw_mem(pdbg_init, dbg_buff, mem_type, size,
1502*4882a593Smuzhiyun 				 cudbg_err);
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun 
cudbg_collect_edc0_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1505*4882a593Smuzhiyun int cudbg_collect_edc0_meminfo(struct cudbg_init *pdbg_init,
1506*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1507*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	return cudbg_collect_mem_region(pdbg_init, dbg_buff, cudbg_err,
1510*4882a593Smuzhiyun 					MEM_EDC0);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun 
cudbg_collect_edc1_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1513*4882a593Smuzhiyun int cudbg_collect_edc1_meminfo(struct cudbg_init *pdbg_init,
1514*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1515*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun 	return cudbg_collect_mem_region(pdbg_init, dbg_buff, cudbg_err,
1518*4882a593Smuzhiyun 					MEM_EDC1);
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
cudbg_collect_mc0_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1521*4882a593Smuzhiyun int cudbg_collect_mc0_meminfo(struct cudbg_init *pdbg_init,
1522*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1523*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	return cudbg_collect_mem_region(pdbg_init, dbg_buff, cudbg_err,
1526*4882a593Smuzhiyun 					MEM_MC0);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
cudbg_collect_mc1_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1529*4882a593Smuzhiyun int cudbg_collect_mc1_meminfo(struct cudbg_init *pdbg_init,
1530*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1531*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	return cudbg_collect_mem_region(pdbg_init, dbg_buff, cudbg_err,
1534*4882a593Smuzhiyun 					MEM_MC1);
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
cudbg_collect_hma_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1537*4882a593Smuzhiyun int cudbg_collect_hma_meminfo(struct cudbg_init *pdbg_init,
1538*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1539*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	return cudbg_collect_mem_region(pdbg_init, dbg_buff, cudbg_err,
1542*4882a593Smuzhiyun 					MEM_HMA);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun 
cudbg_collect_rss(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1545*4882a593Smuzhiyun int cudbg_collect_rss(struct cudbg_init *pdbg_init,
1546*4882a593Smuzhiyun 		      struct cudbg_buffer *dbg_buff,
1547*4882a593Smuzhiyun 		      struct cudbg_error *cudbg_err)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1550*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1551*4882a593Smuzhiyun 	int rc, nentries;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	nentries = t4_chip_rss_size(padap);
1554*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, nentries * sizeof(u16),
1555*4882a593Smuzhiyun 			    &temp_buff);
1556*4882a593Smuzhiyun 	if (rc)
1557*4882a593Smuzhiyun 		return rc;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	rc = t4_read_rss(padap, (u16 *)temp_buff.data);
1560*4882a593Smuzhiyun 	if (rc) {
1561*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
1562*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
1563*4882a593Smuzhiyun 		return rc;
1564*4882a593Smuzhiyun 	}
1565*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
cudbg_collect_rss_vf_config(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1568*4882a593Smuzhiyun int cudbg_collect_rss_vf_config(struct cudbg_init *pdbg_init,
1569*4882a593Smuzhiyun 				struct cudbg_buffer *dbg_buff,
1570*4882a593Smuzhiyun 				struct cudbg_error *cudbg_err)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1573*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1574*4882a593Smuzhiyun 	struct cudbg_rss_vf_conf *vfconf;
1575*4882a593Smuzhiyun 	int vf, rc, vf_count;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	vf_count = padap->params.arch.vfcount;
1578*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff,
1579*4882a593Smuzhiyun 			    vf_count * sizeof(struct cudbg_rss_vf_conf),
1580*4882a593Smuzhiyun 			    &temp_buff);
1581*4882a593Smuzhiyun 	if (rc)
1582*4882a593Smuzhiyun 		return rc;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	vfconf = (struct cudbg_rss_vf_conf *)temp_buff.data;
1585*4882a593Smuzhiyun 	for (vf = 0; vf < vf_count; vf++)
1586*4882a593Smuzhiyun 		t4_read_rss_vf_config(padap, vf, &vfconf[vf].rss_vf_vfl,
1587*4882a593Smuzhiyun 				      &vfconf[vf].rss_vf_vfh, true);
1588*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
cudbg_collect_path_mtu(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1591*4882a593Smuzhiyun int cudbg_collect_path_mtu(struct cudbg_init *pdbg_init,
1592*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
1593*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1596*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1597*4882a593Smuzhiyun 	int rc;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, NMTUS * sizeof(u16),
1600*4882a593Smuzhiyun 			    &temp_buff);
1601*4882a593Smuzhiyun 	if (rc)
1602*4882a593Smuzhiyun 		return rc;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	t4_read_mtu_tbl(padap, (u16 *)temp_buff.data, NULL);
1605*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
cudbg_collect_pm_stats(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1608*4882a593Smuzhiyun int cudbg_collect_pm_stats(struct cudbg_init *pdbg_init,
1609*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
1610*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1613*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1614*4882a593Smuzhiyun 	struct cudbg_pm_stats *pm_stats_buff;
1615*4882a593Smuzhiyun 	int rc;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_pm_stats),
1618*4882a593Smuzhiyun 			    &temp_buff);
1619*4882a593Smuzhiyun 	if (rc)
1620*4882a593Smuzhiyun 		return rc;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	pm_stats_buff = (struct cudbg_pm_stats *)temp_buff.data;
1623*4882a593Smuzhiyun 	t4_pmtx_get_stats(padap, pm_stats_buff->tx_cnt, pm_stats_buff->tx_cyc);
1624*4882a593Smuzhiyun 	t4_pmrx_get_stats(padap, pm_stats_buff->rx_cnt, pm_stats_buff->rx_cyc);
1625*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun 
cudbg_collect_hw_sched(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1628*4882a593Smuzhiyun int cudbg_collect_hw_sched(struct cudbg_init *pdbg_init,
1629*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
1630*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1633*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1634*4882a593Smuzhiyun 	struct cudbg_hw_sched *hw_sched_buff;
1635*4882a593Smuzhiyun 	int i, rc = 0;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (!padap->params.vpd.cclk)
1638*4882a593Smuzhiyun 		return CUDBG_STATUS_CCLK_NOT_DEFINED;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_hw_sched),
1641*4882a593Smuzhiyun 			    &temp_buff);
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	if (rc)
1644*4882a593Smuzhiyun 		return rc;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	hw_sched_buff = (struct cudbg_hw_sched *)temp_buff.data;
1647*4882a593Smuzhiyun 	hw_sched_buff->map = t4_read_reg(padap, TP_TX_MOD_QUEUE_REQ_MAP_A);
1648*4882a593Smuzhiyun 	hw_sched_buff->mode = TIMERMODE_G(t4_read_reg(padap, TP_MOD_CONFIG_A));
1649*4882a593Smuzhiyun 	t4_read_pace_tbl(padap, hw_sched_buff->pace_tab);
1650*4882a593Smuzhiyun 	for (i = 0; i < NTX_SCHED; ++i)
1651*4882a593Smuzhiyun 		t4_get_tx_sched(padap, i, &hw_sched_buff->kbps[i],
1652*4882a593Smuzhiyun 				&hw_sched_buff->ipg[i], true);
1653*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
cudbg_collect_tp_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1656*4882a593Smuzhiyun int cudbg_collect_tp_indirect(struct cudbg_init *pdbg_init,
1657*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
1658*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1661*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1662*4882a593Smuzhiyun 	struct ireg_buf *ch_tp_pio;
1663*4882a593Smuzhiyun 	int i, rc, n = 0;
1664*4882a593Smuzhiyun 	u32 size;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
1667*4882a593Smuzhiyun 		n = sizeof(t5_tp_pio_array) +
1668*4882a593Smuzhiyun 		    sizeof(t5_tp_tm_pio_array) +
1669*4882a593Smuzhiyun 		    sizeof(t5_tp_mib_index_array);
1670*4882a593Smuzhiyun 	else
1671*4882a593Smuzhiyun 		n = sizeof(t6_tp_pio_array) +
1672*4882a593Smuzhiyun 		    sizeof(t6_tp_tm_pio_array) +
1673*4882a593Smuzhiyun 		    sizeof(t6_tp_mib_index_array);
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	n = n / (IREG_NUM_ELEM * sizeof(u32));
1676*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n;
1677*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
1678*4882a593Smuzhiyun 	if (rc)
1679*4882a593Smuzhiyun 		return rc;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	ch_tp_pio = (struct ireg_buf *)temp_buff.data;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	/* TP_PIO */
1684*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
1685*4882a593Smuzhiyun 		n = sizeof(t5_tp_pio_array) / (IREG_NUM_ELEM * sizeof(u32));
1686*4882a593Smuzhiyun 	else if (is_t6(padap->params.chip))
1687*4882a593Smuzhiyun 		n = sizeof(t6_tp_pio_array) / (IREG_NUM_ELEM * sizeof(u32));
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1690*4882a593Smuzhiyun 		struct ireg_field *tp_pio = &ch_tp_pio->tp_pio;
1691*4882a593Smuzhiyun 		u32 *buff = ch_tp_pio->outbuf;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
1694*4882a593Smuzhiyun 			tp_pio->ireg_addr = t5_tp_pio_array[i][0];
1695*4882a593Smuzhiyun 			tp_pio->ireg_data = t5_tp_pio_array[i][1];
1696*4882a593Smuzhiyun 			tp_pio->ireg_local_offset = t5_tp_pio_array[i][2];
1697*4882a593Smuzhiyun 			tp_pio->ireg_offset_range = t5_tp_pio_array[i][3];
1698*4882a593Smuzhiyun 		} else if (is_t6(padap->params.chip)) {
1699*4882a593Smuzhiyun 			tp_pio->ireg_addr = t6_tp_pio_array[i][0];
1700*4882a593Smuzhiyun 			tp_pio->ireg_data = t6_tp_pio_array[i][1];
1701*4882a593Smuzhiyun 			tp_pio->ireg_local_offset = t6_tp_pio_array[i][2];
1702*4882a593Smuzhiyun 			tp_pio->ireg_offset_range = t6_tp_pio_array[i][3];
1703*4882a593Smuzhiyun 		}
1704*4882a593Smuzhiyun 		t4_tp_pio_read(padap, buff, tp_pio->ireg_offset_range,
1705*4882a593Smuzhiyun 			       tp_pio->ireg_local_offset, true);
1706*4882a593Smuzhiyun 		ch_tp_pio++;
1707*4882a593Smuzhiyun 	}
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	/* TP_TM_PIO */
1710*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
1711*4882a593Smuzhiyun 		n = sizeof(t5_tp_tm_pio_array) / (IREG_NUM_ELEM * sizeof(u32));
1712*4882a593Smuzhiyun 	else if (is_t6(padap->params.chip))
1713*4882a593Smuzhiyun 		n = sizeof(t6_tp_tm_pio_array) / (IREG_NUM_ELEM * sizeof(u32));
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1716*4882a593Smuzhiyun 		struct ireg_field *tp_pio = &ch_tp_pio->tp_pio;
1717*4882a593Smuzhiyun 		u32 *buff = ch_tp_pio->outbuf;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
1720*4882a593Smuzhiyun 			tp_pio->ireg_addr = t5_tp_tm_pio_array[i][0];
1721*4882a593Smuzhiyun 			tp_pio->ireg_data = t5_tp_tm_pio_array[i][1];
1722*4882a593Smuzhiyun 			tp_pio->ireg_local_offset = t5_tp_tm_pio_array[i][2];
1723*4882a593Smuzhiyun 			tp_pio->ireg_offset_range = t5_tp_tm_pio_array[i][3];
1724*4882a593Smuzhiyun 		} else if (is_t6(padap->params.chip)) {
1725*4882a593Smuzhiyun 			tp_pio->ireg_addr = t6_tp_tm_pio_array[i][0];
1726*4882a593Smuzhiyun 			tp_pio->ireg_data = t6_tp_tm_pio_array[i][1];
1727*4882a593Smuzhiyun 			tp_pio->ireg_local_offset = t6_tp_tm_pio_array[i][2];
1728*4882a593Smuzhiyun 			tp_pio->ireg_offset_range = t6_tp_tm_pio_array[i][3];
1729*4882a593Smuzhiyun 		}
1730*4882a593Smuzhiyun 		t4_tp_tm_pio_read(padap, buff, tp_pio->ireg_offset_range,
1731*4882a593Smuzhiyun 				  tp_pio->ireg_local_offset, true);
1732*4882a593Smuzhiyun 		ch_tp_pio++;
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	/* TP_MIB_INDEX */
1736*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
1737*4882a593Smuzhiyun 		n = sizeof(t5_tp_mib_index_array) /
1738*4882a593Smuzhiyun 		    (IREG_NUM_ELEM * sizeof(u32));
1739*4882a593Smuzhiyun 	else if (is_t6(padap->params.chip))
1740*4882a593Smuzhiyun 		n = sizeof(t6_tp_mib_index_array) /
1741*4882a593Smuzhiyun 		    (IREG_NUM_ELEM * sizeof(u32));
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	for (i = 0; i < n ; i++) {
1744*4882a593Smuzhiyun 		struct ireg_field *tp_pio = &ch_tp_pio->tp_pio;
1745*4882a593Smuzhiyun 		u32 *buff = ch_tp_pio->outbuf;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
1748*4882a593Smuzhiyun 			tp_pio->ireg_addr = t5_tp_mib_index_array[i][0];
1749*4882a593Smuzhiyun 			tp_pio->ireg_data = t5_tp_mib_index_array[i][1];
1750*4882a593Smuzhiyun 			tp_pio->ireg_local_offset =
1751*4882a593Smuzhiyun 				t5_tp_mib_index_array[i][2];
1752*4882a593Smuzhiyun 			tp_pio->ireg_offset_range =
1753*4882a593Smuzhiyun 				t5_tp_mib_index_array[i][3];
1754*4882a593Smuzhiyun 		} else if (is_t6(padap->params.chip)) {
1755*4882a593Smuzhiyun 			tp_pio->ireg_addr = t6_tp_mib_index_array[i][0];
1756*4882a593Smuzhiyun 			tp_pio->ireg_data = t6_tp_mib_index_array[i][1];
1757*4882a593Smuzhiyun 			tp_pio->ireg_local_offset =
1758*4882a593Smuzhiyun 				t6_tp_mib_index_array[i][2];
1759*4882a593Smuzhiyun 			tp_pio->ireg_offset_range =
1760*4882a593Smuzhiyun 				t6_tp_mib_index_array[i][3];
1761*4882a593Smuzhiyun 		}
1762*4882a593Smuzhiyun 		t4_tp_mib_read(padap, buff, tp_pio->ireg_offset_range,
1763*4882a593Smuzhiyun 			       tp_pio->ireg_local_offset, true);
1764*4882a593Smuzhiyun 		ch_tp_pio++;
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun 
cudbg_read_sge_qbase_indirect_reg(struct adapter * padap,struct sge_qbase_reg_field * qbase,u32 func,bool is_pf)1769*4882a593Smuzhiyun static void cudbg_read_sge_qbase_indirect_reg(struct adapter *padap,
1770*4882a593Smuzhiyun 					      struct sge_qbase_reg_field *qbase,
1771*4882a593Smuzhiyun 					      u32 func, bool is_pf)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun 	u32 *buff, i;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	if (is_pf) {
1776*4882a593Smuzhiyun 		buff = qbase->pf_data_value[func];
1777*4882a593Smuzhiyun 	} else {
1778*4882a593Smuzhiyun 		buff = qbase->vf_data_value[func];
1779*4882a593Smuzhiyun 		/* In SGE_QBASE_INDEX,
1780*4882a593Smuzhiyun 		 * Entries 0->7 are PF0->7, Entries 8->263 are VFID0->256.
1781*4882a593Smuzhiyun 		 */
1782*4882a593Smuzhiyun 		func += 8;
1783*4882a593Smuzhiyun 	}
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	t4_write_reg(padap, qbase->reg_addr, func);
1786*4882a593Smuzhiyun 	for (i = 0; i < SGE_QBASE_DATA_REG_NUM; i++, buff++)
1787*4882a593Smuzhiyun 		*buff = t4_read_reg(padap, qbase->reg_data[i]);
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun 
cudbg_collect_sge_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1790*4882a593Smuzhiyun int cudbg_collect_sge_indirect(struct cudbg_init *pdbg_init,
1791*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
1792*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1795*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1796*4882a593Smuzhiyun 	struct sge_qbase_reg_field *sge_qbase;
1797*4882a593Smuzhiyun 	struct ireg_buf *ch_sge_dbg;
1798*4882a593Smuzhiyun 	u8 padap_running = 0;
1799*4882a593Smuzhiyun 	int i, rc;
1800*4882a593Smuzhiyun 	u32 size;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	/* Accessing SGE_QBASE_MAP[0-3] and SGE_QBASE_INDEX regs can
1803*4882a593Smuzhiyun 	 * lead to SGE missing doorbells under heavy traffic. So, only
1804*4882a593Smuzhiyun 	 * collect them when adapter is idle.
1805*4882a593Smuzhiyun 	 */
1806*4882a593Smuzhiyun 	for_each_port(padap, i) {
1807*4882a593Smuzhiyun 		padap_running = netif_running(padap->port[i]);
1808*4882a593Smuzhiyun 		if (padap_running)
1809*4882a593Smuzhiyun 			break;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	size = sizeof(*ch_sge_dbg) * 2;
1813*4882a593Smuzhiyun 	if (!padap_running)
1814*4882a593Smuzhiyun 		size += sizeof(*sge_qbase);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
1817*4882a593Smuzhiyun 	if (rc)
1818*4882a593Smuzhiyun 		return rc;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	ch_sge_dbg = (struct ireg_buf *)temp_buff.data;
1821*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1822*4882a593Smuzhiyun 		struct ireg_field *sge_pio = &ch_sge_dbg->tp_pio;
1823*4882a593Smuzhiyun 		u32 *buff = ch_sge_dbg->outbuf;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 		sge_pio->ireg_addr = t5_sge_dbg_index_array[i][0];
1826*4882a593Smuzhiyun 		sge_pio->ireg_data = t5_sge_dbg_index_array[i][1];
1827*4882a593Smuzhiyun 		sge_pio->ireg_local_offset = t5_sge_dbg_index_array[i][2];
1828*4882a593Smuzhiyun 		sge_pio->ireg_offset_range = t5_sge_dbg_index_array[i][3];
1829*4882a593Smuzhiyun 		t4_read_indirect(padap,
1830*4882a593Smuzhiyun 				 sge_pio->ireg_addr,
1831*4882a593Smuzhiyun 				 sge_pio->ireg_data,
1832*4882a593Smuzhiyun 				 buff,
1833*4882a593Smuzhiyun 				 sge_pio->ireg_offset_range,
1834*4882a593Smuzhiyun 				 sge_pio->ireg_local_offset);
1835*4882a593Smuzhiyun 		ch_sge_dbg++;
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5 &&
1839*4882a593Smuzhiyun 	    !padap_running) {
1840*4882a593Smuzhiyun 		sge_qbase = (struct sge_qbase_reg_field *)ch_sge_dbg;
1841*4882a593Smuzhiyun 		/* 1 addr reg SGE_QBASE_INDEX and 4 data reg
1842*4882a593Smuzhiyun 		 * SGE_QBASE_MAP[0-3]
1843*4882a593Smuzhiyun 		 */
1844*4882a593Smuzhiyun 		sge_qbase->reg_addr = t6_sge_qbase_index_array[0];
1845*4882a593Smuzhiyun 		for (i = 0; i < SGE_QBASE_DATA_REG_NUM; i++)
1846*4882a593Smuzhiyun 			sge_qbase->reg_data[i] =
1847*4882a593Smuzhiyun 				t6_sge_qbase_index_array[i + 1];
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 		for (i = 0; i <= PCIE_FW_MASTER_M; i++)
1850*4882a593Smuzhiyun 			cudbg_read_sge_qbase_indirect_reg(padap, sge_qbase,
1851*4882a593Smuzhiyun 							  i, true);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 		for (i = 0; i < padap->params.arch.vfcount; i++)
1854*4882a593Smuzhiyun 			cudbg_read_sge_qbase_indirect_reg(padap, sge_qbase,
1855*4882a593Smuzhiyun 							  i, false);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 		sge_qbase->vfcount = padap->params.arch.vfcount;
1858*4882a593Smuzhiyun 	}
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
cudbg_collect_ulprx_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1863*4882a593Smuzhiyun int cudbg_collect_ulprx_la(struct cudbg_init *pdbg_init,
1864*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
1865*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1868*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1869*4882a593Smuzhiyun 	struct cudbg_ulprx_la *ulprx_la_buff;
1870*4882a593Smuzhiyun 	int rc;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_ulprx_la),
1873*4882a593Smuzhiyun 			    &temp_buff);
1874*4882a593Smuzhiyun 	if (rc)
1875*4882a593Smuzhiyun 		return rc;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	ulprx_la_buff = (struct cudbg_ulprx_la *)temp_buff.data;
1878*4882a593Smuzhiyun 	t4_ulprx_read_la(padap, (u32 *)ulprx_la_buff->data);
1879*4882a593Smuzhiyun 	ulprx_la_buff->size = ULPRX_LA_SIZE;
1880*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun 
cudbg_collect_tp_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1883*4882a593Smuzhiyun int cudbg_collect_tp_la(struct cudbg_init *pdbg_init,
1884*4882a593Smuzhiyun 			struct cudbg_buffer *dbg_buff,
1885*4882a593Smuzhiyun 			struct cudbg_error *cudbg_err)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1888*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1889*4882a593Smuzhiyun 	struct cudbg_tp_la *tp_la_buff;
1890*4882a593Smuzhiyun 	int size, rc;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	size = sizeof(struct cudbg_tp_la) + TPLA_SIZE *  sizeof(u64);
1893*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
1894*4882a593Smuzhiyun 	if (rc)
1895*4882a593Smuzhiyun 		return rc;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	tp_la_buff = (struct cudbg_tp_la *)temp_buff.data;
1898*4882a593Smuzhiyun 	tp_la_buff->mode = DBGLAMODE_G(t4_read_reg(padap, TP_DBG_LA_CONFIG_A));
1899*4882a593Smuzhiyun 	t4_tp_read_la(padap, (u64 *)tp_la_buff->data, NULL);
1900*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun 
cudbg_collect_meminfo(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1903*4882a593Smuzhiyun int cudbg_collect_meminfo(struct cudbg_init *pdbg_init,
1904*4882a593Smuzhiyun 			  struct cudbg_buffer *dbg_buff,
1905*4882a593Smuzhiyun 			  struct cudbg_error *cudbg_err)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1908*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1909*4882a593Smuzhiyun 	struct cudbg_meminfo *meminfo_buff;
1910*4882a593Smuzhiyun 	struct cudbg_ver_hdr *ver_hdr;
1911*4882a593Smuzhiyun 	int rc;
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff,
1914*4882a593Smuzhiyun 			    sizeof(struct cudbg_ver_hdr) +
1915*4882a593Smuzhiyun 			    sizeof(struct cudbg_meminfo),
1916*4882a593Smuzhiyun 			    &temp_buff);
1917*4882a593Smuzhiyun 	if (rc)
1918*4882a593Smuzhiyun 		return rc;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	ver_hdr = (struct cudbg_ver_hdr *)temp_buff.data;
1921*4882a593Smuzhiyun 	ver_hdr->signature = CUDBG_ENTITY_SIGNATURE;
1922*4882a593Smuzhiyun 	ver_hdr->revision = CUDBG_MEMINFO_REV;
1923*4882a593Smuzhiyun 	ver_hdr->size = sizeof(struct cudbg_meminfo);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	meminfo_buff = (struct cudbg_meminfo *)(temp_buff.data +
1926*4882a593Smuzhiyun 						sizeof(*ver_hdr));
1927*4882a593Smuzhiyun 	rc = cudbg_fill_meminfo(padap, meminfo_buff);
1928*4882a593Smuzhiyun 	if (rc) {
1929*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
1930*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
1931*4882a593Smuzhiyun 		return rc;
1932*4882a593Smuzhiyun 	}
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
cudbg_collect_cim_pif_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1937*4882a593Smuzhiyun int cudbg_collect_cim_pif_la(struct cudbg_init *pdbg_init,
1938*4882a593Smuzhiyun 			     struct cudbg_buffer *dbg_buff,
1939*4882a593Smuzhiyun 			     struct cudbg_error *cudbg_err)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun 	struct cudbg_cim_pif_la *cim_pif_la_buff;
1942*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1943*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1944*4882a593Smuzhiyun 	int size, rc;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	size = sizeof(struct cudbg_cim_pif_la) +
1947*4882a593Smuzhiyun 	       2 * CIM_PIFLA_SIZE * 6 * sizeof(u32);
1948*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
1949*4882a593Smuzhiyun 	if (rc)
1950*4882a593Smuzhiyun 		return rc;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	cim_pif_la_buff = (struct cudbg_cim_pif_la *)temp_buff.data;
1953*4882a593Smuzhiyun 	cim_pif_la_buff->size = CIM_PIFLA_SIZE;
1954*4882a593Smuzhiyun 	t4_cim_read_pif_la(padap, (u32 *)cim_pif_la_buff->data,
1955*4882a593Smuzhiyun 			   (u32 *)cim_pif_la_buff->data + 6 * CIM_PIFLA_SIZE,
1956*4882a593Smuzhiyun 			   NULL, NULL);
1957*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun 
cudbg_collect_clk_info(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)1960*4882a593Smuzhiyun int cudbg_collect_clk_info(struct cudbg_init *pdbg_init,
1961*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
1962*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
1965*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
1966*4882a593Smuzhiyun 	struct cudbg_clk_info *clk_info_buff;
1967*4882a593Smuzhiyun 	u64 tp_tick_us;
1968*4882a593Smuzhiyun 	int rc;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	if (!padap->params.vpd.cclk)
1971*4882a593Smuzhiyun 		return CUDBG_STATUS_CCLK_NOT_DEFINED;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_clk_info),
1974*4882a593Smuzhiyun 			    &temp_buff);
1975*4882a593Smuzhiyun 	if (rc)
1976*4882a593Smuzhiyun 		return rc;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	clk_info_buff = (struct cudbg_clk_info *)temp_buff.data;
1979*4882a593Smuzhiyun 	clk_info_buff->cclk_ps = 1000000000 / padap->params.vpd.cclk; /* psec */
1980*4882a593Smuzhiyun 	clk_info_buff->res = t4_read_reg(padap, TP_TIMER_RESOLUTION_A);
1981*4882a593Smuzhiyun 	clk_info_buff->tre = TIMERRESOLUTION_G(clk_info_buff->res);
1982*4882a593Smuzhiyun 	clk_info_buff->dack_re = DELAYEDACKRESOLUTION_G(clk_info_buff->res);
1983*4882a593Smuzhiyun 	tp_tick_us = (clk_info_buff->cclk_ps << clk_info_buff->tre) / 1000000;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	clk_info_buff->dack_timer =
1986*4882a593Smuzhiyun 		(clk_info_buff->cclk_ps << clk_info_buff->dack_re) / 1000000 *
1987*4882a593Smuzhiyun 		t4_read_reg(padap, TP_DACK_TIMER_A);
1988*4882a593Smuzhiyun 	clk_info_buff->retransmit_min =
1989*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_RXT_MIN_A);
1990*4882a593Smuzhiyun 	clk_info_buff->retransmit_max =
1991*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_RXT_MAX_A);
1992*4882a593Smuzhiyun 	clk_info_buff->persist_timer_min =
1993*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_PERS_MIN_A);
1994*4882a593Smuzhiyun 	clk_info_buff->persist_timer_max =
1995*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_PERS_MAX_A);
1996*4882a593Smuzhiyun 	clk_info_buff->keepalive_idle_timer =
1997*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_KEEP_IDLE_A);
1998*4882a593Smuzhiyun 	clk_info_buff->keepalive_interval =
1999*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_KEEP_INTVL_A);
2000*4882a593Smuzhiyun 	clk_info_buff->initial_srtt =
2001*4882a593Smuzhiyun 		tp_tick_us * INITSRTT_G(t4_read_reg(padap, TP_INIT_SRTT_A));
2002*4882a593Smuzhiyun 	clk_info_buff->finwait2_timer =
2003*4882a593Smuzhiyun 		tp_tick_us * t4_read_reg(padap, TP_FINWAIT2_TIMER_A);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun 
cudbg_collect_pcie_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2008*4882a593Smuzhiyun int cudbg_collect_pcie_indirect(struct cudbg_init *pdbg_init,
2009*4882a593Smuzhiyun 				struct cudbg_buffer *dbg_buff,
2010*4882a593Smuzhiyun 				struct cudbg_error *cudbg_err)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2013*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2014*4882a593Smuzhiyun 	struct ireg_buf *ch_pcie;
2015*4882a593Smuzhiyun 	int i, rc, n;
2016*4882a593Smuzhiyun 	u32 size;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	n = sizeof(t5_pcie_pdbg_array) / (IREG_NUM_ELEM * sizeof(u32));
2019*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n * 2;
2020*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2021*4882a593Smuzhiyun 	if (rc)
2022*4882a593Smuzhiyun 		return rc;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	ch_pcie = (struct ireg_buf *)temp_buff.data;
2025*4882a593Smuzhiyun 	/* PCIE_PDBG */
2026*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2027*4882a593Smuzhiyun 		struct ireg_field *pcie_pio = &ch_pcie->tp_pio;
2028*4882a593Smuzhiyun 		u32 *buff = ch_pcie->outbuf;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 		pcie_pio->ireg_addr = t5_pcie_pdbg_array[i][0];
2031*4882a593Smuzhiyun 		pcie_pio->ireg_data = t5_pcie_pdbg_array[i][1];
2032*4882a593Smuzhiyun 		pcie_pio->ireg_local_offset = t5_pcie_pdbg_array[i][2];
2033*4882a593Smuzhiyun 		pcie_pio->ireg_offset_range = t5_pcie_pdbg_array[i][3];
2034*4882a593Smuzhiyun 		t4_read_indirect(padap,
2035*4882a593Smuzhiyun 				 pcie_pio->ireg_addr,
2036*4882a593Smuzhiyun 				 pcie_pio->ireg_data,
2037*4882a593Smuzhiyun 				 buff,
2038*4882a593Smuzhiyun 				 pcie_pio->ireg_offset_range,
2039*4882a593Smuzhiyun 				 pcie_pio->ireg_local_offset);
2040*4882a593Smuzhiyun 		ch_pcie++;
2041*4882a593Smuzhiyun 	}
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	/* PCIE_CDBG */
2044*4882a593Smuzhiyun 	n = sizeof(t5_pcie_cdbg_array) / (IREG_NUM_ELEM * sizeof(u32));
2045*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2046*4882a593Smuzhiyun 		struct ireg_field *pcie_pio = &ch_pcie->tp_pio;
2047*4882a593Smuzhiyun 		u32 *buff = ch_pcie->outbuf;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 		pcie_pio->ireg_addr = t5_pcie_cdbg_array[i][0];
2050*4882a593Smuzhiyun 		pcie_pio->ireg_data = t5_pcie_cdbg_array[i][1];
2051*4882a593Smuzhiyun 		pcie_pio->ireg_local_offset = t5_pcie_cdbg_array[i][2];
2052*4882a593Smuzhiyun 		pcie_pio->ireg_offset_range = t5_pcie_cdbg_array[i][3];
2053*4882a593Smuzhiyun 		t4_read_indirect(padap,
2054*4882a593Smuzhiyun 				 pcie_pio->ireg_addr,
2055*4882a593Smuzhiyun 				 pcie_pio->ireg_data,
2056*4882a593Smuzhiyun 				 buff,
2057*4882a593Smuzhiyun 				 pcie_pio->ireg_offset_range,
2058*4882a593Smuzhiyun 				 pcie_pio->ireg_local_offset);
2059*4882a593Smuzhiyun 		ch_pcie++;
2060*4882a593Smuzhiyun 	}
2061*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
cudbg_collect_pm_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2064*4882a593Smuzhiyun int cudbg_collect_pm_indirect(struct cudbg_init *pdbg_init,
2065*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
2066*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2069*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2070*4882a593Smuzhiyun 	struct ireg_buf *ch_pm;
2071*4882a593Smuzhiyun 	int i, rc, n;
2072*4882a593Smuzhiyun 	u32 size;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	n = sizeof(t5_pm_rx_array) / (IREG_NUM_ELEM * sizeof(u32));
2075*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n * 2;
2076*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2077*4882a593Smuzhiyun 	if (rc)
2078*4882a593Smuzhiyun 		return rc;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	ch_pm = (struct ireg_buf *)temp_buff.data;
2081*4882a593Smuzhiyun 	/* PM_RX */
2082*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2083*4882a593Smuzhiyun 		struct ireg_field *pm_pio = &ch_pm->tp_pio;
2084*4882a593Smuzhiyun 		u32 *buff = ch_pm->outbuf;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 		pm_pio->ireg_addr = t5_pm_rx_array[i][0];
2087*4882a593Smuzhiyun 		pm_pio->ireg_data = t5_pm_rx_array[i][1];
2088*4882a593Smuzhiyun 		pm_pio->ireg_local_offset = t5_pm_rx_array[i][2];
2089*4882a593Smuzhiyun 		pm_pio->ireg_offset_range = t5_pm_rx_array[i][3];
2090*4882a593Smuzhiyun 		t4_read_indirect(padap,
2091*4882a593Smuzhiyun 				 pm_pio->ireg_addr,
2092*4882a593Smuzhiyun 				 pm_pio->ireg_data,
2093*4882a593Smuzhiyun 				 buff,
2094*4882a593Smuzhiyun 				 pm_pio->ireg_offset_range,
2095*4882a593Smuzhiyun 				 pm_pio->ireg_local_offset);
2096*4882a593Smuzhiyun 		ch_pm++;
2097*4882a593Smuzhiyun 	}
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	/* PM_TX */
2100*4882a593Smuzhiyun 	n = sizeof(t5_pm_tx_array) / (IREG_NUM_ELEM * sizeof(u32));
2101*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2102*4882a593Smuzhiyun 		struct ireg_field *pm_pio = &ch_pm->tp_pio;
2103*4882a593Smuzhiyun 		u32 *buff = ch_pm->outbuf;
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 		pm_pio->ireg_addr = t5_pm_tx_array[i][0];
2106*4882a593Smuzhiyun 		pm_pio->ireg_data = t5_pm_tx_array[i][1];
2107*4882a593Smuzhiyun 		pm_pio->ireg_local_offset = t5_pm_tx_array[i][2];
2108*4882a593Smuzhiyun 		pm_pio->ireg_offset_range = t5_pm_tx_array[i][3];
2109*4882a593Smuzhiyun 		t4_read_indirect(padap,
2110*4882a593Smuzhiyun 				 pm_pio->ireg_addr,
2111*4882a593Smuzhiyun 				 pm_pio->ireg_data,
2112*4882a593Smuzhiyun 				 buff,
2113*4882a593Smuzhiyun 				 pm_pio->ireg_offset_range,
2114*4882a593Smuzhiyun 				 pm_pio->ireg_local_offset);
2115*4882a593Smuzhiyun 		ch_pm++;
2116*4882a593Smuzhiyun 	}
2117*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun 
cudbg_collect_tid(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2120*4882a593Smuzhiyun int cudbg_collect_tid(struct cudbg_init *pdbg_init,
2121*4882a593Smuzhiyun 		      struct cudbg_buffer *dbg_buff,
2122*4882a593Smuzhiyun 		      struct cudbg_error *cudbg_err)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2125*4882a593Smuzhiyun 	struct cudbg_tid_info_region_rev1 *tid1;
2126*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2127*4882a593Smuzhiyun 	struct cudbg_tid_info_region *tid;
2128*4882a593Smuzhiyun 	u32 para[2], val[2];
2129*4882a593Smuzhiyun 	int rc;
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff,
2132*4882a593Smuzhiyun 			    sizeof(struct cudbg_tid_info_region_rev1),
2133*4882a593Smuzhiyun 			    &temp_buff);
2134*4882a593Smuzhiyun 	if (rc)
2135*4882a593Smuzhiyun 		return rc;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	tid1 = (struct cudbg_tid_info_region_rev1 *)temp_buff.data;
2138*4882a593Smuzhiyun 	tid = &tid1->tid;
2139*4882a593Smuzhiyun 	tid1->ver_hdr.signature = CUDBG_ENTITY_SIGNATURE;
2140*4882a593Smuzhiyun 	tid1->ver_hdr.revision = CUDBG_TID_INFO_REV;
2141*4882a593Smuzhiyun 	tid1->ver_hdr.size = sizeof(struct cudbg_tid_info_region_rev1) -
2142*4882a593Smuzhiyun 			     sizeof(struct cudbg_ver_hdr);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	/* If firmware is not attached/alive, use backdoor register
2145*4882a593Smuzhiyun 	 * access to collect dump.
2146*4882a593Smuzhiyun 	 */
2147*4882a593Smuzhiyun 	if (!is_fw_attached(pdbg_init))
2148*4882a593Smuzhiyun 		goto fill_tid;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun #define FW_PARAM_PFVF_A(param) \
2151*4882a593Smuzhiyun 	(FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
2152*4882a593Smuzhiyun 	 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param) | \
2153*4882a593Smuzhiyun 	 FW_PARAMS_PARAM_Y_V(0) | \
2154*4882a593Smuzhiyun 	 FW_PARAMS_PARAM_Z_V(0))
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	para[0] = FW_PARAM_PFVF_A(ETHOFLD_START);
2157*4882a593Smuzhiyun 	para[1] = FW_PARAM_PFVF_A(ETHOFLD_END);
2158*4882a593Smuzhiyun 	rc = t4_query_params(padap, padap->mbox, padap->pf, 0, 2, para, val);
2159*4882a593Smuzhiyun 	if (rc <  0) {
2160*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
2161*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
2162*4882a593Smuzhiyun 		return rc;
2163*4882a593Smuzhiyun 	}
2164*4882a593Smuzhiyun 	tid->uotid_base = val[0];
2165*4882a593Smuzhiyun 	tid->nuotids = val[1] - val[0] + 1;
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	if (is_t5(padap->params.chip)) {
2168*4882a593Smuzhiyun 		tid->sb = t4_read_reg(padap, LE_DB_SERVER_INDEX_A) / 4;
2169*4882a593Smuzhiyun 	} else if (is_t6(padap->params.chip)) {
2170*4882a593Smuzhiyun 		tid1->tid_start =
2171*4882a593Smuzhiyun 			t4_read_reg(padap, LE_DB_ACTIVE_TABLE_START_INDEX_A);
2172*4882a593Smuzhiyun 		tid->sb = t4_read_reg(padap, LE_DB_SRVR_START_INDEX_A);
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 		para[0] = FW_PARAM_PFVF_A(HPFILTER_START);
2175*4882a593Smuzhiyun 		para[1] = FW_PARAM_PFVF_A(HPFILTER_END);
2176*4882a593Smuzhiyun 		rc = t4_query_params(padap, padap->mbox, padap->pf, 0, 2,
2177*4882a593Smuzhiyun 				     para, val);
2178*4882a593Smuzhiyun 		if (rc < 0) {
2179*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
2180*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
2181*4882a593Smuzhiyun 			return rc;
2182*4882a593Smuzhiyun 		}
2183*4882a593Smuzhiyun 		tid->hpftid_base = val[0];
2184*4882a593Smuzhiyun 		tid->nhpftids = val[1] - val[0] + 1;
2185*4882a593Smuzhiyun 	}
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun #undef FW_PARAM_PFVF_A
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun fill_tid:
2190*4882a593Smuzhiyun 	tid->ntids = padap->tids.ntids;
2191*4882a593Smuzhiyun 	tid->nstids = padap->tids.nstids;
2192*4882a593Smuzhiyun 	tid->stid_base = padap->tids.stid_base;
2193*4882a593Smuzhiyun 	tid->hash_base = padap->tids.hash_base;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	tid->natids = padap->tids.natids;
2196*4882a593Smuzhiyun 	tid->nftids = padap->tids.nftids;
2197*4882a593Smuzhiyun 	tid->ftid_base = padap->tids.ftid_base;
2198*4882a593Smuzhiyun 	tid->aftid_base = padap->tids.aftid_base;
2199*4882a593Smuzhiyun 	tid->aftid_end = padap->tids.aftid_end;
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	tid->sftid_base = padap->tids.sftid_base;
2202*4882a593Smuzhiyun 	tid->nsftids = padap->tids.nsftids;
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	tid->flags = padap->flags;
2205*4882a593Smuzhiyun 	tid->le_db_conf = t4_read_reg(padap, LE_DB_CONFIG_A);
2206*4882a593Smuzhiyun 	tid->ip_users = t4_read_reg(padap, LE_DB_ACT_CNT_IPV4_A);
2207*4882a593Smuzhiyun 	tid->ipv6_users = t4_read_reg(padap, LE_DB_ACT_CNT_IPV6_A);
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun 
cudbg_collect_pcie_config(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2212*4882a593Smuzhiyun int cudbg_collect_pcie_config(struct cudbg_init *pdbg_init,
2213*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
2214*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2217*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2218*4882a593Smuzhiyun 	u32 size, *value, j;
2219*4882a593Smuzhiyun 	int i, rc, n;
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 	size = sizeof(u32) * CUDBG_NUM_PCIE_CONFIG_REGS;
2222*4882a593Smuzhiyun 	n = sizeof(t5_pcie_config_array) / (2 * sizeof(u32));
2223*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2224*4882a593Smuzhiyun 	if (rc)
2225*4882a593Smuzhiyun 		return rc;
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	value = (u32 *)temp_buff.data;
2228*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2229*4882a593Smuzhiyun 		for (j = t5_pcie_config_array[i][0];
2230*4882a593Smuzhiyun 		     j <= t5_pcie_config_array[i][1]; j += 4) {
2231*4882a593Smuzhiyun 			t4_hw_pci_read_cfg4(padap, j, value);
2232*4882a593Smuzhiyun 			value++;
2233*4882a593Smuzhiyun 		}
2234*4882a593Smuzhiyun 	}
2235*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun 
cudbg_sge_ctxt_check_valid(u32 * buf,int type)2238*4882a593Smuzhiyun static int cudbg_sge_ctxt_check_valid(u32 *buf, int type)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	int index, bit, bit_pos = 0;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	switch (type) {
2243*4882a593Smuzhiyun 	case CTXT_EGRESS:
2244*4882a593Smuzhiyun 		bit_pos = 176;
2245*4882a593Smuzhiyun 		break;
2246*4882a593Smuzhiyun 	case CTXT_INGRESS:
2247*4882a593Smuzhiyun 		bit_pos = 141;
2248*4882a593Smuzhiyun 		break;
2249*4882a593Smuzhiyun 	case CTXT_FLM:
2250*4882a593Smuzhiyun 		bit_pos = 89;
2251*4882a593Smuzhiyun 		break;
2252*4882a593Smuzhiyun 	}
2253*4882a593Smuzhiyun 	index = bit_pos / 32;
2254*4882a593Smuzhiyun 	bit =  bit_pos % 32;
2255*4882a593Smuzhiyun 	return buf[index] & (1U << bit);
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun 
cudbg_get_ctxt_region_info(struct adapter * padap,struct cudbg_region_info * ctx_info,u8 * mem_type)2258*4882a593Smuzhiyun static int cudbg_get_ctxt_region_info(struct adapter *padap,
2259*4882a593Smuzhiyun 				      struct cudbg_region_info *ctx_info,
2260*4882a593Smuzhiyun 				      u8 *mem_type)
2261*4882a593Smuzhiyun {
2262*4882a593Smuzhiyun 	struct cudbg_mem_desc mem_desc;
2263*4882a593Smuzhiyun 	struct cudbg_meminfo meminfo;
2264*4882a593Smuzhiyun 	u32 i, j, value, found;
2265*4882a593Smuzhiyun 	u8 flq;
2266*4882a593Smuzhiyun 	int rc;
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	rc = cudbg_fill_meminfo(padap, &meminfo);
2269*4882a593Smuzhiyun 	if (rc)
2270*4882a593Smuzhiyun 		return rc;
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	/* Get EGRESS and INGRESS context region size */
2273*4882a593Smuzhiyun 	for (i = CTXT_EGRESS; i <= CTXT_INGRESS; i++) {
2274*4882a593Smuzhiyun 		found = 0;
2275*4882a593Smuzhiyun 		memset(&mem_desc, 0, sizeof(struct cudbg_mem_desc));
2276*4882a593Smuzhiyun 		for (j = 0; j < ARRAY_SIZE(meminfo.avail); j++) {
2277*4882a593Smuzhiyun 			rc = cudbg_get_mem_region(padap, &meminfo, j,
2278*4882a593Smuzhiyun 						  cudbg_region[i],
2279*4882a593Smuzhiyun 						  &mem_desc);
2280*4882a593Smuzhiyun 			if (!rc) {
2281*4882a593Smuzhiyun 				found = 1;
2282*4882a593Smuzhiyun 				rc = cudbg_get_mem_relative(padap, &meminfo, j,
2283*4882a593Smuzhiyun 							    &mem_desc.base,
2284*4882a593Smuzhiyun 							    &mem_desc.limit);
2285*4882a593Smuzhiyun 				if (rc) {
2286*4882a593Smuzhiyun 					ctx_info[i].exist = false;
2287*4882a593Smuzhiyun 					break;
2288*4882a593Smuzhiyun 				}
2289*4882a593Smuzhiyun 				ctx_info[i].exist = true;
2290*4882a593Smuzhiyun 				ctx_info[i].start = mem_desc.base;
2291*4882a593Smuzhiyun 				ctx_info[i].end = mem_desc.limit;
2292*4882a593Smuzhiyun 				mem_type[i] = j;
2293*4882a593Smuzhiyun 				break;
2294*4882a593Smuzhiyun 			}
2295*4882a593Smuzhiyun 		}
2296*4882a593Smuzhiyun 		if (!found)
2297*4882a593Smuzhiyun 			ctx_info[i].exist = false;
2298*4882a593Smuzhiyun 	}
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	/* Get FLM and CNM max qid. */
2301*4882a593Smuzhiyun 	value = t4_read_reg(padap, SGE_FLM_CFG_A);
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	/* Get number of data freelist queues */
2304*4882a593Smuzhiyun 	flq = HDRSTARTFLQ_G(value);
2305*4882a593Smuzhiyun 	ctx_info[CTXT_FLM].exist = true;
2306*4882a593Smuzhiyun 	ctx_info[CTXT_FLM].end = (CUDBG_MAX_FL_QIDS >> flq) * SGE_CTXT_SIZE;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	/* The number of CONM contexts are same as number of freelist
2309*4882a593Smuzhiyun 	 * queues.
2310*4882a593Smuzhiyun 	 */
2311*4882a593Smuzhiyun 	ctx_info[CTXT_CNM].exist = true;
2312*4882a593Smuzhiyun 	ctx_info[CTXT_CNM].end = ctx_info[CTXT_FLM].end;
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	return 0;
2315*4882a593Smuzhiyun }
2316*4882a593Smuzhiyun 
cudbg_dump_context_size(struct adapter * padap)2317*4882a593Smuzhiyun int cudbg_dump_context_size(struct adapter *padap)
2318*4882a593Smuzhiyun {
2319*4882a593Smuzhiyun 	struct cudbg_region_info region_info[CTXT_CNM + 1] = { {0} };
2320*4882a593Smuzhiyun 	u8 mem_type[CTXT_INGRESS + 1] = { 0 };
2321*4882a593Smuzhiyun 	u32 i, size = 0;
2322*4882a593Smuzhiyun 	int rc;
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 	/* Get max valid qid for each type of queue */
2325*4882a593Smuzhiyun 	rc = cudbg_get_ctxt_region_info(padap, region_info, mem_type);
2326*4882a593Smuzhiyun 	if (rc)
2327*4882a593Smuzhiyun 		return rc;
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	for (i = 0; i < CTXT_CNM; i++) {
2330*4882a593Smuzhiyun 		if (!region_info[i].exist) {
2331*4882a593Smuzhiyun 			if (i == CTXT_EGRESS || i == CTXT_INGRESS)
2332*4882a593Smuzhiyun 				size += CUDBG_LOWMEM_MAX_CTXT_QIDS *
2333*4882a593Smuzhiyun 					SGE_CTXT_SIZE;
2334*4882a593Smuzhiyun 			continue;
2335*4882a593Smuzhiyun 		}
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 		size += (region_info[i].end - region_info[i].start + 1) /
2338*4882a593Smuzhiyun 			SGE_CTXT_SIZE;
2339*4882a593Smuzhiyun 	}
2340*4882a593Smuzhiyun 	return size * sizeof(struct cudbg_ch_cntxt);
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun 
cudbg_read_sge_ctxt(struct cudbg_init * pdbg_init,u32 cid,enum ctxt_type ctype,u32 * data)2343*4882a593Smuzhiyun static void cudbg_read_sge_ctxt(struct cudbg_init *pdbg_init, u32 cid,
2344*4882a593Smuzhiyun 				enum ctxt_type ctype, u32 *data)
2345*4882a593Smuzhiyun {
2346*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2347*4882a593Smuzhiyun 	int rc = -1;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	/* Under heavy traffic, the SGE Queue contexts registers will be
2350*4882a593Smuzhiyun 	 * frequently accessed by firmware.
2351*4882a593Smuzhiyun 	 *
2352*4882a593Smuzhiyun 	 * To avoid conflicts with firmware, always ask firmware to fetch
2353*4882a593Smuzhiyun 	 * the SGE Queue contexts via mailbox. On failure, fallback to
2354*4882a593Smuzhiyun 	 * accessing hardware registers directly.
2355*4882a593Smuzhiyun 	 */
2356*4882a593Smuzhiyun 	if (is_fw_attached(pdbg_init))
2357*4882a593Smuzhiyun 		rc = t4_sge_ctxt_rd(padap, padap->mbox, cid, ctype, data);
2358*4882a593Smuzhiyun 	if (rc)
2359*4882a593Smuzhiyun 		t4_sge_ctxt_rd_bd(padap, cid, ctype, data);
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun 
cudbg_get_sge_ctxt_fw(struct cudbg_init * pdbg_init,u32 max_qid,u8 ctxt_type,struct cudbg_ch_cntxt ** out_buff)2362*4882a593Smuzhiyun static void cudbg_get_sge_ctxt_fw(struct cudbg_init *pdbg_init, u32 max_qid,
2363*4882a593Smuzhiyun 				  u8 ctxt_type,
2364*4882a593Smuzhiyun 				  struct cudbg_ch_cntxt **out_buff)
2365*4882a593Smuzhiyun {
2366*4882a593Smuzhiyun 	struct cudbg_ch_cntxt *buff = *out_buff;
2367*4882a593Smuzhiyun 	int rc;
2368*4882a593Smuzhiyun 	u32 j;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	for (j = 0; j < max_qid; j++) {
2371*4882a593Smuzhiyun 		cudbg_read_sge_ctxt(pdbg_init, j, ctxt_type, buff->data);
2372*4882a593Smuzhiyun 		rc = cudbg_sge_ctxt_check_valid(buff->data, ctxt_type);
2373*4882a593Smuzhiyun 		if (!rc)
2374*4882a593Smuzhiyun 			continue;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 		buff->cntxt_type = ctxt_type;
2377*4882a593Smuzhiyun 		buff->cntxt_id = j;
2378*4882a593Smuzhiyun 		buff++;
2379*4882a593Smuzhiyun 		if (ctxt_type == CTXT_FLM) {
2380*4882a593Smuzhiyun 			cudbg_read_sge_ctxt(pdbg_init, j, CTXT_CNM, buff->data);
2381*4882a593Smuzhiyun 			buff->cntxt_type = CTXT_CNM;
2382*4882a593Smuzhiyun 			buff->cntxt_id = j;
2383*4882a593Smuzhiyun 			buff++;
2384*4882a593Smuzhiyun 		}
2385*4882a593Smuzhiyun 	}
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	*out_buff = buff;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun 
cudbg_collect_dump_context(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2390*4882a593Smuzhiyun int cudbg_collect_dump_context(struct cudbg_init *pdbg_init,
2391*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
2392*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun 	struct cudbg_region_info region_info[CTXT_CNM + 1] = { {0} };
2395*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2396*4882a593Smuzhiyun 	u32 j, size, max_ctx_size, max_ctx_qid;
2397*4882a593Smuzhiyun 	u8 mem_type[CTXT_INGRESS + 1] = { 0 };
2398*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2399*4882a593Smuzhiyun 	struct cudbg_ch_cntxt *buff;
2400*4882a593Smuzhiyun 	u8 *ctx_buf;
2401*4882a593Smuzhiyun 	u8 i, k;
2402*4882a593Smuzhiyun 	int rc;
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	/* Get max valid qid for each type of queue */
2405*4882a593Smuzhiyun 	rc = cudbg_get_ctxt_region_info(padap, region_info, mem_type);
2406*4882a593Smuzhiyun 	if (rc)
2407*4882a593Smuzhiyun 		return rc;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	rc = cudbg_dump_context_size(padap);
2410*4882a593Smuzhiyun 	if (rc <= 0)
2411*4882a593Smuzhiyun 		return CUDBG_STATUS_ENTITY_NOT_FOUND;
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	size = rc;
2414*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2415*4882a593Smuzhiyun 	if (rc)
2416*4882a593Smuzhiyun 		return rc;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	/* Get buffer with enough space to read the biggest context
2419*4882a593Smuzhiyun 	 * region in memory.
2420*4882a593Smuzhiyun 	 */
2421*4882a593Smuzhiyun 	max_ctx_size = max(region_info[CTXT_EGRESS].end -
2422*4882a593Smuzhiyun 			   region_info[CTXT_EGRESS].start + 1,
2423*4882a593Smuzhiyun 			   region_info[CTXT_INGRESS].end -
2424*4882a593Smuzhiyun 			   region_info[CTXT_INGRESS].start + 1);
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	ctx_buf = kvzalloc(max_ctx_size, GFP_KERNEL);
2427*4882a593Smuzhiyun 	if (!ctx_buf) {
2428*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
2429*4882a593Smuzhiyun 		return -ENOMEM;
2430*4882a593Smuzhiyun 	}
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	buff = (struct cudbg_ch_cntxt *)temp_buff.data;
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun 	/* Collect EGRESS and INGRESS context data.
2435*4882a593Smuzhiyun 	 * In case of failures, fallback to collecting via FW or
2436*4882a593Smuzhiyun 	 * backdoor access.
2437*4882a593Smuzhiyun 	 */
2438*4882a593Smuzhiyun 	for (i = CTXT_EGRESS; i <= CTXT_INGRESS; i++) {
2439*4882a593Smuzhiyun 		if (!region_info[i].exist) {
2440*4882a593Smuzhiyun 			max_ctx_qid = CUDBG_LOWMEM_MAX_CTXT_QIDS;
2441*4882a593Smuzhiyun 			cudbg_get_sge_ctxt_fw(pdbg_init, max_ctx_qid, i,
2442*4882a593Smuzhiyun 					      &buff);
2443*4882a593Smuzhiyun 			continue;
2444*4882a593Smuzhiyun 		}
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 		max_ctx_size = region_info[i].end - region_info[i].start + 1;
2447*4882a593Smuzhiyun 		max_ctx_qid = max_ctx_size / SGE_CTXT_SIZE;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 		/* If firmware is not attached/alive, use backdoor register
2450*4882a593Smuzhiyun 		 * access to collect dump.
2451*4882a593Smuzhiyun 		 */
2452*4882a593Smuzhiyun 		if (is_fw_attached(pdbg_init)) {
2453*4882a593Smuzhiyun 			t4_sge_ctxt_flush(padap, padap->mbox, i);
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 			rc = t4_memory_rw(padap, MEMWIN_NIC, mem_type[i],
2456*4882a593Smuzhiyun 					  region_info[i].start, max_ctx_size,
2457*4882a593Smuzhiyun 					  (__be32 *)ctx_buf, 1);
2458*4882a593Smuzhiyun 		}
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 		if (rc || !is_fw_attached(pdbg_init)) {
2461*4882a593Smuzhiyun 			max_ctx_qid = CUDBG_LOWMEM_MAX_CTXT_QIDS;
2462*4882a593Smuzhiyun 			cudbg_get_sge_ctxt_fw(pdbg_init, max_ctx_qid, i,
2463*4882a593Smuzhiyun 					      &buff);
2464*4882a593Smuzhiyun 			continue;
2465*4882a593Smuzhiyun 		}
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 		for (j = 0; j < max_ctx_qid; j++) {
2468*4882a593Smuzhiyun 			__be64 *dst_off;
2469*4882a593Smuzhiyun 			u64 *src_off;
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 			src_off = (u64 *)(ctx_buf + j * SGE_CTXT_SIZE);
2472*4882a593Smuzhiyun 			dst_off = (__be64 *)buff->data;
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 			/* The data is stored in 64-bit cpu order.  Convert it
2475*4882a593Smuzhiyun 			 * to big endian before parsing.
2476*4882a593Smuzhiyun 			 */
2477*4882a593Smuzhiyun 			for (k = 0; k < SGE_CTXT_SIZE / sizeof(u64); k++)
2478*4882a593Smuzhiyun 				dst_off[k] = cpu_to_be64(src_off[k]);
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 			rc = cudbg_sge_ctxt_check_valid(buff->data, i);
2481*4882a593Smuzhiyun 			if (!rc)
2482*4882a593Smuzhiyun 				continue;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 			buff->cntxt_type = i;
2485*4882a593Smuzhiyun 			buff->cntxt_id = j;
2486*4882a593Smuzhiyun 			buff++;
2487*4882a593Smuzhiyun 		}
2488*4882a593Smuzhiyun 	}
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	kvfree(ctx_buf);
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	/* Collect FREELIST and CONGESTION MANAGER contexts */
2493*4882a593Smuzhiyun 	max_ctx_size = region_info[CTXT_FLM].end -
2494*4882a593Smuzhiyun 		       region_info[CTXT_FLM].start + 1;
2495*4882a593Smuzhiyun 	max_ctx_qid = max_ctx_size / SGE_CTXT_SIZE;
2496*4882a593Smuzhiyun 	/* Since FLM and CONM are 1-to-1 mapped, the below function
2497*4882a593Smuzhiyun 	 * will fetch both FLM and CONM contexts.
2498*4882a593Smuzhiyun 	 */
2499*4882a593Smuzhiyun 	cudbg_get_sge_ctxt_fw(pdbg_init, max_ctx_qid, CTXT_FLM, &buff);
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun 
cudbg_tcamxy2valmask(u64 x,u64 y,u8 * addr,u64 * mask)2504*4882a593Smuzhiyun static inline void cudbg_tcamxy2valmask(u64 x, u64 y, u8 *addr, u64 *mask)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun 	*mask = x | y;
2507*4882a593Smuzhiyun 	y = (__force u64)cpu_to_be64(y);
2508*4882a593Smuzhiyun 	memcpy(addr, (char *)&y + 2, ETH_ALEN);
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun 
cudbg_mps_rpl_backdoor(struct adapter * padap,struct fw_ldst_mps_rplc * mps_rplc)2511*4882a593Smuzhiyun static void cudbg_mps_rpl_backdoor(struct adapter *padap,
2512*4882a593Smuzhiyun 				   struct fw_ldst_mps_rplc *mps_rplc)
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun 	if (is_t5(padap->params.chip)) {
2515*4882a593Smuzhiyun 		mps_rplc->rplc255_224 = htonl(t4_read_reg(padap,
2516*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP3_A));
2517*4882a593Smuzhiyun 		mps_rplc->rplc223_192 = htonl(t4_read_reg(padap,
2518*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP2_A));
2519*4882a593Smuzhiyun 		mps_rplc->rplc191_160 = htonl(t4_read_reg(padap,
2520*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP1_A));
2521*4882a593Smuzhiyun 		mps_rplc->rplc159_128 = htonl(t4_read_reg(padap,
2522*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP0_A));
2523*4882a593Smuzhiyun 	} else {
2524*4882a593Smuzhiyun 		mps_rplc->rplc255_224 = htonl(t4_read_reg(padap,
2525*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP7_A));
2526*4882a593Smuzhiyun 		mps_rplc->rplc223_192 = htonl(t4_read_reg(padap,
2527*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP6_A));
2528*4882a593Smuzhiyun 		mps_rplc->rplc191_160 = htonl(t4_read_reg(padap,
2529*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP5_A));
2530*4882a593Smuzhiyun 		mps_rplc->rplc159_128 = htonl(t4_read_reg(padap,
2531*4882a593Smuzhiyun 							  MPS_VF_RPLCT_MAP4_A));
2532*4882a593Smuzhiyun 	}
2533*4882a593Smuzhiyun 	mps_rplc->rplc127_96 = htonl(t4_read_reg(padap, MPS_VF_RPLCT_MAP3_A));
2534*4882a593Smuzhiyun 	mps_rplc->rplc95_64 = htonl(t4_read_reg(padap, MPS_VF_RPLCT_MAP2_A));
2535*4882a593Smuzhiyun 	mps_rplc->rplc63_32 = htonl(t4_read_reg(padap, MPS_VF_RPLCT_MAP1_A));
2536*4882a593Smuzhiyun 	mps_rplc->rplc31_0 = htonl(t4_read_reg(padap, MPS_VF_RPLCT_MAP0_A));
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun 
cudbg_collect_tcam_index(struct cudbg_init * pdbg_init,struct cudbg_mps_tcam * tcam,u32 idx)2539*4882a593Smuzhiyun static int cudbg_collect_tcam_index(struct cudbg_init *pdbg_init,
2540*4882a593Smuzhiyun 				    struct cudbg_mps_tcam *tcam, u32 idx)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2543*4882a593Smuzhiyun 	u64 tcamy, tcamx, val;
2544*4882a593Smuzhiyun 	u32 ctl, data2;
2545*4882a593Smuzhiyun 	int rc = 0;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	if (CHELSIO_CHIP_VERSION(padap->params.chip) >= CHELSIO_T6) {
2548*4882a593Smuzhiyun 		/* CtlReqID   - 1: use Host Driver Requester ID
2549*4882a593Smuzhiyun 		 * CtlCmdType - 0: Read, 1: Write
2550*4882a593Smuzhiyun 		 * CtlTcamSel - 0: TCAM0, 1: TCAM1
2551*4882a593Smuzhiyun 		 * CtlXYBitSel- 0: Y bit, 1: X bit
2552*4882a593Smuzhiyun 		 */
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 		/* Read tcamy */
2555*4882a593Smuzhiyun 		ctl = CTLREQID_V(1) | CTLCMDTYPE_V(0) | CTLXYBITSEL_V(0);
2556*4882a593Smuzhiyun 		if (idx < 256)
2557*4882a593Smuzhiyun 			ctl |= CTLTCAMINDEX_V(idx) | CTLTCAMSEL_V(0);
2558*4882a593Smuzhiyun 		else
2559*4882a593Smuzhiyun 			ctl |= CTLTCAMINDEX_V(idx - 256) | CTLTCAMSEL_V(1);
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 		t4_write_reg(padap, MPS_CLS_TCAM_DATA2_CTL_A, ctl);
2562*4882a593Smuzhiyun 		val = t4_read_reg(padap, MPS_CLS_TCAM_RDATA1_REQ_ID1_A);
2563*4882a593Smuzhiyun 		tcamy = DMACH_G(val) << 32;
2564*4882a593Smuzhiyun 		tcamy |= t4_read_reg(padap, MPS_CLS_TCAM_RDATA0_REQ_ID1_A);
2565*4882a593Smuzhiyun 		data2 = t4_read_reg(padap, MPS_CLS_TCAM_RDATA2_REQ_ID1_A);
2566*4882a593Smuzhiyun 		tcam->lookup_type = DATALKPTYPE_G(data2);
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 		/* 0 - Outer header, 1 - Inner header
2569*4882a593Smuzhiyun 		 * [71:48] bit locations are overloaded for
2570*4882a593Smuzhiyun 		 * outer vs. inner lookup types.
2571*4882a593Smuzhiyun 		 */
2572*4882a593Smuzhiyun 		if (tcam->lookup_type && tcam->lookup_type != DATALKPTYPE_M) {
2573*4882a593Smuzhiyun 			/* Inner header VNI */
2574*4882a593Smuzhiyun 			tcam->vniy = (data2 & DATAVIDH2_F) | DATAVIDH1_G(data2);
2575*4882a593Smuzhiyun 			tcam->vniy = (tcam->vniy << 16) | VIDL_G(val);
2576*4882a593Smuzhiyun 			tcam->dip_hit = data2 & DATADIPHIT_F;
2577*4882a593Smuzhiyun 		} else {
2578*4882a593Smuzhiyun 			tcam->vlan_vld = data2 & DATAVIDH2_F;
2579*4882a593Smuzhiyun 			tcam->ivlan = VIDL_G(val);
2580*4882a593Smuzhiyun 		}
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 		tcam->port_num = DATAPORTNUM_G(data2);
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 		/* Read tcamx. Change the control param */
2585*4882a593Smuzhiyun 		ctl |= CTLXYBITSEL_V(1);
2586*4882a593Smuzhiyun 		t4_write_reg(padap, MPS_CLS_TCAM_DATA2_CTL_A, ctl);
2587*4882a593Smuzhiyun 		val = t4_read_reg(padap, MPS_CLS_TCAM_RDATA1_REQ_ID1_A);
2588*4882a593Smuzhiyun 		tcamx = DMACH_G(val) << 32;
2589*4882a593Smuzhiyun 		tcamx |= t4_read_reg(padap, MPS_CLS_TCAM_RDATA0_REQ_ID1_A);
2590*4882a593Smuzhiyun 		data2 = t4_read_reg(padap, MPS_CLS_TCAM_RDATA2_REQ_ID1_A);
2591*4882a593Smuzhiyun 		if (tcam->lookup_type && tcam->lookup_type != DATALKPTYPE_M) {
2592*4882a593Smuzhiyun 			/* Inner header VNI mask */
2593*4882a593Smuzhiyun 			tcam->vnix = (data2 & DATAVIDH2_F) | DATAVIDH1_G(data2);
2594*4882a593Smuzhiyun 			tcam->vnix = (tcam->vnix << 16) | VIDL_G(val);
2595*4882a593Smuzhiyun 		}
2596*4882a593Smuzhiyun 	} else {
2597*4882a593Smuzhiyun 		tcamy = t4_read_reg64(padap, MPS_CLS_TCAM_Y_L(idx));
2598*4882a593Smuzhiyun 		tcamx = t4_read_reg64(padap, MPS_CLS_TCAM_X_L(idx));
2599*4882a593Smuzhiyun 	}
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	/* If no entry, return */
2602*4882a593Smuzhiyun 	if (tcamx & tcamy)
2603*4882a593Smuzhiyun 		return rc;
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	tcam->cls_lo = t4_read_reg(padap, MPS_CLS_SRAM_L(idx));
2606*4882a593Smuzhiyun 	tcam->cls_hi = t4_read_reg(padap, MPS_CLS_SRAM_H(idx));
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
2609*4882a593Smuzhiyun 		tcam->repli = (tcam->cls_lo & REPLICATE_F);
2610*4882a593Smuzhiyun 	else if (is_t6(padap->params.chip))
2611*4882a593Smuzhiyun 		tcam->repli = (tcam->cls_lo & T6_REPLICATE_F);
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	if (tcam->repli) {
2614*4882a593Smuzhiyun 		struct fw_ldst_cmd ldst_cmd;
2615*4882a593Smuzhiyun 		struct fw_ldst_mps_rplc mps_rplc;
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 		memset(&ldst_cmd, 0, sizeof(ldst_cmd));
2618*4882a593Smuzhiyun 		ldst_cmd.op_to_addrspace =
2619*4882a593Smuzhiyun 			htonl(FW_CMD_OP_V(FW_LDST_CMD) |
2620*4882a593Smuzhiyun 			      FW_CMD_REQUEST_F | FW_CMD_READ_F |
2621*4882a593Smuzhiyun 			      FW_LDST_CMD_ADDRSPACE_V(FW_LDST_ADDRSPC_MPS));
2622*4882a593Smuzhiyun 		ldst_cmd.cycles_to_len16 = htonl(FW_LEN16(ldst_cmd));
2623*4882a593Smuzhiyun 		ldst_cmd.u.mps.rplc.fid_idx =
2624*4882a593Smuzhiyun 			htons(FW_LDST_CMD_FID_V(FW_LDST_MPS_RPLC) |
2625*4882a593Smuzhiyun 			      FW_LDST_CMD_IDX_V(idx));
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 		/* If firmware is not attached/alive, use backdoor register
2628*4882a593Smuzhiyun 		 * access to collect dump.
2629*4882a593Smuzhiyun 		 */
2630*4882a593Smuzhiyun 		if (is_fw_attached(pdbg_init))
2631*4882a593Smuzhiyun 			rc = t4_wr_mbox(padap, padap->mbox, &ldst_cmd,
2632*4882a593Smuzhiyun 					sizeof(ldst_cmd), &ldst_cmd);
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 		if (rc || !is_fw_attached(pdbg_init)) {
2635*4882a593Smuzhiyun 			cudbg_mps_rpl_backdoor(padap, &mps_rplc);
2636*4882a593Smuzhiyun 			/* Ignore error since we collected directly from
2637*4882a593Smuzhiyun 			 * reading registers.
2638*4882a593Smuzhiyun 			 */
2639*4882a593Smuzhiyun 			rc = 0;
2640*4882a593Smuzhiyun 		} else {
2641*4882a593Smuzhiyun 			mps_rplc = ldst_cmd.u.mps.rplc;
2642*4882a593Smuzhiyun 		}
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 		tcam->rplc[0] = ntohl(mps_rplc.rplc31_0);
2645*4882a593Smuzhiyun 		tcam->rplc[1] = ntohl(mps_rplc.rplc63_32);
2646*4882a593Smuzhiyun 		tcam->rplc[2] = ntohl(mps_rplc.rplc95_64);
2647*4882a593Smuzhiyun 		tcam->rplc[3] = ntohl(mps_rplc.rplc127_96);
2648*4882a593Smuzhiyun 		if (padap->params.arch.mps_rplc_size > CUDBG_MAX_RPLC_SIZE) {
2649*4882a593Smuzhiyun 			tcam->rplc[4] = ntohl(mps_rplc.rplc159_128);
2650*4882a593Smuzhiyun 			tcam->rplc[5] = ntohl(mps_rplc.rplc191_160);
2651*4882a593Smuzhiyun 			tcam->rplc[6] = ntohl(mps_rplc.rplc223_192);
2652*4882a593Smuzhiyun 			tcam->rplc[7] = ntohl(mps_rplc.rplc255_224);
2653*4882a593Smuzhiyun 		}
2654*4882a593Smuzhiyun 	}
2655*4882a593Smuzhiyun 	cudbg_tcamxy2valmask(tcamx, tcamy, tcam->addr, &tcam->mask);
2656*4882a593Smuzhiyun 	tcam->idx = idx;
2657*4882a593Smuzhiyun 	tcam->rplc_size = padap->params.arch.mps_rplc_size;
2658*4882a593Smuzhiyun 	return rc;
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun 
cudbg_collect_mps_tcam(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2661*4882a593Smuzhiyun int cudbg_collect_mps_tcam(struct cudbg_init *pdbg_init,
2662*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
2663*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
2664*4882a593Smuzhiyun {
2665*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2666*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2667*4882a593Smuzhiyun 	u32 size = 0, i, n, total_size = 0;
2668*4882a593Smuzhiyun 	struct cudbg_mps_tcam *tcam;
2669*4882a593Smuzhiyun 	int rc;
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	n = padap->params.arch.mps_tcam_size;
2672*4882a593Smuzhiyun 	size = sizeof(struct cudbg_mps_tcam) * n;
2673*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2674*4882a593Smuzhiyun 	if (rc)
2675*4882a593Smuzhiyun 		return rc;
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	tcam = (struct cudbg_mps_tcam *)temp_buff.data;
2678*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2679*4882a593Smuzhiyun 		rc = cudbg_collect_tcam_index(pdbg_init, tcam, i);
2680*4882a593Smuzhiyun 		if (rc) {
2681*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
2682*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
2683*4882a593Smuzhiyun 			return rc;
2684*4882a593Smuzhiyun 		}
2685*4882a593Smuzhiyun 		total_size += sizeof(struct cudbg_mps_tcam);
2686*4882a593Smuzhiyun 		tcam++;
2687*4882a593Smuzhiyun 	}
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 	if (!total_size) {
2690*4882a593Smuzhiyun 		rc = CUDBG_SYSTEM_ERROR;
2691*4882a593Smuzhiyun 		cudbg_err->sys_err = rc;
2692*4882a593Smuzhiyun 		cudbg_put_buff(pdbg_init, &temp_buff);
2693*4882a593Smuzhiyun 		return rc;
2694*4882a593Smuzhiyun 	}
2695*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun 
cudbg_collect_vpd_data(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2698*4882a593Smuzhiyun int cudbg_collect_vpd_data(struct cudbg_init *pdbg_init,
2699*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
2700*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
2701*4882a593Smuzhiyun {
2702*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2703*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2704*4882a593Smuzhiyun 	char vpd_str[CUDBG_VPD_VER_LEN + 1];
2705*4882a593Smuzhiyun 	u32 scfg_vers, vpd_vers, fw_vers;
2706*4882a593Smuzhiyun 	struct cudbg_vpd_data *vpd_data;
2707*4882a593Smuzhiyun 	struct vpd_params vpd = { 0 };
2708*4882a593Smuzhiyun 	int rc, ret;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	rc = t4_get_raw_vpd_params(padap, &vpd);
2711*4882a593Smuzhiyun 	if (rc)
2712*4882a593Smuzhiyun 		return rc;
2713*4882a593Smuzhiyun 
2714*4882a593Smuzhiyun 	rc = t4_get_fw_version(padap, &fw_vers);
2715*4882a593Smuzhiyun 	if (rc)
2716*4882a593Smuzhiyun 		return rc;
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun 	/* Serial Configuration Version is located beyond the PF's vpd size.
2719*4882a593Smuzhiyun 	 * Temporarily give access to entire EEPROM to get it.
2720*4882a593Smuzhiyun 	 */
2721*4882a593Smuzhiyun 	rc = pci_set_vpd_size(padap->pdev, EEPROMVSIZE);
2722*4882a593Smuzhiyun 	if (rc < 0)
2723*4882a593Smuzhiyun 		return rc;
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	ret = cudbg_read_vpd_reg(padap, CUDBG_SCFG_VER_ADDR, CUDBG_SCFG_VER_LEN,
2726*4882a593Smuzhiyun 				 &scfg_vers);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	/* Restore back to original PF's vpd size */
2729*4882a593Smuzhiyun 	rc = pci_set_vpd_size(padap->pdev, CUDBG_VPD_PF_SIZE);
2730*4882a593Smuzhiyun 	if (rc < 0)
2731*4882a593Smuzhiyun 		return rc;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	if (ret)
2734*4882a593Smuzhiyun 		return ret;
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	rc = cudbg_read_vpd_reg(padap, CUDBG_VPD_VER_ADDR, CUDBG_VPD_VER_LEN,
2737*4882a593Smuzhiyun 				vpd_str);
2738*4882a593Smuzhiyun 	if (rc)
2739*4882a593Smuzhiyun 		return rc;
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	vpd_str[CUDBG_VPD_VER_LEN] = '\0';
2742*4882a593Smuzhiyun 	rc = kstrtouint(vpd_str, 0, &vpd_vers);
2743*4882a593Smuzhiyun 	if (rc)
2744*4882a593Smuzhiyun 		return rc;
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, sizeof(struct cudbg_vpd_data),
2747*4882a593Smuzhiyun 			    &temp_buff);
2748*4882a593Smuzhiyun 	if (rc)
2749*4882a593Smuzhiyun 		return rc;
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 	vpd_data = (struct cudbg_vpd_data *)temp_buff.data;
2752*4882a593Smuzhiyun 	memcpy(vpd_data->sn, vpd.sn, SERNUM_LEN + 1);
2753*4882a593Smuzhiyun 	memcpy(vpd_data->bn, vpd.pn, PN_LEN + 1);
2754*4882a593Smuzhiyun 	memcpy(vpd_data->na, vpd.na, MACADDR_LEN + 1);
2755*4882a593Smuzhiyun 	memcpy(vpd_data->mn, vpd.id, ID_LEN + 1);
2756*4882a593Smuzhiyun 	vpd_data->scfg_vers = scfg_vers;
2757*4882a593Smuzhiyun 	vpd_data->vpd_vers = vpd_vers;
2758*4882a593Smuzhiyun 	vpd_data->fw_major = FW_HDR_FW_VER_MAJOR_G(fw_vers);
2759*4882a593Smuzhiyun 	vpd_data->fw_minor = FW_HDR_FW_VER_MINOR_G(fw_vers);
2760*4882a593Smuzhiyun 	vpd_data->fw_micro = FW_HDR_FW_VER_MICRO_G(fw_vers);
2761*4882a593Smuzhiyun 	vpd_data->fw_build = FW_HDR_FW_VER_BUILD_G(fw_vers);
2762*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun 
cudbg_read_tid(struct cudbg_init * pdbg_init,u32 tid,struct cudbg_tid_data * tid_data)2765*4882a593Smuzhiyun static int cudbg_read_tid(struct cudbg_init *pdbg_init, u32 tid,
2766*4882a593Smuzhiyun 			  struct cudbg_tid_data *tid_data)
2767*4882a593Smuzhiyun {
2768*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2769*4882a593Smuzhiyun 	int i, cmd_retry = 8;
2770*4882a593Smuzhiyun 	u32 val;
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	/* Fill REQ_DATA regs with 0's */
2773*4882a593Smuzhiyun 	for (i = 0; i < NUM_LE_DB_DBGI_REQ_DATA_INSTANCES; i++)
2774*4882a593Smuzhiyun 		t4_write_reg(padap, LE_DB_DBGI_REQ_DATA_A + (i << 2), 0);
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	/* Write DBIG command */
2777*4882a593Smuzhiyun 	val = DBGICMD_V(4) | DBGITID_V(tid);
2778*4882a593Smuzhiyun 	t4_write_reg(padap, LE_DB_DBGI_REQ_TCAM_CMD_A, val);
2779*4882a593Smuzhiyun 	tid_data->dbig_cmd = val;
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	val = DBGICMDSTRT_F | DBGICMDMODE_V(1); /* LE mode */
2782*4882a593Smuzhiyun 	t4_write_reg(padap, LE_DB_DBGI_CONFIG_A, val);
2783*4882a593Smuzhiyun 	tid_data->dbig_conf = val;
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	/* Poll the DBGICMDBUSY bit */
2786*4882a593Smuzhiyun 	val = 1;
2787*4882a593Smuzhiyun 	while (val) {
2788*4882a593Smuzhiyun 		val = t4_read_reg(padap, LE_DB_DBGI_CONFIG_A);
2789*4882a593Smuzhiyun 		val = val & DBGICMDBUSY_F;
2790*4882a593Smuzhiyun 		cmd_retry--;
2791*4882a593Smuzhiyun 		if (!cmd_retry)
2792*4882a593Smuzhiyun 			return CUDBG_SYSTEM_ERROR;
2793*4882a593Smuzhiyun 	}
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	/* Check RESP status */
2796*4882a593Smuzhiyun 	val = t4_read_reg(padap, LE_DB_DBGI_RSP_STATUS_A);
2797*4882a593Smuzhiyun 	tid_data->dbig_rsp_stat = val;
2798*4882a593Smuzhiyun 	if (!(val & 1))
2799*4882a593Smuzhiyun 		return CUDBG_SYSTEM_ERROR;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	/* Read RESP data */
2802*4882a593Smuzhiyun 	for (i = 0; i < NUM_LE_DB_DBGI_RSP_DATA_INSTANCES; i++)
2803*4882a593Smuzhiyun 		tid_data->data[i] = t4_read_reg(padap,
2804*4882a593Smuzhiyun 						LE_DB_DBGI_RSP_DATA_A +
2805*4882a593Smuzhiyun 						(i << 2));
2806*4882a593Smuzhiyun 	tid_data->tid = tid;
2807*4882a593Smuzhiyun 	return 0;
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun 
cudbg_get_le_type(u32 tid,struct cudbg_tcam tcam_region)2810*4882a593Smuzhiyun static int cudbg_get_le_type(u32 tid, struct cudbg_tcam tcam_region)
2811*4882a593Smuzhiyun {
2812*4882a593Smuzhiyun 	int type = LE_ET_UNKNOWN;
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	if (tid < tcam_region.server_start)
2815*4882a593Smuzhiyun 		type = LE_ET_TCAM_CON;
2816*4882a593Smuzhiyun 	else if (tid < tcam_region.filter_start)
2817*4882a593Smuzhiyun 		type = LE_ET_TCAM_SERVER;
2818*4882a593Smuzhiyun 	else if (tid < tcam_region.clip_start)
2819*4882a593Smuzhiyun 		type = LE_ET_TCAM_FILTER;
2820*4882a593Smuzhiyun 	else if (tid < tcam_region.routing_start)
2821*4882a593Smuzhiyun 		type = LE_ET_TCAM_CLIP;
2822*4882a593Smuzhiyun 	else if (tid < tcam_region.tid_hash_base)
2823*4882a593Smuzhiyun 		type = LE_ET_TCAM_ROUTING;
2824*4882a593Smuzhiyun 	else if (tid < tcam_region.max_tid)
2825*4882a593Smuzhiyun 		type = LE_ET_HASH_CON;
2826*4882a593Smuzhiyun 	else
2827*4882a593Smuzhiyun 		type = LE_ET_INVALID_TID;
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	return type;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun 
cudbg_is_ipv6_entry(struct cudbg_tid_data * tid_data,struct cudbg_tcam tcam_region)2832*4882a593Smuzhiyun static int cudbg_is_ipv6_entry(struct cudbg_tid_data *tid_data,
2833*4882a593Smuzhiyun 			       struct cudbg_tcam tcam_region)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun 	int ipv6 = 0;
2836*4882a593Smuzhiyun 	int le_type;
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 	le_type = cudbg_get_le_type(tid_data->tid, tcam_region);
2839*4882a593Smuzhiyun 	if (tid_data->tid & 1)
2840*4882a593Smuzhiyun 		return 0;
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	if (le_type == LE_ET_HASH_CON) {
2843*4882a593Smuzhiyun 		ipv6 = tid_data->data[16] & 0x8000;
2844*4882a593Smuzhiyun 	} else if (le_type == LE_ET_TCAM_CON) {
2845*4882a593Smuzhiyun 		ipv6 = tid_data->data[16] & 0x8000;
2846*4882a593Smuzhiyun 		if (ipv6)
2847*4882a593Smuzhiyun 			ipv6 = tid_data->data[9] == 0x00C00000;
2848*4882a593Smuzhiyun 	} else {
2849*4882a593Smuzhiyun 		ipv6 = 0;
2850*4882a593Smuzhiyun 	}
2851*4882a593Smuzhiyun 	return ipv6;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun 
cudbg_fill_le_tcam_info(struct adapter * padap,struct cudbg_tcam * tcam_region)2854*4882a593Smuzhiyun void cudbg_fill_le_tcam_info(struct adapter *padap,
2855*4882a593Smuzhiyun 			     struct cudbg_tcam *tcam_region)
2856*4882a593Smuzhiyun {
2857*4882a593Smuzhiyun 	u32 value;
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	/* Get the LE regions */
2860*4882a593Smuzhiyun 	value = t4_read_reg(padap, LE_DB_TID_HASHBASE_A); /* hash base index */
2861*4882a593Smuzhiyun 	tcam_region->tid_hash_base = value;
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	/* Get routing table index */
2864*4882a593Smuzhiyun 	value = t4_read_reg(padap, LE_DB_ROUTING_TABLE_INDEX_A);
2865*4882a593Smuzhiyun 	tcam_region->routing_start = value;
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	/* Get clip table index. For T6 there is separate CLIP TCAM */
2868*4882a593Smuzhiyun 	if (is_t6(padap->params.chip))
2869*4882a593Smuzhiyun 		value = t4_read_reg(padap, LE_DB_CLCAM_TID_BASE_A);
2870*4882a593Smuzhiyun 	else
2871*4882a593Smuzhiyun 		value = t4_read_reg(padap, LE_DB_CLIP_TABLE_INDEX_A);
2872*4882a593Smuzhiyun 	tcam_region->clip_start = value;
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun 	/* Get filter table index */
2875*4882a593Smuzhiyun 	value = t4_read_reg(padap, LE_DB_FILTER_TABLE_INDEX_A);
2876*4882a593Smuzhiyun 	tcam_region->filter_start = value;
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	/* Get server table index */
2879*4882a593Smuzhiyun 	value = t4_read_reg(padap, LE_DB_SERVER_INDEX_A);
2880*4882a593Smuzhiyun 	tcam_region->server_start = value;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	/* Check whether hash is enabled and calculate the max tids */
2883*4882a593Smuzhiyun 	value = t4_read_reg(padap, LE_DB_CONFIG_A);
2884*4882a593Smuzhiyun 	if ((value >> HASHEN_S) & 1) {
2885*4882a593Smuzhiyun 		value = t4_read_reg(padap, LE_DB_HASH_CONFIG_A);
2886*4882a593Smuzhiyun 		if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5) {
2887*4882a593Smuzhiyun 			tcam_region->max_tid = (value & 0xFFFFF) +
2888*4882a593Smuzhiyun 					       tcam_region->tid_hash_base;
2889*4882a593Smuzhiyun 		} else {
2890*4882a593Smuzhiyun 			value = HASHTIDSIZE_G(value);
2891*4882a593Smuzhiyun 			value = 1 << value;
2892*4882a593Smuzhiyun 			tcam_region->max_tid = value +
2893*4882a593Smuzhiyun 					       tcam_region->tid_hash_base;
2894*4882a593Smuzhiyun 		}
2895*4882a593Smuzhiyun 	} else { /* hash not enabled */
2896*4882a593Smuzhiyun 		if (is_t6(padap->params.chip))
2897*4882a593Smuzhiyun 			tcam_region->max_tid = (value & ASLIPCOMPEN_F) ?
2898*4882a593Smuzhiyun 					       CUDBG_MAX_TID_COMP_EN :
2899*4882a593Smuzhiyun 					       CUDBG_MAX_TID_COMP_DIS;
2900*4882a593Smuzhiyun 		else
2901*4882a593Smuzhiyun 			tcam_region->max_tid = CUDBG_MAX_TCAM_TID;
2902*4882a593Smuzhiyun 	}
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	if (is_t6(padap->params.chip))
2905*4882a593Smuzhiyun 		tcam_region->max_tid += CUDBG_T6_CLIP;
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun 
cudbg_collect_le_tcam(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2908*4882a593Smuzhiyun int cudbg_collect_le_tcam(struct cudbg_init *pdbg_init,
2909*4882a593Smuzhiyun 			  struct cudbg_buffer *dbg_buff,
2910*4882a593Smuzhiyun 			  struct cudbg_error *cudbg_err)
2911*4882a593Smuzhiyun {
2912*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2913*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2914*4882a593Smuzhiyun 	struct cudbg_tcam tcam_region = { 0 };
2915*4882a593Smuzhiyun 	struct cudbg_tid_data *tid_data;
2916*4882a593Smuzhiyun 	u32 bytes = 0;
2917*4882a593Smuzhiyun 	int rc, size;
2918*4882a593Smuzhiyun 	u32 i;
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	cudbg_fill_le_tcam_info(padap, &tcam_region);
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	size = sizeof(struct cudbg_tid_data) * tcam_region.max_tid;
2923*4882a593Smuzhiyun 	size += sizeof(struct cudbg_tcam);
2924*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2925*4882a593Smuzhiyun 	if (rc)
2926*4882a593Smuzhiyun 		return rc;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	memcpy(temp_buff.data, &tcam_region, sizeof(struct cudbg_tcam));
2929*4882a593Smuzhiyun 	bytes = sizeof(struct cudbg_tcam);
2930*4882a593Smuzhiyun 	tid_data = (struct cudbg_tid_data *)(temp_buff.data + bytes);
2931*4882a593Smuzhiyun 	/* read all tid */
2932*4882a593Smuzhiyun 	for (i = 0; i < tcam_region.max_tid; ) {
2933*4882a593Smuzhiyun 		rc = cudbg_read_tid(pdbg_init, i, tid_data);
2934*4882a593Smuzhiyun 		if (rc) {
2935*4882a593Smuzhiyun 			cudbg_err->sys_warn = CUDBG_STATUS_PARTIAL_DATA;
2936*4882a593Smuzhiyun 			/* Update tcam header and exit */
2937*4882a593Smuzhiyun 			tcam_region.max_tid = i;
2938*4882a593Smuzhiyun 			memcpy(temp_buff.data, &tcam_region,
2939*4882a593Smuzhiyun 			       sizeof(struct cudbg_tcam));
2940*4882a593Smuzhiyun 			goto out;
2941*4882a593Smuzhiyun 		}
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 		if (cudbg_is_ipv6_entry(tid_data, tcam_region)) {
2944*4882a593Smuzhiyun 			/* T6 CLIP TCAM: ipv6 takes 4 entries */
2945*4882a593Smuzhiyun 			if (is_t6(padap->params.chip) &&
2946*4882a593Smuzhiyun 			    i >= tcam_region.clip_start &&
2947*4882a593Smuzhiyun 			    i < tcam_region.clip_start + CUDBG_T6_CLIP)
2948*4882a593Smuzhiyun 				i += 4;
2949*4882a593Smuzhiyun 			else /* Main TCAM: ipv6 takes two tids */
2950*4882a593Smuzhiyun 				i += 2;
2951*4882a593Smuzhiyun 		} else {
2952*4882a593Smuzhiyun 			i++;
2953*4882a593Smuzhiyun 		}
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 		tid_data++;
2956*4882a593Smuzhiyun 		bytes += sizeof(struct cudbg_tid_data);
2957*4882a593Smuzhiyun 	}
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun out:
2960*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun 
cudbg_collect_cctrl(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2963*4882a593Smuzhiyun int cudbg_collect_cctrl(struct cudbg_init *pdbg_init,
2964*4882a593Smuzhiyun 			struct cudbg_buffer *dbg_buff,
2965*4882a593Smuzhiyun 			struct cudbg_error *cudbg_err)
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2968*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2969*4882a593Smuzhiyun 	u32 size;
2970*4882a593Smuzhiyun 	int rc;
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 	size = sizeof(u16) * NMTUS * NCCTRL_WIN;
2973*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2974*4882a593Smuzhiyun 	if (rc)
2975*4882a593Smuzhiyun 		return rc;
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	t4_read_cong_tbl(padap, (void *)temp_buff.data);
2978*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun 
cudbg_collect_ma_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)2981*4882a593Smuzhiyun int cudbg_collect_ma_indirect(struct cudbg_init *pdbg_init,
2982*4882a593Smuzhiyun 			      struct cudbg_buffer *dbg_buff,
2983*4882a593Smuzhiyun 			      struct cudbg_error *cudbg_err)
2984*4882a593Smuzhiyun {
2985*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
2986*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
2987*4882a593Smuzhiyun 	struct ireg_buf *ma_indr;
2988*4882a593Smuzhiyun 	int i, rc, n;
2989*4882a593Smuzhiyun 	u32 size, j;
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	if (CHELSIO_CHIP_VERSION(padap->params.chip) < CHELSIO_T6)
2992*4882a593Smuzhiyun 		return CUDBG_STATUS_ENTITY_NOT_FOUND;
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 	n = sizeof(t6_ma_ireg_array) / (IREG_NUM_ELEM * sizeof(u32));
2995*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n * 2;
2996*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
2997*4882a593Smuzhiyun 	if (rc)
2998*4882a593Smuzhiyun 		return rc;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	ma_indr = (struct ireg_buf *)temp_buff.data;
3001*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
3002*4882a593Smuzhiyun 		struct ireg_field *ma_fli = &ma_indr->tp_pio;
3003*4882a593Smuzhiyun 		u32 *buff = ma_indr->outbuf;
3004*4882a593Smuzhiyun 
3005*4882a593Smuzhiyun 		ma_fli->ireg_addr = t6_ma_ireg_array[i][0];
3006*4882a593Smuzhiyun 		ma_fli->ireg_data = t6_ma_ireg_array[i][1];
3007*4882a593Smuzhiyun 		ma_fli->ireg_local_offset = t6_ma_ireg_array[i][2];
3008*4882a593Smuzhiyun 		ma_fli->ireg_offset_range = t6_ma_ireg_array[i][3];
3009*4882a593Smuzhiyun 		t4_read_indirect(padap, ma_fli->ireg_addr, ma_fli->ireg_data,
3010*4882a593Smuzhiyun 				 buff, ma_fli->ireg_offset_range,
3011*4882a593Smuzhiyun 				 ma_fli->ireg_local_offset);
3012*4882a593Smuzhiyun 		ma_indr++;
3013*4882a593Smuzhiyun 	}
3014*4882a593Smuzhiyun 
3015*4882a593Smuzhiyun 	n = sizeof(t6_ma_ireg_array2) / (IREG_NUM_ELEM * sizeof(u32));
3016*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
3017*4882a593Smuzhiyun 		struct ireg_field *ma_fli = &ma_indr->tp_pio;
3018*4882a593Smuzhiyun 		u32 *buff = ma_indr->outbuf;
3019*4882a593Smuzhiyun 
3020*4882a593Smuzhiyun 		ma_fli->ireg_addr = t6_ma_ireg_array2[i][0];
3021*4882a593Smuzhiyun 		ma_fli->ireg_data = t6_ma_ireg_array2[i][1];
3022*4882a593Smuzhiyun 		ma_fli->ireg_local_offset = t6_ma_ireg_array2[i][2];
3023*4882a593Smuzhiyun 		for (j = 0; j < t6_ma_ireg_array2[i][3]; j++) {
3024*4882a593Smuzhiyun 			t4_read_indirect(padap, ma_fli->ireg_addr,
3025*4882a593Smuzhiyun 					 ma_fli->ireg_data, buff, 1,
3026*4882a593Smuzhiyun 					 ma_fli->ireg_local_offset);
3027*4882a593Smuzhiyun 			buff++;
3028*4882a593Smuzhiyun 			ma_fli->ireg_local_offset += 0x20;
3029*4882a593Smuzhiyun 		}
3030*4882a593Smuzhiyun 		ma_indr++;
3031*4882a593Smuzhiyun 	}
3032*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun 
cudbg_collect_ulptx_la(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3035*4882a593Smuzhiyun int cudbg_collect_ulptx_la(struct cudbg_init *pdbg_init,
3036*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
3037*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
3038*4882a593Smuzhiyun {
3039*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3040*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3041*4882a593Smuzhiyun 	struct cudbg_ulptx_la *ulptx_la_buff;
3042*4882a593Smuzhiyun 	struct cudbg_ver_hdr *ver_hdr;
3043*4882a593Smuzhiyun 	u32 i, j;
3044*4882a593Smuzhiyun 	int rc;
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff,
3047*4882a593Smuzhiyun 			    sizeof(struct cudbg_ver_hdr) +
3048*4882a593Smuzhiyun 			    sizeof(struct cudbg_ulptx_la),
3049*4882a593Smuzhiyun 			    &temp_buff);
3050*4882a593Smuzhiyun 	if (rc)
3051*4882a593Smuzhiyun 		return rc;
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	ver_hdr = (struct cudbg_ver_hdr *)temp_buff.data;
3054*4882a593Smuzhiyun 	ver_hdr->signature = CUDBG_ENTITY_SIGNATURE;
3055*4882a593Smuzhiyun 	ver_hdr->revision = CUDBG_ULPTX_LA_REV;
3056*4882a593Smuzhiyun 	ver_hdr->size = sizeof(struct cudbg_ulptx_la);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	ulptx_la_buff = (struct cudbg_ulptx_la *)(temp_buff.data +
3059*4882a593Smuzhiyun 						  sizeof(*ver_hdr));
3060*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_NUM_ULPTX; i++) {
3061*4882a593Smuzhiyun 		ulptx_la_buff->rdptr[i] = t4_read_reg(padap,
3062*4882a593Smuzhiyun 						      ULP_TX_LA_RDPTR_0_A +
3063*4882a593Smuzhiyun 						      0x10 * i);
3064*4882a593Smuzhiyun 		ulptx_la_buff->wrptr[i] = t4_read_reg(padap,
3065*4882a593Smuzhiyun 						      ULP_TX_LA_WRPTR_0_A +
3066*4882a593Smuzhiyun 						      0x10 * i);
3067*4882a593Smuzhiyun 		ulptx_la_buff->rddata[i] = t4_read_reg(padap,
3068*4882a593Smuzhiyun 						       ULP_TX_LA_RDDATA_0_A +
3069*4882a593Smuzhiyun 						       0x10 * i);
3070*4882a593Smuzhiyun 		for (j = 0; j < CUDBG_NUM_ULPTX_READ; j++)
3071*4882a593Smuzhiyun 			ulptx_la_buff->rd_data[i][j] =
3072*4882a593Smuzhiyun 				t4_read_reg(padap,
3073*4882a593Smuzhiyun 					    ULP_TX_LA_RDDATA_0_A + 0x10 * i);
3074*4882a593Smuzhiyun 	}
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_NUM_ULPTX_ASIC_READ; i++) {
3077*4882a593Smuzhiyun 		t4_write_reg(padap, ULP_TX_ASIC_DEBUG_CTRL_A, 0x1);
3078*4882a593Smuzhiyun 		ulptx_la_buff->rdptr_asic[i] =
3079*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_CTRL_A);
3080*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][0] =
3081*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_0_A);
3082*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][1] =
3083*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_1_A);
3084*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][2] =
3085*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_2_A);
3086*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][3] =
3087*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_3_A);
3088*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][4] =
3089*4882a593Smuzhiyun 				t4_read_reg(padap, ULP_TX_ASIC_DEBUG_4_A);
3090*4882a593Smuzhiyun 		ulptx_la_buff->rddata_asic[i][5] =
3091*4882a593Smuzhiyun 				t4_read_reg(padap, PM_RX_BASE_ADDR);
3092*4882a593Smuzhiyun 	}
3093*4882a593Smuzhiyun 
3094*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3095*4882a593Smuzhiyun }
3096*4882a593Smuzhiyun 
cudbg_collect_up_cim_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3097*4882a593Smuzhiyun int cudbg_collect_up_cim_indirect(struct cudbg_init *pdbg_init,
3098*4882a593Smuzhiyun 				  struct cudbg_buffer *dbg_buff,
3099*4882a593Smuzhiyun 				  struct cudbg_error *cudbg_err)
3100*4882a593Smuzhiyun {
3101*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3102*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3103*4882a593Smuzhiyun 	u32 local_offset, local_range;
3104*4882a593Smuzhiyun 	struct ireg_buf *up_cim;
3105*4882a593Smuzhiyun 	u32 size, j, iter;
3106*4882a593Smuzhiyun 	u32 instance = 0;
3107*4882a593Smuzhiyun 	int i, rc, n;
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	if (is_t5(padap->params.chip))
3110*4882a593Smuzhiyun 		n = sizeof(t5_up_cim_reg_array) /
3111*4882a593Smuzhiyun 		    ((IREG_NUM_ELEM + 1) * sizeof(u32));
3112*4882a593Smuzhiyun 	else if (is_t6(padap->params.chip))
3113*4882a593Smuzhiyun 		n = sizeof(t6_up_cim_reg_array) /
3114*4882a593Smuzhiyun 		    ((IREG_NUM_ELEM + 1) * sizeof(u32));
3115*4882a593Smuzhiyun 	else
3116*4882a593Smuzhiyun 		return CUDBG_STATUS_NOT_IMPLEMENTED;
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n;
3119*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
3120*4882a593Smuzhiyun 	if (rc)
3121*4882a593Smuzhiyun 		return rc;
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	up_cim = (struct ireg_buf *)temp_buff.data;
3124*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
3125*4882a593Smuzhiyun 		struct ireg_field *up_cim_reg = &up_cim->tp_pio;
3126*4882a593Smuzhiyun 		u32 *buff = up_cim->outbuf;
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 		if (is_t5(padap->params.chip)) {
3129*4882a593Smuzhiyun 			up_cim_reg->ireg_addr = t5_up_cim_reg_array[i][0];
3130*4882a593Smuzhiyun 			up_cim_reg->ireg_data = t5_up_cim_reg_array[i][1];
3131*4882a593Smuzhiyun 			up_cim_reg->ireg_local_offset =
3132*4882a593Smuzhiyun 						t5_up_cim_reg_array[i][2];
3133*4882a593Smuzhiyun 			up_cim_reg->ireg_offset_range =
3134*4882a593Smuzhiyun 						t5_up_cim_reg_array[i][3];
3135*4882a593Smuzhiyun 			instance = t5_up_cim_reg_array[i][4];
3136*4882a593Smuzhiyun 		} else if (is_t6(padap->params.chip)) {
3137*4882a593Smuzhiyun 			up_cim_reg->ireg_addr = t6_up_cim_reg_array[i][0];
3138*4882a593Smuzhiyun 			up_cim_reg->ireg_data = t6_up_cim_reg_array[i][1];
3139*4882a593Smuzhiyun 			up_cim_reg->ireg_local_offset =
3140*4882a593Smuzhiyun 						t6_up_cim_reg_array[i][2];
3141*4882a593Smuzhiyun 			up_cim_reg->ireg_offset_range =
3142*4882a593Smuzhiyun 						t6_up_cim_reg_array[i][3];
3143*4882a593Smuzhiyun 			instance = t6_up_cim_reg_array[i][4];
3144*4882a593Smuzhiyun 		}
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 		switch (instance) {
3147*4882a593Smuzhiyun 		case NUM_CIM_CTL_TSCH_CHANNEL_INSTANCES:
3148*4882a593Smuzhiyun 			iter = up_cim_reg->ireg_offset_range;
3149*4882a593Smuzhiyun 			local_offset = 0x120;
3150*4882a593Smuzhiyun 			local_range = 1;
3151*4882a593Smuzhiyun 			break;
3152*4882a593Smuzhiyun 		case NUM_CIM_CTL_TSCH_CHANNEL_TSCH_CLASS_INSTANCES:
3153*4882a593Smuzhiyun 			iter = up_cim_reg->ireg_offset_range;
3154*4882a593Smuzhiyun 			local_offset = 0x10;
3155*4882a593Smuzhiyun 			local_range = 1;
3156*4882a593Smuzhiyun 			break;
3157*4882a593Smuzhiyun 		default:
3158*4882a593Smuzhiyun 			iter = 1;
3159*4882a593Smuzhiyun 			local_offset = 0;
3160*4882a593Smuzhiyun 			local_range = up_cim_reg->ireg_offset_range;
3161*4882a593Smuzhiyun 			break;
3162*4882a593Smuzhiyun 		}
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 		for (j = 0; j < iter; j++, buff++) {
3165*4882a593Smuzhiyun 			rc = t4_cim_read(padap,
3166*4882a593Smuzhiyun 					 up_cim_reg->ireg_local_offset +
3167*4882a593Smuzhiyun 					 (j * local_offset), local_range, buff);
3168*4882a593Smuzhiyun 			if (rc) {
3169*4882a593Smuzhiyun 				cudbg_put_buff(pdbg_init, &temp_buff);
3170*4882a593Smuzhiyun 				return rc;
3171*4882a593Smuzhiyun 			}
3172*4882a593Smuzhiyun 		}
3173*4882a593Smuzhiyun 		up_cim++;
3174*4882a593Smuzhiyun 	}
3175*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun 
cudbg_collect_pbt_tables(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3178*4882a593Smuzhiyun int cudbg_collect_pbt_tables(struct cudbg_init *pdbg_init,
3179*4882a593Smuzhiyun 			     struct cudbg_buffer *dbg_buff,
3180*4882a593Smuzhiyun 			     struct cudbg_error *cudbg_err)
3181*4882a593Smuzhiyun {
3182*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3183*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3184*4882a593Smuzhiyun 	struct cudbg_pbt_tables *pbt;
3185*4882a593Smuzhiyun 	int i, rc;
3186*4882a593Smuzhiyun 	u32 addr;
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff,
3189*4882a593Smuzhiyun 			    sizeof(struct cudbg_pbt_tables),
3190*4882a593Smuzhiyun 			    &temp_buff);
3191*4882a593Smuzhiyun 	if (rc)
3192*4882a593Smuzhiyun 		return rc;
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	pbt = (struct cudbg_pbt_tables *)temp_buff.data;
3195*4882a593Smuzhiyun 	/* PBT dynamic entries */
3196*4882a593Smuzhiyun 	addr = CUDBG_CHAC_PBT_ADDR;
3197*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_PBT_DYNAMIC_ENTRIES; i++) {
3198*4882a593Smuzhiyun 		rc = t4_cim_read(padap, addr + (i * 4), 1,
3199*4882a593Smuzhiyun 				 &pbt->pbt_dynamic[i]);
3200*4882a593Smuzhiyun 		if (rc) {
3201*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
3202*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
3203*4882a593Smuzhiyun 			return rc;
3204*4882a593Smuzhiyun 		}
3205*4882a593Smuzhiyun 	}
3206*4882a593Smuzhiyun 
3207*4882a593Smuzhiyun 	/* PBT static entries */
3208*4882a593Smuzhiyun 	/* static entries start when bit 6 is set */
3209*4882a593Smuzhiyun 	addr = CUDBG_CHAC_PBT_ADDR + (1 << 6);
3210*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_PBT_STATIC_ENTRIES; i++) {
3211*4882a593Smuzhiyun 		rc = t4_cim_read(padap, addr + (i * 4), 1,
3212*4882a593Smuzhiyun 				 &pbt->pbt_static[i]);
3213*4882a593Smuzhiyun 		if (rc) {
3214*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
3215*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
3216*4882a593Smuzhiyun 			return rc;
3217*4882a593Smuzhiyun 		}
3218*4882a593Smuzhiyun 	}
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 	/* LRF entries */
3221*4882a593Smuzhiyun 	addr = CUDBG_CHAC_PBT_LRF;
3222*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_LRF_ENTRIES; i++) {
3223*4882a593Smuzhiyun 		rc = t4_cim_read(padap, addr + (i * 4), 1,
3224*4882a593Smuzhiyun 				 &pbt->lrf_table[i]);
3225*4882a593Smuzhiyun 		if (rc) {
3226*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
3227*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
3228*4882a593Smuzhiyun 			return rc;
3229*4882a593Smuzhiyun 		}
3230*4882a593Smuzhiyun 	}
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 	/* PBT data entries */
3233*4882a593Smuzhiyun 	addr = CUDBG_CHAC_PBT_DATA;
3234*4882a593Smuzhiyun 	for (i = 0; i < CUDBG_PBT_DATA_ENTRIES; i++) {
3235*4882a593Smuzhiyun 		rc = t4_cim_read(padap, addr + (i * 4), 1,
3236*4882a593Smuzhiyun 				 &pbt->pbt_data[i]);
3237*4882a593Smuzhiyun 		if (rc) {
3238*4882a593Smuzhiyun 			cudbg_err->sys_err = rc;
3239*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
3240*4882a593Smuzhiyun 			return rc;
3241*4882a593Smuzhiyun 		}
3242*4882a593Smuzhiyun 	}
3243*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3244*4882a593Smuzhiyun }
3245*4882a593Smuzhiyun 
cudbg_collect_mbox_log(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3246*4882a593Smuzhiyun int cudbg_collect_mbox_log(struct cudbg_init *pdbg_init,
3247*4882a593Smuzhiyun 			   struct cudbg_buffer *dbg_buff,
3248*4882a593Smuzhiyun 			   struct cudbg_error *cudbg_err)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3251*4882a593Smuzhiyun 	struct cudbg_mbox_log *mboxlog = NULL;
3252*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3253*4882a593Smuzhiyun 	struct mbox_cmd_log *log = NULL;
3254*4882a593Smuzhiyun 	struct mbox_cmd *entry;
3255*4882a593Smuzhiyun 	unsigned int entry_idx;
3256*4882a593Smuzhiyun 	u16 mbox_cmds;
3257*4882a593Smuzhiyun 	int i, k, rc;
3258*4882a593Smuzhiyun 	u64 flit;
3259*4882a593Smuzhiyun 	u32 size;
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun 	log = padap->mbox_log;
3262*4882a593Smuzhiyun 	mbox_cmds = padap->mbox_log->size;
3263*4882a593Smuzhiyun 	size = sizeof(struct cudbg_mbox_log) * mbox_cmds;
3264*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
3265*4882a593Smuzhiyun 	if (rc)
3266*4882a593Smuzhiyun 		return rc;
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	mboxlog = (struct cudbg_mbox_log *)temp_buff.data;
3269*4882a593Smuzhiyun 	for (k = 0; k < mbox_cmds; k++) {
3270*4882a593Smuzhiyun 		entry_idx = log->cursor + k;
3271*4882a593Smuzhiyun 		if (entry_idx >= log->size)
3272*4882a593Smuzhiyun 			entry_idx -= log->size;
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun 		entry = mbox_cmd_log_entry(log, entry_idx);
3275*4882a593Smuzhiyun 		/* skip over unused entries */
3276*4882a593Smuzhiyun 		if (entry->timestamp == 0)
3277*4882a593Smuzhiyun 			continue;
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 		memcpy(&mboxlog->entry, entry, sizeof(struct mbox_cmd));
3280*4882a593Smuzhiyun 		for (i = 0; i < MBOX_LEN / 8; i++) {
3281*4882a593Smuzhiyun 			flit = entry->cmd[i];
3282*4882a593Smuzhiyun 			mboxlog->hi[i] = (u32)(flit >> 32);
3283*4882a593Smuzhiyun 			mboxlog->lo[i] = (u32)flit;
3284*4882a593Smuzhiyun 		}
3285*4882a593Smuzhiyun 		mboxlog++;
3286*4882a593Smuzhiyun 	}
3287*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun 
cudbg_collect_hma_indirect(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3290*4882a593Smuzhiyun int cudbg_collect_hma_indirect(struct cudbg_init *pdbg_init,
3291*4882a593Smuzhiyun 			       struct cudbg_buffer *dbg_buff,
3292*4882a593Smuzhiyun 			       struct cudbg_error *cudbg_err)
3293*4882a593Smuzhiyun {
3294*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3295*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3296*4882a593Smuzhiyun 	struct ireg_buf *hma_indr;
3297*4882a593Smuzhiyun 	int i, rc, n;
3298*4882a593Smuzhiyun 	u32 size;
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun 	if (CHELSIO_CHIP_VERSION(padap->params.chip) < CHELSIO_T6)
3301*4882a593Smuzhiyun 		return CUDBG_STATUS_ENTITY_NOT_FOUND;
3302*4882a593Smuzhiyun 
3303*4882a593Smuzhiyun 	n = sizeof(t6_hma_ireg_array) / (IREG_NUM_ELEM * sizeof(u32));
3304*4882a593Smuzhiyun 	size = sizeof(struct ireg_buf) * n;
3305*4882a593Smuzhiyun 	rc = cudbg_get_buff(pdbg_init, dbg_buff, size, &temp_buff);
3306*4882a593Smuzhiyun 	if (rc)
3307*4882a593Smuzhiyun 		return rc;
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	hma_indr = (struct ireg_buf *)temp_buff.data;
3310*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
3311*4882a593Smuzhiyun 		struct ireg_field *hma_fli = &hma_indr->tp_pio;
3312*4882a593Smuzhiyun 		u32 *buff = hma_indr->outbuf;
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 		hma_fli->ireg_addr = t6_hma_ireg_array[i][0];
3315*4882a593Smuzhiyun 		hma_fli->ireg_data = t6_hma_ireg_array[i][1];
3316*4882a593Smuzhiyun 		hma_fli->ireg_local_offset = t6_hma_ireg_array[i][2];
3317*4882a593Smuzhiyun 		hma_fli->ireg_offset_range = t6_hma_ireg_array[i][3];
3318*4882a593Smuzhiyun 		t4_read_indirect(padap, hma_fli->ireg_addr, hma_fli->ireg_data,
3319*4882a593Smuzhiyun 				 buff, hma_fli->ireg_offset_range,
3320*4882a593Smuzhiyun 				 hma_fli->ireg_local_offset);
3321*4882a593Smuzhiyun 		hma_indr++;
3322*4882a593Smuzhiyun 	}
3323*4882a593Smuzhiyun 	return cudbg_write_and_release_buff(pdbg_init, &temp_buff, dbg_buff);
3324*4882a593Smuzhiyun }
3325*4882a593Smuzhiyun 
cudbg_fill_qdesc_num_and_size(const struct adapter * padap,u32 * num,u32 * size)3326*4882a593Smuzhiyun void cudbg_fill_qdesc_num_and_size(const struct adapter *padap,
3327*4882a593Smuzhiyun 				   u32 *num, u32 *size)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun 	u32 tot_entries = 0, tot_size = 0;
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	/* NIC TXQ, RXQ, FLQ, and CTRLQ */
3332*4882a593Smuzhiyun 	tot_entries += MAX_ETH_QSETS * 3;
3333*4882a593Smuzhiyun 	tot_entries += MAX_CTRL_QUEUES;
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun 	tot_size += MAX_ETH_QSETS * MAX_TXQ_ENTRIES * MAX_TXQ_DESC_SIZE;
3336*4882a593Smuzhiyun 	tot_size += MAX_ETH_QSETS * MAX_RSPQ_ENTRIES * MAX_RXQ_DESC_SIZE;
3337*4882a593Smuzhiyun 	tot_size += MAX_ETH_QSETS * MAX_RX_BUFFERS * MAX_FL_DESC_SIZE;
3338*4882a593Smuzhiyun 	tot_size += MAX_CTRL_QUEUES * MAX_CTRL_TXQ_ENTRIES *
3339*4882a593Smuzhiyun 		    MAX_CTRL_TXQ_DESC_SIZE;
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	/* FW_EVTQ and INTRQ */
3342*4882a593Smuzhiyun 	tot_entries += INGQ_EXTRAS;
3343*4882a593Smuzhiyun 	tot_size += INGQ_EXTRAS * MAX_RSPQ_ENTRIES * MAX_RXQ_DESC_SIZE;
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	/* PTP_TXQ */
3346*4882a593Smuzhiyun 	tot_entries += 1;
3347*4882a593Smuzhiyun 	tot_size += MAX_TXQ_ENTRIES * MAX_TXQ_DESC_SIZE;
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	/* ULD TXQ, RXQ, and FLQ */
3350*4882a593Smuzhiyun 	tot_entries += CXGB4_TX_MAX * MAX_OFLD_QSETS;
3351*4882a593Smuzhiyun 	tot_entries += CXGB4_ULD_MAX * MAX_ULD_QSETS * 2;
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	tot_size += CXGB4_TX_MAX * MAX_OFLD_QSETS * MAX_TXQ_ENTRIES *
3354*4882a593Smuzhiyun 		    MAX_TXQ_DESC_SIZE;
3355*4882a593Smuzhiyun 	tot_size += CXGB4_ULD_MAX * MAX_ULD_QSETS * MAX_RSPQ_ENTRIES *
3356*4882a593Smuzhiyun 		    MAX_RXQ_DESC_SIZE;
3357*4882a593Smuzhiyun 	tot_size += CXGB4_ULD_MAX * MAX_ULD_QSETS * MAX_RX_BUFFERS *
3358*4882a593Smuzhiyun 		    MAX_FL_DESC_SIZE;
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun 	/* ULD CIQ */
3361*4882a593Smuzhiyun 	tot_entries += CXGB4_ULD_MAX * MAX_ULD_QSETS;
3362*4882a593Smuzhiyun 	tot_size += CXGB4_ULD_MAX * MAX_ULD_QSETS * SGE_MAX_IQ_SIZE *
3363*4882a593Smuzhiyun 		    MAX_RXQ_DESC_SIZE;
3364*4882a593Smuzhiyun 
3365*4882a593Smuzhiyun 	/* ETHOFLD TXQ, RXQ, and FLQ */
3366*4882a593Smuzhiyun 	tot_entries += MAX_OFLD_QSETS * 3;
3367*4882a593Smuzhiyun 	tot_size += MAX_OFLD_QSETS * MAX_TXQ_ENTRIES * MAX_TXQ_DESC_SIZE;
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	tot_size += sizeof(struct cudbg_ver_hdr) +
3370*4882a593Smuzhiyun 		    sizeof(struct cudbg_qdesc_info) +
3371*4882a593Smuzhiyun 		    sizeof(struct cudbg_qdesc_entry) * tot_entries;
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	if (num)
3374*4882a593Smuzhiyun 		*num = tot_entries;
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 	if (size)
3377*4882a593Smuzhiyun 		*size = tot_size;
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun 
cudbg_collect_qdesc(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3380*4882a593Smuzhiyun int cudbg_collect_qdesc(struct cudbg_init *pdbg_init,
3381*4882a593Smuzhiyun 			struct cudbg_buffer *dbg_buff,
3382*4882a593Smuzhiyun 			struct cudbg_error *cudbg_err)
3383*4882a593Smuzhiyun {
3384*4882a593Smuzhiyun 	u32 num_queues = 0, tot_entries = 0, size = 0;
3385*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3386*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = { 0 };
3387*4882a593Smuzhiyun 	struct cudbg_qdesc_entry *qdesc_entry;
3388*4882a593Smuzhiyun 	struct cudbg_qdesc_info *qdesc_info;
3389*4882a593Smuzhiyun 	struct cudbg_ver_hdr *ver_hdr;
3390*4882a593Smuzhiyun 	struct sge *s = &padap->sge;
3391*4882a593Smuzhiyun 	u32 i, j, cur_off, tot_len;
3392*4882a593Smuzhiyun 	u8 *data;
3393*4882a593Smuzhiyun 	int rc;
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun 	cudbg_fill_qdesc_num_and_size(padap, &tot_entries, &size);
3396*4882a593Smuzhiyun 	size = min_t(u32, size, CUDBG_DUMP_BUFF_SIZE);
3397*4882a593Smuzhiyun 	tot_len = size;
3398*4882a593Smuzhiyun 	data = kvzalloc(size, GFP_KERNEL);
3399*4882a593Smuzhiyun 	if (!data)
3400*4882a593Smuzhiyun 		return -ENOMEM;
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	ver_hdr = (struct cudbg_ver_hdr *)data;
3403*4882a593Smuzhiyun 	ver_hdr->signature = CUDBG_ENTITY_SIGNATURE;
3404*4882a593Smuzhiyun 	ver_hdr->revision = CUDBG_QDESC_REV;
3405*4882a593Smuzhiyun 	ver_hdr->size = sizeof(struct cudbg_qdesc_info);
3406*4882a593Smuzhiyun 	size -= sizeof(*ver_hdr);
3407*4882a593Smuzhiyun 
3408*4882a593Smuzhiyun 	qdesc_info = (struct cudbg_qdesc_info *)(data +
3409*4882a593Smuzhiyun 						 sizeof(*ver_hdr));
3410*4882a593Smuzhiyun 	size -= sizeof(*qdesc_info);
3411*4882a593Smuzhiyun 	qdesc_entry = (struct cudbg_qdesc_entry *)qdesc_info->data;
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun #define QDESC_GET(q, desc, type, label) do { \
3414*4882a593Smuzhiyun 	if (size <= 0) { \
3415*4882a593Smuzhiyun 		goto label; \
3416*4882a593Smuzhiyun 	} \
3417*4882a593Smuzhiyun 	if (desc) { \
3418*4882a593Smuzhiyun 		cudbg_fill_qdesc_##q(q, type, qdesc_entry); \
3419*4882a593Smuzhiyun 		size -= sizeof(*qdesc_entry) + qdesc_entry->data_size; \
3420*4882a593Smuzhiyun 		num_queues++; \
3421*4882a593Smuzhiyun 		qdesc_entry = cudbg_next_qdesc(qdesc_entry); \
3422*4882a593Smuzhiyun 	} \
3423*4882a593Smuzhiyun } while (0)
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun #define QDESC_GET_TXQ(q, type, label) do { \
3426*4882a593Smuzhiyun 	struct sge_txq *txq = (struct sge_txq *)q; \
3427*4882a593Smuzhiyun 	QDESC_GET(txq, txq->desc, type, label); \
3428*4882a593Smuzhiyun } while (0)
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun #define QDESC_GET_RXQ(q, type, label) do { \
3431*4882a593Smuzhiyun 	struct sge_rspq *rxq = (struct sge_rspq *)q; \
3432*4882a593Smuzhiyun 	QDESC_GET(rxq, rxq->desc, type, label); \
3433*4882a593Smuzhiyun } while (0)
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun #define QDESC_GET_FLQ(q, type, label) do { \
3436*4882a593Smuzhiyun 	struct sge_fl *flq = (struct sge_fl *)q; \
3437*4882a593Smuzhiyun 	QDESC_GET(flq, flq->desc, type, label); \
3438*4882a593Smuzhiyun } while (0)
3439*4882a593Smuzhiyun 
3440*4882a593Smuzhiyun 	/* NIC TXQ */
3441*4882a593Smuzhiyun 	for (i = 0; i < s->ethqsets; i++)
3442*4882a593Smuzhiyun 		QDESC_GET_TXQ(&s->ethtxq[i].q, CUDBG_QTYPE_NIC_TXQ, out);
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	/* NIC RXQ */
3445*4882a593Smuzhiyun 	for (i = 0; i < s->ethqsets; i++)
3446*4882a593Smuzhiyun 		QDESC_GET_RXQ(&s->ethrxq[i].rspq, CUDBG_QTYPE_NIC_RXQ, out);
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	/* NIC FLQ */
3449*4882a593Smuzhiyun 	for (i = 0; i < s->ethqsets; i++)
3450*4882a593Smuzhiyun 		QDESC_GET_FLQ(&s->ethrxq[i].fl, CUDBG_QTYPE_NIC_FLQ, out);
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	/* NIC CTRLQ */
3453*4882a593Smuzhiyun 	for (i = 0; i < padap->params.nports; i++)
3454*4882a593Smuzhiyun 		QDESC_GET_TXQ(&s->ctrlq[i].q, CUDBG_QTYPE_CTRLQ, out);
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	/* FW_EVTQ */
3457*4882a593Smuzhiyun 	QDESC_GET_RXQ(&s->fw_evtq, CUDBG_QTYPE_FWEVTQ, out);
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	/* INTRQ */
3460*4882a593Smuzhiyun 	QDESC_GET_RXQ(&s->intrq, CUDBG_QTYPE_INTRQ, out);
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 	/* PTP_TXQ */
3463*4882a593Smuzhiyun 	QDESC_GET_TXQ(&s->ptptxq.q, CUDBG_QTYPE_PTP_TXQ, out);
3464*4882a593Smuzhiyun 
3465*4882a593Smuzhiyun 	/* ULD Queues */
3466*4882a593Smuzhiyun 	mutex_lock(&uld_mutex);
3467*4882a593Smuzhiyun 
3468*4882a593Smuzhiyun 	if (s->uld_txq_info) {
3469*4882a593Smuzhiyun 		struct sge_uld_txq_info *utxq;
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 		/* ULD TXQ */
3472*4882a593Smuzhiyun 		for (j = 0; j < CXGB4_TX_MAX; j++) {
3473*4882a593Smuzhiyun 			if (!s->uld_txq_info[j])
3474*4882a593Smuzhiyun 				continue;
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 			utxq = s->uld_txq_info[j];
3477*4882a593Smuzhiyun 			for (i = 0; i < utxq->ntxq; i++)
3478*4882a593Smuzhiyun 				QDESC_GET_TXQ(&utxq->uldtxq[i].q,
3479*4882a593Smuzhiyun 					      cudbg_uld_txq_to_qtype(j),
3480*4882a593Smuzhiyun 					      out_unlock_uld);
3481*4882a593Smuzhiyun 		}
3482*4882a593Smuzhiyun 	}
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun 	if (s->uld_rxq_info) {
3485*4882a593Smuzhiyun 		struct sge_uld_rxq_info *urxq;
3486*4882a593Smuzhiyun 		u32 base;
3487*4882a593Smuzhiyun 
3488*4882a593Smuzhiyun 		/* ULD RXQ */
3489*4882a593Smuzhiyun 		for (j = 0; j < CXGB4_ULD_MAX; j++) {
3490*4882a593Smuzhiyun 			if (!s->uld_rxq_info[j])
3491*4882a593Smuzhiyun 				continue;
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 			urxq = s->uld_rxq_info[j];
3494*4882a593Smuzhiyun 			for (i = 0; i < urxq->nrxq; i++)
3495*4882a593Smuzhiyun 				QDESC_GET_RXQ(&urxq->uldrxq[i].rspq,
3496*4882a593Smuzhiyun 					      cudbg_uld_rxq_to_qtype(j),
3497*4882a593Smuzhiyun 					      out_unlock_uld);
3498*4882a593Smuzhiyun 		}
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 		/* ULD FLQ */
3501*4882a593Smuzhiyun 		for (j = 0; j < CXGB4_ULD_MAX; j++) {
3502*4882a593Smuzhiyun 			if (!s->uld_rxq_info[j])
3503*4882a593Smuzhiyun 				continue;
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 			urxq = s->uld_rxq_info[j];
3506*4882a593Smuzhiyun 			for (i = 0; i < urxq->nrxq; i++)
3507*4882a593Smuzhiyun 				QDESC_GET_FLQ(&urxq->uldrxq[i].fl,
3508*4882a593Smuzhiyun 					      cudbg_uld_flq_to_qtype(j),
3509*4882a593Smuzhiyun 					      out_unlock_uld);
3510*4882a593Smuzhiyun 		}
3511*4882a593Smuzhiyun 
3512*4882a593Smuzhiyun 		/* ULD CIQ */
3513*4882a593Smuzhiyun 		for (j = 0; j < CXGB4_ULD_MAX; j++) {
3514*4882a593Smuzhiyun 			if (!s->uld_rxq_info[j])
3515*4882a593Smuzhiyun 				continue;
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 			urxq = s->uld_rxq_info[j];
3518*4882a593Smuzhiyun 			base = urxq->nrxq;
3519*4882a593Smuzhiyun 			for (i = 0; i < urxq->nciq; i++)
3520*4882a593Smuzhiyun 				QDESC_GET_RXQ(&urxq->uldrxq[base + i].rspq,
3521*4882a593Smuzhiyun 					      cudbg_uld_ciq_to_qtype(j),
3522*4882a593Smuzhiyun 					      out_unlock_uld);
3523*4882a593Smuzhiyun 		}
3524*4882a593Smuzhiyun 	}
3525*4882a593Smuzhiyun 	mutex_unlock(&uld_mutex);
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	if (!padap->tc_mqprio)
3528*4882a593Smuzhiyun 		goto out;
3529*4882a593Smuzhiyun 
3530*4882a593Smuzhiyun 	mutex_lock(&padap->tc_mqprio->mqprio_mutex);
3531*4882a593Smuzhiyun 	/* ETHOFLD TXQ */
3532*4882a593Smuzhiyun 	if (s->eohw_txq)
3533*4882a593Smuzhiyun 		for (i = 0; i < s->eoqsets; i++)
3534*4882a593Smuzhiyun 			QDESC_GET_TXQ(&s->eohw_txq[i].q,
3535*4882a593Smuzhiyun 				      CUDBG_QTYPE_ETHOFLD_TXQ, out_unlock_mqprio);
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 	/* ETHOFLD RXQ and FLQ */
3538*4882a593Smuzhiyun 	if (s->eohw_rxq) {
3539*4882a593Smuzhiyun 		for (i = 0; i < s->eoqsets; i++)
3540*4882a593Smuzhiyun 			QDESC_GET_RXQ(&s->eohw_rxq[i].rspq,
3541*4882a593Smuzhiyun 				      CUDBG_QTYPE_ETHOFLD_RXQ, out_unlock_mqprio);
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 		for (i = 0; i < s->eoqsets; i++)
3544*4882a593Smuzhiyun 			QDESC_GET_FLQ(&s->eohw_rxq[i].fl,
3545*4882a593Smuzhiyun 				      CUDBG_QTYPE_ETHOFLD_FLQ, out_unlock_mqprio);
3546*4882a593Smuzhiyun 	}
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun out_unlock_mqprio:
3549*4882a593Smuzhiyun 	mutex_unlock(&padap->tc_mqprio->mqprio_mutex);
3550*4882a593Smuzhiyun 
3551*4882a593Smuzhiyun out:
3552*4882a593Smuzhiyun 	qdesc_info->qdesc_entry_size = sizeof(*qdesc_entry);
3553*4882a593Smuzhiyun 	qdesc_info->num_queues = num_queues;
3554*4882a593Smuzhiyun 	cur_off = 0;
3555*4882a593Smuzhiyun 	while (tot_len) {
3556*4882a593Smuzhiyun 		u32 chunk_size = min_t(u32, tot_len, CUDBG_CHUNK_SIZE);
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 		rc = cudbg_get_buff(pdbg_init, dbg_buff, chunk_size,
3559*4882a593Smuzhiyun 				    &temp_buff);
3560*4882a593Smuzhiyun 		if (rc) {
3561*4882a593Smuzhiyun 			cudbg_err->sys_warn = CUDBG_STATUS_PARTIAL_DATA;
3562*4882a593Smuzhiyun 			goto out_free;
3563*4882a593Smuzhiyun 		}
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 		memcpy(temp_buff.data, data + cur_off, chunk_size);
3566*4882a593Smuzhiyun 		tot_len -= chunk_size;
3567*4882a593Smuzhiyun 		cur_off += chunk_size;
3568*4882a593Smuzhiyun 		rc = cudbg_write_and_release_buff(pdbg_init, &temp_buff,
3569*4882a593Smuzhiyun 						  dbg_buff);
3570*4882a593Smuzhiyun 		if (rc) {
3571*4882a593Smuzhiyun 			cudbg_put_buff(pdbg_init, &temp_buff);
3572*4882a593Smuzhiyun 			cudbg_err->sys_warn = CUDBG_STATUS_PARTIAL_DATA;
3573*4882a593Smuzhiyun 			goto out_free;
3574*4882a593Smuzhiyun 		}
3575*4882a593Smuzhiyun 	}
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun out_free:
3578*4882a593Smuzhiyun 	if (data)
3579*4882a593Smuzhiyun 		kvfree(data);
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun #undef QDESC_GET_FLQ
3582*4882a593Smuzhiyun #undef QDESC_GET_RXQ
3583*4882a593Smuzhiyun #undef QDESC_GET_TXQ
3584*4882a593Smuzhiyun #undef QDESC_GET
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	return rc;
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun out_unlock_uld:
3589*4882a593Smuzhiyun 	mutex_unlock(&uld_mutex);
3590*4882a593Smuzhiyun 	goto out;
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun 
cudbg_collect_flash(struct cudbg_init * pdbg_init,struct cudbg_buffer * dbg_buff,struct cudbg_error * cudbg_err)3593*4882a593Smuzhiyun int cudbg_collect_flash(struct cudbg_init *pdbg_init,
3594*4882a593Smuzhiyun 			struct cudbg_buffer *dbg_buff,
3595*4882a593Smuzhiyun 			struct cudbg_error *cudbg_err)
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun 	struct adapter *padap = pdbg_init->adap;
3598*4882a593Smuzhiyun 	u32 count = padap->params.sf_size, n;
3599*4882a593Smuzhiyun 	struct cudbg_buffer temp_buff = {0};
3600*4882a593Smuzhiyun 	u32 addr, i;
3601*4882a593Smuzhiyun 	int rc;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	addr = FLASH_EXP_ROM_START;
3604*4882a593Smuzhiyun 
3605*4882a593Smuzhiyun 	for (i = 0; i < count; i += SF_PAGE_SIZE) {
3606*4882a593Smuzhiyun 		n = min_t(u32, count - i, SF_PAGE_SIZE);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 		rc = cudbg_get_buff(pdbg_init, dbg_buff, n, &temp_buff);
3609*4882a593Smuzhiyun 		if (rc) {
3610*4882a593Smuzhiyun 			cudbg_err->sys_warn = CUDBG_STATUS_PARTIAL_DATA;
3611*4882a593Smuzhiyun 			goto out;
3612*4882a593Smuzhiyun 		}
3613*4882a593Smuzhiyun 		rc = t4_read_flash(padap, addr, n, (u32 *)temp_buff.data, 0);
3614*4882a593Smuzhiyun 		if (rc)
3615*4882a593Smuzhiyun 			goto out;
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun 		addr += (n * 4);
3618*4882a593Smuzhiyun 		rc = cudbg_write_and_release_buff(pdbg_init, &temp_buff,
3619*4882a593Smuzhiyun 						  dbg_buff);
3620*4882a593Smuzhiyun 		if (rc) {
3621*4882a593Smuzhiyun 			cudbg_err->sys_warn = CUDBG_STATUS_PARTIAL_DATA;
3622*4882a593Smuzhiyun 			goto out;
3623*4882a593Smuzhiyun 		}
3624*4882a593Smuzhiyun 	}
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun out:
3627*4882a593Smuzhiyun 	return rc;
3628*4882a593Smuzhiyun }
3629