1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2004-2008 Chelsio, Inc. All rights reserved. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This software is available to you under a choice of one of two 5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU 6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file 7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the 8*4882a593Smuzhiyun * OpenIB.org BSD license below: 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or 11*4882a593Smuzhiyun * without modification, are permitted provided that the following 12*4882a593Smuzhiyun * conditions are met: 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * - Redistributions of source code must retain the above 15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 16*4882a593Smuzhiyun * disclaimer. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above 19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following 20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials 21*4882a593Smuzhiyun * provided with the distribution. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30*4882a593Smuzhiyun * SOFTWARE. 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #ifndef T3_CPL_H 33*4882a593Smuzhiyun #define T3_CPL_H 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #if !defined(__LITTLE_ENDIAN_BITFIELD) && !defined(__BIG_ENDIAN_BITFIELD) 36*4882a593Smuzhiyun # include <asm/byteorder.h> 37*4882a593Smuzhiyun #endif 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun enum CPL_opcode { 40*4882a593Smuzhiyun CPL_PASS_OPEN_REQ = 0x1, 41*4882a593Smuzhiyun CPL_PASS_ACCEPT_RPL = 0x2, 42*4882a593Smuzhiyun CPL_ACT_OPEN_REQ = 0x3, 43*4882a593Smuzhiyun CPL_SET_TCB = 0x4, 44*4882a593Smuzhiyun CPL_SET_TCB_FIELD = 0x5, 45*4882a593Smuzhiyun CPL_GET_TCB = 0x6, 46*4882a593Smuzhiyun CPL_PCMD = 0x7, 47*4882a593Smuzhiyun CPL_CLOSE_CON_REQ = 0x8, 48*4882a593Smuzhiyun CPL_CLOSE_LISTSRV_REQ = 0x9, 49*4882a593Smuzhiyun CPL_ABORT_REQ = 0xA, 50*4882a593Smuzhiyun CPL_ABORT_RPL = 0xB, 51*4882a593Smuzhiyun CPL_TX_DATA = 0xC, 52*4882a593Smuzhiyun CPL_RX_DATA_ACK = 0xD, 53*4882a593Smuzhiyun CPL_TX_PKT = 0xE, 54*4882a593Smuzhiyun CPL_RTE_DELETE_REQ = 0xF, 55*4882a593Smuzhiyun CPL_RTE_WRITE_REQ = 0x10, 56*4882a593Smuzhiyun CPL_RTE_READ_REQ = 0x11, 57*4882a593Smuzhiyun CPL_L2T_WRITE_REQ = 0x12, 58*4882a593Smuzhiyun CPL_L2T_READ_REQ = 0x13, 59*4882a593Smuzhiyun CPL_SMT_WRITE_REQ = 0x14, 60*4882a593Smuzhiyun CPL_SMT_READ_REQ = 0x15, 61*4882a593Smuzhiyun CPL_TX_PKT_LSO = 0x16, 62*4882a593Smuzhiyun CPL_PCMD_READ = 0x17, 63*4882a593Smuzhiyun CPL_BARRIER = 0x18, 64*4882a593Smuzhiyun CPL_TID_RELEASE = 0x1A, 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun CPL_CLOSE_LISTSRV_RPL = 0x20, 67*4882a593Smuzhiyun CPL_ERROR = 0x21, 68*4882a593Smuzhiyun CPL_GET_TCB_RPL = 0x22, 69*4882a593Smuzhiyun CPL_L2T_WRITE_RPL = 0x23, 70*4882a593Smuzhiyun CPL_PCMD_READ_RPL = 0x24, 71*4882a593Smuzhiyun CPL_PCMD_RPL = 0x25, 72*4882a593Smuzhiyun CPL_PEER_CLOSE = 0x26, 73*4882a593Smuzhiyun CPL_RTE_DELETE_RPL = 0x27, 74*4882a593Smuzhiyun CPL_RTE_WRITE_RPL = 0x28, 75*4882a593Smuzhiyun CPL_RX_DDP_COMPLETE = 0x29, 76*4882a593Smuzhiyun CPL_RX_PHYS_ADDR = 0x2A, 77*4882a593Smuzhiyun CPL_RX_PKT = 0x2B, 78*4882a593Smuzhiyun CPL_RX_URG_NOTIFY = 0x2C, 79*4882a593Smuzhiyun CPL_SET_TCB_RPL = 0x2D, 80*4882a593Smuzhiyun CPL_SMT_WRITE_RPL = 0x2E, 81*4882a593Smuzhiyun CPL_TX_DATA_ACK = 0x2F, 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun CPL_ABORT_REQ_RSS = 0x30, 84*4882a593Smuzhiyun CPL_ABORT_RPL_RSS = 0x31, 85*4882a593Smuzhiyun CPL_CLOSE_CON_RPL = 0x32, 86*4882a593Smuzhiyun CPL_ISCSI_HDR = 0x33, 87*4882a593Smuzhiyun CPL_L2T_READ_RPL = 0x34, 88*4882a593Smuzhiyun CPL_RDMA_CQE = 0x35, 89*4882a593Smuzhiyun CPL_RDMA_CQE_READ_RSP = 0x36, 90*4882a593Smuzhiyun CPL_RDMA_CQE_ERR = 0x37, 91*4882a593Smuzhiyun CPL_RTE_READ_RPL = 0x38, 92*4882a593Smuzhiyun CPL_RX_DATA = 0x39, 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun CPL_ACT_OPEN_RPL = 0x40, 95*4882a593Smuzhiyun CPL_PASS_OPEN_RPL = 0x41, 96*4882a593Smuzhiyun CPL_RX_DATA_DDP = 0x42, 97*4882a593Smuzhiyun CPL_SMT_READ_RPL = 0x43, 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun CPL_ACT_ESTABLISH = 0x50, 100*4882a593Smuzhiyun CPL_PASS_ESTABLISH = 0x51, 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun CPL_PASS_ACCEPT_REQ = 0x70, 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun CPL_ASYNC_NOTIF = 0x80, /* fake opcode for async notifications */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun CPL_TX_DMA_ACK = 0xA0, 107*4882a593Smuzhiyun CPL_RDMA_READ_REQ = 0xA1, 108*4882a593Smuzhiyun CPL_RDMA_TERMINATE = 0xA2, 109*4882a593Smuzhiyun CPL_TRACE_PKT = 0xA3, 110*4882a593Smuzhiyun CPL_RDMA_EC_STATUS = 0xA5, 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun NUM_CPL_CMDS /* must be last and previous entries must be sorted */ 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun enum CPL_error { 116*4882a593Smuzhiyun CPL_ERR_NONE = 0, 117*4882a593Smuzhiyun CPL_ERR_TCAM_PARITY = 1, 118*4882a593Smuzhiyun CPL_ERR_TCAM_FULL = 3, 119*4882a593Smuzhiyun CPL_ERR_CONN_RESET = 20, 120*4882a593Smuzhiyun CPL_ERR_CONN_EXIST = 22, 121*4882a593Smuzhiyun CPL_ERR_ARP_MISS = 23, 122*4882a593Smuzhiyun CPL_ERR_BAD_SYN = 24, 123*4882a593Smuzhiyun CPL_ERR_CONN_TIMEDOUT = 30, 124*4882a593Smuzhiyun CPL_ERR_XMIT_TIMEDOUT = 31, 125*4882a593Smuzhiyun CPL_ERR_PERSIST_TIMEDOUT = 32, 126*4882a593Smuzhiyun CPL_ERR_FINWAIT2_TIMEDOUT = 33, 127*4882a593Smuzhiyun CPL_ERR_KEEPALIVE_TIMEDOUT = 34, 128*4882a593Smuzhiyun CPL_ERR_RTX_NEG_ADVICE = 35, 129*4882a593Smuzhiyun CPL_ERR_PERSIST_NEG_ADVICE = 36, 130*4882a593Smuzhiyun CPL_ERR_ABORT_FAILED = 42, 131*4882a593Smuzhiyun CPL_ERR_GENERAL = 99 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun enum { 135*4882a593Smuzhiyun CPL_CONN_POLICY_AUTO = 0, 136*4882a593Smuzhiyun CPL_CONN_POLICY_ASK = 1, 137*4882a593Smuzhiyun CPL_CONN_POLICY_DENY = 3 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun enum { 141*4882a593Smuzhiyun ULP_MODE_NONE = 0, 142*4882a593Smuzhiyun ULP_MODE_ISCSI = 2, 143*4882a593Smuzhiyun ULP_MODE_RDMA = 4, 144*4882a593Smuzhiyun ULP_MODE_TCPDDP = 5 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun enum { 148*4882a593Smuzhiyun ULP_CRC_HEADER = 1 << 0, 149*4882a593Smuzhiyun ULP_CRC_DATA = 1 << 1 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun enum { 153*4882a593Smuzhiyun CPL_PASS_OPEN_ACCEPT, 154*4882a593Smuzhiyun CPL_PASS_OPEN_REJECT 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun enum { 158*4882a593Smuzhiyun CPL_ABORT_SEND_RST = 0, 159*4882a593Smuzhiyun CPL_ABORT_NO_RST, 160*4882a593Smuzhiyun CPL_ABORT_POST_CLOSE_REQ = 2 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun enum { /* TX_PKT_LSO ethernet types */ 164*4882a593Smuzhiyun CPL_ETH_II, 165*4882a593Smuzhiyun CPL_ETH_II_VLAN, 166*4882a593Smuzhiyun CPL_ETH_802_3, 167*4882a593Smuzhiyun CPL_ETH_802_3_VLAN 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun enum { /* TCP congestion control algorithms */ 171*4882a593Smuzhiyun CONG_ALG_RENO, 172*4882a593Smuzhiyun CONG_ALG_TAHOE, 173*4882a593Smuzhiyun CONG_ALG_NEWRENO, 174*4882a593Smuzhiyun CONG_ALG_HIGHSPEED 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun enum { /* RSS hash type */ 178*4882a593Smuzhiyun RSS_HASH_NONE = 0, 179*4882a593Smuzhiyun RSS_HASH_2_TUPLE = 1, 180*4882a593Smuzhiyun RSS_HASH_4_TUPLE = 2, 181*4882a593Smuzhiyun RSS_HASH_TCPV6 = 3 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun union opcode_tid { 185*4882a593Smuzhiyun __be32 opcode_tid; 186*4882a593Smuzhiyun __u8 opcode; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define S_OPCODE 24 190*4882a593Smuzhiyun #define V_OPCODE(x) ((x) << S_OPCODE) 191*4882a593Smuzhiyun #define G_OPCODE(x) (((x) >> S_OPCODE) & 0xFF) 192*4882a593Smuzhiyun #define G_TID(x) ((x) & 0xFFFFFF) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define S_QNUM 0 195*4882a593Smuzhiyun #define G_QNUM(x) (((x) >> S_QNUM) & 0xFFFF) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define S_HASHTYPE 22 198*4882a593Smuzhiyun #define M_HASHTYPE 0x3 199*4882a593Smuzhiyun #define G_HASHTYPE(x) (((x) >> S_HASHTYPE) & M_HASHTYPE) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* tid is assumed to be 24-bits */ 202*4882a593Smuzhiyun #define MK_OPCODE_TID(opcode, tid) (V_OPCODE(opcode) | (tid)) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* extract the TID from a CPL command */ 207*4882a593Smuzhiyun #define GET_TID(cmd) (G_TID(ntohl(OPCODE_TID(cmd)))) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun struct tcp_options { 210*4882a593Smuzhiyun __be16 mss; 211*4882a593Smuzhiyun __u8 wsf; 212*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 213*4882a593Smuzhiyun __u8:5; 214*4882a593Smuzhiyun __u8 ecn:1; 215*4882a593Smuzhiyun __u8 sack:1; 216*4882a593Smuzhiyun __u8 tstamp:1; 217*4882a593Smuzhiyun #else 218*4882a593Smuzhiyun __u8 tstamp:1; 219*4882a593Smuzhiyun __u8 sack:1; 220*4882a593Smuzhiyun __u8 ecn:1; 221*4882a593Smuzhiyun __u8:5; 222*4882a593Smuzhiyun #endif 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun struct rss_header { 226*4882a593Smuzhiyun __u8 opcode; 227*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 228*4882a593Smuzhiyun __u8 cpu_idx:6; 229*4882a593Smuzhiyun __u8 hash_type:2; 230*4882a593Smuzhiyun #else 231*4882a593Smuzhiyun __u8 hash_type:2; 232*4882a593Smuzhiyun __u8 cpu_idx:6; 233*4882a593Smuzhiyun #endif 234*4882a593Smuzhiyun __be16 cq_idx; 235*4882a593Smuzhiyun __be32 rss_hash_val; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #ifndef CHELSIO_FW 239*4882a593Smuzhiyun struct work_request_hdr { 240*4882a593Smuzhiyun __be32 wr_hi; 241*4882a593Smuzhiyun __be32 wr_lo; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* wr_hi fields */ 245*4882a593Smuzhiyun #define S_WR_SGE_CREDITS 0 246*4882a593Smuzhiyun #define M_WR_SGE_CREDITS 0xFF 247*4882a593Smuzhiyun #define V_WR_SGE_CREDITS(x) ((x) << S_WR_SGE_CREDITS) 248*4882a593Smuzhiyun #define G_WR_SGE_CREDITS(x) (((x) >> S_WR_SGE_CREDITS) & M_WR_SGE_CREDITS) 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define S_WR_SGLSFLT 8 251*4882a593Smuzhiyun #define M_WR_SGLSFLT 0xFF 252*4882a593Smuzhiyun #define V_WR_SGLSFLT(x) ((x) << S_WR_SGLSFLT) 253*4882a593Smuzhiyun #define G_WR_SGLSFLT(x) (((x) >> S_WR_SGLSFLT) & M_WR_SGLSFLT) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define S_WR_BCNTLFLT 16 256*4882a593Smuzhiyun #define M_WR_BCNTLFLT 0xF 257*4882a593Smuzhiyun #define V_WR_BCNTLFLT(x) ((x) << S_WR_BCNTLFLT) 258*4882a593Smuzhiyun #define G_WR_BCNTLFLT(x) (((x) >> S_WR_BCNTLFLT) & M_WR_BCNTLFLT) 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define S_WR_DATATYPE 20 261*4882a593Smuzhiyun #define V_WR_DATATYPE(x) ((x) << S_WR_DATATYPE) 262*4882a593Smuzhiyun #define F_WR_DATATYPE V_WR_DATATYPE(1U) 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define S_WR_COMPL 21 265*4882a593Smuzhiyun #define V_WR_COMPL(x) ((x) << S_WR_COMPL) 266*4882a593Smuzhiyun #define F_WR_COMPL V_WR_COMPL(1U) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define S_WR_EOP 22 269*4882a593Smuzhiyun #define V_WR_EOP(x) ((x) << S_WR_EOP) 270*4882a593Smuzhiyun #define F_WR_EOP V_WR_EOP(1U) 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define S_WR_SOP 23 273*4882a593Smuzhiyun #define V_WR_SOP(x) ((x) << S_WR_SOP) 274*4882a593Smuzhiyun #define F_WR_SOP V_WR_SOP(1U) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define S_WR_OP 24 277*4882a593Smuzhiyun #define M_WR_OP 0xFF 278*4882a593Smuzhiyun #define V_WR_OP(x) ((x) << S_WR_OP) 279*4882a593Smuzhiyun #define G_WR_OP(x) (((x) >> S_WR_OP) & M_WR_OP) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* wr_lo fields */ 282*4882a593Smuzhiyun #define S_WR_LEN 0 283*4882a593Smuzhiyun #define M_WR_LEN 0xFF 284*4882a593Smuzhiyun #define V_WR_LEN(x) ((x) << S_WR_LEN) 285*4882a593Smuzhiyun #define G_WR_LEN(x) (((x) >> S_WR_LEN) & M_WR_LEN) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #define S_WR_TID 8 288*4882a593Smuzhiyun #define M_WR_TID 0xFFFFF 289*4882a593Smuzhiyun #define V_WR_TID(x) ((x) << S_WR_TID) 290*4882a593Smuzhiyun #define G_WR_TID(x) (((x) >> S_WR_TID) & M_WR_TID) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define S_WR_CR_FLUSH 30 293*4882a593Smuzhiyun #define V_WR_CR_FLUSH(x) ((x) << S_WR_CR_FLUSH) 294*4882a593Smuzhiyun #define F_WR_CR_FLUSH V_WR_CR_FLUSH(1U) 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define S_WR_GEN 31 297*4882a593Smuzhiyun #define V_WR_GEN(x) ((x) << S_WR_GEN) 298*4882a593Smuzhiyun #define F_WR_GEN V_WR_GEN(1U) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun # define WR_HDR struct work_request_hdr wr 301*4882a593Smuzhiyun # define RSS_HDR 302*4882a593Smuzhiyun #else 303*4882a593Smuzhiyun # define WR_HDR 304*4882a593Smuzhiyun # define RSS_HDR struct rss_header rss_hdr; 305*4882a593Smuzhiyun #endif 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* option 0 lower-half fields */ 308*4882a593Smuzhiyun #define S_CPL_STATUS 0 309*4882a593Smuzhiyun #define M_CPL_STATUS 0xFF 310*4882a593Smuzhiyun #define V_CPL_STATUS(x) ((x) << S_CPL_STATUS) 311*4882a593Smuzhiyun #define G_CPL_STATUS(x) (((x) >> S_CPL_STATUS) & M_CPL_STATUS) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define S_INJECT_TIMER 6 314*4882a593Smuzhiyun #define V_INJECT_TIMER(x) ((x) << S_INJECT_TIMER) 315*4882a593Smuzhiyun #define F_INJECT_TIMER V_INJECT_TIMER(1U) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define S_NO_OFFLOAD 7 318*4882a593Smuzhiyun #define V_NO_OFFLOAD(x) ((x) << S_NO_OFFLOAD) 319*4882a593Smuzhiyun #define F_NO_OFFLOAD V_NO_OFFLOAD(1U) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define S_ULP_MODE 8 322*4882a593Smuzhiyun #define M_ULP_MODE 0xF 323*4882a593Smuzhiyun #define V_ULP_MODE(x) ((x) << S_ULP_MODE) 324*4882a593Smuzhiyun #define G_ULP_MODE(x) (((x) >> S_ULP_MODE) & M_ULP_MODE) 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define S_RCV_BUFSIZ 12 327*4882a593Smuzhiyun #define M_RCV_BUFSIZ 0x3FFF 328*4882a593Smuzhiyun #define V_RCV_BUFSIZ(x) ((x) << S_RCV_BUFSIZ) 329*4882a593Smuzhiyun #define G_RCV_BUFSIZ(x) (((x) >> S_RCV_BUFSIZ) & M_RCV_BUFSIZ) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define S_TOS 26 332*4882a593Smuzhiyun #define M_TOS 0x3F 333*4882a593Smuzhiyun #define V_TOS(x) ((x) << S_TOS) 334*4882a593Smuzhiyun #define G_TOS(x) (((x) >> S_TOS) & M_TOS) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* option 0 upper-half fields */ 337*4882a593Smuzhiyun #define S_DELACK 0 338*4882a593Smuzhiyun #define V_DELACK(x) ((x) << S_DELACK) 339*4882a593Smuzhiyun #define F_DELACK V_DELACK(1U) 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define S_NO_CONG 1 342*4882a593Smuzhiyun #define V_NO_CONG(x) ((x) << S_NO_CONG) 343*4882a593Smuzhiyun #define F_NO_CONG V_NO_CONG(1U) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define S_SRC_MAC_SEL 2 346*4882a593Smuzhiyun #define M_SRC_MAC_SEL 0x3 347*4882a593Smuzhiyun #define V_SRC_MAC_SEL(x) ((x) << S_SRC_MAC_SEL) 348*4882a593Smuzhiyun #define G_SRC_MAC_SEL(x) (((x) >> S_SRC_MAC_SEL) & M_SRC_MAC_SEL) 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define S_L2T_IDX 4 351*4882a593Smuzhiyun #define M_L2T_IDX 0x7FF 352*4882a593Smuzhiyun #define V_L2T_IDX(x) ((x) << S_L2T_IDX) 353*4882a593Smuzhiyun #define G_L2T_IDX(x) (((x) >> S_L2T_IDX) & M_L2T_IDX) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #define S_TX_CHANNEL 15 356*4882a593Smuzhiyun #define V_TX_CHANNEL(x) ((x) << S_TX_CHANNEL) 357*4882a593Smuzhiyun #define F_TX_CHANNEL V_TX_CHANNEL(1U) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define S_TCAM_BYPASS 16 360*4882a593Smuzhiyun #define V_TCAM_BYPASS(x) ((x) << S_TCAM_BYPASS) 361*4882a593Smuzhiyun #define F_TCAM_BYPASS V_TCAM_BYPASS(1U) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define S_NAGLE 17 364*4882a593Smuzhiyun #define V_NAGLE(x) ((x) << S_NAGLE) 365*4882a593Smuzhiyun #define F_NAGLE V_NAGLE(1U) 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define S_WND_SCALE 18 368*4882a593Smuzhiyun #define M_WND_SCALE 0xF 369*4882a593Smuzhiyun #define V_WND_SCALE(x) ((x) << S_WND_SCALE) 370*4882a593Smuzhiyun #define G_WND_SCALE(x) (((x) >> S_WND_SCALE) & M_WND_SCALE) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define S_KEEP_ALIVE 22 373*4882a593Smuzhiyun #define V_KEEP_ALIVE(x) ((x) << S_KEEP_ALIVE) 374*4882a593Smuzhiyun #define F_KEEP_ALIVE V_KEEP_ALIVE(1U) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define S_MAX_RETRANS 23 377*4882a593Smuzhiyun #define M_MAX_RETRANS 0xF 378*4882a593Smuzhiyun #define V_MAX_RETRANS(x) ((x) << S_MAX_RETRANS) 379*4882a593Smuzhiyun #define G_MAX_RETRANS(x) (((x) >> S_MAX_RETRANS) & M_MAX_RETRANS) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define S_MAX_RETRANS_OVERRIDE 27 382*4882a593Smuzhiyun #define V_MAX_RETRANS_OVERRIDE(x) ((x) << S_MAX_RETRANS_OVERRIDE) 383*4882a593Smuzhiyun #define F_MAX_RETRANS_OVERRIDE V_MAX_RETRANS_OVERRIDE(1U) 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define S_MSS_IDX 28 386*4882a593Smuzhiyun #define M_MSS_IDX 0xF 387*4882a593Smuzhiyun #define V_MSS_IDX(x) ((x) << S_MSS_IDX) 388*4882a593Smuzhiyun #define G_MSS_IDX(x) (((x) >> S_MSS_IDX) & M_MSS_IDX) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* option 1 fields */ 391*4882a593Smuzhiyun #define S_RSS_ENABLE 0 392*4882a593Smuzhiyun #define V_RSS_ENABLE(x) ((x) << S_RSS_ENABLE) 393*4882a593Smuzhiyun #define F_RSS_ENABLE V_RSS_ENABLE(1U) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define S_RSS_MASK_LEN 1 396*4882a593Smuzhiyun #define M_RSS_MASK_LEN 0x7 397*4882a593Smuzhiyun #define V_RSS_MASK_LEN(x) ((x) << S_RSS_MASK_LEN) 398*4882a593Smuzhiyun #define G_RSS_MASK_LEN(x) (((x) >> S_RSS_MASK_LEN) & M_RSS_MASK_LEN) 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define S_CPU_IDX 4 401*4882a593Smuzhiyun #define M_CPU_IDX 0x3F 402*4882a593Smuzhiyun #define V_CPU_IDX(x) ((x) << S_CPU_IDX) 403*4882a593Smuzhiyun #define G_CPU_IDX(x) (((x) >> S_CPU_IDX) & M_CPU_IDX) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define S_MAC_MATCH_VALID 18 406*4882a593Smuzhiyun #define V_MAC_MATCH_VALID(x) ((x) << S_MAC_MATCH_VALID) 407*4882a593Smuzhiyun #define F_MAC_MATCH_VALID V_MAC_MATCH_VALID(1U) 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #define S_CONN_POLICY 19 410*4882a593Smuzhiyun #define M_CONN_POLICY 0x3 411*4882a593Smuzhiyun #define V_CONN_POLICY(x) ((x) << S_CONN_POLICY) 412*4882a593Smuzhiyun #define G_CONN_POLICY(x) (((x) >> S_CONN_POLICY) & M_CONN_POLICY) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define S_SYN_DEFENSE 21 415*4882a593Smuzhiyun #define V_SYN_DEFENSE(x) ((x) << S_SYN_DEFENSE) 416*4882a593Smuzhiyun #define F_SYN_DEFENSE V_SYN_DEFENSE(1U) 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun #define S_VLAN_PRI 22 419*4882a593Smuzhiyun #define M_VLAN_PRI 0x3 420*4882a593Smuzhiyun #define V_VLAN_PRI(x) ((x) << S_VLAN_PRI) 421*4882a593Smuzhiyun #define G_VLAN_PRI(x) (((x) >> S_VLAN_PRI) & M_VLAN_PRI) 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun #define S_VLAN_PRI_VALID 24 424*4882a593Smuzhiyun #define V_VLAN_PRI_VALID(x) ((x) << S_VLAN_PRI_VALID) 425*4882a593Smuzhiyun #define F_VLAN_PRI_VALID V_VLAN_PRI_VALID(1U) 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define S_PKT_TYPE 25 428*4882a593Smuzhiyun #define M_PKT_TYPE 0x3 429*4882a593Smuzhiyun #define V_PKT_TYPE(x) ((x) << S_PKT_TYPE) 430*4882a593Smuzhiyun #define G_PKT_TYPE(x) (((x) >> S_PKT_TYPE) & M_PKT_TYPE) 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #define S_MAC_MATCH 27 433*4882a593Smuzhiyun #define M_MAC_MATCH 0x1F 434*4882a593Smuzhiyun #define V_MAC_MATCH(x) ((x) << S_MAC_MATCH) 435*4882a593Smuzhiyun #define G_MAC_MATCH(x) (((x) >> S_MAC_MATCH) & M_MAC_MATCH) 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* option 2 fields */ 438*4882a593Smuzhiyun #define S_CPU_INDEX 0 439*4882a593Smuzhiyun #define M_CPU_INDEX 0x7F 440*4882a593Smuzhiyun #define V_CPU_INDEX(x) ((x) << S_CPU_INDEX) 441*4882a593Smuzhiyun #define G_CPU_INDEX(x) (((x) >> S_CPU_INDEX) & M_CPU_INDEX) 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define S_CPU_INDEX_VALID 7 444*4882a593Smuzhiyun #define V_CPU_INDEX_VALID(x) ((x) << S_CPU_INDEX_VALID) 445*4882a593Smuzhiyun #define F_CPU_INDEX_VALID V_CPU_INDEX_VALID(1U) 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #define S_RX_COALESCE 8 448*4882a593Smuzhiyun #define M_RX_COALESCE 0x3 449*4882a593Smuzhiyun #define V_RX_COALESCE(x) ((x) << S_RX_COALESCE) 450*4882a593Smuzhiyun #define G_RX_COALESCE(x) (((x) >> S_RX_COALESCE) & M_RX_COALESCE) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define S_RX_COALESCE_VALID 10 453*4882a593Smuzhiyun #define V_RX_COALESCE_VALID(x) ((x) << S_RX_COALESCE_VALID) 454*4882a593Smuzhiyun #define F_RX_COALESCE_VALID V_RX_COALESCE_VALID(1U) 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define S_CONG_CONTROL_FLAVOR 11 457*4882a593Smuzhiyun #define M_CONG_CONTROL_FLAVOR 0x3 458*4882a593Smuzhiyun #define V_CONG_CONTROL_FLAVOR(x) ((x) << S_CONG_CONTROL_FLAVOR) 459*4882a593Smuzhiyun #define G_CONG_CONTROL_FLAVOR(x) (((x) >> S_CONG_CONTROL_FLAVOR) & M_CONG_CONTROL_FLAVOR) 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define S_PACING_FLAVOR 13 462*4882a593Smuzhiyun #define M_PACING_FLAVOR 0x3 463*4882a593Smuzhiyun #define V_PACING_FLAVOR(x) ((x) << S_PACING_FLAVOR) 464*4882a593Smuzhiyun #define G_PACING_FLAVOR(x) (((x) >> S_PACING_FLAVOR) & M_PACING_FLAVOR) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define S_FLAVORS_VALID 15 467*4882a593Smuzhiyun #define V_FLAVORS_VALID(x) ((x) << S_FLAVORS_VALID) 468*4882a593Smuzhiyun #define F_FLAVORS_VALID V_FLAVORS_VALID(1U) 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define S_RX_FC_DISABLE 16 471*4882a593Smuzhiyun #define V_RX_FC_DISABLE(x) ((x) << S_RX_FC_DISABLE) 472*4882a593Smuzhiyun #define F_RX_FC_DISABLE V_RX_FC_DISABLE(1U) 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define S_RX_FC_VALID 17 475*4882a593Smuzhiyun #define V_RX_FC_VALID(x) ((x) << S_RX_FC_VALID) 476*4882a593Smuzhiyun #define F_RX_FC_VALID V_RX_FC_VALID(1U) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun struct cpl_pass_open_req { 479*4882a593Smuzhiyun WR_HDR; 480*4882a593Smuzhiyun union opcode_tid ot; 481*4882a593Smuzhiyun __be16 local_port; 482*4882a593Smuzhiyun __be16 peer_port; 483*4882a593Smuzhiyun __be32 local_ip; 484*4882a593Smuzhiyun __be32 peer_ip; 485*4882a593Smuzhiyun __be32 opt0h; 486*4882a593Smuzhiyun __be32 opt0l; 487*4882a593Smuzhiyun __be32 peer_netmask; 488*4882a593Smuzhiyun __be32 opt1; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun struct cpl_pass_open_rpl { 492*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 493*4882a593Smuzhiyun __be16 local_port; 494*4882a593Smuzhiyun __be16 peer_port; 495*4882a593Smuzhiyun __be32 local_ip; 496*4882a593Smuzhiyun __be32 peer_ip; 497*4882a593Smuzhiyun __u8 resvd[7]; 498*4882a593Smuzhiyun __u8 status; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun struct cpl_pass_establish { 502*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 503*4882a593Smuzhiyun __be16 local_port; 504*4882a593Smuzhiyun __be16 peer_port; 505*4882a593Smuzhiyun __be32 local_ip; 506*4882a593Smuzhiyun __be32 peer_ip; 507*4882a593Smuzhiyun __be32 tos_tid; 508*4882a593Smuzhiyun __be16 l2t_idx; 509*4882a593Smuzhiyun __be16 tcp_opt; 510*4882a593Smuzhiyun __be32 snd_isn; 511*4882a593Smuzhiyun __be32 rcv_isn; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun /* cpl_pass_establish.tos_tid fields */ 515*4882a593Smuzhiyun #define S_PASS_OPEN_TID 0 516*4882a593Smuzhiyun #define M_PASS_OPEN_TID 0xFFFFFF 517*4882a593Smuzhiyun #define V_PASS_OPEN_TID(x) ((x) << S_PASS_OPEN_TID) 518*4882a593Smuzhiyun #define G_PASS_OPEN_TID(x) (((x) >> S_PASS_OPEN_TID) & M_PASS_OPEN_TID) 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define S_PASS_OPEN_TOS 24 521*4882a593Smuzhiyun #define M_PASS_OPEN_TOS 0xFF 522*4882a593Smuzhiyun #define V_PASS_OPEN_TOS(x) ((x) << S_PASS_OPEN_TOS) 523*4882a593Smuzhiyun #define G_PASS_OPEN_TOS(x) (((x) >> S_PASS_OPEN_TOS) & M_PASS_OPEN_TOS) 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /* cpl_pass_establish.l2t_idx fields */ 526*4882a593Smuzhiyun #define S_L2T_IDX16 5 527*4882a593Smuzhiyun #define M_L2T_IDX16 0x7FF 528*4882a593Smuzhiyun #define V_L2T_IDX16(x) ((x) << S_L2T_IDX16) 529*4882a593Smuzhiyun #define G_L2T_IDX16(x) (((x) >> S_L2T_IDX16) & M_L2T_IDX16) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun /* cpl_pass_establish.tcp_opt fields (also applies act_open_establish) */ 532*4882a593Smuzhiyun #define G_TCPOPT_WSCALE_OK(x) (((x) >> 5) & 1) 533*4882a593Smuzhiyun #define G_TCPOPT_SACK(x) (((x) >> 6) & 1) 534*4882a593Smuzhiyun #define G_TCPOPT_TSTAMP(x) (((x) >> 7) & 1) 535*4882a593Smuzhiyun #define G_TCPOPT_SND_WSCALE(x) (((x) >> 8) & 0xf) 536*4882a593Smuzhiyun #define G_TCPOPT_MSS(x) (((x) >> 12) & 0xf) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun struct cpl_pass_accept_req { 539*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 540*4882a593Smuzhiyun __be16 local_port; 541*4882a593Smuzhiyun __be16 peer_port; 542*4882a593Smuzhiyun __be32 local_ip; 543*4882a593Smuzhiyun __be32 peer_ip; 544*4882a593Smuzhiyun __be32 tos_tid; 545*4882a593Smuzhiyun struct tcp_options tcp_options; 546*4882a593Smuzhiyun __u8 dst_mac[6]; 547*4882a593Smuzhiyun __be16 vlan_tag; 548*4882a593Smuzhiyun __u8 src_mac[6]; 549*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 550*4882a593Smuzhiyun __u8:3; 551*4882a593Smuzhiyun __u8 addr_idx:3; 552*4882a593Smuzhiyun __u8 port_idx:1; 553*4882a593Smuzhiyun __u8 exact_match:1; 554*4882a593Smuzhiyun #else 555*4882a593Smuzhiyun __u8 exact_match:1; 556*4882a593Smuzhiyun __u8 port_idx:1; 557*4882a593Smuzhiyun __u8 addr_idx:3; 558*4882a593Smuzhiyun __u8:3; 559*4882a593Smuzhiyun #endif 560*4882a593Smuzhiyun __u8 rsvd; 561*4882a593Smuzhiyun __be32 rcv_isn; 562*4882a593Smuzhiyun __be32 rsvd2; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun struct cpl_pass_accept_rpl { 566*4882a593Smuzhiyun WR_HDR; 567*4882a593Smuzhiyun union opcode_tid ot; 568*4882a593Smuzhiyun __be32 opt2; 569*4882a593Smuzhiyun __be32 rsvd; 570*4882a593Smuzhiyun __be32 peer_ip; 571*4882a593Smuzhiyun __be32 opt0h; 572*4882a593Smuzhiyun __be32 opt0l_status; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun struct cpl_act_open_req { 576*4882a593Smuzhiyun WR_HDR; 577*4882a593Smuzhiyun union opcode_tid ot; 578*4882a593Smuzhiyun __be16 local_port; 579*4882a593Smuzhiyun __be16 peer_port; 580*4882a593Smuzhiyun __be32 local_ip; 581*4882a593Smuzhiyun __be32 peer_ip; 582*4882a593Smuzhiyun __be32 opt0h; 583*4882a593Smuzhiyun __be32 opt0l; 584*4882a593Smuzhiyun __be32 params; 585*4882a593Smuzhiyun __be32 opt2; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun /* cpl_act_open_req.params fields */ 589*4882a593Smuzhiyun #define S_AOPEN_VLAN_PRI 9 590*4882a593Smuzhiyun #define M_AOPEN_VLAN_PRI 0x3 591*4882a593Smuzhiyun #define V_AOPEN_VLAN_PRI(x) ((x) << S_AOPEN_VLAN_PRI) 592*4882a593Smuzhiyun #define G_AOPEN_VLAN_PRI(x) (((x) >> S_AOPEN_VLAN_PRI) & M_AOPEN_VLAN_PRI) 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #define S_AOPEN_VLAN_PRI_VALID 11 595*4882a593Smuzhiyun #define V_AOPEN_VLAN_PRI_VALID(x) ((x) << S_AOPEN_VLAN_PRI_VALID) 596*4882a593Smuzhiyun #define F_AOPEN_VLAN_PRI_VALID V_AOPEN_VLAN_PRI_VALID(1U) 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun #define S_AOPEN_PKT_TYPE 12 599*4882a593Smuzhiyun #define M_AOPEN_PKT_TYPE 0x3 600*4882a593Smuzhiyun #define V_AOPEN_PKT_TYPE(x) ((x) << S_AOPEN_PKT_TYPE) 601*4882a593Smuzhiyun #define G_AOPEN_PKT_TYPE(x) (((x) >> S_AOPEN_PKT_TYPE) & M_AOPEN_PKT_TYPE) 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define S_AOPEN_MAC_MATCH 14 604*4882a593Smuzhiyun #define M_AOPEN_MAC_MATCH 0x1F 605*4882a593Smuzhiyun #define V_AOPEN_MAC_MATCH(x) ((x) << S_AOPEN_MAC_MATCH) 606*4882a593Smuzhiyun #define G_AOPEN_MAC_MATCH(x) (((x) >> S_AOPEN_MAC_MATCH) & M_AOPEN_MAC_MATCH) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define S_AOPEN_MAC_MATCH_VALID 19 609*4882a593Smuzhiyun #define V_AOPEN_MAC_MATCH_VALID(x) ((x) << S_AOPEN_MAC_MATCH_VALID) 610*4882a593Smuzhiyun #define F_AOPEN_MAC_MATCH_VALID V_AOPEN_MAC_MATCH_VALID(1U) 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun #define S_AOPEN_IFF_VLAN 20 613*4882a593Smuzhiyun #define M_AOPEN_IFF_VLAN 0xFFF 614*4882a593Smuzhiyun #define V_AOPEN_IFF_VLAN(x) ((x) << S_AOPEN_IFF_VLAN) 615*4882a593Smuzhiyun #define G_AOPEN_IFF_VLAN(x) (((x) >> S_AOPEN_IFF_VLAN) & M_AOPEN_IFF_VLAN) 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun struct cpl_act_open_rpl { 618*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 619*4882a593Smuzhiyun __be16 local_port; 620*4882a593Smuzhiyun __be16 peer_port; 621*4882a593Smuzhiyun __be32 local_ip; 622*4882a593Smuzhiyun __be32 peer_ip; 623*4882a593Smuzhiyun __be32 atid; 624*4882a593Smuzhiyun __u8 rsvd[3]; 625*4882a593Smuzhiyun __u8 status; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun struct cpl_act_establish { 629*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 630*4882a593Smuzhiyun __be16 local_port; 631*4882a593Smuzhiyun __be16 peer_port; 632*4882a593Smuzhiyun __be32 local_ip; 633*4882a593Smuzhiyun __be32 peer_ip; 634*4882a593Smuzhiyun __be32 tos_tid; 635*4882a593Smuzhiyun __be16 l2t_idx; 636*4882a593Smuzhiyun __be16 tcp_opt; 637*4882a593Smuzhiyun __be32 snd_isn; 638*4882a593Smuzhiyun __be32 rcv_isn; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun struct cpl_get_tcb { 642*4882a593Smuzhiyun WR_HDR; 643*4882a593Smuzhiyun union opcode_tid ot; 644*4882a593Smuzhiyun __be16 cpuno; 645*4882a593Smuzhiyun __be16 rsvd; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun struct cpl_get_tcb_rpl { 649*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 650*4882a593Smuzhiyun __u8 rsvd; 651*4882a593Smuzhiyun __u8 status; 652*4882a593Smuzhiyun __be16 len; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun struct cpl_set_tcb { 656*4882a593Smuzhiyun WR_HDR; 657*4882a593Smuzhiyun union opcode_tid ot; 658*4882a593Smuzhiyun __u8 reply; 659*4882a593Smuzhiyun __u8 cpu_idx; 660*4882a593Smuzhiyun __be16 len; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* cpl_set_tcb.reply fields */ 664*4882a593Smuzhiyun #define S_NO_REPLY 7 665*4882a593Smuzhiyun #define V_NO_REPLY(x) ((x) << S_NO_REPLY) 666*4882a593Smuzhiyun #define F_NO_REPLY V_NO_REPLY(1U) 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun struct cpl_set_tcb_field { 669*4882a593Smuzhiyun WR_HDR; 670*4882a593Smuzhiyun union opcode_tid ot; 671*4882a593Smuzhiyun __u8 reply; 672*4882a593Smuzhiyun __u8 cpu_idx; 673*4882a593Smuzhiyun __be16 word; 674*4882a593Smuzhiyun __be64 mask; 675*4882a593Smuzhiyun __be64 val; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun struct cpl_set_tcb_rpl { 679*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 680*4882a593Smuzhiyun __u8 rsvd[3]; 681*4882a593Smuzhiyun __u8 status; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun struct cpl_pcmd { 685*4882a593Smuzhiyun WR_HDR; 686*4882a593Smuzhiyun union opcode_tid ot; 687*4882a593Smuzhiyun __u8 rsvd[3]; 688*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 689*4882a593Smuzhiyun __u8 src:1; 690*4882a593Smuzhiyun __u8 bundle:1; 691*4882a593Smuzhiyun __u8 channel:1; 692*4882a593Smuzhiyun __u8:5; 693*4882a593Smuzhiyun #else 694*4882a593Smuzhiyun __u8:5; 695*4882a593Smuzhiyun __u8 channel:1; 696*4882a593Smuzhiyun __u8 bundle:1; 697*4882a593Smuzhiyun __u8 src:1; 698*4882a593Smuzhiyun #endif 699*4882a593Smuzhiyun __be32 pcmd_parm[2]; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun struct cpl_pcmd_reply { 703*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 704*4882a593Smuzhiyun __u8 status; 705*4882a593Smuzhiyun __u8 rsvd; 706*4882a593Smuzhiyun __be16 len; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun struct cpl_close_con_req { 710*4882a593Smuzhiyun WR_HDR; 711*4882a593Smuzhiyun union opcode_tid ot; 712*4882a593Smuzhiyun __be32 rsvd; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun struct cpl_close_con_rpl { 716*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 717*4882a593Smuzhiyun __u8 rsvd[3]; 718*4882a593Smuzhiyun __u8 status; 719*4882a593Smuzhiyun __be32 snd_nxt; 720*4882a593Smuzhiyun __be32 rcv_nxt; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun struct cpl_close_listserv_req { 724*4882a593Smuzhiyun WR_HDR; 725*4882a593Smuzhiyun union opcode_tid ot; 726*4882a593Smuzhiyun __u8 rsvd0; 727*4882a593Smuzhiyun __u8 cpu_idx; 728*4882a593Smuzhiyun __be16 rsvd1; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun struct cpl_close_listserv_rpl { 732*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 733*4882a593Smuzhiyun __u8 rsvd[3]; 734*4882a593Smuzhiyun __u8 status; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun struct cpl_abort_req_rss { 738*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 739*4882a593Smuzhiyun __be32 rsvd0; 740*4882a593Smuzhiyun __u8 rsvd1; 741*4882a593Smuzhiyun __u8 status; 742*4882a593Smuzhiyun __u8 rsvd2[6]; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun struct cpl_abort_req { 746*4882a593Smuzhiyun WR_HDR; 747*4882a593Smuzhiyun union opcode_tid ot; 748*4882a593Smuzhiyun __be32 rsvd0; 749*4882a593Smuzhiyun __u8 rsvd1; 750*4882a593Smuzhiyun __u8 cmd; 751*4882a593Smuzhiyun __u8 rsvd2[6]; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun struct cpl_abort_rpl_rss { 755*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 756*4882a593Smuzhiyun __be32 rsvd0; 757*4882a593Smuzhiyun __u8 rsvd1; 758*4882a593Smuzhiyun __u8 status; 759*4882a593Smuzhiyun __u8 rsvd2[6]; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun struct cpl_abort_rpl { 763*4882a593Smuzhiyun WR_HDR; 764*4882a593Smuzhiyun union opcode_tid ot; 765*4882a593Smuzhiyun __be32 rsvd0; 766*4882a593Smuzhiyun __u8 rsvd1; 767*4882a593Smuzhiyun __u8 cmd; 768*4882a593Smuzhiyun __u8 rsvd2[6]; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun struct cpl_peer_close { 772*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 773*4882a593Smuzhiyun __be32 rcv_nxt; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun struct tx_data_wr { 777*4882a593Smuzhiyun __be32 wr_hi; 778*4882a593Smuzhiyun __be32 wr_lo; 779*4882a593Smuzhiyun __be32 len; 780*4882a593Smuzhiyun __be32 flags; 781*4882a593Smuzhiyun __be32 sndseq; 782*4882a593Smuzhiyun __be32 param; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun /* tx_data_wr.flags fields */ 786*4882a593Smuzhiyun #define S_TX_ACK_PAGES 21 787*4882a593Smuzhiyun #define M_TX_ACK_PAGES 0x7 788*4882a593Smuzhiyun #define V_TX_ACK_PAGES(x) ((x) << S_TX_ACK_PAGES) 789*4882a593Smuzhiyun #define G_TX_ACK_PAGES(x) (((x) >> S_TX_ACK_PAGES) & M_TX_ACK_PAGES) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun /* tx_data_wr.param fields */ 792*4882a593Smuzhiyun #define S_TX_PORT 0 793*4882a593Smuzhiyun #define M_TX_PORT 0x7 794*4882a593Smuzhiyun #define V_TX_PORT(x) ((x) << S_TX_PORT) 795*4882a593Smuzhiyun #define G_TX_PORT(x) (((x) >> S_TX_PORT) & M_TX_PORT) 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun #define S_TX_MSS 4 798*4882a593Smuzhiyun #define M_TX_MSS 0xF 799*4882a593Smuzhiyun #define V_TX_MSS(x) ((x) << S_TX_MSS) 800*4882a593Smuzhiyun #define G_TX_MSS(x) (((x) >> S_TX_MSS) & M_TX_MSS) 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define S_TX_QOS 8 803*4882a593Smuzhiyun #define M_TX_QOS 0xFF 804*4882a593Smuzhiyun #define V_TX_QOS(x) ((x) << S_TX_QOS) 805*4882a593Smuzhiyun #define G_TX_QOS(x) (((x) >> S_TX_QOS) & M_TX_QOS) 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #define S_TX_SNDBUF 16 808*4882a593Smuzhiyun #define M_TX_SNDBUF 0xFFFF 809*4882a593Smuzhiyun #define V_TX_SNDBUF(x) ((x) << S_TX_SNDBUF) 810*4882a593Smuzhiyun #define G_TX_SNDBUF(x) (((x) >> S_TX_SNDBUF) & M_TX_SNDBUF) 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun struct cpl_tx_data { 813*4882a593Smuzhiyun union opcode_tid ot; 814*4882a593Smuzhiyun __be32 len; 815*4882a593Smuzhiyun __be32 rsvd; 816*4882a593Smuzhiyun __be16 urg; 817*4882a593Smuzhiyun __be16 flags; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun /* cpl_tx_data.flags fields */ 821*4882a593Smuzhiyun #define S_TX_ULP_SUBMODE 6 822*4882a593Smuzhiyun #define M_TX_ULP_SUBMODE 0xF 823*4882a593Smuzhiyun #define V_TX_ULP_SUBMODE(x) ((x) << S_TX_ULP_SUBMODE) 824*4882a593Smuzhiyun #define G_TX_ULP_SUBMODE(x) (((x) >> S_TX_ULP_SUBMODE) & M_TX_ULP_SUBMODE) 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define S_TX_ULP_MODE 10 827*4882a593Smuzhiyun #define M_TX_ULP_MODE 0xF 828*4882a593Smuzhiyun #define V_TX_ULP_MODE(x) ((x) << S_TX_ULP_MODE) 829*4882a593Smuzhiyun #define G_TX_ULP_MODE(x) (((x) >> S_TX_ULP_MODE) & M_TX_ULP_MODE) 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define S_TX_SHOVE 14 832*4882a593Smuzhiyun #define V_TX_SHOVE(x) ((x) << S_TX_SHOVE) 833*4882a593Smuzhiyun #define F_TX_SHOVE V_TX_SHOVE(1U) 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun #define S_TX_MORE 15 836*4882a593Smuzhiyun #define V_TX_MORE(x) ((x) << S_TX_MORE) 837*4882a593Smuzhiyun #define F_TX_MORE V_TX_MORE(1U) 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun /* additional tx_data_wr.flags fields */ 840*4882a593Smuzhiyun #define S_TX_CPU_IDX 0 841*4882a593Smuzhiyun #define M_TX_CPU_IDX 0x3F 842*4882a593Smuzhiyun #define V_TX_CPU_IDX(x) ((x) << S_TX_CPU_IDX) 843*4882a593Smuzhiyun #define G_TX_CPU_IDX(x) (((x) >> S_TX_CPU_IDX) & M_TX_CPU_IDX) 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun #define S_TX_URG 16 846*4882a593Smuzhiyun #define V_TX_URG(x) ((x) << S_TX_URG) 847*4882a593Smuzhiyun #define F_TX_URG V_TX_URG(1U) 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun #define S_TX_CLOSE 17 850*4882a593Smuzhiyun #define V_TX_CLOSE(x) ((x) << S_TX_CLOSE) 851*4882a593Smuzhiyun #define F_TX_CLOSE V_TX_CLOSE(1U) 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun #define S_TX_INIT 18 854*4882a593Smuzhiyun #define V_TX_INIT(x) ((x) << S_TX_INIT) 855*4882a593Smuzhiyun #define F_TX_INIT V_TX_INIT(1U) 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun #define S_TX_IMM_ACK 19 858*4882a593Smuzhiyun #define V_TX_IMM_ACK(x) ((x) << S_TX_IMM_ACK) 859*4882a593Smuzhiyun #define F_TX_IMM_ACK V_TX_IMM_ACK(1U) 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun #define S_TX_IMM_DMA 20 862*4882a593Smuzhiyun #define V_TX_IMM_DMA(x) ((x) << S_TX_IMM_DMA) 863*4882a593Smuzhiyun #define F_TX_IMM_DMA V_TX_IMM_DMA(1U) 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun struct cpl_tx_data_ack { 866*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 867*4882a593Smuzhiyun __be32 ack_seq; 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun struct cpl_wr_ack { 871*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 872*4882a593Smuzhiyun __be16 credits; 873*4882a593Smuzhiyun __be16 rsvd; 874*4882a593Smuzhiyun __be32 snd_nxt; 875*4882a593Smuzhiyun __be32 snd_una; 876*4882a593Smuzhiyun }; 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun struct cpl_rdma_ec_status { 879*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 880*4882a593Smuzhiyun __u8 rsvd[3]; 881*4882a593Smuzhiyun __u8 status; 882*4882a593Smuzhiyun }; 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun struct mngt_pktsched_wr { 885*4882a593Smuzhiyun __be32 wr_hi; 886*4882a593Smuzhiyun __be32 wr_lo; 887*4882a593Smuzhiyun __u8 mngt_opcode; 888*4882a593Smuzhiyun __u8 rsvd[7]; 889*4882a593Smuzhiyun __u8 sched; 890*4882a593Smuzhiyun __u8 idx; 891*4882a593Smuzhiyun __u8 min; 892*4882a593Smuzhiyun __u8 max; 893*4882a593Smuzhiyun __u8 binding; 894*4882a593Smuzhiyun __u8 rsvd1[3]; 895*4882a593Smuzhiyun }; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun struct cpl_iscsi_hdr { 898*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 899*4882a593Smuzhiyun __be16 pdu_len_ddp; 900*4882a593Smuzhiyun __be16 len; 901*4882a593Smuzhiyun __be32 seq; 902*4882a593Smuzhiyun __be16 urg; 903*4882a593Smuzhiyun __u8 rsvd; 904*4882a593Smuzhiyun __u8 status; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun /* cpl_iscsi_hdr.pdu_len_ddp fields */ 908*4882a593Smuzhiyun #define S_ISCSI_PDU_LEN 0 909*4882a593Smuzhiyun #define M_ISCSI_PDU_LEN 0x7FFF 910*4882a593Smuzhiyun #define V_ISCSI_PDU_LEN(x) ((x) << S_ISCSI_PDU_LEN) 911*4882a593Smuzhiyun #define G_ISCSI_PDU_LEN(x) (((x) >> S_ISCSI_PDU_LEN) & M_ISCSI_PDU_LEN) 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun #define S_ISCSI_DDP 15 914*4882a593Smuzhiyun #define V_ISCSI_DDP(x) ((x) << S_ISCSI_DDP) 915*4882a593Smuzhiyun #define F_ISCSI_DDP V_ISCSI_DDP(1U) 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun struct cpl_rx_data { 918*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 919*4882a593Smuzhiyun __be16 rsvd; 920*4882a593Smuzhiyun __be16 len; 921*4882a593Smuzhiyun __be32 seq; 922*4882a593Smuzhiyun __be16 urg; 923*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 924*4882a593Smuzhiyun __u8 dack_mode:2; 925*4882a593Smuzhiyun __u8 psh:1; 926*4882a593Smuzhiyun __u8 heartbeat:1; 927*4882a593Smuzhiyun __u8:4; 928*4882a593Smuzhiyun #else 929*4882a593Smuzhiyun __u8:4; 930*4882a593Smuzhiyun __u8 heartbeat:1; 931*4882a593Smuzhiyun __u8 psh:1; 932*4882a593Smuzhiyun __u8 dack_mode:2; 933*4882a593Smuzhiyun #endif 934*4882a593Smuzhiyun __u8 status; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun struct cpl_rx_data_ack { 938*4882a593Smuzhiyun WR_HDR; 939*4882a593Smuzhiyun union opcode_tid ot; 940*4882a593Smuzhiyun __be32 credit_dack; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun /* cpl_rx_data_ack.ack_seq fields */ 944*4882a593Smuzhiyun #define S_RX_CREDITS 0 945*4882a593Smuzhiyun #define M_RX_CREDITS 0x7FFFFFF 946*4882a593Smuzhiyun #define V_RX_CREDITS(x) ((x) << S_RX_CREDITS) 947*4882a593Smuzhiyun #define G_RX_CREDITS(x) (((x) >> S_RX_CREDITS) & M_RX_CREDITS) 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun #define S_RX_MODULATE 27 950*4882a593Smuzhiyun #define V_RX_MODULATE(x) ((x) << S_RX_MODULATE) 951*4882a593Smuzhiyun #define F_RX_MODULATE V_RX_MODULATE(1U) 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun #define S_RX_FORCE_ACK 28 954*4882a593Smuzhiyun #define V_RX_FORCE_ACK(x) ((x) << S_RX_FORCE_ACK) 955*4882a593Smuzhiyun #define F_RX_FORCE_ACK V_RX_FORCE_ACK(1U) 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun #define S_RX_DACK_MODE 29 958*4882a593Smuzhiyun #define M_RX_DACK_MODE 0x3 959*4882a593Smuzhiyun #define V_RX_DACK_MODE(x) ((x) << S_RX_DACK_MODE) 960*4882a593Smuzhiyun #define G_RX_DACK_MODE(x) (((x) >> S_RX_DACK_MODE) & M_RX_DACK_MODE) 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun #define S_RX_DACK_CHANGE 31 963*4882a593Smuzhiyun #define V_RX_DACK_CHANGE(x) ((x) << S_RX_DACK_CHANGE) 964*4882a593Smuzhiyun #define F_RX_DACK_CHANGE V_RX_DACK_CHANGE(1U) 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun struct cpl_rx_urg_notify { 967*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 968*4882a593Smuzhiyun __be32 seq; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun struct cpl_rx_ddp_complete { 972*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 973*4882a593Smuzhiyun __be32 ddp_report; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun struct cpl_rx_data_ddp { 977*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 978*4882a593Smuzhiyun __be16 urg; 979*4882a593Smuzhiyun __be16 len; 980*4882a593Smuzhiyun __be32 seq; 981*4882a593Smuzhiyun union { 982*4882a593Smuzhiyun __be32 nxt_seq; 983*4882a593Smuzhiyun __be32 ddp_report; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun __be32 ulp_crc; 986*4882a593Smuzhiyun __be32 ddpvld_status; 987*4882a593Smuzhiyun }; 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun /* cpl_rx_data_ddp.ddpvld_status fields */ 990*4882a593Smuzhiyun #define S_DDP_STATUS 0 991*4882a593Smuzhiyun #define M_DDP_STATUS 0xFF 992*4882a593Smuzhiyun #define V_DDP_STATUS(x) ((x) << S_DDP_STATUS) 993*4882a593Smuzhiyun #define G_DDP_STATUS(x) (((x) >> S_DDP_STATUS) & M_DDP_STATUS) 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun #define S_DDP_VALID 15 996*4882a593Smuzhiyun #define M_DDP_VALID 0x1FFFF 997*4882a593Smuzhiyun #define V_DDP_VALID(x) ((x) << S_DDP_VALID) 998*4882a593Smuzhiyun #define G_DDP_VALID(x) (((x) >> S_DDP_VALID) & M_DDP_VALID) 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun #define S_DDP_PPOD_MISMATCH 15 1001*4882a593Smuzhiyun #define V_DDP_PPOD_MISMATCH(x) ((x) << S_DDP_PPOD_MISMATCH) 1002*4882a593Smuzhiyun #define F_DDP_PPOD_MISMATCH V_DDP_PPOD_MISMATCH(1U) 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun #define S_DDP_PDU 16 1005*4882a593Smuzhiyun #define V_DDP_PDU(x) ((x) << S_DDP_PDU) 1006*4882a593Smuzhiyun #define F_DDP_PDU V_DDP_PDU(1U) 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun #define S_DDP_LLIMIT_ERR 17 1009*4882a593Smuzhiyun #define V_DDP_LLIMIT_ERR(x) ((x) << S_DDP_LLIMIT_ERR) 1010*4882a593Smuzhiyun #define F_DDP_LLIMIT_ERR V_DDP_LLIMIT_ERR(1U) 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun #define S_DDP_PPOD_PARITY_ERR 18 1013*4882a593Smuzhiyun #define V_DDP_PPOD_PARITY_ERR(x) ((x) << S_DDP_PPOD_PARITY_ERR) 1014*4882a593Smuzhiyun #define F_DDP_PPOD_PARITY_ERR V_DDP_PPOD_PARITY_ERR(1U) 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun #define S_DDP_PADDING_ERR 19 1017*4882a593Smuzhiyun #define V_DDP_PADDING_ERR(x) ((x) << S_DDP_PADDING_ERR) 1018*4882a593Smuzhiyun #define F_DDP_PADDING_ERR V_DDP_PADDING_ERR(1U) 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define S_DDP_HDRCRC_ERR 20 1021*4882a593Smuzhiyun #define V_DDP_HDRCRC_ERR(x) ((x) << S_DDP_HDRCRC_ERR) 1022*4882a593Smuzhiyun #define F_DDP_HDRCRC_ERR V_DDP_HDRCRC_ERR(1U) 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun #define S_DDP_DATACRC_ERR 21 1025*4882a593Smuzhiyun #define V_DDP_DATACRC_ERR(x) ((x) << S_DDP_DATACRC_ERR) 1026*4882a593Smuzhiyun #define F_DDP_DATACRC_ERR V_DDP_DATACRC_ERR(1U) 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun #define S_DDP_INVALID_TAG 22 1029*4882a593Smuzhiyun #define V_DDP_INVALID_TAG(x) ((x) << S_DDP_INVALID_TAG) 1030*4882a593Smuzhiyun #define F_DDP_INVALID_TAG V_DDP_INVALID_TAG(1U) 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun #define S_DDP_ULIMIT_ERR 23 1033*4882a593Smuzhiyun #define V_DDP_ULIMIT_ERR(x) ((x) << S_DDP_ULIMIT_ERR) 1034*4882a593Smuzhiyun #define F_DDP_ULIMIT_ERR V_DDP_ULIMIT_ERR(1U) 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun #define S_DDP_OFFSET_ERR 24 1037*4882a593Smuzhiyun #define V_DDP_OFFSET_ERR(x) ((x) << S_DDP_OFFSET_ERR) 1038*4882a593Smuzhiyun #define F_DDP_OFFSET_ERR V_DDP_OFFSET_ERR(1U) 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun #define S_DDP_COLOR_ERR 25 1041*4882a593Smuzhiyun #define V_DDP_COLOR_ERR(x) ((x) << S_DDP_COLOR_ERR) 1042*4882a593Smuzhiyun #define F_DDP_COLOR_ERR V_DDP_COLOR_ERR(1U) 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun #define S_DDP_TID_MISMATCH 26 1045*4882a593Smuzhiyun #define V_DDP_TID_MISMATCH(x) ((x) << S_DDP_TID_MISMATCH) 1046*4882a593Smuzhiyun #define F_DDP_TID_MISMATCH V_DDP_TID_MISMATCH(1U) 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun #define S_DDP_INVALID_PPOD 27 1049*4882a593Smuzhiyun #define V_DDP_INVALID_PPOD(x) ((x) << S_DDP_INVALID_PPOD) 1050*4882a593Smuzhiyun #define F_DDP_INVALID_PPOD V_DDP_INVALID_PPOD(1U) 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun #define S_DDP_ULP_MODE 28 1053*4882a593Smuzhiyun #define M_DDP_ULP_MODE 0xF 1054*4882a593Smuzhiyun #define V_DDP_ULP_MODE(x) ((x) << S_DDP_ULP_MODE) 1055*4882a593Smuzhiyun #define G_DDP_ULP_MODE(x) (((x) >> S_DDP_ULP_MODE) & M_DDP_ULP_MODE) 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun /* cpl_rx_data_ddp.ddp_report fields */ 1058*4882a593Smuzhiyun #define S_DDP_OFFSET 0 1059*4882a593Smuzhiyun #define M_DDP_OFFSET 0x3FFFFF 1060*4882a593Smuzhiyun #define V_DDP_OFFSET(x) ((x) << S_DDP_OFFSET) 1061*4882a593Smuzhiyun #define G_DDP_OFFSET(x) (((x) >> S_DDP_OFFSET) & M_DDP_OFFSET) 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun #define S_DDP_URG 24 1064*4882a593Smuzhiyun #define V_DDP_URG(x) ((x) << S_DDP_URG) 1065*4882a593Smuzhiyun #define F_DDP_URG V_DDP_URG(1U) 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun #define S_DDP_PSH 25 1068*4882a593Smuzhiyun #define V_DDP_PSH(x) ((x) << S_DDP_PSH) 1069*4882a593Smuzhiyun #define F_DDP_PSH V_DDP_PSH(1U) 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun #define S_DDP_BUF_COMPLETE 26 1072*4882a593Smuzhiyun #define V_DDP_BUF_COMPLETE(x) ((x) << S_DDP_BUF_COMPLETE) 1073*4882a593Smuzhiyun #define F_DDP_BUF_COMPLETE V_DDP_BUF_COMPLETE(1U) 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define S_DDP_BUF_TIMED_OUT 27 1076*4882a593Smuzhiyun #define V_DDP_BUF_TIMED_OUT(x) ((x) << S_DDP_BUF_TIMED_OUT) 1077*4882a593Smuzhiyun #define F_DDP_BUF_TIMED_OUT V_DDP_BUF_TIMED_OUT(1U) 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun #define S_DDP_BUF_IDX 28 1080*4882a593Smuzhiyun #define V_DDP_BUF_IDX(x) ((x) << S_DDP_BUF_IDX) 1081*4882a593Smuzhiyun #define F_DDP_BUF_IDX V_DDP_BUF_IDX(1U) 1082*4882a593Smuzhiyun 1083*4882a593Smuzhiyun struct cpl_tx_pkt { 1084*4882a593Smuzhiyun WR_HDR; 1085*4882a593Smuzhiyun __be32 cntrl; 1086*4882a593Smuzhiyun __be32 len; 1087*4882a593Smuzhiyun }; 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun struct cpl_tx_pkt_lso { 1090*4882a593Smuzhiyun WR_HDR; 1091*4882a593Smuzhiyun __be32 cntrl; 1092*4882a593Smuzhiyun __be32 len; 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun __be32 rsvd; 1095*4882a593Smuzhiyun __be32 lso_info; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun /* cpl_tx_pkt*.cntrl fields */ 1099*4882a593Smuzhiyun #define S_TXPKT_VLAN 0 1100*4882a593Smuzhiyun #define M_TXPKT_VLAN 0xFFFF 1101*4882a593Smuzhiyun #define V_TXPKT_VLAN(x) ((x) << S_TXPKT_VLAN) 1102*4882a593Smuzhiyun #define G_TXPKT_VLAN(x) (((x) >> S_TXPKT_VLAN) & M_TXPKT_VLAN) 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun #define S_TXPKT_INTF 16 1105*4882a593Smuzhiyun #define M_TXPKT_INTF 0xF 1106*4882a593Smuzhiyun #define V_TXPKT_INTF(x) ((x) << S_TXPKT_INTF) 1107*4882a593Smuzhiyun #define G_TXPKT_INTF(x) (((x) >> S_TXPKT_INTF) & M_TXPKT_INTF) 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun #define S_TXPKT_IPCSUM_DIS 20 1110*4882a593Smuzhiyun #define V_TXPKT_IPCSUM_DIS(x) ((x) << S_TXPKT_IPCSUM_DIS) 1111*4882a593Smuzhiyun #define F_TXPKT_IPCSUM_DIS V_TXPKT_IPCSUM_DIS(1U) 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun #define S_TXPKT_L4CSUM_DIS 21 1114*4882a593Smuzhiyun #define V_TXPKT_L4CSUM_DIS(x) ((x) << S_TXPKT_L4CSUM_DIS) 1115*4882a593Smuzhiyun #define F_TXPKT_L4CSUM_DIS V_TXPKT_L4CSUM_DIS(1U) 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun #define S_TXPKT_VLAN_VLD 22 1118*4882a593Smuzhiyun #define V_TXPKT_VLAN_VLD(x) ((x) << S_TXPKT_VLAN_VLD) 1119*4882a593Smuzhiyun #define F_TXPKT_VLAN_VLD V_TXPKT_VLAN_VLD(1U) 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun #define S_TXPKT_LOOPBACK 23 1122*4882a593Smuzhiyun #define V_TXPKT_LOOPBACK(x) ((x) << S_TXPKT_LOOPBACK) 1123*4882a593Smuzhiyun #define F_TXPKT_LOOPBACK V_TXPKT_LOOPBACK(1U) 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun #define S_TXPKT_OPCODE 24 1126*4882a593Smuzhiyun #define M_TXPKT_OPCODE 0xFF 1127*4882a593Smuzhiyun #define V_TXPKT_OPCODE(x) ((x) << S_TXPKT_OPCODE) 1128*4882a593Smuzhiyun #define G_TXPKT_OPCODE(x) (((x) >> S_TXPKT_OPCODE) & M_TXPKT_OPCODE) 1129*4882a593Smuzhiyun 1130*4882a593Smuzhiyun /* cpl_tx_pkt_lso.lso_info fields */ 1131*4882a593Smuzhiyun #define S_LSO_MSS 0 1132*4882a593Smuzhiyun #define M_LSO_MSS 0x3FFF 1133*4882a593Smuzhiyun #define V_LSO_MSS(x) ((x) << S_LSO_MSS) 1134*4882a593Smuzhiyun #define G_LSO_MSS(x) (((x) >> S_LSO_MSS) & M_LSO_MSS) 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun #define S_LSO_ETH_TYPE 14 1137*4882a593Smuzhiyun #define M_LSO_ETH_TYPE 0x3 1138*4882a593Smuzhiyun #define V_LSO_ETH_TYPE(x) ((x) << S_LSO_ETH_TYPE) 1139*4882a593Smuzhiyun #define G_LSO_ETH_TYPE(x) (((x) >> S_LSO_ETH_TYPE) & M_LSO_ETH_TYPE) 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun #define S_LSO_TCPHDR_WORDS 16 1142*4882a593Smuzhiyun #define M_LSO_TCPHDR_WORDS 0xF 1143*4882a593Smuzhiyun #define V_LSO_TCPHDR_WORDS(x) ((x) << S_LSO_TCPHDR_WORDS) 1144*4882a593Smuzhiyun #define G_LSO_TCPHDR_WORDS(x) (((x) >> S_LSO_TCPHDR_WORDS) & M_LSO_TCPHDR_WORDS) 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun #define S_LSO_IPHDR_WORDS 20 1147*4882a593Smuzhiyun #define M_LSO_IPHDR_WORDS 0xF 1148*4882a593Smuzhiyun #define V_LSO_IPHDR_WORDS(x) ((x) << S_LSO_IPHDR_WORDS) 1149*4882a593Smuzhiyun #define G_LSO_IPHDR_WORDS(x) (((x) >> S_LSO_IPHDR_WORDS) & M_LSO_IPHDR_WORDS) 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun #define S_LSO_IPV6 24 1152*4882a593Smuzhiyun #define V_LSO_IPV6(x) ((x) << S_LSO_IPV6) 1153*4882a593Smuzhiyun #define F_LSO_IPV6 V_LSO_IPV6(1U) 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun struct cpl_trace_pkt { 1156*4882a593Smuzhiyun #ifdef CHELSIO_FW 1157*4882a593Smuzhiyun __u8 rss_opcode; 1158*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1159*4882a593Smuzhiyun __u8 err:1; 1160*4882a593Smuzhiyun __u8:7; 1161*4882a593Smuzhiyun #else 1162*4882a593Smuzhiyun __u8:7; 1163*4882a593Smuzhiyun __u8 err:1; 1164*4882a593Smuzhiyun #endif 1165*4882a593Smuzhiyun __u8 rsvd0; 1166*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1167*4882a593Smuzhiyun __u8 qid:4; 1168*4882a593Smuzhiyun __u8:4; 1169*4882a593Smuzhiyun #else 1170*4882a593Smuzhiyun __u8:4; 1171*4882a593Smuzhiyun __u8 qid:4; 1172*4882a593Smuzhiyun #endif 1173*4882a593Smuzhiyun __be32 tstamp; 1174*4882a593Smuzhiyun #endif /* CHELSIO_FW */ 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun __u8 opcode; 1177*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1178*4882a593Smuzhiyun __u8 iff:4; 1179*4882a593Smuzhiyun __u8:4; 1180*4882a593Smuzhiyun #else 1181*4882a593Smuzhiyun __u8:4; 1182*4882a593Smuzhiyun __u8 iff:4; 1183*4882a593Smuzhiyun #endif 1184*4882a593Smuzhiyun __u8 rsvd[4]; 1185*4882a593Smuzhiyun __be16 len; 1186*4882a593Smuzhiyun }; 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun struct cpl_rx_pkt { 1189*4882a593Smuzhiyun RSS_HDR __u8 opcode; 1190*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1191*4882a593Smuzhiyun __u8 iff:4; 1192*4882a593Smuzhiyun __u8 csum_valid:1; 1193*4882a593Smuzhiyun __u8 ipmi_pkt:1; 1194*4882a593Smuzhiyun __u8 vlan_valid:1; 1195*4882a593Smuzhiyun __u8 fragment:1; 1196*4882a593Smuzhiyun #else 1197*4882a593Smuzhiyun __u8 fragment:1; 1198*4882a593Smuzhiyun __u8 vlan_valid:1; 1199*4882a593Smuzhiyun __u8 ipmi_pkt:1; 1200*4882a593Smuzhiyun __u8 csum_valid:1; 1201*4882a593Smuzhiyun __u8 iff:4; 1202*4882a593Smuzhiyun #endif 1203*4882a593Smuzhiyun __be16 csum; 1204*4882a593Smuzhiyun __be16 vlan; 1205*4882a593Smuzhiyun __be16 len; 1206*4882a593Smuzhiyun }; 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun struct cpl_l2t_write_req { 1209*4882a593Smuzhiyun WR_HDR; 1210*4882a593Smuzhiyun union opcode_tid ot; 1211*4882a593Smuzhiyun __be32 params; 1212*4882a593Smuzhiyun __u8 rsvd[2]; 1213*4882a593Smuzhiyun __u8 dst_mac[6]; 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun /* cpl_l2t_write_req.params fields */ 1217*4882a593Smuzhiyun #define S_L2T_W_IDX 0 1218*4882a593Smuzhiyun #define M_L2T_W_IDX 0x7FF 1219*4882a593Smuzhiyun #define V_L2T_W_IDX(x) ((x) << S_L2T_W_IDX) 1220*4882a593Smuzhiyun #define G_L2T_W_IDX(x) (((x) >> S_L2T_W_IDX) & M_L2T_W_IDX) 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun #define S_L2T_W_VLAN 11 1223*4882a593Smuzhiyun #define M_L2T_W_VLAN 0xFFF 1224*4882a593Smuzhiyun #define V_L2T_W_VLAN(x) ((x) << S_L2T_W_VLAN) 1225*4882a593Smuzhiyun #define G_L2T_W_VLAN(x) (((x) >> S_L2T_W_VLAN) & M_L2T_W_VLAN) 1226*4882a593Smuzhiyun 1227*4882a593Smuzhiyun #define S_L2T_W_IFF 23 1228*4882a593Smuzhiyun #define M_L2T_W_IFF 0xF 1229*4882a593Smuzhiyun #define V_L2T_W_IFF(x) ((x) << S_L2T_W_IFF) 1230*4882a593Smuzhiyun #define G_L2T_W_IFF(x) (((x) >> S_L2T_W_IFF) & M_L2T_W_IFF) 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun #define S_L2T_W_PRIO 27 1233*4882a593Smuzhiyun #define M_L2T_W_PRIO 0x7 1234*4882a593Smuzhiyun #define V_L2T_W_PRIO(x) ((x) << S_L2T_W_PRIO) 1235*4882a593Smuzhiyun #define G_L2T_W_PRIO(x) (((x) >> S_L2T_W_PRIO) & M_L2T_W_PRIO) 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun struct cpl_l2t_write_rpl { 1238*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1239*4882a593Smuzhiyun __u8 status; 1240*4882a593Smuzhiyun __u8 rsvd[3]; 1241*4882a593Smuzhiyun }; 1242*4882a593Smuzhiyun 1243*4882a593Smuzhiyun struct cpl_l2t_read_req { 1244*4882a593Smuzhiyun WR_HDR; 1245*4882a593Smuzhiyun union opcode_tid ot; 1246*4882a593Smuzhiyun __be16 rsvd; 1247*4882a593Smuzhiyun __be16 l2t_idx; 1248*4882a593Smuzhiyun }; 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun struct cpl_l2t_read_rpl { 1251*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1252*4882a593Smuzhiyun __be32 params; 1253*4882a593Smuzhiyun __u8 rsvd[2]; 1254*4882a593Smuzhiyun __u8 dst_mac[6]; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun /* cpl_l2t_read_rpl.params fields */ 1258*4882a593Smuzhiyun #define S_L2T_R_PRIO 0 1259*4882a593Smuzhiyun #define M_L2T_R_PRIO 0x7 1260*4882a593Smuzhiyun #define V_L2T_R_PRIO(x) ((x) << S_L2T_R_PRIO) 1261*4882a593Smuzhiyun #define G_L2T_R_PRIO(x) (((x) >> S_L2T_R_PRIO) & M_L2T_R_PRIO) 1262*4882a593Smuzhiyun 1263*4882a593Smuzhiyun #define S_L2T_R_VLAN 8 1264*4882a593Smuzhiyun #define M_L2T_R_VLAN 0xFFF 1265*4882a593Smuzhiyun #define V_L2T_R_VLAN(x) ((x) << S_L2T_R_VLAN) 1266*4882a593Smuzhiyun #define G_L2T_R_VLAN(x) (((x) >> S_L2T_R_VLAN) & M_L2T_R_VLAN) 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun #define S_L2T_R_IFF 20 1269*4882a593Smuzhiyun #define M_L2T_R_IFF 0xF 1270*4882a593Smuzhiyun #define V_L2T_R_IFF(x) ((x) << S_L2T_R_IFF) 1271*4882a593Smuzhiyun #define G_L2T_R_IFF(x) (((x) >> S_L2T_R_IFF) & M_L2T_R_IFF) 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun #define S_L2T_STATUS 24 1274*4882a593Smuzhiyun #define M_L2T_STATUS 0xFF 1275*4882a593Smuzhiyun #define V_L2T_STATUS(x) ((x) << S_L2T_STATUS) 1276*4882a593Smuzhiyun #define G_L2T_STATUS(x) (((x) >> S_L2T_STATUS) & M_L2T_STATUS) 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun struct cpl_smt_write_req { 1279*4882a593Smuzhiyun WR_HDR; 1280*4882a593Smuzhiyun union opcode_tid ot; 1281*4882a593Smuzhiyun __u8 rsvd0; 1282*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1283*4882a593Smuzhiyun __u8 mtu_idx:4; 1284*4882a593Smuzhiyun __u8 iff:4; 1285*4882a593Smuzhiyun #else 1286*4882a593Smuzhiyun __u8 iff:4; 1287*4882a593Smuzhiyun __u8 mtu_idx:4; 1288*4882a593Smuzhiyun #endif 1289*4882a593Smuzhiyun __be16 rsvd2; 1290*4882a593Smuzhiyun __be16 rsvd3; 1291*4882a593Smuzhiyun __u8 src_mac1[6]; 1292*4882a593Smuzhiyun __be16 rsvd4; 1293*4882a593Smuzhiyun __u8 src_mac0[6]; 1294*4882a593Smuzhiyun }; 1295*4882a593Smuzhiyun 1296*4882a593Smuzhiyun struct cpl_smt_write_rpl { 1297*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1298*4882a593Smuzhiyun __u8 status; 1299*4882a593Smuzhiyun __u8 rsvd[3]; 1300*4882a593Smuzhiyun }; 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun struct cpl_smt_read_req { 1303*4882a593Smuzhiyun WR_HDR; 1304*4882a593Smuzhiyun union opcode_tid ot; 1305*4882a593Smuzhiyun __u8 rsvd0; 1306*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1307*4882a593Smuzhiyun __u8:4; 1308*4882a593Smuzhiyun __u8 iff:4; 1309*4882a593Smuzhiyun #else 1310*4882a593Smuzhiyun __u8 iff:4; 1311*4882a593Smuzhiyun __u8:4; 1312*4882a593Smuzhiyun #endif 1313*4882a593Smuzhiyun __be16 rsvd2; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun struct cpl_smt_read_rpl { 1317*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1318*4882a593Smuzhiyun __u8 status; 1319*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1320*4882a593Smuzhiyun __u8 mtu_idx:4; 1321*4882a593Smuzhiyun __u8:4; 1322*4882a593Smuzhiyun #else 1323*4882a593Smuzhiyun __u8:4; 1324*4882a593Smuzhiyun __u8 mtu_idx:4; 1325*4882a593Smuzhiyun #endif 1326*4882a593Smuzhiyun __be16 rsvd2; 1327*4882a593Smuzhiyun __be16 rsvd3; 1328*4882a593Smuzhiyun __u8 src_mac1[6]; 1329*4882a593Smuzhiyun __be16 rsvd4; 1330*4882a593Smuzhiyun __u8 src_mac0[6]; 1331*4882a593Smuzhiyun }; 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun struct cpl_rte_delete_req { 1334*4882a593Smuzhiyun WR_HDR; 1335*4882a593Smuzhiyun union opcode_tid ot; 1336*4882a593Smuzhiyun __be32 params; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun /* { cpl_rte_delete_req, cpl_rte_read_req }.params fields */ 1340*4882a593Smuzhiyun #define S_RTE_REQ_LUT_IX 8 1341*4882a593Smuzhiyun #define M_RTE_REQ_LUT_IX 0x7FF 1342*4882a593Smuzhiyun #define V_RTE_REQ_LUT_IX(x) ((x) << S_RTE_REQ_LUT_IX) 1343*4882a593Smuzhiyun #define G_RTE_REQ_LUT_IX(x) (((x) >> S_RTE_REQ_LUT_IX) & M_RTE_REQ_LUT_IX) 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun #define S_RTE_REQ_LUT_BASE 19 1346*4882a593Smuzhiyun #define M_RTE_REQ_LUT_BASE 0x7FF 1347*4882a593Smuzhiyun #define V_RTE_REQ_LUT_BASE(x) ((x) << S_RTE_REQ_LUT_BASE) 1348*4882a593Smuzhiyun #define G_RTE_REQ_LUT_BASE(x) (((x) >> S_RTE_REQ_LUT_BASE) & M_RTE_REQ_LUT_BASE) 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun #define S_RTE_READ_REQ_SELECT 31 1351*4882a593Smuzhiyun #define V_RTE_READ_REQ_SELECT(x) ((x) << S_RTE_READ_REQ_SELECT) 1352*4882a593Smuzhiyun #define F_RTE_READ_REQ_SELECT V_RTE_READ_REQ_SELECT(1U) 1353*4882a593Smuzhiyun 1354*4882a593Smuzhiyun struct cpl_rte_delete_rpl { 1355*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1356*4882a593Smuzhiyun __u8 status; 1357*4882a593Smuzhiyun __u8 rsvd[3]; 1358*4882a593Smuzhiyun }; 1359*4882a593Smuzhiyun 1360*4882a593Smuzhiyun struct cpl_rte_write_req { 1361*4882a593Smuzhiyun WR_HDR; 1362*4882a593Smuzhiyun union opcode_tid ot; 1363*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1364*4882a593Smuzhiyun __u8:6; 1365*4882a593Smuzhiyun __u8 write_tcam:1; 1366*4882a593Smuzhiyun __u8 write_l2t_lut:1; 1367*4882a593Smuzhiyun #else 1368*4882a593Smuzhiyun __u8 write_l2t_lut:1; 1369*4882a593Smuzhiyun __u8 write_tcam:1; 1370*4882a593Smuzhiyun __u8:6; 1371*4882a593Smuzhiyun #endif 1372*4882a593Smuzhiyun __u8 rsvd[3]; 1373*4882a593Smuzhiyun __be32 lut_params; 1374*4882a593Smuzhiyun __be16 rsvd2; 1375*4882a593Smuzhiyun __be16 l2t_idx; 1376*4882a593Smuzhiyun __be32 netmask; 1377*4882a593Smuzhiyun __be32 faddr; 1378*4882a593Smuzhiyun }; 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun /* cpl_rte_write_req.lut_params fields */ 1381*4882a593Smuzhiyun #define S_RTE_WRITE_REQ_LUT_IX 10 1382*4882a593Smuzhiyun #define M_RTE_WRITE_REQ_LUT_IX 0x7FF 1383*4882a593Smuzhiyun #define V_RTE_WRITE_REQ_LUT_IX(x) ((x) << S_RTE_WRITE_REQ_LUT_IX) 1384*4882a593Smuzhiyun #define G_RTE_WRITE_REQ_LUT_IX(x) (((x) >> S_RTE_WRITE_REQ_LUT_IX) & M_RTE_WRITE_REQ_LUT_IX) 1385*4882a593Smuzhiyun 1386*4882a593Smuzhiyun #define S_RTE_WRITE_REQ_LUT_BASE 21 1387*4882a593Smuzhiyun #define M_RTE_WRITE_REQ_LUT_BASE 0x7FF 1388*4882a593Smuzhiyun #define V_RTE_WRITE_REQ_LUT_BASE(x) ((x) << S_RTE_WRITE_REQ_LUT_BASE) 1389*4882a593Smuzhiyun #define G_RTE_WRITE_REQ_LUT_BASE(x) (((x) >> S_RTE_WRITE_REQ_LUT_BASE) & M_RTE_WRITE_REQ_LUT_BASE) 1390*4882a593Smuzhiyun 1391*4882a593Smuzhiyun struct cpl_rte_write_rpl { 1392*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1393*4882a593Smuzhiyun __u8 status; 1394*4882a593Smuzhiyun __u8 rsvd[3]; 1395*4882a593Smuzhiyun }; 1396*4882a593Smuzhiyun 1397*4882a593Smuzhiyun struct cpl_rte_read_req { 1398*4882a593Smuzhiyun WR_HDR; 1399*4882a593Smuzhiyun union opcode_tid ot; 1400*4882a593Smuzhiyun __be32 params; 1401*4882a593Smuzhiyun }; 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun struct cpl_rte_read_rpl { 1404*4882a593Smuzhiyun RSS_HDR union opcode_tid ot; 1405*4882a593Smuzhiyun __u8 status; 1406*4882a593Smuzhiyun __u8 rsvd0; 1407*4882a593Smuzhiyun __be16 l2t_idx; 1408*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1409*4882a593Smuzhiyun __u8:7; 1410*4882a593Smuzhiyun __u8 select:1; 1411*4882a593Smuzhiyun #else 1412*4882a593Smuzhiyun __u8 select:1; 1413*4882a593Smuzhiyun __u8:7; 1414*4882a593Smuzhiyun #endif 1415*4882a593Smuzhiyun __u8 rsvd2[3]; 1416*4882a593Smuzhiyun __be32 addr; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun struct cpl_tid_release { 1420*4882a593Smuzhiyun WR_HDR; 1421*4882a593Smuzhiyun union opcode_tid ot; 1422*4882a593Smuzhiyun __be32 rsvd; 1423*4882a593Smuzhiyun }; 1424*4882a593Smuzhiyun 1425*4882a593Smuzhiyun struct cpl_barrier { 1426*4882a593Smuzhiyun WR_HDR; 1427*4882a593Smuzhiyun __u8 opcode; 1428*4882a593Smuzhiyun __u8 rsvd[7]; 1429*4882a593Smuzhiyun }; 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun struct cpl_rdma_read_req { 1432*4882a593Smuzhiyun __u8 opcode; 1433*4882a593Smuzhiyun __u8 rsvd[15]; 1434*4882a593Smuzhiyun }; 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun struct cpl_rdma_terminate { 1437*4882a593Smuzhiyun #ifdef CHELSIO_FW 1438*4882a593Smuzhiyun __u8 opcode; 1439*4882a593Smuzhiyun __u8 rsvd[2]; 1440*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD) 1441*4882a593Smuzhiyun __u8 rspq:3; 1442*4882a593Smuzhiyun __u8:5; 1443*4882a593Smuzhiyun #else 1444*4882a593Smuzhiyun __u8:5; 1445*4882a593Smuzhiyun __u8 rspq:3; 1446*4882a593Smuzhiyun #endif 1447*4882a593Smuzhiyun __be32 tid_len; 1448*4882a593Smuzhiyun #endif 1449*4882a593Smuzhiyun __be32 msn; 1450*4882a593Smuzhiyun __be32 mo; 1451*4882a593Smuzhiyun __u8 data[]; 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun /* cpl_rdma_terminate.tid_len fields */ 1455*4882a593Smuzhiyun #define S_FLIT_CNT 0 1456*4882a593Smuzhiyun #define M_FLIT_CNT 0xFF 1457*4882a593Smuzhiyun #define V_FLIT_CNT(x) ((x) << S_FLIT_CNT) 1458*4882a593Smuzhiyun #define G_FLIT_CNT(x) (((x) >> S_FLIT_CNT) & M_FLIT_CNT) 1459*4882a593Smuzhiyun 1460*4882a593Smuzhiyun #define S_TERM_TID 8 1461*4882a593Smuzhiyun #define M_TERM_TID 0xFFFFF 1462*4882a593Smuzhiyun #define V_TERM_TID(x) ((x) << S_TERM_TID) 1463*4882a593Smuzhiyun #define G_TERM_TID(x) (((x) >> S_TERM_TID) & M_TERM_TID) 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun /* ULP_TX opcodes */ 1466*4882a593Smuzhiyun enum { ULP_MEM_READ = 2, ULP_MEM_WRITE = 3, ULP_TXPKT = 4 }; 1467*4882a593Smuzhiyun 1468*4882a593Smuzhiyun #define S_ULPTX_CMD 28 1469*4882a593Smuzhiyun #define M_ULPTX_CMD 0xF 1470*4882a593Smuzhiyun #define V_ULPTX_CMD(x) ((x) << S_ULPTX_CMD) 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun #define S_ULPTX_NFLITS 0 1473*4882a593Smuzhiyun #define M_ULPTX_NFLITS 0xFF 1474*4882a593Smuzhiyun #define V_ULPTX_NFLITS(x) ((x) << S_ULPTX_NFLITS) 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun struct ulp_mem_io { 1477*4882a593Smuzhiyun WR_HDR; 1478*4882a593Smuzhiyun __be32 cmd_lock_addr; 1479*4882a593Smuzhiyun __be32 len; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun 1482*4882a593Smuzhiyun /* ulp_mem_io.cmd_lock_addr fields */ 1483*4882a593Smuzhiyun #define S_ULP_MEMIO_ADDR 0 1484*4882a593Smuzhiyun #define M_ULP_MEMIO_ADDR 0x7FFFFFF 1485*4882a593Smuzhiyun #define V_ULP_MEMIO_ADDR(x) ((x) << S_ULP_MEMIO_ADDR) 1486*4882a593Smuzhiyun #define S_ULP_MEMIO_LOCK 27 1487*4882a593Smuzhiyun #define V_ULP_MEMIO_LOCK(x) ((x) << S_ULP_MEMIO_LOCK) 1488*4882a593Smuzhiyun #define F_ULP_MEMIO_LOCK V_ULP_MEMIO_LOCK(1U) 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun /* ulp_mem_io.len fields */ 1491*4882a593Smuzhiyun #define S_ULP_MEMIO_DATA_LEN 28 1492*4882a593Smuzhiyun #define M_ULP_MEMIO_DATA_LEN 0xF 1493*4882a593Smuzhiyun #define V_ULP_MEMIO_DATA_LEN(x) ((x) << S_ULP_MEMIO_DATA_LEN) 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun #endif /* T3_CPL_H */ 1496