1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/init.h>
37*4882a593Smuzhiyun #include <linux/pci.h>
38*4882a593Smuzhiyun #include <linux/dma-mapping.h>
39*4882a593Smuzhiyun #include <linux/netdevice.h>
40*4882a593Smuzhiyun #include <linux/etherdevice.h>
41*4882a593Smuzhiyun #include <linux/if_vlan.h>
42*4882a593Smuzhiyun #include <linux/mdio.h>
43*4882a593Smuzhiyun #include <linux/sockios.h>
44*4882a593Smuzhiyun #include <linux/workqueue.h>
45*4882a593Smuzhiyun #include <linux/proc_fs.h>
46*4882a593Smuzhiyun #include <linux/rtnetlink.h>
47*4882a593Smuzhiyun #include <linux/firmware.h>
48*4882a593Smuzhiyun #include <linux/log2.h>
49*4882a593Smuzhiyun #include <linux/stringify.h>
50*4882a593Smuzhiyun #include <linux/sched.h>
51*4882a593Smuzhiyun #include <linux/slab.h>
52*4882a593Smuzhiyun #include <linux/uaccess.h>
53*4882a593Smuzhiyun #include <linux/nospec.h>
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #include "common.h"
56*4882a593Smuzhiyun #include "cxgb3_ioctl.h"
57*4882a593Smuzhiyun #include "regs.h"
58*4882a593Smuzhiyun #include "cxgb3_offload.h"
59*4882a593Smuzhiyun #include "version.h"
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #include "cxgb3_ctl_defs.h"
62*4882a593Smuzhiyun #include "t3_cpl.h"
63*4882a593Smuzhiyun #include "firmware_exports.h"
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun enum {
66*4882a593Smuzhiyun MAX_TXQ_ENTRIES = 16384,
67*4882a593Smuzhiyun MAX_CTRL_TXQ_ENTRIES = 1024,
68*4882a593Smuzhiyun MAX_RSPQ_ENTRIES = 16384,
69*4882a593Smuzhiyun MAX_RX_BUFFERS = 16384,
70*4882a593Smuzhiyun MAX_RX_JUMBO_BUFFERS = 16384,
71*4882a593Smuzhiyun MIN_TXQ_ENTRIES = 4,
72*4882a593Smuzhiyun MIN_CTRL_TXQ_ENTRIES = 4,
73*4882a593Smuzhiyun MIN_RSPQ_ENTRIES = 32,
74*4882a593Smuzhiyun MIN_FL_ENTRIES = 32
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PORT_MASK ((1 << MAX_NPORTS) - 1)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
80*4882a593Smuzhiyun NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
81*4882a593Smuzhiyun NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define EEPROM_MAGIC 0x38E2F10C
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define CH_DEVICE(devid, idx) \
86*4882a593Smuzhiyun { PCI_VENDOR_ID_CHELSIO, devid, PCI_ANY_ID, PCI_ANY_ID, 0, 0, idx }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct pci_device_id cxgb3_pci_tbl[] = {
89*4882a593Smuzhiyun CH_DEVICE(0x20, 0), /* PE9000 */
90*4882a593Smuzhiyun CH_DEVICE(0x21, 1), /* T302E */
91*4882a593Smuzhiyun CH_DEVICE(0x22, 2), /* T310E */
92*4882a593Smuzhiyun CH_DEVICE(0x23, 3), /* T320X */
93*4882a593Smuzhiyun CH_DEVICE(0x24, 1), /* T302X */
94*4882a593Smuzhiyun CH_DEVICE(0x25, 3), /* T320E */
95*4882a593Smuzhiyun CH_DEVICE(0x26, 2), /* T310X */
96*4882a593Smuzhiyun CH_DEVICE(0x30, 2), /* T3B10 */
97*4882a593Smuzhiyun CH_DEVICE(0x31, 3), /* T3B20 */
98*4882a593Smuzhiyun CH_DEVICE(0x32, 1), /* T3B02 */
99*4882a593Smuzhiyun CH_DEVICE(0x35, 6), /* T3C20-derived T3C10 */
100*4882a593Smuzhiyun CH_DEVICE(0x36, 3), /* S320E-CR */
101*4882a593Smuzhiyun CH_DEVICE(0x37, 7), /* N320E-G2 */
102*4882a593Smuzhiyun {0,}
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_DESC);
106*4882a593Smuzhiyun MODULE_AUTHOR("Chelsio Communications");
107*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
108*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cxgb3_pci_tbl);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static int dflt_msg_enable = DFLT_MSG_ENABLE;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun module_param(dflt_msg_enable, int, 0644);
113*4882a593Smuzhiyun MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T3 default message enable bitmap");
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * The driver uses the best interrupt scheme available on a platform in the
117*4882a593Smuzhiyun * order MSI-X, MSI, legacy pin interrupts. This parameter determines which
118*4882a593Smuzhiyun * of these schemes the driver may consider as follows:
119*4882a593Smuzhiyun *
120*4882a593Smuzhiyun * msi = 2: choose from among all three options
121*4882a593Smuzhiyun * msi = 1: only consider MSI and pin interrupts
122*4882a593Smuzhiyun * msi = 0: force pin interrupts
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun static int msi = 2;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun module_param(msi, int, 0644);
127*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "whether to use MSI or MSI-X");
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * The driver enables offload as a default.
131*4882a593Smuzhiyun * To disable it, use ofld_disable = 1.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static int ofld_disable = 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun module_param(ofld_disable, int, 0644);
137*4882a593Smuzhiyun MODULE_PARM_DESC(ofld_disable, "whether to enable offload at init time or not");
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * We have work elements that we need to cancel when an interface is taken
141*4882a593Smuzhiyun * down. Normally the work elements would be executed by keventd but that
142*4882a593Smuzhiyun * can deadlock because of linkwatch. If our close method takes the rtnl
143*4882a593Smuzhiyun * lock and linkwatch is ahead of our work elements in keventd, linkwatch
144*4882a593Smuzhiyun * will block keventd as it needs the rtnl lock, and we'll deadlock waiting
145*4882a593Smuzhiyun * for our work to complete. Get our own work queue to solve this.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun struct workqueue_struct *cxgb3_wq;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /**
150*4882a593Smuzhiyun * link_report - show link status and link speed/duplex
151*4882a593Smuzhiyun * @dev: the port whose settings are to be reported
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * Shows the link status, speed, and duplex of a port.
154*4882a593Smuzhiyun */
link_report(struct net_device * dev)155*4882a593Smuzhiyun static void link_report(struct net_device *dev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
158*4882a593Smuzhiyun netdev_info(dev, "link down\n");
159*4882a593Smuzhiyun else {
160*4882a593Smuzhiyun const char *s = "10Mbps";
161*4882a593Smuzhiyun const struct port_info *p = netdev_priv(dev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun switch (p->link_config.speed) {
164*4882a593Smuzhiyun case SPEED_10000:
165*4882a593Smuzhiyun s = "10Gbps";
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case SPEED_1000:
168*4882a593Smuzhiyun s = "1000Mbps";
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case SPEED_100:
171*4882a593Smuzhiyun s = "100Mbps";
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun netdev_info(dev, "link up, %s, %s-duplex\n",
176*4882a593Smuzhiyun s, p->link_config.duplex == DUPLEX_FULL
177*4882a593Smuzhiyun ? "full" : "half");
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
enable_tx_fifo_drain(struct adapter * adapter,struct port_info * pi)181*4882a593Smuzhiyun static void enable_tx_fifo_drain(struct adapter *adapter,
182*4882a593Smuzhiyun struct port_info *pi)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun t3_set_reg_field(adapter, A_XGM_TXFIFO_CFG + pi->mac.offset, 0,
185*4882a593Smuzhiyun F_ENDROPPKT);
186*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_RX_CTRL + pi->mac.offset, 0);
187*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_TX_CTRL + pi->mac.offset, F_TXEN);
188*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_RX_CTRL + pi->mac.offset, F_RXEN);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
disable_tx_fifo_drain(struct adapter * adapter,struct port_info * pi)191*4882a593Smuzhiyun static void disable_tx_fifo_drain(struct adapter *adapter,
192*4882a593Smuzhiyun struct port_info *pi)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun t3_set_reg_field(adapter, A_XGM_TXFIFO_CFG + pi->mac.offset,
195*4882a593Smuzhiyun F_ENDROPPKT, 0);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
t3_os_link_fault(struct adapter * adap,int port_id,int state)198*4882a593Smuzhiyun void t3_os_link_fault(struct adapter *adap, int port_id, int state)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct net_device *dev = adap->port[port_id];
201*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (state == netif_carrier_ok(dev))
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (state) {
207*4882a593Smuzhiyun struct cmac *mac = &pi->mac;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun netif_carrier_on(dev);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun disable_tx_fifo_drain(adap, pi);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Clear local faults */
214*4882a593Smuzhiyun t3_xgm_intr_disable(adap, pi->port_id);
215*4882a593Smuzhiyun t3_read_reg(adap, A_XGM_INT_STATUS +
216*4882a593Smuzhiyun pi->mac.offset);
217*4882a593Smuzhiyun t3_write_reg(adap,
218*4882a593Smuzhiyun A_XGM_INT_CAUSE + pi->mac.offset,
219*4882a593Smuzhiyun F_XGM_INT);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun t3_set_reg_field(adap,
222*4882a593Smuzhiyun A_XGM_INT_ENABLE +
223*4882a593Smuzhiyun pi->mac.offset,
224*4882a593Smuzhiyun F_XGM_INT, F_XGM_INT);
225*4882a593Smuzhiyun t3_xgm_intr_enable(adap, pi->port_id);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun t3_mac_enable(mac, MAC_DIRECTION_TX);
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun netif_carrier_off(dev);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Flush TX FIFO */
232*4882a593Smuzhiyun enable_tx_fifo_drain(adap, pi);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun link_report(dev);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /**
238*4882a593Smuzhiyun * t3_os_link_changed - handle link status changes
239*4882a593Smuzhiyun * @adapter: the adapter associated with the link change
240*4882a593Smuzhiyun * @port_id: the port index whose limk status has changed
241*4882a593Smuzhiyun * @link_stat: the new status of the link
242*4882a593Smuzhiyun * @speed: the new speed setting
243*4882a593Smuzhiyun * @duplex: the new duplex setting
244*4882a593Smuzhiyun * @pause: the new flow-control setting
245*4882a593Smuzhiyun *
246*4882a593Smuzhiyun * This is the OS-dependent handler for link status changes. The OS
247*4882a593Smuzhiyun * neutral handler takes care of most of the processing for these events,
248*4882a593Smuzhiyun * then calls this handler for any OS-specific processing.
249*4882a593Smuzhiyun */
t3_os_link_changed(struct adapter * adapter,int port_id,int link_stat,int speed,int duplex,int pause)250*4882a593Smuzhiyun void t3_os_link_changed(struct adapter *adapter, int port_id, int link_stat,
251*4882a593Smuzhiyun int speed, int duplex, int pause)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct net_device *dev = adapter->port[port_id];
254*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
255*4882a593Smuzhiyun struct cmac *mac = &pi->mac;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Skip changes from disabled ports. */
258*4882a593Smuzhiyun if (!netif_running(dev))
259*4882a593Smuzhiyun return;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (link_stat != netif_carrier_ok(dev)) {
262*4882a593Smuzhiyun if (link_stat) {
263*4882a593Smuzhiyun disable_tx_fifo_drain(adapter, pi);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun t3_mac_enable(mac, MAC_DIRECTION_RX);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Clear local faults */
268*4882a593Smuzhiyun t3_xgm_intr_disable(adapter, pi->port_id);
269*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS +
270*4882a593Smuzhiyun pi->mac.offset);
271*4882a593Smuzhiyun t3_write_reg(adapter,
272*4882a593Smuzhiyun A_XGM_INT_CAUSE + pi->mac.offset,
273*4882a593Smuzhiyun F_XGM_INT);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun t3_set_reg_field(adapter,
276*4882a593Smuzhiyun A_XGM_INT_ENABLE + pi->mac.offset,
277*4882a593Smuzhiyun F_XGM_INT, F_XGM_INT);
278*4882a593Smuzhiyun t3_xgm_intr_enable(adapter, pi->port_id);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun netif_carrier_on(dev);
281*4882a593Smuzhiyun } else {
282*4882a593Smuzhiyun netif_carrier_off(dev);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun t3_xgm_intr_disable(adapter, pi->port_id);
285*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
286*4882a593Smuzhiyun t3_set_reg_field(adapter,
287*4882a593Smuzhiyun A_XGM_INT_ENABLE + pi->mac.offset,
288*4882a593Smuzhiyun F_XGM_INT, 0);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (is_10G(adapter))
291*4882a593Smuzhiyun pi->phy.ops->power_down(&pi->phy, 1);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
294*4882a593Smuzhiyun t3_mac_disable(mac, MAC_DIRECTION_RX);
295*4882a593Smuzhiyun t3_link_start(&pi->phy, mac, &pi->link_config);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Flush TX FIFO */
298*4882a593Smuzhiyun enable_tx_fifo_drain(adapter, pi);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun link_report(dev);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /**
306*4882a593Smuzhiyun * t3_os_phymod_changed - handle PHY module changes
307*4882a593Smuzhiyun * @adap: the adapter associated with the link change
308*4882a593Smuzhiyun * @port_id: the port index whose limk status has changed
309*4882a593Smuzhiyun *
310*4882a593Smuzhiyun * This is the OS-dependent handler for PHY module changes. It is
311*4882a593Smuzhiyun * invoked when a PHY module is removed or inserted for any OS-specific
312*4882a593Smuzhiyun * processing.
313*4882a593Smuzhiyun */
t3_os_phymod_changed(struct adapter * adap,int port_id)314*4882a593Smuzhiyun void t3_os_phymod_changed(struct adapter *adap, int port_id)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun static const char *mod_str[] = {
317*4882a593Smuzhiyun NULL, "SR", "LR", "LRM", "TWINAX", "TWINAX", "unknown"
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun const struct net_device *dev = adap->port[port_id];
321*4882a593Smuzhiyun const struct port_info *pi = netdev_priv(dev);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (pi->phy.modtype == phy_modtype_none)
324*4882a593Smuzhiyun netdev_info(dev, "PHY module unplugged\n");
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun netdev_info(dev, "%s PHY module inserted\n",
327*4882a593Smuzhiyun mod_str[pi->phy.modtype]);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
cxgb_set_rxmode(struct net_device * dev)330*4882a593Smuzhiyun static void cxgb_set_rxmode(struct net_device *dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun t3_mac_set_rx_mode(&pi->mac, dev);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun * link_start - enable a port
339*4882a593Smuzhiyun * @dev: the device to enable
340*4882a593Smuzhiyun *
341*4882a593Smuzhiyun * Performs the MAC and PHY actions needed to enable a port.
342*4882a593Smuzhiyun */
link_start(struct net_device * dev)343*4882a593Smuzhiyun static void link_start(struct net_device *dev)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
346*4882a593Smuzhiyun struct cmac *mac = &pi->mac;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun t3_mac_reset(mac);
349*4882a593Smuzhiyun t3_mac_set_num_ucast(mac, MAX_MAC_IDX);
350*4882a593Smuzhiyun t3_mac_set_mtu(mac, dev->mtu);
351*4882a593Smuzhiyun t3_mac_set_address(mac, LAN_MAC_IDX, dev->dev_addr);
352*4882a593Smuzhiyun t3_mac_set_address(mac, SAN_MAC_IDX, pi->iscsic.mac_addr);
353*4882a593Smuzhiyun t3_mac_set_rx_mode(mac, dev);
354*4882a593Smuzhiyun t3_link_start(&pi->phy, mac, &pi->link_config);
355*4882a593Smuzhiyun t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
cxgb_disable_msi(struct adapter * adapter)358*4882a593Smuzhiyun static inline void cxgb_disable_msi(struct adapter *adapter)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun if (adapter->flags & USING_MSIX) {
361*4882a593Smuzhiyun pci_disable_msix(adapter->pdev);
362*4882a593Smuzhiyun adapter->flags &= ~USING_MSIX;
363*4882a593Smuzhiyun } else if (adapter->flags & USING_MSI) {
364*4882a593Smuzhiyun pci_disable_msi(adapter->pdev);
365*4882a593Smuzhiyun adapter->flags &= ~USING_MSI;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun * Interrupt handler for asynchronous events used with MSI-X.
371*4882a593Smuzhiyun */
t3_async_intr_handler(int irq,void * cookie)372*4882a593Smuzhiyun static irqreturn_t t3_async_intr_handler(int irq, void *cookie)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun t3_slow_intr_handler(cookie);
375*4882a593Smuzhiyun return IRQ_HANDLED;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /*
379*4882a593Smuzhiyun * Name the MSI-X interrupts.
380*4882a593Smuzhiyun */
name_msix_vecs(struct adapter * adap)381*4882a593Smuzhiyun static void name_msix_vecs(struct adapter *adap)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun int i, j, msi_idx = 1, n = sizeof(adap->msix_info[0].desc) - 1;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun snprintf(adap->msix_info[0].desc, n, "%s", adap->name);
386*4882a593Smuzhiyun adap->msix_info[0].desc[n] = 0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun for_each_port(adap, j) {
389*4882a593Smuzhiyun struct net_device *d = adap->port[j];
390*4882a593Smuzhiyun const struct port_info *pi = netdev_priv(d);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun for (i = 0; i < pi->nqsets; i++, msi_idx++) {
393*4882a593Smuzhiyun snprintf(adap->msix_info[msi_idx].desc, n,
394*4882a593Smuzhiyun "%s-%d", d->name, pi->first_qset + i);
395*4882a593Smuzhiyun adap->msix_info[msi_idx].desc[n] = 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
request_msix_data_irqs(struct adapter * adap)400*4882a593Smuzhiyun static int request_msix_data_irqs(struct adapter *adap)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun int i, j, err, qidx = 0;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun for_each_port(adap, i) {
405*4882a593Smuzhiyun int nqsets = adap2pinfo(adap, i)->nqsets;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun for (j = 0; j < nqsets; ++j) {
408*4882a593Smuzhiyun err = request_irq(adap->msix_info[qidx + 1].vec,
409*4882a593Smuzhiyun t3_intr_handler(adap,
410*4882a593Smuzhiyun adap->sge.qs[qidx].
411*4882a593Smuzhiyun rspq.polling), 0,
412*4882a593Smuzhiyun adap->msix_info[qidx + 1].desc,
413*4882a593Smuzhiyun &adap->sge.qs[qidx]);
414*4882a593Smuzhiyun if (err) {
415*4882a593Smuzhiyun while (--qidx >= 0)
416*4882a593Smuzhiyun free_irq(adap->msix_info[qidx + 1].vec,
417*4882a593Smuzhiyun &adap->sge.qs[qidx]);
418*4882a593Smuzhiyun return err;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun qidx++;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
free_irq_resources(struct adapter * adapter)426*4882a593Smuzhiyun static void free_irq_resources(struct adapter *adapter)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun if (adapter->flags & USING_MSIX) {
429*4882a593Smuzhiyun int i, n = 0;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun free_irq(adapter->msix_info[0].vec, adapter);
432*4882a593Smuzhiyun for_each_port(adapter, i)
433*4882a593Smuzhiyun n += adap2pinfo(adapter, i)->nqsets;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun for (i = 0; i < n; ++i)
436*4882a593Smuzhiyun free_irq(adapter->msix_info[i + 1].vec,
437*4882a593Smuzhiyun &adapter->sge.qs[i]);
438*4882a593Smuzhiyun } else
439*4882a593Smuzhiyun free_irq(adapter->pdev->irq, adapter);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
await_mgmt_replies(struct adapter * adap,unsigned long init_cnt,unsigned long n)442*4882a593Smuzhiyun static int await_mgmt_replies(struct adapter *adap, unsigned long init_cnt,
443*4882a593Smuzhiyun unsigned long n)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun int attempts = 10;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun while (adap->sge.qs[0].rspq.offload_pkts < init_cnt + n) {
448*4882a593Smuzhiyun if (!--attempts)
449*4882a593Smuzhiyun return -ETIMEDOUT;
450*4882a593Smuzhiyun msleep(10);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
init_tp_parity(struct adapter * adap)455*4882a593Smuzhiyun static int init_tp_parity(struct adapter *adap)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun int i;
458*4882a593Smuzhiyun struct sk_buff *skb;
459*4882a593Smuzhiyun struct cpl_set_tcb_field *greq;
460*4882a593Smuzhiyun unsigned long cnt = adap->sge.qs[0].rspq.offload_pkts;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun t3_tp_set_offload_mode(adap, 1);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
465*4882a593Smuzhiyun struct cpl_smt_write_req *req;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
468*4882a593Smuzhiyun if (!skb)
469*4882a593Smuzhiyun skb = adap->nofail_skb;
470*4882a593Smuzhiyun if (!skb)
471*4882a593Smuzhiyun goto alloc_skb_fail;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun req = __skb_put_zero(skb, sizeof(*req));
474*4882a593Smuzhiyun req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
475*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, i));
476*4882a593Smuzhiyun req->mtu_idx = NMTUS - 1;
477*4882a593Smuzhiyun req->iff = i;
478*4882a593Smuzhiyun t3_mgmt_tx(adap, skb);
479*4882a593Smuzhiyun if (skb == adap->nofail_skb) {
480*4882a593Smuzhiyun await_mgmt_replies(adap, cnt, i + 1);
481*4882a593Smuzhiyun adap->nofail_skb = alloc_skb(sizeof(*greq), GFP_KERNEL);
482*4882a593Smuzhiyun if (!adap->nofail_skb)
483*4882a593Smuzhiyun goto alloc_skb_fail;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun for (i = 0; i < 2048; i++) {
488*4882a593Smuzhiyun struct cpl_l2t_write_req *req;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
491*4882a593Smuzhiyun if (!skb)
492*4882a593Smuzhiyun skb = adap->nofail_skb;
493*4882a593Smuzhiyun if (!skb)
494*4882a593Smuzhiyun goto alloc_skb_fail;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun req = __skb_put_zero(skb, sizeof(*req));
497*4882a593Smuzhiyun req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
498*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ, i));
499*4882a593Smuzhiyun req->params = htonl(V_L2T_W_IDX(i));
500*4882a593Smuzhiyun t3_mgmt_tx(adap, skb);
501*4882a593Smuzhiyun if (skb == adap->nofail_skb) {
502*4882a593Smuzhiyun await_mgmt_replies(adap, cnt, 16 + i + 1);
503*4882a593Smuzhiyun adap->nofail_skb = alloc_skb(sizeof(*greq), GFP_KERNEL);
504*4882a593Smuzhiyun if (!adap->nofail_skb)
505*4882a593Smuzhiyun goto alloc_skb_fail;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun for (i = 0; i < 2048; i++) {
510*4882a593Smuzhiyun struct cpl_rte_write_req *req;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
513*4882a593Smuzhiyun if (!skb)
514*4882a593Smuzhiyun skb = adap->nofail_skb;
515*4882a593Smuzhiyun if (!skb)
516*4882a593Smuzhiyun goto alloc_skb_fail;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun req = __skb_put_zero(skb, sizeof(*req));
519*4882a593Smuzhiyun req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
520*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ, i));
521*4882a593Smuzhiyun req->l2t_idx = htonl(V_L2T_W_IDX(i));
522*4882a593Smuzhiyun t3_mgmt_tx(adap, skb);
523*4882a593Smuzhiyun if (skb == adap->nofail_skb) {
524*4882a593Smuzhiyun await_mgmt_replies(adap, cnt, 16 + 2048 + i + 1);
525*4882a593Smuzhiyun adap->nofail_skb = alloc_skb(sizeof(*greq), GFP_KERNEL);
526*4882a593Smuzhiyun if (!adap->nofail_skb)
527*4882a593Smuzhiyun goto alloc_skb_fail;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun skb = alloc_skb(sizeof(*greq), GFP_KERNEL);
532*4882a593Smuzhiyun if (!skb)
533*4882a593Smuzhiyun skb = adap->nofail_skb;
534*4882a593Smuzhiyun if (!skb)
535*4882a593Smuzhiyun goto alloc_skb_fail;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun greq = __skb_put_zero(skb, sizeof(*greq));
538*4882a593Smuzhiyun greq->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
539*4882a593Smuzhiyun OPCODE_TID(greq) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, 0));
540*4882a593Smuzhiyun greq->mask = cpu_to_be64(1);
541*4882a593Smuzhiyun t3_mgmt_tx(adap, skb);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1);
544*4882a593Smuzhiyun if (skb == adap->nofail_skb) {
545*4882a593Smuzhiyun i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1);
546*4882a593Smuzhiyun adap->nofail_skb = alloc_skb(sizeof(*greq), GFP_KERNEL);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun t3_tp_set_offload_mode(adap, 0);
550*4882a593Smuzhiyun return i;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun alloc_skb_fail:
553*4882a593Smuzhiyun t3_tp_set_offload_mode(adap, 0);
554*4882a593Smuzhiyun return -ENOMEM;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /**
558*4882a593Smuzhiyun * setup_rss - configure RSS
559*4882a593Smuzhiyun * @adap: the adapter
560*4882a593Smuzhiyun *
561*4882a593Smuzhiyun * Sets up RSS to distribute packets to multiple receive queues. We
562*4882a593Smuzhiyun * configure the RSS CPU lookup table to distribute to the number of HW
563*4882a593Smuzhiyun * receive queues, and the response queue lookup table to narrow that
564*4882a593Smuzhiyun * down to the response queues actually configured for each port.
565*4882a593Smuzhiyun * We always configure the RSS mapping for two ports since the mapping
566*4882a593Smuzhiyun * table has plenty of entries.
567*4882a593Smuzhiyun */
setup_rss(struct adapter * adap)568*4882a593Smuzhiyun static void setup_rss(struct adapter *adap)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun int i;
571*4882a593Smuzhiyun unsigned int nq0 = adap2pinfo(adap, 0)->nqsets;
572*4882a593Smuzhiyun unsigned int nq1 = adap->port[1] ? adap2pinfo(adap, 1)->nqsets : 1;
573*4882a593Smuzhiyun u8 cpus[SGE_QSETS + 1];
574*4882a593Smuzhiyun u16 rspq_map[RSS_TABLE_SIZE + 1];
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; ++i)
577*4882a593Smuzhiyun cpus[i] = i;
578*4882a593Smuzhiyun cpus[SGE_QSETS] = 0xff; /* terminator */
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) {
581*4882a593Smuzhiyun rspq_map[i] = i % nq0;
582*4882a593Smuzhiyun rspq_map[i + RSS_TABLE_SIZE / 2] = (i % nq1) + nq0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun rspq_map[RSS_TABLE_SIZE] = 0xffff; /* terminator */
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN |
587*4882a593Smuzhiyun F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN |
588*4882a593Smuzhiyun V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ, cpus, rspq_map);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
ring_dbs(struct adapter * adap)591*4882a593Smuzhiyun static void ring_dbs(struct adapter *adap)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun int i, j;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; i++) {
596*4882a593Smuzhiyun struct sge_qset *qs = &adap->sge.qs[i];
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (qs->adap)
599*4882a593Smuzhiyun for (j = 0; j < SGE_TXQ_PER_SET; j++)
600*4882a593Smuzhiyun t3_write_reg(adap, A_SG_KDOORBELL, F_SELEGRCNTX | V_EGRCNTX(qs->txq[j].cntxt_id));
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
init_napi(struct adapter * adap)604*4882a593Smuzhiyun static void init_napi(struct adapter *adap)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun int i;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; i++) {
609*4882a593Smuzhiyun struct sge_qset *qs = &adap->sge.qs[i];
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (qs->adap)
612*4882a593Smuzhiyun netif_napi_add(qs->netdev, &qs->napi, qs->napi.poll,
613*4882a593Smuzhiyun 64);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * netif_napi_add() can be called only once per napi_struct because it
618*4882a593Smuzhiyun * adds each new napi_struct to a list. Be careful not to call it a
619*4882a593Smuzhiyun * second time, e.g., during EEH recovery, by making a note of it.
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun adap->flags |= NAPI_INIT;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /*
625*4882a593Smuzhiyun * Wait until all NAPI handlers are descheduled. This includes the handlers of
626*4882a593Smuzhiyun * both netdevices representing interfaces and the dummy ones for the extra
627*4882a593Smuzhiyun * queues.
628*4882a593Smuzhiyun */
quiesce_rx(struct adapter * adap)629*4882a593Smuzhiyun static void quiesce_rx(struct adapter *adap)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun int i;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; i++)
634*4882a593Smuzhiyun if (adap->sge.qs[i].adap)
635*4882a593Smuzhiyun napi_disable(&adap->sge.qs[i].napi);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
enable_all_napi(struct adapter * adap)638*4882a593Smuzhiyun static void enable_all_napi(struct adapter *adap)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun int i;
641*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; i++)
642*4882a593Smuzhiyun if (adap->sge.qs[i].adap)
643*4882a593Smuzhiyun napi_enable(&adap->sge.qs[i].napi);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /**
647*4882a593Smuzhiyun * setup_sge_qsets - configure SGE Tx/Rx/response queues
648*4882a593Smuzhiyun * @adap: the adapter
649*4882a593Smuzhiyun *
650*4882a593Smuzhiyun * Determines how many sets of SGE queues to use and initializes them.
651*4882a593Smuzhiyun * We support multiple queue sets per port if we have MSI-X, otherwise
652*4882a593Smuzhiyun * just one queue set per port.
653*4882a593Smuzhiyun */
setup_sge_qsets(struct adapter * adap)654*4882a593Smuzhiyun static int setup_sge_qsets(struct adapter *adap)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun int i, j, err, irq_idx = 0, qset_idx = 0;
657*4882a593Smuzhiyun unsigned int ntxq = SGE_TXQ_PER_SET;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (adap->params.rev > 0 && !(adap->flags & USING_MSI))
660*4882a593Smuzhiyun irq_idx = -1;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun for_each_port(adap, i) {
663*4882a593Smuzhiyun struct net_device *dev = adap->port[i];
664*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun pi->qs = &adap->sge.qs[pi->first_qset];
667*4882a593Smuzhiyun for (j = 0; j < pi->nqsets; ++j, ++qset_idx) {
668*4882a593Smuzhiyun err = t3_sge_alloc_qset(adap, qset_idx, 1,
669*4882a593Smuzhiyun (adap->flags & USING_MSIX) ? qset_idx + 1 :
670*4882a593Smuzhiyun irq_idx,
671*4882a593Smuzhiyun &adap->params.sge.qset[qset_idx], ntxq, dev,
672*4882a593Smuzhiyun netdev_get_tx_queue(dev, j));
673*4882a593Smuzhiyun if (err) {
674*4882a593Smuzhiyun t3_free_sge_resources(adap);
675*4882a593Smuzhiyun return err;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
attr_show(struct device * d,char * buf,ssize_t (* format)(struct net_device *,char *))683*4882a593Smuzhiyun static ssize_t attr_show(struct device *d, char *buf,
684*4882a593Smuzhiyun ssize_t(*format) (struct net_device *, char *))
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun ssize_t len;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Synchronize with ioctls that may shut down the device */
689*4882a593Smuzhiyun rtnl_lock();
690*4882a593Smuzhiyun len = (*format) (to_net_dev(d), buf);
691*4882a593Smuzhiyun rtnl_unlock();
692*4882a593Smuzhiyun return len;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
attr_store(struct device * d,const char * buf,size_t len,ssize_t (* set)(struct net_device *,unsigned int),unsigned int min_val,unsigned int max_val)695*4882a593Smuzhiyun static ssize_t attr_store(struct device *d,
696*4882a593Smuzhiyun const char *buf, size_t len,
697*4882a593Smuzhiyun ssize_t(*set) (struct net_device *, unsigned int),
698*4882a593Smuzhiyun unsigned int min_val, unsigned int max_val)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun ssize_t ret;
701*4882a593Smuzhiyun unsigned int val;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
704*4882a593Smuzhiyun return -EPERM;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ret = kstrtouint(buf, 0, &val);
707*4882a593Smuzhiyun if (ret)
708*4882a593Smuzhiyun return ret;
709*4882a593Smuzhiyun if (val < min_val || val > max_val)
710*4882a593Smuzhiyun return -EINVAL;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun rtnl_lock();
713*4882a593Smuzhiyun ret = (*set) (to_net_dev(d), val);
714*4882a593Smuzhiyun if (!ret)
715*4882a593Smuzhiyun ret = len;
716*4882a593Smuzhiyun rtnl_unlock();
717*4882a593Smuzhiyun return ret;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun #define CXGB3_SHOW(name, val_expr) \
721*4882a593Smuzhiyun static ssize_t format_##name(struct net_device *dev, char *buf) \
722*4882a593Smuzhiyun { \
723*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev); \
724*4882a593Smuzhiyun struct adapter *adap = pi->adapter; \
725*4882a593Smuzhiyun return sprintf(buf, "%u\n", val_expr); \
726*4882a593Smuzhiyun } \
727*4882a593Smuzhiyun static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
728*4882a593Smuzhiyun char *buf) \
729*4882a593Smuzhiyun { \
730*4882a593Smuzhiyun return attr_show(d, buf, format_##name); \
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
set_nfilters(struct net_device * dev,unsigned int val)733*4882a593Smuzhiyun static ssize_t set_nfilters(struct net_device *dev, unsigned int val)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
736*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
737*4882a593Smuzhiyun int min_tids = is_offload(adap) ? MC5_MIN_TIDS : 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (adap->flags & FULL_INIT_DONE)
740*4882a593Smuzhiyun return -EBUSY;
741*4882a593Smuzhiyun if (val && adap->params.rev == 0)
742*4882a593Smuzhiyun return -EINVAL;
743*4882a593Smuzhiyun if (val > t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
744*4882a593Smuzhiyun min_tids)
745*4882a593Smuzhiyun return -EINVAL;
746*4882a593Smuzhiyun adap->params.mc5.nfilters = val;
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
store_nfilters(struct device * d,struct device_attribute * attr,const char * buf,size_t len)750*4882a593Smuzhiyun static ssize_t store_nfilters(struct device *d, struct device_attribute *attr,
751*4882a593Smuzhiyun const char *buf, size_t len)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun return attr_store(d, buf, len, set_nfilters, 0, ~0);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
set_nservers(struct net_device * dev,unsigned int val)756*4882a593Smuzhiyun static ssize_t set_nservers(struct net_device *dev, unsigned int val)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
759*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (adap->flags & FULL_INIT_DONE)
762*4882a593Smuzhiyun return -EBUSY;
763*4882a593Smuzhiyun if (val > t3_mc5_size(&adap->mc5) - adap->params.mc5.nfilters -
764*4882a593Smuzhiyun MC5_MIN_TIDS)
765*4882a593Smuzhiyun return -EINVAL;
766*4882a593Smuzhiyun adap->params.mc5.nservers = val;
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
store_nservers(struct device * d,struct device_attribute * attr,const char * buf,size_t len)770*4882a593Smuzhiyun static ssize_t store_nservers(struct device *d, struct device_attribute *attr,
771*4882a593Smuzhiyun const char *buf, size_t len)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun return attr_store(d, buf, len, set_nservers, 0, ~0);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun #define CXGB3_ATTR_R(name, val_expr) \
777*4882a593Smuzhiyun CXGB3_SHOW(name, val_expr) \
778*4882a593Smuzhiyun static DEVICE_ATTR(name, 0444, show_##name, NULL)
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun #define CXGB3_ATTR_RW(name, val_expr, store_method) \
781*4882a593Smuzhiyun CXGB3_SHOW(name, val_expr) \
782*4882a593Smuzhiyun static DEVICE_ATTR(name, 0644, show_##name, store_method)
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun CXGB3_ATTR_R(cam_size, t3_mc5_size(&adap->mc5));
785*4882a593Smuzhiyun CXGB3_ATTR_RW(nfilters, adap->params.mc5.nfilters, store_nfilters);
786*4882a593Smuzhiyun CXGB3_ATTR_RW(nservers, adap->params.mc5.nservers, store_nservers);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun static struct attribute *cxgb3_attrs[] = {
789*4882a593Smuzhiyun &dev_attr_cam_size.attr,
790*4882a593Smuzhiyun &dev_attr_nfilters.attr,
791*4882a593Smuzhiyun &dev_attr_nservers.attr,
792*4882a593Smuzhiyun NULL
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static const struct attribute_group cxgb3_attr_group = {
796*4882a593Smuzhiyun .attrs = cxgb3_attrs,
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun
tm_attr_show(struct device * d,char * buf,int sched)799*4882a593Smuzhiyun static ssize_t tm_attr_show(struct device *d,
800*4882a593Smuzhiyun char *buf, int sched)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct port_info *pi = netdev_priv(to_net_dev(d));
803*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
804*4882a593Smuzhiyun unsigned int v, addr, bpt, cpt;
805*4882a593Smuzhiyun ssize_t len;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun addr = A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2;
808*4882a593Smuzhiyun rtnl_lock();
809*4882a593Smuzhiyun t3_write_reg(adap, A_TP_TM_PIO_ADDR, addr);
810*4882a593Smuzhiyun v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
811*4882a593Smuzhiyun if (sched & 1)
812*4882a593Smuzhiyun v >>= 16;
813*4882a593Smuzhiyun bpt = (v >> 8) & 0xff;
814*4882a593Smuzhiyun cpt = v & 0xff;
815*4882a593Smuzhiyun if (!cpt)
816*4882a593Smuzhiyun len = sprintf(buf, "disabled\n");
817*4882a593Smuzhiyun else {
818*4882a593Smuzhiyun v = (adap->params.vpd.cclk * 1000) / cpt;
819*4882a593Smuzhiyun len = sprintf(buf, "%u Kbps\n", (v * bpt) / 125);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun rtnl_unlock();
822*4882a593Smuzhiyun return len;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
tm_attr_store(struct device * d,const char * buf,size_t len,int sched)825*4882a593Smuzhiyun static ssize_t tm_attr_store(struct device *d,
826*4882a593Smuzhiyun const char *buf, size_t len, int sched)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct port_info *pi = netdev_priv(to_net_dev(d));
829*4882a593Smuzhiyun struct adapter *adap = pi->adapter;
830*4882a593Smuzhiyun unsigned int val;
831*4882a593Smuzhiyun ssize_t ret;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
834*4882a593Smuzhiyun return -EPERM;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun ret = kstrtouint(buf, 0, &val);
837*4882a593Smuzhiyun if (ret)
838*4882a593Smuzhiyun return ret;
839*4882a593Smuzhiyun if (val > 10000000)
840*4882a593Smuzhiyun return -EINVAL;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun rtnl_lock();
843*4882a593Smuzhiyun ret = t3_config_sched(adap, val, sched);
844*4882a593Smuzhiyun if (!ret)
845*4882a593Smuzhiyun ret = len;
846*4882a593Smuzhiyun rtnl_unlock();
847*4882a593Smuzhiyun return ret;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun #define TM_ATTR(name, sched) \
851*4882a593Smuzhiyun static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
852*4882a593Smuzhiyun char *buf) \
853*4882a593Smuzhiyun { \
854*4882a593Smuzhiyun return tm_attr_show(d, buf, sched); \
855*4882a593Smuzhiyun } \
856*4882a593Smuzhiyun static ssize_t store_##name(struct device *d, struct device_attribute *attr, \
857*4882a593Smuzhiyun const char *buf, size_t len) \
858*4882a593Smuzhiyun { \
859*4882a593Smuzhiyun return tm_attr_store(d, buf, len, sched); \
860*4882a593Smuzhiyun } \
861*4882a593Smuzhiyun static DEVICE_ATTR(name, 0644, show_##name, store_##name)
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun TM_ATTR(sched0, 0);
864*4882a593Smuzhiyun TM_ATTR(sched1, 1);
865*4882a593Smuzhiyun TM_ATTR(sched2, 2);
866*4882a593Smuzhiyun TM_ATTR(sched3, 3);
867*4882a593Smuzhiyun TM_ATTR(sched4, 4);
868*4882a593Smuzhiyun TM_ATTR(sched5, 5);
869*4882a593Smuzhiyun TM_ATTR(sched6, 6);
870*4882a593Smuzhiyun TM_ATTR(sched7, 7);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun static struct attribute *offload_attrs[] = {
873*4882a593Smuzhiyun &dev_attr_sched0.attr,
874*4882a593Smuzhiyun &dev_attr_sched1.attr,
875*4882a593Smuzhiyun &dev_attr_sched2.attr,
876*4882a593Smuzhiyun &dev_attr_sched3.attr,
877*4882a593Smuzhiyun &dev_attr_sched4.attr,
878*4882a593Smuzhiyun &dev_attr_sched5.attr,
879*4882a593Smuzhiyun &dev_attr_sched6.attr,
880*4882a593Smuzhiyun &dev_attr_sched7.attr,
881*4882a593Smuzhiyun NULL
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static const struct attribute_group offload_attr_group = {
885*4882a593Smuzhiyun .attrs = offload_attrs,
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * Sends an sk_buff to an offload queue driver
890*4882a593Smuzhiyun * after dealing with any active network taps.
891*4882a593Smuzhiyun */
offload_tx(struct t3cdev * tdev,struct sk_buff * skb)892*4882a593Smuzhiyun static inline int offload_tx(struct t3cdev *tdev, struct sk_buff *skb)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun int ret;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun local_bh_disable();
897*4882a593Smuzhiyun ret = t3_offload_tx(tdev, skb);
898*4882a593Smuzhiyun local_bh_enable();
899*4882a593Smuzhiyun return ret;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
write_smt_entry(struct adapter * adapter,int idx)902*4882a593Smuzhiyun static int write_smt_entry(struct adapter *adapter, int idx)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct cpl_smt_write_req *req;
905*4882a593Smuzhiyun struct port_info *pi = netdev_priv(adapter->port[idx]);
906*4882a593Smuzhiyun struct sk_buff *skb = alloc_skb(sizeof(*req), GFP_KERNEL);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (!skb)
909*4882a593Smuzhiyun return -ENOMEM;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun req = __skb_put(skb, sizeof(*req));
912*4882a593Smuzhiyun req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
913*4882a593Smuzhiyun OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx));
914*4882a593Smuzhiyun req->mtu_idx = NMTUS - 1; /* should be 0 but there's a T3 bug */
915*4882a593Smuzhiyun req->iff = idx;
916*4882a593Smuzhiyun memcpy(req->src_mac0, adapter->port[idx]->dev_addr, ETH_ALEN);
917*4882a593Smuzhiyun memcpy(req->src_mac1, pi->iscsic.mac_addr, ETH_ALEN);
918*4882a593Smuzhiyun skb->priority = 1;
919*4882a593Smuzhiyun offload_tx(&adapter->tdev, skb);
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
init_smt(struct adapter * adapter)923*4882a593Smuzhiyun static int init_smt(struct adapter *adapter)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun int i;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun for_each_port(adapter, i)
928*4882a593Smuzhiyun write_smt_entry(adapter, i);
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
init_port_mtus(struct adapter * adapter)932*4882a593Smuzhiyun static void init_port_mtus(struct adapter *adapter)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun unsigned int mtus = adapter->port[0]->mtu;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun if (adapter->port[1])
937*4882a593Smuzhiyun mtus |= adapter->port[1]->mtu << 16;
938*4882a593Smuzhiyun t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
send_pktsched_cmd(struct adapter * adap,int sched,int qidx,int lo,int hi,int port)941*4882a593Smuzhiyun static int send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo,
942*4882a593Smuzhiyun int hi, int port)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct sk_buff *skb;
945*4882a593Smuzhiyun struct mngt_pktsched_wr *req;
946*4882a593Smuzhiyun int ret;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun skb = alloc_skb(sizeof(*req), GFP_KERNEL);
949*4882a593Smuzhiyun if (!skb)
950*4882a593Smuzhiyun skb = adap->nofail_skb;
951*4882a593Smuzhiyun if (!skb)
952*4882a593Smuzhiyun return -ENOMEM;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun req = skb_put(skb, sizeof(*req));
955*4882a593Smuzhiyun req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT));
956*4882a593Smuzhiyun req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET;
957*4882a593Smuzhiyun req->sched = sched;
958*4882a593Smuzhiyun req->idx = qidx;
959*4882a593Smuzhiyun req->min = lo;
960*4882a593Smuzhiyun req->max = hi;
961*4882a593Smuzhiyun req->binding = port;
962*4882a593Smuzhiyun ret = t3_mgmt_tx(adap, skb);
963*4882a593Smuzhiyun if (skb == adap->nofail_skb) {
964*4882a593Smuzhiyun adap->nofail_skb = alloc_skb(sizeof(struct cpl_set_tcb_field),
965*4882a593Smuzhiyun GFP_KERNEL);
966*4882a593Smuzhiyun if (!adap->nofail_skb)
967*4882a593Smuzhiyun ret = -ENOMEM;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
bind_qsets(struct adapter * adap)973*4882a593Smuzhiyun static int bind_qsets(struct adapter *adap)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun int i, j, err = 0;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun for_each_port(adap, i) {
978*4882a593Smuzhiyun const struct port_info *pi = adap2pinfo(adap, i);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun for (j = 0; j < pi->nqsets; ++j) {
981*4882a593Smuzhiyun int ret = send_pktsched_cmd(adap, 1,
982*4882a593Smuzhiyun pi->first_qset + j, -1,
983*4882a593Smuzhiyun -1, i);
984*4882a593Smuzhiyun if (ret)
985*4882a593Smuzhiyun err = ret;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun return err;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun #define FW_VERSION __stringify(FW_VERSION_MAJOR) "." \
993*4882a593Smuzhiyun __stringify(FW_VERSION_MINOR) "." __stringify(FW_VERSION_MICRO)
994*4882a593Smuzhiyun #define FW_FNAME "cxgb3/t3fw-" FW_VERSION ".bin"
995*4882a593Smuzhiyun #define TPSRAM_VERSION __stringify(TP_VERSION_MAJOR) "." \
996*4882a593Smuzhiyun __stringify(TP_VERSION_MINOR) "." __stringify(TP_VERSION_MICRO)
997*4882a593Smuzhiyun #define TPSRAM_NAME "cxgb3/t3%c_psram-" TPSRAM_VERSION ".bin"
998*4882a593Smuzhiyun #define AEL2005_OPT_EDC_NAME "cxgb3/ael2005_opt_edc.bin"
999*4882a593Smuzhiyun #define AEL2005_TWX_EDC_NAME "cxgb3/ael2005_twx_edc.bin"
1000*4882a593Smuzhiyun #define AEL2020_TWX_EDC_NAME "cxgb3/ael2020_twx_edc.bin"
1001*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FNAME);
1002*4882a593Smuzhiyun MODULE_FIRMWARE("cxgb3/t3b_psram-" TPSRAM_VERSION ".bin");
1003*4882a593Smuzhiyun MODULE_FIRMWARE("cxgb3/t3c_psram-" TPSRAM_VERSION ".bin");
1004*4882a593Smuzhiyun MODULE_FIRMWARE(AEL2005_OPT_EDC_NAME);
1005*4882a593Smuzhiyun MODULE_FIRMWARE(AEL2005_TWX_EDC_NAME);
1006*4882a593Smuzhiyun MODULE_FIRMWARE(AEL2020_TWX_EDC_NAME);
1007*4882a593Smuzhiyun
get_edc_fw_name(int edc_idx)1008*4882a593Smuzhiyun static inline const char *get_edc_fw_name(int edc_idx)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun const char *fw_name = NULL;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun switch (edc_idx) {
1013*4882a593Smuzhiyun case EDC_OPT_AEL2005:
1014*4882a593Smuzhiyun fw_name = AEL2005_OPT_EDC_NAME;
1015*4882a593Smuzhiyun break;
1016*4882a593Smuzhiyun case EDC_TWX_AEL2005:
1017*4882a593Smuzhiyun fw_name = AEL2005_TWX_EDC_NAME;
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case EDC_TWX_AEL2020:
1020*4882a593Smuzhiyun fw_name = AEL2020_TWX_EDC_NAME;
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun return fw_name;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
t3_get_edc_fw(struct cphy * phy,int edc_idx,int size)1026*4882a593Smuzhiyun int t3_get_edc_fw(struct cphy *phy, int edc_idx, int size)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun struct adapter *adapter = phy->adapter;
1029*4882a593Smuzhiyun const struct firmware *fw;
1030*4882a593Smuzhiyun const char *fw_name;
1031*4882a593Smuzhiyun u32 csum;
1032*4882a593Smuzhiyun const __be32 *p;
1033*4882a593Smuzhiyun u16 *cache = phy->phy_cache;
1034*4882a593Smuzhiyun int i, ret = -EINVAL;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun fw_name = get_edc_fw_name(edc_idx);
1037*4882a593Smuzhiyun if (fw_name)
1038*4882a593Smuzhiyun ret = request_firmware(&fw, fw_name, &adapter->pdev->dev);
1039*4882a593Smuzhiyun if (ret < 0) {
1040*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1041*4882a593Smuzhiyun "could not upgrade firmware: unable to load %s\n",
1042*4882a593Smuzhiyun fw_name);
1043*4882a593Smuzhiyun return ret;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* check size, take checksum in account */
1047*4882a593Smuzhiyun if (fw->size > size + 4) {
1048*4882a593Smuzhiyun CH_ERR(adapter, "firmware image too large %u, expected %d\n",
1049*4882a593Smuzhiyun (unsigned int)fw->size, size + 4);
1050*4882a593Smuzhiyun ret = -EINVAL;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* compute checksum */
1054*4882a593Smuzhiyun p = (const __be32 *)fw->data;
1055*4882a593Smuzhiyun for (csum = 0, i = 0; i < fw->size / sizeof(csum); i++)
1056*4882a593Smuzhiyun csum += ntohl(p[i]);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (csum != 0xffffffff) {
1059*4882a593Smuzhiyun CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
1060*4882a593Smuzhiyun csum);
1061*4882a593Smuzhiyun ret = -EINVAL;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun for (i = 0; i < size / 4 ; i++) {
1065*4882a593Smuzhiyun *cache++ = (be32_to_cpu(p[i]) & 0xffff0000) >> 16;
1066*4882a593Smuzhiyun *cache++ = be32_to_cpu(p[i]) & 0xffff;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun release_firmware(fw);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun return ret;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
upgrade_fw(struct adapter * adap)1074*4882a593Smuzhiyun static int upgrade_fw(struct adapter *adap)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun int ret;
1077*4882a593Smuzhiyun const struct firmware *fw;
1078*4882a593Smuzhiyun struct device *dev = &adap->pdev->dev;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun ret = request_firmware(&fw, FW_FNAME, dev);
1081*4882a593Smuzhiyun if (ret < 0) {
1082*4882a593Smuzhiyun dev_err(dev, "could not upgrade firmware: unable to load %s\n",
1083*4882a593Smuzhiyun FW_FNAME);
1084*4882a593Smuzhiyun return ret;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun ret = t3_load_fw(adap, fw->data, fw->size);
1087*4882a593Smuzhiyun release_firmware(fw);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (ret == 0)
1090*4882a593Smuzhiyun dev_info(dev, "successful upgrade to firmware %d.%d.%d\n",
1091*4882a593Smuzhiyun FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO);
1092*4882a593Smuzhiyun else
1093*4882a593Smuzhiyun dev_err(dev, "failed to upgrade to firmware %d.%d.%d\n",
1094*4882a593Smuzhiyun FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun return ret;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
t3rev2char(struct adapter * adapter)1099*4882a593Smuzhiyun static inline char t3rev2char(struct adapter *adapter)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun char rev = 0;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun switch(adapter->params.rev) {
1104*4882a593Smuzhiyun case T3_REV_B:
1105*4882a593Smuzhiyun case T3_REV_B2:
1106*4882a593Smuzhiyun rev = 'b';
1107*4882a593Smuzhiyun break;
1108*4882a593Smuzhiyun case T3_REV_C:
1109*4882a593Smuzhiyun rev = 'c';
1110*4882a593Smuzhiyun break;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun return rev;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
update_tpsram(struct adapter * adap)1115*4882a593Smuzhiyun static int update_tpsram(struct adapter *adap)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun const struct firmware *tpsram;
1118*4882a593Smuzhiyun char buf[64];
1119*4882a593Smuzhiyun struct device *dev = &adap->pdev->dev;
1120*4882a593Smuzhiyun int ret;
1121*4882a593Smuzhiyun char rev;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun rev = t3rev2char(adap);
1124*4882a593Smuzhiyun if (!rev)
1125*4882a593Smuzhiyun return 0;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun snprintf(buf, sizeof(buf), TPSRAM_NAME, rev);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun ret = request_firmware(&tpsram, buf, dev);
1130*4882a593Smuzhiyun if (ret < 0) {
1131*4882a593Smuzhiyun dev_err(dev, "could not load TP SRAM: unable to load %s\n",
1132*4882a593Smuzhiyun buf);
1133*4882a593Smuzhiyun return ret;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun ret = t3_check_tpsram(adap, tpsram->data, tpsram->size);
1137*4882a593Smuzhiyun if (ret)
1138*4882a593Smuzhiyun goto release_tpsram;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun ret = t3_set_proto_sram(adap, tpsram->data);
1141*4882a593Smuzhiyun if (ret == 0)
1142*4882a593Smuzhiyun dev_info(dev,
1143*4882a593Smuzhiyun "successful update of protocol engine "
1144*4882a593Smuzhiyun "to %d.%d.%d\n",
1145*4882a593Smuzhiyun TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO);
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun dev_err(dev, "failed to update of protocol engine %d.%d.%d\n",
1148*4882a593Smuzhiyun TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO);
1149*4882a593Smuzhiyun if (ret)
1150*4882a593Smuzhiyun dev_err(dev, "loading protocol SRAM failed\n");
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun release_tpsram:
1153*4882a593Smuzhiyun release_firmware(tpsram);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /**
1159*4882a593Smuzhiyun * t3_synchronize_rx - wait for current Rx processing on a port to complete
1160*4882a593Smuzhiyun * @adap: the adapter
1161*4882a593Smuzhiyun * @p: the port
1162*4882a593Smuzhiyun *
1163*4882a593Smuzhiyun * Ensures that current Rx processing on any of the queues associated with
1164*4882a593Smuzhiyun * the given port completes before returning. We do this by acquiring and
1165*4882a593Smuzhiyun * releasing the locks of the response queues associated with the port.
1166*4882a593Smuzhiyun */
t3_synchronize_rx(struct adapter * adap,const struct port_info * p)1167*4882a593Smuzhiyun static void t3_synchronize_rx(struct adapter *adap, const struct port_info *p)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun int i;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun for (i = p->first_qset; i < p->first_qset + p->nqsets; i++) {
1172*4882a593Smuzhiyun struct sge_rspq *q = &adap->sge.qs[i].rspq;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun spin_lock_irq(&q->lock);
1175*4882a593Smuzhiyun spin_unlock_irq(&q->lock);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
cxgb_vlan_mode(struct net_device * dev,netdev_features_t features)1179*4882a593Smuzhiyun static void cxgb_vlan_mode(struct net_device *dev, netdev_features_t features)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1182*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (adapter->params.rev > 0) {
1185*4882a593Smuzhiyun t3_set_vlan_accel(adapter, 1 << pi->port_id,
1186*4882a593Smuzhiyun features & NETIF_F_HW_VLAN_CTAG_RX);
1187*4882a593Smuzhiyun } else {
1188*4882a593Smuzhiyun /* single control for all ports */
1189*4882a593Smuzhiyun unsigned int i, have_vlans = features & NETIF_F_HW_VLAN_CTAG_RX;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun for_each_port(adapter, i)
1192*4882a593Smuzhiyun have_vlans |=
1193*4882a593Smuzhiyun adapter->port[i]->features &
1194*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun t3_set_vlan_accel(adapter, 1, have_vlans);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun t3_synchronize_rx(adapter, pi);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /**
1202*4882a593Smuzhiyun * cxgb_up - enable the adapter
1203*4882a593Smuzhiyun * @adap: adapter being enabled
1204*4882a593Smuzhiyun *
1205*4882a593Smuzhiyun * Called when the first port is enabled, this function performs the
1206*4882a593Smuzhiyun * actions necessary to make an adapter operational, such as completing
1207*4882a593Smuzhiyun * the initialization of HW modules, and enabling interrupts.
1208*4882a593Smuzhiyun *
1209*4882a593Smuzhiyun * Must be called with the rtnl lock held.
1210*4882a593Smuzhiyun */
cxgb_up(struct adapter * adap)1211*4882a593Smuzhiyun static int cxgb_up(struct adapter *adap)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun int i, err;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (!(adap->flags & FULL_INIT_DONE)) {
1216*4882a593Smuzhiyun err = t3_check_fw_version(adap);
1217*4882a593Smuzhiyun if (err == -EINVAL) {
1218*4882a593Smuzhiyun err = upgrade_fw(adap);
1219*4882a593Smuzhiyun CH_WARN(adap, "FW upgrade to %d.%d.%d %s\n",
1220*4882a593Smuzhiyun FW_VERSION_MAJOR, FW_VERSION_MINOR,
1221*4882a593Smuzhiyun FW_VERSION_MICRO, err ? "failed" : "succeeded");
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun err = t3_check_tpsram_version(adap);
1225*4882a593Smuzhiyun if (err == -EINVAL) {
1226*4882a593Smuzhiyun err = update_tpsram(adap);
1227*4882a593Smuzhiyun CH_WARN(adap, "TP upgrade to %d.%d.%d %s\n",
1228*4882a593Smuzhiyun TP_VERSION_MAJOR, TP_VERSION_MINOR,
1229*4882a593Smuzhiyun TP_VERSION_MICRO, err ? "failed" : "succeeded");
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /*
1233*4882a593Smuzhiyun * Clear interrupts now to catch errors if t3_init_hw fails.
1234*4882a593Smuzhiyun * We clear them again later as initialization may trigger
1235*4882a593Smuzhiyun * conditions that can interrupt.
1236*4882a593Smuzhiyun */
1237*4882a593Smuzhiyun t3_intr_clear(adap);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun err = t3_init_hw(adap, 0);
1240*4882a593Smuzhiyun if (err)
1241*4882a593Smuzhiyun goto out;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun t3_set_reg_field(adap, A_TP_PARA_REG5, 0, F_RXDDPOFFINIT);
1244*4882a593Smuzhiyun t3_write_reg(adap, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12));
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun err = setup_sge_qsets(adap);
1247*4882a593Smuzhiyun if (err)
1248*4882a593Smuzhiyun goto out;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun for_each_port(adap, i)
1251*4882a593Smuzhiyun cxgb_vlan_mode(adap->port[i], adap->port[i]->features);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun setup_rss(adap);
1254*4882a593Smuzhiyun if (!(adap->flags & NAPI_INIT))
1255*4882a593Smuzhiyun init_napi(adap);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun t3_start_sge_timers(adap);
1258*4882a593Smuzhiyun adap->flags |= FULL_INIT_DONE;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun t3_intr_clear(adap);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (adap->flags & USING_MSIX) {
1264*4882a593Smuzhiyun name_msix_vecs(adap);
1265*4882a593Smuzhiyun err = request_irq(adap->msix_info[0].vec,
1266*4882a593Smuzhiyun t3_async_intr_handler, 0,
1267*4882a593Smuzhiyun adap->msix_info[0].desc, adap);
1268*4882a593Smuzhiyun if (err)
1269*4882a593Smuzhiyun goto irq_err;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun err = request_msix_data_irqs(adap);
1272*4882a593Smuzhiyun if (err) {
1273*4882a593Smuzhiyun free_irq(adap->msix_info[0].vec, adap);
1274*4882a593Smuzhiyun goto irq_err;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun } else if ((err = request_irq(adap->pdev->irq,
1277*4882a593Smuzhiyun t3_intr_handler(adap,
1278*4882a593Smuzhiyun adap->sge.qs[0].rspq.
1279*4882a593Smuzhiyun polling),
1280*4882a593Smuzhiyun (adap->flags & USING_MSI) ?
1281*4882a593Smuzhiyun 0 : IRQF_SHARED,
1282*4882a593Smuzhiyun adap->name, adap)))
1283*4882a593Smuzhiyun goto irq_err;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun enable_all_napi(adap);
1286*4882a593Smuzhiyun t3_sge_start(adap);
1287*4882a593Smuzhiyun t3_intr_enable(adap);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (adap->params.rev >= T3_REV_C && !(adap->flags & TP_PARITY_INIT) &&
1290*4882a593Smuzhiyun is_offload(adap) && init_tp_parity(adap) == 0)
1291*4882a593Smuzhiyun adap->flags |= TP_PARITY_INIT;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (adap->flags & TP_PARITY_INIT) {
1294*4882a593Smuzhiyun t3_write_reg(adap, A_TP_INT_CAUSE,
1295*4882a593Smuzhiyun F_CMCACHEPERR | F_ARPLUTPERR);
1296*4882a593Smuzhiyun t3_write_reg(adap, A_TP_INT_ENABLE, 0x7fbfffff);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun if (!(adap->flags & QUEUES_BOUND)) {
1300*4882a593Smuzhiyun int ret = bind_qsets(adap);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (ret < 0) {
1303*4882a593Smuzhiyun CH_ERR(adap, "failed to bind qsets, err %d\n", ret);
1304*4882a593Smuzhiyun t3_intr_disable(adap);
1305*4882a593Smuzhiyun quiesce_rx(adap);
1306*4882a593Smuzhiyun free_irq_resources(adap);
1307*4882a593Smuzhiyun err = ret;
1308*4882a593Smuzhiyun goto out;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun adap->flags |= QUEUES_BOUND;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun out:
1314*4882a593Smuzhiyun return err;
1315*4882a593Smuzhiyun irq_err:
1316*4882a593Smuzhiyun CH_ERR(adap, "request_irq failed, err %d\n", err);
1317*4882a593Smuzhiyun goto out;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun * Release resources when all the ports and offloading have been stopped.
1322*4882a593Smuzhiyun */
cxgb_down(struct adapter * adapter,int on_wq)1323*4882a593Smuzhiyun static void cxgb_down(struct adapter *adapter, int on_wq)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun t3_sge_stop(adapter);
1326*4882a593Smuzhiyun spin_lock_irq(&adapter->work_lock); /* sync with PHY intr task */
1327*4882a593Smuzhiyun t3_intr_disable(adapter);
1328*4882a593Smuzhiyun spin_unlock_irq(&adapter->work_lock);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun free_irq_resources(adapter);
1331*4882a593Smuzhiyun quiesce_rx(adapter);
1332*4882a593Smuzhiyun t3_sge_stop(adapter);
1333*4882a593Smuzhiyun if (!on_wq)
1334*4882a593Smuzhiyun flush_workqueue(cxgb3_wq);/* wait for external IRQ handler */
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
schedule_chk_task(struct adapter * adap)1337*4882a593Smuzhiyun static void schedule_chk_task(struct adapter *adap)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun unsigned int timeo;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun timeo = adap->params.linkpoll_period ?
1342*4882a593Smuzhiyun (HZ * adap->params.linkpoll_period) / 10 :
1343*4882a593Smuzhiyun adap->params.stats_update_period * HZ;
1344*4882a593Smuzhiyun if (timeo)
1345*4882a593Smuzhiyun queue_delayed_work(cxgb3_wq, &adap->adap_check_task, timeo);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
offload_open(struct net_device * dev)1348*4882a593Smuzhiyun static int offload_open(struct net_device *dev)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1351*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1352*4882a593Smuzhiyun struct t3cdev *tdev = dev2t3cdev(dev);
1353*4882a593Smuzhiyun int adap_up = adapter->open_device_map & PORT_MASK;
1354*4882a593Smuzhiyun int err;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (test_and_set_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map))
1357*4882a593Smuzhiyun return 0;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (!adap_up && (err = cxgb_up(adapter)) < 0)
1360*4882a593Smuzhiyun goto out;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun t3_tp_set_offload_mode(adapter, 1);
1363*4882a593Smuzhiyun tdev->lldev = adapter->port[0];
1364*4882a593Smuzhiyun err = cxgb3_offload_activate(adapter);
1365*4882a593Smuzhiyun if (err)
1366*4882a593Smuzhiyun goto out;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun init_port_mtus(adapter);
1369*4882a593Smuzhiyun t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd,
1370*4882a593Smuzhiyun adapter->params.b_wnd,
1371*4882a593Smuzhiyun adapter->params.rev == 0 ?
1372*4882a593Smuzhiyun adapter->port[0]->mtu : 0xffff);
1373*4882a593Smuzhiyun init_smt(adapter);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (sysfs_create_group(&tdev->lldev->dev.kobj, &offload_attr_group))
1376*4882a593Smuzhiyun dev_dbg(&dev->dev, "cannot create sysfs group\n");
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* Call back all registered clients */
1379*4882a593Smuzhiyun cxgb3_add_clients(tdev);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun out:
1382*4882a593Smuzhiyun /* restore them in case the offload module has changed them */
1383*4882a593Smuzhiyun if (err) {
1384*4882a593Smuzhiyun t3_tp_set_offload_mode(adapter, 0);
1385*4882a593Smuzhiyun clear_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map);
1386*4882a593Smuzhiyun cxgb3_set_dummy_ops(tdev);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun return err;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
offload_close(struct t3cdev * tdev)1391*4882a593Smuzhiyun static int offload_close(struct t3cdev *tdev)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun struct adapter *adapter = tdev2adap(tdev);
1394*4882a593Smuzhiyun struct t3c_data *td = T3C_DATA(tdev);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun if (!test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map))
1397*4882a593Smuzhiyun return 0;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* Call back all registered clients */
1400*4882a593Smuzhiyun cxgb3_remove_clients(tdev);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun sysfs_remove_group(&tdev->lldev->dev.kobj, &offload_attr_group);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* Flush work scheduled while releasing TIDs */
1405*4882a593Smuzhiyun flush_work(&td->tid_release_task);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun tdev->lldev = NULL;
1408*4882a593Smuzhiyun cxgb3_set_dummy_ops(tdev);
1409*4882a593Smuzhiyun t3_tp_set_offload_mode(adapter, 0);
1410*4882a593Smuzhiyun clear_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map);
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (!adapter->open_device_map)
1413*4882a593Smuzhiyun cxgb_down(adapter, 0);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun cxgb3_offload_deactivate(adapter);
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
cxgb_open(struct net_device * dev)1419*4882a593Smuzhiyun static int cxgb_open(struct net_device *dev)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1422*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1423*4882a593Smuzhiyun int other_ports = adapter->open_device_map & PORT_MASK;
1424*4882a593Smuzhiyun int err;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0)
1427*4882a593Smuzhiyun return err;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun set_bit(pi->port_id, &adapter->open_device_map);
1430*4882a593Smuzhiyun if (is_offload(adapter) && !ofld_disable) {
1431*4882a593Smuzhiyun err = offload_open(dev);
1432*4882a593Smuzhiyun if (err)
1433*4882a593Smuzhiyun pr_warn("Could not initialize offload capabilities\n");
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun netif_set_real_num_tx_queues(dev, pi->nqsets);
1437*4882a593Smuzhiyun err = netif_set_real_num_rx_queues(dev, pi->nqsets);
1438*4882a593Smuzhiyun if (err)
1439*4882a593Smuzhiyun return err;
1440*4882a593Smuzhiyun link_start(dev);
1441*4882a593Smuzhiyun t3_port_intr_enable(adapter, pi->port_id);
1442*4882a593Smuzhiyun netif_tx_start_all_queues(dev);
1443*4882a593Smuzhiyun if (!other_ports)
1444*4882a593Smuzhiyun schedule_chk_task(adapter);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_PORT_UP, pi->port_id);
1447*4882a593Smuzhiyun return 0;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
__cxgb_close(struct net_device * dev,int on_wq)1450*4882a593Smuzhiyun static int __cxgb_close(struct net_device *dev, int on_wq)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1453*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (!adapter->open_device_map)
1457*4882a593Smuzhiyun return 0;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* Stop link fault interrupts */
1460*4882a593Smuzhiyun t3_xgm_intr_disable(adapter, pi->port_id);
1461*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun t3_port_intr_disable(adapter, pi->port_id);
1464*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
1465*4882a593Smuzhiyun pi->phy.ops->power_down(&pi->phy, 1);
1466*4882a593Smuzhiyun netif_carrier_off(dev);
1467*4882a593Smuzhiyun t3_mac_disable(&pi->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun spin_lock_irq(&adapter->work_lock); /* sync with update task */
1470*4882a593Smuzhiyun clear_bit(pi->port_id, &adapter->open_device_map);
1471*4882a593Smuzhiyun spin_unlock_irq(&adapter->work_lock);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun if (!(adapter->open_device_map & PORT_MASK))
1474*4882a593Smuzhiyun cancel_delayed_work_sync(&adapter->adap_check_task);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if (!adapter->open_device_map)
1477*4882a593Smuzhiyun cxgb_down(adapter, on_wq);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_PORT_DOWN, pi->port_id);
1480*4882a593Smuzhiyun return 0;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
cxgb_close(struct net_device * dev)1483*4882a593Smuzhiyun static int cxgb_close(struct net_device *dev)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun return __cxgb_close(dev, 0);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
cxgb_get_stats(struct net_device * dev)1488*4882a593Smuzhiyun static struct net_device_stats *cxgb_get_stats(struct net_device *dev)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1491*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1492*4882a593Smuzhiyun struct net_device_stats *ns = &dev->stats;
1493*4882a593Smuzhiyun const struct mac_stats *pstats;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
1496*4882a593Smuzhiyun pstats = t3_mac_update_stats(&pi->mac);
1497*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun ns->tx_bytes = pstats->tx_octets;
1500*4882a593Smuzhiyun ns->tx_packets = pstats->tx_frames;
1501*4882a593Smuzhiyun ns->rx_bytes = pstats->rx_octets;
1502*4882a593Smuzhiyun ns->rx_packets = pstats->rx_frames;
1503*4882a593Smuzhiyun ns->multicast = pstats->rx_mcast_frames;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun ns->tx_errors = pstats->tx_underrun;
1506*4882a593Smuzhiyun ns->rx_errors = pstats->rx_symbol_errs + pstats->rx_fcs_errs +
1507*4882a593Smuzhiyun pstats->rx_too_long + pstats->rx_jabber + pstats->rx_short +
1508*4882a593Smuzhiyun pstats->rx_fifo_ovfl;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* detailed rx_errors */
1511*4882a593Smuzhiyun ns->rx_length_errors = pstats->rx_jabber + pstats->rx_too_long;
1512*4882a593Smuzhiyun ns->rx_over_errors = 0;
1513*4882a593Smuzhiyun ns->rx_crc_errors = pstats->rx_fcs_errs;
1514*4882a593Smuzhiyun ns->rx_frame_errors = pstats->rx_symbol_errs;
1515*4882a593Smuzhiyun ns->rx_fifo_errors = pstats->rx_fifo_ovfl;
1516*4882a593Smuzhiyun ns->rx_missed_errors = pstats->rx_cong_drops;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* detailed tx_errors */
1519*4882a593Smuzhiyun ns->tx_aborted_errors = 0;
1520*4882a593Smuzhiyun ns->tx_carrier_errors = 0;
1521*4882a593Smuzhiyun ns->tx_fifo_errors = pstats->tx_underrun;
1522*4882a593Smuzhiyun ns->tx_heartbeat_errors = 0;
1523*4882a593Smuzhiyun ns->tx_window_errors = 0;
1524*4882a593Smuzhiyun return ns;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
get_msglevel(struct net_device * dev)1527*4882a593Smuzhiyun static u32 get_msglevel(struct net_device *dev)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1530*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun return adapter->msg_enable;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
set_msglevel(struct net_device * dev,u32 val)1535*4882a593Smuzhiyun static void set_msglevel(struct net_device *dev, u32 val)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1538*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun adapter->msg_enable = val;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun static const char stats_strings[][ETH_GSTRING_LEN] = {
1544*4882a593Smuzhiyun "TxOctetsOK ",
1545*4882a593Smuzhiyun "TxFramesOK ",
1546*4882a593Smuzhiyun "TxMulticastFramesOK",
1547*4882a593Smuzhiyun "TxBroadcastFramesOK",
1548*4882a593Smuzhiyun "TxPauseFrames ",
1549*4882a593Smuzhiyun "TxUnderrun ",
1550*4882a593Smuzhiyun "TxExtUnderrun ",
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun "TxFrames64 ",
1553*4882a593Smuzhiyun "TxFrames65To127 ",
1554*4882a593Smuzhiyun "TxFrames128To255 ",
1555*4882a593Smuzhiyun "TxFrames256To511 ",
1556*4882a593Smuzhiyun "TxFrames512To1023 ",
1557*4882a593Smuzhiyun "TxFrames1024To1518 ",
1558*4882a593Smuzhiyun "TxFrames1519ToMax ",
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun "RxOctetsOK ",
1561*4882a593Smuzhiyun "RxFramesOK ",
1562*4882a593Smuzhiyun "RxMulticastFramesOK",
1563*4882a593Smuzhiyun "RxBroadcastFramesOK",
1564*4882a593Smuzhiyun "RxPauseFrames ",
1565*4882a593Smuzhiyun "RxFCSErrors ",
1566*4882a593Smuzhiyun "RxSymbolErrors ",
1567*4882a593Smuzhiyun "RxShortErrors ",
1568*4882a593Smuzhiyun "RxJabberErrors ",
1569*4882a593Smuzhiyun "RxLengthErrors ",
1570*4882a593Smuzhiyun "RxFIFOoverflow ",
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun "RxFrames64 ",
1573*4882a593Smuzhiyun "RxFrames65To127 ",
1574*4882a593Smuzhiyun "RxFrames128To255 ",
1575*4882a593Smuzhiyun "RxFrames256To511 ",
1576*4882a593Smuzhiyun "RxFrames512To1023 ",
1577*4882a593Smuzhiyun "RxFrames1024To1518 ",
1578*4882a593Smuzhiyun "RxFrames1519ToMax ",
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun "PhyFIFOErrors ",
1581*4882a593Smuzhiyun "TSO ",
1582*4882a593Smuzhiyun "VLANextractions ",
1583*4882a593Smuzhiyun "VLANinsertions ",
1584*4882a593Smuzhiyun "TxCsumOffload ",
1585*4882a593Smuzhiyun "RxCsumGood ",
1586*4882a593Smuzhiyun "LroAggregated ",
1587*4882a593Smuzhiyun "LroFlushed ",
1588*4882a593Smuzhiyun "LroNoDesc ",
1589*4882a593Smuzhiyun "RxDrops ",
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun "CheckTXEnToggled ",
1592*4882a593Smuzhiyun "CheckResets ",
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun "LinkFaults ",
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun
get_sset_count(struct net_device * dev,int sset)1597*4882a593Smuzhiyun static int get_sset_count(struct net_device *dev, int sset)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun switch (sset) {
1600*4882a593Smuzhiyun case ETH_SS_STATS:
1601*4882a593Smuzhiyun return ARRAY_SIZE(stats_strings);
1602*4882a593Smuzhiyun default:
1603*4882a593Smuzhiyun return -EOPNOTSUPP;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun #define T3_REGMAP_SIZE (3 * 1024)
1608*4882a593Smuzhiyun
get_regs_len(struct net_device * dev)1609*4882a593Smuzhiyun static int get_regs_len(struct net_device *dev)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun return T3_REGMAP_SIZE;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
get_eeprom_len(struct net_device * dev)1614*4882a593Smuzhiyun static int get_eeprom_len(struct net_device *dev)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun return EEPROMSIZE;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1619*4882a593Smuzhiyun static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1622*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1623*4882a593Smuzhiyun u32 fw_vers = 0;
1624*4882a593Smuzhiyun u32 tp_vers = 0;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
1627*4882a593Smuzhiyun t3_get_fw_version(adapter, &fw_vers);
1628*4882a593Smuzhiyun t3_get_tp_version(adapter, &tp_vers);
1629*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1632*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(adapter->pdev),
1633*4882a593Smuzhiyun sizeof(info->bus_info));
1634*4882a593Smuzhiyun if (fw_vers)
1635*4882a593Smuzhiyun snprintf(info->fw_version, sizeof(info->fw_version),
1636*4882a593Smuzhiyun "%s %u.%u.%u TP %u.%u.%u",
1637*4882a593Smuzhiyun G_FW_VERSION_TYPE(fw_vers) ? "T" : "N",
1638*4882a593Smuzhiyun G_FW_VERSION_MAJOR(fw_vers),
1639*4882a593Smuzhiyun G_FW_VERSION_MINOR(fw_vers),
1640*4882a593Smuzhiyun G_FW_VERSION_MICRO(fw_vers),
1641*4882a593Smuzhiyun G_TP_VERSION_MAJOR(tp_vers),
1642*4882a593Smuzhiyun G_TP_VERSION_MINOR(tp_vers),
1643*4882a593Smuzhiyun G_TP_VERSION_MICRO(tp_vers));
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun
get_strings(struct net_device * dev,u32 stringset,u8 * data)1646*4882a593Smuzhiyun static void get_strings(struct net_device *dev, u32 stringset, u8 * data)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun if (stringset == ETH_SS_STATS)
1649*4882a593Smuzhiyun memcpy(data, stats_strings, sizeof(stats_strings));
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
collect_sge_port_stats(struct adapter * adapter,struct port_info * p,int idx)1652*4882a593Smuzhiyun static unsigned long collect_sge_port_stats(struct adapter *adapter,
1653*4882a593Smuzhiyun struct port_info *p, int idx)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun int i;
1656*4882a593Smuzhiyun unsigned long tot = 0;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun for (i = p->first_qset; i < p->first_qset + p->nqsets; ++i)
1659*4882a593Smuzhiyun tot += adapter->sge.qs[i].port_stats[idx];
1660*4882a593Smuzhiyun return tot;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
get_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)1663*4882a593Smuzhiyun static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
1664*4882a593Smuzhiyun u64 *data)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1667*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1668*4882a593Smuzhiyun const struct mac_stats *s;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
1671*4882a593Smuzhiyun s = t3_mac_update_stats(&pi->mac);
1672*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun *data++ = s->tx_octets;
1675*4882a593Smuzhiyun *data++ = s->tx_frames;
1676*4882a593Smuzhiyun *data++ = s->tx_mcast_frames;
1677*4882a593Smuzhiyun *data++ = s->tx_bcast_frames;
1678*4882a593Smuzhiyun *data++ = s->tx_pause;
1679*4882a593Smuzhiyun *data++ = s->tx_underrun;
1680*4882a593Smuzhiyun *data++ = s->tx_fifo_urun;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun *data++ = s->tx_frames_64;
1683*4882a593Smuzhiyun *data++ = s->tx_frames_65_127;
1684*4882a593Smuzhiyun *data++ = s->tx_frames_128_255;
1685*4882a593Smuzhiyun *data++ = s->tx_frames_256_511;
1686*4882a593Smuzhiyun *data++ = s->tx_frames_512_1023;
1687*4882a593Smuzhiyun *data++ = s->tx_frames_1024_1518;
1688*4882a593Smuzhiyun *data++ = s->tx_frames_1519_max;
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun *data++ = s->rx_octets;
1691*4882a593Smuzhiyun *data++ = s->rx_frames;
1692*4882a593Smuzhiyun *data++ = s->rx_mcast_frames;
1693*4882a593Smuzhiyun *data++ = s->rx_bcast_frames;
1694*4882a593Smuzhiyun *data++ = s->rx_pause;
1695*4882a593Smuzhiyun *data++ = s->rx_fcs_errs;
1696*4882a593Smuzhiyun *data++ = s->rx_symbol_errs;
1697*4882a593Smuzhiyun *data++ = s->rx_short;
1698*4882a593Smuzhiyun *data++ = s->rx_jabber;
1699*4882a593Smuzhiyun *data++ = s->rx_too_long;
1700*4882a593Smuzhiyun *data++ = s->rx_fifo_ovfl;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun *data++ = s->rx_frames_64;
1703*4882a593Smuzhiyun *data++ = s->rx_frames_65_127;
1704*4882a593Smuzhiyun *data++ = s->rx_frames_128_255;
1705*4882a593Smuzhiyun *data++ = s->rx_frames_256_511;
1706*4882a593Smuzhiyun *data++ = s->rx_frames_512_1023;
1707*4882a593Smuzhiyun *data++ = s->rx_frames_1024_1518;
1708*4882a593Smuzhiyun *data++ = s->rx_frames_1519_max;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun *data++ = pi->phy.fifo_errors;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_TSO);
1713*4882a593Smuzhiyun *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_VLANEX);
1714*4882a593Smuzhiyun *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_VLANINS);
1715*4882a593Smuzhiyun *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_TX_CSUM);
1716*4882a593Smuzhiyun *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_RX_CSUM_GOOD);
1717*4882a593Smuzhiyun *data++ = 0;
1718*4882a593Smuzhiyun *data++ = 0;
1719*4882a593Smuzhiyun *data++ = 0;
1720*4882a593Smuzhiyun *data++ = s->rx_cong_drops;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun *data++ = s->num_toggled;
1723*4882a593Smuzhiyun *data++ = s->num_resets;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun *data++ = s->link_faults;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
reg_block_dump(struct adapter * ap,void * buf,unsigned int start,unsigned int end)1728*4882a593Smuzhiyun static inline void reg_block_dump(struct adapter *ap, void *buf,
1729*4882a593Smuzhiyun unsigned int start, unsigned int end)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun u32 *p = buf + start;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun for (; start <= end; start += sizeof(u32))
1734*4882a593Smuzhiyun *p++ = t3_read_reg(ap, start);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
get_regs(struct net_device * dev,struct ethtool_regs * regs,void * buf)1737*4882a593Smuzhiyun static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
1738*4882a593Smuzhiyun void *buf)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1741*4882a593Smuzhiyun struct adapter *ap = pi->adapter;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /*
1744*4882a593Smuzhiyun * Version scheme:
1745*4882a593Smuzhiyun * bits 0..9: chip version
1746*4882a593Smuzhiyun * bits 10..15: chip revision
1747*4882a593Smuzhiyun * bit 31: set for PCIe cards
1748*4882a593Smuzhiyun */
1749*4882a593Smuzhiyun regs->version = 3 | (ap->params.rev << 10) | (is_pcie(ap) << 31);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /*
1752*4882a593Smuzhiyun * We skip the MAC statistics registers because they are clear-on-read.
1753*4882a593Smuzhiyun * Also reading multi-register stats would need to synchronize with the
1754*4882a593Smuzhiyun * periodic mac stats accumulation. Hard to justify the complexity.
1755*4882a593Smuzhiyun */
1756*4882a593Smuzhiyun memset(buf, 0, T3_REGMAP_SIZE);
1757*4882a593Smuzhiyun reg_block_dump(ap, buf, 0, A_SG_RSPQ_CREDIT_RETURN);
1758*4882a593Smuzhiyun reg_block_dump(ap, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT);
1759*4882a593Smuzhiyun reg_block_dump(ap, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE);
1760*4882a593Smuzhiyun reg_block_dump(ap, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA);
1761*4882a593Smuzhiyun reg_block_dump(ap, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3);
1762*4882a593Smuzhiyun reg_block_dump(ap, buf, A_XGM_SERDES_STATUS0,
1763*4882a593Smuzhiyun XGM_REG(A_XGM_SERDES_STAT3, 1));
1764*4882a593Smuzhiyun reg_block_dump(ap, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1),
1765*4882a593Smuzhiyun XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1));
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
restart_autoneg(struct net_device * dev)1768*4882a593Smuzhiyun static int restart_autoneg(struct net_device *dev)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun if (!netif_running(dev))
1773*4882a593Smuzhiyun return -EAGAIN;
1774*4882a593Smuzhiyun if (p->link_config.autoneg != AUTONEG_ENABLE)
1775*4882a593Smuzhiyun return -EINVAL;
1776*4882a593Smuzhiyun p->phy.ops->autoneg_restart(&p->phy);
1777*4882a593Smuzhiyun return 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)1780*4882a593Smuzhiyun static int set_phys_id(struct net_device *dev,
1781*4882a593Smuzhiyun enum ethtool_phys_id_state state)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1784*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun switch (state) {
1787*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
1788*4882a593Smuzhiyun return 1; /* cycle on/off once per second */
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
1791*4882a593Smuzhiyun t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL, 0);
1792*4882a593Smuzhiyun break;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun case ETHTOOL_ID_ON:
1795*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
1796*4882a593Smuzhiyun t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
1797*4882a593Smuzhiyun F_GPIO0_OUT_VAL);
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun return 0;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1803*4882a593Smuzhiyun static int get_link_ksettings(struct net_device *dev,
1804*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
1807*4882a593Smuzhiyun u32 supported;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1810*4882a593Smuzhiyun p->link_config.supported);
1811*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1812*4882a593Smuzhiyun p->link_config.advertising);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun if (netif_carrier_ok(dev)) {
1815*4882a593Smuzhiyun cmd->base.speed = p->link_config.speed;
1816*4882a593Smuzhiyun cmd->base.duplex = p->link_config.duplex;
1817*4882a593Smuzhiyun } else {
1818*4882a593Smuzhiyun cmd->base.speed = SPEED_UNKNOWN;
1819*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&supported,
1823*4882a593Smuzhiyun cmd->link_modes.supported);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun cmd->base.port = (supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
1826*4882a593Smuzhiyun cmd->base.phy_address = p->phy.mdio.prtad;
1827*4882a593Smuzhiyun cmd->base.autoneg = p->link_config.autoneg;
1828*4882a593Smuzhiyun return 0;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
speed_duplex_to_caps(int speed,int duplex)1831*4882a593Smuzhiyun static int speed_duplex_to_caps(int speed, int duplex)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun int cap = 0;
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun switch (speed) {
1836*4882a593Smuzhiyun case SPEED_10:
1837*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
1838*4882a593Smuzhiyun cap = SUPPORTED_10baseT_Full;
1839*4882a593Smuzhiyun else
1840*4882a593Smuzhiyun cap = SUPPORTED_10baseT_Half;
1841*4882a593Smuzhiyun break;
1842*4882a593Smuzhiyun case SPEED_100:
1843*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
1844*4882a593Smuzhiyun cap = SUPPORTED_100baseT_Full;
1845*4882a593Smuzhiyun else
1846*4882a593Smuzhiyun cap = SUPPORTED_100baseT_Half;
1847*4882a593Smuzhiyun break;
1848*4882a593Smuzhiyun case SPEED_1000:
1849*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
1850*4882a593Smuzhiyun cap = SUPPORTED_1000baseT_Full;
1851*4882a593Smuzhiyun else
1852*4882a593Smuzhiyun cap = SUPPORTED_1000baseT_Half;
1853*4882a593Smuzhiyun break;
1854*4882a593Smuzhiyun case SPEED_10000:
1855*4882a593Smuzhiyun if (duplex == DUPLEX_FULL)
1856*4882a593Smuzhiyun cap = SUPPORTED_10000baseT_Full;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun return cap;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1862*4882a593Smuzhiyun ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1863*4882a593Smuzhiyun ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
1864*4882a593Smuzhiyun ADVERTISED_10000baseT_Full)
1865*4882a593Smuzhiyun
set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1866*4882a593Smuzhiyun static int set_link_ksettings(struct net_device *dev,
1867*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
1870*4882a593Smuzhiyun struct link_config *lc = &p->link_config;
1871*4882a593Smuzhiyun u32 advertising;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
1874*4882a593Smuzhiyun cmd->link_modes.advertising);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (!(lc->supported & SUPPORTED_Autoneg)) {
1877*4882a593Smuzhiyun /*
1878*4882a593Smuzhiyun * PHY offers a single speed/duplex. See if that's what's
1879*4882a593Smuzhiyun * being requested.
1880*4882a593Smuzhiyun */
1881*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_DISABLE) {
1882*4882a593Smuzhiyun u32 speed = cmd->base.speed;
1883*4882a593Smuzhiyun int cap = speed_duplex_to_caps(speed, cmd->base.duplex);
1884*4882a593Smuzhiyun if (lc->supported & cap)
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun return -EINVAL;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_DISABLE) {
1891*4882a593Smuzhiyun u32 speed = cmd->base.speed;
1892*4882a593Smuzhiyun int cap = speed_duplex_to_caps(speed, cmd->base.duplex);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (!(lc->supported & cap) || (speed == SPEED_1000))
1895*4882a593Smuzhiyun return -EINVAL;
1896*4882a593Smuzhiyun lc->requested_speed = speed;
1897*4882a593Smuzhiyun lc->requested_duplex = cmd->base.duplex;
1898*4882a593Smuzhiyun lc->advertising = 0;
1899*4882a593Smuzhiyun } else {
1900*4882a593Smuzhiyun advertising &= ADVERTISED_MASK;
1901*4882a593Smuzhiyun advertising &= lc->supported;
1902*4882a593Smuzhiyun if (!advertising)
1903*4882a593Smuzhiyun return -EINVAL;
1904*4882a593Smuzhiyun lc->requested_speed = SPEED_INVALID;
1905*4882a593Smuzhiyun lc->requested_duplex = DUPLEX_INVALID;
1906*4882a593Smuzhiyun lc->advertising = advertising | ADVERTISED_Autoneg;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun lc->autoneg = cmd->base.autoneg;
1909*4882a593Smuzhiyun if (netif_running(dev))
1910*4882a593Smuzhiyun t3_link_start(&p->phy, &p->mac, lc);
1911*4882a593Smuzhiyun return 0;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * epause)1914*4882a593Smuzhiyun static void get_pauseparam(struct net_device *dev,
1915*4882a593Smuzhiyun struct ethtool_pauseparam *epause)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
1920*4882a593Smuzhiyun epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
1921*4882a593Smuzhiyun epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * epause)1924*4882a593Smuzhiyun static int set_pauseparam(struct net_device *dev,
1925*4882a593Smuzhiyun struct ethtool_pauseparam *epause)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
1928*4882a593Smuzhiyun struct link_config *lc = &p->link_config;
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun if (epause->autoneg == AUTONEG_DISABLE)
1931*4882a593Smuzhiyun lc->requested_fc = 0;
1932*4882a593Smuzhiyun else if (lc->supported & SUPPORTED_Autoneg)
1933*4882a593Smuzhiyun lc->requested_fc = PAUSE_AUTONEG;
1934*4882a593Smuzhiyun else
1935*4882a593Smuzhiyun return -EINVAL;
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun if (epause->rx_pause)
1938*4882a593Smuzhiyun lc->requested_fc |= PAUSE_RX;
1939*4882a593Smuzhiyun if (epause->tx_pause)
1940*4882a593Smuzhiyun lc->requested_fc |= PAUSE_TX;
1941*4882a593Smuzhiyun if (lc->autoneg == AUTONEG_ENABLE) {
1942*4882a593Smuzhiyun if (netif_running(dev))
1943*4882a593Smuzhiyun t3_link_start(&p->phy, &p->mac, lc);
1944*4882a593Smuzhiyun } else {
1945*4882a593Smuzhiyun lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1946*4882a593Smuzhiyun if (netif_running(dev))
1947*4882a593Smuzhiyun t3_mac_set_speed_duplex_fc(&p->mac, -1, -1, lc->fc);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun return 0;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
get_sge_param(struct net_device * dev,struct ethtool_ringparam * e)1952*4882a593Smuzhiyun static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1955*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1956*4882a593Smuzhiyun const struct qset_params *q = &adapter->params.sge.qset[pi->first_qset];
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun e->rx_max_pending = MAX_RX_BUFFERS;
1959*4882a593Smuzhiyun e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
1960*4882a593Smuzhiyun e->tx_max_pending = MAX_TXQ_ENTRIES;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun e->rx_pending = q->fl_size;
1963*4882a593Smuzhiyun e->rx_mini_pending = q->rspq_size;
1964*4882a593Smuzhiyun e->rx_jumbo_pending = q->jumbo_size;
1965*4882a593Smuzhiyun e->tx_pending = q->txq_size[0];
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun
set_sge_param(struct net_device * dev,struct ethtool_ringparam * e)1968*4882a593Smuzhiyun static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
1971*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
1972*4882a593Smuzhiyun struct qset_params *q;
1973*4882a593Smuzhiyun int i;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if (e->rx_pending > MAX_RX_BUFFERS ||
1976*4882a593Smuzhiyun e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
1977*4882a593Smuzhiyun e->tx_pending > MAX_TXQ_ENTRIES ||
1978*4882a593Smuzhiyun e->rx_mini_pending > MAX_RSPQ_ENTRIES ||
1979*4882a593Smuzhiyun e->rx_mini_pending < MIN_RSPQ_ENTRIES ||
1980*4882a593Smuzhiyun e->rx_pending < MIN_FL_ENTRIES ||
1981*4882a593Smuzhiyun e->rx_jumbo_pending < MIN_FL_ENTRIES ||
1982*4882a593Smuzhiyun e->tx_pending < adapter->params.nports * MIN_TXQ_ENTRIES)
1983*4882a593Smuzhiyun return -EINVAL;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun if (adapter->flags & FULL_INIT_DONE)
1986*4882a593Smuzhiyun return -EBUSY;
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun q = &adapter->params.sge.qset[pi->first_qset];
1989*4882a593Smuzhiyun for (i = 0; i < pi->nqsets; ++i, ++q) {
1990*4882a593Smuzhiyun q->rspq_size = e->rx_mini_pending;
1991*4882a593Smuzhiyun q->fl_size = e->rx_pending;
1992*4882a593Smuzhiyun q->jumbo_size = e->rx_jumbo_pending;
1993*4882a593Smuzhiyun q->txq_size[0] = e->tx_pending;
1994*4882a593Smuzhiyun q->txq_size[1] = e->tx_pending;
1995*4882a593Smuzhiyun q->txq_size[2] = e->tx_pending;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun return 0;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
set_coalesce(struct net_device * dev,struct ethtool_coalesce * c)2000*4882a593Smuzhiyun static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2003*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2004*4882a593Smuzhiyun struct qset_params *qsp;
2005*4882a593Smuzhiyun struct sge_qset *qs;
2006*4882a593Smuzhiyun int i;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (c->rx_coalesce_usecs * 10 > M_NEWTIMER)
2009*4882a593Smuzhiyun return -EINVAL;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun for (i = 0; i < pi->nqsets; i++) {
2012*4882a593Smuzhiyun qsp = &adapter->params.sge.qset[i];
2013*4882a593Smuzhiyun qs = &adapter->sge.qs[i];
2014*4882a593Smuzhiyun qsp->coalesce_usecs = c->rx_coalesce_usecs;
2015*4882a593Smuzhiyun t3_update_qset_coalesce(qs, qsp);
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun return 0;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun
get_coalesce(struct net_device * dev,struct ethtool_coalesce * c)2021*4882a593Smuzhiyun static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2024*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2025*4882a593Smuzhiyun struct qset_params *q = adapter->params.sge.qset;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun c->rx_coalesce_usecs = q->coalesce_usecs;
2028*4882a593Smuzhiyun return 0;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
get_eeprom(struct net_device * dev,struct ethtool_eeprom * e,u8 * data)2031*4882a593Smuzhiyun static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
2032*4882a593Smuzhiyun u8 * data)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2035*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2036*4882a593Smuzhiyun int i, err = 0;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun u8 *buf = kmalloc(EEPROMSIZE, GFP_KERNEL);
2039*4882a593Smuzhiyun if (!buf)
2040*4882a593Smuzhiyun return -ENOMEM;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun e->magic = EEPROM_MAGIC;
2043*4882a593Smuzhiyun for (i = e->offset & ~3; !err && i < e->offset + e->len; i += 4)
2044*4882a593Smuzhiyun err = t3_seeprom_read(adapter, i, (__le32 *) & buf[i]);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun if (!err)
2047*4882a593Smuzhiyun memcpy(data, buf + e->offset, e->len);
2048*4882a593Smuzhiyun kfree(buf);
2049*4882a593Smuzhiyun return err;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)2052*4882a593Smuzhiyun static int set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
2053*4882a593Smuzhiyun u8 * data)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2056*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2057*4882a593Smuzhiyun u32 aligned_offset, aligned_len;
2058*4882a593Smuzhiyun __le32 *p;
2059*4882a593Smuzhiyun u8 *buf;
2060*4882a593Smuzhiyun int err;
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (eeprom->magic != EEPROM_MAGIC)
2063*4882a593Smuzhiyun return -EINVAL;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun aligned_offset = eeprom->offset & ~3;
2066*4882a593Smuzhiyun aligned_len = (eeprom->len + (eeprom->offset & 3) + 3) & ~3;
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun if (aligned_offset != eeprom->offset || aligned_len != eeprom->len) {
2069*4882a593Smuzhiyun buf = kmalloc(aligned_len, GFP_KERNEL);
2070*4882a593Smuzhiyun if (!buf)
2071*4882a593Smuzhiyun return -ENOMEM;
2072*4882a593Smuzhiyun err = t3_seeprom_read(adapter, aligned_offset, (__le32 *) buf);
2073*4882a593Smuzhiyun if (!err && aligned_len > 4)
2074*4882a593Smuzhiyun err = t3_seeprom_read(adapter,
2075*4882a593Smuzhiyun aligned_offset + aligned_len - 4,
2076*4882a593Smuzhiyun (__le32 *) & buf[aligned_len - 4]);
2077*4882a593Smuzhiyun if (err)
2078*4882a593Smuzhiyun goto out;
2079*4882a593Smuzhiyun memcpy(buf + (eeprom->offset & 3), data, eeprom->len);
2080*4882a593Smuzhiyun } else
2081*4882a593Smuzhiyun buf = data;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun err = t3_seeprom_wp(adapter, 0);
2084*4882a593Smuzhiyun if (err)
2085*4882a593Smuzhiyun goto out;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun for (p = (__le32 *) buf; !err && aligned_len; aligned_len -= 4, p++) {
2088*4882a593Smuzhiyun err = t3_seeprom_write(adapter, aligned_offset, *p);
2089*4882a593Smuzhiyun aligned_offset += 4;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun if (!err)
2093*4882a593Smuzhiyun err = t3_seeprom_wp(adapter, 1);
2094*4882a593Smuzhiyun out:
2095*4882a593Smuzhiyun if (buf != data)
2096*4882a593Smuzhiyun kfree(buf);
2097*4882a593Smuzhiyun return err;
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)2100*4882a593Smuzhiyun static void get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun wol->supported = 0;
2103*4882a593Smuzhiyun wol->wolopts = 0;
2104*4882a593Smuzhiyun memset(&wol->sopass, 0, sizeof(wol->sopass));
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun static const struct ethtool_ops cxgb_ethtool_ops = {
2108*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS,
2109*4882a593Smuzhiyun .get_drvinfo = get_drvinfo,
2110*4882a593Smuzhiyun .get_msglevel = get_msglevel,
2111*4882a593Smuzhiyun .set_msglevel = set_msglevel,
2112*4882a593Smuzhiyun .get_ringparam = get_sge_param,
2113*4882a593Smuzhiyun .set_ringparam = set_sge_param,
2114*4882a593Smuzhiyun .get_coalesce = get_coalesce,
2115*4882a593Smuzhiyun .set_coalesce = set_coalesce,
2116*4882a593Smuzhiyun .get_eeprom_len = get_eeprom_len,
2117*4882a593Smuzhiyun .get_eeprom = get_eeprom,
2118*4882a593Smuzhiyun .set_eeprom = set_eeprom,
2119*4882a593Smuzhiyun .get_pauseparam = get_pauseparam,
2120*4882a593Smuzhiyun .set_pauseparam = set_pauseparam,
2121*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
2122*4882a593Smuzhiyun .get_strings = get_strings,
2123*4882a593Smuzhiyun .set_phys_id = set_phys_id,
2124*4882a593Smuzhiyun .nway_reset = restart_autoneg,
2125*4882a593Smuzhiyun .get_sset_count = get_sset_count,
2126*4882a593Smuzhiyun .get_ethtool_stats = get_stats,
2127*4882a593Smuzhiyun .get_regs_len = get_regs_len,
2128*4882a593Smuzhiyun .get_regs = get_regs,
2129*4882a593Smuzhiyun .get_wol = get_wol,
2130*4882a593Smuzhiyun .get_link_ksettings = get_link_ksettings,
2131*4882a593Smuzhiyun .set_link_ksettings = set_link_ksettings,
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun
in_range(int val,int lo,int hi)2134*4882a593Smuzhiyun static int in_range(int val, int lo, int hi)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun return val < 0 || (val <= hi && val >= lo);
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
cxgb_extension_ioctl(struct net_device * dev,void __user * useraddr)2139*4882a593Smuzhiyun static int cxgb_extension_ioctl(struct net_device *dev, void __user *useraddr)
2140*4882a593Smuzhiyun {
2141*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2142*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2143*4882a593Smuzhiyun u32 cmd;
2144*4882a593Smuzhiyun int ret;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun if (copy_from_user(&cmd, useraddr, sizeof(cmd)))
2147*4882a593Smuzhiyun return -EFAULT;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun switch (cmd) {
2150*4882a593Smuzhiyun case CHELSIO_SET_QSET_PARAMS:{
2151*4882a593Smuzhiyun int i;
2152*4882a593Smuzhiyun struct qset_params *q;
2153*4882a593Smuzhiyun struct ch_qset_params t;
2154*4882a593Smuzhiyun int q1 = pi->first_qset;
2155*4882a593Smuzhiyun int nqsets = pi->nqsets;
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2158*4882a593Smuzhiyun return -EPERM;
2159*4882a593Smuzhiyun if (copy_from_user(&t, useraddr, sizeof(t)))
2160*4882a593Smuzhiyun return -EFAULT;
2161*4882a593Smuzhiyun if (t.cmd != CHELSIO_SET_QSET_PARAMS)
2162*4882a593Smuzhiyun return -EINVAL;
2163*4882a593Smuzhiyun if (t.qset_idx >= SGE_QSETS)
2164*4882a593Smuzhiyun return -EINVAL;
2165*4882a593Smuzhiyun if (!in_range(t.intr_lat, 0, M_NEWTIMER) ||
2166*4882a593Smuzhiyun !in_range(t.cong_thres, 0, 255) ||
2167*4882a593Smuzhiyun !in_range(t.txq_size[0], MIN_TXQ_ENTRIES,
2168*4882a593Smuzhiyun MAX_TXQ_ENTRIES) ||
2169*4882a593Smuzhiyun !in_range(t.txq_size[1], MIN_TXQ_ENTRIES,
2170*4882a593Smuzhiyun MAX_TXQ_ENTRIES) ||
2171*4882a593Smuzhiyun !in_range(t.txq_size[2], MIN_CTRL_TXQ_ENTRIES,
2172*4882a593Smuzhiyun MAX_CTRL_TXQ_ENTRIES) ||
2173*4882a593Smuzhiyun !in_range(t.fl_size[0], MIN_FL_ENTRIES,
2174*4882a593Smuzhiyun MAX_RX_BUFFERS) ||
2175*4882a593Smuzhiyun !in_range(t.fl_size[1], MIN_FL_ENTRIES,
2176*4882a593Smuzhiyun MAX_RX_JUMBO_BUFFERS) ||
2177*4882a593Smuzhiyun !in_range(t.rspq_size, MIN_RSPQ_ENTRIES,
2178*4882a593Smuzhiyun MAX_RSPQ_ENTRIES))
2179*4882a593Smuzhiyun return -EINVAL;
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun if ((adapter->flags & FULL_INIT_DONE) &&
2182*4882a593Smuzhiyun (t.rspq_size >= 0 || t.fl_size[0] >= 0 ||
2183*4882a593Smuzhiyun t.fl_size[1] >= 0 || t.txq_size[0] >= 0 ||
2184*4882a593Smuzhiyun t.txq_size[1] >= 0 || t.txq_size[2] >= 0 ||
2185*4882a593Smuzhiyun t.polling >= 0 || t.cong_thres >= 0))
2186*4882a593Smuzhiyun return -EBUSY;
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun /* Allow setting of any available qset when offload enabled */
2189*4882a593Smuzhiyun if (test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
2190*4882a593Smuzhiyun q1 = 0;
2191*4882a593Smuzhiyun for_each_port(adapter, i) {
2192*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
2193*4882a593Smuzhiyun nqsets += pi->first_qset + pi->nqsets;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun if (t.qset_idx < q1)
2198*4882a593Smuzhiyun return -EINVAL;
2199*4882a593Smuzhiyun if (t.qset_idx > q1 + nqsets - 1)
2200*4882a593Smuzhiyun return -EINVAL;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun q = &adapter->params.sge.qset[t.qset_idx];
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun if (t.rspq_size >= 0)
2205*4882a593Smuzhiyun q->rspq_size = t.rspq_size;
2206*4882a593Smuzhiyun if (t.fl_size[0] >= 0)
2207*4882a593Smuzhiyun q->fl_size = t.fl_size[0];
2208*4882a593Smuzhiyun if (t.fl_size[1] >= 0)
2209*4882a593Smuzhiyun q->jumbo_size = t.fl_size[1];
2210*4882a593Smuzhiyun if (t.txq_size[0] >= 0)
2211*4882a593Smuzhiyun q->txq_size[0] = t.txq_size[0];
2212*4882a593Smuzhiyun if (t.txq_size[1] >= 0)
2213*4882a593Smuzhiyun q->txq_size[1] = t.txq_size[1];
2214*4882a593Smuzhiyun if (t.txq_size[2] >= 0)
2215*4882a593Smuzhiyun q->txq_size[2] = t.txq_size[2];
2216*4882a593Smuzhiyun if (t.cong_thres >= 0)
2217*4882a593Smuzhiyun q->cong_thres = t.cong_thres;
2218*4882a593Smuzhiyun if (t.intr_lat >= 0) {
2219*4882a593Smuzhiyun struct sge_qset *qs =
2220*4882a593Smuzhiyun &adapter->sge.qs[t.qset_idx];
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun q->coalesce_usecs = t.intr_lat;
2223*4882a593Smuzhiyun t3_update_qset_coalesce(qs, q);
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun if (t.polling >= 0) {
2226*4882a593Smuzhiyun if (adapter->flags & USING_MSIX)
2227*4882a593Smuzhiyun q->polling = t.polling;
2228*4882a593Smuzhiyun else {
2229*4882a593Smuzhiyun /* No polling with INTx for T3A */
2230*4882a593Smuzhiyun if (adapter->params.rev == 0 &&
2231*4882a593Smuzhiyun !(adapter->flags & USING_MSI))
2232*4882a593Smuzhiyun t.polling = 0;
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun for (i = 0; i < SGE_QSETS; i++) {
2235*4882a593Smuzhiyun q = &adapter->params.sge.
2236*4882a593Smuzhiyun qset[i];
2237*4882a593Smuzhiyun q->polling = t.polling;
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun if (t.lro >= 0) {
2243*4882a593Smuzhiyun if (t.lro)
2244*4882a593Smuzhiyun dev->wanted_features |= NETIF_F_GRO;
2245*4882a593Smuzhiyun else
2246*4882a593Smuzhiyun dev->wanted_features &= ~NETIF_F_GRO;
2247*4882a593Smuzhiyun netdev_update_features(dev);
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun break;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun case CHELSIO_GET_QSET_PARAMS:{
2253*4882a593Smuzhiyun struct qset_params *q;
2254*4882a593Smuzhiyun struct ch_qset_params t;
2255*4882a593Smuzhiyun int q1 = pi->first_qset;
2256*4882a593Smuzhiyun int nqsets = pi->nqsets;
2257*4882a593Smuzhiyun int i;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (copy_from_user(&t, useraddr, sizeof(t)))
2260*4882a593Smuzhiyun return -EFAULT;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun if (t.cmd != CHELSIO_GET_QSET_PARAMS)
2263*4882a593Smuzhiyun return -EINVAL;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun /* Display qsets for all ports when offload enabled */
2266*4882a593Smuzhiyun if (test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
2267*4882a593Smuzhiyun q1 = 0;
2268*4882a593Smuzhiyun for_each_port(adapter, i) {
2269*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
2270*4882a593Smuzhiyun nqsets = pi->first_qset + pi->nqsets;
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun if (t.qset_idx >= nqsets)
2275*4882a593Smuzhiyun return -EINVAL;
2276*4882a593Smuzhiyun t.qset_idx = array_index_nospec(t.qset_idx, nqsets);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun q = &adapter->params.sge.qset[q1 + t.qset_idx];
2279*4882a593Smuzhiyun t.rspq_size = q->rspq_size;
2280*4882a593Smuzhiyun t.txq_size[0] = q->txq_size[0];
2281*4882a593Smuzhiyun t.txq_size[1] = q->txq_size[1];
2282*4882a593Smuzhiyun t.txq_size[2] = q->txq_size[2];
2283*4882a593Smuzhiyun t.fl_size[0] = q->fl_size;
2284*4882a593Smuzhiyun t.fl_size[1] = q->jumbo_size;
2285*4882a593Smuzhiyun t.polling = q->polling;
2286*4882a593Smuzhiyun t.lro = !!(dev->features & NETIF_F_GRO);
2287*4882a593Smuzhiyun t.intr_lat = q->coalesce_usecs;
2288*4882a593Smuzhiyun t.cong_thres = q->cong_thres;
2289*4882a593Smuzhiyun t.qnum = q1;
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun if (adapter->flags & USING_MSIX)
2292*4882a593Smuzhiyun t.vector = adapter->msix_info[q1 + t.qset_idx + 1].vec;
2293*4882a593Smuzhiyun else
2294*4882a593Smuzhiyun t.vector = adapter->pdev->irq;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun if (copy_to_user(useraddr, &t, sizeof(t)))
2297*4882a593Smuzhiyun return -EFAULT;
2298*4882a593Smuzhiyun break;
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun case CHELSIO_SET_QSET_NUM:{
2301*4882a593Smuzhiyun struct ch_reg edata;
2302*4882a593Smuzhiyun unsigned int i, first_qset = 0, other_qsets = 0;
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2305*4882a593Smuzhiyun return -EPERM;
2306*4882a593Smuzhiyun if (adapter->flags & FULL_INIT_DONE)
2307*4882a593Smuzhiyun return -EBUSY;
2308*4882a593Smuzhiyun if (copy_from_user(&edata, useraddr, sizeof(edata)))
2309*4882a593Smuzhiyun return -EFAULT;
2310*4882a593Smuzhiyun if (edata.cmd != CHELSIO_SET_QSET_NUM)
2311*4882a593Smuzhiyun return -EINVAL;
2312*4882a593Smuzhiyun if (edata.val < 1 ||
2313*4882a593Smuzhiyun (edata.val > 1 && !(adapter->flags & USING_MSIX)))
2314*4882a593Smuzhiyun return -EINVAL;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun for_each_port(adapter, i)
2317*4882a593Smuzhiyun if (adapter->port[i] && adapter->port[i] != dev)
2318*4882a593Smuzhiyun other_qsets += adap2pinfo(adapter, i)->nqsets;
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun if (edata.val + other_qsets > SGE_QSETS)
2321*4882a593Smuzhiyun return -EINVAL;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun pi->nqsets = edata.val;
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun for_each_port(adapter, i)
2326*4882a593Smuzhiyun if (adapter->port[i]) {
2327*4882a593Smuzhiyun pi = adap2pinfo(adapter, i);
2328*4882a593Smuzhiyun pi->first_qset = first_qset;
2329*4882a593Smuzhiyun first_qset += pi->nqsets;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun break;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun case CHELSIO_GET_QSET_NUM:{
2334*4882a593Smuzhiyun struct ch_reg edata;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun memset(&edata, 0, sizeof(struct ch_reg));
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun edata.cmd = CHELSIO_GET_QSET_NUM;
2339*4882a593Smuzhiyun edata.val = pi->nqsets;
2340*4882a593Smuzhiyun if (copy_to_user(useraddr, &edata, sizeof(edata)))
2341*4882a593Smuzhiyun return -EFAULT;
2342*4882a593Smuzhiyun break;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun case CHELSIO_LOAD_FW:{
2345*4882a593Smuzhiyun u8 *fw_data;
2346*4882a593Smuzhiyun struct ch_mem_range t;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun if (!capable(CAP_SYS_RAWIO))
2349*4882a593Smuzhiyun return -EPERM;
2350*4882a593Smuzhiyun if (copy_from_user(&t, useraddr, sizeof(t)))
2351*4882a593Smuzhiyun return -EFAULT;
2352*4882a593Smuzhiyun if (t.cmd != CHELSIO_LOAD_FW)
2353*4882a593Smuzhiyun return -EINVAL;
2354*4882a593Smuzhiyun /* Check t.len sanity ? */
2355*4882a593Smuzhiyun fw_data = memdup_user(useraddr + sizeof(t), t.len);
2356*4882a593Smuzhiyun if (IS_ERR(fw_data))
2357*4882a593Smuzhiyun return PTR_ERR(fw_data);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun ret = t3_load_fw(adapter, fw_data, t.len);
2360*4882a593Smuzhiyun kfree(fw_data);
2361*4882a593Smuzhiyun if (ret)
2362*4882a593Smuzhiyun return ret;
2363*4882a593Smuzhiyun break;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun case CHELSIO_SETMTUTAB:{
2366*4882a593Smuzhiyun struct ch_mtus m;
2367*4882a593Smuzhiyun int i;
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun if (!is_offload(adapter))
2370*4882a593Smuzhiyun return -EOPNOTSUPP;
2371*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2372*4882a593Smuzhiyun return -EPERM;
2373*4882a593Smuzhiyun if (offload_running(adapter))
2374*4882a593Smuzhiyun return -EBUSY;
2375*4882a593Smuzhiyun if (copy_from_user(&m, useraddr, sizeof(m)))
2376*4882a593Smuzhiyun return -EFAULT;
2377*4882a593Smuzhiyun if (m.cmd != CHELSIO_SETMTUTAB)
2378*4882a593Smuzhiyun return -EINVAL;
2379*4882a593Smuzhiyun if (m.nmtus != NMTUS)
2380*4882a593Smuzhiyun return -EINVAL;
2381*4882a593Smuzhiyun if (m.mtus[0] < 81) /* accommodate SACK */
2382*4882a593Smuzhiyun return -EINVAL;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun /* MTUs must be in ascending order */
2385*4882a593Smuzhiyun for (i = 1; i < NMTUS; ++i)
2386*4882a593Smuzhiyun if (m.mtus[i] < m.mtus[i - 1])
2387*4882a593Smuzhiyun return -EINVAL;
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun memcpy(adapter->params.mtus, m.mtus,
2390*4882a593Smuzhiyun sizeof(adapter->params.mtus));
2391*4882a593Smuzhiyun break;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun case CHELSIO_GET_PM:{
2394*4882a593Smuzhiyun struct tp_params *p = &adapter->params.tp;
2395*4882a593Smuzhiyun struct ch_pm m = {.cmd = CHELSIO_GET_PM };
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun if (!is_offload(adapter))
2398*4882a593Smuzhiyun return -EOPNOTSUPP;
2399*4882a593Smuzhiyun m.tx_pg_sz = p->tx_pg_size;
2400*4882a593Smuzhiyun m.tx_num_pg = p->tx_num_pgs;
2401*4882a593Smuzhiyun m.rx_pg_sz = p->rx_pg_size;
2402*4882a593Smuzhiyun m.rx_num_pg = p->rx_num_pgs;
2403*4882a593Smuzhiyun m.pm_total = p->pmtx_size + p->chan_rx_size * p->nchan;
2404*4882a593Smuzhiyun if (copy_to_user(useraddr, &m, sizeof(m)))
2405*4882a593Smuzhiyun return -EFAULT;
2406*4882a593Smuzhiyun break;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun case CHELSIO_SET_PM:{
2409*4882a593Smuzhiyun struct ch_pm m;
2410*4882a593Smuzhiyun struct tp_params *p = &adapter->params.tp;
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun if (!is_offload(adapter))
2413*4882a593Smuzhiyun return -EOPNOTSUPP;
2414*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2415*4882a593Smuzhiyun return -EPERM;
2416*4882a593Smuzhiyun if (adapter->flags & FULL_INIT_DONE)
2417*4882a593Smuzhiyun return -EBUSY;
2418*4882a593Smuzhiyun if (copy_from_user(&m, useraddr, sizeof(m)))
2419*4882a593Smuzhiyun return -EFAULT;
2420*4882a593Smuzhiyun if (m.cmd != CHELSIO_SET_PM)
2421*4882a593Smuzhiyun return -EINVAL;
2422*4882a593Smuzhiyun if (!is_power_of_2(m.rx_pg_sz) ||
2423*4882a593Smuzhiyun !is_power_of_2(m.tx_pg_sz))
2424*4882a593Smuzhiyun return -EINVAL; /* not power of 2 */
2425*4882a593Smuzhiyun if (!(m.rx_pg_sz & 0x14000))
2426*4882a593Smuzhiyun return -EINVAL; /* not 16KB or 64KB */
2427*4882a593Smuzhiyun if (!(m.tx_pg_sz & 0x1554000))
2428*4882a593Smuzhiyun return -EINVAL;
2429*4882a593Smuzhiyun if (m.tx_num_pg == -1)
2430*4882a593Smuzhiyun m.tx_num_pg = p->tx_num_pgs;
2431*4882a593Smuzhiyun if (m.rx_num_pg == -1)
2432*4882a593Smuzhiyun m.rx_num_pg = p->rx_num_pgs;
2433*4882a593Smuzhiyun if (m.tx_num_pg % 24 || m.rx_num_pg % 24)
2434*4882a593Smuzhiyun return -EINVAL;
2435*4882a593Smuzhiyun if (m.rx_num_pg * m.rx_pg_sz > p->chan_rx_size ||
2436*4882a593Smuzhiyun m.tx_num_pg * m.tx_pg_sz > p->chan_tx_size)
2437*4882a593Smuzhiyun return -EINVAL;
2438*4882a593Smuzhiyun p->rx_pg_size = m.rx_pg_sz;
2439*4882a593Smuzhiyun p->tx_pg_size = m.tx_pg_sz;
2440*4882a593Smuzhiyun p->rx_num_pgs = m.rx_num_pg;
2441*4882a593Smuzhiyun p->tx_num_pgs = m.tx_num_pg;
2442*4882a593Smuzhiyun break;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun case CHELSIO_GET_MEM:{
2445*4882a593Smuzhiyun struct ch_mem_range t;
2446*4882a593Smuzhiyun struct mc7 *mem;
2447*4882a593Smuzhiyun u64 buf[32];
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun if (!is_offload(adapter))
2450*4882a593Smuzhiyun return -EOPNOTSUPP;
2451*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2452*4882a593Smuzhiyun return -EPERM;
2453*4882a593Smuzhiyun if (!(adapter->flags & FULL_INIT_DONE))
2454*4882a593Smuzhiyun return -EIO; /* need the memory controllers */
2455*4882a593Smuzhiyun if (copy_from_user(&t, useraddr, sizeof(t)))
2456*4882a593Smuzhiyun return -EFAULT;
2457*4882a593Smuzhiyun if (t.cmd != CHELSIO_GET_MEM)
2458*4882a593Smuzhiyun return -EINVAL;
2459*4882a593Smuzhiyun if ((t.addr & 7) || (t.len & 7))
2460*4882a593Smuzhiyun return -EINVAL;
2461*4882a593Smuzhiyun if (t.mem_id == MEM_CM)
2462*4882a593Smuzhiyun mem = &adapter->cm;
2463*4882a593Smuzhiyun else if (t.mem_id == MEM_PMRX)
2464*4882a593Smuzhiyun mem = &adapter->pmrx;
2465*4882a593Smuzhiyun else if (t.mem_id == MEM_PMTX)
2466*4882a593Smuzhiyun mem = &adapter->pmtx;
2467*4882a593Smuzhiyun else
2468*4882a593Smuzhiyun return -EINVAL;
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun /*
2471*4882a593Smuzhiyun * Version scheme:
2472*4882a593Smuzhiyun * bits 0..9: chip version
2473*4882a593Smuzhiyun * bits 10..15: chip revision
2474*4882a593Smuzhiyun */
2475*4882a593Smuzhiyun t.version = 3 | (adapter->params.rev << 10);
2476*4882a593Smuzhiyun if (copy_to_user(useraddr, &t, sizeof(t)))
2477*4882a593Smuzhiyun return -EFAULT;
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun /*
2480*4882a593Smuzhiyun * Read 256 bytes at a time as len can be large and we don't
2481*4882a593Smuzhiyun * want to use huge intermediate buffers.
2482*4882a593Smuzhiyun */
2483*4882a593Smuzhiyun useraddr += sizeof(t); /* advance to start of buffer */
2484*4882a593Smuzhiyun while (t.len) {
2485*4882a593Smuzhiyun unsigned int chunk =
2486*4882a593Smuzhiyun min_t(unsigned int, t.len, sizeof(buf));
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun ret =
2489*4882a593Smuzhiyun t3_mc7_bd_read(mem, t.addr / 8, chunk / 8,
2490*4882a593Smuzhiyun buf);
2491*4882a593Smuzhiyun if (ret)
2492*4882a593Smuzhiyun return ret;
2493*4882a593Smuzhiyun if (copy_to_user(useraddr, buf, chunk))
2494*4882a593Smuzhiyun return -EFAULT;
2495*4882a593Smuzhiyun useraddr += chunk;
2496*4882a593Smuzhiyun t.addr += chunk;
2497*4882a593Smuzhiyun t.len -= chunk;
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun break;
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun case CHELSIO_SET_TRACE_FILTER:{
2502*4882a593Smuzhiyun struct ch_trace t;
2503*4882a593Smuzhiyun const struct trace_params *tp;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
2506*4882a593Smuzhiyun return -EPERM;
2507*4882a593Smuzhiyun if (!offload_running(adapter))
2508*4882a593Smuzhiyun return -EAGAIN;
2509*4882a593Smuzhiyun if (copy_from_user(&t, useraddr, sizeof(t)))
2510*4882a593Smuzhiyun return -EFAULT;
2511*4882a593Smuzhiyun if (t.cmd != CHELSIO_SET_TRACE_FILTER)
2512*4882a593Smuzhiyun return -EINVAL;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun tp = (const struct trace_params *)&t.sip;
2515*4882a593Smuzhiyun if (t.config_tx)
2516*4882a593Smuzhiyun t3_config_trace_filter(adapter, tp, 0,
2517*4882a593Smuzhiyun t.invert_match,
2518*4882a593Smuzhiyun t.trace_tx);
2519*4882a593Smuzhiyun if (t.config_rx)
2520*4882a593Smuzhiyun t3_config_trace_filter(adapter, tp, 1,
2521*4882a593Smuzhiyun t.invert_match,
2522*4882a593Smuzhiyun t.trace_rx);
2523*4882a593Smuzhiyun break;
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun default:
2526*4882a593Smuzhiyun return -EOPNOTSUPP;
2527*4882a593Smuzhiyun }
2528*4882a593Smuzhiyun return 0;
2529*4882a593Smuzhiyun }
2530*4882a593Smuzhiyun
cxgb_ioctl(struct net_device * dev,struct ifreq * req,int cmd)2531*4882a593Smuzhiyun static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2532*4882a593Smuzhiyun {
2533*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(req);
2534*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2535*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun switch (cmd) {
2538*4882a593Smuzhiyun case SIOCGMIIREG:
2539*4882a593Smuzhiyun case SIOCSMIIREG:
2540*4882a593Smuzhiyun /* Convert phy_id from older PRTAD/DEVAD format */
2541*4882a593Smuzhiyun if (is_10G(adapter) &&
2542*4882a593Smuzhiyun !mdio_phy_id_is_c45(data->phy_id) &&
2543*4882a593Smuzhiyun (data->phy_id & 0x1f00) &&
2544*4882a593Smuzhiyun !(data->phy_id & 0xe0e0))
2545*4882a593Smuzhiyun data->phy_id = mdio_phy_id_c45(data->phy_id >> 8,
2546*4882a593Smuzhiyun data->phy_id & 0x1f);
2547*4882a593Smuzhiyun fallthrough;
2548*4882a593Smuzhiyun case SIOCGMIIPHY:
2549*4882a593Smuzhiyun return mdio_mii_ioctl(&pi->phy.mdio, data, cmd);
2550*4882a593Smuzhiyun case SIOCCHIOCTL:
2551*4882a593Smuzhiyun return cxgb_extension_ioctl(dev, req->ifr_data);
2552*4882a593Smuzhiyun default:
2553*4882a593Smuzhiyun return -EOPNOTSUPP;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun
cxgb_change_mtu(struct net_device * dev,int new_mtu)2557*4882a593Smuzhiyun static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2560*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2561*4882a593Smuzhiyun int ret;
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun if ((ret = t3_mac_set_mtu(&pi->mac, new_mtu)))
2564*4882a593Smuzhiyun return ret;
2565*4882a593Smuzhiyun dev->mtu = new_mtu;
2566*4882a593Smuzhiyun init_port_mtus(adapter);
2567*4882a593Smuzhiyun if (adapter->params.rev == 0 && offload_running(adapter))
2568*4882a593Smuzhiyun t3_load_mtus(adapter, adapter->params.mtus,
2569*4882a593Smuzhiyun adapter->params.a_wnd, adapter->params.b_wnd,
2570*4882a593Smuzhiyun adapter->port[0]->mtu);
2571*4882a593Smuzhiyun return 0;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
cxgb_set_mac_addr(struct net_device * dev,void * p)2574*4882a593Smuzhiyun static int cxgb_set_mac_addr(struct net_device *dev, void *p)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2577*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2578*4882a593Smuzhiyun struct sockaddr *addr = p;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
2581*4882a593Smuzhiyun return -EADDRNOTAVAIL;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2584*4882a593Smuzhiyun t3_mac_set_address(&pi->mac, LAN_MAC_IDX, dev->dev_addr);
2585*4882a593Smuzhiyun if (offload_running(adapter))
2586*4882a593Smuzhiyun write_smt_entry(adapter, pi->port_id);
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
cxgb_fix_features(struct net_device * dev,netdev_features_t features)2590*4882a593Smuzhiyun static netdev_features_t cxgb_fix_features(struct net_device *dev,
2591*4882a593Smuzhiyun netdev_features_t features)
2592*4882a593Smuzhiyun {
2593*4882a593Smuzhiyun /*
2594*4882a593Smuzhiyun * Since there is no support for separate rx/tx vlan accel
2595*4882a593Smuzhiyun * enable/disable make sure tx flag is always in same state as rx.
2596*4882a593Smuzhiyun */
2597*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
2598*4882a593Smuzhiyun features |= NETIF_F_HW_VLAN_CTAG_TX;
2599*4882a593Smuzhiyun else
2600*4882a593Smuzhiyun features &= ~NETIF_F_HW_VLAN_CTAG_TX;
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun return features;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
cxgb_set_features(struct net_device * dev,netdev_features_t features)2605*4882a593Smuzhiyun static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
2606*4882a593Smuzhiyun {
2607*4882a593Smuzhiyun netdev_features_t changed = dev->features ^ features;
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun if (changed & NETIF_F_HW_VLAN_CTAG_RX)
2610*4882a593Smuzhiyun cxgb_vlan_mode(dev, features);
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun return 0;
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
cxgb_netpoll(struct net_device * dev)2616*4882a593Smuzhiyun static void cxgb_netpoll(struct net_device *dev)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
2619*4882a593Smuzhiyun struct adapter *adapter = pi->adapter;
2620*4882a593Smuzhiyun int qidx;
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun for (qidx = pi->first_qset; qidx < pi->first_qset + pi->nqsets; qidx++) {
2623*4882a593Smuzhiyun struct sge_qset *qs = &adapter->sge.qs[qidx];
2624*4882a593Smuzhiyun void *source;
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun if (adapter->flags & USING_MSIX)
2627*4882a593Smuzhiyun source = qs;
2628*4882a593Smuzhiyun else
2629*4882a593Smuzhiyun source = adapter;
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun t3_intr_handler(adapter, qs->rspq.polling) (0, source);
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun #endif
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun /*
2637*4882a593Smuzhiyun * Periodic accumulation of MAC statistics.
2638*4882a593Smuzhiyun */
mac_stats_update(struct adapter * adapter)2639*4882a593Smuzhiyun static void mac_stats_update(struct adapter *adapter)
2640*4882a593Smuzhiyun {
2641*4882a593Smuzhiyun int i;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun for_each_port(adapter, i) {
2644*4882a593Smuzhiyun struct net_device *dev = adapter->port[i];
2645*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun if (netif_running(dev)) {
2648*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
2649*4882a593Smuzhiyun t3_mac_update_stats(&p->mac);
2650*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun }
2654*4882a593Smuzhiyun
check_link_status(struct adapter * adapter)2655*4882a593Smuzhiyun static void check_link_status(struct adapter *adapter)
2656*4882a593Smuzhiyun {
2657*4882a593Smuzhiyun int i;
2658*4882a593Smuzhiyun
2659*4882a593Smuzhiyun for_each_port(adapter, i) {
2660*4882a593Smuzhiyun struct net_device *dev = adapter->port[i];
2661*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
2662*4882a593Smuzhiyun int link_fault;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun spin_lock_irq(&adapter->work_lock);
2665*4882a593Smuzhiyun link_fault = p->link_fault;
2666*4882a593Smuzhiyun spin_unlock_irq(&adapter->work_lock);
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun if (link_fault) {
2669*4882a593Smuzhiyun t3_link_fault(adapter, i);
2670*4882a593Smuzhiyun continue;
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun if (!(p->phy.caps & SUPPORTED_IRQ) && netif_running(dev)) {
2674*4882a593Smuzhiyun t3_xgm_intr_disable(adapter, i);
2675*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS + p->mac.offset);
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun t3_link_changed(adapter, i);
2678*4882a593Smuzhiyun t3_xgm_intr_enable(adapter, i);
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun }
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun
check_t3b2_mac(struct adapter * adapter)2683*4882a593Smuzhiyun static void check_t3b2_mac(struct adapter *adapter)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun int i;
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun if (!rtnl_trylock()) /* synchronize with ifdown */
2688*4882a593Smuzhiyun return;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun for_each_port(adapter, i) {
2691*4882a593Smuzhiyun struct net_device *dev = adapter->port[i];
2692*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
2693*4882a593Smuzhiyun int status;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun if (!netif_running(dev))
2696*4882a593Smuzhiyun continue;
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun status = 0;
2699*4882a593Smuzhiyun if (netif_running(dev) && netif_carrier_ok(dev))
2700*4882a593Smuzhiyun status = t3b2_mac_watchdog_task(&p->mac);
2701*4882a593Smuzhiyun if (status == 1)
2702*4882a593Smuzhiyun p->mac.stats.num_toggled++;
2703*4882a593Smuzhiyun else if (status == 2) {
2704*4882a593Smuzhiyun struct cmac *mac = &p->mac;
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun t3_mac_set_mtu(mac, dev->mtu);
2707*4882a593Smuzhiyun t3_mac_set_address(mac, LAN_MAC_IDX, dev->dev_addr);
2708*4882a593Smuzhiyun cxgb_set_rxmode(dev);
2709*4882a593Smuzhiyun t3_link_start(&p->phy, mac, &p->link_config);
2710*4882a593Smuzhiyun t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
2711*4882a593Smuzhiyun t3_port_intr_enable(adapter, p->port_id);
2712*4882a593Smuzhiyun p->mac.stats.num_resets++;
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun rtnl_unlock();
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun
t3_adap_check_task(struct work_struct * work)2719*4882a593Smuzhiyun static void t3_adap_check_task(struct work_struct *work)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2722*4882a593Smuzhiyun adap_check_task.work);
2723*4882a593Smuzhiyun const struct adapter_params *p = &adapter->params;
2724*4882a593Smuzhiyun int port;
2725*4882a593Smuzhiyun unsigned int v, status, reset;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun adapter->check_task_cnt++;
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun check_link_status(adapter);
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun /* Accumulate MAC stats if needed */
2732*4882a593Smuzhiyun if (!p->linkpoll_period ||
2733*4882a593Smuzhiyun (adapter->check_task_cnt * p->linkpoll_period) / 10 >=
2734*4882a593Smuzhiyun p->stats_update_period) {
2735*4882a593Smuzhiyun mac_stats_update(adapter);
2736*4882a593Smuzhiyun adapter->check_task_cnt = 0;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun if (p->rev == T3_REV_B2)
2740*4882a593Smuzhiyun check_t3b2_mac(adapter);
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun /*
2743*4882a593Smuzhiyun * Scan the XGMAC's to check for various conditions which we want to
2744*4882a593Smuzhiyun * monitor in a periodic polling manner rather than via an interrupt
2745*4882a593Smuzhiyun * condition. This is used for conditions which would otherwise flood
2746*4882a593Smuzhiyun * the system with interrupts and we only really need to know that the
2747*4882a593Smuzhiyun * conditions are "happening" ... For each condition we count the
2748*4882a593Smuzhiyun * detection of the condition and reset it for the next polling loop.
2749*4882a593Smuzhiyun */
2750*4882a593Smuzhiyun for_each_port(adapter, port) {
2751*4882a593Smuzhiyun struct cmac *mac = &adap2pinfo(adapter, port)->mac;
2752*4882a593Smuzhiyun u32 cause;
2753*4882a593Smuzhiyun
2754*4882a593Smuzhiyun cause = t3_read_reg(adapter, A_XGM_INT_CAUSE + mac->offset);
2755*4882a593Smuzhiyun reset = 0;
2756*4882a593Smuzhiyun if (cause & F_RXFIFO_OVERFLOW) {
2757*4882a593Smuzhiyun mac->stats.rx_fifo_ovfl++;
2758*4882a593Smuzhiyun reset |= F_RXFIFO_OVERFLOW;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_INT_CAUSE + mac->offset, reset);
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun /*
2765*4882a593Smuzhiyun * We do the same as above for FL_EMPTY interrupts.
2766*4882a593Smuzhiyun */
2767*4882a593Smuzhiyun status = t3_read_reg(adapter, A_SG_INT_CAUSE);
2768*4882a593Smuzhiyun reset = 0;
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun if (status & F_FLEMPTY) {
2771*4882a593Smuzhiyun struct sge_qset *qs = &adapter->sge.qs[0];
2772*4882a593Smuzhiyun int i = 0;
2773*4882a593Smuzhiyun
2774*4882a593Smuzhiyun reset |= F_FLEMPTY;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun v = (t3_read_reg(adapter, A_SG_RSPQ_FL_STATUS) >> S_FL0EMPTY) &
2777*4882a593Smuzhiyun 0xffff;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun while (v) {
2780*4882a593Smuzhiyun qs->fl[i].empty += (v & 1);
2781*4882a593Smuzhiyun if (i)
2782*4882a593Smuzhiyun qs++;
2783*4882a593Smuzhiyun i ^= 1;
2784*4882a593Smuzhiyun v >>= 1;
2785*4882a593Smuzhiyun }
2786*4882a593Smuzhiyun }
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun t3_write_reg(adapter, A_SG_INT_CAUSE, reset);
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun /* Schedule the next check update if any port is active. */
2791*4882a593Smuzhiyun spin_lock_irq(&adapter->work_lock);
2792*4882a593Smuzhiyun if (adapter->open_device_map & PORT_MASK)
2793*4882a593Smuzhiyun schedule_chk_task(adapter);
2794*4882a593Smuzhiyun spin_unlock_irq(&adapter->work_lock);
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun
db_full_task(struct work_struct * work)2797*4882a593Smuzhiyun static void db_full_task(struct work_struct *work)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2800*4882a593Smuzhiyun db_full_task);
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_DB_FULL, 0);
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun
db_empty_task(struct work_struct * work)2805*4882a593Smuzhiyun static void db_empty_task(struct work_struct *work)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2808*4882a593Smuzhiyun db_empty_task);
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_DB_EMPTY, 0);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun
db_drop_task(struct work_struct * work)2813*4882a593Smuzhiyun static void db_drop_task(struct work_struct *work)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2816*4882a593Smuzhiyun db_drop_task);
2817*4882a593Smuzhiyun unsigned long delay = 1000;
2818*4882a593Smuzhiyun unsigned short r;
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_DB_DROP, 0);
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun /*
2823*4882a593Smuzhiyun * Sleep a while before ringing the driver qset dbs.
2824*4882a593Smuzhiyun * The delay is between 1000-2023 usecs.
2825*4882a593Smuzhiyun */
2826*4882a593Smuzhiyun get_random_bytes(&r, 2);
2827*4882a593Smuzhiyun delay += r & 1023;
2828*4882a593Smuzhiyun set_current_state(TASK_UNINTERRUPTIBLE);
2829*4882a593Smuzhiyun schedule_timeout(usecs_to_jiffies(delay));
2830*4882a593Smuzhiyun ring_dbs(adapter);
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun /*
2834*4882a593Smuzhiyun * Processes external (PHY) interrupts in process context.
2835*4882a593Smuzhiyun */
ext_intr_task(struct work_struct * work)2836*4882a593Smuzhiyun static void ext_intr_task(struct work_struct *work)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2839*4882a593Smuzhiyun ext_intr_handler_task);
2840*4882a593Smuzhiyun int i;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun /* Disable link fault interrupts */
2843*4882a593Smuzhiyun for_each_port(adapter, i) {
2844*4882a593Smuzhiyun struct net_device *dev = adapter->port[i];
2845*4882a593Smuzhiyun struct port_info *p = netdev_priv(dev);
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun t3_xgm_intr_disable(adapter, i);
2848*4882a593Smuzhiyun t3_read_reg(adapter, A_XGM_INT_STATUS + p->mac.offset);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun /* Re-enable link fault interrupts */
2852*4882a593Smuzhiyun t3_phy_intr_handler(adapter);
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun for_each_port(adapter, i)
2855*4882a593Smuzhiyun t3_xgm_intr_enable(adapter, i);
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun /* Now reenable external interrupts */
2858*4882a593Smuzhiyun spin_lock_irq(&adapter->work_lock);
2859*4882a593Smuzhiyun if (adapter->slow_intr_mask) {
2860*4882a593Smuzhiyun adapter->slow_intr_mask |= F_T3DBG;
2861*4882a593Smuzhiyun t3_write_reg(adapter, A_PL_INT_CAUSE0, F_T3DBG);
2862*4882a593Smuzhiyun t3_write_reg(adapter, A_PL_INT_ENABLE0,
2863*4882a593Smuzhiyun adapter->slow_intr_mask);
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun spin_unlock_irq(&adapter->work_lock);
2866*4882a593Smuzhiyun }
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun /*
2869*4882a593Smuzhiyun * Interrupt-context handler for external (PHY) interrupts.
2870*4882a593Smuzhiyun */
t3_os_ext_intr_handler(struct adapter * adapter)2871*4882a593Smuzhiyun void t3_os_ext_intr_handler(struct adapter *adapter)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun /*
2874*4882a593Smuzhiyun * Schedule a task to handle external interrupts as they may be slow
2875*4882a593Smuzhiyun * and we use a mutex to protect MDIO registers. We disable PHY
2876*4882a593Smuzhiyun * interrupts in the meantime and let the task reenable them when
2877*4882a593Smuzhiyun * it's done.
2878*4882a593Smuzhiyun */
2879*4882a593Smuzhiyun spin_lock(&adapter->work_lock);
2880*4882a593Smuzhiyun if (adapter->slow_intr_mask) {
2881*4882a593Smuzhiyun adapter->slow_intr_mask &= ~F_T3DBG;
2882*4882a593Smuzhiyun t3_write_reg(adapter, A_PL_INT_ENABLE0,
2883*4882a593Smuzhiyun adapter->slow_intr_mask);
2884*4882a593Smuzhiyun queue_work(cxgb3_wq, &adapter->ext_intr_handler_task);
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun spin_unlock(&adapter->work_lock);
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun
t3_os_link_fault_handler(struct adapter * adapter,int port_id)2889*4882a593Smuzhiyun void t3_os_link_fault_handler(struct adapter *adapter, int port_id)
2890*4882a593Smuzhiyun {
2891*4882a593Smuzhiyun struct net_device *netdev = adapter->port[port_id];
2892*4882a593Smuzhiyun struct port_info *pi = netdev_priv(netdev);
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun spin_lock(&adapter->work_lock);
2895*4882a593Smuzhiyun pi->link_fault = 1;
2896*4882a593Smuzhiyun spin_unlock(&adapter->work_lock);
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
t3_adapter_error(struct adapter * adapter,int reset,int on_wq)2899*4882a593Smuzhiyun static int t3_adapter_error(struct adapter *adapter, int reset, int on_wq)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun int i, ret = 0;
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun if (is_offload(adapter) &&
2904*4882a593Smuzhiyun test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
2905*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_STATUS_DOWN, 0);
2906*4882a593Smuzhiyun offload_close(&adapter->tdev);
2907*4882a593Smuzhiyun }
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun /* Stop all ports */
2910*4882a593Smuzhiyun for_each_port(adapter, i) {
2911*4882a593Smuzhiyun struct net_device *netdev = adapter->port[i];
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun if (netif_running(netdev))
2914*4882a593Smuzhiyun __cxgb_close(netdev, on_wq);
2915*4882a593Smuzhiyun }
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun /* Stop SGE timers */
2918*4882a593Smuzhiyun t3_stop_sge_timers(adapter);
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun adapter->flags &= ~FULL_INIT_DONE;
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun if (reset)
2923*4882a593Smuzhiyun ret = t3_reset_adapter(adapter);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun pci_disable_device(adapter->pdev);
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun return ret;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
t3_reenable_adapter(struct adapter * adapter)2930*4882a593Smuzhiyun static int t3_reenable_adapter(struct adapter *adapter)
2931*4882a593Smuzhiyun {
2932*4882a593Smuzhiyun if (pci_enable_device(adapter->pdev)) {
2933*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
2934*4882a593Smuzhiyun "Cannot re-enable PCI device after reset.\n");
2935*4882a593Smuzhiyun goto err;
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun pci_set_master(adapter->pdev);
2938*4882a593Smuzhiyun pci_restore_state(adapter->pdev);
2939*4882a593Smuzhiyun pci_save_state(adapter->pdev);
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun /* Free sge resources */
2942*4882a593Smuzhiyun t3_free_sge_resources(adapter);
2943*4882a593Smuzhiyun
2944*4882a593Smuzhiyun if (t3_replay_prep_adapter(adapter))
2945*4882a593Smuzhiyun goto err;
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun return 0;
2948*4882a593Smuzhiyun err:
2949*4882a593Smuzhiyun return -1;
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun
t3_resume_ports(struct adapter * adapter)2952*4882a593Smuzhiyun static void t3_resume_ports(struct adapter *adapter)
2953*4882a593Smuzhiyun {
2954*4882a593Smuzhiyun int i;
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun /* Restart the ports */
2957*4882a593Smuzhiyun for_each_port(adapter, i) {
2958*4882a593Smuzhiyun struct net_device *netdev = adapter->port[i];
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun if (netif_running(netdev)) {
2961*4882a593Smuzhiyun if (cxgb_open(netdev)) {
2962*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
2963*4882a593Smuzhiyun "can't bring device back up"
2964*4882a593Smuzhiyun " after reset\n");
2965*4882a593Smuzhiyun continue;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun
2970*4882a593Smuzhiyun if (is_offload(adapter) && !ofld_disable)
2971*4882a593Smuzhiyun cxgb3_event_notify(&adapter->tdev, OFFLOAD_STATUS_UP, 0);
2972*4882a593Smuzhiyun }
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun /*
2975*4882a593Smuzhiyun * processes a fatal error.
2976*4882a593Smuzhiyun * Bring the ports down, reset the chip, bring the ports back up.
2977*4882a593Smuzhiyun */
fatal_error_task(struct work_struct * work)2978*4882a593Smuzhiyun static void fatal_error_task(struct work_struct *work)
2979*4882a593Smuzhiyun {
2980*4882a593Smuzhiyun struct adapter *adapter = container_of(work, struct adapter,
2981*4882a593Smuzhiyun fatal_error_handler_task);
2982*4882a593Smuzhiyun int err = 0;
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun rtnl_lock();
2985*4882a593Smuzhiyun err = t3_adapter_error(adapter, 1, 1);
2986*4882a593Smuzhiyun if (!err)
2987*4882a593Smuzhiyun err = t3_reenable_adapter(adapter);
2988*4882a593Smuzhiyun if (!err)
2989*4882a593Smuzhiyun t3_resume_ports(adapter);
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun CH_ALERT(adapter, "adapter reset %s\n", err ? "failed" : "succeeded");
2992*4882a593Smuzhiyun rtnl_unlock();
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun
t3_fatal_err(struct adapter * adapter)2995*4882a593Smuzhiyun void t3_fatal_err(struct adapter *adapter)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun unsigned int fw_status[4];
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun if (adapter->flags & FULL_INIT_DONE) {
3000*4882a593Smuzhiyun t3_sge_stop_dma(adapter);
3001*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_TX_CTRL, 0);
3002*4882a593Smuzhiyun t3_write_reg(adapter, A_XGM_RX_CTRL, 0);
3003*4882a593Smuzhiyun t3_write_reg(adapter, XGM_REG(A_XGM_TX_CTRL, 1), 0);
3004*4882a593Smuzhiyun t3_write_reg(adapter, XGM_REG(A_XGM_RX_CTRL, 1), 0);
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun spin_lock(&adapter->work_lock);
3007*4882a593Smuzhiyun t3_intr_disable(adapter);
3008*4882a593Smuzhiyun queue_work(cxgb3_wq, &adapter->fatal_error_handler_task);
3009*4882a593Smuzhiyun spin_unlock(&adapter->work_lock);
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun CH_ALERT(adapter, "encountered fatal error, operation suspended\n");
3012*4882a593Smuzhiyun if (!t3_cim_ctl_blk_read(adapter, 0xa0, 4, fw_status))
3013*4882a593Smuzhiyun CH_ALERT(adapter, "FW status: 0x%x, 0x%x, 0x%x, 0x%x\n",
3014*4882a593Smuzhiyun fw_status[0], fw_status[1],
3015*4882a593Smuzhiyun fw_status[2], fw_status[3]);
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun /**
3019*4882a593Smuzhiyun * t3_io_error_detected - called when PCI error is detected
3020*4882a593Smuzhiyun * @pdev: Pointer to PCI device
3021*4882a593Smuzhiyun * @state: The current pci connection state
3022*4882a593Smuzhiyun *
3023*4882a593Smuzhiyun * This function is called after a PCI bus error affecting
3024*4882a593Smuzhiyun * this device has been detected.
3025*4882a593Smuzhiyun */
t3_io_error_detected(struct pci_dev * pdev,pci_channel_state_t state)3026*4882a593Smuzhiyun static pci_ers_result_t t3_io_error_detected(struct pci_dev *pdev,
3027*4882a593Smuzhiyun pci_channel_state_t state)
3028*4882a593Smuzhiyun {
3029*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun if (state == pci_channel_io_perm_failure)
3032*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun t3_adapter_error(adapter, 0, 0);
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun /* Request a slot reset. */
3037*4882a593Smuzhiyun return PCI_ERS_RESULT_NEED_RESET;
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun /**
3041*4882a593Smuzhiyun * t3_io_slot_reset - called after the pci bus has been reset.
3042*4882a593Smuzhiyun * @pdev: Pointer to PCI device
3043*4882a593Smuzhiyun *
3044*4882a593Smuzhiyun * Restart the card from scratch, as if from a cold-boot.
3045*4882a593Smuzhiyun */
t3_io_slot_reset(struct pci_dev * pdev)3046*4882a593Smuzhiyun static pci_ers_result_t t3_io_slot_reset(struct pci_dev *pdev)
3047*4882a593Smuzhiyun {
3048*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun if (!t3_reenable_adapter(adapter))
3051*4882a593Smuzhiyun return PCI_ERS_RESULT_RECOVERED;
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
3054*4882a593Smuzhiyun }
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun /**
3057*4882a593Smuzhiyun * t3_io_resume - called when traffic can start flowing again.
3058*4882a593Smuzhiyun * @pdev: Pointer to PCI device
3059*4882a593Smuzhiyun *
3060*4882a593Smuzhiyun * This callback is called when the error recovery driver tells us that
3061*4882a593Smuzhiyun * its OK to resume normal operation.
3062*4882a593Smuzhiyun */
t3_io_resume(struct pci_dev * pdev)3063*4882a593Smuzhiyun static void t3_io_resume(struct pci_dev *pdev)
3064*4882a593Smuzhiyun {
3065*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun CH_ALERT(adapter, "adapter recovering, PEX ERR 0x%x\n",
3068*4882a593Smuzhiyun t3_read_reg(adapter, A_PCIE_PEX_ERR));
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun rtnl_lock();
3071*4882a593Smuzhiyun t3_resume_ports(adapter);
3072*4882a593Smuzhiyun rtnl_unlock();
3073*4882a593Smuzhiyun }
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun static const struct pci_error_handlers t3_err_handler = {
3076*4882a593Smuzhiyun .error_detected = t3_io_error_detected,
3077*4882a593Smuzhiyun .slot_reset = t3_io_slot_reset,
3078*4882a593Smuzhiyun .resume = t3_io_resume,
3079*4882a593Smuzhiyun };
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun /*
3082*4882a593Smuzhiyun * Set the number of qsets based on the number of CPUs and the number of ports,
3083*4882a593Smuzhiyun * not to exceed the number of available qsets, assuming there are enough qsets
3084*4882a593Smuzhiyun * per port in HW.
3085*4882a593Smuzhiyun */
set_nqsets(struct adapter * adap)3086*4882a593Smuzhiyun static void set_nqsets(struct adapter *adap)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun int i, j = 0;
3089*4882a593Smuzhiyun int num_cpus = netif_get_num_default_rss_queues();
3090*4882a593Smuzhiyun int hwports = adap->params.nports;
3091*4882a593Smuzhiyun int nqsets = adap->msix_nvectors - 1;
3092*4882a593Smuzhiyun
3093*4882a593Smuzhiyun if (adap->params.rev > 0 && adap->flags & USING_MSIX) {
3094*4882a593Smuzhiyun if (hwports == 2 &&
3095*4882a593Smuzhiyun (hwports * nqsets > SGE_QSETS ||
3096*4882a593Smuzhiyun num_cpus >= nqsets / hwports))
3097*4882a593Smuzhiyun nqsets /= hwports;
3098*4882a593Smuzhiyun if (nqsets > num_cpus)
3099*4882a593Smuzhiyun nqsets = num_cpus;
3100*4882a593Smuzhiyun if (nqsets < 1 || hwports == 4)
3101*4882a593Smuzhiyun nqsets = 1;
3102*4882a593Smuzhiyun } else
3103*4882a593Smuzhiyun nqsets = 1;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun for_each_port(adap, i) {
3106*4882a593Smuzhiyun struct port_info *pi = adap2pinfo(adap, i);
3107*4882a593Smuzhiyun
3108*4882a593Smuzhiyun pi->first_qset = j;
3109*4882a593Smuzhiyun pi->nqsets = nqsets;
3110*4882a593Smuzhiyun j = pi->first_qset + nqsets;
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun dev_info(&adap->pdev->dev,
3113*4882a593Smuzhiyun "Port %d using %d queue sets.\n", i, nqsets);
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
cxgb_enable_msix(struct adapter * adap)3117*4882a593Smuzhiyun static int cxgb_enable_msix(struct adapter *adap)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun struct msix_entry entries[SGE_QSETS + 1];
3120*4882a593Smuzhiyun int vectors;
3121*4882a593Smuzhiyun int i;
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun vectors = ARRAY_SIZE(entries);
3124*4882a593Smuzhiyun for (i = 0; i < vectors; ++i)
3125*4882a593Smuzhiyun entries[i].entry = i;
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun vectors = pci_enable_msix_range(adap->pdev, entries,
3128*4882a593Smuzhiyun adap->params.nports + 1, vectors);
3129*4882a593Smuzhiyun if (vectors < 0)
3130*4882a593Smuzhiyun return vectors;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun for (i = 0; i < vectors; ++i)
3133*4882a593Smuzhiyun adap->msix_info[i].vec = entries[i].vector;
3134*4882a593Smuzhiyun adap->msix_nvectors = vectors;
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun return 0;
3137*4882a593Smuzhiyun }
3138*4882a593Smuzhiyun
print_port_info(struct adapter * adap,const struct adapter_info * ai)3139*4882a593Smuzhiyun static void print_port_info(struct adapter *adap, const struct adapter_info *ai)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun static const char *pci_variant[] = {
3142*4882a593Smuzhiyun "PCI", "PCI-X", "PCI-X ECC", "PCI-X 266", "PCI Express"
3143*4882a593Smuzhiyun };
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun int i;
3146*4882a593Smuzhiyun char buf[80];
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (is_pcie(adap))
3149*4882a593Smuzhiyun snprintf(buf, sizeof(buf), "%s x%d",
3150*4882a593Smuzhiyun pci_variant[adap->params.pci.variant],
3151*4882a593Smuzhiyun adap->params.pci.width);
3152*4882a593Smuzhiyun else
3153*4882a593Smuzhiyun snprintf(buf, sizeof(buf), "%s %dMHz/%d-bit",
3154*4882a593Smuzhiyun pci_variant[adap->params.pci.variant],
3155*4882a593Smuzhiyun adap->params.pci.speed, adap->params.pci.width);
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun for_each_port(adap, i) {
3158*4882a593Smuzhiyun struct net_device *dev = adap->port[i];
3159*4882a593Smuzhiyun const struct port_info *pi = netdev_priv(dev);
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun if (!test_bit(i, &adap->registered_device_map))
3162*4882a593Smuzhiyun continue;
3163*4882a593Smuzhiyun netdev_info(dev, "%s %s %sNIC (rev %d) %s%s\n",
3164*4882a593Smuzhiyun ai->desc, pi->phy.desc,
3165*4882a593Smuzhiyun is_offload(adap) ? "R" : "", adap->params.rev, buf,
3166*4882a593Smuzhiyun (adap->flags & USING_MSIX) ? " MSI-X" :
3167*4882a593Smuzhiyun (adap->flags & USING_MSI) ? " MSI" : "");
3168*4882a593Smuzhiyun if (adap->name == dev->name && adap->params.vpd.mclk)
3169*4882a593Smuzhiyun pr_info("%s: %uMB CM, %uMB PMTX, %uMB PMRX, S/N: %s\n",
3170*4882a593Smuzhiyun adap->name, t3_mc7_size(&adap->cm) >> 20,
3171*4882a593Smuzhiyun t3_mc7_size(&adap->pmtx) >> 20,
3172*4882a593Smuzhiyun t3_mc7_size(&adap->pmrx) >> 20,
3173*4882a593Smuzhiyun adap->params.vpd.sn);
3174*4882a593Smuzhiyun }
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun static const struct net_device_ops cxgb_netdev_ops = {
3178*4882a593Smuzhiyun .ndo_open = cxgb_open,
3179*4882a593Smuzhiyun .ndo_stop = cxgb_close,
3180*4882a593Smuzhiyun .ndo_start_xmit = t3_eth_xmit,
3181*4882a593Smuzhiyun .ndo_get_stats = cxgb_get_stats,
3182*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3183*4882a593Smuzhiyun .ndo_set_rx_mode = cxgb_set_rxmode,
3184*4882a593Smuzhiyun .ndo_do_ioctl = cxgb_ioctl,
3185*4882a593Smuzhiyun .ndo_change_mtu = cxgb_change_mtu,
3186*4882a593Smuzhiyun .ndo_set_mac_address = cxgb_set_mac_addr,
3187*4882a593Smuzhiyun .ndo_fix_features = cxgb_fix_features,
3188*4882a593Smuzhiyun .ndo_set_features = cxgb_set_features,
3189*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3190*4882a593Smuzhiyun .ndo_poll_controller = cxgb_netpoll,
3191*4882a593Smuzhiyun #endif
3192*4882a593Smuzhiyun };
3193*4882a593Smuzhiyun
cxgb3_init_iscsi_mac(struct net_device * dev)3194*4882a593Smuzhiyun static void cxgb3_init_iscsi_mac(struct net_device *dev)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun struct port_info *pi = netdev_priv(dev);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun memcpy(pi->iscsic.mac_addr, dev->dev_addr, ETH_ALEN);
3199*4882a593Smuzhiyun pi->iscsic.mac_addr[3] |= 0x80;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun #define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
3203*4882a593Smuzhiyun #define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
3204*4882a593Smuzhiyun NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
init_one(struct pci_dev * pdev,const struct pci_device_id * ent)3205*4882a593Smuzhiyun static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
3206*4882a593Smuzhiyun {
3207*4882a593Smuzhiyun int i, err, pci_using_dac = 0;
3208*4882a593Smuzhiyun resource_size_t mmio_start, mmio_len;
3209*4882a593Smuzhiyun const struct adapter_info *ai;
3210*4882a593Smuzhiyun struct adapter *adapter = NULL;
3211*4882a593Smuzhiyun struct port_info *pi;
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun if (!cxgb3_wq) {
3214*4882a593Smuzhiyun cxgb3_wq = create_singlethread_workqueue(DRV_NAME);
3215*4882a593Smuzhiyun if (!cxgb3_wq) {
3216*4882a593Smuzhiyun pr_err("cannot initialize work queue\n");
3217*4882a593Smuzhiyun return -ENOMEM;
3218*4882a593Smuzhiyun }
3219*4882a593Smuzhiyun }
3220*4882a593Smuzhiyun
3221*4882a593Smuzhiyun err = pci_enable_device(pdev);
3222*4882a593Smuzhiyun if (err) {
3223*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot enable PCI device\n");
3224*4882a593Smuzhiyun goto out;
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
3228*4882a593Smuzhiyun if (err) {
3229*4882a593Smuzhiyun /* Just info, some other driver may have claimed the device. */
3230*4882a593Smuzhiyun dev_info(&pdev->dev, "cannot obtain PCI resources\n");
3231*4882a593Smuzhiyun goto out_disable_device;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
3235*4882a593Smuzhiyun pci_using_dac = 1;
3236*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3237*4882a593Smuzhiyun if (err) {
3238*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
3239*4882a593Smuzhiyun "coherent allocations\n");
3240*4882a593Smuzhiyun goto out_release_regions;
3241*4882a593Smuzhiyun }
3242*4882a593Smuzhiyun } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
3243*4882a593Smuzhiyun dev_err(&pdev->dev, "no usable DMA configuration\n");
3244*4882a593Smuzhiyun goto out_release_regions;
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun pci_set_master(pdev);
3248*4882a593Smuzhiyun pci_save_state(pdev);
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun mmio_start = pci_resource_start(pdev, 0);
3251*4882a593Smuzhiyun mmio_len = pci_resource_len(pdev, 0);
3252*4882a593Smuzhiyun ai = t3_get_adapter_info(ent->driver_data);
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
3255*4882a593Smuzhiyun if (!adapter) {
3256*4882a593Smuzhiyun err = -ENOMEM;
3257*4882a593Smuzhiyun goto out_release_regions;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun adapter->nofail_skb =
3261*4882a593Smuzhiyun alloc_skb(sizeof(struct cpl_set_tcb_field), GFP_KERNEL);
3262*4882a593Smuzhiyun if (!adapter->nofail_skb) {
3263*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot allocate nofail buffer\n");
3264*4882a593Smuzhiyun err = -ENOMEM;
3265*4882a593Smuzhiyun goto out_free_adapter;
3266*4882a593Smuzhiyun }
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun adapter->regs = ioremap(mmio_start, mmio_len);
3269*4882a593Smuzhiyun if (!adapter->regs) {
3270*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot map device registers\n");
3271*4882a593Smuzhiyun err = -ENOMEM;
3272*4882a593Smuzhiyun goto out_free_adapter_nofail;
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun adapter->pdev = pdev;
3276*4882a593Smuzhiyun adapter->name = pci_name(pdev);
3277*4882a593Smuzhiyun adapter->msg_enable = dflt_msg_enable;
3278*4882a593Smuzhiyun adapter->mmio_len = mmio_len;
3279*4882a593Smuzhiyun
3280*4882a593Smuzhiyun mutex_init(&adapter->mdio_lock);
3281*4882a593Smuzhiyun spin_lock_init(&adapter->work_lock);
3282*4882a593Smuzhiyun spin_lock_init(&adapter->stats_lock);
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun INIT_LIST_HEAD(&adapter->adapter_list);
3285*4882a593Smuzhiyun INIT_WORK(&adapter->ext_intr_handler_task, ext_intr_task);
3286*4882a593Smuzhiyun INIT_WORK(&adapter->fatal_error_handler_task, fatal_error_task);
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun INIT_WORK(&adapter->db_full_task, db_full_task);
3289*4882a593Smuzhiyun INIT_WORK(&adapter->db_empty_task, db_empty_task);
3290*4882a593Smuzhiyun INIT_WORK(&adapter->db_drop_task, db_drop_task);
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun INIT_DELAYED_WORK(&adapter->adap_check_task, t3_adap_check_task);
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun for (i = 0; i < ai->nports0 + ai->nports1; ++i) {
3295*4882a593Smuzhiyun struct net_device *netdev;
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun netdev = alloc_etherdev_mq(sizeof(struct port_info), SGE_QSETS);
3298*4882a593Smuzhiyun if (!netdev) {
3299*4882a593Smuzhiyun err = -ENOMEM;
3300*4882a593Smuzhiyun goto out_free_dev;
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
3304*4882a593Smuzhiyun
3305*4882a593Smuzhiyun adapter->port[i] = netdev;
3306*4882a593Smuzhiyun pi = netdev_priv(netdev);
3307*4882a593Smuzhiyun pi->adapter = adapter;
3308*4882a593Smuzhiyun pi->port_id = i;
3309*4882a593Smuzhiyun netif_carrier_off(netdev);
3310*4882a593Smuzhiyun netdev->irq = pdev->irq;
3311*4882a593Smuzhiyun netdev->mem_start = mmio_start;
3312*4882a593Smuzhiyun netdev->mem_end = mmio_start + mmio_len - 1;
3313*4882a593Smuzhiyun netdev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM |
3314*4882a593Smuzhiyun NETIF_F_TSO | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
3315*4882a593Smuzhiyun netdev->features |= netdev->hw_features |
3316*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX;
3317*4882a593Smuzhiyun netdev->vlan_features |= netdev->features & VLAN_FEAT;
3318*4882a593Smuzhiyun if (pci_using_dac)
3319*4882a593Smuzhiyun netdev->features |= NETIF_F_HIGHDMA;
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun netdev->netdev_ops = &cxgb_netdev_ops;
3322*4882a593Smuzhiyun netdev->ethtool_ops = &cxgb_ethtool_ops;
3323*4882a593Smuzhiyun netdev->min_mtu = 81;
3324*4882a593Smuzhiyun netdev->max_mtu = ETH_MAX_MTU;
3325*4882a593Smuzhiyun netdev->dev_port = pi->port_id;
3326*4882a593Smuzhiyun }
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun pci_set_drvdata(pdev, adapter);
3329*4882a593Smuzhiyun if (t3_prep_adapter(adapter, ai, 1) < 0) {
3330*4882a593Smuzhiyun err = -ENODEV;
3331*4882a593Smuzhiyun goto out_free_dev;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun /*
3335*4882a593Smuzhiyun * The card is now ready to go. If any errors occur during device
3336*4882a593Smuzhiyun * registration we do not fail the whole card but rather proceed only
3337*4882a593Smuzhiyun * with the ports we manage to register successfully. However we must
3338*4882a593Smuzhiyun * register at least one net device.
3339*4882a593Smuzhiyun */
3340*4882a593Smuzhiyun for_each_port(adapter, i) {
3341*4882a593Smuzhiyun err = register_netdev(adapter->port[i]);
3342*4882a593Smuzhiyun if (err)
3343*4882a593Smuzhiyun dev_warn(&pdev->dev,
3344*4882a593Smuzhiyun "cannot register net device %s, skipping\n",
3345*4882a593Smuzhiyun adapter->port[i]->name);
3346*4882a593Smuzhiyun else {
3347*4882a593Smuzhiyun /*
3348*4882a593Smuzhiyun * Change the name we use for messages to the name of
3349*4882a593Smuzhiyun * the first successfully registered interface.
3350*4882a593Smuzhiyun */
3351*4882a593Smuzhiyun if (!adapter->registered_device_map)
3352*4882a593Smuzhiyun adapter->name = adapter->port[i]->name;
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun __set_bit(i, &adapter->registered_device_map);
3355*4882a593Smuzhiyun }
3356*4882a593Smuzhiyun }
3357*4882a593Smuzhiyun if (!adapter->registered_device_map) {
3358*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register any net devices\n");
3359*4882a593Smuzhiyun goto out_free_dev;
3360*4882a593Smuzhiyun }
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun for_each_port(adapter, i)
3363*4882a593Smuzhiyun cxgb3_init_iscsi_mac(adapter->port[i]);
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun /* Driver's ready. Reflect it on LEDs */
3366*4882a593Smuzhiyun t3_led_ready(adapter);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun if (is_offload(adapter)) {
3369*4882a593Smuzhiyun __set_bit(OFFLOAD_DEVMAP_BIT, &adapter->registered_device_map);
3370*4882a593Smuzhiyun cxgb3_adapter_ofld(adapter);
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /* See what interrupts we'll be using */
3374*4882a593Smuzhiyun if (msi > 1 && cxgb_enable_msix(adapter) == 0)
3375*4882a593Smuzhiyun adapter->flags |= USING_MSIX;
3376*4882a593Smuzhiyun else if (msi > 0 && pci_enable_msi(pdev) == 0)
3377*4882a593Smuzhiyun adapter->flags |= USING_MSI;
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun set_nqsets(adapter);
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun err = sysfs_create_group(&adapter->port[0]->dev.kobj,
3382*4882a593Smuzhiyun &cxgb3_attr_group);
3383*4882a593Smuzhiyun if (err) {
3384*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot create sysfs group\n");
3385*4882a593Smuzhiyun goto out_close_led;
3386*4882a593Smuzhiyun }
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun print_port_info(adapter, ai);
3389*4882a593Smuzhiyun return 0;
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun out_close_led:
3392*4882a593Smuzhiyun t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL, 0);
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun out_free_dev:
3395*4882a593Smuzhiyun iounmap(adapter->regs);
3396*4882a593Smuzhiyun for (i = ai->nports0 + ai->nports1 - 1; i >= 0; --i)
3397*4882a593Smuzhiyun if (adapter->port[i])
3398*4882a593Smuzhiyun free_netdev(adapter->port[i]);
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun out_free_adapter_nofail:
3401*4882a593Smuzhiyun kfree_skb(adapter->nofail_skb);
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun out_free_adapter:
3404*4882a593Smuzhiyun kfree(adapter);
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun out_release_regions:
3407*4882a593Smuzhiyun pci_release_regions(pdev);
3408*4882a593Smuzhiyun out_disable_device:
3409*4882a593Smuzhiyun pci_disable_device(pdev);
3410*4882a593Smuzhiyun out:
3411*4882a593Smuzhiyun return err;
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun
remove_one(struct pci_dev * pdev)3414*4882a593Smuzhiyun static void remove_one(struct pci_dev *pdev)
3415*4882a593Smuzhiyun {
3416*4882a593Smuzhiyun struct adapter *adapter = pci_get_drvdata(pdev);
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun if (adapter) {
3419*4882a593Smuzhiyun int i;
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun t3_sge_stop(adapter);
3422*4882a593Smuzhiyun sysfs_remove_group(&adapter->port[0]->dev.kobj,
3423*4882a593Smuzhiyun &cxgb3_attr_group);
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun if (is_offload(adapter)) {
3426*4882a593Smuzhiyun cxgb3_adapter_unofld(adapter);
3427*4882a593Smuzhiyun if (test_bit(OFFLOAD_DEVMAP_BIT,
3428*4882a593Smuzhiyun &adapter->open_device_map))
3429*4882a593Smuzhiyun offload_close(&adapter->tdev);
3430*4882a593Smuzhiyun }
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun for_each_port(adapter, i)
3433*4882a593Smuzhiyun if (test_bit(i, &adapter->registered_device_map))
3434*4882a593Smuzhiyun unregister_netdev(adapter->port[i]);
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun t3_stop_sge_timers(adapter);
3437*4882a593Smuzhiyun t3_free_sge_resources(adapter);
3438*4882a593Smuzhiyun cxgb_disable_msi(adapter);
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun for_each_port(adapter, i)
3441*4882a593Smuzhiyun if (adapter->port[i])
3442*4882a593Smuzhiyun free_netdev(adapter->port[i]);
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun iounmap(adapter->regs);
3445*4882a593Smuzhiyun kfree_skb(adapter->nofail_skb);
3446*4882a593Smuzhiyun kfree(adapter);
3447*4882a593Smuzhiyun pci_release_regions(pdev);
3448*4882a593Smuzhiyun pci_disable_device(pdev);
3449*4882a593Smuzhiyun }
3450*4882a593Smuzhiyun }
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun static struct pci_driver driver = {
3453*4882a593Smuzhiyun .name = DRV_NAME,
3454*4882a593Smuzhiyun .id_table = cxgb3_pci_tbl,
3455*4882a593Smuzhiyun .probe = init_one,
3456*4882a593Smuzhiyun .remove = remove_one,
3457*4882a593Smuzhiyun .err_handler = &t3_err_handler,
3458*4882a593Smuzhiyun };
3459*4882a593Smuzhiyun
cxgb3_init_module(void)3460*4882a593Smuzhiyun static int __init cxgb3_init_module(void)
3461*4882a593Smuzhiyun {
3462*4882a593Smuzhiyun int ret;
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun cxgb3_offload_init();
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun ret = pci_register_driver(&driver);
3467*4882a593Smuzhiyun return ret;
3468*4882a593Smuzhiyun }
3469*4882a593Smuzhiyun
cxgb3_cleanup_module(void)3470*4882a593Smuzhiyun static void __exit cxgb3_cleanup_module(void)
3471*4882a593Smuzhiyun {
3472*4882a593Smuzhiyun pci_unregister_driver(&driver);
3473*4882a593Smuzhiyun if (cxgb3_wq)
3474*4882a593Smuzhiyun destroy_workqueue(cxgb3_wq);
3475*4882a593Smuzhiyun }
3476*4882a593Smuzhiyun
3477*4882a593Smuzhiyun module_init(cxgb3_init_module);
3478*4882a593Smuzhiyun module_exit(cxgb3_cleanup_module);
3479