xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb/tp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* $Date: 2006/02/07 04:21:54 $ $RCSfile: tp.c,v $ $Revision: 1.73 $ */
3*4882a593Smuzhiyun #include "common.h"
4*4882a593Smuzhiyun #include "regs.h"
5*4882a593Smuzhiyun #include "tp.h"
6*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T1_1G
7*4882a593Smuzhiyun #include "fpga_defs.h"
8*4882a593Smuzhiyun #endif
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun struct petp {
11*4882a593Smuzhiyun 	adapter_t *adapter;
12*4882a593Smuzhiyun };
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Pause deadlock avoidance parameters */
15*4882a593Smuzhiyun #define DROP_MSEC 16
16*4882a593Smuzhiyun #define DROP_PKTS_CNT  1
17*4882a593Smuzhiyun 
tp_init(adapter_t * ap,const struct tp_params * p,unsigned int tp_clk)18*4882a593Smuzhiyun static void tp_init(adapter_t * ap, const struct tp_params *p,
19*4882a593Smuzhiyun 		    unsigned int tp_clk)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	u32 val;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	if (!t1_is_asic(ap))
24*4882a593Smuzhiyun 		return;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	val = F_TP_IN_CSPI_CPL | F_TP_IN_CSPI_CHECK_IP_CSUM |
27*4882a593Smuzhiyun 		F_TP_IN_CSPI_CHECK_TCP_CSUM | F_TP_IN_ESPI_ETHERNET;
28*4882a593Smuzhiyun 	if (!p->pm_size)
29*4882a593Smuzhiyun 		val |= F_OFFLOAD_DISABLE;
30*4882a593Smuzhiyun 	else
31*4882a593Smuzhiyun 		val |= F_TP_IN_ESPI_CHECK_IP_CSUM | F_TP_IN_ESPI_CHECK_TCP_CSUM;
32*4882a593Smuzhiyun 	writel(val, ap->regs + A_TP_IN_CONFIG);
33*4882a593Smuzhiyun 	writel(F_TP_OUT_CSPI_CPL |
34*4882a593Smuzhiyun 	       F_TP_OUT_ESPI_ETHERNET |
35*4882a593Smuzhiyun 	       F_TP_OUT_ESPI_GENERATE_IP_CSUM |
36*4882a593Smuzhiyun 	       F_TP_OUT_ESPI_GENERATE_TCP_CSUM, ap->regs + A_TP_OUT_CONFIG);
37*4882a593Smuzhiyun 	writel(V_IP_TTL(64) |
38*4882a593Smuzhiyun 	       F_PATH_MTU /* IP DF bit */  |
39*4882a593Smuzhiyun 	       V_5TUPLE_LOOKUP(p->use_5tuple_mode) |
40*4882a593Smuzhiyun 	       V_SYN_COOKIE_PARAMETER(29), ap->regs + A_TP_GLOBAL_CONFIG);
41*4882a593Smuzhiyun 	/*
42*4882a593Smuzhiyun 	 * Enable pause frame deadlock prevention.
43*4882a593Smuzhiyun 	 */
44*4882a593Smuzhiyun 	if (is_T2(ap) && ap->params.nports > 1) {
45*4882a593Smuzhiyun 		u32 drop_ticks = DROP_MSEC * (tp_clk / 1000);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 		writel(F_ENABLE_TX_DROP | F_ENABLE_TX_ERROR |
48*4882a593Smuzhiyun 		       V_DROP_TICKS_CNT(drop_ticks) |
49*4882a593Smuzhiyun 		       V_NUM_PKTS_DROPPED(DROP_PKTS_CNT),
50*4882a593Smuzhiyun 		       ap->regs + A_TP_TX_DROP_CONFIG);
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
t1_tp_destroy(struct petp * tp)54*4882a593Smuzhiyun void t1_tp_destroy(struct petp *tp)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	kfree(tp);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
t1_tp_create(adapter_t * adapter,struct tp_params * p)59*4882a593Smuzhiyun struct petp *t1_tp_create(adapter_t *adapter, struct tp_params *p)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct petp *tp = kzalloc(sizeof(*tp), GFP_KERNEL);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	if (!tp)
64*4882a593Smuzhiyun 		return NULL;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	tp->adapter = adapter;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return tp;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
t1_tp_intr_enable(struct petp * tp)71*4882a593Smuzhiyun void t1_tp_intr_enable(struct petp *tp)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	u32 tp_intr = readl(tp->adapter->regs + A_PL_ENABLE);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T1_1G
76*4882a593Smuzhiyun 	if (!t1_is_asic(tp->adapter)) {
77*4882a593Smuzhiyun 		/* FPGA */
78*4882a593Smuzhiyun 		writel(0xffffffff,
79*4882a593Smuzhiyun 		       tp->adapter->regs + FPGA_TP_ADDR_INTERRUPT_ENABLE);
80*4882a593Smuzhiyun 		writel(tp_intr | FPGA_PCIX_INTERRUPT_TP,
81*4882a593Smuzhiyun 		       tp->adapter->regs + A_PL_ENABLE);
82*4882a593Smuzhiyun 	} else
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 	{
85*4882a593Smuzhiyun 		/* We don't use any TP interrupts */
86*4882a593Smuzhiyun 		writel(0, tp->adapter->regs + A_TP_INT_ENABLE);
87*4882a593Smuzhiyun 		writel(tp_intr | F_PL_INTR_TP,
88*4882a593Smuzhiyun 		       tp->adapter->regs + A_PL_ENABLE);
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
t1_tp_intr_disable(struct petp * tp)92*4882a593Smuzhiyun void t1_tp_intr_disable(struct petp *tp)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	u32 tp_intr = readl(tp->adapter->regs + A_PL_ENABLE);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T1_1G
97*4882a593Smuzhiyun 	if (!t1_is_asic(tp->adapter)) {
98*4882a593Smuzhiyun 		/* FPGA */
99*4882a593Smuzhiyun 		writel(0, tp->adapter->regs + FPGA_TP_ADDR_INTERRUPT_ENABLE);
100*4882a593Smuzhiyun 		writel(tp_intr & ~FPGA_PCIX_INTERRUPT_TP,
101*4882a593Smuzhiyun 		       tp->adapter->regs + A_PL_ENABLE);
102*4882a593Smuzhiyun 	} else
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun 	{
105*4882a593Smuzhiyun 		writel(0, tp->adapter->regs + A_TP_INT_ENABLE);
106*4882a593Smuzhiyun 		writel(tp_intr & ~F_PL_INTR_TP,
107*4882a593Smuzhiyun 		       tp->adapter->regs + A_PL_ENABLE);
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
t1_tp_intr_clear(struct petp * tp)111*4882a593Smuzhiyun void t1_tp_intr_clear(struct petp *tp)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T1_1G
114*4882a593Smuzhiyun 	if (!t1_is_asic(tp->adapter)) {
115*4882a593Smuzhiyun 		writel(0xffffffff,
116*4882a593Smuzhiyun 		       tp->adapter->regs + FPGA_TP_ADDR_INTERRUPT_CAUSE);
117*4882a593Smuzhiyun 		writel(FPGA_PCIX_INTERRUPT_TP, tp->adapter->regs + A_PL_CAUSE);
118*4882a593Smuzhiyun 		return;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 	writel(0xffffffff, tp->adapter->regs + A_TP_INT_CAUSE);
122*4882a593Smuzhiyun 	writel(F_PL_INTR_TP, tp->adapter->regs + A_PL_CAUSE);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
t1_tp_intr_handler(struct petp * tp)125*4882a593Smuzhiyun int t1_tp_intr_handler(struct petp *tp)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 cause;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #ifdef CONFIG_CHELSIO_T1_1G
130*4882a593Smuzhiyun 	/* FPGA doesn't support TP interrupts. */
131*4882a593Smuzhiyun 	if (!t1_is_asic(tp->adapter))
132*4882a593Smuzhiyun 		return 1;
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	cause = readl(tp->adapter->regs + A_TP_INT_CAUSE);
136*4882a593Smuzhiyun 	writel(cause, tp->adapter->regs + A_TP_INT_CAUSE);
137*4882a593Smuzhiyun 	return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
set_csum_offload(struct petp * tp,u32 csum_bit,int enable)140*4882a593Smuzhiyun static void set_csum_offload(struct petp *tp, u32 csum_bit, int enable)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	u32 val = readl(tp->adapter->regs + A_TP_GLOBAL_CONFIG);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (enable)
145*4882a593Smuzhiyun 		val |= csum_bit;
146*4882a593Smuzhiyun 	else
147*4882a593Smuzhiyun 		val &= ~csum_bit;
148*4882a593Smuzhiyun 	writel(val, tp->adapter->regs + A_TP_GLOBAL_CONFIG);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
t1_tp_set_ip_checksum_offload(struct petp * tp,int enable)151*4882a593Smuzhiyun void t1_tp_set_ip_checksum_offload(struct petp *tp, int enable)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	set_csum_offload(tp, F_IP_CSUM, enable);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
t1_tp_set_tcp_checksum_offload(struct petp * tp,int enable)156*4882a593Smuzhiyun void t1_tp_set_tcp_checksum_offload(struct petp *tp, int enable)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	set_csum_offload(tp, F_TCP_CSUM, enable);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * Initialize TP state.  tp_params contains initial settings for some TP
163*4882a593Smuzhiyun  * parameters, particularly the one-time PM and CM settings.
164*4882a593Smuzhiyun  */
t1_tp_reset(struct petp * tp,struct tp_params * p,unsigned int tp_clk)165*4882a593Smuzhiyun int t1_tp_reset(struct petp *tp, struct tp_params *p, unsigned int tp_clk)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	adapter_t *adapter = tp->adapter;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	tp_init(adapter, p, tp_clk);
170*4882a593Smuzhiyun 	writel(F_TP_RESET, adapter->regs +  A_TP_RESET);
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173