xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb/regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*****************************************************************************
2*4882a593Smuzhiyun  *                                                                           *
3*4882a593Smuzhiyun  * File: regs.h                                                              *
4*4882a593Smuzhiyun  * $Revision: 1.8 $                                                          *
5*4882a593Smuzhiyun  * $Date: 2005/06/21 18:29:48 $                                              *
6*4882a593Smuzhiyun  * Description:                                                              *
7*4882a593Smuzhiyun  *  part of the Chelsio 10Gb Ethernet Driver.                                *
8*4882a593Smuzhiyun  *                                                                           *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify      *
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, version 2, as       *
11*4882a593Smuzhiyun  * published by the Free Software Foundation.                                *
12*4882a593Smuzhiyun  *                                                                           *
13*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License along   *
14*4882a593Smuzhiyun  * with this program; if not, see <http://www.gnu.org/licenses/>.            *
15*4882a593Smuzhiyun  *                                                                           *
16*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED    *
17*4882a593Smuzhiyun  * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF      *
18*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.                     *
19*4882a593Smuzhiyun  *                                                                           *
20*4882a593Smuzhiyun  * http://www.chelsio.com                                                    *
21*4882a593Smuzhiyun  *                                                                           *
22*4882a593Smuzhiyun  * Copyright (c) 2003 - 2005 Chelsio Communications, Inc.                    *
23*4882a593Smuzhiyun  * All rights reserved.                                                      *
24*4882a593Smuzhiyun  *                                                                           *
25*4882a593Smuzhiyun  * Maintainers: maintainers@chelsio.com                                      *
26*4882a593Smuzhiyun  *                                                                           *
27*4882a593Smuzhiyun  * Authors: Dimitrios Michailidis   <dm@chelsio.com>                         *
28*4882a593Smuzhiyun  *          Tina Yang               <tainay@chelsio.com>                     *
29*4882a593Smuzhiyun  *          Felix Marti             <felix@chelsio.com>                      *
30*4882a593Smuzhiyun  *          Scott Bardone           <sbardone@chelsio.com>                   *
31*4882a593Smuzhiyun  *          Kurt Ottaway            <kottaway@chelsio.com>                   *
32*4882a593Smuzhiyun  *          Frank DiMambro          <frank@chelsio.com>                      *
33*4882a593Smuzhiyun  *                                                                           *
34*4882a593Smuzhiyun  * History:                                                                  *
35*4882a593Smuzhiyun  *                                                                           *
36*4882a593Smuzhiyun  ****************************************************************************/
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifndef _CXGB_REGS_H_
39*4882a593Smuzhiyun #define _CXGB_REGS_H_
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* SGE registers */
42*4882a593Smuzhiyun #define A_SG_CONTROL 0x0
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define S_CMDQ0_ENABLE    0
45*4882a593Smuzhiyun #define V_CMDQ0_ENABLE(x) ((x) << S_CMDQ0_ENABLE)
46*4882a593Smuzhiyun #define F_CMDQ0_ENABLE    V_CMDQ0_ENABLE(1U)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define S_CMDQ1_ENABLE    1
49*4882a593Smuzhiyun #define V_CMDQ1_ENABLE(x) ((x) << S_CMDQ1_ENABLE)
50*4882a593Smuzhiyun #define F_CMDQ1_ENABLE    V_CMDQ1_ENABLE(1U)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define S_FL0_ENABLE    2
53*4882a593Smuzhiyun #define V_FL0_ENABLE(x) ((x) << S_FL0_ENABLE)
54*4882a593Smuzhiyun #define F_FL0_ENABLE    V_FL0_ENABLE(1U)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define S_FL1_ENABLE    3
57*4882a593Smuzhiyun #define V_FL1_ENABLE(x) ((x) << S_FL1_ENABLE)
58*4882a593Smuzhiyun #define F_FL1_ENABLE    V_FL1_ENABLE(1U)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define S_CPL_ENABLE    4
61*4882a593Smuzhiyun #define V_CPL_ENABLE(x) ((x) << S_CPL_ENABLE)
62*4882a593Smuzhiyun #define F_CPL_ENABLE    V_CPL_ENABLE(1U)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define S_RESPONSE_QUEUE_ENABLE    5
65*4882a593Smuzhiyun #define V_RESPONSE_QUEUE_ENABLE(x) ((x) << S_RESPONSE_QUEUE_ENABLE)
66*4882a593Smuzhiyun #define F_RESPONSE_QUEUE_ENABLE    V_RESPONSE_QUEUE_ENABLE(1U)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define S_CMDQ_PRIORITY    6
69*4882a593Smuzhiyun #define M_CMDQ_PRIORITY    0x3
70*4882a593Smuzhiyun #define V_CMDQ_PRIORITY(x) ((x) << S_CMDQ_PRIORITY)
71*4882a593Smuzhiyun #define G_CMDQ_PRIORITY(x) (((x) >> S_CMDQ_PRIORITY) & M_CMDQ_PRIORITY)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define S_DISABLE_CMDQ0_GTS    8
74*4882a593Smuzhiyun #define V_DISABLE_CMDQ0_GTS(x) ((x) << S_DISABLE_CMDQ0_GTS)
75*4882a593Smuzhiyun #define F_DISABLE_CMDQ0_GTS    V_DISABLE_CMDQ0_GTS(1U)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define S_DISABLE_CMDQ1_GTS    9
78*4882a593Smuzhiyun #define V_DISABLE_CMDQ1_GTS(x) ((x) << S_DISABLE_CMDQ1_GTS)
79*4882a593Smuzhiyun #define F_DISABLE_CMDQ1_GTS    V_DISABLE_CMDQ1_GTS(1U)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define S_DISABLE_FL0_GTS    10
82*4882a593Smuzhiyun #define V_DISABLE_FL0_GTS(x) ((x) << S_DISABLE_FL0_GTS)
83*4882a593Smuzhiyun #define F_DISABLE_FL0_GTS    V_DISABLE_FL0_GTS(1U)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define S_DISABLE_FL1_GTS    11
86*4882a593Smuzhiyun #define V_DISABLE_FL1_GTS(x) ((x) << S_DISABLE_FL1_GTS)
87*4882a593Smuzhiyun #define F_DISABLE_FL1_GTS    V_DISABLE_FL1_GTS(1U)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define S_ENABLE_BIG_ENDIAN    12
90*4882a593Smuzhiyun #define V_ENABLE_BIG_ENDIAN(x) ((x) << S_ENABLE_BIG_ENDIAN)
91*4882a593Smuzhiyun #define F_ENABLE_BIG_ENDIAN    V_ENABLE_BIG_ENDIAN(1U)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define S_FL_SELECTION_CRITERIA    13
94*4882a593Smuzhiyun #define V_FL_SELECTION_CRITERIA(x) ((x) << S_FL_SELECTION_CRITERIA)
95*4882a593Smuzhiyun #define F_FL_SELECTION_CRITERIA    V_FL_SELECTION_CRITERIA(1U)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define S_ISCSI_COALESCE    14
98*4882a593Smuzhiyun #define V_ISCSI_COALESCE(x) ((x) << S_ISCSI_COALESCE)
99*4882a593Smuzhiyun #define F_ISCSI_COALESCE    V_ISCSI_COALESCE(1U)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define S_RX_PKT_OFFSET    15
102*4882a593Smuzhiyun #define M_RX_PKT_OFFSET    0x7
103*4882a593Smuzhiyun #define V_RX_PKT_OFFSET(x) ((x) << S_RX_PKT_OFFSET)
104*4882a593Smuzhiyun #define G_RX_PKT_OFFSET(x) (((x) >> S_RX_PKT_OFFSET) & M_RX_PKT_OFFSET)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define S_VLAN_XTRACT    18
107*4882a593Smuzhiyun #define V_VLAN_XTRACT(x) ((x) << S_VLAN_XTRACT)
108*4882a593Smuzhiyun #define F_VLAN_XTRACT    V_VLAN_XTRACT(1U)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define A_SG_DOORBELL 0x4
111*4882a593Smuzhiyun #define A_SG_CMD0BASELWR 0x8
112*4882a593Smuzhiyun #define A_SG_CMD0BASEUPR 0xc
113*4882a593Smuzhiyun #define A_SG_CMD1BASELWR 0x10
114*4882a593Smuzhiyun #define A_SG_CMD1BASEUPR 0x14
115*4882a593Smuzhiyun #define A_SG_FL0BASELWR 0x18
116*4882a593Smuzhiyun #define A_SG_FL0BASEUPR 0x1c
117*4882a593Smuzhiyun #define A_SG_FL1BASELWR 0x20
118*4882a593Smuzhiyun #define A_SG_FL1BASEUPR 0x24
119*4882a593Smuzhiyun #define A_SG_CMD0SIZE 0x28
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define S_CMDQ0_SIZE    0
122*4882a593Smuzhiyun #define M_CMDQ0_SIZE    0x1ffff
123*4882a593Smuzhiyun #define V_CMDQ0_SIZE(x) ((x) << S_CMDQ0_SIZE)
124*4882a593Smuzhiyun #define G_CMDQ0_SIZE(x) (((x) >> S_CMDQ0_SIZE) & M_CMDQ0_SIZE)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define A_SG_FL0SIZE 0x2c
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define S_FL0_SIZE    0
129*4882a593Smuzhiyun #define M_FL0_SIZE    0x1ffff
130*4882a593Smuzhiyun #define V_FL0_SIZE(x) ((x) << S_FL0_SIZE)
131*4882a593Smuzhiyun #define G_FL0_SIZE(x) (((x) >> S_FL0_SIZE) & M_FL0_SIZE)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define A_SG_RSPSIZE 0x30
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define S_RESPQ_SIZE    0
136*4882a593Smuzhiyun #define M_RESPQ_SIZE    0x1ffff
137*4882a593Smuzhiyun #define V_RESPQ_SIZE(x) ((x) << S_RESPQ_SIZE)
138*4882a593Smuzhiyun #define G_RESPQ_SIZE(x) (((x) >> S_RESPQ_SIZE) & M_RESPQ_SIZE)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define A_SG_RSPBASELWR 0x34
141*4882a593Smuzhiyun #define A_SG_RSPBASEUPR 0x38
142*4882a593Smuzhiyun #define A_SG_FLTHRESHOLD 0x3c
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define S_FL_THRESHOLD    0
145*4882a593Smuzhiyun #define M_FL_THRESHOLD    0xffff
146*4882a593Smuzhiyun #define V_FL_THRESHOLD(x) ((x) << S_FL_THRESHOLD)
147*4882a593Smuzhiyun #define G_FL_THRESHOLD(x) (((x) >> S_FL_THRESHOLD) & M_FL_THRESHOLD)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define A_SG_RSPQUEUECREDIT 0x40
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define S_RESPQ_CREDIT    0
152*4882a593Smuzhiyun #define M_RESPQ_CREDIT    0x1ffff
153*4882a593Smuzhiyun #define V_RESPQ_CREDIT(x) ((x) << S_RESPQ_CREDIT)
154*4882a593Smuzhiyun #define G_RESPQ_CREDIT(x) (((x) >> S_RESPQ_CREDIT) & M_RESPQ_CREDIT)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define A_SG_SLEEPING 0x48
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define S_SLEEPING    0
159*4882a593Smuzhiyun #define M_SLEEPING    0xffff
160*4882a593Smuzhiyun #define V_SLEEPING(x) ((x) << S_SLEEPING)
161*4882a593Smuzhiyun #define G_SLEEPING(x) (((x) >> S_SLEEPING) & M_SLEEPING)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define A_SG_INTRTIMER 0x4c
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define S_INTERRUPT_TIMER_COUNT    0
166*4882a593Smuzhiyun #define M_INTERRUPT_TIMER_COUNT    0xffffff
167*4882a593Smuzhiyun #define V_INTERRUPT_TIMER_COUNT(x) ((x) << S_INTERRUPT_TIMER_COUNT)
168*4882a593Smuzhiyun #define G_INTERRUPT_TIMER_COUNT(x) (((x) >> S_INTERRUPT_TIMER_COUNT) & M_INTERRUPT_TIMER_COUNT)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define A_SG_CMD0PTR 0x50
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define S_CMDQ0_POINTER    0
173*4882a593Smuzhiyun #define M_CMDQ0_POINTER    0xffff
174*4882a593Smuzhiyun #define V_CMDQ0_POINTER(x) ((x) << S_CMDQ0_POINTER)
175*4882a593Smuzhiyun #define G_CMDQ0_POINTER(x) (((x) >> S_CMDQ0_POINTER) & M_CMDQ0_POINTER)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define S_CURRENT_GENERATION_BIT    16
178*4882a593Smuzhiyun #define V_CURRENT_GENERATION_BIT(x) ((x) << S_CURRENT_GENERATION_BIT)
179*4882a593Smuzhiyun #define F_CURRENT_GENERATION_BIT    V_CURRENT_GENERATION_BIT(1U)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define A_SG_CMD1PTR 0x54
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define S_CMDQ1_POINTER    0
184*4882a593Smuzhiyun #define M_CMDQ1_POINTER    0xffff
185*4882a593Smuzhiyun #define V_CMDQ1_POINTER(x) ((x) << S_CMDQ1_POINTER)
186*4882a593Smuzhiyun #define G_CMDQ1_POINTER(x) (((x) >> S_CMDQ1_POINTER) & M_CMDQ1_POINTER)
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define A_SG_FL0PTR 0x58
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define S_FL0_POINTER    0
191*4882a593Smuzhiyun #define M_FL0_POINTER    0xffff
192*4882a593Smuzhiyun #define V_FL0_POINTER(x) ((x) << S_FL0_POINTER)
193*4882a593Smuzhiyun #define G_FL0_POINTER(x) (((x) >> S_FL0_POINTER) & M_FL0_POINTER)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define A_SG_FL1PTR 0x5c
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define S_FL1_POINTER    0
198*4882a593Smuzhiyun #define M_FL1_POINTER    0xffff
199*4882a593Smuzhiyun #define V_FL1_POINTER(x) ((x) << S_FL1_POINTER)
200*4882a593Smuzhiyun #define G_FL1_POINTER(x) (((x) >> S_FL1_POINTER) & M_FL1_POINTER)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define A_SG_VERSION 0x6c
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define S_DAY    0
205*4882a593Smuzhiyun #define M_DAY    0x1f
206*4882a593Smuzhiyun #define V_DAY(x) ((x) << S_DAY)
207*4882a593Smuzhiyun #define G_DAY(x) (((x) >> S_DAY) & M_DAY)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define S_MONTH    5
210*4882a593Smuzhiyun #define M_MONTH    0xf
211*4882a593Smuzhiyun #define V_MONTH(x) ((x) << S_MONTH)
212*4882a593Smuzhiyun #define G_MONTH(x) (((x) >> S_MONTH) & M_MONTH)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define A_SG_CMD1SIZE 0xb0
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define S_CMDQ1_SIZE    0
217*4882a593Smuzhiyun #define M_CMDQ1_SIZE    0x1ffff
218*4882a593Smuzhiyun #define V_CMDQ1_SIZE(x) ((x) << S_CMDQ1_SIZE)
219*4882a593Smuzhiyun #define G_CMDQ1_SIZE(x) (((x) >> S_CMDQ1_SIZE) & M_CMDQ1_SIZE)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define A_SG_FL1SIZE 0xb4
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define S_FL1_SIZE    0
224*4882a593Smuzhiyun #define M_FL1_SIZE    0x1ffff
225*4882a593Smuzhiyun #define V_FL1_SIZE(x) ((x) << S_FL1_SIZE)
226*4882a593Smuzhiyun #define G_FL1_SIZE(x) (((x) >> S_FL1_SIZE) & M_FL1_SIZE)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define A_SG_INT_ENABLE 0xb8
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define S_RESPQ_EXHAUSTED    0
231*4882a593Smuzhiyun #define V_RESPQ_EXHAUSTED(x) ((x) << S_RESPQ_EXHAUSTED)
232*4882a593Smuzhiyun #define F_RESPQ_EXHAUSTED    V_RESPQ_EXHAUSTED(1U)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define S_RESPQ_OVERFLOW    1
235*4882a593Smuzhiyun #define V_RESPQ_OVERFLOW(x) ((x) << S_RESPQ_OVERFLOW)
236*4882a593Smuzhiyun #define F_RESPQ_OVERFLOW    V_RESPQ_OVERFLOW(1U)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define S_FL_EXHAUSTED    2
239*4882a593Smuzhiyun #define V_FL_EXHAUSTED(x) ((x) << S_FL_EXHAUSTED)
240*4882a593Smuzhiyun #define F_FL_EXHAUSTED    V_FL_EXHAUSTED(1U)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define S_PACKET_TOO_BIG    3
243*4882a593Smuzhiyun #define V_PACKET_TOO_BIG(x) ((x) << S_PACKET_TOO_BIG)
244*4882a593Smuzhiyun #define F_PACKET_TOO_BIG    V_PACKET_TOO_BIG(1U)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define S_PACKET_MISMATCH    4
247*4882a593Smuzhiyun #define V_PACKET_MISMATCH(x) ((x) << S_PACKET_MISMATCH)
248*4882a593Smuzhiyun #define F_PACKET_MISMATCH    V_PACKET_MISMATCH(1U)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define A_SG_INT_CAUSE 0xbc
251*4882a593Smuzhiyun #define A_SG_RESPACCUTIMER 0xc0
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* MC3 registers */
254*4882a593Smuzhiyun #define A_MC3_CFG 0x100
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define S_CLK_ENABLE    0
257*4882a593Smuzhiyun #define V_CLK_ENABLE(x) ((x) << S_CLK_ENABLE)
258*4882a593Smuzhiyun #define F_CLK_ENABLE    V_CLK_ENABLE(1U)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define S_READY    1
261*4882a593Smuzhiyun #define V_READY(x) ((x) << S_READY)
262*4882a593Smuzhiyun #define F_READY    V_READY(1U)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define S_READ_TO_WRITE_DELAY    2
265*4882a593Smuzhiyun #define M_READ_TO_WRITE_DELAY    0x7
266*4882a593Smuzhiyun #define V_READ_TO_WRITE_DELAY(x) ((x) << S_READ_TO_WRITE_DELAY)
267*4882a593Smuzhiyun #define G_READ_TO_WRITE_DELAY(x) (((x) >> S_READ_TO_WRITE_DELAY) & M_READ_TO_WRITE_DELAY)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define S_WRITE_TO_READ_DELAY    5
270*4882a593Smuzhiyun #define M_WRITE_TO_READ_DELAY    0x7
271*4882a593Smuzhiyun #define V_WRITE_TO_READ_DELAY(x) ((x) << S_WRITE_TO_READ_DELAY)
272*4882a593Smuzhiyun #define G_WRITE_TO_READ_DELAY(x) (((x) >> S_WRITE_TO_READ_DELAY) & M_WRITE_TO_READ_DELAY)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define S_MC3_BANK_CYCLE    8
275*4882a593Smuzhiyun #define M_MC3_BANK_CYCLE    0xf
276*4882a593Smuzhiyun #define V_MC3_BANK_CYCLE(x) ((x) << S_MC3_BANK_CYCLE)
277*4882a593Smuzhiyun #define G_MC3_BANK_CYCLE(x) (((x) >> S_MC3_BANK_CYCLE) & M_MC3_BANK_CYCLE)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define S_REFRESH_CYCLE    12
280*4882a593Smuzhiyun #define M_REFRESH_CYCLE    0xf
281*4882a593Smuzhiyun #define V_REFRESH_CYCLE(x) ((x) << S_REFRESH_CYCLE)
282*4882a593Smuzhiyun #define G_REFRESH_CYCLE(x) (((x) >> S_REFRESH_CYCLE) & M_REFRESH_CYCLE)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define S_PRECHARGE_CYCLE    16
285*4882a593Smuzhiyun #define M_PRECHARGE_CYCLE    0x3
286*4882a593Smuzhiyun #define V_PRECHARGE_CYCLE(x) ((x) << S_PRECHARGE_CYCLE)
287*4882a593Smuzhiyun #define G_PRECHARGE_CYCLE(x) (((x) >> S_PRECHARGE_CYCLE) & M_PRECHARGE_CYCLE)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define S_ACTIVE_TO_READ_WRITE_DELAY    18
290*4882a593Smuzhiyun #define V_ACTIVE_TO_READ_WRITE_DELAY(x) ((x) << S_ACTIVE_TO_READ_WRITE_DELAY)
291*4882a593Smuzhiyun #define F_ACTIVE_TO_READ_WRITE_DELAY    V_ACTIVE_TO_READ_WRITE_DELAY(1U)
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define S_ACTIVE_TO_PRECHARGE_DELAY    19
294*4882a593Smuzhiyun #define M_ACTIVE_TO_PRECHARGE_DELAY    0x7
295*4882a593Smuzhiyun #define V_ACTIVE_TO_PRECHARGE_DELAY(x) ((x) << S_ACTIVE_TO_PRECHARGE_DELAY)
296*4882a593Smuzhiyun #define G_ACTIVE_TO_PRECHARGE_DELAY(x) (((x) >> S_ACTIVE_TO_PRECHARGE_DELAY) & M_ACTIVE_TO_PRECHARGE_DELAY)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define S_WRITE_RECOVERY_DELAY    22
299*4882a593Smuzhiyun #define M_WRITE_RECOVERY_DELAY    0x3
300*4882a593Smuzhiyun #define V_WRITE_RECOVERY_DELAY(x) ((x) << S_WRITE_RECOVERY_DELAY)
301*4882a593Smuzhiyun #define G_WRITE_RECOVERY_DELAY(x) (((x) >> S_WRITE_RECOVERY_DELAY) & M_WRITE_RECOVERY_DELAY)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define S_DENSITY    24
304*4882a593Smuzhiyun #define M_DENSITY    0x3
305*4882a593Smuzhiyun #define V_DENSITY(x) ((x) << S_DENSITY)
306*4882a593Smuzhiyun #define G_DENSITY(x) (((x) >> S_DENSITY) & M_DENSITY)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define S_ORGANIZATION    26
309*4882a593Smuzhiyun #define V_ORGANIZATION(x) ((x) << S_ORGANIZATION)
310*4882a593Smuzhiyun #define F_ORGANIZATION    V_ORGANIZATION(1U)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define S_BANKS    27
313*4882a593Smuzhiyun #define V_BANKS(x) ((x) << S_BANKS)
314*4882a593Smuzhiyun #define F_BANKS    V_BANKS(1U)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define S_UNREGISTERED    28
317*4882a593Smuzhiyun #define V_UNREGISTERED(x) ((x) << S_UNREGISTERED)
318*4882a593Smuzhiyun #define F_UNREGISTERED    V_UNREGISTERED(1U)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define S_MC3_WIDTH    29
321*4882a593Smuzhiyun #define M_MC3_WIDTH    0x3
322*4882a593Smuzhiyun #define V_MC3_WIDTH(x) ((x) << S_MC3_WIDTH)
323*4882a593Smuzhiyun #define G_MC3_WIDTH(x) (((x) >> S_MC3_WIDTH) & M_MC3_WIDTH)
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define S_MC3_SLOW    31
326*4882a593Smuzhiyun #define V_MC3_SLOW(x) ((x) << S_MC3_SLOW)
327*4882a593Smuzhiyun #define F_MC3_SLOW    V_MC3_SLOW(1U)
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define A_MC3_MODE 0x104
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define S_MC3_MODE    0
332*4882a593Smuzhiyun #define M_MC3_MODE    0x3fff
333*4882a593Smuzhiyun #define V_MC3_MODE(x) ((x) << S_MC3_MODE)
334*4882a593Smuzhiyun #define G_MC3_MODE(x) (((x) >> S_MC3_MODE) & M_MC3_MODE)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define S_BUSY    31
337*4882a593Smuzhiyun #define V_BUSY(x) ((x) << S_BUSY)
338*4882a593Smuzhiyun #define F_BUSY    V_BUSY(1U)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define A_MC3_EXT_MODE 0x108
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define S_MC3_EXTENDED_MODE    0
343*4882a593Smuzhiyun #define M_MC3_EXTENDED_MODE    0x3fff
344*4882a593Smuzhiyun #define V_MC3_EXTENDED_MODE(x) ((x) << S_MC3_EXTENDED_MODE)
345*4882a593Smuzhiyun #define G_MC3_EXTENDED_MODE(x) (((x) >> S_MC3_EXTENDED_MODE) & M_MC3_EXTENDED_MODE)
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define A_MC3_PRECHARG 0x10c
348*4882a593Smuzhiyun #define A_MC3_REFRESH 0x110
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define S_REFRESH_ENABLE    0
351*4882a593Smuzhiyun #define V_REFRESH_ENABLE(x) ((x) << S_REFRESH_ENABLE)
352*4882a593Smuzhiyun #define F_REFRESH_ENABLE    V_REFRESH_ENABLE(1U)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define S_REFRESH_DIVISOR    1
355*4882a593Smuzhiyun #define M_REFRESH_DIVISOR    0x3fff
356*4882a593Smuzhiyun #define V_REFRESH_DIVISOR(x) ((x) << S_REFRESH_DIVISOR)
357*4882a593Smuzhiyun #define G_REFRESH_DIVISOR(x) (((x) >> S_REFRESH_DIVISOR) & M_REFRESH_DIVISOR)
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define A_MC3_STROBE 0x114
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define S_MASTER_DLL_RESET    0
362*4882a593Smuzhiyun #define V_MASTER_DLL_RESET(x) ((x) << S_MASTER_DLL_RESET)
363*4882a593Smuzhiyun #define F_MASTER_DLL_RESET    V_MASTER_DLL_RESET(1U)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define S_MASTER_DLL_TAP_COUNT    1
366*4882a593Smuzhiyun #define M_MASTER_DLL_TAP_COUNT    0xff
367*4882a593Smuzhiyun #define V_MASTER_DLL_TAP_COUNT(x) ((x) << S_MASTER_DLL_TAP_COUNT)
368*4882a593Smuzhiyun #define G_MASTER_DLL_TAP_COUNT(x) (((x) >> S_MASTER_DLL_TAP_COUNT) & M_MASTER_DLL_TAP_COUNT)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define S_MASTER_DLL_LOCKED    9
371*4882a593Smuzhiyun #define V_MASTER_DLL_LOCKED(x) ((x) << S_MASTER_DLL_LOCKED)
372*4882a593Smuzhiyun #define F_MASTER_DLL_LOCKED    V_MASTER_DLL_LOCKED(1U)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define S_MASTER_DLL_MAX_TAP_COUNT    10
375*4882a593Smuzhiyun #define V_MASTER_DLL_MAX_TAP_COUNT(x) ((x) << S_MASTER_DLL_MAX_TAP_COUNT)
376*4882a593Smuzhiyun #define F_MASTER_DLL_MAX_TAP_COUNT    V_MASTER_DLL_MAX_TAP_COUNT(1U)
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define S_MASTER_DLL_TAP_COUNT_OFFSET    11
379*4882a593Smuzhiyun #define M_MASTER_DLL_TAP_COUNT_OFFSET    0x3f
380*4882a593Smuzhiyun #define V_MASTER_DLL_TAP_COUNT_OFFSET(x) ((x) << S_MASTER_DLL_TAP_COUNT_OFFSET)
381*4882a593Smuzhiyun #define G_MASTER_DLL_TAP_COUNT_OFFSET(x) (((x) >> S_MASTER_DLL_TAP_COUNT_OFFSET) & M_MASTER_DLL_TAP_COUNT_OFFSET)
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define S_SLAVE_DLL_RESET    11
384*4882a593Smuzhiyun #define V_SLAVE_DLL_RESET(x) ((x) << S_SLAVE_DLL_RESET)
385*4882a593Smuzhiyun #define F_SLAVE_DLL_RESET    V_SLAVE_DLL_RESET(1U)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define S_SLAVE_DLL_DELTA    12
388*4882a593Smuzhiyun #define M_SLAVE_DLL_DELTA    0xf
389*4882a593Smuzhiyun #define V_SLAVE_DLL_DELTA(x) ((x) << S_SLAVE_DLL_DELTA)
390*4882a593Smuzhiyun #define G_SLAVE_DLL_DELTA(x) (((x) >> S_SLAVE_DLL_DELTA) & M_SLAVE_DLL_DELTA)
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define S_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT    17
393*4882a593Smuzhiyun #define M_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT    0x3f
394*4882a593Smuzhiyun #define V_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT(x) ((x) << S_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT)
395*4882a593Smuzhiyun #define G_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT(x) (((x) >> S_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT) & M_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define S_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT_ENABLE    23
398*4882a593Smuzhiyun #define V_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT_ENABLE(x) ((x) << S_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT_ENABLE)
399*4882a593Smuzhiyun #define F_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT_ENABLE    V_SLAVE_DELAY_LINE_MANUAL_TAP_COUNT_ENABLE(1U)
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define S_SLAVE_DELAY_LINE_TAP_COUNT    24
402*4882a593Smuzhiyun #define M_SLAVE_DELAY_LINE_TAP_COUNT    0x3f
403*4882a593Smuzhiyun #define V_SLAVE_DELAY_LINE_TAP_COUNT(x) ((x) << S_SLAVE_DELAY_LINE_TAP_COUNT)
404*4882a593Smuzhiyun #define G_SLAVE_DELAY_LINE_TAP_COUNT(x) (((x) >> S_SLAVE_DELAY_LINE_TAP_COUNT) & M_SLAVE_DELAY_LINE_TAP_COUNT)
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define A_MC3_ECC_CNTL 0x118
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun #define S_ECC_GENERATION_ENABLE    0
409*4882a593Smuzhiyun #define V_ECC_GENERATION_ENABLE(x) ((x) << S_ECC_GENERATION_ENABLE)
410*4882a593Smuzhiyun #define F_ECC_GENERATION_ENABLE    V_ECC_GENERATION_ENABLE(1U)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define S_ECC_CHECK_ENABLE    1
413*4882a593Smuzhiyun #define V_ECC_CHECK_ENABLE(x) ((x) << S_ECC_CHECK_ENABLE)
414*4882a593Smuzhiyun #define F_ECC_CHECK_ENABLE    V_ECC_CHECK_ENABLE(1U)
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define S_CORRECTABLE_ERROR_COUNT    2
417*4882a593Smuzhiyun #define M_CORRECTABLE_ERROR_COUNT    0xff
418*4882a593Smuzhiyun #define V_CORRECTABLE_ERROR_COUNT(x) ((x) << S_CORRECTABLE_ERROR_COUNT)
419*4882a593Smuzhiyun #define G_CORRECTABLE_ERROR_COUNT(x) (((x) >> S_CORRECTABLE_ERROR_COUNT) & M_CORRECTABLE_ERROR_COUNT)
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun #define S_UNCORRECTABLE_ERROR_COUNT    10
422*4882a593Smuzhiyun #define M_UNCORRECTABLE_ERROR_COUNT    0xff
423*4882a593Smuzhiyun #define V_UNCORRECTABLE_ERROR_COUNT(x) ((x) << S_UNCORRECTABLE_ERROR_COUNT)
424*4882a593Smuzhiyun #define G_UNCORRECTABLE_ERROR_COUNT(x) (((x) >> S_UNCORRECTABLE_ERROR_COUNT) & M_UNCORRECTABLE_ERROR_COUNT)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define A_MC3_CE_ADDR 0x11c
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #define S_MC3_CE_ADDR    4
429*4882a593Smuzhiyun #define M_MC3_CE_ADDR    0xfffffff
430*4882a593Smuzhiyun #define V_MC3_CE_ADDR(x) ((x) << S_MC3_CE_ADDR)
431*4882a593Smuzhiyun #define G_MC3_CE_ADDR(x) (((x) >> S_MC3_CE_ADDR) & M_MC3_CE_ADDR)
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define A_MC3_CE_DATA0 0x120
434*4882a593Smuzhiyun #define A_MC3_CE_DATA1 0x124
435*4882a593Smuzhiyun #define A_MC3_CE_DATA2 0x128
436*4882a593Smuzhiyun #define A_MC3_CE_DATA3 0x12c
437*4882a593Smuzhiyun #define A_MC3_CE_DATA4 0x130
438*4882a593Smuzhiyun #define A_MC3_UE_ADDR 0x134
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define S_MC3_UE_ADDR    4
441*4882a593Smuzhiyun #define M_MC3_UE_ADDR    0xfffffff
442*4882a593Smuzhiyun #define V_MC3_UE_ADDR(x) ((x) << S_MC3_UE_ADDR)
443*4882a593Smuzhiyun #define G_MC3_UE_ADDR(x) (((x) >> S_MC3_UE_ADDR) & M_MC3_UE_ADDR)
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define A_MC3_UE_DATA0 0x138
446*4882a593Smuzhiyun #define A_MC3_UE_DATA1 0x13c
447*4882a593Smuzhiyun #define A_MC3_UE_DATA2 0x140
448*4882a593Smuzhiyun #define A_MC3_UE_DATA3 0x144
449*4882a593Smuzhiyun #define A_MC3_UE_DATA4 0x148
450*4882a593Smuzhiyun #define A_MC3_BD_ADDR 0x14c
451*4882a593Smuzhiyun #define A_MC3_BD_DATA0 0x150
452*4882a593Smuzhiyun #define A_MC3_BD_DATA1 0x154
453*4882a593Smuzhiyun #define A_MC3_BD_DATA2 0x158
454*4882a593Smuzhiyun #define A_MC3_BD_DATA3 0x15c
455*4882a593Smuzhiyun #define A_MC3_BD_DATA4 0x160
456*4882a593Smuzhiyun #define A_MC3_BD_OP 0x164
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define S_BACK_DOOR_OPERATION    0
459*4882a593Smuzhiyun #define V_BACK_DOOR_OPERATION(x) ((x) << S_BACK_DOOR_OPERATION)
460*4882a593Smuzhiyun #define F_BACK_DOOR_OPERATION    V_BACK_DOOR_OPERATION(1U)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define A_MC3_BIST_ADDR_BEG 0x168
463*4882a593Smuzhiyun #define A_MC3_BIST_ADDR_END 0x16c
464*4882a593Smuzhiyun #define A_MC3_BIST_DATA 0x170
465*4882a593Smuzhiyun #define A_MC3_BIST_OP 0x174
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define S_OP    0
468*4882a593Smuzhiyun #define V_OP(x) ((x) << S_OP)
469*4882a593Smuzhiyun #define F_OP    V_OP(1U)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define S_DATA_PATTERN    1
472*4882a593Smuzhiyun #define M_DATA_PATTERN    0x3
473*4882a593Smuzhiyun #define V_DATA_PATTERN(x) ((x) << S_DATA_PATTERN)
474*4882a593Smuzhiyun #define G_DATA_PATTERN(x) (((x) >> S_DATA_PATTERN) & M_DATA_PATTERN)
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define S_CONTINUOUS    3
477*4882a593Smuzhiyun #define V_CONTINUOUS(x) ((x) << S_CONTINUOUS)
478*4882a593Smuzhiyun #define F_CONTINUOUS    V_CONTINUOUS(1U)
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define A_MC3_INT_ENABLE 0x178
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define S_MC3_CORR_ERR    0
483*4882a593Smuzhiyun #define V_MC3_CORR_ERR(x) ((x) << S_MC3_CORR_ERR)
484*4882a593Smuzhiyun #define F_MC3_CORR_ERR    V_MC3_CORR_ERR(1U)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define S_MC3_UNCORR_ERR    1
487*4882a593Smuzhiyun #define V_MC3_UNCORR_ERR(x) ((x) << S_MC3_UNCORR_ERR)
488*4882a593Smuzhiyun #define F_MC3_UNCORR_ERR    V_MC3_UNCORR_ERR(1U)
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #define S_MC3_PARITY_ERR    2
491*4882a593Smuzhiyun #define M_MC3_PARITY_ERR    0xff
492*4882a593Smuzhiyun #define V_MC3_PARITY_ERR(x) ((x) << S_MC3_PARITY_ERR)
493*4882a593Smuzhiyun #define G_MC3_PARITY_ERR(x) (((x) >> S_MC3_PARITY_ERR) & M_MC3_PARITY_ERR)
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define S_MC3_ADDR_ERR    10
496*4882a593Smuzhiyun #define V_MC3_ADDR_ERR(x) ((x) << S_MC3_ADDR_ERR)
497*4882a593Smuzhiyun #define F_MC3_ADDR_ERR    V_MC3_ADDR_ERR(1U)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define A_MC3_INT_CAUSE 0x17c
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* MC4 registers */
502*4882a593Smuzhiyun #define A_MC4_CFG 0x180
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun #define S_POWER_UP    0
505*4882a593Smuzhiyun #define V_POWER_UP(x) ((x) << S_POWER_UP)
506*4882a593Smuzhiyun #define F_POWER_UP    V_POWER_UP(1U)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define S_MC4_BANK_CYCLE    8
509*4882a593Smuzhiyun #define M_MC4_BANK_CYCLE    0x7
510*4882a593Smuzhiyun #define V_MC4_BANK_CYCLE(x) ((x) << S_MC4_BANK_CYCLE)
511*4882a593Smuzhiyun #define G_MC4_BANK_CYCLE(x) (((x) >> S_MC4_BANK_CYCLE) & M_MC4_BANK_CYCLE)
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define S_MC4_NARROW    24
514*4882a593Smuzhiyun #define V_MC4_NARROW(x) ((x) << S_MC4_NARROW)
515*4882a593Smuzhiyun #define F_MC4_NARROW    V_MC4_NARROW(1U)
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #define S_MC4_SLOW    25
518*4882a593Smuzhiyun #define V_MC4_SLOW(x) ((x) << S_MC4_SLOW)
519*4882a593Smuzhiyun #define F_MC4_SLOW    V_MC4_SLOW(1U)
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define S_MC4A_WIDTH    24
522*4882a593Smuzhiyun #define M_MC4A_WIDTH    0x3
523*4882a593Smuzhiyun #define V_MC4A_WIDTH(x) ((x) << S_MC4A_WIDTH)
524*4882a593Smuzhiyun #define G_MC4A_WIDTH(x) (((x) >> S_MC4A_WIDTH) & M_MC4A_WIDTH)
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #define S_MC4A_SLOW    26
527*4882a593Smuzhiyun #define V_MC4A_SLOW(x) ((x) << S_MC4A_SLOW)
528*4882a593Smuzhiyun #define F_MC4A_SLOW    V_MC4A_SLOW(1U)
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun #define A_MC4_MODE 0x184
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #define S_MC4_MODE    0
533*4882a593Smuzhiyun #define M_MC4_MODE    0x7fff
534*4882a593Smuzhiyun #define V_MC4_MODE(x) ((x) << S_MC4_MODE)
535*4882a593Smuzhiyun #define G_MC4_MODE(x) (((x) >> S_MC4_MODE) & M_MC4_MODE)
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define A_MC4_EXT_MODE 0x188
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define S_MC4_EXTENDED_MODE    0
540*4882a593Smuzhiyun #define M_MC4_EXTENDED_MODE    0x7fff
541*4882a593Smuzhiyun #define V_MC4_EXTENDED_MODE(x) ((x) << S_MC4_EXTENDED_MODE)
542*4882a593Smuzhiyun #define G_MC4_EXTENDED_MODE(x) (((x) >> S_MC4_EXTENDED_MODE) & M_MC4_EXTENDED_MODE)
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #define A_MC4_REFRESH 0x190
545*4882a593Smuzhiyun #define A_MC4_STROBE 0x194
546*4882a593Smuzhiyun #define A_MC4_ECC_CNTL 0x198
547*4882a593Smuzhiyun #define A_MC4_CE_ADDR 0x19c
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #define S_MC4_CE_ADDR    4
550*4882a593Smuzhiyun #define M_MC4_CE_ADDR    0xffffff
551*4882a593Smuzhiyun #define V_MC4_CE_ADDR(x) ((x) << S_MC4_CE_ADDR)
552*4882a593Smuzhiyun #define G_MC4_CE_ADDR(x) (((x) >> S_MC4_CE_ADDR) & M_MC4_CE_ADDR)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define A_MC4_CE_DATA0 0x1a0
555*4882a593Smuzhiyun #define A_MC4_CE_DATA1 0x1a4
556*4882a593Smuzhiyun #define A_MC4_CE_DATA2 0x1a8
557*4882a593Smuzhiyun #define A_MC4_CE_DATA3 0x1ac
558*4882a593Smuzhiyun #define A_MC4_CE_DATA4 0x1b0
559*4882a593Smuzhiyun #define A_MC4_UE_ADDR 0x1b4
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define S_MC4_UE_ADDR    4
562*4882a593Smuzhiyun #define M_MC4_UE_ADDR    0xffffff
563*4882a593Smuzhiyun #define V_MC4_UE_ADDR(x) ((x) << S_MC4_UE_ADDR)
564*4882a593Smuzhiyun #define G_MC4_UE_ADDR(x) (((x) >> S_MC4_UE_ADDR) & M_MC4_UE_ADDR)
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun #define A_MC4_UE_DATA0 0x1b8
567*4882a593Smuzhiyun #define A_MC4_UE_DATA1 0x1bc
568*4882a593Smuzhiyun #define A_MC4_UE_DATA2 0x1c0
569*4882a593Smuzhiyun #define A_MC4_UE_DATA3 0x1c4
570*4882a593Smuzhiyun #define A_MC4_UE_DATA4 0x1c8
571*4882a593Smuzhiyun #define A_MC4_BD_ADDR 0x1cc
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define S_MC4_BACK_DOOR_ADDR    0
574*4882a593Smuzhiyun #define M_MC4_BACK_DOOR_ADDR    0xfffffff
575*4882a593Smuzhiyun #define V_MC4_BACK_DOOR_ADDR(x) ((x) << S_MC4_BACK_DOOR_ADDR)
576*4882a593Smuzhiyun #define G_MC4_BACK_DOOR_ADDR(x) (((x) >> S_MC4_BACK_DOOR_ADDR) & M_MC4_BACK_DOOR_ADDR)
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define A_MC4_BD_DATA0 0x1d0
579*4882a593Smuzhiyun #define A_MC4_BD_DATA1 0x1d4
580*4882a593Smuzhiyun #define A_MC4_BD_DATA2 0x1d8
581*4882a593Smuzhiyun #define A_MC4_BD_DATA3 0x1dc
582*4882a593Smuzhiyun #define A_MC4_BD_DATA4 0x1e0
583*4882a593Smuzhiyun #define A_MC4_BD_OP 0x1e4
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define S_OPERATION    0
586*4882a593Smuzhiyun #define V_OPERATION(x) ((x) << S_OPERATION)
587*4882a593Smuzhiyun #define F_OPERATION    V_OPERATION(1U)
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #define A_MC4_BIST_ADDR_BEG 0x1e8
590*4882a593Smuzhiyun #define A_MC4_BIST_ADDR_END 0x1ec
591*4882a593Smuzhiyun #define A_MC4_BIST_DATA 0x1f0
592*4882a593Smuzhiyun #define A_MC4_BIST_OP 0x1f4
593*4882a593Smuzhiyun #define A_MC4_INT_ENABLE 0x1f8
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define S_MC4_CORR_ERR    0
596*4882a593Smuzhiyun #define V_MC4_CORR_ERR(x) ((x) << S_MC4_CORR_ERR)
597*4882a593Smuzhiyun #define F_MC4_CORR_ERR    V_MC4_CORR_ERR(1U)
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define S_MC4_UNCORR_ERR    1
600*4882a593Smuzhiyun #define V_MC4_UNCORR_ERR(x) ((x) << S_MC4_UNCORR_ERR)
601*4882a593Smuzhiyun #define F_MC4_UNCORR_ERR    V_MC4_UNCORR_ERR(1U)
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #define S_MC4_ADDR_ERR    2
604*4882a593Smuzhiyun #define V_MC4_ADDR_ERR(x) ((x) << S_MC4_ADDR_ERR)
605*4882a593Smuzhiyun #define F_MC4_ADDR_ERR    V_MC4_ADDR_ERR(1U)
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #define A_MC4_INT_CAUSE 0x1fc
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* TPI registers */
610*4882a593Smuzhiyun #define A_TPI_ADDR 0x280
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #define S_TPI_ADDRESS    0
613*4882a593Smuzhiyun #define M_TPI_ADDRESS    0xffffff
614*4882a593Smuzhiyun #define V_TPI_ADDRESS(x) ((x) << S_TPI_ADDRESS)
615*4882a593Smuzhiyun #define G_TPI_ADDRESS(x) (((x) >> S_TPI_ADDRESS) & M_TPI_ADDRESS)
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define A_TPI_WR_DATA 0x284
618*4882a593Smuzhiyun #define A_TPI_RD_DATA 0x288
619*4882a593Smuzhiyun #define A_TPI_CSR 0x28c
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define S_TPIWR    0
622*4882a593Smuzhiyun #define V_TPIWR(x) ((x) << S_TPIWR)
623*4882a593Smuzhiyun #define F_TPIWR    V_TPIWR(1U)
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define S_TPIRDY    1
626*4882a593Smuzhiyun #define V_TPIRDY(x) ((x) << S_TPIRDY)
627*4882a593Smuzhiyun #define F_TPIRDY    V_TPIRDY(1U)
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #define S_INT_DIR    31
630*4882a593Smuzhiyun #define V_INT_DIR(x) ((x) << S_INT_DIR)
631*4882a593Smuzhiyun #define F_INT_DIR    V_INT_DIR(1U)
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #define A_TPI_PAR 0x29c
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun #define S_TPIPAR    0
636*4882a593Smuzhiyun #define M_TPIPAR    0x7f
637*4882a593Smuzhiyun #define V_TPIPAR(x) ((x) << S_TPIPAR)
638*4882a593Smuzhiyun #define G_TPIPAR(x) (((x) >> S_TPIPAR) & M_TPIPAR)
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /* TP registers */
642*4882a593Smuzhiyun #define A_TP_IN_CONFIG 0x300
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #define S_TP_IN_CSPI_TUNNEL    0
645*4882a593Smuzhiyun #define V_TP_IN_CSPI_TUNNEL(x) ((x) << S_TP_IN_CSPI_TUNNEL)
646*4882a593Smuzhiyun #define F_TP_IN_CSPI_TUNNEL    V_TP_IN_CSPI_TUNNEL(1U)
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #define S_TP_IN_CSPI_ETHERNET    1
649*4882a593Smuzhiyun #define V_TP_IN_CSPI_ETHERNET(x) ((x) << S_TP_IN_CSPI_ETHERNET)
650*4882a593Smuzhiyun #define F_TP_IN_CSPI_ETHERNET    V_TP_IN_CSPI_ETHERNET(1U)
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun #define S_TP_IN_CSPI_CPL    3
653*4882a593Smuzhiyun #define V_TP_IN_CSPI_CPL(x) ((x) << S_TP_IN_CSPI_CPL)
654*4882a593Smuzhiyun #define F_TP_IN_CSPI_CPL    V_TP_IN_CSPI_CPL(1U)
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define S_TP_IN_CSPI_POS    4
657*4882a593Smuzhiyun #define V_TP_IN_CSPI_POS(x) ((x) << S_TP_IN_CSPI_POS)
658*4882a593Smuzhiyun #define F_TP_IN_CSPI_POS    V_TP_IN_CSPI_POS(1U)
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #define S_TP_IN_CSPI_CHECK_IP_CSUM    5
661*4882a593Smuzhiyun #define V_TP_IN_CSPI_CHECK_IP_CSUM(x) ((x) << S_TP_IN_CSPI_CHECK_IP_CSUM)
662*4882a593Smuzhiyun #define F_TP_IN_CSPI_CHECK_IP_CSUM    V_TP_IN_CSPI_CHECK_IP_CSUM(1U)
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun #define S_TP_IN_CSPI_CHECK_TCP_CSUM    6
665*4882a593Smuzhiyun #define V_TP_IN_CSPI_CHECK_TCP_CSUM(x) ((x) << S_TP_IN_CSPI_CHECK_TCP_CSUM)
666*4882a593Smuzhiyun #define F_TP_IN_CSPI_CHECK_TCP_CSUM    V_TP_IN_CSPI_CHECK_TCP_CSUM(1U)
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define S_TP_IN_ESPI_TUNNEL    7
669*4882a593Smuzhiyun #define V_TP_IN_ESPI_TUNNEL(x) ((x) << S_TP_IN_ESPI_TUNNEL)
670*4882a593Smuzhiyun #define F_TP_IN_ESPI_TUNNEL    V_TP_IN_ESPI_TUNNEL(1U)
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun #define S_TP_IN_ESPI_ETHERNET    8
673*4882a593Smuzhiyun #define V_TP_IN_ESPI_ETHERNET(x) ((x) << S_TP_IN_ESPI_ETHERNET)
674*4882a593Smuzhiyun #define F_TP_IN_ESPI_ETHERNET    V_TP_IN_ESPI_ETHERNET(1U)
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #define S_TP_IN_ESPI_CPL    10
677*4882a593Smuzhiyun #define V_TP_IN_ESPI_CPL(x) ((x) << S_TP_IN_ESPI_CPL)
678*4882a593Smuzhiyun #define F_TP_IN_ESPI_CPL    V_TP_IN_ESPI_CPL(1U)
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #define S_TP_IN_ESPI_POS    11
681*4882a593Smuzhiyun #define V_TP_IN_ESPI_POS(x) ((x) << S_TP_IN_ESPI_POS)
682*4882a593Smuzhiyun #define F_TP_IN_ESPI_POS    V_TP_IN_ESPI_POS(1U)
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun #define S_TP_IN_ESPI_CHECK_IP_CSUM    12
685*4882a593Smuzhiyun #define V_TP_IN_ESPI_CHECK_IP_CSUM(x) ((x) << S_TP_IN_ESPI_CHECK_IP_CSUM)
686*4882a593Smuzhiyun #define F_TP_IN_ESPI_CHECK_IP_CSUM    V_TP_IN_ESPI_CHECK_IP_CSUM(1U)
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun #define S_TP_IN_ESPI_CHECK_TCP_CSUM    13
689*4882a593Smuzhiyun #define V_TP_IN_ESPI_CHECK_TCP_CSUM(x) ((x) << S_TP_IN_ESPI_CHECK_TCP_CSUM)
690*4882a593Smuzhiyun #define F_TP_IN_ESPI_CHECK_TCP_CSUM    V_TP_IN_ESPI_CHECK_TCP_CSUM(1U)
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun #define S_OFFLOAD_DISABLE    14
693*4882a593Smuzhiyun #define V_OFFLOAD_DISABLE(x) ((x) << S_OFFLOAD_DISABLE)
694*4882a593Smuzhiyun #define F_OFFLOAD_DISABLE    V_OFFLOAD_DISABLE(1U)
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun #define A_TP_OUT_CONFIG 0x304
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun #define S_TP_OUT_C_ETH    0
699*4882a593Smuzhiyun #define V_TP_OUT_C_ETH(x) ((x) << S_TP_OUT_C_ETH)
700*4882a593Smuzhiyun #define F_TP_OUT_C_ETH    V_TP_OUT_C_ETH(1U)
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun #define S_TP_OUT_CSPI_CPL    2
703*4882a593Smuzhiyun #define V_TP_OUT_CSPI_CPL(x) ((x) << S_TP_OUT_CSPI_CPL)
704*4882a593Smuzhiyun #define F_TP_OUT_CSPI_CPL    V_TP_OUT_CSPI_CPL(1U)
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun #define S_TP_OUT_CSPI_POS    3
707*4882a593Smuzhiyun #define V_TP_OUT_CSPI_POS(x) ((x) << S_TP_OUT_CSPI_POS)
708*4882a593Smuzhiyun #define F_TP_OUT_CSPI_POS    V_TP_OUT_CSPI_POS(1U)
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define S_TP_OUT_CSPI_GENERATE_IP_CSUM    4
711*4882a593Smuzhiyun #define V_TP_OUT_CSPI_GENERATE_IP_CSUM(x) ((x) << S_TP_OUT_CSPI_GENERATE_IP_CSUM)
712*4882a593Smuzhiyun #define F_TP_OUT_CSPI_GENERATE_IP_CSUM    V_TP_OUT_CSPI_GENERATE_IP_CSUM(1U)
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define S_TP_OUT_CSPI_GENERATE_TCP_CSUM    5
715*4882a593Smuzhiyun #define V_TP_OUT_CSPI_GENERATE_TCP_CSUM(x) ((x) << S_TP_OUT_CSPI_GENERATE_TCP_CSUM)
716*4882a593Smuzhiyun #define F_TP_OUT_CSPI_GENERATE_TCP_CSUM    V_TP_OUT_CSPI_GENERATE_TCP_CSUM(1U)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun #define S_TP_OUT_ESPI_ETHERNET    6
719*4882a593Smuzhiyun #define V_TP_OUT_ESPI_ETHERNET(x) ((x) << S_TP_OUT_ESPI_ETHERNET)
720*4882a593Smuzhiyun #define F_TP_OUT_ESPI_ETHERNET    V_TP_OUT_ESPI_ETHERNET(1U)
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define S_TP_OUT_ESPI_TAG_ETHERNET    7
723*4882a593Smuzhiyun #define V_TP_OUT_ESPI_TAG_ETHERNET(x) ((x) << S_TP_OUT_ESPI_TAG_ETHERNET)
724*4882a593Smuzhiyun #define F_TP_OUT_ESPI_TAG_ETHERNET    V_TP_OUT_ESPI_TAG_ETHERNET(1U)
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #define S_TP_OUT_ESPI_CPL    8
727*4882a593Smuzhiyun #define V_TP_OUT_ESPI_CPL(x) ((x) << S_TP_OUT_ESPI_CPL)
728*4882a593Smuzhiyun #define F_TP_OUT_ESPI_CPL    V_TP_OUT_ESPI_CPL(1U)
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun #define S_TP_OUT_ESPI_POS    9
731*4882a593Smuzhiyun #define V_TP_OUT_ESPI_POS(x) ((x) << S_TP_OUT_ESPI_POS)
732*4882a593Smuzhiyun #define F_TP_OUT_ESPI_POS    V_TP_OUT_ESPI_POS(1U)
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #define S_TP_OUT_ESPI_GENERATE_IP_CSUM    10
735*4882a593Smuzhiyun #define V_TP_OUT_ESPI_GENERATE_IP_CSUM(x) ((x) << S_TP_OUT_ESPI_GENERATE_IP_CSUM)
736*4882a593Smuzhiyun #define F_TP_OUT_ESPI_GENERATE_IP_CSUM    V_TP_OUT_ESPI_GENERATE_IP_CSUM(1U)
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun #define S_TP_OUT_ESPI_GENERATE_TCP_CSUM    11
739*4882a593Smuzhiyun #define V_TP_OUT_ESPI_GENERATE_TCP_CSUM(x) ((x) << S_TP_OUT_ESPI_GENERATE_TCP_CSUM)
740*4882a593Smuzhiyun #define F_TP_OUT_ESPI_GENERATE_TCP_CSUM    V_TP_OUT_ESPI_GENERATE_TCP_CSUM(1U)
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #define A_TP_GLOBAL_CONFIG 0x308
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun #define S_IP_TTL    0
745*4882a593Smuzhiyun #define M_IP_TTL    0xff
746*4882a593Smuzhiyun #define V_IP_TTL(x) ((x) << S_IP_TTL)
747*4882a593Smuzhiyun #define G_IP_TTL(x) (((x) >> S_IP_TTL) & M_IP_TTL)
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #define S_TCAM_SERVER_REGION_USAGE    8
750*4882a593Smuzhiyun #define M_TCAM_SERVER_REGION_USAGE    0x3
751*4882a593Smuzhiyun #define V_TCAM_SERVER_REGION_USAGE(x) ((x) << S_TCAM_SERVER_REGION_USAGE)
752*4882a593Smuzhiyun #define G_TCAM_SERVER_REGION_USAGE(x) (((x) >> S_TCAM_SERVER_REGION_USAGE) & M_TCAM_SERVER_REGION_USAGE)
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun #define S_QOS_MAPPING    10
755*4882a593Smuzhiyun #define V_QOS_MAPPING(x) ((x) << S_QOS_MAPPING)
756*4882a593Smuzhiyun #define F_QOS_MAPPING    V_QOS_MAPPING(1U)
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun #define S_TCP_CSUM    11
759*4882a593Smuzhiyun #define V_TCP_CSUM(x) ((x) << S_TCP_CSUM)
760*4882a593Smuzhiyun #define F_TCP_CSUM    V_TCP_CSUM(1U)
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun #define S_UDP_CSUM    12
763*4882a593Smuzhiyun #define V_UDP_CSUM(x) ((x) << S_UDP_CSUM)
764*4882a593Smuzhiyun #define F_UDP_CSUM    V_UDP_CSUM(1U)
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun #define S_IP_CSUM    13
767*4882a593Smuzhiyun #define V_IP_CSUM(x) ((x) << S_IP_CSUM)
768*4882a593Smuzhiyun #define F_IP_CSUM    V_IP_CSUM(1U)
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define S_IP_ID_SPLIT    14
771*4882a593Smuzhiyun #define V_IP_ID_SPLIT(x) ((x) << S_IP_ID_SPLIT)
772*4882a593Smuzhiyun #define F_IP_ID_SPLIT    V_IP_ID_SPLIT(1U)
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun #define S_PATH_MTU    15
775*4882a593Smuzhiyun #define V_PATH_MTU(x) ((x) << S_PATH_MTU)
776*4882a593Smuzhiyun #define F_PATH_MTU    V_PATH_MTU(1U)
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun #define S_5TUPLE_LOOKUP    17
779*4882a593Smuzhiyun #define M_5TUPLE_LOOKUP    0x3
780*4882a593Smuzhiyun #define V_5TUPLE_LOOKUP(x) ((x) << S_5TUPLE_LOOKUP)
781*4882a593Smuzhiyun #define G_5TUPLE_LOOKUP(x) (((x) >> S_5TUPLE_LOOKUP) & M_5TUPLE_LOOKUP)
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun #define S_IP_FRAGMENT_DROP    19
784*4882a593Smuzhiyun #define V_IP_FRAGMENT_DROP(x) ((x) << S_IP_FRAGMENT_DROP)
785*4882a593Smuzhiyun #define F_IP_FRAGMENT_DROP    V_IP_FRAGMENT_DROP(1U)
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun #define S_PING_DROP    20
788*4882a593Smuzhiyun #define V_PING_DROP(x) ((x) << S_PING_DROP)
789*4882a593Smuzhiyun #define F_PING_DROP    V_PING_DROP(1U)
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #define S_PROTECT_MODE    21
792*4882a593Smuzhiyun #define V_PROTECT_MODE(x) ((x) << S_PROTECT_MODE)
793*4882a593Smuzhiyun #define F_PROTECT_MODE    V_PROTECT_MODE(1U)
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define S_SYN_COOKIE_ALGORITHM    22
796*4882a593Smuzhiyun #define V_SYN_COOKIE_ALGORITHM(x) ((x) << S_SYN_COOKIE_ALGORITHM)
797*4882a593Smuzhiyun #define F_SYN_COOKIE_ALGORITHM    V_SYN_COOKIE_ALGORITHM(1U)
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun #define S_ATTACK_FILTER    23
800*4882a593Smuzhiyun #define V_ATTACK_FILTER(x) ((x) << S_ATTACK_FILTER)
801*4882a593Smuzhiyun #define F_ATTACK_FILTER    V_ATTACK_FILTER(1U)
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun #define S_INTERFACE_TYPE    24
804*4882a593Smuzhiyun #define V_INTERFACE_TYPE(x) ((x) << S_INTERFACE_TYPE)
805*4882a593Smuzhiyun #define F_INTERFACE_TYPE    V_INTERFACE_TYPE(1U)
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun #define S_DISABLE_RX_FLOW_CONTROL    25
808*4882a593Smuzhiyun #define V_DISABLE_RX_FLOW_CONTROL(x) ((x) << S_DISABLE_RX_FLOW_CONTROL)
809*4882a593Smuzhiyun #define F_DISABLE_RX_FLOW_CONTROL    V_DISABLE_RX_FLOW_CONTROL(1U)
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun #define S_SYN_COOKIE_PARAMETER    26
812*4882a593Smuzhiyun #define M_SYN_COOKIE_PARAMETER    0x3f
813*4882a593Smuzhiyun #define V_SYN_COOKIE_PARAMETER(x) ((x) << S_SYN_COOKIE_PARAMETER)
814*4882a593Smuzhiyun #define G_SYN_COOKIE_PARAMETER(x) (((x) >> S_SYN_COOKIE_PARAMETER) & M_SYN_COOKIE_PARAMETER)
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #define A_TP_GLOBAL_RX_CREDITS 0x30c
817*4882a593Smuzhiyun #define A_TP_CM_SIZE 0x310
818*4882a593Smuzhiyun #define A_TP_CM_MM_BASE 0x314
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun #define S_CM_MEMMGR_BASE    0
821*4882a593Smuzhiyun #define M_CM_MEMMGR_BASE    0xfffffff
822*4882a593Smuzhiyun #define V_CM_MEMMGR_BASE(x) ((x) << S_CM_MEMMGR_BASE)
823*4882a593Smuzhiyun #define G_CM_MEMMGR_BASE(x) (((x) >> S_CM_MEMMGR_BASE) & M_CM_MEMMGR_BASE)
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define A_TP_CM_TIMER_BASE 0x318
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define S_CM_TIMER_BASE    0
828*4882a593Smuzhiyun #define M_CM_TIMER_BASE    0xfffffff
829*4882a593Smuzhiyun #define V_CM_TIMER_BASE(x) ((x) << S_CM_TIMER_BASE)
830*4882a593Smuzhiyun #define G_CM_TIMER_BASE(x) (((x) >> S_CM_TIMER_BASE) & M_CM_TIMER_BASE)
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun #define A_TP_PM_SIZE 0x31c
833*4882a593Smuzhiyun #define A_TP_PM_TX_BASE 0x320
834*4882a593Smuzhiyun #define A_TP_PM_DEFRAG_BASE 0x324
835*4882a593Smuzhiyun #define A_TP_PM_RX_BASE 0x328
836*4882a593Smuzhiyun #define A_TP_PM_RX_PG_SIZE 0x32c
837*4882a593Smuzhiyun #define A_TP_PM_RX_MAX_PGS 0x330
838*4882a593Smuzhiyun #define A_TP_PM_TX_PG_SIZE 0x334
839*4882a593Smuzhiyun #define A_TP_PM_TX_MAX_PGS 0x338
840*4882a593Smuzhiyun #define A_TP_TCP_OPTIONS 0x340
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun #define S_TIMESTAMP    0
843*4882a593Smuzhiyun #define M_TIMESTAMP    0x3
844*4882a593Smuzhiyun #define V_TIMESTAMP(x) ((x) << S_TIMESTAMP)
845*4882a593Smuzhiyun #define G_TIMESTAMP(x) (((x) >> S_TIMESTAMP) & M_TIMESTAMP)
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun #define S_WINDOW_SCALE    2
848*4882a593Smuzhiyun #define M_WINDOW_SCALE    0x3
849*4882a593Smuzhiyun #define V_WINDOW_SCALE(x) ((x) << S_WINDOW_SCALE)
850*4882a593Smuzhiyun #define G_WINDOW_SCALE(x) (((x) >> S_WINDOW_SCALE) & M_WINDOW_SCALE)
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun #define S_SACK    4
853*4882a593Smuzhiyun #define M_SACK    0x3
854*4882a593Smuzhiyun #define V_SACK(x) ((x) << S_SACK)
855*4882a593Smuzhiyun #define G_SACK(x) (((x) >> S_SACK) & M_SACK)
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun #define S_ECN    6
858*4882a593Smuzhiyun #define M_ECN    0x3
859*4882a593Smuzhiyun #define V_ECN(x) ((x) << S_ECN)
860*4882a593Smuzhiyun #define G_ECN(x) (((x) >> S_ECN) & M_ECN)
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun #define S_SACK_ALGORITHM    8
863*4882a593Smuzhiyun #define M_SACK_ALGORITHM    0x3
864*4882a593Smuzhiyun #define V_SACK_ALGORITHM(x) ((x) << S_SACK_ALGORITHM)
865*4882a593Smuzhiyun #define G_SACK_ALGORITHM(x) (((x) >> S_SACK_ALGORITHM) & M_SACK_ALGORITHM)
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun #define S_MSS    10
868*4882a593Smuzhiyun #define V_MSS(x) ((x) << S_MSS)
869*4882a593Smuzhiyun #define F_MSS    V_MSS(1U)
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #define S_DEFAULT_PEER_MSS    16
872*4882a593Smuzhiyun #define M_DEFAULT_PEER_MSS    0xffff
873*4882a593Smuzhiyun #define V_DEFAULT_PEER_MSS(x) ((x) << S_DEFAULT_PEER_MSS)
874*4882a593Smuzhiyun #define G_DEFAULT_PEER_MSS(x) (((x) >> S_DEFAULT_PEER_MSS) & M_DEFAULT_PEER_MSS)
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #define A_TP_DACK_CONFIG 0x344
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun #define S_DACK_MODE    0
879*4882a593Smuzhiyun #define V_DACK_MODE(x) ((x) << S_DACK_MODE)
880*4882a593Smuzhiyun #define F_DACK_MODE    V_DACK_MODE(1U)
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun #define S_DACK_AUTO_MGMT    1
883*4882a593Smuzhiyun #define V_DACK_AUTO_MGMT(x) ((x) << S_DACK_AUTO_MGMT)
884*4882a593Smuzhiyun #define F_DACK_AUTO_MGMT    V_DACK_AUTO_MGMT(1U)
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun #define S_DACK_AUTO_CAREFUL    2
887*4882a593Smuzhiyun #define V_DACK_AUTO_CAREFUL(x) ((x) << S_DACK_AUTO_CAREFUL)
888*4882a593Smuzhiyun #define F_DACK_AUTO_CAREFUL    V_DACK_AUTO_CAREFUL(1U)
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #define S_DACK_MSS_SELECTOR    3
891*4882a593Smuzhiyun #define M_DACK_MSS_SELECTOR    0x3
892*4882a593Smuzhiyun #define V_DACK_MSS_SELECTOR(x) ((x) << S_DACK_MSS_SELECTOR)
893*4882a593Smuzhiyun #define G_DACK_MSS_SELECTOR(x) (((x) >> S_DACK_MSS_SELECTOR) & M_DACK_MSS_SELECTOR)
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun #define S_DACK_BYTE_THRESHOLD    5
896*4882a593Smuzhiyun #define M_DACK_BYTE_THRESHOLD    0xfffff
897*4882a593Smuzhiyun #define V_DACK_BYTE_THRESHOLD(x) ((x) << S_DACK_BYTE_THRESHOLD)
898*4882a593Smuzhiyun #define G_DACK_BYTE_THRESHOLD(x) (((x) >> S_DACK_BYTE_THRESHOLD) & M_DACK_BYTE_THRESHOLD)
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #define A_TP_PC_CONFIG 0x348
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #define S_TP_ACCESS_LATENCY    0
903*4882a593Smuzhiyun #define M_TP_ACCESS_LATENCY    0xf
904*4882a593Smuzhiyun #define V_TP_ACCESS_LATENCY(x) ((x) << S_TP_ACCESS_LATENCY)
905*4882a593Smuzhiyun #define G_TP_ACCESS_LATENCY(x) (((x) >> S_TP_ACCESS_LATENCY) & M_TP_ACCESS_LATENCY)
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #define S_HELD_FIN_DISABLE    4
908*4882a593Smuzhiyun #define V_HELD_FIN_DISABLE(x) ((x) << S_HELD_FIN_DISABLE)
909*4882a593Smuzhiyun #define F_HELD_FIN_DISABLE    V_HELD_FIN_DISABLE(1U)
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun #define S_DDP_FC_ENABLE    5
912*4882a593Smuzhiyun #define V_DDP_FC_ENABLE(x) ((x) << S_DDP_FC_ENABLE)
913*4882a593Smuzhiyun #define F_DDP_FC_ENABLE    V_DDP_FC_ENABLE(1U)
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun #define S_RDMA_ERR_ENABLE    6
916*4882a593Smuzhiyun #define V_RDMA_ERR_ENABLE(x) ((x) << S_RDMA_ERR_ENABLE)
917*4882a593Smuzhiyun #define F_RDMA_ERR_ENABLE    V_RDMA_ERR_ENABLE(1U)
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun #define S_FAST_PDU_DELIVERY    7
920*4882a593Smuzhiyun #define V_FAST_PDU_DELIVERY(x) ((x) << S_FAST_PDU_DELIVERY)
921*4882a593Smuzhiyun #define F_FAST_PDU_DELIVERY    V_FAST_PDU_DELIVERY(1U)
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun #define S_CLEAR_FIN    8
924*4882a593Smuzhiyun #define V_CLEAR_FIN(x) ((x) << S_CLEAR_FIN)
925*4882a593Smuzhiyun #define F_CLEAR_FIN    V_CLEAR_FIN(1U)
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun #define S_DIS_TX_FILL_WIN_PUSH    12
928*4882a593Smuzhiyun #define V_DIS_TX_FILL_WIN_PUSH(x) ((x) << S_DIS_TX_FILL_WIN_PUSH)
929*4882a593Smuzhiyun #define F_DIS_TX_FILL_WIN_PUSH    V_DIS_TX_FILL_WIN_PUSH(1U)
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define S_TP_PC_REV    30
932*4882a593Smuzhiyun #define M_TP_PC_REV    0x3
933*4882a593Smuzhiyun #define V_TP_PC_REV(x) ((x) << S_TP_PC_REV)
934*4882a593Smuzhiyun #define G_TP_PC_REV(x) (((x) >> S_TP_PC_REV) & M_TP_PC_REV)
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun #define A_TP_BACKOFF0 0x350
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun #define S_ELEMENT0    0
939*4882a593Smuzhiyun #define M_ELEMENT0    0xff
940*4882a593Smuzhiyun #define V_ELEMENT0(x) ((x) << S_ELEMENT0)
941*4882a593Smuzhiyun #define G_ELEMENT0(x) (((x) >> S_ELEMENT0) & M_ELEMENT0)
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun #define S_ELEMENT1    8
944*4882a593Smuzhiyun #define M_ELEMENT1    0xff
945*4882a593Smuzhiyun #define V_ELEMENT1(x) ((x) << S_ELEMENT1)
946*4882a593Smuzhiyun #define G_ELEMENT1(x) (((x) >> S_ELEMENT1) & M_ELEMENT1)
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun #define S_ELEMENT2    16
949*4882a593Smuzhiyun #define M_ELEMENT2    0xff
950*4882a593Smuzhiyun #define V_ELEMENT2(x) ((x) << S_ELEMENT2)
951*4882a593Smuzhiyun #define G_ELEMENT2(x) (((x) >> S_ELEMENT2) & M_ELEMENT2)
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun #define S_ELEMENT3    24
954*4882a593Smuzhiyun #define M_ELEMENT3    0xff
955*4882a593Smuzhiyun #define V_ELEMENT3(x) ((x) << S_ELEMENT3)
956*4882a593Smuzhiyun #define G_ELEMENT3(x) (((x) >> S_ELEMENT3) & M_ELEMENT3)
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #define A_TP_BACKOFF1 0x354
959*4882a593Smuzhiyun #define A_TP_BACKOFF2 0x358
960*4882a593Smuzhiyun #define A_TP_BACKOFF3 0x35c
961*4882a593Smuzhiyun #define A_TP_PARA_REG0 0x360
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun #define S_VAR_MULT    0
964*4882a593Smuzhiyun #define M_VAR_MULT    0xf
965*4882a593Smuzhiyun #define V_VAR_MULT(x) ((x) << S_VAR_MULT)
966*4882a593Smuzhiyun #define G_VAR_MULT(x) (((x) >> S_VAR_MULT) & M_VAR_MULT)
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun #define S_VAR_GAIN    4
969*4882a593Smuzhiyun #define M_VAR_GAIN    0xf
970*4882a593Smuzhiyun #define V_VAR_GAIN(x) ((x) << S_VAR_GAIN)
971*4882a593Smuzhiyun #define G_VAR_GAIN(x) (((x) >> S_VAR_GAIN) & M_VAR_GAIN)
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun #define S_SRTT_GAIN    8
974*4882a593Smuzhiyun #define M_SRTT_GAIN    0xf
975*4882a593Smuzhiyun #define V_SRTT_GAIN(x) ((x) << S_SRTT_GAIN)
976*4882a593Smuzhiyun #define G_SRTT_GAIN(x) (((x) >> S_SRTT_GAIN) & M_SRTT_GAIN)
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun #define S_RTTVAR_INIT    12
979*4882a593Smuzhiyun #define M_RTTVAR_INIT    0xf
980*4882a593Smuzhiyun #define V_RTTVAR_INIT(x) ((x) << S_RTTVAR_INIT)
981*4882a593Smuzhiyun #define G_RTTVAR_INIT(x) (((x) >> S_RTTVAR_INIT) & M_RTTVAR_INIT)
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun #define S_DUP_THRESH    20
984*4882a593Smuzhiyun #define M_DUP_THRESH    0xf
985*4882a593Smuzhiyun #define V_DUP_THRESH(x) ((x) << S_DUP_THRESH)
986*4882a593Smuzhiyun #define G_DUP_THRESH(x) (((x) >> S_DUP_THRESH) & M_DUP_THRESH)
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #define S_INIT_CONG_WIN    24
989*4882a593Smuzhiyun #define M_INIT_CONG_WIN    0x7
990*4882a593Smuzhiyun #define V_INIT_CONG_WIN(x) ((x) << S_INIT_CONG_WIN)
991*4882a593Smuzhiyun #define G_INIT_CONG_WIN(x) (((x) >> S_INIT_CONG_WIN) & M_INIT_CONG_WIN)
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun #define A_TP_PARA_REG1 0x364
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun #define S_INITIAL_SLOW_START_THRESHOLD    0
996*4882a593Smuzhiyun #define M_INITIAL_SLOW_START_THRESHOLD    0xffff
997*4882a593Smuzhiyun #define V_INITIAL_SLOW_START_THRESHOLD(x) ((x) << S_INITIAL_SLOW_START_THRESHOLD)
998*4882a593Smuzhiyun #define G_INITIAL_SLOW_START_THRESHOLD(x) (((x) >> S_INITIAL_SLOW_START_THRESHOLD) & M_INITIAL_SLOW_START_THRESHOLD)
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun #define S_RECEIVE_BUFFER_SIZE    16
1001*4882a593Smuzhiyun #define M_RECEIVE_BUFFER_SIZE    0xffff
1002*4882a593Smuzhiyun #define V_RECEIVE_BUFFER_SIZE(x) ((x) << S_RECEIVE_BUFFER_SIZE)
1003*4882a593Smuzhiyun #define G_RECEIVE_BUFFER_SIZE(x) (((x) >> S_RECEIVE_BUFFER_SIZE) & M_RECEIVE_BUFFER_SIZE)
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun #define A_TP_PARA_REG2 0x368
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun #define S_RX_COALESCE_SIZE    0
1008*4882a593Smuzhiyun #define M_RX_COALESCE_SIZE    0xffff
1009*4882a593Smuzhiyun #define V_RX_COALESCE_SIZE(x) ((x) << S_RX_COALESCE_SIZE)
1010*4882a593Smuzhiyun #define G_RX_COALESCE_SIZE(x) (((x) >> S_RX_COALESCE_SIZE) & M_RX_COALESCE_SIZE)
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun #define S_MAX_RX_SIZE    16
1013*4882a593Smuzhiyun #define M_MAX_RX_SIZE    0xffff
1014*4882a593Smuzhiyun #define V_MAX_RX_SIZE(x) ((x) << S_MAX_RX_SIZE)
1015*4882a593Smuzhiyun #define G_MAX_RX_SIZE(x) (((x) >> S_MAX_RX_SIZE) & M_MAX_RX_SIZE)
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun #define A_TP_PARA_REG3 0x36c
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun #define S_RX_COALESCING_PSH_DELIVER    0
1020*4882a593Smuzhiyun #define V_RX_COALESCING_PSH_DELIVER(x) ((x) << S_RX_COALESCING_PSH_DELIVER)
1021*4882a593Smuzhiyun #define F_RX_COALESCING_PSH_DELIVER    V_RX_COALESCING_PSH_DELIVER(1U)
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun #define S_RX_COALESCING_ENABLE    1
1024*4882a593Smuzhiyun #define V_RX_COALESCING_ENABLE(x) ((x) << S_RX_COALESCING_ENABLE)
1025*4882a593Smuzhiyun #define F_RX_COALESCING_ENABLE    V_RX_COALESCING_ENABLE(1U)
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun #define S_TAHOE_ENABLE    2
1028*4882a593Smuzhiyun #define V_TAHOE_ENABLE(x) ((x) << S_TAHOE_ENABLE)
1029*4882a593Smuzhiyun #define F_TAHOE_ENABLE    V_TAHOE_ENABLE(1U)
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun #define S_MAX_REORDER_FRAGMENTS    12
1032*4882a593Smuzhiyun #define M_MAX_REORDER_FRAGMENTS    0x7
1033*4882a593Smuzhiyun #define V_MAX_REORDER_FRAGMENTS(x) ((x) << S_MAX_REORDER_FRAGMENTS)
1034*4882a593Smuzhiyun #define G_MAX_REORDER_FRAGMENTS(x) (((x) >> S_MAX_REORDER_FRAGMENTS) & M_MAX_REORDER_FRAGMENTS)
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun #define A_TP_TIMER_RESOLUTION 0x390
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun #define S_DELAYED_ACK_TIMER_RESOLUTION    0
1039*4882a593Smuzhiyun #define M_DELAYED_ACK_TIMER_RESOLUTION    0x3f
1040*4882a593Smuzhiyun #define V_DELAYED_ACK_TIMER_RESOLUTION(x) ((x) << S_DELAYED_ACK_TIMER_RESOLUTION)
1041*4882a593Smuzhiyun #define G_DELAYED_ACK_TIMER_RESOLUTION(x) (((x) >> S_DELAYED_ACK_TIMER_RESOLUTION) & M_DELAYED_ACK_TIMER_RESOLUTION)
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun #define S_GENERIC_TIMER_RESOLUTION    16
1044*4882a593Smuzhiyun #define M_GENERIC_TIMER_RESOLUTION    0x3f
1045*4882a593Smuzhiyun #define V_GENERIC_TIMER_RESOLUTION(x) ((x) << S_GENERIC_TIMER_RESOLUTION)
1046*4882a593Smuzhiyun #define G_GENERIC_TIMER_RESOLUTION(x) (((x) >> S_GENERIC_TIMER_RESOLUTION) & M_GENERIC_TIMER_RESOLUTION)
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun #define A_TP_2MSL 0x394
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun #define S_2MSL    0
1051*4882a593Smuzhiyun #define M_2MSL    0x3fffffff
1052*4882a593Smuzhiyun #define V_2MSL(x) ((x) << S_2MSL)
1053*4882a593Smuzhiyun #define G_2MSL(x) (((x) >> S_2MSL) & M_2MSL)
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #define A_TP_RXT_MIN 0x398
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun #define S_RETRANSMIT_TIMER_MIN    0
1058*4882a593Smuzhiyun #define M_RETRANSMIT_TIMER_MIN    0xffff
1059*4882a593Smuzhiyun #define V_RETRANSMIT_TIMER_MIN(x) ((x) << S_RETRANSMIT_TIMER_MIN)
1060*4882a593Smuzhiyun #define G_RETRANSMIT_TIMER_MIN(x) (((x) >> S_RETRANSMIT_TIMER_MIN) & M_RETRANSMIT_TIMER_MIN)
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun #define A_TP_RXT_MAX 0x39c
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun #define S_RETRANSMIT_TIMER_MAX    0
1065*4882a593Smuzhiyun #define M_RETRANSMIT_TIMER_MAX    0x3fffffff
1066*4882a593Smuzhiyun #define V_RETRANSMIT_TIMER_MAX(x) ((x) << S_RETRANSMIT_TIMER_MAX)
1067*4882a593Smuzhiyun #define G_RETRANSMIT_TIMER_MAX(x) (((x) >> S_RETRANSMIT_TIMER_MAX) & M_RETRANSMIT_TIMER_MAX)
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun #define A_TP_PERS_MIN 0x3a0
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun #define S_PERSIST_TIMER_MIN    0
1072*4882a593Smuzhiyun #define M_PERSIST_TIMER_MIN    0xffff
1073*4882a593Smuzhiyun #define V_PERSIST_TIMER_MIN(x) ((x) << S_PERSIST_TIMER_MIN)
1074*4882a593Smuzhiyun #define G_PERSIST_TIMER_MIN(x) (((x) >> S_PERSIST_TIMER_MIN) & M_PERSIST_TIMER_MIN)
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun #define A_TP_PERS_MAX 0x3a4
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun #define S_PERSIST_TIMER_MAX    0
1079*4882a593Smuzhiyun #define M_PERSIST_TIMER_MAX    0x3fffffff
1080*4882a593Smuzhiyun #define V_PERSIST_TIMER_MAX(x) ((x) << S_PERSIST_TIMER_MAX)
1081*4882a593Smuzhiyun #define G_PERSIST_TIMER_MAX(x) (((x) >> S_PERSIST_TIMER_MAX) & M_PERSIST_TIMER_MAX)
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun #define A_TP_KEEP_IDLE 0x3ac
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun #define S_KEEP_ALIVE_IDLE_TIME    0
1086*4882a593Smuzhiyun #define M_KEEP_ALIVE_IDLE_TIME    0x3fffffff
1087*4882a593Smuzhiyun #define V_KEEP_ALIVE_IDLE_TIME(x) ((x) << S_KEEP_ALIVE_IDLE_TIME)
1088*4882a593Smuzhiyun #define G_KEEP_ALIVE_IDLE_TIME(x) (((x) >> S_KEEP_ALIVE_IDLE_TIME) & M_KEEP_ALIVE_IDLE_TIME)
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun #define A_TP_KEEP_INTVL 0x3b0
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun #define S_KEEP_ALIVE_INTERVAL_TIME    0
1093*4882a593Smuzhiyun #define M_KEEP_ALIVE_INTERVAL_TIME    0x3fffffff
1094*4882a593Smuzhiyun #define V_KEEP_ALIVE_INTERVAL_TIME(x) ((x) << S_KEEP_ALIVE_INTERVAL_TIME)
1095*4882a593Smuzhiyun #define G_KEEP_ALIVE_INTERVAL_TIME(x) (((x) >> S_KEEP_ALIVE_INTERVAL_TIME) & M_KEEP_ALIVE_INTERVAL_TIME)
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun #define A_TP_INIT_SRTT 0x3b4
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun #define S_INITIAL_SRTT    0
1100*4882a593Smuzhiyun #define M_INITIAL_SRTT    0xffff
1101*4882a593Smuzhiyun #define V_INITIAL_SRTT(x) ((x) << S_INITIAL_SRTT)
1102*4882a593Smuzhiyun #define G_INITIAL_SRTT(x) (((x) >> S_INITIAL_SRTT) & M_INITIAL_SRTT)
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun #define A_TP_DACK_TIME 0x3b8
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun #define S_DELAYED_ACK_TIME    0
1107*4882a593Smuzhiyun #define M_DELAYED_ACK_TIME    0x7ff
1108*4882a593Smuzhiyun #define V_DELAYED_ACK_TIME(x) ((x) << S_DELAYED_ACK_TIME)
1109*4882a593Smuzhiyun #define G_DELAYED_ACK_TIME(x) (((x) >> S_DELAYED_ACK_TIME) & M_DELAYED_ACK_TIME)
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun #define A_TP_FINWAIT2_TIME 0x3bc
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun #define S_FINWAIT2_TIME    0
1114*4882a593Smuzhiyun #define M_FINWAIT2_TIME    0x3fffffff
1115*4882a593Smuzhiyun #define V_FINWAIT2_TIME(x) ((x) << S_FINWAIT2_TIME)
1116*4882a593Smuzhiyun #define G_FINWAIT2_TIME(x) (((x) >> S_FINWAIT2_TIME) & M_FINWAIT2_TIME)
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun #define A_TP_FAST_FINWAIT2_TIME 0x3c0
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun #define S_FAST_FINWAIT2_TIME    0
1121*4882a593Smuzhiyun #define M_FAST_FINWAIT2_TIME    0x3fffffff
1122*4882a593Smuzhiyun #define V_FAST_FINWAIT2_TIME(x) ((x) << S_FAST_FINWAIT2_TIME)
1123*4882a593Smuzhiyun #define G_FAST_FINWAIT2_TIME(x) (((x) >> S_FAST_FINWAIT2_TIME) & M_FAST_FINWAIT2_TIME)
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun #define A_TP_SHIFT_CNT 0x3c4
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun #define S_KEEPALIVE_MAX    0
1128*4882a593Smuzhiyun #define M_KEEPALIVE_MAX    0xff
1129*4882a593Smuzhiyun #define V_KEEPALIVE_MAX(x) ((x) << S_KEEPALIVE_MAX)
1130*4882a593Smuzhiyun #define G_KEEPALIVE_MAX(x) (((x) >> S_KEEPALIVE_MAX) & M_KEEPALIVE_MAX)
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun #define S_WINDOWPROBE_MAX    8
1133*4882a593Smuzhiyun #define M_WINDOWPROBE_MAX    0xff
1134*4882a593Smuzhiyun #define V_WINDOWPROBE_MAX(x) ((x) << S_WINDOWPROBE_MAX)
1135*4882a593Smuzhiyun #define G_WINDOWPROBE_MAX(x) (((x) >> S_WINDOWPROBE_MAX) & M_WINDOWPROBE_MAX)
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun #define S_RETRANSMISSION_MAX    16
1138*4882a593Smuzhiyun #define M_RETRANSMISSION_MAX    0xff
1139*4882a593Smuzhiyun #define V_RETRANSMISSION_MAX(x) ((x) << S_RETRANSMISSION_MAX)
1140*4882a593Smuzhiyun #define G_RETRANSMISSION_MAX(x) (((x) >> S_RETRANSMISSION_MAX) & M_RETRANSMISSION_MAX)
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun #define S_SYN_MAX    24
1143*4882a593Smuzhiyun #define M_SYN_MAX    0xff
1144*4882a593Smuzhiyun #define V_SYN_MAX(x) ((x) << S_SYN_MAX)
1145*4882a593Smuzhiyun #define G_SYN_MAX(x) (((x) >> S_SYN_MAX) & M_SYN_MAX)
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun #define A_TP_QOS_REG0 0x3e0
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun #define S_L3_VALUE    0
1150*4882a593Smuzhiyun #define M_L3_VALUE    0x3f
1151*4882a593Smuzhiyun #define V_L3_VALUE(x) ((x) << S_L3_VALUE)
1152*4882a593Smuzhiyun #define G_L3_VALUE(x) (((x) >> S_L3_VALUE) & M_L3_VALUE)
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun #define A_TP_QOS_REG1 0x3e4
1155*4882a593Smuzhiyun #define A_TP_QOS_REG2 0x3e8
1156*4882a593Smuzhiyun #define A_TP_QOS_REG3 0x3ec
1157*4882a593Smuzhiyun #define A_TP_QOS_REG4 0x3f0
1158*4882a593Smuzhiyun #define A_TP_QOS_REG5 0x3f4
1159*4882a593Smuzhiyun #define A_TP_QOS_REG6 0x3f8
1160*4882a593Smuzhiyun #define A_TP_QOS_REG7 0x3fc
1161*4882a593Smuzhiyun #define A_TP_MTU_REG0 0x404
1162*4882a593Smuzhiyun #define A_TP_MTU_REG1 0x408
1163*4882a593Smuzhiyun #define A_TP_MTU_REG2 0x40c
1164*4882a593Smuzhiyun #define A_TP_MTU_REG3 0x410
1165*4882a593Smuzhiyun #define A_TP_MTU_REG4 0x414
1166*4882a593Smuzhiyun #define A_TP_MTU_REG5 0x418
1167*4882a593Smuzhiyun #define A_TP_MTU_REG6 0x41c
1168*4882a593Smuzhiyun #define A_TP_MTU_REG7 0x420
1169*4882a593Smuzhiyun #define A_TP_RESET 0x44c
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun #define S_TP_RESET    0
1172*4882a593Smuzhiyun #define V_TP_RESET(x) ((x) << S_TP_RESET)
1173*4882a593Smuzhiyun #define F_TP_RESET    V_TP_RESET(1U)
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun #define S_CM_MEMMGR_INIT    1
1176*4882a593Smuzhiyun #define V_CM_MEMMGR_INIT(x) ((x) << S_CM_MEMMGR_INIT)
1177*4882a593Smuzhiyun #define F_CM_MEMMGR_INIT    V_CM_MEMMGR_INIT(1U)
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun #define A_TP_MIB_INDEX 0x450
1180*4882a593Smuzhiyun #define A_TP_MIB_DATA 0x454
1181*4882a593Smuzhiyun #define A_TP_SYNC_TIME_HI 0x458
1182*4882a593Smuzhiyun #define A_TP_SYNC_TIME_LO 0x45c
1183*4882a593Smuzhiyun #define A_TP_CM_MM_RX_FLST_BASE 0x460
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun #define S_CM_MEMMGR_RX_FREE_LIST_BASE    0
1186*4882a593Smuzhiyun #define M_CM_MEMMGR_RX_FREE_LIST_BASE    0xfffffff
1187*4882a593Smuzhiyun #define V_CM_MEMMGR_RX_FREE_LIST_BASE(x) ((x) << S_CM_MEMMGR_RX_FREE_LIST_BASE)
1188*4882a593Smuzhiyun #define G_CM_MEMMGR_RX_FREE_LIST_BASE(x) (((x) >> S_CM_MEMMGR_RX_FREE_LIST_BASE) & M_CM_MEMMGR_RX_FREE_LIST_BASE)
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun #define A_TP_CM_MM_TX_FLST_BASE 0x464
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun #define S_CM_MEMMGR_TX_FREE_LIST_BASE    0
1193*4882a593Smuzhiyun #define M_CM_MEMMGR_TX_FREE_LIST_BASE    0xfffffff
1194*4882a593Smuzhiyun #define V_CM_MEMMGR_TX_FREE_LIST_BASE(x) ((x) << S_CM_MEMMGR_TX_FREE_LIST_BASE)
1195*4882a593Smuzhiyun #define G_CM_MEMMGR_TX_FREE_LIST_BASE(x) (((x) >> S_CM_MEMMGR_TX_FREE_LIST_BASE) & M_CM_MEMMGR_TX_FREE_LIST_BASE)
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun #define A_TP_CM_MM_P_FLST_BASE 0x468
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #define S_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE    0
1200*4882a593Smuzhiyun #define M_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE    0xfffffff
1201*4882a593Smuzhiyun #define V_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE(x) ((x) << S_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE)
1202*4882a593Smuzhiyun #define G_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE(x) (((x) >> S_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE) & M_CM_MEMMGR_PSTRUCT_FREE_LIST_BASE)
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun #define A_TP_CM_MM_MAX_P 0x46c
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun #define S_CM_MEMMGR_MAX_PSTRUCT    0
1207*4882a593Smuzhiyun #define M_CM_MEMMGR_MAX_PSTRUCT    0xfffffff
1208*4882a593Smuzhiyun #define V_CM_MEMMGR_MAX_PSTRUCT(x) ((x) << S_CM_MEMMGR_MAX_PSTRUCT)
1209*4882a593Smuzhiyun #define G_CM_MEMMGR_MAX_PSTRUCT(x) (((x) >> S_CM_MEMMGR_MAX_PSTRUCT) & M_CM_MEMMGR_MAX_PSTRUCT)
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun #define A_TP_INT_ENABLE 0x470
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun #define S_TX_FREE_LIST_EMPTY    0
1214*4882a593Smuzhiyun #define V_TX_FREE_LIST_EMPTY(x) ((x) << S_TX_FREE_LIST_EMPTY)
1215*4882a593Smuzhiyun #define F_TX_FREE_LIST_EMPTY    V_TX_FREE_LIST_EMPTY(1U)
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun #define S_RX_FREE_LIST_EMPTY    1
1218*4882a593Smuzhiyun #define V_RX_FREE_LIST_EMPTY(x) ((x) << S_RX_FREE_LIST_EMPTY)
1219*4882a593Smuzhiyun #define F_RX_FREE_LIST_EMPTY    V_RX_FREE_LIST_EMPTY(1U)
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun #define A_TP_INT_CAUSE 0x474
1222*4882a593Smuzhiyun #define A_TP_TIMER_SEPARATOR 0x4a4
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun #define S_DISABLE_PAST_TIMER_INSERTION    0
1225*4882a593Smuzhiyun #define V_DISABLE_PAST_TIMER_INSERTION(x) ((x) << S_DISABLE_PAST_TIMER_INSERTION)
1226*4882a593Smuzhiyun #define F_DISABLE_PAST_TIMER_INSERTION    V_DISABLE_PAST_TIMER_INSERTION(1U)
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun #define S_MODULATION_TIMER_SEPARATOR    1
1229*4882a593Smuzhiyun #define M_MODULATION_TIMER_SEPARATOR    0x7fff
1230*4882a593Smuzhiyun #define V_MODULATION_TIMER_SEPARATOR(x) ((x) << S_MODULATION_TIMER_SEPARATOR)
1231*4882a593Smuzhiyun #define G_MODULATION_TIMER_SEPARATOR(x) (((x) >> S_MODULATION_TIMER_SEPARATOR) & M_MODULATION_TIMER_SEPARATOR)
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun #define S_GLOBAL_TIMER_SEPARATOR    16
1234*4882a593Smuzhiyun #define M_GLOBAL_TIMER_SEPARATOR    0xffff
1235*4882a593Smuzhiyun #define V_GLOBAL_TIMER_SEPARATOR(x) ((x) << S_GLOBAL_TIMER_SEPARATOR)
1236*4882a593Smuzhiyun #define G_GLOBAL_TIMER_SEPARATOR(x) (((x) >> S_GLOBAL_TIMER_SEPARATOR) & M_GLOBAL_TIMER_SEPARATOR)
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun #define A_TP_CM_FC_MODE 0x4b0
1239*4882a593Smuzhiyun #define A_TP_PC_CONGESTION_CNTL 0x4b4
1240*4882a593Smuzhiyun #define A_TP_TX_DROP_CONFIG 0x4b8
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun #define S_ENABLE_TX_DROP    31
1243*4882a593Smuzhiyun #define V_ENABLE_TX_DROP(x) ((x) << S_ENABLE_TX_DROP)
1244*4882a593Smuzhiyun #define F_ENABLE_TX_DROP    V_ENABLE_TX_DROP(1U)
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun #define S_ENABLE_TX_ERROR    30
1247*4882a593Smuzhiyun #define V_ENABLE_TX_ERROR(x) ((x) << S_ENABLE_TX_ERROR)
1248*4882a593Smuzhiyun #define F_ENABLE_TX_ERROR    V_ENABLE_TX_ERROR(1U)
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #define S_DROP_TICKS_CNT    4
1251*4882a593Smuzhiyun #define M_DROP_TICKS_CNT    0x3ffffff
1252*4882a593Smuzhiyun #define V_DROP_TICKS_CNT(x) ((x) << S_DROP_TICKS_CNT)
1253*4882a593Smuzhiyun #define G_DROP_TICKS_CNT(x) (((x) >> S_DROP_TICKS_CNT) & M_DROP_TICKS_CNT)
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun #define S_NUM_PKTS_DROPPED    0
1256*4882a593Smuzhiyun #define M_NUM_PKTS_DROPPED    0xf
1257*4882a593Smuzhiyun #define V_NUM_PKTS_DROPPED(x) ((x) << S_NUM_PKTS_DROPPED)
1258*4882a593Smuzhiyun #define G_NUM_PKTS_DROPPED(x) (((x) >> S_NUM_PKTS_DROPPED) & M_NUM_PKTS_DROPPED)
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun #define A_TP_TX_DROP_COUNT 0x4bc
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /* RAT registers */
1263*4882a593Smuzhiyun #define A_RAT_ROUTE_CONTROL 0x580
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun #define S_USE_ROUTE_TABLE    0
1266*4882a593Smuzhiyun #define V_USE_ROUTE_TABLE(x) ((x) << S_USE_ROUTE_TABLE)
1267*4882a593Smuzhiyun #define F_USE_ROUTE_TABLE    V_USE_ROUTE_TABLE(1U)
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun #define S_ENABLE_CSPI    1
1270*4882a593Smuzhiyun #define V_ENABLE_CSPI(x) ((x) << S_ENABLE_CSPI)
1271*4882a593Smuzhiyun #define F_ENABLE_CSPI    V_ENABLE_CSPI(1U)
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #define S_ENABLE_PCIX    2
1274*4882a593Smuzhiyun #define V_ENABLE_PCIX(x) ((x) << S_ENABLE_PCIX)
1275*4882a593Smuzhiyun #define F_ENABLE_PCIX    V_ENABLE_PCIX(1U)
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun #define A_RAT_ROUTE_TABLE_INDEX 0x584
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun #define S_ROUTE_TABLE_INDEX    0
1280*4882a593Smuzhiyun #define M_ROUTE_TABLE_INDEX    0xf
1281*4882a593Smuzhiyun #define V_ROUTE_TABLE_INDEX(x) ((x) << S_ROUTE_TABLE_INDEX)
1282*4882a593Smuzhiyun #define G_ROUTE_TABLE_INDEX(x) (((x) >> S_ROUTE_TABLE_INDEX) & M_ROUTE_TABLE_INDEX)
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun #define A_RAT_ROUTE_TABLE_DATA 0x588
1285*4882a593Smuzhiyun #define A_RAT_NO_ROUTE 0x58c
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun #define S_CPL_OPCODE    0
1288*4882a593Smuzhiyun #define M_CPL_OPCODE    0xff
1289*4882a593Smuzhiyun #define V_CPL_OPCODE(x) ((x) << S_CPL_OPCODE)
1290*4882a593Smuzhiyun #define G_CPL_OPCODE(x) (((x) >> S_CPL_OPCODE) & M_CPL_OPCODE)
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun #define A_RAT_INTR_ENABLE 0x590
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun #define S_ZEROROUTEERROR    0
1295*4882a593Smuzhiyun #define V_ZEROROUTEERROR(x) ((x) << S_ZEROROUTEERROR)
1296*4882a593Smuzhiyun #define F_ZEROROUTEERROR    V_ZEROROUTEERROR(1U)
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun #define S_CSPIFRAMINGERROR    1
1299*4882a593Smuzhiyun #define V_CSPIFRAMINGERROR(x) ((x) << S_CSPIFRAMINGERROR)
1300*4882a593Smuzhiyun #define F_CSPIFRAMINGERROR    V_CSPIFRAMINGERROR(1U)
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun #define S_SGEFRAMINGERROR    2
1303*4882a593Smuzhiyun #define V_SGEFRAMINGERROR(x) ((x) << S_SGEFRAMINGERROR)
1304*4882a593Smuzhiyun #define F_SGEFRAMINGERROR    V_SGEFRAMINGERROR(1U)
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun #define S_TPFRAMINGERROR    3
1307*4882a593Smuzhiyun #define V_TPFRAMINGERROR(x) ((x) << S_TPFRAMINGERROR)
1308*4882a593Smuzhiyun #define F_TPFRAMINGERROR    V_TPFRAMINGERROR(1U)
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun #define A_RAT_INTR_CAUSE 0x594
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun /* CSPI registers */
1313*4882a593Smuzhiyun #define A_CSPI_RX_AE_WM 0x810
1314*4882a593Smuzhiyun #define A_CSPI_RX_AF_WM 0x814
1315*4882a593Smuzhiyun #define A_CSPI_CALENDAR_LEN 0x818
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun #define S_CALENDARLENGTH    0
1318*4882a593Smuzhiyun #define M_CALENDARLENGTH    0xffff
1319*4882a593Smuzhiyun #define V_CALENDARLENGTH(x) ((x) << S_CALENDARLENGTH)
1320*4882a593Smuzhiyun #define G_CALENDARLENGTH(x) (((x) >> S_CALENDARLENGTH) & M_CALENDARLENGTH)
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun #define A_CSPI_FIFO_STATUS_ENABLE 0x820
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun #define S_FIFOSTATUSENABLE    0
1325*4882a593Smuzhiyun #define V_FIFOSTATUSENABLE(x) ((x) << S_FIFOSTATUSENABLE)
1326*4882a593Smuzhiyun #define F_FIFOSTATUSENABLE    V_FIFOSTATUSENABLE(1U)
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun #define A_CSPI_MAXBURST1_MAXBURST2 0x828
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun #define S_MAXBURST1    0
1331*4882a593Smuzhiyun #define M_MAXBURST1    0xffff
1332*4882a593Smuzhiyun #define V_MAXBURST1(x) ((x) << S_MAXBURST1)
1333*4882a593Smuzhiyun #define G_MAXBURST1(x) (((x) >> S_MAXBURST1) & M_MAXBURST1)
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun #define S_MAXBURST2    16
1336*4882a593Smuzhiyun #define M_MAXBURST2    0xffff
1337*4882a593Smuzhiyun #define V_MAXBURST2(x) ((x) << S_MAXBURST2)
1338*4882a593Smuzhiyun #define G_MAXBURST2(x) (((x) >> S_MAXBURST2) & M_MAXBURST2)
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun #define A_CSPI_TRAIN 0x82c
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun #define S_CSPI_TRAIN_ALPHA    0
1343*4882a593Smuzhiyun #define M_CSPI_TRAIN_ALPHA    0xffff
1344*4882a593Smuzhiyun #define V_CSPI_TRAIN_ALPHA(x) ((x) << S_CSPI_TRAIN_ALPHA)
1345*4882a593Smuzhiyun #define G_CSPI_TRAIN_ALPHA(x) (((x) >> S_CSPI_TRAIN_ALPHA) & M_CSPI_TRAIN_ALPHA)
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun #define S_CSPI_TRAIN_DATA_MAXT    16
1348*4882a593Smuzhiyun #define M_CSPI_TRAIN_DATA_MAXT    0xffff
1349*4882a593Smuzhiyun #define V_CSPI_TRAIN_DATA_MAXT(x) ((x) << S_CSPI_TRAIN_DATA_MAXT)
1350*4882a593Smuzhiyun #define G_CSPI_TRAIN_DATA_MAXT(x) (((x) >> S_CSPI_TRAIN_DATA_MAXT) & M_CSPI_TRAIN_DATA_MAXT)
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun #define A_CSPI_INTR_STATUS 0x848
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun #define S_DIP4ERR    0
1355*4882a593Smuzhiyun #define V_DIP4ERR(x) ((x) << S_DIP4ERR)
1356*4882a593Smuzhiyun #define F_DIP4ERR    V_DIP4ERR(1U)
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun #define S_RXDROP    1
1359*4882a593Smuzhiyun #define V_RXDROP(x) ((x) << S_RXDROP)
1360*4882a593Smuzhiyun #define F_RXDROP    V_RXDROP(1U)
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun #define S_TXDROP    2
1363*4882a593Smuzhiyun #define V_TXDROP(x) ((x) << S_TXDROP)
1364*4882a593Smuzhiyun #define F_TXDROP    V_TXDROP(1U)
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun #define S_RXOVERFLOW    3
1367*4882a593Smuzhiyun #define V_RXOVERFLOW(x) ((x) << S_RXOVERFLOW)
1368*4882a593Smuzhiyun #define F_RXOVERFLOW    V_RXOVERFLOW(1U)
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun #define S_RAMPARITYERR    4
1371*4882a593Smuzhiyun #define V_RAMPARITYERR(x) ((x) << S_RAMPARITYERR)
1372*4882a593Smuzhiyun #define F_RAMPARITYERR    V_RAMPARITYERR(1U)
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun #define A_CSPI_INTR_ENABLE 0x84c
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun /* ESPI registers */
1377*4882a593Smuzhiyun #define A_ESPI_SCH_TOKEN0 0x880
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun #define S_SCHTOKEN0    0
1380*4882a593Smuzhiyun #define M_SCHTOKEN0    0xffff
1381*4882a593Smuzhiyun #define V_SCHTOKEN0(x) ((x) << S_SCHTOKEN0)
1382*4882a593Smuzhiyun #define G_SCHTOKEN0(x) (((x) >> S_SCHTOKEN0) & M_SCHTOKEN0)
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun #define A_ESPI_SCH_TOKEN1 0x884
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun #define S_SCHTOKEN1    0
1387*4882a593Smuzhiyun #define M_SCHTOKEN1    0xffff
1388*4882a593Smuzhiyun #define V_SCHTOKEN1(x) ((x) << S_SCHTOKEN1)
1389*4882a593Smuzhiyun #define G_SCHTOKEN1(x) (((x) >> S_SCHTOKEN1) & M_SCHTOKEN1)
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun #define A_ESPI_SCH_TOKEN2 0x888
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun #define S_SCHTOKEN2    0
1394*4882a593Smuzhiyun #define M_SCHTOKEN2    0xffff
1395*4882a593Smuzhiyun #define V_SCHTOKEN2(x) ((x) << S_SCHTOKEN2)
1396*4882a593Smuzhiyun #define G_SCHTOKEN2(x) (((x) >> S_SCHTOKEN2) & M_SCHTOKEN2)
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun #define A_ESPI_SCH_TOKEN3 0x88c
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun #define S_SCHTOKEN3    0
1401*4882a593Smuzhiyun #define M_SCHTOKEN3    0xffff
1402*4882a593Smuzhiyun #define V_SCHTOKEN3(x) ((x) << S_SCHTOKEN3)
1403*4882a593Smuzhiyun #define G_SCHTOKEN3(x) (((x) >> S_SCHTOKEN3) & M_SCHTOKEN3)
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun #define A_ESPI_RX_FIFO_ALMOST_EMPTY_WATERMARK 0x890
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun #define S_ALMOSTEMPTY    0
1408*4882a593Smuzhiyun #define M_ALMOSTEMPTY    0xffff
1409*4882a593Smuzhiyun #define V_ALMOSTEMPTY(x) ((x) << S_ALMOSTEMPTY)
1410*4882a593Smuzhiyun #define G_ALMOSTEMPTY(x) (((x) >> S_ALMOSTEMPTY) & M_ALMOSTEMPTY)
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun #define A_ESPI_RX_FIFO_ALMOST_FULL_WATERMARK 0x894
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun #define S_ALMOSTFULL    0
1415*4882a593Smuzhiyun #define M_ALMOSTFULL    0xffff
1416*4882a593Smuzhiyun #define V_ALMOSTFULL(x) ((x) << S_ALMOSTFULL)
1417*4882a593Smuzhiyun #define G_ALMOSTFULL(x) (((x) >> S_ALMOSTFULL) & M_ALMOSTFULL)
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun #define A_ESPI_CALENDAR_LENGTH 0x898
1420*4882a593Smuzhiyun #define A_PORT_CONFIG 0x89c
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun #define S_RX_NPORTS    0
1423*4882a593Smuzhiyun #define M_RX_NPORTS    0xff
1424*4882a593Smuzhiyun #define V_RX_NPORTS(x) ((x) << S_RX_NPORTS)
1425*4882a593Smuzhiyun #define G_RX_NPORTS(x) (((x) >> S_RX_NPORTS) & M_RX_NPORTS)
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun #define S_TX_NPORTS    8
1428*4882a593Smuzhiyun #define M_TX_NPORTS    0xff
1429*4882a593Smuzhiyun #define V_TX_NPORTS(x) ((x) << S_TX_NPORTS)
1430*4882a593Smuzhiyun #define G_TX_NPORTS(x) (((x) >> S_TX_NPORTS) & M_TX_NPORTS)
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun #define A_ESPI_FIFO_STATUS_ENABLE 0x8a0
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun #define S_RXSTATUSENABLE    0
1435*4882a593Smuzhiyun #define V_RXSTATUSENABLE(x) ((x) << S_RXSTATUSENABLE)
1436*4882a593Smuzhiyun #define F_RXSTATUSENABLE    V_RXSTATUSENABLE(1U)
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun #define S_TXDROPENABLE    1
1439*4882a593Smuzhiyun #define V_TXDROPENABLE(x) ((x) << S_TXDROPENABLE)
1440*4882a593Smuzhiyun #define F_TXDROPENABLE    V_TXDROPENABLE(1U)
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun #define S_RXENDIANMODE    2
1443*4882a593Smuzhiyun #define V_RXENDIANMODE(x) ((x) << S_RXENDIANMODE)
1444*4882a593Smuzhiyun #define F_RXENDIANMODE    V_RXENDIANMODE(1U)
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun #define S_TXENDIANMODE    3
1447*4882a593Smuzhiyun #define V_TXENDIANMODE(x) ((x) << S_TXENDIANMODE)
1448*4882a593Smuzhiyun #define F_TXENDIANMODE    V_TXENDIANMODE(1U)
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun #define S_INTEL1010MODE    4
1451*4882a593Smuzhiyun #define V_INTEL1010MODE(x) ((x) << S_INTEL1010MODE)
1452*4882a593Smuzhiyun #define F_INTEL1010MODE    V_INTEL1010MODE(1U)
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun #define A_ESPI_MAXBURST1_MAXBURST2 0x8a8
1455*4882a593Smuzhiyun #define A_ESPI_TRAIN 0x8ac
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun #define S_MAXTRAINALPHA    0
1458*4882a593Smuzhiyun #define M_MAXTRAINALPHA    0xffff
1459*4882a593Smuzhiyun #define V_MAXTRAINALPHA(x) ((x) << S_MAXTRAINALPHA)
1460*4882a593Smuzhiyun #define G_MAXTRAINALPHA(x) (((x) >> S_MAXTRAINALPHA) & M_MAXTRAINALPHA)
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun #define S_MAXTRAINDATA    16
1463*4882a593Smuzhiyun #define M_MAXTRAINDATA    0xffff
1464*4882a593Smuzhiyun #define V_MAXTRAINDATA(x) ((x) << S_MAXTRAINDATA)
1465*4882a593Smuzhiyun #define G_MAXTRAINDATA(x) (((x) >> S_MAXTRAINDATA) & M_MAXTRAINDATA)
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun #define A_RAM_STATUS 0x8b0
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun #define S_RXFIFOPARITYERROR    0
1470*4882a593Smuzhiyun #define M_RXFIFOPARITYERROR    0x3ff
1471*4882a593Smuzhiyun #define V_RXFIFOPARITYERROR(x) ((x) << S_RXFIFOPARITYERROR)
1472*4882a593Smuzhiyun #define G_RXFIFOPARITYERROR(x) (((x) >> S_RXFIFOPARITYERROR) & M_RXFIFOPARITYERROR)
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun #define S_TXFIFOPARITYERROR    10
1475*4882a593Smuzhiyun #define M_TXFIFOPARITYERROR    0x3ff
1476*4882a593Smuzhiyun #define V_TXFIFOPARITYERROR(x) ((x) << S_TXFIFOPARITYERROR)
1477*4882a593Smuzhiyun #define G_TXFIFOPARITYERROR(x) (((x) >> S_TXFIFOPARITYERROR) & M_TXFIFOPARITYERROR)
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #define S_RXFIFOOVERFLOW    20
1480*4882a593Smuzhiyun #define M_RXFIFOOVERFLOW    0x3ff
1481*4882a593Smuzhiyun #define V_RXFIFOOVERFLOW(x) ((x) << S_RXFIFOOVERFLOW)
1482*4882a593Smuzhiyun #define G_RXFIFOOVERFLOW(x) (((x) >> S_RXFIFOOVERFLOW) & M_RXFIFOOVERFLOW)
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun #define A_TX_DROP_COUNT0 0x8b4
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun #define S_TXPORT0DROPCNT    0
1487*4882a593Smuzhiyun #define M_TXPORT0DROPCNT    0xffff
1488*4882a593Smuzhiyun #define V_TXPORT0DROPCNT(x) ((x) << S_TXPORT0DROPCNT)
1489*4882a593Smuzhiyun #define G_TXPORT0DROPCNT(x) (((x) >> S_TXPORT0DROPCNT) & M_TXPORT0DROPCNT)
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun #define S_TXPORT1DROPCNT    16
1492*4882a593Smuzhiyun #define M_TXPORT1DROPCNT    0xffff
1493*4882a593Smuzhiyun #define V_TXPORT1DROPCNT(x) ((x) << S_TXPORT1DROPCNT)
1494*4882a593Smuzhiyun #define G_TXPORT1DROPCNT(x) (((x) >> S_TXPORT1DROPCNT) & M_TXPORT1DROPCNT)
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun #define A_TX_DROP_COUNT1 0x8b8
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun #define S_TXPORT2DROPCNT    0
1499*4882a593Smuzhiyun #define M_TXPORT2DROPCNT    0xffff
1500*4882a593Smuzhiyun #define V_TXPORT2DROPCNT(x) ((x) << S_TXPORT2DROPCNT)
1501*4882a593Smuzhiyun #define G_TXPORT2DROPCNT(x) (((x) >> S_TXPORT2DROPCNT) & M_TXPORT2DROPCNT)
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun #define S_TXPORT3DROPCNT    16
1504*4882a593Smuzhiyun #define M_TXPORT3DROPCNT    0xffff
1505*4882a593Smuzhiyun #define V_TXPORT3DROPCNT(x) ((x) << S_TXPORT3DROPCNT)
1506*4882a593Smuzhiyun #define G_TXPORT3DROPCNT(x) (((x) >> S_TXPORT3DROPCNT) & M_TXPORT3DROPCNT)
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun #define A_RX_DROP_COUNT0 0x8bc
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun #define S_RXPORT0DROPCNT    0
1511*4882a593Smuzhiyun #define M_RXPORT0DROPCNT    0xffff
1512*4882a593Smuzhiyun #define V_RXPORT0DROPCNT(x) ((x) << S_RXPORT0DROPCNT)
1513*4882a593Smuzhiyun #define G_RXPORT0DROPCNT(x) (((x) >> S_RXPORT0DROPCNT) & M_RXPORT0DROPCNT)
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun #define S_RXPORT1DROPCNT    16
1516*4882a593Smuzhiyun #define M_RXPORT1DROPCNT    0xffff
1517*4882a593Smuzhiyun #define V_RXPORT1DROPCNT(x) ((x) << S_RXPORT1DROPCNT)
1518*4882a593Smuzhiyun #define G_RXPORT1DROPCNT(x) (((x) >> S_RXPORT1DROPCNT) & M_RXPORT1DROPCNT)
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun #define A_RX_DROP_COUNT1 0x8c0
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun #define S_RXPORT2DROPCNT    0
1523*4882a593Smuzhiyun #define M_RXPORT2DROPCNT    0xffff
1524*4882a593Smuzhiyun #define V_RXPORT2DROPCNT(x) ((x) << S_RXPORT2DROPCNT)
1525*4882a593Smuzhiyun #define G_RXPORT2DROPCNT(x) (((x) >> S_RXPORT2DROPCNT) & M_RXPORT2DROPCNT)
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun #define S_RXPORT3DROPCNT    16
1528*4882a593Smuzhiyun #define M_RXPORT3DROPCNT    0xffff
1529*4882a593Smuzhiyun #define V_RXPORT3DROPCNT(x) ((x) << S_RXPORT3DROPCNT)
1530*4882a593Smuzhiyun #define G_RXPORT3DROPCNT(x) (((x) >> S_RXPORT3DROPCNT) & M_RXPORT3DROPCNT)
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun #define A_DIP4_ERROR_COUNT 0x8c4
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun #define S_DIP4ERRORCNT    0
1535*4882a593Smuzhiyun #define M_DIP4ERRORCNT    0xfff
1536*4882a593Smuzhiyun #define V_DIP4ERRORCNT(x) ((x) << S_DIP4ERRORCNT)
1537*4882a593Smuzhiyun #define G_DIP4ERRORCNT(x) (((x) >> S_DIP4ERRORCNT) & M_DIP4ERRORCNT)
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun #define S_DIP4ERRORCNTSHADOW    12
1540*4882a593Smuzhiyun #define M_DIP4ERRORCNTSHADOW    0xfff
1541*4882a593Smuzhiyun #define V_DIP4ERRORCNTSHADOW(x) ((x) << S_DIP4ERRORCNTSHADOW)
1542*4882a593Smuzhiyun #define G_DIP4ERRORCNTSHADOW(x) (((x) >> S_DIP4ERRORCNTSHADOW) & M_DIP4ERRORCNTSHADOW)
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun #define S_TRICN_RX_TRAIN_ERR    24
1545*4882a593Smuzhiyun #define V_TRICN_RX_TRAIN_ERR(x) ((x) << S_TRICN_RX_TRAIN_ERR)
1546*4882a593Smuzhiyun #define F_TRICN_RX_TRAIN_ERR    V_TRICN_RX_TRAIN_ERR(1U)
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun #define S_TRICN_RX_TRAINING    25
1549*4882a593Smuzhiyun #define V_TRICN_RX_TRAINING(x) ((x) << S_TRICN_RX_TRAINING)
1550*4882a593Smuzhiyun #define F_TRICN_RX_TRAINING    V_TRICN_RX_TRAINING(1U)
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun #define S_TRICN_RX_TRAIN_OK    26
1553*4882a593Smuzhiyun #define V_TRICN_RX_TRAIN_OK(x) ((x) << S_TRICN_RX_TRAIN_OK)
1554*4882a593Smuzhiyun #define F_TRICN_RX_TRAIN_OK    V_TRICN_RX_TRAIN_OK(1U)
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun #define A_ESPI_INTR_STATUS 0x8c8
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun #define S_DIP2PARITYERR    5
1559*4882a593Smuzhiyun #define V_DIP2PARITYERR(x) ((x) << S_DIP2PARITYERR)
1560*4882a593Smuzhiyun #define F_DIP2PARITYERR    V_DIP2PARITYERR(1U)
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun #define A_ESPI_INTR_ENABLE 0x8cc
1563*4882a593Smuzhiyun #define A_RX_DROP_THRESHOLD 0x8d0
1564*4882a593Smuzhiyun #define A_ESPI_RX_RESET 0x8ec
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun #define S_ESPI_RX_LNK_RST    0
1567*4882a593Smuzhiyun #define V_ESPI_RX_LNK_RST(x) ((x) << S_ESPI_RX_LNK_RST)
1568*4882a593Smuzhiyun #define F_ESPI_RX_LNK_RST    V_ESPI_RX_LNK_RST(1U)
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun #define S_ESPI_RX_CORE_RST    1
1571*4882a593Smuzhiyun #define V_ESPI_RX_CORE_RST(x) ((x) << S_ESPI_RX_CORE_RST)
1572*4882a593Smuzhiyun #define F_ESPI_RX_CORE_RST    V_ESPI_RX_CORE_RST(1U)
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun #define S_RX_CLK_STATUS    2
1575*4882a593Smuzhiyun #define V_RX_CLK_STATUS(x) ((x) << S_RX_CLK_STATUS)
1576*4882a593Smuzhiyun #define F_RX_CLK_STATUS    V_RX_CLK_STATUS(1U)
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun #define A_ESPI_MISC_CONTROL 0x8f0
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun #define S_OUT_OF_SYNC_COUNT    0
1581*4882a593Smuzhiyun #define M_OUT_OF_SYNC_COUNT    0xf
1582*4882a593Smuzhiyun #define V_OUT_OF_SYNC_COUNT(x) ((x) << S_OUT_OF_SYNC_COUNT)
1583*4882a593Smuzhiyun #define G_OUT_OF_SYNC_COUNT(x) (((x) >> S_OUT_OF_SYNC_COUNT) & M_OUT_OF_SYNC_COUNT)
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun #define S_DIP2_COUNT_MODE_ENABLE    4
1586*4882a593Smuzhiyun #define V_DIP2_COUNT_MODE_ENABLE(x) ((x) << S_DIP2_COUNT_MODE_ENABLE)
1587*4882a593Smuzhiyun #define F_DIP2_COUNT_MODE_ENABLE    V_DIP2_COUNT_MODE_ENABLE(1U)
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun #define S_DIP2_PARITY_ERR_THRES    5
1590*4882a593Smuzhiyun #define M_DIP2_PARITY_ERR_THRES    0xf
1591*4882a593Smuzhiyun #define V_DIP2_PARITY_ERR_THRES(x) ((x) << S_DIP2_PARITY_ERR_THRES)
1592*4882a593Smuzhiyun #define G_DIP2_PARITY_ERR_THRES(x) (((x) >> S_DIP2_PARITY_ERR_THRES) & M_DIP2_PARITY_ERR_THRES)
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun #define S_DIP4_THRES    9
1595*4882a593Smuzhiyun #define M_DIP4_THRES    0xfff
1596*4882a593Smuzhiyun #define V_DIP4_THRES(x) ((x) << S_DIP4_THRES)
1597*4882a593Smuzhiyun #define G_DIP4_THRES(x) (((x) >> S_DIP4_THRES) & M_DIP4_THRES)
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun #define S_DIP4_THRES_ENABLE    21
1600*4882a593Smuzhiyun #define V_DIP4_THRES_ENABLE(x) ((x) << S_DIP4_THRES_ENABLE)
1601*4882a593Smuzhiyun #define F_DIP4_THRES_ENABLE    V_DIP4_THRES_ENABLE(1U)
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun #define S_FORCE_DISABLE_STATUS    22
1604*4882a593Smuzhiyun #define V_FORCE_DISABLE_STATUS(x) ((x) << S_FORCE_DISABLE_STATUS)
1605*4882a593Smuzhiyun #define F_FORCE_DISABLE_STATUS    V_FORCE_DISABLE_STATUS(1U)
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun #define S_DYNAMIC_DESKEW    23
1608*4882a593Smuzhiyun #define V_DYNAMIC_DESKEW(x) ((x) << S_DYNAMIC_DESKEW)
1609*4882a593Smuzhiyun #define F_DYNAMIC_DESKEW    V_DYNAMIC_DESKEW(1U)
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun #define S_MONITORED_PORT_NUM    25
1612*4882a593Smuzhiyun #define M_MONITORED_PORT_NUM    0x3
1613*4882a593Smuzhiyun #define V_MONITORED_PORT_NUM(x) ((x) << S_MONITORED_PORT_NUM)
1614*4882a593Smuzhiyun #define G_MONITORED_PORT_NUM(x) (((x) >> S_MONITORED_PORT_NUM) & M_MONITORED_PORT_NUM)
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun #define S_MONITORED_DIRECTION    27
1617*4882a593Smuzhiyun #define V_MONITORED_DIRECTION(x) ((x) << S_MONITORED_DIRECTION)
1618*4882a593Smuzhiyun #define F_MONITORED_DIRECTION    V_MONITORED_DIRECTION(1U)
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun #define S_MONITORED_INTERFACE    28
1621*4882a593Smuzhiyun #define V_MONITORED_INTERFACE(x) ((x) << S_MONITORED_INTERFACE)
1622*4882a593Smuzhiyun #define F_MONITORED_INTERFACE    V_MONITORED_INTERFACE(1U)
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun #define A_ESPI_DIP2_ERR_COUNT 0x8f4
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun #define S_DIP2_ERR_CNT    0
1627*4882a593Smuzhiyun #define M_DIP2_ERR_CNT    0xf
1628*4882a593Smuzhiyun #define V_DIP2_ERR_CNT(x) ((x) << S_DIP2_ERR_CNT)
1629*4882a593Smuzhiyun #define G_DIP2_ERR_CNT(x) (((x) >> S_DIP2_ERR_CNT) & M_DIP2_ERR_CNT)
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun #define A_ESPI_CMD_ADDR 0x8f8
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun #define S_WRITE_DATA    0
1634*4882a593Smuzhiyun #define M_WRITE_DATA    0xff
1635*4882a593Smuzhiyun #define V_WRITE_DATA(x) ((x) << S_WRITE_DATA)
1636*4882a593Smuzhiyun #define G_WRITE_DATA(x) (((x) >> S_WRITE_DATA) & M_WRITE_DATA)
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun #define S_REGISTER_OFFSET    8
1639*4882a593Smuzhiyun #define M_REGISTER_OFFSET    0xf
1640*4882a593Smuzhiyun #define V_REGISTER_OFFSET(x) ((x) << S_REGISTER_OFFSET)
1641*4882a593Smuzhiyun #define G_REGISTER_OFFSET(x) (((x) >> S_REGISTER_OFFSET) & M_REGISTER_OFFSET)
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun #define S_CHANNEL_ADDR    12
1644*4882a593Smuzhiyun #define M_CHANNEL_ADDR    0xf
1645*4882a593Smuzhiyun #define V_CHANNEL_ADDR(x) ((x) << S_CHANNEL_ADDR)
1646*4882a593Smuzhiyun #define G_CHANNEL_ADDR(x) (((x) >> S_CHANNEL_ADDR) & M_CHANNEL_ADDR)
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun #define S_MODULE_ADDR    16
1649*4882a593Smuzhiyun #define M_MODULE_ADDR    0x3
1650*4882a593Smuzhiyun #define V_MODULE_ADDR(x) ((x) << S_MODULE_ADDR)
1651*4882a593Smuzhiyun #define G_MODULE_ADDR(x) (((x) >> S_MODULE_ADDR) & M_MODULE_ADDR)
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun #define S_BUNDLE_ADDR    20
1654*4882a593Smuzhiyun #define M_BUNDLE_ADDR    0x3
1655*4882a593Smuzhiyun #define V_BUNDLE_ADDR(x) ((x) << S_BUNDLE_ADDR)
1656*4882a593Smuzhiyun #define G_BUNDLE_ADDR(x) (((x) >> S_BUNDLE_ADDR) & M_BUNDLE_ADDR)
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun #define S_SPI4_COMMAND    24
1659*4882a593Smuzhiyun #define M_SPI4_COMMAND    0xff
1660*4882a593Smuzhiyun #define V_SPI4_COMMAND(x) ((x) << S_SPI4_COMMAND)
1661*4882a593Smuzhiyun #define G_SPI4_COMMAND(x) (((x) >> S_SPI4_COMMAND) & M_SPI4_COMMAND)
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun #define A_ESPI_GOSTAT 0x8fc
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun #define S_READ_DATA    0
1666*4882a593Smuzhiyun #define M_READ_DATA    0xff
1667*4882a593Smuzhiyun #define V_READ_DATA(x) ((x) << S_READ_DATA)
1668*4882a593Smuzhiyun #define G_READ_DATA(x) (((x) >> S_READ_DATA) & M_READ_DATA)
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun #define S_ESPI_CMD_BUSY    8
1671*4882a593Smuzhiyun #define V_ESPI_CMD_BUSY(x) ((x) << S_ESPI_CMD_BUSY)
1672*4882a593Smuzhiyun #define F_ESPI_CMD_BUSY    V_ESPI_CMD_BUSY(1U)
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun #define S_ERROR_ACK    9
1675*4882a593Smuzhiyun #define V_ERROR_ACK(x) ((x) << S_ERROR_ACK)
1676*4882a593Smuzhiyun #define F_ERROR_ACK    V_ERROR_ACK(1U)
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun #define S_UNMAPPED_ERR    10
1679*4882a593Smuzhiyun #define V_UNMAPPED_ERR(x) ((x) << S_UNMAPPED_ERR)
1680*4882a593Smuzhiyun #define F_UNMAPPED_ERR    V_UNMAPPED_ERR(1U)
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun #define S_TRANSACTION_TIMER    16
1683*4882a593Smuzhiyun #define M_TRANSACTION_TIMER    0xff
1684*4882a593Smuzhiyun #define V_TRANSACTION_TIMER(x) ((x) << S_TRANSACTION_TIMER)
1685*4882a593Smuzhiyun #define G_TRANSACTION_TIMER(x) (((x) >> S_TRANSACTION_TIMER) & M_TRANSACTION_TIMER)
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun /* ULP registers */
1689*4882a593Smuzhiyun #define A_ULP_ULIMIT 0x980
1690*4882a593Smuzhiyun #define A_ULP_TAGMASK 0x984
1691*4882a593Smuzhiyun #define A_ULP_HREG_INDEX 0x988
1692*4882a593Smuzhiyun #define A_ULP_HREG_DATA 0x98c
1693*4882a593Smuzhiyun #define A_ULP_INT_ENABLE 0x990
1694*4882a593Smuzhiyun #define A_ULP_INT_CAUSE 0x994
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun #define S_HREG_PAR_ERR    0
1697*4882a593Smuzhiyun #define V_HREG_PAR_ERR(x) ((x) << S_HREG_PAR_ERR)
1698*4882a593Smuzhiyun #define F_HREG_PAR_ERR    V_HREG_PAR_ERR(1U)
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun #define S_EGRS_DATA_PAR_ERR    1
1701*4882a593Smuzhiyun #define V_EGRS_DATA_PAR_ERR(x) ((x) << S_EGRS_DATA_PAR_ERR)
1702*4882a593Smuzhiyun #define F_EGRS_DATA_PAR_ERR    V_EGRS_DATA_PAR_ERR(1U)
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun #define S_INGRS_DATA_PAR_ERR    2
1705*4882a593Smuzhiyun #define V_INGRS_DATA_PAR_ERR(x) ((x) << S_INGRS_DATA_PAR_ERR)
1706*4882a593Smuzhiyun #define F_INGRS_DATA_PAR_ERR    V_INGRS_DATA_PAR_ERR(1U)
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun #define S_PM_INTR    3
1709*4882a593Smuzhiyun #define V_PM_INTR(x) ((x) << S_PM_INTR)
1710*4882a593Smuzhiyun #define F_PM_INTR    V_PM_INTR(1U)
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun #define S_PM_E2C_SYNC_ERR    4
1713*4882a593Smuzhiyun #define V_PM_E2C_SYNC_ERR(x) ((x) << S_PM_E2C_SYNC_ERR)
1714*4882a593Smuzhiyun #define F_PM_E2C_SYNC_ERR    V_PM_E2C_SYNC_ERR(1U)
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun #define S_PM_C2E_SYNC_ERR    5
1717*4882a593Smuzhiyun #define V_PM_C2E_SYNC_ERR(x) ((x) << S_PM_C2E_SYNC_ERR)
1718*4882a593Smuzhiyun #define F_PM_C2E_SYNC_ERR    V_PM_C2E_SYNC_ERR(1U)
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun #define S_PM_E2C_EMPTY_ERR    6
1721*4882a593Smuzhiyun #define V_PM_E2C_EMPTY_ERR(x) ((x) << S_PM_E2C_EMPTY_ERR)
1722*4882a593Smuzhiyun #define F_PM_E2C_EMPTY_ERR    V_PM_E2C_EMPTY_ERR(1U)
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun #define S_PM_C2E_EMPTY_ERR    7
1725*4882a593Smuzhiyun #define V_PM_C2E_EMPTY_ERR(x) ((x) << S_PM_C2E_EMPTY_ERR)
1726*4882a593Smuzhiyun #define F_PM_C2E_EMPTY_ERR    V_PM_C2E_EMPTY_ERR(1U)
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun #define S_PM_PAR_ERR    8
1729*4882a593Smuzhiyun #define M_PM_PAR_ERR    0xffff
1730*4882a593Smuzhiyun #define V_PM_PAR_ERR(x) ((x) << S_PM_PAR_ERR)
1731*4882a593Smuzhiyun #define G_PM_PAR_ERR(x) (((x) >> S_PM_PAR_ERR) & M_PM_PAR_ERR)
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun #define S_PM_E2C_WRT_FULL    24
1734*4882a593Smuzhiyun #define V_PM_E2C_WRT_FULL(x) ((x) << S_PM_E2C_WRT_FULL)
1735*4882a593Smuzhiyun #define F_PM_E2C_WRT_FULL    V_PM_E2C_WRT_FULL(1U)
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun #define S_PM_C2E_WRT_FULL    25
1738*4882a593Smuzhiyun #define V_PM_C2E_WRT_FULL(x) ((x) << S_PM_C2E_WRT_FULL)
1739*4882a593Smuzhiyun #define F_PM_C2E_WRT_FULL    V_PM_C2E_WRT_FULL(1U)
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun #define A_ULP_PIO_CTRL 0x998
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun /* PL registers */
1744*4882a593Smuzhiyun #define A_PL_ENABLE 0xa00
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun #define S_PL_INTR_SGE_ERR    0
1747*4882a593Smuzhiyun #define V_PL_INTR_SGE_ERR(x) ((x) << S_PL_INTR_SGE_ERR)
1748*4882a593Smuzhiyun #define F_PL_INTR_SGE_ERR    V_PL_INTR_SGE_ERR(1U)
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define S_PL_INTR_SGE_DATA    1
1751*4882a593Smuzhiyun #define V_PL_INTR_SGE_DATA(x) ((x) << S_PL_INTR_SGE_DATA)
1752*4882a593Smuzhiyun #define F_PL_INTR_SGE_DATA    V_PL_INTR_SGE_DATA(1U)
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun #define S_PL_INTR_MC3    2
1755*4882a593Smuzhiyun #define V_PL_INTR_MC3(x) ((x) << S_PL_INTR_MC3)
1756*4882a593Smuzhiyun #define F_PL_INTR_MC3    V_PL_INTR_MC3(1U)
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun #define S_PL_INTR_MC4    3
1759*4882a593Smuzhiyun #define V_PL_INTR_MC4(x) ((x) << S_PL_INTR_MC4)
1760*4882a593Smuzhiyun #define F_PL_INTR_MC4    V_PL_INTR_MC4(1U)
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun #define S_PL_INTR_MC5    4
1763*4882a593Smuzhiyun #define V_PL_INTR_MC5(x) ((x) << S_PL_INTR_MC5)
1764*4882a593Smuzhiyun #define F_PL_INTR_MC5    V_PL_INTR_MC5(1U)
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun #define S_PL_INTR_RAT    5
1767*4882a593Smuzhiyun #define V_PL_INTR_RAT(x) ((x) << S_PL_INTR_RAT)
1768*4882a593Smuzhiyun #define F_PL_INTR_RAT    V_PL_INTR_RAT(1U)
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun #define S_PL_INTR_TP    6
1771*4882a593Smuzhiyun #define V_PL_INTR_TP(x) ((x) << S_PL_INTR_TP)
1772*4882a593Smuzhiyun #define F_PL_INTR_TP    V_PL_INTR_TP(1U)
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun #define S_PL_INTR_ULP    7
1775*4882a593Smuzhiyun #define V_PL_INTR_ULP(x) ((x) << S_PL_INTR_ULP)
1776*4882a593Smuzhiyun #define F_PL_INTR_ULP    V_PL_INTR_ULP(1U)
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun #define S_PL_INTR_ESPI    8
1779*4882a593Smuzhiyun #define V_PL_INTR_ESPI(x) ((x) << S_PL_INTR_ESPI)
1780*4882a593Smuzhiyun #define F_PL_INTR_ESPI    V_PL_INTR_ESPI(1U)
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun #define S_PL_INTR_CSPI    9
1783*4882a593Smuzhiyun #define V_PL_INTR_CSPI(x) ((x) << S_PL_INTR_CSPI)
1784*4882a593Smuzhiyun #define F_PL_INTR_CSPI    V_PL_INTR_CSPI(1U)
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun #define S_PL_INTR_PCIX    10
1787*4882a593Smuzhiyun #define V_PL_INTR_PCIX(x) ((x) << S_PL_INTR_PCIX)
1788*4882a593Smuzhiyun #define F_PL_INTR_PCIX    V_PL_INTR_PCIX(1U)
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun #define S_PL_INTR_EXT    11
1791*4882a593Smuzhiyun #define V_PL_INTR_EXT(x) ((x) << S_PL_INTR_EXT)
1792*4882a593Smuzhiyun #define F_PL_INTR_EXT    V_PL_INTR_EXT(1U)
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun #define A_PL_CAUSE 0xa04
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun /* MC5 registers */
1797*4882a593Smuzhiyun #define A_MC5_CONFIG 0xc04
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun #define S_MODE    0
1800*4882a593Smuzhiyun #define V_MODE(x) ((x) << S_MODE)
1801*4882a593Smuzhiyun #define F_MODE    V_MODE(1U)
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun #define S_TCAM_RESET    1
1804*4882a593Smuzhiyun #define V_TCAM_RESET(x) ((x) << S_TCAM_RESET)
1805*4882a593Smuzhiyun #define F_TCAM_RESET    V_TCAM_RESET(1U)
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun #define S_TCAM_READY    2
1808*4882a593Smuzhiyun #define V_TCAM_READY(x) ((x) << S_TCAM_READY)
1809*4882a593Smuzhiyun #define F_TCAM_READY    V_TCAM_READY(1U)
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun #define S_DBGI_ENABLE    4
1812*4882a593Smuzhiyun #define V_DBGI_ENABLE(x) ((x) << S_DBGI_ENABLE)
1813*4882a593Smuzhiyun #define F_DBGI_ENABLE    V_DBGI_ENABLE(1U)
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun #define S_M_BUS_ENABLE    5
1816*4882a593Smuzhiyun #define V_M_BUS_ENABLE(x) ((x) << S_M_BUS_ENABLE)
1817*4882a593Smuzhiyun #define F_M_BUS_ENABLE    V_M_BUS_ENABLE(1U)
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun #define S_PARITY_ENABLE    6
1820*4882a593Smuzhiyun #define V_PARITY_ENABLE(x) ((x) << S_PARITY_ENABLE)
1821*4882a593Smuzhiyun #define F_PARITY_ENABLE    V_PARITY_ENABLE(1U)
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun #define S_SYN_ISSUE_MODE    7
1824*4882a593Smuzhiyun #define M_SYN_ISSUE_MODE    0x3
1825*4882a593Smuzhiyun #define V_SYN_ISSUE_MODE(x) ((x) << S_SYN_ISSUE_MODE)
1826*4882a593Smuzhiyun #define G_SYN_ISSUE_MODE(x) (((x) >> S_SYN_ISSUE_MODE) & M_SYN_ISSUE_MODE)
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun #define S_BUILD    16
1829*4882a593Smuzhiyun #define V_BUILD(x) ((x) << S_BUILD)
1830*4882a593Smuzhiyun #define F_BUILD    V_BUILD(1U)
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun #define S_COMPRESSION_ENABLE    17
1833*4882a593Smuzhiyun #define V_COMPRESSION_ENABLE(x) ((x) << S_COMPRESSION_ENABLE)
1834*4882a593Smuzhiyun #define F_COMPRESSION_ENABLE    V_COMPRESSION_ENABLE(1U)
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun #define S_NUM_LIP    18
1837*4882a593Smuzhiyun #define M_NUM_LIP    0x3f
1838*4882a593Smuzhiyun #define V_NUM_LIP(x) ((x) << S_NUM_LIP)
1839*4882a593Smuzhiyun #define G_NUM_LIP(x) (((x) >> S_NUM_LIP) & M_NUM_LIP)
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun #define S_TCAM_PART_CNT    24
1842*4882a593Smuzhiyun #define M_TCAM_PART_CNT    0x3
1843*4882a593Smuzhiyun #define V_TCAM_PART_CNT(x) ((x) << S_TCAM_PART_CNT)
1844*4882a593Smuzhiyun #define G_TCAM_PART_CNT(x) (((x) >> S_TCAM_PART_CNT) & M_TCAM_PART_CNT)
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun #define S_TCAM_PART_TYPE    26
1847*4882a593Smuzhiyun #define M_TCAM_PART_TYPE    0x3
1848*4882a593Smuzhiyun #define V_TCAM_PART_TYPE(x) ((x) << S_TCAM_PART_TYPE)
1849*4882a593Smuzhiyun #define G_TCAM_PART_TYPE(x) (((x) >> S_TCAM_PART_TYPE) & M_TCAM_PART_TYPE)
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun #define S_TCAM_PART_SIZE    28
1852*4882a593Smuzhiyun #define M_TCAM_PART_SIZE    0x3
1853*4882a593Smuzhiyun #define V_TCAM_PART_SIZE(x) ((x) << S_TCAM_PART_SIZE)
1854*4882a593Smuzhiyun #define G_TCAM_PART_SIZE(x) (((x) >> S_TCAM_PART_SIZE) & M_TCAM_PART_SIZE)
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun #define S_TCAM_PART_TYPE_HI    30
1857*4882a593Smuzhiyun #define V_TCAM_PART_TYPE_HI(x) ((x) << S_TCAM_PART_TYPE_HI)
1858*4882a593Smuzhiyun #define F_TCAM_PART_TYPE_HI    V_TCAM_PART_TYPE_HI(1U)
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun #define A_MC5_SIZE 0xc08
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun #define S_SIZE    0
1863*4882a593Smuzhiyun #define M_SIZE    0x3fffff
1864*4882a593Smuzhiyun #define V_SIZE(x) ((x) << S_SIZE)
1865*4882a593Smuzhiyun #define G_SIZE(x) (((x) >> S_SIZE) & M_SIZE)
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun #define A_MC5_ROUTING_TABLE_INDEX 0xc0c
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun #define S_START_OF_ROUTING_TABLE    0
1870*4882a593Smuzhiyun #define M_START_OF_ROUTING_TABLE    0x3fffff
1871*4882a593Smuzhiyun #define V_START_OF_ROUTING_TABLE(x) ((x) << S_START_OF_ROUTING_TABLE)
1872*4882a593Smuzhiyun #define G_START_OF_ROUTING_TABLE(x) (((x) >> S_START_OF_ROUTING_TABLE) & M_START_OF_ROUTING_TABLE)
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun #define A_MC5_SERVER_INDEX 0xc14
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun #define S_START_OF_SERVER_INDEX    0
1877*4882a593Smuzhiyun #define M_START_OF_SERVER_INDEX    0x3fffff
1878*4882a593Smuzhiyun #define V_START_OF_SERVER_INDEX(x) ((x) << S_START_OF_SERVER_INDEX)
1879*4882a593Smuzhiyun #define G_START_OF_SERVER_INDEX(x) (((x) >> S_START_OF_SERVER_INDEX) & M_START_OF_SERVER_INDEX)
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun #define A_MC5_LIP_RAM_ADDR 0xc18
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun #define S_LOCAL_IP_RAM_ADDR    0
1884*4882a593Smuzhiyun #define M_LOCAL_IP_RAM_ADDR    0x3f
1885*4882a593Smuzhiyun #define V_LOCAL_IP_RAM_ADDR(x) ((x) << S_LOCAL_IP_RAM_ADDR)
1886*4882a593Smuzhiyun #define G_LOCAL_IP_RAM_ADDR(x) (((x) >> S_LOCAL_IP_RAM_ADDR) & M_LOCAL_IP_RAM_ADDR)
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun #define S_RAM_WRITE_ENABLE    8
1889*4882a593Smuzhiyun #define V_RAM_WRITE_ENABLE(x) ((x) << S_RAM_WRITE_ENABLE)
1890*4882a593Smuzhiyun #define F_RAM_WRITE_ENABLE    V_RAM_WRITE_ENABLE(1U)
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun #define A_MC5_LIP_RAM_DATA 0xc1c
1893*4882a593Smuzhiyun #define A_MC5_RSP_LATENCY 0xc20
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun #define S_SEARCH_RESPONSE_LATENCY    0
1896*4882a593Smuzhiyun #define M_SEARCH_RESPONSE_LATENCY    0x1f
1897*4882a593Smuzhiyun #define V_SEARCH_RESPONSE_LATENCY(x) ((x) << S_SEARCH_RESPONSE_LATENCY)
1898*4882a593Smuzhiyun #define G_SEARCH_RESPONSE_LATENCY(x) (((x) >> S_SEARCH_RESPONSE_LATENCY) & M_SEARCH_RESPONSE_LATENCY)
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun #define S_LEARN_RESPONSE_LATENCY    8
1901*4882a593Smuzhiyun #define M_LEARN_RESPONSE_LATENCY    0x1f
1902*4882a593Smuzhiyun #define V_LEARN_RESPONSE_LATENCY(x) ((x) << S_LEARN_RESPONSE_LATENCY)
1903*4882a593Smuzhiyun #define G_LEARN_RESPONSE_LATENCY(x) (((x) >> S_LEARN_RESPONSE_LATENCY) & M_LEARN_RESPONSE_LATENCY)
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun #define A_MC5_PARITY_LATENCY 0xc24
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun #define S_SRCHLAT    0
1908*4882a593Smuzhiyun #define M_SRCHLAT    0x1f
1909*4882a593Smuzhiyun #define V_SRCHLAT(x) ((x) << S_SRCHLAT)
1910*4882a593Smuzhiyun #define G_SRCHLAT(x) (((x) >> S_SRCHLAT) & M_SRCHLAT)
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun #define S_PARLAT    8
1913*4882a593Smuzhiyun #define M_PARLAT    0x1f
1914*4882a593Smuzhiyun #define V_PARLAT(x) ((x) << S_PARLAT)
1915*4882a593Smuzhiyun #define G_PARLAT(x) (((x) >> S_PARLAT) & M_PARLAT)
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun #define A_MC5_WR_LRN_VERIFY 0xc28
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun #define S_POVEREN    0
1920*4882a593Smuzhiyun #define V_POVEREN(x) ((x) << S_POVEREN)
1921*4882a593Smuzhiyun #define F_POVEREN    V_POVEREN(1U)
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun #define S_LRNVEREN    1
1924*4882a593Smuzhiyun #define V_LRNVEREN(x) ((x) << S_LRNVEREN)
1925*4882a593Smuzhiyun #define F_LRNVEREN    V_LRNVEREN(1U)
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun #define S_VWVEREN    2
1928*4882a593Smuzhiyun #define V_VWVEREN(x) ((x) << S_VWVEREN)
1929*4882a593Smuzhiyun #define F_VWVEREN    V_VWVEREN(1U)
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun #define A_MC5_PART_ID_INDEX 0xc2c
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun #define S_IDINDEX    0
1934*4882a593Smuzhiyun #define M_IDINDEX    0xf
1935*4882a593Smuzhiyun #define V_IDINDEX(x) ((x) << S_IDINDEX)
1936*4882a593Smuzhiyun #define G_IDINDEX(x) (((x) >> S_IDINDEX) & M_IDINDEX)
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun #define A_MC5_RESET_MAX 0xc30
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun #define S_RSTMAX    0
1941*4882a593Smuzhiyun #define M_RSTMAX    0x1ff
1942*4882a593Smuzhiyun #define V_RSTMAX(x) ((x) << S_RSTMAX)
1943*4882a593Smuzhiyun #define G_RSTMAX(x) (((x) >> S_RSTMAX) & M_RSTMAX)
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun #define A_MC5_INT_ENABLE 0xc40
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun #define S_MC5_INT_HIT_OUT_ACTIVE_REGION_ERR    0
1948*4882a593Smuzhiyun #define V_MC5_INT_HIT_OUT_ACTIVE_REGION_ERR(x) ((x) << S_MC5_INT_HIT_OUT_ACTIVE_REGION_ERR)
1949*4882a593Smuzhiyun #define F_MC5_INT_HIT_OUT_ACTIVE_REGION_ERR    V_MC5_INT_HIT_OUT_ACTIVE_REGION_ERR(1U)
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun #define S_MC5_INT_HIT_IN_ACTIVE_REGION_ERR    1
1952*4882a593Smuzhiyun #define V_MC5_INT_HIT_IN_ACTIVE_REGION_ERR(x) ((x) << S_MC5_INT_HIT_IN_ACTIVE_REGION_ERR)
1953*4882a593Smuzhiyun #define F_MC5_INT_HIT_IN_ACTIVE_REGION_ERR    V_MC5_INT_HIT_IN_ACTIVE_REGION_ERR(1U)
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun #define S_MC5_INT_HIT_IN_RT_REGION_ERR    2
1956*4882a593Smuzhiyun #define V_MC5_INT_HIT_IN_RT_REGION_ERR(x) ((x) << S_MC5_INT_HIT_IN_RT_REGION_ERR)
1957*4882a593Smuzhiyun #define F_MC5_INT_HIT_IN_RT_REGION_ERR    V_MC5_INT_HIT_IN_RT_REGION_ERR(1U)
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun #define S_MC5_INT_MISS_ERR    3
1960*4882a593Smuzhiyun #define V_MC5_INT_MISS_ERR(x) ((x) << S_MC5_INT_MISS_ERR)
1961*4882a593Smuzhiyun #define F_MC5_INT_MISS_ERR    V_MC5_INT_MISS_ERR(1U)
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun #define S_MC5_INT_LIP0_ERR    4
1964*4882a593Smuzhiyun #define V_MC5_INT_LIP0_ERR(x) ((x) << S_MC5_INT_LIP0_ERR)
1965*4882a593Smuzhiyun #define F_MC5_INT_LIP0_ERR    V_MC5_INT_LIP0_ERR(1U)
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun #define S_MC5_INT_LIP_MISS_ERR    5
1968*4882a593Smuzhiyun #define V_MC5_INT_LIP_MISS_ERR(x) ((x) << S_MC5_INT_LIP_MISS_ERR)
1969*4882a593Smuzhiyun #define F_MC5_INT_LIP_MISS_ERR    V_MC5_INT_LIP_MISS_ERR(1U)
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun #define S_MC5_INT_PARITY_ERR    6
1972*4882a593Smuzhiyun #define V_MC5_INT_PARITY_ERR(x) ((x) << S_MC5_INT_PARITY_ERR)
1973*4882a593Smuzhiyun #define F_MC5_INT_PARITY_ERR    V_MC5_INT_PARITY_ERR(1U)
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun #define S_MC5_INT_ACTIVE_REGION_FULL    7
1976*4882a593Smuzhiyun #define V_MC5_INT_ACTIVE_REGION_FULL(x) ((x) << S_MC5_INT_ACTIVE_REGION_FULL)
1977*4882a593Smuzhiyun #define F_MC5_INT_ACTIVE_REGION_FULL    V_MC5_INT_ACTIVE_REGION_FULL(1U)
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun #define S_MC5_INT_NFA_SRCH_ERR    8
1980*4882a593Smuzhiyun #define V_MC5_INT_NFA_SRCH_ERR(x) ((x) << S_MC5_INT_NFA_SRCH_ERR)
1981*4882a593Smuzhiyun #define F_MC5_INT_NFA_SRCH_ERR    V_MC5_INT_NFA_SRCH_ERR(1U)
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun #define S_MC5_INT_SYN_COOKIE    9
1984*4882a593Smuzhiyun #define V_MC5_INT_SYN_COOKIE(x) ((x) << S_MC5_INT_SYN_COOKIE)
1985*4882a593Smuzhiyun #define F_MC5_INT_SYN_COOKIE    V_MC5_INT_SYN_COOKIE(1U)
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun #define S_MC5_INT_SYN_COOKIE_BAD    10
1988*4882a593Smuzhiyun #define V_MC5_INT_SYN_COOKIE_BAD(x) ((x) << S_MC5_INT_SYN_COOKIE_BAD)
1989*4882a593Smuzhiyun #define F_MC5_INT_SYN_COOKIE_BAD    V_MC5_INT_SYN_COOKIE_BAD(1U)
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun #define S_MC5_INT_SYN_COOKIE_OFF    11
1992*4882a593Smuzhiyun #define V_MC5_INT_SYN_COOKIE_OFF(x) ((x) << S_MC5_INT_SYN_COOKIE_OFF)
1993*4882a593Smuzhiyun #define F_MC5_INT_SYN_COOKIE_OFF    V_MC5_INT_SYN_COOKIE_OFF(1U)
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun #define S_MC5_INT_UNKNOWN_CMD    15
1996*4882a593Smuzhiyun #define V_MC5_INT_UNKNOWN_CMD(x) ((x) << S_MC5_INT_UNKNOWN_CMD)
1997*4882a593Smuzhiyun #define F_MC5_INT_UNKNOWN_CMD    V_MC5_INT_UNKNOWN_CMD(1U)
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun #define S_MC5_INT_REQUESTQ_PARITY_ERR    16
2000*4882a593Smuzhiyun #define V_MC5_INT_REQUESTQ_PARITY_ERR(x) ((x) << S_MC5_INT_REQUESTQ_PARITY_ERR)
2001*4882a593Smuzhiyun #define F_MC5_INT_REQUESTQ_PARITY_ERR    V_MC5_INT_REQUESTQ_PARITY_ERR(1U)
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun #define S_MC5_INT_DISPATCHQ_PARITY_ERR    17
2004*4882a593Smuzhiyun #define V_MC5_INT_DISPATCHQ_PARITY_ERR(x) ((x) << S_MC5_INT_DISPATCHQ_PARITY_ERR)
2005*4882a593Smuzhiyun #define F_MC5_INT_DISPATCHQ_PARITY_ERR    V_MC5_INT_DISPATCHQ_PARITY_ERR(1U)
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun #define S_MC5_INT_DEL_ACT_EMPTY    18
2008*4882a593Smuzhiyun #define V_MC5_INT_DEL_ACT_EMPTY(x) ((x) << S_MC5_INT_DEL_ACT_EMPTY)
2009*4882a593Smuzhiyun #define F_MC5_INT_DEL_ACT_EMPTY    V_MC5_INT_DEL_ACT_EMPTY(1U)
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun #define A_MC5_INT_CAUSE 0xc44
2012*4882a593Smuzhiyun #define A_MC5_INT_TID 0xc48
2013*4882a593Smuzhiyun #define A_MC5_INT_PTID 0xc4c
2014*4882a593Smuzhiyun #define A_MC5_DBGI_CONFIG 0xc74
2015*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_CMD 0xc78
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun #define S_CMDMODE    0
2018*4882a593Smuzhiyun #define M_CMDMODE    0x7
2019*4882a593Smuzhiyun #define V_CMDMODE(x) ((x) << S_CMDMODE)
2020*4882a593Smuzhiyun #define G_CMDMODE(x) (((x) >> S_CMDMODE) & M_CMDMODE)
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun #define S_SADRSEL    4
2023*4882a593Smuzhiyun #define V_SADRSEL(x) ((x) << S_SADRSEL)
2024*4882a593Smuzhiyun #define F_SADRSEL    V_SADRSEL(1U)
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun #define S_WRITE_BURST_SIZE    22
2027*4882a593Smuzhiyun #define M_WRITE_BURST_SIZE    0x3ff
2028*4882a593Smuzhiyun #define V_WRITE_BURST_SIZE(x) ((x) << S_WRITE_BURST_SIZE)
2029*4882a593Smuzhiyun #define G_WRITE_BURST_SIZE(x) (((x) >> S_WRITE_BURST_SIZE) & M_WRITE_BURST_SIZE)
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_ADDR0 0xc7c
2032*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_ADDR1 0xc80
2033*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_ADDR2 0xc84
2034*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_DATA0 0xc88
2035*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_DATA1 0xc8c
2036*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_DATA2 0xc90
2037*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_DATA3 0xc94
2038*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_DATA4 0xc98
2039*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_MASK0 0xc9c
2040*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_MASK1 0xca0
2041*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_MASK2 0xca4
2042*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_MASK3 0xca8
2043*4882a593Smuzhiyun #define A_MC5_DBGI_REQ_MASK4 0xcac
2044*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_STATUS 0xcb0
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun #define S_DBGI_RSP_VALID    0
2047*4882a593Smuzhiyun #define V_DBGI_RSP_VALID(x) ((x) << S_DBGI_RSP_VALID)
2048*4882a593Smuzhiyun #define F_DBGI_RSP_VALID    V_DBGI_RSP_VALID(1U)
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun #define S_DBGI_RSP_HIT    1
2051*4882a593Smuzhiyun #define V_DBGI_RSP_HIT(x) ((x) << S_DBGI_RSP_HIT)
2052*4882a593Smuzhiyun #define F_DBGI_RSP_HIT    V_DBGI_RSP_HIT(1U)
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun #define S_DBGI_RSP_ERR    2
2055*4882a593Smuzhiyun #define V_DBGI_RSP_ERR(x) ((x) << S_DBGI_RSP_ERR)
2056*4882a593Smuzhiyun #define F_DBGI_RSP_ERR    V_DBGI_RSP_ERR(1U)
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun #define S_DBGI_RSP_ERR_REASON    8
2059*4882a593Smuzhiyun #define M_DBGI_RSP_ERR_REASON    0x7
2060*4882a593Smuzhiyun #define V_DBGI_RSP_ERR_REASON(x) ((x) << S_DBGI_RSP_ERR_REASON)
2061*4882a593Smuzhiyun #define G_DBGI_RSP_ERR_REASON(x) (((x) >> S_DBGI_RSP_ERR_REASON) & M_DBGI_RSP_ERR_REASON)
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_DATA0 0xcb4
2064*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_DATA1 0xcb8
2065*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_DATA2 0xcbc
2066*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_DATA3 0xcc0
2067*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_DATA4 0xcc4
2068*4882a593Smuzhiyun #define A_MC5_DBGI_RSP_LAST_CMD 0xcc8
2069*4882a593Smuzhiyun #define A_MC5_POPEN_DATA_WR_CMD 0xccc
2070*4882a593Smuzhiyun #define A_MC5_POPEN_MASK_WR_CMD 0xcd0
2071*4882a593Smuzhiyun #define A_MC5_AOPEN_SRCH_CMD 0xcd4
2072*4882a593Smuzhiyun #define A_MC5_AOPEN_LRN_CMD 0xcd8
2073*4882a593Smuzhiyun #define A_MC5_SYN_SRCH_CMD 0xcdc
2074*4882a593Smuzhiyun #define A_MC5_SYN_LRN_CMD 0xce0
2075*4882a593Smuzhiyun #define A_MC5_ACK_SRCH_CMD 0xce4
2076*4882a593Smuzhiyun #define A_MC5_ACK_LRN_CMD 0xce8
2077*4882a593Smuzhiyun #define A_MC5_ILOOKUP_CMD 0xcec
2078*4882a593Smuzhiyun #define A_MC5_ELOOKUP_CMD 0xcf0
2079*4882a593Smuzhiyun #define A_MC5_DATA_WRITE_CMD 0xcf4
2080*4882a593Smuzhiyun #define A_MC5_DATA_READ_CMD 0xcf8
2081*4882a593Smuzhiyun #define A_MC5_MASK_WRITE_CMD 0xcfc
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun /* PCICFG registers */
2084*4882a593Smuzhiyun #define A_PCICFG_PM_CSR 0x44
2085*4882a593Smuzhiyun #define A_PCICFG_VPD_ADDR 0x4a
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun #define S_VPD_ADDR    0
2088*4882a593Smuzhiyun #define M_VPD_ADDR    0x7fff
2089*4882a593Smuzhiyun #define V_VPD_ADDR(x) ((x) << S_VPD_ADDR)
2090*4882a593Smuzhiyun #define G_VPD_ADDR(x) (((x) >> S_VPD_ADDR) & M_VPD_ADDR)
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun #define S_VPD_OP_FLAG    15
2093*4882a593Smuzhiyun #define V_VPD_OP_FLAG(x) ((x) << S_VPD_OP_FLAG)
2094*4882a593Smuzhiyun #define F_VPD_OP_FLAG    V_VPD_OP_FLAG(1U)
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun #define A_PCICFG_VPD_DATA 0x4c
2097*4882a593Smuzhiyun #define A_PCICFG_PCIX_CMD 0x60
2098*4882a593Smuzhiyun #define A_PCICFG_INTR_ENABLE 0xf4
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun #define S_MASTER_PARITY_ERR    0
2101*4882a593Smuzhiyun #define V_MASTER_PARITY_ERR(x) ((x) << S_MASTER_PARITY_ERR)
2102*4882a593Smuzhiyun #define F_MASTER_PARITY_ERR    V_MASTER_PARITY_ERR(1U)
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun #define S_SIG_TARGET_ABORT    1
2105*4882a593Smuzhiyun #define V_SIG_TARGET_ABORT(x) ((x) << S_SIG_TARGET_ABORT)
2106*4882a593Smuzhiyun #define F_SIG_TARGET_ABORT    V_SIG_TARGET_ABORT(1U)
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun #define S_RCV_TARGET_ABORT    2
2109*4882a593Smuzhiyun #define V_RCV_TARGET_ABORT(x) ((x) << S_RCV_TARGET_ABORT)
2110*4882a593Smuzhiyun #define F_RCV_TARGET_ABORT    V_RCV_TARGET_ABORT(1U)
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun #define S_RCV_MASTER_ABORT    3
2113*4882a593Smuzhiyun #define V_RCV_MASTER_ABORT(x) ((x) << S_RCV_MASTER_ABORT)
2114*4882a593Smuzhiyun #define F_RCV_MASTER_ABORT    V_RCV_MASTER_ABORT(1U)
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun #define S_SIG_SYS_ERR    4
2117*4882a593Smuzhiyun #define V_SIG_SYS_ERR(x) ((x) << S_SIG_SYS_ERR)
2118*4882a593Smuzhiyun #define F_SIG_SYS_ERR    V_SIG_SYS_ERR(1U)
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun #define S_DET_PARITY_ERR    5
2121*4882a593Smuzhiyun #define V_DET_PARITY_ERR(x) ((x) << S_DET_PARITY_ERR)
2122*4882a593Smuzhiyun #define F_DET_PARITY_ERR    V_DET_PARITY_ERR(1U)
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun #define S_PIO_PARITY_ERR    6
2125*4882a593Smuzhiyun #define V_PIO_PARITY_ERR(x) ((x) << S_PIO_PARITY_ERR)
2126*4882a593Smuzhiyun #define F_PIO_PARITY_ERR    V_PIO_PARITY_ERR(1U)
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun #define S_WF_PARITY_ERR    7
2129*4882a593Smuzhiyun #define V_WF_PARITY_ERR(x) ((x) << S_WF_PARITY_ERR)
2130*4882a593Smuzhiyun #define F_WF_PARITY_ERR    V_WF_PARITY_ERR(1U)
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun #define S_RF_PARITY_ERR    8
2133*4882a593Smuzhiyun #define M_RF_PARITY_ERR    0x3
2134*4882a593Smuzhiyun #define V_RF_PARITY_ERR(x) ((x) << S_RF_PARITY_ERR)
2135*4882a593Smuzhiyun #define G_RF_PARITY_ERR(x) (((x) >> S_RF_PARITY_ERR) & M_RF_PARITY_ERR)
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun #define S_CF_PARITY_ERR    10
2138*4882a593Smuzhiyun #define M_CF_PARITY_ERR    0x3
2139*4882a593Smuzhiyun #define V_CF_PARITY_ERR(x) ((x) << S_CF_PARITY_ERR)
2140*4882a593Smuzhiyun #define G_CF_PARITY_ERR(x) (((x) >> S_CF_PARITY_ERR) & M_CF_PARITY_ERR)
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun #define A_PCICFG_INTR_CAUSE 0xf8
2143*4882a593Smuzhiyun #define A_PCICFG_MODE 0xfc
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun #define S_PCI_MODE_64BIT    0
2146*4882a593Smuzhiyun #define V_PCI_MODE_64BIT(x) ((x) << S_PCI_MODE_64BIT)
2147*4882a593Smuzhiyun #define F_PCI_MODE_64BIT    V_PCI_MODE_64BIT(1U)
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun #define S_PCI_MODE_66MHZ    1
2150*4882a593Smuzhiyun #define V_PCI_MODE_66MHZ(x) ((x) << S_PCI_MODE_66MHZ)
2151*4882a593Smuzhiyun #define F_PCI_MODE_66MHZ    V_PCI_MODE_66MHZ(1U)
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun #define S_PCI_MODE_PCIX_INITPAT    2
2154*4882a593Smuzhiyun #define M_PCI_MODE_PCIX_INITPAT    0x7
2155*4882a593Smuzhiyun #define V_PCI_MODE_PCIX_INITPAT(x) ((x) << S_PCI_MODE_PCIX_INITPAT)
2156*4882a593Smuzhiyun #define G_PCI_MODE_PCIX_INITPAT(x) (((x) >> S_PCI_MODE_PCIX_INITPAT) & M_PCI_MODE_PCIX_INITPAT)
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun #define S_PCI_MODE_PCIX    5
2159*4882a593Smuzhiyun #define V_PCI_MODE_PCIX(x) ((x) << S_PCI_MODE_PCIX)
2160*4882a593Smuzhiyun #define F_PCI_MODE_PCIX    V_PCI_MODE_PCIX(1U)
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun #define S_PCI_MODE_CLK    6
2163*4882a593Smuzhiyun #define M_PCI_MODE_CLK    0x3
2164*4882a593Smuzhiyun #define V_PCI_MODE_CLK(x) ((x) << S_PCI_MODE_CLK)
2165*4882a593Smuzhiyun #define G_PCI_MODE_CLK(x) (((x) >> S_PCI_MODE_CLK) & M_PCI_MODE_CLK)
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun #endif /* _CXGB_REGS_H_ */
2168