xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/chelsio/cxgb/mv88e1xxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* $Date: 2005/10/24 23:18:13 $ $RCSfile: mv88e1xxx.c,v $ $Revision: 1.49 $ */
3*4882a593Smuzhiyun #include "common.h"
4*4882a593Smuzhiyun #include "mv88e1xxx.h"
5*4882a593Smuzhiyun #include "cphy.h"
6*4882a593Smuzhiyun #include "elmer0.h"
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* MV88E1XXX MDI crossover register values */
9*4882a593Smuzhiyun #define CROSSOVER_MDI   0
10*4882a593Smuzhiyun #define CROSSOVER_MDIX  1
11*4882a593Smuzhiyun #define CROSSOVER_AUTO  3
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define INTR_ENABLE_MASK 0x6CA0
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Set the bits given by 'bitval' in PHY register 'reg'.
17*4882a593Smuzhiyun  */
mdio_set_bit(struct cphy * cphy,int reg,u32 bitval)18*4882a593Smuzhiyun static void mdio_set_bit(struct cphy *cphy, int reg, u32 bitval)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u32 val;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy, reg, &val);
23*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, reg, val | bitval);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Clear the bits given by 'bitval' in PHY register 'reg'.
28*4882a593Smuzhiyun  */
mdio_clear_bit(struct cphy * cphy,int reg,u32 bitval)29*4882a593Smuzhiyun static void mdio_clear_bit(struct cphy *cphy, int reg, u32 bitval)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	u32 val;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy, reg, &val);
34*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, reg, val & ~bitval);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * NAME:   phy_reset
39*4882a593Smuzhiyun  *
40*4882a593Smuzhiyun  * DESC:   Reset the given PHY's port. NOTE: This is not a global
41*4882a593Smuzhiyun  *         chip reset.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * PARAMS: cphy     - Pointer to PHY instance data.
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * RETURN:  0 - Successful reset.
46*4882a593Smuzhiyun  *         -1 - Timeout.
47*4882a593Smuzhiyun  */
mv88e1xxx_reset(struct cphy * cphy,int wait)48*4882a593Smuzhiyun static int mv88e1xxx_reset(struct cphy *cphy, int wait)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	u32 ctl;
51*4882a593Smuzhiyun 	int time_out = 1000;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	mdio_set_bit(cphy, MII_BMCR, BMCR_RESET);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	do {
56*4882a593Smuzhiyun 		(void) simple_mdio_read(cphy, MII_BMCR, &ctl);
57*4882a593Smuzhiyun 		ctl &= BMCR_RESET;
58*4882a593Smuzhiyun 		if (ctl)
59*4882a593Smuzhiyun 			udelay(1);
60*4882a593Smuzhiyun 	} while (ctl && --time_out);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return ctl ? -1 : 0;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
mv88e1xxx_interrupt_enable(struct cphy * cphy)65*4882a593Smuzhiyun static int mv88e1xxx_interrupt_enable(struct cphy *cphy)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	/* Enable PHY interrupts. */
68*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, MV88E1XXX_INTERRUPT_ENABLE_REGISTER,
69*4882a593Smuzhiyun 		   INTR_ENABLE_MASK);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Enable Marvell interrupts through Elmer0. */
72*4882a593Smuzhiyun 	if (t1_is_asic(cphy->adapter)) {
73*4882a593Smuzhiyun 		u32 elmer;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 		t1_tpi_read(cphy->adapter, A_ELMER0_INT_ENABLE, &elmer);
76*4882a593Smuzhiyun 		elmer |= ELMER0_GP_BIT1;
77*4882a593Smuzhiyun 		if (is_T2(cphy->adapter))
78*4882a593Smuzhiyun 		    elmer |= ELMER0_GP_BIT2 | ELMER0_GP_BIT3 | ELMER0_GP_BIT4;
79*4882a593Smuzhiyun 		t1_tpi_write(cphy->adapter, A_ELMER0_INT_ENABLE, elmer);
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
mv88e1xxx_interrupt_disable(struct cphy * cphy)84*4882a593Smuzhiyun static int mv88e1xxx_interrupt_disable(struct cphy *cphy)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	/* Disable all phy interrupts. */
87*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, MV88E1XXX_INTERRUPT_ENABLE_REGISTER, 0);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Disable Marvell interrupts through Elmer0. */
90*4882a593Smuzhiyun 	if (t1_is_asic(cphy->adapter)) {
91*4882a593Smuzhiyun 		u32 elmer;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		t1_tpi_read(cphy->adapter, A_ELMER0_INT_ENABLE, &elmer);
94*4882a593Smuzhiyun 		elmer &= ~ELMER0_GP_BIT1;
95*4882a593Smuzhiyun 		if (is_T2(cphy->adapter))
96*4882a593Smuzhiyun 		    elmer &= ~(ELMER0_GP_BIT2|ELMER0_GP_BIT3|ELMER0_GP_BIT4);
97*4882a593Smuzhiyun 		t1_tpi_write(cphy->adapter, A_ELMER0_INT_ENABLE, elmer);
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
mv88e1xxx_interrupt_clear(struct cphy * cphy)102*4882a593Smuzhiyun static int mv88e1xxx_interrupt_clear(struct cphy *cphy)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u32 elmer;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Clear PHY interrupts by reading the register. */
107*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy,
108*4882a593Smuzhiyun 			MV88E1XXX_INTERRUPT_STATUS_REGISTER, &elmer);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Clear Marvell interrupts through Elmer0. */
111*4882a593Smuzhiyun 	if (t1_is_asic(cphy->adapter)) {
112*4882a593Smuzhiyun 		t1_tpi_read(cphy->adapter, A_ELMER0_INT_CAUSE, &elmer);
113*4882a593Smuzhiyun 		elmer |= ELMER0_GP_BIT1;
114*4882a593Smuzhiyun 		if (is_T2(cphy->adapter))
115*4882a593Smuzhiyun 		    elmer |= ELMER0_GP_BIT2|ELMER0_GP_BIT3|ELMER0_GP_BIT4;
116*4882a593Smuzhiyun 		t1_tpi_write(cphy->adapter, A_ELMER0_INT_CAUSE, elmer);
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Set the PHY speed and duplex.  This also disables auto-negotiation, except
123*4882a593Smuzhiyun  * for 1Gb/s, where auto-negotiation is mandatory.
124*4882a593Smuzhiyun  */
mv88e1xxx_set_speed_duplex(struct cphy * phy,int speed,int duplex)125*4882a593Smuzhiyun static int mv88e1xxx_set_speed_duplex(struct cphy *phy, int speed, int duplex)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 ctl;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	(void) simple_mdio_read(phy, MII_BMCR, &ctl);
130*4882a593Smuzhiyun 	if (speed >= 0) {
131*4882a593Smuzhiyun 		ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
132*4882a593Smuzhiyun 		if (speed == SPEED_100)
133*4882a593Smuzhiyun 			ctl |= BMCR_SPEED100;
134*4882a593Smuzhiyun 		else if (speed == SPEED_1000)
135*4882a593Smuzhiyun 			ctl |= BMCR_SPEED1000;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	if (duplex >= 0) {
138*4882a593Smuzhiyun 		ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
139*4882a593Smuzhiyun 		if (duplex == DUPLEX_FULL)
140*4882a593Smuzhiyun 			ctl |= BMCR_FULLDPLX;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 	if (ctl & BMCR_SPEED1000)  /* auto-negotiation required for 1Gb/s */
143*4882a593Smuzhiyun 		ctl |= BMCR_ANENABLE;
144*4882a593Smuzhiyun 	(void) simple_mdio_write(phy, MII_BMCR, ctl);
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
mv88e1xxx_crossover_set(struct cphy * cphy,int crossover)148*4882a593Smuzhiyun static int mv88e1xxx_crossover_set(struct cphy *cphy, int crossover)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	u32 data32;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy,
153*4882a593Smuzhiyun 			MV88E1XXX_SPECIFIC_CNTRL_REGISTER, &data32);
154*4882a593Smuzhiyun 	data32 &= ~V_PSCR_MDI_XOVER_MODE(M_PSCR_MDI_XOVER_MODE);
155*4882a593Smuzhiyun 	data32 |= V_PSCR_MDI_XOVER_MODE(crossover);
156*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy,
157*4882a593Smuzhiyun 			MV88E1XXX_SPECIFIC_CNTRL_REGISTER, data32);
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
mv88e1xxx_autoneg_enable(struct cphy * cphy)161*4882a593Smuzhiyun static int mv88e1xxx_autoneg_enable(struct cphy *cphy)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u32 ctl;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	(void) mv88e1xxx_crossover_set(cphy, CROSSOVER_AUTO);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy, MII_BMCR, &ctl);
168*4882a593Smuzhiyun 	/* restart autoneg for change to take effect */
169*4882a593Smuzhiyun 	ctl |= BMCR_ANENABLE | BMCR_ANRESTART;
170*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, MII_BMCR, ctl);
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
mv88e1xxx_autoneg_disable(struct cphy * cphy)174*4882a593Smuzhiyun static int mv88e1xxx_autoneg_disable(struct cphy *cphy)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	u32 ctl;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/*
179*4882a593Smuzhiyun 	 * Crossover *must* be set to manual in order to disable auto-neg.
180*4882a593Smuzhiyun 	 * The Alaska FAQs document highlights this point.
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	(void) mv88e1xxx_crossover_set(cphy, CROSSOVER_MDI);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/*
185*4882a593Smuzhiyun 	 * Must include autoneg reset when disabling auto-neg. This
186*4882a593Smuzhiyun 	 * is described in the Alaska FAQ document.
187*4882a593Smuzhiyun 	 */
188*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy, MII_BMCR, &ctl);
189*4882a593Smuzhiyun 	ctl &= ~BMCR_ANENABLE;
190*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy, MII_BMCR, ctl | BMCR_ANRESTART);
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
mv88e1xxx_autoneg_restart(struct cphy * cphy)194*4882a593Smuzhiyun static int mv88e1xxx_autoneg_restart(struct cphy *cphy)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	mdio_set_bit(cphy, MII_BMCR, BMCR_ANRESTART);
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
mv88e1xxx_advertise(struct cphy * phy,unsigned int advertise_map)200*4882a593Smuzhiyun static int mv88e1xxx_advertise(struct cphy *phy, unsigned int advertise_map)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	u32 val = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (advertise_map &
205*4882a593Smuzhiyun 	    (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
206*4882a593Smuzhiyun 		(void) simple_mdio_read(phy, MII_GBCR, &val);
207*4882a593Smuzhiyun 		val &= ~(GBCR_ADV_1000HALF | GBCR_ADV_1000FULL);
208*4882a593Smuzhiyun 		if (advertise_map & ADVERTISED_1000baseT_Half)
209*4882a593Smuzhiyun 			val |= GBCR_ADV_1000HALF;
210*4882a593Smuzhiyun 		if (advertise_map & ADVERTISED_1000baseT_Full)
211*4882a593Smuzhiyun 			val |= GBCR_ADV_1000FULL;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 	(void) simple_mdio_write(phy, MII_GBCR, val);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	val = 1;
216*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_10baseT_Half)
217*4882a593Smuzhiyun 		val |= ADVERTISE_10HALF;
218*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_10baseT_Full)
219*4882a593Smuzhiyun 		val |= ADVERTISE_10FULL;
220*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_100baseT_Half)
221*4882a593Smuzhiyun 		val |= ADVERTISE_100HALF;
222*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_100baseT_Full)
223*4882a593Smuzhiyun 		val |= ADVERTISE_100FULL;
224*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_PAUSE)
225*4882a593Smuzhiyun 		val |= ADVERTISE_PAUSE;
226*4882a593Smuzhiyun 	if (advertise_map & ADVERTISED_ASYM_PAUSE)
227*4882a593Smuzhiyun 		val |= ADVERTISE_PAUSE_ASYM;
228*4882a593Smuzhiyun 	(void) simple_mdio_write(phy, MII_ADVERTISE, val);
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
mv88e1xxx_set_loopback(struct cphy * cphy,int on)232*4882a593Smuzhiyun static int mv88e1xxx_set_loopback(struct cphy *cphy, int on)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	if (on)
235*4882a593Smuzhiyun 		mdio_set_bit(cphy, MII_BMCR, BMCR_LOOPBACK);
236*4882a593Smuzhiyun 	else
237*4882a593Smuzhiyun 		mdio_clear_bit(cphy, MII_BMCR, BMCR_LOOPBACK);
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mv88e1xxx_get_link_status(struct cphy * cphy,int * link_ok,int * speed,int * duplex,int * fc)241*4882a593Smuzhiyun static int mv88e1xxx_get_link_status(struct cphy *cphy, int *link_ok,
242*4882a593Smuzhiyun 				     int *speed, int *duplex, int *fc)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u32 status;
245*4882a593Smuzhiyun 	int sp = -1, dplx = -1, pause = 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy,
248*4882a593Smuzhiyun 			MV88E1XXX_SPECIFIC_STATUS_REGISTER, &status);
249*4882a593Smuzhiyun 	if ((status & V_PSSR_STATUS_RESOLVED) != 0) {
250*4882a593Smuzhiyun 		if (status & V_PSSR_RX_PAUSE)
251*4882a593Smuzhiyun 			pause |= PAUSE_RX;
252*4882a593Smuzhiyun 		if (status & V_PSSR_TX_PAUSE)
253*4882a593Smuzhiyun 			pause |= PAUSE_TX;
254*4882a593Smuzhiyun 		dplx = (status & V_PSSR_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
255*4882a593Smuzhiyun 		sp = G_PSSR_SPEED(status);
256*4882a593Smuzhiyun 		if (sp == 0)
257*4882a593Smuzhiyun 			sp = SPEED_10;
258*4882a593Smuzhiyun 		else if (sp == 1)
259*4882a593Smuzhiyun 			sp = SPEED_100;
260*4882a593Smuzhiyun 		else
261*4882a593Smuzhiyun 			sp = SPEED_1000;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 	if (link_ok)
264*4882a593Smuzhiyun 		*link_ok = (status & V_PSSR_LINK) != 0;
265*4882a593Smuzhiyun 	if (speed)
266*4882a593Smuzhiyun 		*speed = sp;
267*4882a593Smuzhiyun 	if (duplex)
268*4882a593Smuzhiyun 		*duplex = dplx;
269*4882a593Smuzhiyun 	if (fc)
270*4882a593Smuzhiyun 		*fc = pause;
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
mv88e1xxx_downshift_set(struct cphy * cphy,int downshift_enable)274*4882a593Smuzhiyun static int mv88e1xxx_downshift_set(struct cphy *cphy, int downshift_enable)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 val;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	(void) simple_mdio_read(cphy,
279*4882a593Smuzhiyun 		MV88E1XXX_EXT_PHY_SPECIFIC_CNTRL_REGISTER, &val);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/*
282*4882a593Smuzhiyun 	 * Set the downshift counter to 2 so we try to establish Gb link
283*4882a593Smuzhiyun 	 * twice before downshifting.
284*4882a593Smuzhiyun 	 */
285*4882a593Smuzhiyun 	val &= ~(V_DOWNSHIFT_ENABLE | V_DOWNSHIFT_CNT(M_DOWNSHIFT_CNT));
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if (downshift_enable)
288*4882a593Smuzhiyun 		val |= V_DOWNSHIFT_ENABLE | V_DOWNSHIFT_CNT(2);
289*4882a593Smuzhiyun 	(void) simple_mdio_write(cphy,
290*4882a593Smuzhiyun 			MV88E1XXX_EXT_PHY_SPECIFIC_CNTRL_REGISTER, val);
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
mv88e1xxx_interrupt_handler(struct cphy * cphy)294*4882a593Smuzhiyun static int mv88e1xxx_interrupt_handler(struct cphy *cphy)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	int cphy_cause = 0;
297*4882a593Smuzhiyun 	u32 status;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/*
300*4882a593Smuzhiyun 	 * Loop until cause reads zero. Need to handle bouncing interrupts.
301*4882a593Smuzhiyun 	 */
302*4882a593Smuzhiyun 	while (1) {
303*4882a593Smuzhiyun 		u32 cause;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		(void) simple_mdio_read(cphy,
306*4882a593Smuzhiyun 				MV88E1XXX_INTERRUPT_STATUS_REGISTER,
307*4882a593Smuzhiyun 				&cause);
308*4882a593Smuzhiyun 		cause &= INTR_ENABLE_MASK;
309*4882a593Smuzhiyun 		if (!cause)
310*4882a593Smuzhiyun 			break;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (cause & MV88E1XXX_INTR_LINK_CHNG) {
313*4882a593Smuzhiyun 			(void) simple_mdio_read(cphy,
314*4882a593Smuzhiyun 				MV88E1XXX_SPECIFIC_STATUS_REGISTER, &status);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 			if (status & MV88E1XXX_INTR_LINK_CHNG)
317*4882a593Smuzhiyun 				cphy->state |= PHY_LINK_UP;
318*4882a593Smuzhiyun 			else {
319*4882a593Smuzhiyun 				cphy->state &= ~PHY_LINK_UP;
320*4882a593Smuzhiyun 				if (cphy->state & PHY_AUTONEG_EN)
321*4882a593Smuzhiyun 					cphy->state &= ~PHY_AUTONEG_RDY;
322*4882a593Smuzhiyun 				cphy_cause |= cphy_cause_link_change;
323*4882a593Smuzhiyun 			}
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		if (cause & MV88E1XXX_INTR_AUTONEG_DONE)
327*4882a593Smuzhiyun 			cphy->state |= PHY_AUTONEG_RDY;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		if ((cphy->state & (PHY_LINK_UP | PHY_AUTONEG_RDY)) ==
330*4882a593Smuzhiyun 			(PHY_LINK_UP | PHY_AUTONEG_RDY))
331*4882a593Smuzhiyun 				cphy_cause |= cphy_cause_link_change;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	return cphy_cause;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
mv88e1xxx_destroy(struct cphy * cphy)336*4882a593Smuzhiyun static void mv88e1xxx_destroy(struct cphy *cphy)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	kfree(cphy);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct cphy_ops mv88e1xxx_ops = {
342*4882a593Smuzhiyun 	.destroy              = mv88e1xxx_destroy,
343*4882a593Smuzhiyun 	.reset                = mv88e1xxx_reset,
344*4882a593Smuzhiyun 	.interrupt_enable     = mv88e1xxx_interrupt_enable,
345*4882a593Smuzhiyun 	.interrupt_disable    = mv88e1xxx_interrupt_disable,
346*4882a593Smuzhiyun 	.interrupt_clear      = mv88e1xxx_interrupt_clear,
347*4882a593Smuzhiyun 	.interrupt_handler    = mv88e1xxx_interrupt_handler,
348*4882a593Smuzhiyun 	.autoneg_enable       = mv88e1xxx_autoneg_enable,
349*4882a593Smuzhiyun 	.autoneg_disable      = mv88e1xxx_autoneg_disable,
350*4882a593Smuzhiyun 	.autoneg_restart      = mv88e1xxx_autoneg_restart,
351*4882a593Smuzhiyun 	.advertise            = mv88e1xxx_advertise,
352*4882a593Smuzhiyun 	.set_loopback         = mv88e1xxx_set_loopback,
353*4882a593Smuzhiyun 	.set_speed_duplex     = mv88e1xxx_set_speed_duplex,
354*4882a593Smuzhiyun 	.get_link_status      = mv88e1xxx_get_link_status,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
mv88e1xxx_phy_create(struct net_device * dev,int phy_addr,const struct mdio_ops * mdio_ops)357*4882a593Smuzhiyun static struct cphy *mv88e1xxx_phy_create(struct net_device *dev, int phy_addr,
358*4882a593Smuzhiyun 					 const struct mdio_ops *mdio_ops)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct adapter *adapter = netdev_priv(dev);
361*4882a593Smuzhiyun 	struct cphy *cphy = kzalloc(sizeof(*cphy), GFP_KERNEL);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (!cphy)
364*4882a593Smuzhiyun 		return NULL;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	cphy_init(cphy, dev, phy_addr, &mv88e1xxx_ops, mdio_ops);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* Configure particular PHY's to run in a different mode. */
369*4882a593Smuzhiyun 	if ((board_info(adapter)->caps & SUPPORTED_TP) &&
370*4882a593Smuzhiyun 	    board_info(adapter)->chip_phy == CHBT_PHY_88E1111) {
371*4882a593Smuzhiyun 		/*
372*4882a593Smuzhiyun 		 * Configure the PHY transmitter as class A to reduce EMI.
373*4882a593Smuzhiyun 		 */
374*4882a593Smuzhiyun 		(void) simple_mdio_write(cphy,
375*4882a593Smuzhiyun 				MV88E1XXX_EXTENDED_ADDR_REGISTER, 0xB);
376*4882a593Smuzhiyun 		(void) simple_mdio_write(cphy,
377*4882a593Smuzhiyun 				MV88E1XXX_EXTENDED_REGISTER, 0x8004);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 	(void) mv88e1xxx_downshift_set(cphy, 1);   /* Enable downshift */
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* LED */
382*4882a593Smuzhiyun 	if (is_T2(adapter)) {
383*4882a593Smuzhiyun 		(void) simple_mdio_write(cphy,
384*4882a593Smuzhiyun 				MV88E1XXX_LED_CONTROL_REGISTER, 0x1);
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return cphy;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
mv88e1xxx_phy_reset(adapter_t * adapter)390*4882a593Smuzhiyun static int mv88e1xxx_phy_reset(adapter_t* adapter)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun const struct gphy t1_mv88e1xxx_ops = {
396*4882a593Smuzhiyun 	.create = mv88e1xxx_phy_create,
397*4882a593Smuzhiyun 	.reset =  mv88e1xxx_phy_reset
398*4882a593Smuzhiyun };
399