1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* $Date: 2005/03/07 23:59:05 $ $RCSfile: fpga_defs.h,v $ $Revision: 1.4 $ */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun /* 5*4882a593Smuzhiyun * FPGA specific definitions 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __CHELSIO_FPGA_DEFS_H__ 9*4882a593Smuzhiyun #define __CHELSIO_FPGA_DEFS_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define FPGA_PCIX_ADDR_VERSION 0xA08 12*4882a593Smuzhiyun #define FPGA_PCIX_ADDR_STAT 0xA0C 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* FPGA master interrupt Cause/Enable bits */ 15*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_SGE_ERROR 0x1 16*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_SGE_DATA 0x2 17*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_TP 0x4 18*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_MC3 0x8 19*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_GMAC 0x10 20*4882a593Smuzhiyun #define FPGA_PCIX_INTERRUPT_PCIX 0x20 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* TP interrupt register addresses */ 23*4882a593Smuzhiyun #define FPGA_TP_ADDR_INTERRUPT_ENABLE 0xA10 24*4882a593Smuzhiyun #define FPGA_TP_ADDR_INTERRUPT_CAUSE 0xA14 25*4882a593Smuzhiyun #define FPGA_TP_ADDR_VERSION 0xA18 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* TP interrupt Cause/Enable bits */ 28*4882a593Smuzhiyun #define FPGA_TP_INTERRUPT_MC4 0x1 29*4882a593Smuzhiyun #define FPGA_TP_INTERRUPT_MC5 0x2 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * PM interrupt register addresses 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun #define FPGA_MC3_REG_INTRENABLE 0xA20 35*4882a593Smuzhiyun #define FPGA_MC3_REG_INTRCAUSE 0xA24 36*4882a593Smuzhiyun #define FPGA_MC3_REG_VERSION 0xA28 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * GMAC interrupt register addresses 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun #define FPGA_GMAC_ADDR_INTERRUPT_ENABLE 0xA30 42*4882a593Smuzhiyun #define FPGA_GMAC_ADDR_INTERRUPT_CAUSE 0xA34 43*4882a593Smuzhiyun #define FPGA_GMAC_ADDR_VERSION 0xA38 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* GMAC Cause/Enable bits */ 46*4882a593Smuzhiyun #define FPGA_GMAC_INTERRUPT_PORT0 0x1 47*4882a593Smuzhiyun #define FPGA_GMAC_INTERRUPT_PORT1 0x2 48*4882a593Smuzhiyun #define FPGA_GMAC_INTERRUPT_PORT2 0x4 49*4882a593Smuzhiyun #define FPGA_GMAC_INTERRUPT_PORT3 0x8 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* MI0 registers */ 52*4882a593Smuzhiyun #define A_MI0_CLK 0xb00 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define S_MI0_CLK_DIV 0 55*4882a593Smuzhiyun #define M_MI0_CLK_DIV 0xff 56*4882a593Smuzhiyun #define V_MI0_CLK_DIV(x) ((x) << S_MI0_CLK_DIV) 57*4882a593Smuzhiyun #define G_MI0_CLK_DIV(x) (((x) >> S_MI0_CLK_DIV) & M_MI0_CLK_DIV) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define S_MI0_CLK_CNT 8 60*4882a593Smuzhiyun #define M_MI0_CLK_CNT 0xff 61*4882a593Smuzhiyun #define V_MI0_CLK_CNT(x) ((x) << S_MI0_CLK_CNT) 62*4882a593Smuzhiyun #define G_MI0_CLK_CNT(x) (((x) >> S_MI0_CLK_CNT) & M_MI0_CLK_CNT) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define A_MI0_CSR 0xb04 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define S_MI0_CSR_POLL 0 67*4882a593Smuzhiyun #define V_MI0_CSR_POLL(x) ((x) << S_MI0_CSR_POLL) 68*4882a593Smuzhiyun #define F_MI0_CSR_POLL V_MI0_CSR_POLL(1U) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define S_MI0_PREAMBLE 1 71*4882a593Smuzhiyun #define V_MI0_PREAMBLE(x) ((x) << S_MI0_PREAMBLE) 72*4882a593Smuzhiyun #define F_MI0_PREAMBLE V_MI0_PREAMBLE(1U) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define S_MI0_INTR_ENABLE 2 75*4882a593Smuzhiyun #define V_MI0_INTR_ENABLE(x) ((x) << S_MI0_INTR_ENABLE) 76*4882a593Smuzhiyun #define F_MI0_INTR_ENABLE V_MI0_INTR_ENABLE(1U) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define S_MI0_BUSY 3 79*4882a593Smuzhiyun #define V_MI0_BUSY(x) ((x) << S_MI0_BUSY) 80*4882a593Smuzhiyun #define F_MI0_BUSY V_MI0_BUSY(1U) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define S_MI0_MDIO 4 83*4882a593Smuzhiyun #define V_MI0_MDIO(x) ((x) << S_MI0_MDIO) 84*4882a593Smuzhiyun #define F_MI0_MDIO V_MI0_MDIO(1U) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define A_MI0_ADDR 0xb08 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define S_MI0_PHY_REG_ADDR 0 89*4882a593Smuzhiyun #define M_MI0_PHY_REG_ADDR 0x1f 90*4882a593Smuzhiyun #define V_MI0_PHY_REG_ADDR(x) ((x) << S_MI0_PHY_REG_ADDR) 91*4882a593Smuzhiyun #define G_MI0_PHY_REG_ADDR(x) (((x) >> S_MI0_PHY_REG_ADDR) & M_MI0_PHY_REG_ADDR) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define S_MI0_PHY_ADDR 5 94*4882a593Smuzhiyun #define M_MI0_PHY_ADDR 0x1f 95*4882a593Smuzhiyun #define V_MI0_PHY_ADDR(x) ((x) << S_MI0_PHY_ADDR) 96*4882a593Smuzhiyun #define G_MI0_PHY_ADDR(x) (((x) >> S_MI0_PHY_ADDR) & M_MI0_PHY_ADDR) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define A_MI0_DATA_EXT 0xb0c 99*4882a593Smuzhiyun #define A_MI0_DATA_INT 0xb10 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* GMAC registers */ 102*4882a593Smuzhiyun #define A_GMAC_MACID_LO 0x28 103*4882a593Smuzhiyun #define A_GMAC_MACID_HI 0x2c 104*4882a593Smuzhiyun #define A_GMAC_CSR 0x30 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define S_INTERFACE 0 107*4882a593Smuzhiyun #define M_INTERFACE 0x3 108*4882a593Smuzhiyun #define V_INTERFACE(x) ((x) << S_INTERFACE) 109*4882a593Smuzhiyun #define G_INTERFACE(x) (((x) >> S_INTERFACE) & M_INTERFACE) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define S_MAC_TX_ENABLE 2 112*4882a593Smuzhiyun #define V_MAC_TX_ENABLE(x) ((x) << S_MAC_TX_ENABLE) 113*4882a593Smuzhiyun #define F_MAC_TX_ENABLE V_MAC_TX_ENABLE(1U) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define S_MAC_RX_ENABLE 3 116*4882a593Smuzhiyun #define V_MAC_RX_ENABLE(x) ((x) << S_MAC_RX_ENABLE) 117*4882a593Smuzhiyun #define F_MAC_RX_ENABLE V_MAC_RX_ENABLE(1U) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define S_MAC_LB_ENABLE 4 120*4882a593Smuzhiyun #define V_MAC_LB_ENABLE(x) ((x) << S_MAC_LB_ENABLE) 121*4882a593Smuzhiyun #define F_MAC_LB_ENABLE V_MAC_LB_ENABLE(1U) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define S_MAC_SPEED 5 124*4882a593Smuzhiyun #define M_MAC_SPEED 0x3 125*4882a593Smuzhiyun #define V_MAC_SPEED(x) ((x) << S_MAC_SPEED) 126*4882a593Smuzhiyun #define G_MAC_SPEED(x) (((x) >> S_MAC_SPEED) & M_MAC_SPEED) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define S_MAC_HD_FC_ENABLE 7 129*4882a593Smuzhiyun #define V_MAC_HD_FC_ENABLE(x) ((x) << S_MAC_HD_FC_ENABLE) 130*4882a593Smuzhiyun #define F_MAC_HD_FC_ENABLE V_MAC_HD_FC_ENABLE(1U) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define S_MAC_HALF_DUPLEX 8 133*4882a593Smuzhiyun #define V_MAC_HALF_DUPLEX(x) ((x) << S_MAC_HALF_DUPLEX) 134*4882a593Smuzhiyun #define F_MAC_HALF_DUPLEX V_MAC_HALF_DUPLEX(1U) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define S_MAC_PROMISC 9 137*4882a593Smuzhiyun #define V_MAC_PROMISC(x) ((x) << S_MAC_PROMISC) 138*4882a593Smuzhiyun #define F_MAC_PROMISC V_MAC_PROMISC(1U) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define S_MAC_MC_ENABLE 10 141*4882a593Smuzhiyun #define V_MAC_MC_ENABLE(x) ((x) << S_MAC_MC_ENABLE) 142*4882a593Smuzhiyun #define F_MAC_MC_ENABLE V_MAC_MC_ENABLE(1U) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define S_MAC_RESET 11 145*4882a593Smuzhiyun #define V_MAC_RESET(x) ((x) << S_MAC_RESET) 146*4882a593Smuzhiyun #define F_MAC_RESET V_MAC_RESET(1U) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define S_MAC_RX_PAUSE_ENABLE 12 149*4882a593Smuzhiyun #define V_MAC_RX_PAUSE_ENABLE(x) ((x) << S_MAC_RX_PAUSE_ENABLE) 150*4882a593Smuzhiyun #define F_MAC_RX_PAUSE_ENABLE V_MAC_RX_PAUSE_ENABLE(1U) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define S_MAC_TX_PAUSE_ENABLE 13 153*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_ENABLE(x) ((x) << S_MAC_TX_PAUSE_ENABLE) 154*4882a593Smuzhiyun #define F_MAC_TX_PAUSE_ENABLE V_MAC_TX_PAUSE_ENABLE(1U) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define S_MAC_LWM_ENABLE 14 157*4882a593Smuzhiyun #define V_MAC_LWM_ENABLE(x) ((x) << S_MAC_LWM_ENABLE) 158*4882a593Smuzhiyun #define F_MAC_LWM_ENABLE V_MAC_LWM_ENABLE(1U) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define S_MAC_MAGIC_PKT_ENABLE 15 161*4882a593Smuzhiyun #define V_MAC_MAGIC_PKT_ENABLE(x) ((x) << S_MAC_MAGIC_PKT_ENABLE) 162*4882a593Smuzhiyun #define F_MAC_MAGIC_PKT_ENABLE V_MAC_MAGIC_PKT_ENABLE(1U) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define S_MAC_ISL_ENABLE 16 165*4882a593Smuzhiyun #define V_MAC_ISL_ENABLE(x) ((x) << S_MAC_ISL_ENABLE) 166*4882a593Smuzhiyun #define F_MAC_ISL_ENABLE V_MAC_ISL_ENABLE(1U) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define S_MAC_JUMBO_ENABLE 17 169*4882a593Smuzhiyun #define V_MAC_JUMBO_ENABLE(x) ((x) << S_MAC_JUMBO_ENABLE) 170*4882a593Smuzhiyun #define F_MAC_JUMBO_ENABLE V_MAC_JUMBO_ENABLE(1U) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define S_MAC_RX_PAD_ENABLE 18 173*4882a593Smuzhiyun #define V_MAC_RX_PAD_ENABLE(x) ((x) << S_MAC_RX_PAD_ENABLE) 174*4882a593Smuzhiyun #define F_MAC_RX_PAD_ENABLE V_MAC_RX_PAD_ENABLE(1U) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define S_MAC_RX_CRC_ENABLE 19 177*4882a593Smuzhiyun #define V_MAC_RX_CRC_ENABLE(x) ((x) << S_MAC_RX_CRC_ENABLE) 178*4882a593Smuzhiyun #define F_MAC_RX_CRC_ENABLE V_MAC_RX_CRC_ENABLE(1U) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define A_GMAC_IFS 0x34 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define S_MAC_IFS2 0 183*4882a593Smuzhiyun #define M_MAC_IFS2 0x3f 184*4882a593Smuzhiyun #define V_MAC_IFS2(x) ((x) << S_MAC_IFS2) 185*4882a593Smuzhiyun #define G_MAC_IFS2(x) (((x) >> S_MAC_IFS2) & M_MAC_IFS2) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define S_MAC_IFS1 8 188*4882a593Smuzhiyun #define M_MAC_IFS1 0x7f 189*4882a593Smuzhiyun #define V_MAC_IFS1(x) ((x) << S_MAC_IFS1) 190*4882a593Smuzhiyun #define G_MAC_IFS1(x) (((x) >> S_MAC_IFS1) & M_MAC_IFS1) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define A_GMAC_JUMBO_FRAME_LEN 0x38 193*4882a593Smuzhiyun #define A_GMAC_LNK_DLY 0x3c 194*4882a593Smuzhiyun #define A_GMAC_PAUSETIME 0x40 195*4882a593Smuzhiyun #define A_GMAC_MCAST_LO 0x44 196*4882a593Smuzhiyun #define A_GMAC_MCAST_HI 0x48 197*4882a593Smuzhiyun #define A_GMAC_MCAST_MASK_LO 0x4c 198*4882a593Smuzhiyun #define A_GMAC_MCAST_MASK_HI 0x50 199*4882a593Smuzhiyun #define A_GMAC_RMT_CNT 0x54 200*4882a593Smuzhiyun #define A_GMAC_RMT_DATA 0x58 201*4882a593Smuzhiyun #define A_GMAC_BACKOFF_SEED 0x5c 202*4882a593Smuzhiyun #define A_GMAC_TXF_THRES 0x60 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define S_TXF_READ_THRESHOLD 0 205*4882a593Smuzhiyun #define M_TXF_READ_THRESHOLD 0xff 206*4882a593Smuzhiyun #define V_TXF_READ_THRESHOLD(x) ((x) << S_TXF_READ_THRESHOLD) 207*4882a593Smuzhiyun #define G_TXF_READ_THRESHOLD(x) (((x) >> S_TXF_READ_THRESHOLD) & M_TXF_READ_THRESHOLD) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define S_TXF_WRITE_THRESHOLD 16 210*4882a593Smuzhiyun #define M_TXF_WRITE_THRESHOLD 0xff 211*4882a593Smuzhiyun #define V_TXF_WRITE_THRESHOLD(x) ((x) << S_TXF_WRITE_THRESHOLD) 212*4882a593Smuzhiyun #define G_TXF_WRITE_THRESHOLD(x) (((x) >> S_TXF_WRITE_THRESHOLD) & M_TXF_WRITE_THRESHOLD) 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define MAC_REG_BASE 0x600 215*4882a593Smuzhiyun #define MAC_REG_ADDR(idx, reg) (MAC_REG_BASE + (idx) * 128 + (reg)) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define MAC_REG_IDLO(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_LO) 218*4882a593Smuzhiyun #define MAC_REG_IDHI(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_HI) 219*4882a593Smuzhiyun #define MAC_REG_CSR(idx) MAC_REG_ADDR(idx, A_GMAC_CSR) 220*4882a593Smuzhiyun #define MAC_REG_IFS(idx) MAC_REG_ADDR(idx, A_GMAC_IFS) 221*4882a593Smuzhiyun #define MAC_REG_LARGEFRAMELENGTH(idx) MAC_REG_ADDR(idx, A_GMAC_JUMBO_FRAME_LEN) 222*4882a593Smuzhiyun #define MAC_REG_LINKDLY(idx) MAC_REG_ADDR(idx, A_GMAC_LNK_DLY) 223*4882a593Smuzhiyun #define MAC_REG_PAUSETIME(idx) MAC_REG_ADDR(idx, A_GMAC_PAUSETIME) 224*4882a593Smuzhiyun #define MAC_REG_CASTLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_LO) 225*4882a593Smuzhiyun #define MAC_REG_MCASTHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_HI) 226*4882a593Smuzhiyun #define MAC_REG_CASTMASKLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_LO) 227*4882a593Smuzhiyun #define MAC_REG_MCASTMASKHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_HI) 228*4882a593Smuzhiyun #define MAC_REG_RMCNT(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_CNT) 229*4882a593Smuzhiyun #define MAC_REG_RMDATA(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_DATA) 230*4882a593Smuzhiyun #define MAC_REG_GMRANDBACKOFFSEED(idx) MAC_REG_ADDR(idx, A_GMAC_BACKOFF_SEED) 231*4882a593Smuzhiyun #define MAC_REG_TXFTHRESHOLDS(idx) MAC_REG_ADDR(idx, A_GMAC_TXF_THRES) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #endif 234