xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cavium/thunder/thunder_bgx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Cavium, Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef THUNDER_BGX_H
7*4882a593Smuzhiyun #define THUNDER_BGX_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* PCI device ID */
10*4882a593Smuzhiyun #define	PCI_DEVICE_ID_THUNDER_BGX		0xA026
11*4882a593Smuzhiyun #define	PCI_DEVICE_ID_THUNDER_RGX		0xA054
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Subsystem device IDs */
14*4882a593Smuzhiyun #define PCI_SUBSYS_DEVID_88XX_BGX		0xA126
15*4882a593Smuzhiyun #define PCI_SUBSYS_DEVID_81XX_BGX		0xA226
16*4882a593Smuzhiyun #define PCI_SUBSYS_DEVID_81XX_RGX		0xA254
17*4882a593Smuzhiyun #define PCI_SUBSYS_DEVID_83XX_BGX		0xA326
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define    MAX_BGX_THUNDER			8 /* Max 2 nodes, 4 per node */
20*4882a593Smuzhiyun #define    MAX_BGX_PER_CN88XX			2
21*4882a593Smuzhiyun #define    MAX_BGX_PER_CN81XX			3 /* 2 BGXs + 1 RGX */
22*4882a593Smuzhiyun #define    MAX_BGX_PER_CN83XX			4
23*4882a593Smuzhiyun #define    MAX_LMAC_PER_BGX			4
24*4882a593Smuzhiyun #define    MAX_BGX_CHANS_PER_LMAC		16
25*4882a593Smuzhiyun #define    MAX_DMAC_PER_LMAC			8
26*4882a593Smuzhiyun #define    MAX_FRAME_SIZE			9216
27*4882a593Smuzhiyun #define    DEFAULT_PAUSE_TIME			0xFFFF
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define	   BGX_ID_MASK				0x3
30*4882a593Smuzhiyun #define	   LMAC_ID_MASK				0x3
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define    MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE	2
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Registers */
35*4882a593Smuzhiyun #define BGX_CMRX_CFG			0x00
36*4882a593Smuzhiyun #define  CMR_PKT_TX_EN				BIT_ULL(13)
37*4882a593Smuzhiyun #define  CMR_PKT_RX_EN				BIT_ULL(14)
38*4882a593Smuzhiyun #define  CMR_EN					BIT_ULL(15)
39*4882a593Smuzhiyun #define BGX_CMR_GLOBAL_CFG		0x08
40*4882a593Smuzhiyun #define  CMR_GLOBAL_CFG_FCS_STRIP		BIT_ULL(6)
41*4882a593Smuzhiyun #define BGX_CMRX_RX_ID_MAP		0x60
42*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT0		0x70
43*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT1		0x78
44*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT2		0x80
45*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT3		0x88
46*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT4		0x90
47*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT5		0x98
48*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT6		0xA0
49*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT7		0xA8
50*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT8		0xB0
51*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT9		0xB8
52*4882a593Smuzhiyun #define BGX_CMRX_RX_STAT10		0xC0
53*4882a593Smuzhiyun #define BGX_CMRX_RX_BP_DROP		0xC8
54*4882a593Smuzhiyun #define BGX_CMRX_RX_DMAC_CTL		0x0E8
55*4882a593Smuzhiyun #define BGX_CMRX_RX_FIFO_LEN		0x108
56*4882a593Smuzhiyun #define BGX_CMR_RX_DMACX_CAM		0x200
57*4882a593Smuzhiyun #define  RX_DMACX_CAM_EN			BIT_ULL(48)
58*4882a593Smuzhiyun #define  RX_DMACX_CAM_LMACID(x)			(((u64)x) << 49)
59*4882a593Smuzhiyun #define  RX_DMAC_COUNT				32
60*4882a593Smuzhiyun #define BGX_CMR_RX_STEERING		0x300
61*4882a593Smuzhiyun #define  RX_TRAFFIC_STEER_RULE_COUNT		8
62*4882a593Smuzhiyun #define BGX_CMR_CHAN_MSK_AND		0x450
63*4882a593Smuzhiyun #define BGX_CMR_BIST_STATUS		0x460
64*4882a593Smuzhiyun #define BGX_CMR_RX_LMACS		0x468
65*4882a593Smuzhiyun #define BGX_CMRX_TX_FIFO_LEN		0x518
66*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT0		0x600
67*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT1		0x608
68*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT2		0x610
69*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT3		0x618
70*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT4		0x620
71*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT5		0x628
72*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT6		0x630
73*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT7		0x638
74*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT8		0x640
75*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT9		0x648
76*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT10		0x650
77*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT11		0x658
78*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT12		0x660
79*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT13		0x668
80*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT14		0x670
81*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT15		0x678
82*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT16		0x680
83*4882a593Smuzhiyun #define BGX_CMRX_TX_STAT17		0x688
84*4882a593Smuzhiyun #define BGX_CMR_TX_LMACS		0x1000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define BGX_SPUX_CONTROL1		0x10000
87*4882a593Smuzhiyun #define  SPU_CTL_LOW_POWER			BIT_ULL(11)
88*4882a593Smuzhiyun #define  SPU_CTL_LOOPBACK			BIT_ULL(14)
89*4882a593Smuzhiyun #define  SPU_CTL_RESET				BIT_ULL(15)
90*4882a593Smuzhiyun #define BGX_SPUX_STATUS1		0x10008
91*4882a593Smuzhiyun #define  SPU_STATUS1_RCV_LNK			BIT_ULL(2)
92*4882a593Smuzhiyun #define BGX_SPUX_STATUS2		0x10020
93*4882a593Smuzhiyun #define  SPU_STATUS2_RCVFLT			BIT_ULL(10)
94*4882a593Smuzhiyun #define BGX_SPUX_BX_STATUS		0x10028
95*4882a593Smuzhiyun #define  SPU_BX_STATUS_RX_ALIGN			BIT_ULL(12)
96*4882a593Smuzhiyun #define BGX_SPUX_BR_STATUS1		0x10030
97*4882a593Smuzhiyun #define  SPU_BR_STATUS_BLK_LOCK			BIT_ULL(0)
98*4882a593Smuzhiyun #define  SPU_BR_STATUS_RCV_LNK			BIT_ULL(12)
99*4882a593Smuzhiyun #define BGX_SPUX_BR_PMD_CRTL		0x10068
100*4882a593Smuzhiyun #define  SPU_PMD_CRTL_TRAIN_EN			BIT_ULL(1)
101*4882a593Smuzhiyun #define BGX_SPUX_BR_PMD_LP_CUP		0x10078
102*4882a593Smuzhiyun #define BGX_SPUX_BR_PMD_LD_CUP		0x10088
103*4882a593Smuzhiyun #define BGX_SPUX_BR_PMD_LD_REP		0x10090
104*4882a593Smuzhiyun #define BGX_SPUX_FEC_CONTROL		0x100A0
105*4882a593Smuzhiyun #define  SPU_FEC_CTL_FEC_EN			BIT_ULL(0)
106*4882a593Smuzhiyun #define  SPU_FEC_CTL_ERR_EN			BIT_ULL(1)
107*4882a593Smuzhiyun #define BGX_SPUX_AN_CONTROL		0x100C8
108*4882a593Smuzhiyun #define  SPU_AN_CTL_AN_EN			BIT_ULL(12)
109*4882a593Smuzhiyun #define  SPU_AN_CTL_XNP_EN			BIT_ULL(13)
110*4882a593Smuzhiyun #define BGX_SPUX_AN_ADV			0x100D8
111*4882a593Smuzhiyun #define BGX_SPUX_MISC_CONTROL		0x10218
112*4882a593Smuzhiyun #define  SPU_MISC_CTL_INTLV_RDISP		BIT_ULL(10)
113*4882a593Smuzhiyun #define  SPU_MISC_CTL_RX_DIS			BIT_ULL(12)
114*4882a593Smuzhiyun #define BGX_SPUX_INT			0x10220	/* +(0..3) << 20 */
115*4882a593Smuzhiyun #define BGX_SPUX_INT_W1S		0x10228
116*4882a593Smuzhiyun #define BGX_SPUX_INT_ENA_W1C		0x10230
117*4882a593Smuzhiyun #define BGX_SPUX_INT_ENA_W1S		0x10238
118*4882a593Smuzhiyun #define BGX_SPU_DBG_CONTROL		0x10300
119*4882a593Smuzhiyun #define  SPU_DBG_CTL_AN_ARB_LINK_CHK_EN		BIT_ULL(18)
120*4882a593Smuzhiyun #define  SPU_DBG_CTL_AN_NONCE_MCT_DIS		BIT_ULL(29)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define BGX_SMUX_RX_INT			0x20000
123*4882a593Smuzhiyun #define BGX_SMUX_RX_FRM_CTL		0x20020
124*4882a593Smuzhiyun #define  BGX_PKT_RX_PTP_EN			BIT_ULL(12)
125*4882a593Smuzhiyun #define BGX_SMUX_RX_JABBER		0x20030
126*4882a593Smuzhiyun #define BGX_SMUX_RX_CTL			0x20048
127*4882a593Smuzhiyun #define  SMU_RX_CTL_STATUS			(3ull << 0)
128*4882a593Smuzhiyun #define BGX_SMUX_TX_APPEND		0x20100
129*4882a593Smuzhiyun #define  SMU_TX_APPEND_FCS_D			BIT_ULL(2)
130*4882a593Smuzhiyun #define BGX_SMUX_TX_PAUSE_PKT_TIME	0x20110
131*4882a593Smuzhiyun #define BGX_SMUX_TX_MIN_PKT		0x20118
132*4882a593Smuzhiyun #define BGX_SMUX_TX_PAUSE_PKT_INTERVAL	0x20120
133*4882a593Smuzhiyun #define BGX_SMUX_TX_PAUSE_ZERO		0x20138
134*4882a593Smuzhiyun #define BGX_SMUX_TX_INT			0x20140
135*4882a593Smuzhiyun #define BGX_SMUX_TX_CTL			0x20178
136*4882a593Smuzhiyun #define  SMU_TX_CTL_DIC_EN			BIT_ULL(0)
137*4882a593Smuzhiyun #define  SMU_TX_CTL_UNI_EN			BIT_ULL(1)
138*4882a593Smuzhiyun #define  SMU_TX_CTL_LNK_STATUS			(3ull << 4)
139*4882a593Smuzhiyun #define BGX_SMUX_TX_THRESH		0x20180
140*4882a593Smuzhiyun #define BGX_SMUX_CTL			0x20200
141*4882a593Smuzhiyun #define  SMU_CTL_RX_IDLE			BIT_ULL(0)
142*4882a593Smuzhiyun #define  SMU_CTL_TX_IDLE			BIT_ULL(1)
143*4882a593Smuzhiyun #define	BGX_SMUX_CBFC_CTL		0x20218
144*4882a593Smuzhiyun #define	RX_EN					BIT_ULL(0)
145*4882a593Smuzhiyun #define	TX_EN					BIT_ULL(1)
146*4882a593Smuzhiyun #define	BCK_EN					BIT_ULL(2)
147*4882a593Smuzhiyun #define	DRP_EN					BIT_ULL(3)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define BGX_GMP_PCS_MRX_CTL		0x30000
150*4882a593Smuzhiyun #define	 PCS_MRX_CTL_RST_AN			BIT_ULL(9)
151*4882a593Smuzhiyun #define	 PCS_MRX_CTL_PWR_DN			BIT_ULL(11)
152*4882a593Smuzhiyun #define	 PCS_MRX_CTL_AN_EN			BIT_ULL(12)
153*4882a593Smuzhiyun #define	 PCS_MRX_CTL_LOOPBACK1			BIT_ULL(14)
154*4882a593Smuzhiyun #define	 PCS_MRX_CTL_RESET			BIT_ULL(15)
155*4882a593Smuzhiyun #define BGX_GMP_PCS_MRX_STATUS		0x30008
156*4882a593Smuzhiyun #define	 PCS_MRX_STATUS_LINK			BIT_ULL(2)
157*4882a593Smuzhiyun #define	 PCS_MRX_STATUS_AN_CPT			BIT_ULL(5)
158*4882a593Smuzhiyun #define BGX_GMP_PCS_ANX_ADV		0x30010
159*4882a593Smuzhiyun #define BGX_GMP_PCS_ANX_AN_RESULTS	0x30020
160*4882a593Smuzhiyun #define BGX_GMP_PCS_LINKX_TIMER		0x30040
161*4882a593Smuzhiyun #define PCS_LINKX_TIMER_COUNT			0x1E84
162*4882a593Smuzhiyun #define BGX_GMP_PCS_SGM_AN_ADV		0x30068
163*4882a593Smuzhiyun #define BGX_GMP_PCS_MISCX_CTL		0x30078
164*4882a593Smuzhiyun #define  PCS_MISC_CTL_MODE			BIT_ULL(8)
165*4882a593Smuzhiyun #define  PCS_MISC_CTL_DISP_EN			BIT_ULL(13)
166*4882a593Smuzhiyun #define  PCS_MISC_CTL_GMX_ENO			BIT_ULL(11)
167*4882a593Smuzhiyun #define  PCS_MISC_CTL_SAMP_PT_MASK	0x7Full
168*4882a593Smuzhiyun #define BGX_GMP_GMI_PRTX_CFG		0x38020
169*4882a593Smuzhiyun #define  GMI_PORT_CFG_SPEED			BIT_ULL(1)
170*4882a593Smuzhiyun #define  GMI_PORT_CFG_DUPLEX			BIT_ULL(2)
171*4882a593Smuzhiyun #define  GMI_PORT_CFG_SLOT_TIME			BIT_ULL(3)
172*4882a593Smuzhiyun #define  GMI_PORT_CFG_SPEED_MSB			BIT_ULL(8)
173*4882a593Smuzhiyun #define  GMI_PORT_CFG_RX_IDLE			BIT_ULL(12)
174*4882a593Smuzhiyun #define  GMI_PORT_CFG_TX_IDLE			BIT_ULL(13)
175*4882a593Smuzhiyun #define BGX_GMP_GMI_RXX_FRM_CTL		0x38028
176*4882a593Smuzhiyun #define BGX_GMP_GMI_RXX_JABBER		0x38038
177*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_THRESH		0x38210
178*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_APPEND		0x38218
179*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_SLOT		0x38220
180*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_BURST		0x38228
181*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_MIN_PKT		0x38240
182*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_SGMII_CTL	0x38300
183*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_INT		0x38500
184*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_INT_W1S		0x38508
185*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_INT_ENA_W1C	0x38510
186*4882a593Smuzhiyun #define BGX_GMP_GMI_TXX_INT_ENA_W1S	0x38518
187*4882a593Smuzhiyun #define  GMI_TXX_INT_PTP_LOST			BIT_ULL(4)
188*4882a593Smuzhiyun #define  GMI_TXX_INT_LATE_COL			BIT_ULL(3)
189*4882a593Smuzhiyun #define  GMI_TXX_INT_XSDEF			BIT_ULL(2)
190*4882a593Smuzhiyun #define  GMI_TXX_INT_XSCOL			BIT_ULL(1)
191*4882a593Smuzhiyun #define  GMI_TXX_INT_UNDFLW			BIT_ULL(0)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define BGX_MSIX_VEC_0_29_ADDR		0x400000 /* +(0..29) << 4 */
194*4882a593Smuzhiyun #define BGX_MSIX_VEC_0_29_CTL		0x400008
195*4882a593Smuzhiyun #define BGX_MSIX_PBA_0			0x4F0000
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* MSI-X interrupts */
198*4882a593Smuzhiyun #define BGX_MSIX_VECTORS	30
199*4882a593Smuzhiyun #define BGX_LMAC_VEC_OFFSET	7
200*4882a593Smuzhiyun #define BGX_MSIX_VEC_SHIFT	4
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define CMRX_INT		0
203*4882a593Smuzhiyun #define SPUX_INT		1
204*4882a593Smuzhiyun #define SMUX_RX_INT		2
205*4882a593Smuzhiyun #define SMUX_TX_INT		3
206*4882a593Smuzhiyun #define GMPX_PCS_INT		4
207*4882a593Smuzhiyun #define GMPX_GMI_RX_INT		5
208*4882a593Smuzhiyun #define GMPX_GMI_TX_INT		6
209*4882a593Smuzhiyun #define CMR_MEM_INT		28
210*4882a593Smuzhiyun #define SPU_MEM_INT		29
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define LMAC_INTR_LINK_UP	BIT(0)
213*4882a593Smuzhiyun #define LMAC_INTR_LINK_DOWN	BIT(1)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define BGX_XCAST_BCAST_ACCEPT  BIT(0)
216*4882a593Smuzhiyun #define BGX_XCAST_MCAST_ACCEPT  BIT(1)
217*4882a593Smuzhiyun #define BGX_XCAST_MCAST_FILTER  BIT(2)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun void bgx_set_dmac_cam_filter(int node, int bgx_idx, int lmacid, u64 mac, u8 vf);
220*4882a593Smuzhiyun void bgx_reset_xcast_mode(int node, int bgx_idx, int lmacid, u8 vf);
221*4882a593Smuzhiyun void bgx_set_xcast_mode(int node, int bgx_idx, int lmacid, u8 mode);
222*4882a593Smuzhiyun void octeon_mdiobus_force_mod_depencency(void);
223*4882a593Smuzhiyun void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
224*4882a593Smuzhiyun void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
225*4882a593Smuzhiyun unsigned bgx_get_map(int node);
226*4882a593Smuzhiyun int bgx_get_lmac_count(int node, int bgx);
227*4882a593Smuzhiyun const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
228*4882a593Smuzhiyun void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
229*4882a593Smuzhiyun void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
230*4882a593Smuzhiyun void bgx_lmac_internal_loopback(int node, int bgx_idx,
231*4882a593Smuzhiyun 				int lmac_idx, bool enable);
232*4882a593Smuzhiyun void bgx_config_timestamping(int node, int bgx_idx, int lmacid, bool enable);
233*4882a593Smuzhiyun void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause);
234*4882a593Smuzhiyun void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun void xcv_init_hw(void);
237*4882a593Smuzhiyun void xcv_setup_link(bool link_up, int link_speed);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
240*4882a593Smuzhiyun u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
241*4882a593Smuzhiyun #define BGX_RX_STATS_COUNT 11
242*4882a593Smuzhiyun #define BGX_TX_STATS_COUNT 18
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct bgx_stats {
245*4882a593Smuzhiyun 	u64 rx_stats[BGX_RX_STATS_COUNT];
246*4882a593Smuzhiyun 	u64 tx_stats[BGX_TX_STATS_COUNT];
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun enum LMAC_TYPE {
250*4882a593Smuzhiyun 	BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
251*4882a593Smuzhiyun 	BGX_MODE_XAUI = 1,  /* 4 lanes, 3.125 Gbaud */
252*4882a593Smuzhiyun 	BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
253*4882a593Smuzhiyun 	BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
254*4882a593Smuzhiyun 	BGX_MODE_XFI = 3,   /* 1 lane, 10.3125 Gbaud */
255*4882a593Smuzhiyun 	BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
256*4882a593Smuzhiyun 	BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
257*4882a593Smuzhiyun 	BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
258*4882a593Smuzhiyun 	BGX_MODE_RGMII = 5,
259*4882a593Smuzhiyun 	BGX_MODE_QSGMII = 6,
260*4882a593Smuzhiyun 	BGX_MODE_INVALID = 7,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #endif /* THUNDER_BGX_H */
264