xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cavium/thunder/nic_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Cavium, Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/etherdevice.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/if_vlan.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "nic_reg.h"
14*4882a593Smuzhiyun #include "nic.h"
15*4882a593Smuzhiyun #include "q_struct.h"
16*4882a593Smuzhiyun #include "thunder_bgx.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRV_NAME	"nicpf"
19*4882a593Smuzhiyun #define DRV_VERSION	"1.0"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define NIC_VF_PER_MBX_REG      64
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct hw_info {
24*4882a593Smuzhiyun 	u8		bgx_cnt;
25*4882a593Smuzhiyun 	u8		chans_per_lmac;
26*4882a593Smuzhiyun 	u8		chans_per_bgx; /* Rx/Tx chans */
27*4882a593Smuzhiyun 	u8		chans_per_rgx;
28*4882a593Smuzhiyun 	u8		chans_per_lbk;
29*4882a593Smuzhiyun 	u16		cpi_cnt;
30*4882a593Smuzhiyun 	u16		rssi_cnt;
31*4882a593Smuzhiyun 	u16		rss_ind_tbl_size;
32*4882a593Smuzhiyun 	u16		tl4_cnt;
33*4882a593Smuzhiyun 	u16		tl3_cnt;
34*4882a593Smuzhiyun 	u8		tl2_cnt;
35*4882a593Smuzhiyun 	u8		tl1_cnt;
36*4882a593Smuzhiyun 	bool		tl1_per_bgx; /* TL1 per BGX or per LMAC */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct nicpf {
40*4882a593Smuzhiyun 	struct pci_dev		*pdev;
41*4882a593Smuzhiyun 	struct hw_info          *hw;
42*4882a593Smuzhiyun 	u8			node;
43*4882a593Smuzhiyun 	unsigned int		flags;
44*4882a593Smuzhiyun 	u8			num_vf_en;      /* No of VF enabled */
45*4882a593Smuzhiyun 	bool			vf_enabled[MAX_NUM_VFS_SUPPORTED];
46*4882a593Smuzhiyun 	void __iomem		*reg_base;       /* Register start address */
47*4882a593Smuzhiyun 	u8			num_sqs_en;	/* Secondary qsets enabled */
48*4882a593Smuzhiyun 	u64			nicvf[MAX_NUM_VFS_SUPPORTED];
49*4882a593Smuzhiyun 	u8			vf_sqs[MAX_NUM_VFS_SUPPORTED][MAX_SQS_PER_VF];
50*4882a593Smuzhiyun 	u8			pqs_vf[MAX_NUM_VFS_SUPPORTED];
51*4882a593Smuzhiyun 	bool			sqs_used[MAX_NUM_VFS_SUPPORTED];
52*4882a593Smuzhiyun 	struct pkind_cfg	pkind;
53*4882a593Smuzhiyun #define	NIC_SET_VF_LMAC_MAP(bgx, lmac)	(((bgx & 0xF) << 4) | (lmac & 0xF))
54*4882a593Smuzhiyun #define	NIC_GET_BGX_FROM_VF_LMAC_MAP(map)	((map >> 4) & 0xF)
55*4882a593Smuzhiyun #define	NIC_GET_LMAC_FROM_VF_LMAC_MAP(map)	(map & 0xF)
56*4882a593Smuzhiyun 	u8			*vf_lmac_map;
57*4882a593Smuzhiyun 	u16			cpi_base[MAX_NUM_VFS_SUPPORTED];
58*4882a593Smuzhiyun 	u16			rssi_base[MAX_NUM_VFS_SUPPORTED];
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* MSI-X */
61*4882a593Smuzhiyun 	u8			num_vec;
62*4882a593Smuzhiyun 	bool			irq_allocated[NIC_PF_MSIX_VECTORS];
63*4882a593Smuzhiyun 	char			irq_name[NIC_PF_MSIX_VECTORS][20];
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Supported devices */
67*4882a593Smuzhiyun static const struct pci_device_id nic_id_table[] = {
68*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_NIC_PF) },
69*4882a593Smuzhiyun 	{ 0, }  /* end of table */
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun MODULE_AUTHOR("Sunil Goutham");
73*4882a593Smuzhiyun MODULE_DESCRIPTION("Cavium Thunder NIC Physical Function Driver");
74*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
75*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
76*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, nic_id_table);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* The Cavium ThunderX network controller can *only* be found in SoCs
79*4882a593Smuzhiyun  * containing the ThunderX ARM64 CPU implementation.  All accesses to the device
80*4882a593Smuzhiyun  * registers on this platform are implicitly strongly ordered with respect
81*4882a593Smuzhiyun  * to memory accesses. So writeq_relaxed() and readq_relaxed() are safe to use
82*4882a593Smuzhiyun  * with no memory barriers in this driver.  The readq()/writeq() functions add
83*4882a593Smuzhiyun  * explicit ordering operation which in this case are redundant, and only
84*4882a593Smuzhiyun  * add overhead.
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Register read/write APIs */
nic_reg_write(struct nicpf * nic,u64 offset,u64 val)88*4882a593Smuzhiyun static void nic_reg_write(struct nicpf *nic, u64 offset, u64 val)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	writeq_relaxed(val, nic->reg_base + offset);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
nic_reg_read(struct nicpf * nic,u64 offset)93*4882a593Smuzhiyun static u64 nic_reg_read(struct nicpf *nic, u64 offset)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return readq_relaxed(nic->reg_base + offset);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* PF -> VF mailbox communication APIs */
nic_enable_mbx_intr(struct nicpf * nic)99*4882a593Smuzhiyun static void nic_enable_mbx_intr(struct nicpf *nic)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	int vf_cnt = pci_sriov_get_totalvfs(nic->pdev);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define INTR_MASK(vfs) ((vfs < 64) ? (BIT_ULL(vfs) - 1) : (~0ull))
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Clear it, to avoid spurious interrupts (if any) */
106*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_MAILBOX_INT, INTR_MASK(vf_cnt));
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Enable mailbox interrupt for all VFs */
109*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_MAILBOX_ENA_W1S, INTR_MASK(vf_cnt));
110*4882a593Smuzhiyun 	/* One mailbox intr enable reg per 64 VFs */
111*4882a593Smuzhiyun 	if (vf_cnt > 64) {
112*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_MAILBOX_INT + sizeof(u64),
113*4882a593Smuzhiyun 			      INTR_MASK(vf_cnt - 64));
114*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_MAILBOX_ENA_W1S + sizeof(u64),
115*4882a593Smuzhiyun 			      INTR_MASK(vf_cnt - 64));
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
nic_clear_mbx_intr(struct nicpf * nic,int vf,int mbx_reg)119*4882a593Smuzhiyun static void nic_clear_mbx_intr(struct nicpf *nic, int vf, int mbx_reg)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_MAILBOX_INT + (mbx_reg << 3), BIT_ULL(vf));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
nic_get_mbx_addr(int vf)124*4882a593Smuzhiyun static u64 nic_get_mbx_addr(int vf)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return NIC_PF_VF_0_127_MAILBOX_0_1 + (vf << NIC_VF_NUM_SHIFT);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Send a mailbox message to VF
130*4882a593Smuzhiyun  * @vf: vf to which this message to be sent
131*4882a593Smuzhiyun  * @mbx: Message to be sent
132*4882a593Smuzhiyun  */
nic_send_msg_to_vf(struct nicpf * nic,int vf,union nic_mbx * mbx)133*4882a593Smuzhiyun static void nic_send_msg_to_vf(struct nicpf *nic, int vf, union nic_mbx *mbx)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	void __iomem *mbx_addr = nic->reg_base + nic_get_mbx_addr(vf);
136*4882a593Smuzhiyun 	u64 *msg = (u64 *)mbx;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* In first revision HW, mbox interrupt is triggerred
139*4882a593Smuzhiyun 	 * when PF writes to MBOX(1), in next revisions when
140*4882a593Smuzhiyun 	 * PF writes to MBOX(0)
141*4882a593Smuzhiyun 	 */
142*4882a593Smuzhiyun 	if (pass1_silicon(nic->pdev)) {
143*4882a593Smuzhiyun 		/* see the comment for nic_reg_write()/nic_reg_read()
144*4882a593Smuzhiyun 		 * functions above
145*4882a593Smuzhiyun 		 */
146*4882a593Smuzhiyun 		writeq_relaxed(msg[0], mbx_addr);
147*4882a593Smuzhiyun 		writeq_relaxed(msg[1], mbx_addr + 8);
148*4882a593Smuzhiyun 	} else {
149*4882a593Smuzhiyun 		writeq_relaxed(msg[1], mbx_addr + 8);
150*4882a593Smuzhiyun 		writeq_relaxed(msg[0], mbx_addr);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Responds to VF's READY message with VF's
155*4882a593Smuzhiyun  * ID, node, MAC address e.t.c
156*4882a593Smuzhiyun  * @vf: VF which sent READY message
157*4882a593Smuzhiyun  */
nic_mbx_send_ready(struct nicpf * nic,int vf)158*4882a593Smuzhiyun static void nic_mbx_send_ready(struct nicpf *nic, int vf)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	union nic_mbx mbx = {};
161*4882a593Smuzhiyun 	int bgx_idx, lmac;
162*4882a593Smuzhiyun 	const char *mac;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	mbx.nic_cfg.msg = NIC_MBOX_MSG_READY;
165*4882a593Smuzhiyun 	mbx.nic_cfg.vf_id = vf;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	mbx.nic_cfg.tns_mode = NIC_TNS_BYPASS_MODE;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (vf < nic->num_vf_en) {
170*4882a593Smuzhiyun 		bgx_idx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
171*4882a593Smuzhiyun 		lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		mac = bgx_get_lmac_mac(nic->node, bgx_idx, lmac);
174*4882a593Smuzhiyun 		if (mac)
175*4882a593Smuzhiyun 			ether_addr_copy((u8 *)&mbx.nic_cfg.mac_addr, mac);
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 	mbx.nic_cfg.sqs_mode = (vf >= nic->num_vf_en) ? true : false;
178*4882a593Smuzhiyun 	mbx.nic_cfg.node_id = nic->node;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	mbx.nic_cfg.loopback_supported = vf < nic->num_vf_en;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, vf, &mbx);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* ACKs VF's mailbox message
186*4882a593Smuzhiyun  * @vf: VF to which ACK to be sent
187*4882a593Smuzhiyun  */
nic_mbx_send_ack(struct nicpf * nic,int vf)188*4882a593Smuzhiyun static void nic_mbx_send_ack(struct nicpf *nic, int vf)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	union nic_mbx mbx = {};
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	mbx.msg.msg = NIC_MBOX_MSG_ACK;
193*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, vf, &mbx);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* NACKs VF's mailbox message that PF is not able to
197*4882a593Smuzhiyun  * complete the action
198*4882a593Smuzhiyun  * @vf: VF to which ACK to be sent
199*4882a593Smuzhiyun  */
nic_mbx_send_nack(struct nicpf * nic,int vf)200*4882a593Smuzhiyun static void nic_mbx_send_nack(struct nicpf *nic, int vf)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	union nic_mbx mbx = {};
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	mbx.msg.msg = NIC_MBOX_MSG_NACK;
205*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, vf, &mbx);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* Flush all in flight receive packets to memory and
209*4882a593Smuzhiyun  * bring down an active RQ
210*4882a593Smuzhiyun  */
nic_rcv_queue_sw_sync(struct nicpf * nic)211*4882a593Smuzhiyun static int nic_rcv_queue_sw_sync(struct nicpf *nic)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	u16 timeout = ~0x00;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_SW_SYNC_RX, 0x01);
216*4882a593Smuzhiyun 	/* Wait till sync cycle is finished */
217*4882a593Smuzhiyun 	while (timeout) {
218*4882a593Smuzhiyun 		if (nic_reg_read(nic, NIC_PF_SW_SYNC_RX_DONE) & 0x1)
219*4882a593Smuzhiyun 			break;
220*4882a593Smuzhiyun 		timeout--;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_SW_SYNC_RX, 0x00);
223*4882a593Smuzhiyun 	if (!timeout) {
224*4882a593Smuzhiyun 		dev_err(&nic->pdev->dev, "Receive queue software sync failed");
225*4882a593Smuzhiyun 		return 1;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* Get BGX Rx/Tx stats and respond to VF's request */
nic_get_bgx_stats(struct nicpf * nic,struct bgx_stats_msg * bgx)231*4882a593Smuzhiyun static void nic_get_bgx_stats(struct nicpf *nic, struct bgx_stats_msg *bgx)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	int bgx_idx, lmac;
234*4882a593Smuzhiyun 	union nic_mbx mbx = {};
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	bgx_idx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[bgx->vf_id]);
237*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[bgx->vf_id]);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	mbx.bgx_stats.msg = NIC_MBOX_MSG_BGX_STATS;
240*4882a593Smuzhiyun 	mbx.bgx_stats.vf_id = bgx->vf_id;
241*4882a593Smuzhiyun 	mbx.bgx_stats.rx = bgx->rx;
242*4882a593Smuzhiyun 	mbx.bgx_stats.idx = bgx->idx;
243*4882a593Smuzhiyun 	if (bgx->rx)
244*4882a593Smuzhiyun 		mbx.bgx_stats.stats = bgx_get_rx_stats(nic->node, bgx_idx,
245*4882a593Smuzhiyun 							    lmac, bgx->idx);
246*4882a593Smuzhiyun 	else
247*4882a593Smuzhiyun 		mbx.bgx_stats.stats = bgx_get_tx_stats(nic->node, bgx_idx,
248*4882a593Smuzhiyun 							    lmac, bgx->idx);
249*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, bgx->vf_id, &mbx);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Update hardware min/max frame size */
nic_update_hw_frs(struct nicpf * nic,int new_frs,int vf)253*4882a593Smuzhiyun static int nic_update_hw_frs(struct nicpf *nic, int new_frs, int vf)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	int bgx, lmac, lmac_cnt;
256*4882a593Smuzhiyun 	u64 lmac_credits;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if ((new_frs > NIC_HW_MAX_FRS) || (new_frs < NIC_HW_MIN_FRS))
259*4882a593Smuzhiyun 		return 1;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
262*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
263*4882a593Smuzhiyun 	lmac += bgx * MAX_LMAC_PER_BGX;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	new_frs += VLAN_ETH_HLEN + ETH_FCS_LEN + 4;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Update corresponding LMAC credits */
268*4882a593Smuzhiyun 	lmac_cnt = bgx_get_lmac_count(nic->node, bgx);
269*4882a593Smuzhiyun 	lmac_credits = nic_reg_read(nic, NIC_PF_LMAC_0_7_CREDIT + (lmac * 8));
270*4882a593Smuzhiyun 	lmac_credits &= ~(0xFFFFFULL << 12);
271*4882a593Smuzhiyun 	lmac_credits |= (((((48 * 1024) / lmac_cnt) - new_frs) / 16) << 12);
272*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_LMAC_0_7_CREDIT + (lmac * 8), lmac_credits);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* Enforce MTU in HW
275*4882a593Smuzhiyun 	 * This config is supported only from 88xx pass 2.0 onwards.
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (!pass1_silicon(nic->pdev))
278*4882a593Smuzhiyun 		nic_reg_write(nic,
279*4882a593Smuzhiyun 			      NIC_PF_LMAC_0_7_CFG2 + (lmac * 8), new_frs);
280*4882a593Smuzhiyun 	return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Set minimum transmit packet size */
nic_set_tx_pkt_pad(struct nicpf * nic,int size)284*4882a593Smuzhiyun static void nic_set_tx_pkt_pad(struct nicpf *nic, int size)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	int lmac, max_lmac;
287*4882a593Smuzhiyun 	u16 sdevid;
288*4882a593Smuzhiyun 	u64 lmac_cfg;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* There is a issue in HW where-in while sending GSO sized
291*4882a593Smuzhiyun 	 * pkts as part of TSO, if pkt len falls below this size
292*4882a593Smuzhiyun 	 * NIC will zero PAD packet and also updates IP total length.
293*4882a593Smuzhiyun 	 * Hence set this value to lessthan min pkt size of MAC+IP+TCP
294*4882a593Smuzhiyun 	 * headers, BGX will do the padding to transmit 64 byte pkt.
295*4882a593Smuzhiyun 	 */
296*4882a593Smuzhiyun 	if (size > 52)
297*4882a593Smuzhiyun 		size = 52;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	pci_read_config_word(nic->pdev, PCI_SUBSYSTEM_ID, &sdevid);
300*4882a593Smuzhiyun 	/* 81xx's RGX has only one LMAC */
301*4882a593Smuzhiyun 	if (sdevid == PCI_SUBSYS_DEVID_81XX_NIC_PF)
302*4882a593Smuzhiyun 		max_lmac = ((nic->hw->bgx_cnt - 1) * MAX_LMAC_PER_BGX) + 1;
303*4882a593Smuzhiyun 	else
304*4882a593Smuzhiyun 		max_lmac = nic->hw->bgx_cnt * MAX_LMAC_PER_BGX;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	for (lmac = 0; lmac < max_lmac; lmac++) {
307*4882a593Smuzhiyun 		lmac_cfg = nic_reg_read(nic, NIC_PF_LMAC_0_7_CFG | (lmac << 3));
308*4882a593Smuzhiyun 		lmac_cfg &= ~(0xF << 2);
309*4882a593Smuzhiyun 		lmac_cfg |= ((size / 4) << 2);
310*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_LMAC_0_7_CFG | (lmac << 3), lmac_cfg);
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* Function to check number of LMACs present and set VF::LMAC mapping.
315*4882a593Smuzhiyun  * Mapping will be used while initializing channels.
316*4882a593Smuzhiyun  */
nic_set_lmac_vf_mapping(struct nicpf * nic)317*4882a593Smuzhiyun static void nic_set_lmac_vf_mapping(struct nicpf *nic)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	unsigned bgx_map = bgx_get_map(nic->node);
320*4882a593Smuzhiyun 	int bgx, next_bgx_lmac = 0;
321*4882a593Smuzhiyun 	int lmac, lmac_cnt = 0;
322*4882a593Smuzhiyun 	u64 lmac_credit;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	nic->num_vf_en = 0;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	for (bgx = 0; bgx < nic->hw->bgx_cnt; bgx++) {
327*4882a593Smuzhiyun 		if (!(bgx_map & (1 << bgx)))
328*4882a593Smuzhiyun 			continue;
329*4882a593Smuzhiyun 		lmac_cnt = bgx_get_lmac_count(nic->node, bgx);
330*4882a593Smuzhiyun 		for (lmac = 0; lmac < lmac_cnt; lmac++)
331*4882a593Smuzhiyun 			nic->vf_lmac_map[next_bgx_lmac++] =
332*4882a593Smuzhiyun 						NIC_SET_VF_LMAC_MAP(bgx, lmac);
333*4882a593Smuzhiyun 		nic->num_vf_en += lmac_cnt;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		/* Program LMAC credits */
336*4882a593Smuzhiyun 		lmac_credit = (1ull << 1); /* channel credit enable */
337*4882a593Smuzhiyun 		lmac_credit |= (0x1ff << 2); /* Max outstanding pkt count */
338*4882a593Smuzhiyun 		/* 48KB BGX Tx buffer size, each unit is of size 16bytes */
339*4882a593Smuzhiyun 		lmac_credit |= (((((48 * 1024) / lmac_cnt) -
340*4882a593Smuzhiyun 				NIC_HW_MAX_FRS) / 16) << 12);
341*4882a593Smuzhiyun 		lmac = bgx * MAX_LMAC_PER_BGX;
342*4882a593Smuzhiyun 		for (; lmac < lmac_cnt + (bgx * MAX_LMAC_PER_BGX); lmac++)
343*4882a593Smuzhiyun 			nic_reg_write(nic,
344*4882a593Smuzhiyun 				      NIC_PF_LMAC_0_7_CREDIT + (lmac * 8),
345*4882a593Smuzhiyun 				      lmac_credit);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		/* On CN81XX there are only 8 VFs but max possible no of
348*4882a593Smuzhiyun 		 * interfaces are 9.
349*4882a593Smuzhiyun 		 */
350*4882a593Smuzhiyun 		if (nic->num_vf_en >= pci_sriov_get_totalvfs(nic->pdev)) {
351*4882a593Smuzhiyun 			nic->num_vf_en = pci_sriov_get_totalvfs(nic->pdev);
352*4882a593Smuzhiyun 			break;
353*4882a593Smuzhiyun 		}
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
nic_get_hw_info(struct nicpf * nic)357*4882a593Smuzhiyun static void nic_get_hw_info(struct nicpf *nic)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u16 sdevid;
360*4882a593Smuzhiyun 	struct hw_info *hw = nic->hw;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	pci_read_config_word(nic->pdev, PCI_SUBSYSTEM_ID, &sdevid);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	switch (sdevid) {
365*4882a593Smuzhiyun 	case PCI_SUBSYS_DEVID_88XX_NIC_PF:
366*4882a593Smuzhiyun 		hw->bgx_cnt = MAX_BGX_PER_CN88XX;
367*4882a593Smuzhiyun 		hw->chans_per_lmac = 16;
368*4882a593Smuzhiyun 		hw->chans_per_bgx = 128;
369*4882a593Smuzhiyun 		hw->cpi_cnt = 2048;
370*4882a593Smuzhiyun 		hw->rssi_cnt = 4096;
371*4882a593Smuzhiyun 		hw->rss_ind_tbl_size = NIC_MAX_RSS_IDR_TBL_SIZE;
372*4882a593Smuzhiyun 		hw->tl3_cnt = 256;
373*4882a593Smuzhiyun 		hw->tl2_cnt = 64;
374*4882a593Smuzhiyun 		hw->tl1_cnt = 2;
375*4882a593Smuzhiyun 		hw->tl1_per_bgx = true;
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case PCI_SUBSYS_DEVID_81XX_NIC_PF:
378*4882a593Smuzhiyun 		hw->bgx_cnt = MAX_BGX_PER_CN81XX;
379*4882a593Smuzhiyun 		hw->chans_per_lmac = 8;
380*4882a593Smuzhiyun 		hw->chans_per_bgx = 32;
381*4882a593Smuzhiyun 		hw->chans_per_rgx = 8;
382*4882a593Smuzhiyun 		hw->chans_per_lbk = 24;
383*4882a593Smuzhiyun 		hw->cpi_cnt = 512;
384*4882a593Smuzhiyun 		hw->rssi_cnt = 256;
385*4882a593Smuzhiyun 		hw->rss_ind_tbl_size = 32; /* Max RSSI / Max interfaces */
386*4882a593Smuzhiyun 		hw->tl3_cnt = 64;
387*4882a593Smuzhiyun 		hw->tl2_cnt = 16;
388*4882a593Smuzhiyun 		hw->tl1_cnt = 10;
389*4882a593Smuzhiyun 		hw->tl1_per_bgx = false;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case PCI_SUBSYS_DEVID_83XX_NIC_PF:
392*4882a593Smuzhiyun 		hw->bgx_cnt = MAX_BGX_PER_CN83XX;
393*4882a593Smuzhiyun 		hw->chans_per_lmac = 8;
394*4882a593Smuzhiyun 		hw->chans_per_bgx = 32;
395*4882a593Smuzhiyun 		hw->chans_per_lbk = 64;
396*4882a593Smuzhiyun 		hw->cpi_cnt = 2048;
397*4882a593Smuzhiyun 		hw->rssi_cnt = 1024;
398*4882a593Smuzhiyun 		hw->rss_ind_tbl_size = 64; /* Max RSSI / Max interfaces */
399*4882a593Smuzhiyun 		hw->tl3_cnt = 256;
400*4882a593Smuzhiyun 		hw->tl2_cnt = 64;
401*4882a593Smuzhiyun 		hw->tl1_cnt = 18;
402*4882a593Smuzhiyun 		hw->tl1_per_bgx = false;
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 	hw->tl4_cnt = MAX_QUEUES_PER_QSET * pci_sriov_get_totalvfs(nic->pdev);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun #define BGX0_BLOCK 8
409*4882a593Smuzhiyun #define BGX1_BLOCK 9
410*4882a593Smuzhiyun 
nic_init_hw(struct nicpf * nic)411*4882a593Smuzhiyun static void nic_init_hw(struct nicpf *nic)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	int i;
414*4882a593Smuzhiyun 	u64 cqm_cfg;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Enable NIC HW block */
417*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_CFG, 0x3);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Enable backpressure */
420*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_BP_CFG, (1ULL << 6) | 0x03);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* TNS and TNS bypass modes are present only on 88xx
423*4882a593Smuzhiyun 	 * Also offset of this CSR has changed in 81xx and 83xx.
424*4882a593Smuzhiyun 	 */
425*4882a593Smuzhiyun 	if (nic->pdev->subsystem_device == PCI_SUBSYS_DEVID_88XX_NIC_PF) {
426*4882a593Smuzhiyun 		/* Disable TNS mode on both interfaces */
427*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_INTF_0_1_SEND_CFG,
428*4882a593Smuzhiyun 			      (NIC_TNS_BYPASS_MODE << 7) |
429*4882a593Smuzhiyun 			      BGX0_BLOCK | (1ULL << 16));
430*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_INTF_0_1_SEND_CFG | (1 << 8),
431*4882a593Smuzhiyun 			      (NIC_TNS_BYPASS_MODE << 7) |
432*4882a593Smuzhiyun 			      BGX1_BLOCK | (1ULL << 16));
433*4882a593Smuzhiyun 	} else {
434*4882a593Smuzhiyun 		/* Configure timestamp generation timeout to 10us */
435*4882a593Smuzhiyun 		for (i = 0; i < nic->hw->bgx_cnt; i++)
436*4882a593Smuzhiyun 			nic_reg_write(nic, NIC_PF_INTFX_SEND_CFG | (i << 3),
437*4882a593Smuzhiyun 				      (1ULL << 16));
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_INTF_0_1_BP_CFG,
441*4882a593Smuzhiyun 		      (1ULL << 63) | BGX0_BLOCK);
442*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_INTF_0_1_BP_CFG + (1 << 8),
443*4882a593Smuzhiyun 		      (1ULL << 63) | BGX1_BLOCK);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* PKIND configuration */
446*4882a593Smuzhiyun 	nic->pkind.minlen = 0;
447*4882a593Smuzhiyun 	nic->pkind.maxlen = NIC_HW_MAX_FRS + VLAN_ETH_HLEN + ETH_FCS_LEN + 4;
448*4882a593Smuzhiyun 	nic->pkind.lenerr_en = 1;
449*4882a593Smuzhiyun 	nic->pkind.rx_hdr = 0;
450*4882a593Smuzhiyun 	nic->pkind.hdr_sl = 0;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	for (i = 0; i < NIC_MAX_PKIND; i++)
453*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_PKIND_0_15_CFG | (i << 3),
454*4882a593Smuzhiyun 			      *(u64 *)&nic->pkind);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	nic_set_tx_pkt_pad(nic, NIC_HW_MIN_FRS);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Timer config */
459*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_INTR_TIMER_CFG, NICPF_CLK_PER_INT_TICK);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Enable VLAN ethertype matching and stripping */
462*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_ETYPE_0_7,
463*4882a593Smuzhiyun 		      (2 << 19) | (ETYPE_ALG_VLAN_STRIP << 16) | ETH_P_8021Q);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* Check if HW expected value is higher (could be in future chips) */
466*4882a593Smuzhiyun 	cqm_cfg = nic_reg_read(nic, NIC_PF_CQM_CFG);
467*4882a593Smuzhiyun 	if (cqm_cfg < NICPF_CQM_MIN_DROP_LEVEL)
468*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_CQM_CFG, NICPF_CQM_MIN_DROP_LEVEL);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* Channel parse index configuration */
nic_config_cpi(struct nicpf * nic,struct cpi_cfg_msg * cfg)472*4882a593Smuzhiyun static void nic_config_cpi(struct nicpf *nic, struct cpi_cfg_msg *cfg)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct hw_info *hw = nic->hw;
475*4882a593Smuzhiyun 	u32 vnic, bgx, lmac, chan;
476*4882a593Smuzhiyun 	u32 padd, cpi_count = 0;
477*4882a593Smuzhiyun 	u64 cpi_base, cpi, rssi_base, rssi;
478*4882a593Smuzhiyun 	u8  qset, rq_idx = 0;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	vnic = cfg->vf_id;
481*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vnic]);
482*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vnic]);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	chan = (lmac * hw->chans_per_lmac) + (bgx * hw->chans_per_bgx);
485*4882a593Smuzhiyun 	cpi_base = vnic * NIC_MAX_CPI_PER_LMAC;
486*4882a593Smuzhiyun 	rssi_base = vnic * hw->rss_ind_tbl_size;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Rx channel configuration */
489*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_CHAN_0_255_RX_BP_CFG | (chan << 3),
490*4882a593Smuzhiyun 		      (1ull << 63) | (vnic << 0));
491*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_CHAN_0_255_RX_CFG | (chan << 3),
492*4882a593Smuzhiyun 		      ((u64)cfg->cpi_alg << 62) | (cpi_base << 48));
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (cfg->cpi_alg == CPI_ALG_NONE)
495*4882a593Smuzhiyun 		cpi_count = 1;
496*4882a593Smuzhiyun 	else if (cfg->cpi_alg == CPI_ALG_VLAN) /* 3 bits of PCP */
497*4882a593Smuzhiyun 		cpi_count = 8;
498*4882a593Smuzhiyun 	else if (cfg->cpi_alg == CPI_ALG_VLAN16) /* 3 bits PCP + DEI */
499*4882a593Smuzhiyun 		cpi_count = 16;
500*4882a593Smuzhiyun 	else if (cfg->cpi_alg == CPI_ALG_DIFF) /* 6bits DSCP */
501*4882a593Smuzhiyun 		cpi_count = NIC_MAX_CPI_PER_LMAC;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* RSS Qset, Qidx mapping */
504*4882a593Smuzhiyun 	qset = cfg->vf_id;
505*4882a593Smuzhiyun 	rssi = rssi_base;
506*4882a593Smuzhiyun 	for (; rssi < (rssi_base + cfg->rq_cnt); rssi++) {
507*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_RSSI_0_4097_RQ | (rssi << 3),
508*4882a593Smuzhiyun 			      (qset << 3) | rq_idx);
509*4882a593Smuzhiyun 		rq_idx++;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	rssi = 0;
513*4882a593Smuzhiyun 	cpi = cpi_base;
514*4882a593Smuzhiyun 	for (; cpi < (cpi_base + cpi_count); cpi++) {
515*4882a593Smuzhiyun 		/* Determine port to channel adder */
516*4882a593Smuzhiyun 		if (cfg->cpi_alg != CPI_ALG_DIFF)
517*4882a593Smuzhiyun 			padd = cpi % cpi_count;
518*4882a593Smuzhiyun 		else
519*4882a593Smuzhiyun 			padd = cpi % 8; /* 3 bits CS out of 6bits DSCP */
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		/* Leave RSS_SIZE as '0' to disable RSS */
522*4882a593Smuzhiyun 		if (pass1_silicon(nic->pdev)) {
523*4882a593Smuzhiyun 			nic_reg_write(nic, NIC_PF_CPI_0_2047_CFG | (cpi << 3),
524*4882a593Smuzhiyun 				      (vnic << 24) | (padd << 16) |
525*4882a593Smuzhiyun 				      (rssi_base + rssi));
526*4882a593Smuzhiyun 		} else {
527*4882a593Smuzhiyun 			/* Set MPI_ALG to '0' to disable MCAM parsing */
528*4882a593Smuzhiyun 			nic_reg_write(nic, NIC_PF_CPI_0_2047_CFG | (cpi << 3),
529*4882a593Smuzhiyun 				      (padd << 16));
530*4882a593Smuzhiyun 			/* MPI index is same as CPI if MPI_ALG is not enabled */
531*4882a593Smuzhiyun 			nic_reg_write(nic, NIC_PF_MPI_0_2047_CFG | (cpi << 3),
532*4882a593Smuzhiyun 				      (vnic << 24) | (rssi_base + rssi));
533*4882a593Smuzhiyun 		}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		if ((rssi + 1) >= cfg->rq_cnt)
536*4882a593Smuzhiyun 			continue;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		if (cfg->cpi_alg == CPI_ALG_VLAN)
539*4882a593Smuzhiyun 			rssi++;
540*4882a593Smuzhiyun 		else if (cfg->cpi_alg == CPI_ALG_VLAN16)
541*4882a593Smuzhiyun 			rssi = ((cpi - cpi_base) & 0xe) >> 1;
542*4882a593Smuzhiyun 		else if (cfg->cpi_alg == CPI_ALG_DIFF)
543*4882a593Smuzhiyun 			rssi = ((cpi - cpi_base) & 0x38) >> 3;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 	nic->cpi_base[cfg->vf_id] = cpi_base;
546*4882a593Smuzhiyun 	nic->rssi_base[cfg->vf_id] = rssi_base;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* Responsds to VF with its RSS indirection table size */
nic_send_rss_size(struct nicpf * nic,int vf)550*4882a593Smuzhiyun static void nic_send_rss_size(struct nicpf *nic, int vf)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	union nic_mbx mbx = {};
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	mbx.rss_size.msg = NIC_MBOX_MSG_RSS_SIZE;
555*4882a593Smuzhiyun 	mbx.rss_size.ind_tbl_size = nic->hw->rss_ind_tbl_size;
556*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, vf, &mbx);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* Receive side scaling configuration
560*4882a593Smuzhiyun  * configure:
561*4882a593Smuzhiyun  * - RSS index
562*4882a593Smuzhiyun  * - indir table i.e hash::RQ mapping
563*4882a593Smuzhiyun  * - no of hash bits to consider
564*4882a593Smuzhiyun  */
nic_config_rss(struct nicpf * nic,struct rss_cfg_msg * cfg)565*4882a593Smuzhiyun static void nic_config_rss(struct nicpf *nic, struct rss_cfg_msg *cfg)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	u8  qset, idx = 0;
568*4882a593Smuzhiyun 	u64 cpi_cfg, cpi_base, rssi_base, rssi;
569*4882a593Smuzhiyun 	u64 idx_addr;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	rssi_base = nic->rssi_base[cfg->vf_id] + cfg->tbl_offset;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	rssi = rssi_base;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	for (; rssi < (rssi_base + cfg->tbl_len); rssi++) {
576*4882a593Smuzhiyun 		u8 svf = cfg->ind_tbl[idx] >> 3;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		if (svf)
579*4882a593Smuzhiyun 			qset = nic->vf_sqs[cfg->vf_id][svf - 1];
580*4882a593Smuzhiyun 		else
581*4882a593Smuzhiyun 			qset = cfg->vf_id;
582*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_RSSI_0_4097_RQ | (rssi << 3),
583*4882a593Smuzhiyun 			      (qset << 3) | (cfg->ind_tbl[idx] & 0x7));
584*4882a593Smuzhiyun 		idx++;
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	cpi_base = nic->cpi_base[cfg->vf_id];
588*4882a593Smuzhiyun 	if (pass1_silicon(nic->pdev))
589*4882a593Smuzhiyun 		idx_addr = NIC_PF_CPI_0_2047_CFG;
590*4882a593Smuzhiyun 	else
591*4882a593Smuzhiyun 		idx_addr = NIC_PF_MPI_0_2047_CFG;
592*4882a593Smuzhiyun 	cpi_cfg = nic_reg_read(nic, idx_addr | (cpi_base << 3));
593*4882a593Smuzhiyun 	cpi_cfg &= ~(0xFULL << 20);
594*4882a593Smuzhiyun 	cpi_cfg |= (cfg->hash_bits << 20);
595*4882a593Smuzhiyun 	nic_reg_write(nic, idx_addr | (cpi_base << 3), cpi_cfg);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* 4 level transmit side scheduler configutation
599*4882a593Smuzhiyun  * for TNS bypass mode
600*4882a593Smuzhiyun  *
601*4882a593Smuzhiyun  * Sample configuration for SQ0 on 88xx
602*4882a593Smuzhiyun  * VNIC0-SQ0 -> TL4(0)   -> TL3[0]   -> TL2[0]  -> TL1[0] -> BGX0
603*4882a593Smuzhiyun  * VNIC1-SQ0 -> TL4(8)   -> TL3[2]   -> TL2[0]  -> TL1[0] -> BGX0
604*4882a593Smuzhiyun  * VNIC2-SQ0 -> TL4(16)  -> TL3[4]   -> TL2[1]  -> TL1[0] -> BGX0
605*4882a593Smuzhiyun  * VNIC3-SQ0 -> TL4(24)  -> TL3[6]   -> TL2[1]  -> TL1[0] -> BGX0
606*4882a593Smuzhiyun  * VNIC4-SQ0 -> TL4(512) -> TL3[128] -> TL2[32] -> TL1[1] -> BGX1
607*4882a593Smuzhiyun  * VNIC5-SQ0 -> TL4(520) -> TL3[130] -> TL2[32] -> TL1[1] -> BGX1
608*4882a593Smuzhiyun  * VNIC6-SQ0 -> TL4(528) -> TL3[132] -> TL2[33] -> TL1[1] -> BGX1
609*4882a593Smuzhiyun  * VNIC7-SQ0 -> TL4(536) -> TL3[134] -> TL2[33] -> TL1[1] -> BGX1
610*4882a593Smuzhiyun  */
nic_tx_channel_cfg(struct nicpf * nic,u8 vnic,struct sq_cfg_msg * sq)611*4882a593Smuzhiyun static void nic_tx_channel_cfg(struct nicpf *nic, u8 vnic,
612*4882a593Smuzhiyun 			       struct sq_cfg_msg *sq)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct hw_info *hw = nic->hw;
615*4882a593Smuzhiyun 	u32 bgx, lmac, chan;
616*4882a593Smuzhiyun 	u32 tl2, tl3, tl4;
617*4882a593Smuzhiyun 	u32 rr_quantum;
618*4882a593Smuzhiyun 	u8 sq_idx = sq->sq_num;
619*4882a593Smuzhiyun 	u8 pqs_vnic;
620*4882a593Smuzhiyun 	int svf;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (sq->sqs_mode)
623*4882a593Smuzhiyun 		pqs_vnic = nic->pqs_vf[vnic];
624*4882a593Smuzhiyun 	else
625*4882a593Smuzhiyun 		pqs_vnic = vnic;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[pqs_vnic]);
628*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[pqs_vnic]);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* 24 bytes for FCS, IPG and preamble */
631*4882a593Smuzhiyun 	rr_quantum = ((NIC_HW_MAX_FRS + 24) / 4);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* For 88xx 0-511 TL4 transmits via BGX0 and
634*4882a593Smuzhiyun 	 * 512-1023 TL4s transmit via BGX1.
635*4882a593Smuzhiyun 	 */
636*4882a593Smuzhiyun 	if (hw->tl1_per_bgx) {
637*4882a593Smuzhiyun 		tl4 = bgx * (hw->tl4_cnt / hw->bgx_cnt);
638*4882a593Smuzhiyun 		if (!sq->sqs_mode) {
639*4882a593Smuzhiyun 			tl4 += (lmac * MAX_QUEUES_PER_QSET);
640*4882a593Smuzhiyun 		} else {
641*4882a593Smuzhiyun 			for (svf = 0; svf < MAX_SQS_PER_VF; svf++) {
642*4882a593Smuzhiyun 				if (nic->vf_sqs[pqs_vnic][svf] == vnic)
643*4882a593Smuzhiyun 					break;
644*4882a593Smuzhiyun 			}
645*4882a593Smuzhiyun 			tl4 += (MAX_LMAC_PER_BGX * MAX_QUEUES_PER_QSET);
646*4882a593Smuzhiyun 			tl4 += (lmac * MAX_QUEUES_PER_QSET * MAX_SQS_PER_VF);
647*4882a593Smuzhiyun 			tl4 += (svf * MAX_QUEUES_PER_QSET);
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 	} else {
650*4882a593Smuzhiyun 		tl4 = (vnic * MAX_QUEUES_PER_QSET);
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 	tl4 += sq_idx;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	tl3 = tl4 / (hw->tl4_cnt / hw->tl3_cnt);
655*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_QSET_0_127_SQ_0_7_CFG2 |
656*4882a593Smuzhiyun 		      ((u64)vnic << NIC_QS_ID_SHIFT) |
657*4882a593Smuzhiyun 		      ((u32)sq_idx << NIC_Q_NUM_SHIFT), tl4);
658*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_TL4_0_1023_CFG | (tl4 << 3),
659*4882a593Smuzhiyun 		      ((u64)vnic << 27) | ((u32)sq_idx << 24) | rr_quantum);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_TL3_0_255_CFG | (tl3 << 3), rr_quantum);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* On 88xx 0-127 channels are for BGX0 and
664*4882a593Smuzhiyun 	 * 127-255 channels for BGX1.
665*4882a593Smuzhiyun 	 *
666*4882a593Smuzhiyun 	 * On 81xx/83xx TL3_CHAN reg should be configured with channel
667*4882a593Smuzhiyun 	 * within LMAC i.e 0-7 and not the actual channel number like on 88xx
668*4882a593Smuzhiyun 	 */
669*4882a593Smuzhiyun 	chan = (lmac * hw->chans_per_lmac) + (bgx * hw->chans_per_bgx);
670*4882a593Smuzhiyun 	if (hw->tl1_per_bgx)
671*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_TL3_0_255_CHAN | (tl3 << 3), chan);
672*4882a593Smuzhiyun 	else
673*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_TL3_0_255_CHAN | (tl3 << 3), 0);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* Enable backpressure on the channel */
676*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_CHAN_0_255_TX_CFG | (chan << 3), 1);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	tl2 = tl3 >> 2;
679*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_TL3A_0_63_CFG | (tl2 << 3), tl2);
680*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_TL2_0_63_CFG | (tl2 << 3), rr_quantum);
681*4882a593Smuzhiyun 	/* No priorities as of now */
682*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_TL2_0_63_PRI | (tl2 << 3), 0x00);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* Unlike 88xx where TL2s 0-31 transmits to TL1 '0' and rest to TL1 '1'
685*4882a593Smuzhiyun 	 * on 81xx/83xx TL2 needs to be configured to transmit to one of the
686*4882a593Smuzhiyun 	 * possible LMACs.
687*4882a593Smuzhiyun 	 *
688*4882a593Smuzhiyun 	 * This register doesn't exist on 88xx.
689*4882a593Smuzhiyun 	 */
690*4882a593Smuzhiyun 	if (!hw->tl1_per_bgx)
691*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_TL2_LMAC | (tl2 << 3),
692*4882a593Smuzhiyun 			      lmac + (bgx * MAX_LMAC_PER_BGX));
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /* Send primary nicvf pointer to secondary QS's VF */
nic_send_pnicvf(struct nicpf * nic,int sqs)696*4882a593Smuzhiyun static void nic_send_pnicvf(struct nicpf *nic, int sqs)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	union nic_mbx mbx = {};
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	mbx.nicvf.msg = NIC_MBOX_MSG_PNICVF_PTR;
701*4882a593Smuzhiyun 	mbx.nicvf.nicvf = nic->nicvf[nic->pqs_vf[sqs]];
702*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, sqs, &mbx);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* Send SQS's nicvf pointer to primary QS's VF */
nic_send_snicvf(struct nicpf * nic,struct nicvf_ptr * nicvf)706*4882a593Smuzhiyun static void nic_send_snicvf(struct nicpf *nic, struct nicvf_ptr *nicvf)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	union nic_mbx mbx = {};
709*4882a593Smuzhiyun 	int sqs_id = nic->vf_sqs[nicvf->vf_id][nicvf->sqs_id];
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	mbx.nicvf.msg = NIC_MBOX_MSG_SNICVF_PTR;
712*4882a593Smuzhiyun 	mbx.nicvf.sqs_id = nicvf->sqs_id;
713*4882a593Smuzhiyun 	mbx.nicvf.nicvf = nic->nicvf[sqs_id];
714*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, nicvf->vf_id, &mbx);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* Find next available Qset that can be assigned as a
718*4882a593Smuzhiyun  * secondary Qset to a VF.
719*4882a593Smuzhiyun  */
nic_nxt_avail_sqs(struct nicpf * nic)720*4882a593Smuzhiyun static int nic_nxt_avail_sqs(struct nicpf *nic)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	int sqs;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	for (sqs = 0; sqs < nic->num_sqs_en; sqs++) {
725*4882a593Smuzhiyun 		if (!nic->sqs_used[sqs])
726*4882a593Smuzhiyun 			nic->sqs_used[sqs] = true;
727*4882a593Smuzhiyun 		else
728*4882a593Smuzhiyun 			continue;
729*4882a593Smuzhiyun 		return sqs + nic->num_vf_en;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 	return -1;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* Allocate additional Qsets for requested VF */
nic_alloc_sqs(struct nicpf * nic,struct sqs_alloc * sqs)735*4882a593Smuzhiyun static void nic_alloc_sqs(struct nicpf *nic, struct sqs_alloc *sqs)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	union nic_mbx mbx = {};
738*4882a593Smuzhiyun 	int idx, alloc_qs = 0;
739*4882a593Smuzhiyun 	int sqs_id;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	if (!nic->num_sqs_en)
742*4882a593Smuzhiyun 		goto send_mbox;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	for (idx = 0; idx < sqs->qs_count; idx++) {
745*4882a593Smuzhiyun 		sqs_id = nic_nxt_avail_sqs(nic);
746*4882a593Smuzhiyun 		if (sqs_id < 0)
747*4882a593Smuzhiyun 			break;
748*4882a593Smuzhiyun 		nic->vf_sqs[sqs->vf_id][idx] = sqs_id;
749*4882a593Smuzhiyun 		nic->pqs_vf[sqs_id] = sqs->vf_id;
750*4882a593Smuzhiyun 		alloc_qs++;
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun send_mbox:
754*4882a593Smuzhiyun 	mbx.sqs_alloc.msg = NIC_MBOX_MSG_ALLOC_SQS;
755*4882a593Smuzhiyun 	mbx.sqs_alloc.vf_id = sqs->vf_id;
756*4882a593Smuzhiyun 	mbx.sqs_alloc.qs_count = alloc_qs;
757*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, sqs->vf_id, &mbx);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
nic_config_loopback(struct nicpf * nic,struct set_loopback * lbk)760*4882a593Smuzhiyun static int nic_config_loopback(struct nicpf *nic, struct set_loopback *lbk)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	int bgx_idx, lmac_idx;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (lbk->vf_id >= nic->num_vf_en)
765*4882a593Smuzhiyun 		return -1;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	bgx_idx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[lbk->vf_id]);
768*4882a593Smuzhiyun 	lmac_idx = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[lbk->vf_id]);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	bgx_lmac_internal_loopback(nic->node, bgx_idx, lmac_idx, lbk->enable);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Enable moving average calculation.
773*4882a593Smuzhiyun 	 * Keep the LVL/AVG delay to HW enforced minimum so that, not too many
774*4882a593Smuzhiyun 	 * packets sneek in between average calculations.
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_CQ_AVG_CFG,
777*4882a593Smuzhiyun 		      (BIT_ULL(20) | 0x2ull << 14 | 0x1));
778*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RRM_AVG_CFG,
779*4882a593Smuzhiyun 		      (BIT_ULL(20) | 0x3ull << 14 | 0x1));
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /* Reset statistics counters */
nic_reset_stat_counters(struct nicpf * nic,int vf,struct reset_stat_cfg * cfg)785*4882a593Smuzhiyun static int nic_reset_stat_counters(struct nicpf *nic,
786*4882a593Smuzhiyun 				   int vf, struct reset_stat_cfg *cfg)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	int i, stat, qnum;
789*4882a593Smuzhiyun 	u64 reg_addr;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	for (i = 0; i < RX_STATS_ENUM_LAST; i++) {
792*4882a593Smuzhiyun 		if (cfg->rx_stat_mask & BIT(i)) {
793*4882a593Smuzhiyun 			reg_addr = NIC_PF_VNIC_0_127_RX_STAT_0_13 |
794*4882a593Smuzhiyun 				   (vf << NIC_QS_ID_SHIFT) |
795*4882a593Smuzhiyun 				   (i << 3);
796*4882a593Smuzhiyun 			nic_reg_write(nic, reg_addr, 0);
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	for (i = 0; i < TX_STATS_ENUM_LAST; i++) {
801*4882a593Smuzhiyun 		if (cfg->tx_stat_mask & BIT(i)) {
802*4882a593Smuzhiyun 			reg_addr = NIC_PF_VNIC_0_127_TX_STAT_0_4 |
803*4882a593Smuzhiyun 				   (vf << NIC_QS_ID_SHIFT) |
804*4882a593Smuzhiyun 				   (i << 3);
805*4882a593Smuzhiyun 			nic_reg_write(nic, reg_addr, 0);
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	for (i = 0; i <= 15; i++) {
810*4882a593Smuzhiyun 		qnum = i >> 1;
811*4882a593Smuzhiyun 		stat = i & 1 ? 1 : 0;
812*4882a593Smuzhiyun 		reg_addr = (vf << NIC_QS_ID_SHIFT) |
813*4882a593Smuzhiyun 			   (qnum << NIC_Q_NUM_SHIFT) | (stat << 3);
814*4882a593Smuzhiyun 		if (cfg->rq_stat_mask & BIT(i)) {
815*4882a593Smuzhiyun 			reg_addr |= NIC_PF_QSET_0_127_RQ_0_7_STAT_0_1;
816*4882a593Smuzhiyun 			nic_reg_write(nic, reg_addr, 0);
817*4882a593Smuzhiyun 		}
818*4882a593Smuzhiyun 		if (cfg->sq_stat_mask & BIT(i)) {
819*4882a593Smuzhiyun 			reg_addr |= NIC_PF_QSET_0_127_SQ_0_7_STAT_0_1;
820*4882a593Smuzhiyun 			nic_reg_write(nic, reg_addr, 0);
821*4882a593Smuzhiyun 		}
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return 0;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
nic_enable_tunnel_parsing(struct nicpf * nic,int vf)827*4882a593Smuzhiyun static void nic_enable_tunnel_parsing(struct nicpf *nic, int vf)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	u64 prot_def = (IPV6_PROT << 32) | (IPV4_PROT << 16) | ET_PROT;
830*4882a593Smuzhiyun 	u64 vxlan_prot_def = (IPV6_PROT_DEF << 32) |
831*4882a593Smuzhiyun 			      (IPV4_PROT_DEF) << 16 | ET_PROT_DEF;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* Configure tunnel parsing parameters */
834*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_GENEVE_DEF,
835*4882a593Smuzhiyun 		      (1ULL << 63 | UDP_GENEVE_PORT_NUM));
836*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_GENEVE_PROT_DEF,
837*4882a593Smuzhiyun 		      ((7ULL << 61) | prot_def));
838*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_NVGRE_PROT_DEF,
839*4882a593Smuzhiyun 		      ((7ULL << 61) | prot_def));
840*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_VXLAN_DEF_0_1,
841*4882a593Smuzhiyun 		      ((1ULL << 63) | UDP_VXLAN_PORT_NUM));
842*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_RX_VXLAN_PROT_DEF,
843*4882a593Smuzhiyun 		      ((0xfULL << 60) | vxlan_prot_def));
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
nic_enable_vf(struct nicpf * nic,int vf,bool enable)846*4882a593Smuzhiyun static void nic_enable_vf(struct nicpf *nic, int vf, bool enable)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	int bgx, lmac;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	nic->vf_enabled[vf] = enable;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (vf >= nic->num_vf_en)
853*4882a593Smuzhiyun 		return;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
856*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	bgx_lmac_rx_tx_enable(nic->node, bgx, lmac, enable);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
nic_pause_frame(struct nicpf * nic,int vf,struct pfc * cfg)861*4882a593Smuzhiyun static void nic_pause_frame(struct nicpf *nic, int vf, struct pfc *cfg)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	int bgx, lmac;
864*4882a593Smuzhiyun 	struct pfc pfc;
865*4882a593Smuzhiyun 	union nic_mbx mbx = {};
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (vf >= nic->num_vf_en)
868*4882a593Smuzhiyun 		return;
869*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
870*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (cfg->get) {
873*4882a593Smuzhiyun 		bgx_lmac_get_pfc(nic->node, bgx, lmac, &pfc);
874*4882a593Smuzhiyun 		mbx.pfc.msg = NIC_MBOX_MSG_PFC;
875*4882a593Smuzhiyun 		mbx.pfc.autoneg = pfc.autoneg;
876*4882a593Smuzhiyun 		mbx.pfc.fc_rx = pfc.fc_rx;
877*4882a593Smuzhiyun 		mbx.pfc.fc_tx = pfc.fc_tx;
878*4882a593Smuzhiyun 		nic_send_msg_to_vf(nic, vf, &mbx);
879*4882a593Smuzhiyun 	} else {
880*4882a593Smuzhiyun 		bgx_lmac_set_pfc(nic->node, bgx, lmac, cfg);
881*4882a593Smuzhiyun 		nic_mbx_send_ack(nic, vf);
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun /* Enable or disable HW timestamping by BGX for pkts received on a LMAC */
nic_config_timestamp(struct nicpf * nic,int vf,struct set_ptp * ptp)886*4882a593Smuzhiyun static void nic_config_timestamp(struct nicpf *nic, int vf, struct set_ptp *ptp)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct pkind_cfg *pkind;
889*4882a593Smuzhiyun 	u8 lmac, bgx_idx;
890*4882a593Smuzhiyun 	u64 pkind_val, pkind_idx;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (vf >= nic->num_vf_en)
893*4882a593Smuzhiyun 		return;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	bgx_idx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
896*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	pkind_idx = lmac + bgx_idx * MAX_LMAC_PER_BGX;
899*4882a593Smuzhiyun 	pkind_val = nic_reg_read(nic, NIC_PF_PKIND_0_15_CFG | (pkind_idx << 3));
900*4882a593Smuzhiyun 	pkind = (struct pkind_cfg *)&pkind_val;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (ptp->enable && !pkind->hdr_sl) {
903*4882a593Smuzhiyun 		/* Skiplen to exclude 8byte timestamp while parsing pkt
904*4882a593Smuzhiyun 		 * If not configured, will result in L2 errors.
905*4882a593Smuzhiyun 		 */
906*4882a593Smuzhiyun 		pkind->hdr_sl = 4;
907*4882a593Smuzhiyun 		/* Adjust max packet length allowed */
908*4882a593Smuzhiyun 		pkind->maxlen += (pkind->hdr_sl * 2);
909*4882a593Smuzhiyun 		bgx_config_timestamping(nic->node, bgx_idx, lmac, true);
910*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_RX_ETYPE_0_7 | (1 << 3),
911*4882a593Smuzhiyun 			      (ETYPE_ALG_ENDPARSE << 16) | ETH_P_1588);
912*4882a593Smuzhiyun 	} else if (!ptp->enable && pkind->hdr_sl) {
913*4882a593Smuzhiyun 		pkind->maxlen -= (pkind->hdr_sl * 2);
914*4882a593Smuzhiyun 		pkind->hdr_sl = 0;
915*4882a593Smuzhiyun 		bgx_config_timestamping(nic->node, bgx_idx, lmac, false);
916*4882a593Smuzhiyun 		nic_reg_write(nic, NIC_PF_RX_ETYPE_0_7 | (1 << 3),
917*4882a593Smuzhiyun 			      (ETYPE_ALG_SKIP << 16) | ETH_P_8021Q);
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	nic_reg_write(nic, NIC_PF_PKIND_0_15_CFG | (pkind_idx << 3), pkind_val);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun /* Get BGX LMAC link status and update corresponding VF
924*4882a593Smuzhiyun  * if there is a change, valid only if internal L2 switch
925*4882a593Smuzhiyun  * is not present otherwise VF link is always treated as up
926*4882a593Smuzhiyun  */
nic_link_status_get(struct nicpf * nic,u8 vf)927*4882a593Smuzhiyun static void nic_link_status_get(struct nicpf *nic, u8 vf)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	union nic_mbx mbx = {};
930*4882a593Smuzhiyun 	struct bgx_link_status link;
931*4882a593Smuzhiyun 	u8 bgx, lmac;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	mbx.link_status.msg = NIC_MBOX_MSG_BGX_LINK_CHANGE;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Get BGX, LMAC indices for the VF */
936*4882a593Smuzhiyun 	bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
937*4882a593Smuzhiyun 	lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Get interface link status */
940*4882a593Smuzhiyun 	bgx_get_lmac_link_state(nic->node, bgx, lmac, &link);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* Send a mbox message to VF with current link status */
943*4882a593Smuzhiyun 	mbx.link_status.link_up = link.link_up;
944*4882a593Smuzhiyun 	mbx.link_status.duplex = link.duplex;
945*4882a593Smuzhiyun 	mbx.link_status.speed = link.speed;
946*4882a593Smuzhiyun 	mbx.link_status.mac_type = link.mac_type;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* reply with link status */
949*4882a593Smuzhiyun 	nic_send_msg_to_vf(nic, vf, &mbx);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun /* Interrupt handler to handle mailbox messages from VFs */
nic_handle_mbx_intr(struct nicpf * nic,int vf)953*4882a593Smuzhiyun static void nic_handle_mbx_intr(struct nicpf *nic, int vf)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	union nic_mbx mbx = {};
956*4882a593Smuzhiyun 	u64 *mbx_data;
957*4882a593Smuzhiyun 	u64 mbx_addr;
958*4882a593Smuzhiyun 	u64 reg_addr;
959*4882a593Smuzhiyun 	u64 cfg;
960*4882a593Smuzhiyun 	int bgx, lmac;
961*4882a593Smuzhiyun 	int i;
962*4882a593Smuzhiyun 	int ret = 0;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	mbx_addr = nic_get_mbx_addr(vf);
965*4882a593Smuzhiyun 	mbx_data = (u64 *)&mbx;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	for (i = 0; i < NIC_PF_VF_MAILBOX_SIZE; i++) {
968*4882a593Smuzhiyun 		*mbx_data = nic_reg_read(nic, mbx_addr);
969*4882a593Smuzhiyun 		mbx_data++;
970*4882a593Smuzhiyun 		mbx_addr += sizeof(u64);
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	dev_dbg(&nic->pdev->dev, "%s: Mailbox msg 0x%02x from VF%d\n",
974*4882a593Smuzhiyun 		__func__, mbx.msg.msg, vf);
975*4882a593Smuzhiyun 	switch (mbx.msg.msg) {
976*4882a593Smuzhiyun 	case NIC_MBOX_MSG_READY:
977*4882a593Smuzhiyun 		nic_mbx_send_ready(nic, vf);
978*4882a593Smuzhiyun 		return;
979*4882a593Smuzhiyun 	case NIC_MBOX_MSG_QS_CFG:
980*4882a593Smuzhiyun 		reg_addr = NIC_PF_QSET_0_127_CFG |
981*4882a593Smuzhiyun 			   (mbx.qs.num << NIC_QS_ID_SHIFT);
982*4882a593Smuzhiyun 		cfg = mbx.qs.cfg;
983*4882a593Smuzhiyun 		/* Check if its a secondary Qset */
984*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
985*4882a593Smuzhiyun 			cfg = cfg & (~0x7FULL);
986*4882a593Smuzhiyun 			/* Assign this Qset to primary Qset's VF */
987*4882a593Smuzhiyun 			cfg |= nic->pqs_vf[vf];
988*4882a593Smuzhiyun 		}
989*4882a593Smuzhiyun 		nic_reg_write(nic, reg_addr, cfg);
990*4882a593Smuzhiyun 		break;
991*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RQ_CFG:
992*4882a593Smuzhiyun 		reg_addr = NIC_PF_QSET_0_127_RQ_0_7_CFG |
993*4882a593Smuzhiyun 			   (mbx.rq.qs_num << NIC_QS_ID_SHIFT) |
994*4882a593Smuzhiyun 			   (mbx.rq.rq_num << NIC_Q_NUM_SHIFT);
995*4882a593Smuzhiyun 		nic_reg_write(nic, reg_addr, mbx.rq.cfg);
996*4882a593Smuzhiyun 		/* Enable CQE_RX2_S extension in CQE_RX descriptor.
997*4882a593Smuzhiyun 		 * This gets appended by default on 81xx/83xx chips,
998*4882a593Smuzhiyun 		 * for consistency enabling the same on 88xx pass2
999*4882a593Smuzhiyun 		 * where this is introduced.
1000*4882a593Smuzhiyun 		 */
1001*4882a593Smuzhiyun 		if (pass2_silicon(nic->pdev))
1002*4882a593Smuzhiyun 			nic_reg_write(nic, NIC_PF_RX_CFG, 0x01);
1003*4882a593Smuzhiyun 		if (!pass1_silicon(nic->pdev))
1004*4882a593Smuzhiyun 			nic_enable_tunnel_parsing(nic, vf);
1005*4882a593Smuzhiyun 		break;
1006*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RQ_BP_CFG:
1007*4882a593Smuzhiyun 		reg_addr = NIC_PF_QSET_0_127_RQ_0_7_BP_CFG |
1008*4882a593Smuzhiyun 			   (mbx.rq.qs_num << NIC_QS_ID_SHIFT) |
1009*4882a593Smuzhiyun 			   (mbx.rq.rq_num << NIC_Q_NUM_SHIFT);
1010*4882a593Smuzhiyun 		nic_reg_write(nic, reg_addr, mbx.rq.cfg);
1011*4882a593Smuzhiyun 		break;
1012*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RQ_SW_SYNC:
1013*4882a593Smuzhiyun 		ret = nic_rcv_queue_sw_sync(nic);
1014*4882a593Smuzhiyun 		break;
1015*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RQ_DROP_CFG:
1016*4882a593Smuzhiyun 		reg_addr = NIC_PF_QSET_0_127_RQ_0_7_DROP_CFG |
1017*4882a593Smuzhiyun 			   (mbx.rq.qs_num << NIC_QS_ID_SHIFT) |
1018*4882a593Smuzhiyun 			   (mbx.rq.rq_num << NIC_Q_NUM_SHIFT);
1019*4882a593Smuzhiyun 		nic_reg_write(nic, reg_addr, mbx.rq.cfg);
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SQ_CFG:
1022*4882a593Smuzhiyun 		reg_addr = NIC_PF_QSET_0_127_SQ_0_7_CFG |
1023*4882a593Smuzhiyun 			   (mbx.sq.qs_num << NIC_QS_ID_SHIFT) |
1024*4882a593Smuzhiyun 			   (mbx.sq.sq_num << NIC_Q_NUM_SHIFT);
1025*4882a593Smuzhiyun 		nic_reg_write(nic, reg_addr, mbx.sq.cfg);
1026*4882a593Smuzhiyun 		nic_tx_channel_cfg(nic, mbx.qs.num, &mbx.sq);
1027*4882a593Smuzhiyun 		break;
1028*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SET_MAC:
1029*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
1030*4882a593Smuzhiyun 			ret = -1; /* NACK */
1031*4882a593Smuzhiyun 			break;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 		lmac = mbx.mac.vf_id;
1034*4882a593Smuzhiyun 		bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[lmac]);
1035*4882a593Smuzhiyun 		lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[lmac]);
1036*4882a593Smuzhiyun 		bgx_set_lmac_mac(nic->node, bgx, lmac, mbx.mac.mac_addr);
1037*4882a593Smuzhiyun 		break;
1038*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SET_MAX_FRS:
1039*4882a593Smuzhiyun 		ret = nic_update_hw_frs(nic, mbx.frs.max_frs,
1040*4882a593Smuzhiyun 					mbx.frs.vf_id);
1041*4882a593Smuzhiyun 		break;
1042*4882a593Smuzhiyun 	case NIC_MBOX_MSG_CPI_CFG:
1043*4882a593Smuzhiyun 		nic_config_cpi(nic, &mbx.cpi_cfg);
1044*4882a593Smuzhiyun 		break;
1045*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RSS_SIZE:
1046*4882a593Smuzhiyun 		nic_send_rss_size(nic, vf);
1047*4882a593Smuzhiyun 		return;
1048*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RSS_CFG:
1049*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RSS_CFG_CONT:
1050*4882a593Smuzhiyun 		nic_config_rss(nic, &mbx.rss_cfg);
1051*4882a593Smuzhiyun 		break;
1052*4882a593Smuzhiyun 	case NIC_MBOX_MSG_CFG_DONE:
1053*4882a593Smuzhiyun 		/* Last message of VF config msg sequence */
1054*4882a593Smuzhiyun 		nic_enable_vf(nic, vf, true);
1055*4882a593Smuzhiyun 		break;
1056*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SHUTDOWN:
1057*4882a593Smuzhiyun 		/* First msg in VF teardown sequence */
1058*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en)
1059*4882a593Smuzhiyun 			nic->sqs_used[vf - nic->num_vf_en] = false;
1060*4882a593Smuzhiyun 		nic->pqs_vf[vf] = 0;
1061*4882a593Smuzhiyun 		nic_enable_vf(nic, vf, false);
1062*4882a593Smuzhiyun 		break;
1063*4882a593Smuzhiyun 	case NIC_MBOX_MSG_ALLOC_SQS:
1064*4882a593Smuzhiyun 		nic_alloc_sqs(nic, &mbx.sqs_alloc);
1065*4882a593Smuzhiyun 		return;
1066*4882a593Smuzhiyun 	case NIC_MBOX_MSG_NICVF_PTR:
1067*4882a593Smuzhiyun 		nic->nicvf[vf] = mbx.nicvf.nicvf;
1068*4882a593Smuzhiyun 		break;
1069*4882a593Smuzhiyun 	case NIC_MBOX_MSG_PNICVF_PTR:
1070*4882a593Smuzhiyun 		nic_send_pnicvf(nic, vf);
1071*4882a593Smuzhiyun 		return;
1072*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SNICVF_PTR:
1073*4882a593Smuzhiyun 		nic_send_snicvf(nic, &mbx.nicvf);
1074*4882a593Smuzhiyun 		return;
1075*4882a593Smuzhiyun 	case NIC_MBOX_MSG_BGX_STATS:
1076*4882a593Smuzhiyun 		nic_get_bgx_stats(nic, &mbx.bgx_stats);
1077*4882a593Smuzhiyun 		return;
1078*4882a593Smuzhiyun 	case NIC_MBOX_MSG_LOOPBACK:
1079*4882a593Smuzhiyun 		ret = nic_config_loopback(nic, &mbx.lbk);
1080*4882a593Smuzhiyun 		break;
1081*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RESET_STAT_COUNTER:
1082*4882a593Smuzhiyun 		ret = nic_reset_stat_counters(nic, vf, &mbx.reset_stat);
1083*4882a593Smuzhiyun 		break;
1084*4882a593Smuzhiyun 	case NIC_MBOX_MSG_PFC:
1085*4882a593Smuzhiyun 		nic_pause_frame(nic, vf, &mbx.pfc);
1086*4882a593Smuzhiyun 		return;
1087*4882a593Smuzhiyun 	case NIC_MBOX_MSG_PTP_CFG:
1088*4882a593Smuzhiyun 		nic_config_timestamp(nic, vf, &mbx.ptp);
1089*4882a593Smuzhiyun 		break;
1090*4882a593Smuzhiyun 	case NIC_MBOX_MSG_RESET_XCAST:
1091*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
1092*4882a593Smuzhiyun 			ret = -1; /* NACK */
1093*4882a593Smuzhiyun 			break;
1094*4882a593Smuzhiyun 		}
1095*4882a593Smuzhiyun 		bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1096*4882a593Smuzhiyun 		lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1097*4882a593Smuzhiyun 		bgx_reset_xcast_mode(nic->node, bgx, lmac,
1098*4882a593Smuzhiyun 				     vf < NIC_VF_PER_MBX_REG ? vf :
1099*4882a593Smuzhiyun 				     vf - NIC_VF_PER_MBX_REG);
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	case NIC_MBOX_MSG_ADD_MCAST:
1103*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
1104*4882a593Smuzhiyun 			ret = -1; /* NACK */
1105*4882a593Smuzhiyun 			break;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 		bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1108*4882a593Smuzhiyun 		lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1109*4882a593Smuzhiyun 		bgx_set_dmac_cam_filter(nic->node, bgx, lmac,
1110*4882a593Smuzhiyun 					mbx.xcast.mac,
1111*4882a593Smuzhiyun 					vf < NIC_VF_PER_MBX_REG ? vf :
1112*4882a593Smuzhiyun 					vf - NIC_VF_PER_MBX_REG);
1113*4882a593Smuzhiyun 		break;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	case NIC_MBOX_MSG_SET_XCAST:
1116*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
1117*4882a593Smuzhiyun 			ret = -1; /* NACK */
1118*4882a593Smuzhiyun 			break;
1119*4882a593Smuzhiyun 		}
1120*4882a593Smuzhiyun 		bgx = NIC_GET_BGX_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1121*4882a593Smuzhiyun 		lmac = NIC_GET_LMAC_FROM_VF_LMAC_MAP(nic->vf_lmac_map[vf]);
1122*4882a593Smuzhiyun 		bgx_set_xcast_mode(nic->node, bgx, lmac, mbx.xcast.mode);
1123*4882a593Smuzhiyun 		break;
1124*4882a593Smuzhiyun 	case NIC_MBOX_MSG_BGX_LINK_CHANGE:
1125*4882a593Smuzhiyun 		if (vf >= nic->num_vf_en) {
1126*4882a593Smuzhiyun 			ret = -1; /* NACK */
1127*4882a593Smuzhiyun 			break;
1128*4882a593Smuzhiyun 		}
1129*4882a593Smuzhiyun 		nic_link_status_get(nic, vf);
1130*4882a593Smuzhiyun 		return;
1131*4882a593Smuzhiyun 	default:
1132*4882a593Smuzhiyun 		dev_err(&nic->pdev->dev,
1133*4882a593Smuzhiyun 			"Invalid msg from VF%d, msg 0x%x\n", vf, mbx.msg.msg);
1134*4882a593Smuzhiyun 		break;
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (!ret) {
1138*4882a593Smuzhiyun 		nic_mbx_send_ack(nic, vf);
1139*4882a593Smuzhiyun 	} else if (mbx.msg.msg != NIC_MBOX_MSG_READY) {
1140*4882a593Smuzhiyun 		dev_err(&nic->pdev->dev, "NACK for MBOX 0x%02x from VF %d\n",
1141*4882a593Smuzhiyun 			mbx.msg.msg, vf);
1142*4882a593Smuzhiyun 		nic_mbx_send_nack(nic, vf);
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
nic_mbx_intr_handler(int irq,void * nic_irq)1146*4882a593Smuzhiyun static irqreturn_t nic_mbx_intr_handler(int irq, void *nic_irq)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	struct nicpf *nic = (struct nicpf *)nic_irq;
1149*4882a593Smuzhiyun 	int mbx;
1150*4882a593Smuzhiyun 	u64 intr;
1151*4882a593Smuzhiyun 	u8  vf;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	if (irq == pci_irq_vector(nic->pdev, NIC_PF_INTR_ID_MBOX0))
1154*4882a593Smuzhiyun 		mbx = 0;
1155*4882a593Smuzhiyun 	else
1156*4882a593Smuzhiyun 		mbx = 1;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	intr = nic_reg_read(nic, NIC_PF_MAILBOX_INT + (mbx << 3));
1159*4882a593Smuzhiyun 	dev_dbg(&nic->pdev->dev, "PF interrupt Mbox%d 0x%llx\n", mbx, intr);
1160*4882a593Smuzhiyun 	for (vf = 0; vf < NIC_VF_PER_MBX_REG; vf++) {
1161*4882a593Smuzhiyun 		if (intr & (1ULL << vf)) {
1162*4882a593Smuzhiyun 			dev_dbg(&nic->pdev->dev, "Intr from VF %d\n",
1163*4882a593Smuzhiyun 				vf + (mbx * NIC_VF_PER_MBX_REG));
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 			nic_handle_mbx_intr(nic, vf +
1166*4882a593Smuzhiyun 					    (mbx * NIC_VF_PER_MBX_REG));
1167*4882a593Smuzhiyun 			nic_clear_mbx_intr(nic, vf, mbx);
1168*4882a593Smuzhiyun 		}
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 	return IRQ_HANDLED;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
nic_free_all_interrupts(struct nicpf * nic)1173*4882a593Smuzhiyun static void nic_free_all_interrupts(struct nicpf *nic)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	int irq;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	for (irq = 0; irq < nic->num_vec; irq++) {
1178*4882a593Smuzhiyun 		if (nic->irq_allocated[irq])
1179*4882a593Smuzhiyun 			free_irq(pci_irq_vector(nic->pdev, irq), nic);
1180*4882a593Smuzhiyun 		nic->irq_allocated[irq] = false;
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
nic_register_interrupts(struct nicpf * nic)1184*4882a593Smuzhiyun static int nic_register_interrupts(struct nicpf *nic)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	int i, ret;
1187*4882a593Smuzhiyun 	nic->num_vec = pci_msix_vec_count(nic->pdev);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/* Enable MSI-X */
1190*4882a593Smuzhiyun 	ret = pci_alloc_irq_vectors(nic->pdev, nic->num_vec, nic->num_vec,
1191*4882a593Smuzhiyun 				    PCI_IRQ_MSIX);
1192*4882a593Smuzhiyun 	if (ret < 0) {
1193*4882a593Smuzhiyun 		dev_err(&nic->pdev->dev,
1194*4882a593Smuzhiyun 			"Request for #%d msix vectors failed, returned %d\n",
1195*4882a593Smuzhiyun 			   nic->num_vec, ret);
1196*4882a593Smuzhiyun 		return ret;
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	/* Register mailbox interrupt handler */
1200*4882a593Smuzhiyun 	for (i = NIC_PF_INTR_ID_MBOX0; i < nic->num_vec; i++) {
1201*4882a593Smuzhiyun 		sprintf(nic->irq_name[i],
1202*4882a593Smuzhiyun 			"NICPF Mbox%d", (i - NIC_PF_INTR_ID_MBOX0));
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 		ret = request_irq(pci_irq_vector(nic->pdev, i),
1205*4882a593Smuzhiyun 				  nic_mbx_intr_handler, 0,
1206*4882a593Smuzhiyun 				  nic->irq_name[i], nic);
1207*4882a593Smuzhiyun 		if (ret)
1208*4882a593Smuzhiyun 			goto fail;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 		nic->irq_allocated[i] = true;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* Enable mailbox interrupt */
1214*4882a593Smuzhiyun 	nic_enable_mbx_intr(nic);
1215*4882a593Smuzhiyun 	return 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun fail:
1218*4882a593Smuzhiyun 	dev_err(&nic->pdev->dev, "Request irq failed\n");
1219*4882a593Smuzhiyun 	nic_free_all_interrupts(nic);
1220*4882a593Smuzhiyun 	pci_free_irq_vectors(nic->pdev);
1221*4882a593Smuzhiyun 	nic->num_vec = 0;
1222*4882a593Smuzhiyun 	return ret;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
nic_unregister_interrupts(struct nicpf * nic)1225*4882a593Smuzhiyun static void nic_unregister_interrupts(struct nicpf *nic)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	nic_free_all_interrupts(nic);
1228*4882a593Smuzhiyun 	pci_free_irq_vectors(nic->pdev);
1229*4882a593Smuzhiyun 	nic->num_vec = 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
nic_num_sqs_en(struct nicpf * nic,int vf_en)1232*4882a593Smuzhiyun static int nic_num_sqs_en(struct nicpf *nic, int vf_en)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	int pos, sqs_per_vf = MAX_SQS_PER_VF_SINGLE_NODE;
1235*4882a593Smuzhiyun 	u16 total_vf;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Secondary Qsets are needed only if CPU count is
1238*4882a593Smuzhiyun 	 * morethan MAX_QUEUES_PER_QSET.
1239*4882a593Smuzhiyun 	 */
1240*4882a593Smuzhiyun 	if (num_online_cpus() <= MAX_QUEUES_PER_QSET)
1241*4882a593Smuzhiyun 		return 0;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	/* Check if its a multi-node environment */
1244*4882a593Smuzhiyun 	if (nr_node_ids > 1)
1245*4882a593Smuzhiyun 		sqs_per_vf = MAX_SQS_PER_VF;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	pos = pci_find_ext_capability(nic->pdev, PCI_EXT_CAP_ID_SRIOV);
1248*4882a593Smuzhiyun 	pci_read_config_word(nic->pdev, (pos + PCI_SRIOV_TOTAL_VF), &total_vf);
1249*4882a593Smuzhiyun 	return min(total_vf - vf_en, vf_en * sqs_per_vf);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
nic_sriov_init(struct pci_dev * pdev,struct nicpf * nic)1252*4882a593Smuzhiyun static int nic_sriov_init(struct pci_dev *pdev, struct nicpf *nic)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	int pos = 0;
1255*4882a593Smuzhiyun 	int vf_en;
1256*4882a593Smuzhiyun 	int err;
1257*4882a593Smuzhiyun 	u16 total_vf_cnt;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1260*4882a593Smuzhiyun 	if (!pos) {
1261*4882a593Smuzhiyun 		dev_err(&pdev->dev, "SRIOV capability is not found in PCIe config space\n");
1262*4882a593Smuzhiyun 		return -ENODEV;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	pci_read_config_word(pdev, (pos + PCI_SRIOV_TOTAL_VF), &total_vf_cnt);
1266*4882a593Smuzhiyun 	if (total_vf_cnt < nic->num_vf_en)
1267*4882a593Smuzhiyun 		nic->num_vf_en = total_vf_cnt;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	if (!total_vf_cnt)
1270*4882a593Smuzhiyun 		return 0;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	vf_en = nic->num_vf_en;
1273*4882a593Smuzhiyun 	nic->num_sqs_en = nic_num_sqs_en(nic, nic->num_vf_en);
1274*4882a593Smuzhiyun 	vf_en += nic->num_sqs_en;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	err = pci_enable_sriov(pdev, vf_en);
1277*4882a593Smuzhiyun 	if (err) {
1278*4882a593Smuzhiyun 		dev_err(&pdev->dev, "SRIOV enable failed, num VF is %d\n",
1279*4882a593Smuzhiyun 			vf_en);
1280*4882a593Smuzhiyun 		nic->num_vf_en = 0;
1281*4882a593Smuzhiyun 		return err;
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	dev_info(&pdev->dev, "SRIOV enabled, number of VF available %d\n",
1285*4882a593Smuzhiyun 		 vf_en);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	nic->flags |= NIC_SRIOV_ENABLED;
1288*4882a593Smuzhiyun 	return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
nic_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1291*4882a593Smuzhiyun static int nic_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1294*4882a593Smuzhiyun 	struct nicpf *nic;
1295*4882a593Smuzhiyun 	u8     max_lmac;
1296*4882a593Smuzhiyun 	int    err;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(union nic_mbx) > 16);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	nic = devm_kzalloc(dev, sizeof(*nic), GFP_KERNEL);
1301*4882a593Smuzhiyun 	if (!nic)
1302*4882a593Smuzhiyun 		return -ENOMEM;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	nic->hw = devm_kzalloc(dev, sizeof(struct hw_info), GFP_KERNEL);
1305*4882a593Smuzhiyun 	if (!nic->hw)
1306*4882a593Smuzhiyun 		return -ENOMEM;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	pci_set_drvdata(pdev, nic);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	nic->pdev = pdev;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1313*4882a593Smuzhiyun 	if (err) {
1314*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable PCI device\n");
1315*4882a593Smuzhiyun 		pci_set_drvdata(pdev, NULL);
1316*4882a593Smuzhiyun 		return err;
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	err = pci_request_regions(pdev, DRV_NAME);
1320*4882a593Smuzhiyun 	if (err) {
1321*4882a593Smuzhiyun 		dev_err(dev, "PCI request regions failed 0x%x\n", err);
1322*4882a593Smuzhiyun 		goto err_disable_device;
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(48));
1326*4882a593Smuzhiyun 	if (err) {
1327*4882a593Smuzhiyun 		dev_err(dev, "Unable to get usable DMA configuration\n");
1328*4882a593Smuzhiyun 		goto err_release_regions;
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(48));
1332*4882a593Smuzhiyun 	if (err) {
1333*4882a593Smuzhiyun 		dev_err(dev, "Unable to get 48-bit DMA for consistent allocations\n");
1334*4882a593Smuzhiyun 		goto err_release_regions;
1335*4882a593Smuzhiyun 	}
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* MAP PF's configuration registers */
1338*4882a593Smuzhiyun 	nic->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0);
1339*4882a593Smuzhiyun 	if (!nic->reg_base) {
1340*4882a593Smuzhiyun 		dev_err(dev, "Cannot map config register space, aborting\n");
1341*4882a593Smuzhiyun 		err = -ENOMEM;
1342*4882a593Smuzhiyun 		goto err_release_regions;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	nic->node = nic_get_node_id(pdev);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	/* Get HW capability info */
1348*4882a593Smuzhiyun 	nic_get_hw_info(nic);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	/* Allocate memory for LMAC tracking elements */
1351*4882a593Smuzhiyun 	err = -ENOMEM;
1352*4882a593Smuzhiyun 	max_lmac = nic->hw->bgx_cnt * MAX_LMAC_PER_BGX;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	nic->vf_lmac_map = devm_kmalloc_array(dev, max_lmac, sizeof(u8),
1355*4882a593Smuzhiyun 					      GFP_KERNEL);
1356*4882a593Smuzhiyun 	if (!nic->vf_lmac_map)
1357*4882a593Smuzhiyun 		goto err_release_regions;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* Initialize hardware */
1360*4882a593Smuzhiyun 	nic_init_hw(nic);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	nic_set_lmac_vf_mapping(nic);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	/* Register interrupts */
1365*4882a593Smuzhiyun 	err = nic_register_interrupts(nic);
1366*4882a593Smuzhiyun 	if (err)
1367*4882a593Smuzhiyun 		goto err_release_regions;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* Configure SRIOV */
1370*4882a593Smuzhiyun 	err = nic_sriov_init(pdev, nic);
1371*4882a593Smuzhiyun 	if (err)
1372*4882a593Smuzhiyun 		goto err_unregister_interrupts;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return 0;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun err_unregister_interrupts:
1377*4882a593Smuzhiyun 	nic_unregister_interrupts(nic);
1378*4882a593Smuzhiyun err_release_regions:
1379*4882a593Smuzhiyun 	pci_release_regions(pdev);
1380*4882a593Smuzhiyun err_disable_device:
1381*4882a593Smuzhiyun 	pci_disable_device(pdev);
1382*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
1383*4882a593Smuzhiyun 	return err;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
nic_remove(struct pci_dev * pdev)1386*4882a593Smuzhiyun static void nic_remove(struct pci_dev *pdev)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun 	struct nicpf *nic = pci_get_drvdata(pdev);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	if (!nic)
1391*4882a593Smuzhiyun 		return;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if (nic->flags & NIC_SRIOV_ENABLED)
1394*4882a593Smuzhiyun 		pci_disable_sriov(pdev);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	nic_unregister_interrupts(nic);
1397*4882a593Smuzhiyun 	pci_release_regions(pdev);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	pci_disable_device(pdev);
1400*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun static struct pci_driver nic_driver = {
1404*4882a593Smuzhiyun 	.name = DRV_NAME,
1405*4882a593Smuzhiyun 	.id_table = nic_id_table,
1406*4882a593Smuzhiyun 	.probe = nic_probe,
1407*4882a593Smuzhiyun 	.remove = nic_remove,
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun 
nic_init_module(void)1410*4882a593Smuzhiyun static int __init nic_init_module(void)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return pci_register_driver(&nic_driver);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
nic_cleanup_module(void)1417*4882a593Smuzhiyun static void __exit nic_cleanup_module(void)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	pci_unregister_driver(&nic_driver);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun module_init(nic_init_module);
1423*4882a593Smuzhiyun module_exit(nic_cleanup_module);
1424