xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cavium/liquidio/request_manager.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**********************************************************************
2*4882a593Smuzhiyun  * Author: Cavium, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@cavium.com
5*4882a593Smuzhiyun  *          Please include "LiquidIO" in the subject.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2016 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  **********************************************************************/
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/netdevice.h>
21*4882a593Smuzhiyun #include <linux/vmalloc.h>
22*4882a593Smuzhiyun #include "liquidio_common.h"
23*4882a593Smuzhiyun #include "octeon_droq.h"
24*4882a593Smuzhiyun #include "octeon_iq.h"
25*4882a593Smuzhiyun #include "response_manager.h"
26*4882a593Smuzhiyun #include "octeon_device.h"
27*4882a593Smuzhiyun #include "octeon_main.h"
28*4882a593Smuzhiyun #include "octeon_network.h"
29*4882a593Smuzhiyun #include "cn66xx_device.h"
30*4882a593Smuzhiyun #include "cn23xx_pf_device.h"
31*4882a593Smuzhiyun #include "cn23xx_vf_device.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct iq_post_status {
34*4882a593Smuzhiyun 	int status;
35*4882a593Smuzhiyun 	int index;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static void check_db_timeout(struct work_struct *work);
39*4882a593Smuzhiyun static void  __check_db_timeout(struct octeon_device *oct, u64 iq_no);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static void (*reqtype_free_fn[MAX_OCTEON_DEVICES][REQTYPE_LAST + 1]) (void *);
42*4882a593Smuzhiyun 
IQ_INSTR_MODE_64B(struct octeon_device * oct,int iq_no)43*4882a593Smuzhiyun static inline int IQ_INSTR_MODE_64B(struct octeon_device *oct, int iq_no)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct octeon_instr_queue *iq =
46*4882a593Smuzhiyun 	    (struct octeon_instr_queue *)oct->instr_queue[iq_no];
47*4882a593Smuzhiyun 	return iq->iqcmd_64B;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define IQ_INSTR_MODE_32B(oct, iq_no)  (!IQ_INSTR_MODE_64B(oct, iq_no))
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Define this to return the request status comaptible to old code */
53*4882a593Smuzhiyun /*#define OCTEON_USE_OLD_REQ_STATUS*/
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Return 0 on success, 1 on failure */
octeon_init_instr_queue(struct octeon_device * oct,union oct_txpciq txpciq,u32 num_descs)56*4882a593Smuzhiyun int octeon_init_instr_queue(struct octeon_device *oct,
57*4882a593Smuzhiyun 			    union oct_txpciq txpciq,
58*4882a593Smuzhiyun 			    u32 num_descs)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct octeon_instr_queue *iq;
61*4882a593Smuzhiyun 	struct octeon_iq_config *conf = NULL;
62*4882a593Smuzhiyun 	u32 iq_no = (u32)txpciq.s.q_no;
63*4882a593Smuzhiyun 	u32 q_size;
64*4882a593Smuzhiyun 	struct cavium_wq *db_wq;
65*4882a593Smuzhiyun 	int numa_node = dev_to_node(&oct->pci_dev->dev);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (OCTEON_CN6XXX(oct))
68*4882a593Smuzhiyun 		conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn6xxx)));
69*4882a593Smuzhiyun 	else if (OCTEON_CN23XX_PF(oct))
70*4882a593Smuzhiyun 		conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn23xx_pf)));
71*4882a593Smuzhiyun 	else if (OCTEON_CN23XX_VF(oct))
72*4882a593Smuzhiyun 		conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn23xx_vf)));
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (!conf) {
75*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Unsupported Chip %x\n",
76*4882a593Smuzhiyun 			oct->chip_id);
77*4882a593Smuzhiyun 		return 1;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	q_size = (u32)conf->instr_type * num_descs;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	iq = oct->instr_queue[iq_no];
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	iq->oct_dev = oct;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	iq->base_addr = lio_dma_alloc(oct, q_size, &iq->base_addr_dma);
87*4882a593Smuzhiyun 	if (!iq->base_addr) {
88*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Cannot allocate memory for instr queue %d\n",
89*4882a593Smuzhiyun 			iq_no);
90*4882a593Smuzhiyun 		return 1;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	iq->max_count = num_descs;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Initialize a list to holds requests that have been posted to Octeon
96*4882a593Smuzhiyun 	 * but has yet to be fetched by octeon
97*4882a593Smuzhiyun 	 */
98*4882a593Smuzhiyun 	iq->request_list = vzalloc_node(array_size(num_descs, sizeof(*iq->request_list)),
99*4882a593Smuzhiyun 					numa_node);
100*4882a593Smuzhiyun 	if (!iq->request_list)
101*4882a593Smuzhiyun 		iq->request_list = vzalloc(array_size(num_descs, sizeof(*iq->request_list)));
102*4882a593Smuzhiyun 	if (!iq->request_list) {
103*4882a593Smuzhiyun 		lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
104*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Alloc failed for IQ[%d] nr free list\n",
105*4882a593Smuzhiyun 			iq_no);
106*4882a593Smuzhiyun 		return 1;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "IQ[%d]: base: %p basedma: %pad count: %d\n",
110*4882a593Smuzhiyun 		iq_no, iq->base_addr, &iq->base_addr_dma, iq->max_count);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	iq->txpciq.u64 = txpciq.u64;
113*4882a593Smuzhiyun 	iq->fill_threshold = (u32)conf->db_min;
114*4882a593Smuzhiyun 	iq->fill_cnt = 0;
115*4882a593Smuzhiyun 	iq->host_write_index = 0;
116*4882a593Smuzhiyun 	iq->octeon_read_index = 0;
117*4882a593Smuzhiyun 	iq->flush_index = 0;
118*4882a593Smuzhiyun 	iq->last_db_time = 0;
119*4882a593Smuzhiyun 	iq->do_auto_flush = 1;
120*4882a593Smuzhiyun 	iq->db_timeout = (u32)conf->db_timeout;
121*4882a593Smuzhiyun 	atomic_set(&iq->instr_pending, 0);
122*4882a593Smuzhiyun 	iq->pkts_processed = 0;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Initialize the spinlock for this instruction queue */
125*4882a593Smuzhiyun 	spin_lock_init(&iq->lock);
126*4882a593Smuzhiyun 	if (iq_no == 0) {
127*4882a593Smuzhiyun 		iq->allow_soft_cmds = true;
128*4882a593Smuzhiyun 		spin_lock_init(&iq->post_lock);
129*4882a593Smuzhiyun 	} else {
130*4882a593Smuzhiyun 		iq->allow_soft_cmds = false;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	spin_lock_init(&iq->iq_flush_running_lock);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	oct->io_qmask.iq |= BIT_ULL(iq_no);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Set the 32B/64B mode for each input queue */
138*4882a593Smuzhiyun 	oct->io_qmask.iq64B |= ((conf->instr_type == 64) << iq_no);
139*4882a593Smuzhiyun 	iq->iqcmd_64B = (conf->instr_type == 64);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	oct->fn_list.setup_iq_regs(oct, iq_no);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	oct->check_db_wq[iq_no].wq = alloc_workqueue("check_iq_db",
144*4882a593Smuzhiyun 						     WQ_MEM_RECLAIM,
145*4882a593Smuzhiyun 						     0);
146*4882a593Smuzhiyun 	if (!oct->check_db_wq[iq_no].wq) {
147*4882a593Smuzhiyun 		vfree(iq->request_list);
148*4882a593Smuzhiyun 		iq->request_list = NULL;
149*4882a593Smuzhiyun 		lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
150*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "check db wq create failed for iq %d\n",
151*4882a593Smuzhiyun 			iq_no);
152*4882a593Smuzhiyun 		return 1;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	db_wq = &oct->check_db_wq[iq_no];
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&db_wq->wk.work, check_db_timeout);
158*4882a593Smuzhiyun 	db_wq->wk.ctxptr = oct;
159*4882a593Smuzhiyun 	db_wq->wk.ctxul = iq_no;
160*4882a593Smuzhiyun 	queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(1));
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
octeon_delete_instr_queue(struct octeon_device * oct,u32 iq_no)165*4882a593Smuzhiyun int octeon_delete_instr_queue(struct octeon_device *oct, u32 iq_no)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	u64 desc_size = 0, q_size;
168*4882a593Smuzhiyun 	struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	cancel_delayed_work_sync(&oct->check_db_wq[iq_no].wk.work);
171*4882a593Smuzhiyun 	destroy_workqueue(oct->check_db_wq[iq_no].wq);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (OCTEON_CN6XXX(oct))
174*4882a593Smuzhiyun 		desc_size =
175*4882a593Smuzhiyun 		    CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn6xxx));
176*4882a593Smuzhiyun 	else if (OCTEON_CN23XX_PF(oct))
177*4882a593Smuzhiyun 		desc_size =
178*4882a593Smuzhiyun 		    CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn23xx_pf));
179*4882a593Smuzhiyun 	else if (OCTEON_CN23XX_VF(oct))
180*4882a593Smuzhiyun 		desc_size =
181*4882a593Smuzhiyun 		    CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn23xx_vf));
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	vfree(iq->request_list);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if (iq->base_addr) {
186*4882a593Smuzhiyun 		q_size = iq->max_count * desc_size;
187*4882a593Smuzhiyun 		lio_dma_free(oct, (u32)q_size, iq->base_addr,
188*4882a593Smuzhiyun 			     iq->base_addr_dma);
189*4882a593Smuzhiyun 		oct->io_qmask.iq &= ~(1ULL << iq_no);
190*4882a593Smuzhiyun 		vfree(oct->instr_queue[iq_no]);
191*4882a593Smuzhiyun 		oct->instr_queue[iq_no] = NULL;
192*4882a593Smuzhiyun 		oct->num_iqs--;
193*4882a593Smuzhiyun 		return 0;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 	return 1;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* Return 0 on success, 1 on failure */
octeon_setup_iq(struct octeon_device * oct,int ifidx,int q_index,union oct_txpciq txpciq,u32 num_descs,void * app_ctx)199*4882a593Smuzhiyun int octeon_setup_iq(struct octeon_device *oct,
200*4882a593Smuzhiyun 		    int ifidx,
201*4882a593Smuzhiyun 		    int q_index,
202*4882a593Smuzhiyun 		    union oct_txpciq txpciq,
203*4882a593Smuzhiyun 		    u32 num_descs,
204*4882a593Smuzhiyun 		    void *app_ctx)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u32 iq_no = (u32)txpciq.s.q_no;
207*4882a593Smuzhiyun 	int numa_node = dev_to_node(&oct->pci_dev->dev);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (oct->instr_queue[iq_no]) {
210*4882a593Smuzhiyun 		dev_dbg(&oct->pci_dev->dev, "IQ is in use. Cannot create the IQ: %d again\n",
211*4882a593Smuzhiyun 			iq_no);
212*4882a593Smuzhiyun 		oct->instr_queue[iq_no]->txpciq.u64 = txpciq.u64;
213*4882a593Smuzhiyun 		oct->instr_queue[iq_no]->app_ctx = app_ctx;
214*4882a593Smuzhiyun 		return 0;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 	oct->instr_queue[iq_no] =
217*4882a593Smuzhiyun 	    vzalloc_node(sizeof(struct octeon_instr_queue), numa_node);
218*4882a593Smuzhiyun 	if (!oct->instr_queue[iq_no])
219*4882a593Smuzhiyun 		oct->instr_queue[iq_no] =
220*4882a593Smuzhiyun 		    vzalloc(sizeof(struct octeon_instr_queue));
221*4882a593Smuzhiyun 	if (!oct->instr_queue[iq_no])
222*4882a593Smuzhiyun 		return 1;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	oct->instr_queue[iq_no]->q_index = q_index;
226*4882a593Smuzhiyun 	oct->instr_queue[iq_no]->app_ctx = app_ctx;
227*4882a593Smuzhiyun 	oct->instr_queue[iq_no]->ifidx = ifidx;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (octeon_init_instr_queue(oct, txpciq, num_descs)) {
230*4882a593Smuzhiyun 		vfree(oct->instr_queue[iq_no]);
231*4882a593Smuzhiyun 		oct->instr_queue[iq_no] = NULL;
232*4882a593Smuzhiyun 		return 1;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	oct->num_iqs++;
236*4882a593Smuzhiyun 	if (oct->fn_list.enable_io_queues(oct)) {
237*4882a593Smuzhiyun 		octeon_delete_instr_queue(oct, iq_no);
238*4882a593Smuzhiyun 		return 1;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
lio_wait_for_instr_fetch(struct octeon_device * oct)244*4882a593Smuzhiyun int lio_wait_for_instr_fetch(struct octeon_device *oct)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int i, retry = 1000, pending, instr_cnt = 0;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	do {
249*4882a593Smuzhiyun 		instr_cnt = 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
252*4882a593Smuzhiyun 			if (!(oct->io_qmask.iq & BIT_ULL(i)))
253*4882a593Smuzhiyun 				continue;
254*4882a593Smuzhiyun 			pending =
255*4882a593Smuzhiyun 			    atomic_read(&oct->instr_queue[i]->instr_pending);
256*4882a593Smuzhiyun 			if (pending)
257*4882a593Smuzhiyun 				__check_db_timeout(oct, i);
258*4882a593Smuzhiyun 			instr_cnt += pending;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		if (instr_cnt == 0)
262*4882a593Smuzhiyun 			break;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	} while (retry-- && instr_cnt);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return instr_cnt;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static inline void
ring_doorbell(struct octeon_device * oct,struct octeon_instr_queue * iq)272*4882a593Smuzhiyun ring_doorbell(struct octeon_device *oct, struct octeon_instr_queue *iq)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	if (atomic_read(&oct->status) == OCT_DEV_RUNNING) {
275*4882a593Smuzhiyun 		writel(iq->fill_cnt, iq->doorbell_reg);
276*4882a593Smuzhiyun 		/* make sure doorbell write goes through */
277*4882a593Smuzhiyun 		iq->fill_cnt = 0;
278*4882a593Smuzhiyun 		iq->last_db_time = jiffies;
279*4882a593Smuzhiyun 		return;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun void
octeon_ring_doorbell_locked(struct octeon_device * oct,u32 iq_no)284*4882a593Smuzhiyun octeon_ring_doorbell_locked(struct octeon_device *oct, u32 iq_no)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct octeon_instr_queue *iq;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	iq = oct->instr_queue[iq_no];
289*4882a593Smuzhiyun 	spin_lock(&iq->post_lock);
290*4882a593Smuzhiyun 	if (iq->fill_cnt)
291*4882a593Smuzhiyun 		ring_doorbell(oct, iq);
292*4882a593Smuzhiyun 	spin_unlock(&iq->post_lock);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
__copy_cmd_into_iq(struct octeon_instr_queue * iq,u8 * cmd)295*4882a593Smuzhiyun static inline void __copy_cmd_into_iq(struct octeon_instr_queue *iq,
296*4882a593Smuzhiyun 				      u8 *cmd)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	u8 *iqptr, cmdsize;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	cmdsize = ((iq->iqcmd_64B) ? 64 : 32);
301*4882a593Smuzhiyun 	iqptr = iq->base_addr + (cmdsize * iq->host_write_index);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	memcpy(iqptr, cmd, cmdsize);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static inline struct iq_post_status
__post_command2(struct octeon_instr_queue * iq,u8 * cmd)307*4882a593Smuzhiyun __post_command2(struct octeon_instr_queue *iq, u8 *cmd)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct iq_post_status st;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	st.status = IQ_SEND_OK;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* This ensures that the read index does not wrap around to the same
314*4882a593Smuzhiyun 	 * position if queue gets full before Octeon could fetch any instr.
315*4882a593Smuzhiyun 	 */
316*4882a593Smuzhiyun 	if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 1)) {
317*4882a593Smuzhiyun 		st.status = IQ_SEND_FAILED;
318*4882a593Smuzhiyun 		st.index = -1;
319*4882a593Smuzhiyun 		return st;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 2))
323*4882a593Smuzhiyun 		st.status = IQ_SEND_STOP;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	__copy_cmd_into_iq(iq, cmd);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* "index" is returned, host_write_index is modified. */
328*4882a593Smuzhiyun 	st.index = iq->host_write_index;
329*4882a593Smuzhiyun 	iq->host_write_index = incr_index(iq->host_write_index, 1,
330*4882a593Smuzhiyun 					  iq->max_count);
331*4882a593Smuzhiyun 	iq->fill_cnt++;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Flush the command into memory. We need to be sure the data is in
334*4882a593Smuzhiyun 	 * memory before indicating that the instruction is pending.
335*4882a593Smuzhiyun 	 */
336*4882a593Smuzhiyun 	wmb();
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	atomic_inc(&iq->instr_pending);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return st;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun int
octeon_register_reqtype_free_fn(struct octeon_device * oct,int reqtype,void (* fn)(void *))344*4882a593Smuzhiyun octeon_register_reqtype_free_fn(struct octeon_device *oct, int reqtype,
345*4882a593Smuzhiyun 				void (*fn)(void *))
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	if (reqtype > REQTYPE_LAST) {
348*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: Invalid reqtype: %d\n",
349*4882a593Smuzhiyun 			__func__, reqtype);
350*4882a593Smuzhiyun 		return -EINVAL;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	reqtype_free_fn[oct->octeon_id][reqtype] = fn;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static inline void
__add_to_request_list(struct octeon_instr_queue * iq,int idx,void * buf,int reqtype)359*4882a593Smuzhiyun __add_to_request_list(struct octeon_instr_queue *iq,
360*4882a593Smuzhiyun 		      int idx, void *buf, int reqtype)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	iq->request_list[idx].buf = buf;
363*4882a593Smuzhiyun 	iq->request_list[idx].reqtype = reqtype;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Can only run in process context */
367*4882a593Smuzhiyun int
lio_process_iq_request_list(struct octeon_device * oct,struct octeon_instr_queue * iq,u32 napi_budget)368*4882a593Smuzhiyun lio_process_iq_request_list(struct octeon_device *oct,
369*4882a593Smuzhiyun 			    struct octeon_instr_queue *iq, u32 napi_budget)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct cavium_wq *cwq = &oct->dma_comp_wq;
372*4882a593Smuzhiyun 	int reqtype;
373*4882a593Smuzhiyun 	void *buf;
374*4882a593Smuzhiyun 	u32 old = iq->flush_index;
375*4882a593Smuzhiyun 	u32 inst_count = 0;
376*4882a593Smuzhiyun 	unsigned int pkts_compl = 0, bytes_compl = 0;
377*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
378*4882a593Smuzhiyun 	unsigned long flags;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	while (old != iq->octeon_read_index) {
381*4882a593Smuzhiyun 		reqtype = iq->request_list[old].reqtype;
382*4882a593Smuzhiyun 		buf     = iq->request_list[old].buf;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (reqtype == REQTYPE_NONE)
385*4882a593Smuzhiyun 			goto skip_this;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		octeon_update_tx_completion_counters(buf, reqtype, &pkts_compl,
388*4882a593Smuzhiyun 						     &bytes_compl);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		switch (reqtype) {
391*4882a593Smuzhiyun 		case REQTYPE_NORESP_NET:
392*4882a593Smuzhiyun 		case REQTYPE_NORESP_NET_SG:
393*4882a593Smuzhiyun 		case REQTYPE_RESP_NET_SG:
394*4882a593Smuzhiyun 			reqtype_free_fn[oct->octeon_id][reqtype](buf);
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 		case REQTYPE_RESP_NET:
397*4882a593Smuzhiyun 		case REQTYPE_SOFT_COMMAND:
398*4882a593Smuzhiyun 			sc = buf;
399*4882a593Smuzhiyun 			/* We're expecting a response from Octeon.
400*4882a593Smuzhiyun 			 * It's up to lio_process_ordered_list() to
401*4882a593Smuzhiyun 			 * process  sc. Add sc to the ordered soft
402*4882a593Smuzhiyun 			 * command response list because we expect
403*4882a593Smuzhiyun 			 * a response from Octeon.
404*4882a593Smuzhiyun 			 */
405*4882a593Smuzhiyun 			spin_lock_irqsave(&oct->response_list
406*4882a593Smuzhiyun 					  [OCTEON_ORDERED_SC_LIST].lock, flags);
407*4882a593Smuzhiyun 			atomic_inc(&oct->response_list
408*4882a593Smuzhiyun 				   [OCTEON_ORDERED_SC_LIST].pending_req_count);
409*4882a593Smuzhiyun 			list_add_tail(&sc->node, &oct->response_list
410*4882a593Smuzhiyun 				[OCTEON_ORDERED_SC_LIST].head);
411*4882a593Smuzhiyun 			spin_unlock_irqrestore(&oct->response_list
412*4882a593Smuzhiyun 					       [OCTEON_ORDERED_SC_LIST].lock,
413*4882a593Smuzhiyun 					       flags);
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		default:
416*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev,
417*4882a593Smuzhiyun 				"%s Unknown reqtype: %d buf: %p at idx %d\n",
418*4882a593Smuzhiyun 				__func__, reqtype, buf, old);
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		iq->request_list[old].buf = NULL;
422*4882a593Smuzhiyun 		iq->request_list[old].reqtype = 0;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun  skip_this:
425*4882a593Smuzhiyun 		inst_count++;
426*4882a593Smuzhiyun 		old = incr_index(old, 1, iq->max_count);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if ((napi_budget) && (inst_count >= napi_budget))
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	if (bytes_compl)
432*4882a593Smuzhiyun 		octeon_report_tx_completion_to_bql(iq->app_ctx, pkts_compl,
433*4882a593Smuzhiyun 						   bytes_compl);
434*4882a593Smuzhiyun 	iq->flush_index = old;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (atomic_read(&oct->response_list
437*4882a593Smuzhiyun 			[OCTEON_ORDERED_SC_LIST].pending_req_count))
438*4882a593Smuzhiyun 		queue_work(cwq->wq, &cwq->wk.work.work);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return inst_count;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* Can only be called from process context */
444*4882a593Smuzhiyun int
octeon_flush_iq(struct octeon_device * oct,struct octeon_instr_queue * iq,u32 napi_budget)445*4882a593Smuzhiyun octeon_flush_iq(struct octeon_device *oct, struct octeon_instr_queue *iq,
446*4882a593Smuzhiyun 		u32 napi_budget)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	u32 inst_processed = 0;
449*4882a593Smuzhiyun 	u32 tot_inst_processed = 0;
450*4882a593Smuzhiyun 	int tx_done = 1;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (!spin_trylock(&iq->iq_flush_running_lock))
453*4882a593Smuzhiyun 		return tx_done;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	spin_lock_bh(&iq->lock);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	iq->octeon_read_index = oct->fn_list.update_iq_read_idx(iq);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	do {
460*4882a593Smuzhiyun 		/* Process any outstanding IQ packets. */
461*4882a593Smuzhiyun 		if (iq->flush_index == iq->octeon_read_index)
462*4882a593Smuzhiyun 			break;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		if (napi_budget)
465*4882a593Smuzhiyun 			inst_processed =
466*4882a593Smuzhiyun 				lio_process_iq_request_list(oct, iq,
467*4882a593Smuzhiyun 							    napi_budget -
468*4882a593Smuzhiyun 							    tot_inst_processed);
469*4882a593Smuzhiyun 		else
470*4882a593Smuzhiyun 			inst_processed =
471*4882a593Smuzhiyun 				lio_process_iq_request_list(oct, iq, 0);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		if (inst_processed) {
474*4882a593Smuzhiyun 			iq->pkts_processed += inst_processed;
475*4882a593Smuzhiyun 			atomic_sub(inst_processed, &iq->instr_pending);
476*4882a593Smuzhiyun 			iq->stats.instr_processed += inst_processed;
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		tot_inst_processed += inst_processed;
480*4882a593Smuzhiyun 	} while (tot_inst_processed < napi_budget);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (napi_budget && (tot_inst_processed >= napi_budget))
483*4882a593Smuzhiyun 		tx_done = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	iq->last_db_time = jiffies;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	spin_unlock_bh(&iq->lock);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	spin_unlock(&iq->iq_flush_running_lock);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return tx_done;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* Process instruction queue after timeout.
495*4882a593Smuzhiyun  * This routine gets called from a workqueue or when removing the module.
496*4882a593Smuzhiyun  */
__check_db_timeout(struct octeon_device * oct,u64 iq_no)497*4882a593Smuzhiyun static void __check_db_timeout(struct octeon_device *oct, u64 iq_no)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct octeon_instr_queue *iq;
500*4882a593Smuzhiyun 	u64 next_time;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (!oct)
503*4882a593Smuzhiyun 		return;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	iq = oct->instr_queue[iq_no];
506*4882a593Smuzhiyun 	if (!iq)
507*4882a593Smuzhiyun 		return;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* return immediately, if no work pending */
510*4882a593Smuzhiyun 	if (!atomic_read(&iq->instr_pending))
511*4882a593Smuzhiyun 		return;
512*4882a593Smuzhiyun 	/* If jiffies - last_db_time < db_timeout do nothing  */
513*4882a593Smuzhiyun 	next_time = iq->last_db_time + iq->db_timeout;
514*4882a593Smuzhiyun 	if (!time_after(jiffies, (unsigned long)next_time))
515*4882a593Smuzhiyun 		return;
516*4882a593Smuzhiyun 	iq->last_db_time = jiffies;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Flush the instruction queue */
519*4882a593Smuzhiyun 	octeon_flush_iq(oct, iq, 0);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	lio_enable_irq(NULL, iq);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* Called by the Poll thread at regular intervals to check the instruction
525*4882a593Smuzhiyun  * queue for commands to be posted and for commands that were fetched by Octeon.
526*4882a593Smuzhiyun  */
check_db_timeout(struct work_struct * work)527*4882a593Smuzhiyun static void check_db_timeout(struct work_struct *work)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct cavium_wk *wk = (struct cavium_wk *)work;
530*4882a593Smuzhiyun 	struct octeon_device *oct = (struct octeon_device *)wk->ctxptr;
531*4882a593Smuzhiyun 	u64 iq_no = wk->ctxul;
532*4882a593Smuzhiyun 	struct cavium_wq *db_wq = &oct->check_db_wq[iq_no];
533*4882a593Smuzhiyun 	u32 delay = 10;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	__check_db_timeout(oct, iq_no);
536*4882a593Smuzhiyun 	queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(delay));
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun int
octeon_send_command(struct octeon_device * oct,u32 iq_no,u32 force_db,void * cmd,void * buf,u32 datasize,u32 reqtype)540*4882a593Smuzhiyun octeon_send_command(struct octeon_device *oct, u32 iq_no,
541*4882a593Smuzhiyun 		    u32 force_db, void *cmd, void *buf,
542*4882a593Smuzhiyun 		    u32 datasize, u32 reqtype)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	int xmit_stopped;
545*4882a593Smuzhiyun 	struct iq_post_status st;
546*4882a593Smuzhiyun 	struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Get the lock and prevent other tasks and tx interrupt handler from
549*4882a593Smuzhiyun 	 * running.
550*4882a593Smuzhiyun 	 */
551*4882a593Smuzhiyun 	if (iq->allow_soft_cmds)
552*4882a593Smuzhiyun 		spin_lock_bh(&iq->post_lock);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	st = __post_command2(iq, cmd);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (st.status != IQ_SEND_FAILED) {
557*4882a593Smuzhiyun 		xmit_stopped = octeon_report_sent_bytes_to_bql(buf, reqtype);
558*4882a593Smuzhiyun 		__add_to_request_list(iq, st.index, buf, reqtype);
559*4882a593Smuzhiyun 		INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, bytes_sent, datasize);
560*4882a593Smuzhiyun 		INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_posted, 1);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		if (iq->fill_cnt >= MAX_OCTEON_FILL_COUNT || force_db ||
563*4882a593Smuzhiyun 		    xmit_stopped || st.status == IQ_SEND_STOP)
564*4882a593Smuzhiyun 			ring_doorbell(oct, iq);
565*4882a593Smuzhiyun 	} else {
566*4882a593Smuzhiyun 		INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_dropped, 1);
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (iq->allow_soft_cmds)
570*4882a593Smuzhiyun 		spin_unlock_bh(&iq->post_lock);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* This is only done here to expedite packets being flushed
573*4882a593Smuzhiyun 	 * for cases where there are no IQ completion interrupts.
574*4882a593Smuzhiyun 	 */
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return st.status;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun void
octeon_prepare_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc,u8 opcode,u8 subcode,u32 irh_ossp,u64 ossp0,u64 ossp1)580*4882a593Smuzhiyun octeon_prepare_soft_command(struct octeon_device *oct,
581*4882a593Smuzhiyun 			    struct octeon_soft_command *sc,
582*4882a593Smuzhiyun 			    u8 opcode,
583*4882a593Smuzhiyun 			    u8 subcode,
584*4882a593Smuzhiyun 			    u32 irh_ossp,
585*4882a593Smuzhiyun 			    u64 ossp0,
586*4882a593Smuzhiyun 			    u64 ossp1)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct octeon_config *oct_cfg;
589*4882a593Smuzhiyun 	struct octeon_instr_ih2 *ih2;
590*4882a593Smuzhiyun 	struct octeon_instr_ih3 *ih3;
591*4882a593Smuzhiyun 	struct octeon_instr_pki_ih3 *pki_ih3;
592*4882a593Smuzhiyun 	struct octeon_instr_irh *irh;
593*4882a593Smuzhiyun 	struct octeon_instr_rdp *rdp;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	WARN_ON(opcode > 15);
596*4882a593Smuzhiyun 	WARN_ON(subcode > 127);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	oct_cfg = octeon_get_conf(oct);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
601*4882a593Smuzhiyun 		ih3 = (struct octeon_instr_ih3 *)&sc->cmd.cmd3.ih3;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		ih3->pkind = oct->instr_queue[sc->iq_no]->txpciq.s.pkind;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		pki_ih3 = (struct octeon_instr_pki_ih3 *)&sc->cmd.cmd3.pki_ih3;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		pki_ih3->w           = 1;
608*4882a593Smuzhiyun 		pki_ih3->raw         = 1;
609*4882a593Smuzhiyun 		pki_ih3->utag        = 1;
610*4882a593Smuzhiyun 		pki_ih3->uqpg        =
611*4882a593Smuzhiyun 			oct->instr_queue[sc->iq_no]->txpciq.s.use_qpg;
612*4882a593Smuzhiyun 		pki_ih3->utt         = 1;
613*4882a593Smuzhiyun 		pki_ih3->tag     = LIO_CONTROL;
614*4882a593Smuzhiyun 		pki_ih3->tagtype = ATOMIC_TAG;
615*4882a593Smuzhiyun 		pki_ih3->qpg         =
616*4882a593Smuzhiyun 			oct->instr_queue[sc->iq_no]->txpciq.s.ctrl_qpg;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 		pki_ih3->pm          = 0x7;
619*4882a593Smuzhiyun 		pki_ih3->sl          = 8;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		if (sc->datasize)
622*4882a593Smuzhiyun 			ih3->dlengsz = sc->datasize;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		irh            = (struct octeon_instr_irh *)&sc->cmd.cmd3.irh;
625*4882a593Smuzhiyun 		irh->opcode    = opcode;
626*4882a593Smuzhiyun 		irh->subcode   = subcode;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		/* opcode/subcode specific parameters (ossp) */
629*4882a593Smuzhiyun 		irh->ossp       = irh_ossp;
630*4882a593Smuzhiyun 		sc->cmd.cmd3.ossp[0] = ossp0;
631*4882a593Smuzhiyun 		sc->cmd.cmd3.ossp[1] = ossp1;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		if (sc->rdatasize) {
634*4882a593Smuzhiyun 			rdp = (struct octeon_instr_rdp *)&sc->cmd.cmd3.rdp;
635*4882a593Smuzhiyun 			rdp->pcie_port = oct->pcie_port;
636*4882a593Smuzhiyun 			rdp->rlen      = sc->rdatasize;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 			irh->rflag =  1;
639*4882a593Smuzhiyun 			/*PKI IH3*/
640*4882a593Smuzhiyun 			/* pki_ih3 irh+ossp[0]+ossp[1]+rdp+rptr = 48 bytes */
641*4882a593Smuzhiyun 			ih3->fsz    = LIO_SOFTCMDRESP_IH3;
642*4882a593Smuzhiyun 		} else {
643*4882a593Smuzhiyun 			irh->rflag =  0;
644*4882a593Smuzhiyun 			/*PKI IH3*/
645*4882a593Smuzhiyun 			/* pki_h3 + irh + ossp[0] + ossp[1] = 32 bytes */
646*4882a593Smuzhiyun 			ih3->fsz    = LIO_PCICMD_O3;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	} else {
650*4882a593Smuzhiyun 		ih2          = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
651*4882a593Smuzhiyun 		ih2->tagtype = ATOMIC_TAG;
652*4882a593Smuzhiyun 		ih2->tag     = LIO_CONTROL;
653*4882a593Smuzhiyun 		ih2->raw     = 1;
654*4882a593Smuzhiyun 		ih2->grp     = CFG_GET_CTRL_Q_GRP(oct_cfg);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		if (sc->datasize) {
657*4882a593Smuzhiyun 			ih2->dlengsz = sc->datasize;
658*4882a593Smuzhiyun 			ih2->rs = 1;
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		irh            = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
662*4882a593Smuzhiyun 		irh->opcode    = opcode;
663*4882a593Smuzhiyun 		irh->subcode   = subcode;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		/* opcode/subcode specific parameters (ossp) */
666*4882a593Smuzhiyun 		irh->ossp       = irh_ossp;
667*4882a593Smuzhiyun 		sc->cmd.cmd2.ossp[0] = ossp0;
668*4882a593Smuzhiyun 		sc->cmd.cmd2.ossp[1] = ossp1;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		if (sc->rdatasize) {
671*4882a593Smuzhiyun 			rdp = (struct octeon_instr_rdp *)&sc->cmd.cmd2.rdp;
672*4882a593Smuzhiyun 			rdp->pcie_port = oct->pcie_port;
673*4882a593Smuzhiyun 			rdp->rlen      = sc->rdatasize;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 			irh->rflag =  1;
676*4882a593Smuzhiyun 			/* irh+ossp[0]+ossp[1]+rdp+rptr = 40 bytes */
677*4882a593Smuzhiyun 			ih2->fsz   = LIO_SOFTCMDRESP_IH2;
678*4882a593Smuzhiyun 		} else {
679*4882a593Smuzhiyun 			irh->rflag =  0;
680*4882a593Smuzhiyun 			/* irh + ossp[0] + ossp[1] = 24 bytes */
681*4882a593Smuzhiyun 			ih2->fsz   = LIO_PCICMD_O2;
682*4882a593Smuzhiyun 		}
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
octeon_send_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc)686*4882a593Smuzhiyun int octeon_send_soft_command(struct octeon_device *oct,
687*4882a593Smuzhiyun 			     struct octeon_soft_command *sc)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct octeon_instr_queue *iq;
690*4882a593Smuzhiyun 	struct octeon_instr_ih2 *ih2;
691*4882a593Smuzhiyun 	struct octeon_instr_ih3 *ih3;
692*4882a593Smuzhiyun 	struct octeon_instr_irh *irh;
693*4882a593Smuzhiyun 	u32 len;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	iq = oct->instr_queue[sc->iq_no];
696*4882a593Smuzhiyun 	if (!iq->allow_soft_cmds) {
697*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Soft commands are not allowed on Queue %d\n",
698*4882a593Smuzhiyun 			sc->iq_no);
699*4882a593Smuzhiyun 		INCR_INSTRQUEUE_PKT_COUNT(oct, sc->iq_no, instr_dropped, 1);
700*4882a593Smuzhiyun 		return IQ_SEND_FAILED;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
704*4882a593Smuzhiyun 		ih3 =  (struct octeon_instr_ih3 *)&sc->cmd.cmd3.ih3;
705*4882a593Smuzhiyun 		if (ih3->dlengsz) {
706*4882a593Smuzhiyun 			WARN_ON(!sc->dmadptr);
707*4882a593Smuzhiyun 			sc->cmd.cmd3.dptr = sc->dmadptr;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 		irh = (struct octeon_instr_irh *)&sc->cmd.cmd3.irh;
710*4882a593Smuzhiyun 		if (irh->rflag) {
711*4882a593Smuzhiyun 			WARN_ON(!sc->dmarptr);
712*4882a593Smuzhiyun 			WARN_ON(!sc->status_word);
713*4882a593Smuzhiyun 			*sc->status_word = COMPLETION_WORD_INIT;
714*4882a593Smuzhiyun 			sc->cmd.cmd3.rptr = sc->dmarptr;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 		len = (u32)ih3->dlengsz;
717*4882a593Smuzhiyun 	} else {
718*4882a593Smuzhiyun 		ih2 = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
719*4882a593Smuzhiyun 		if (ih2->dlengsz) {
720*4882a593Smuzhiyun 			WARN_ON(!sc->dmadptr);
721*4882a593Smuzhiyun 			sc->cmd.cmd2.dptr = sc->dmadptr;
722*4882a593Smuzhiyun 		}
723*4882a593Smuzhiyun 		irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
724*4882a593Smuzhiyun 		if (irh->rflag) {
725*4882a593Smuzhiyun 			WARN_ON(!sc->dmarptr);
726*4882a593Smuzhiyun 			WARN_ON(!sc->status_word);
727*4882a593Smuzhiyun 			*sc->status_word = COMPLETION_WORD_INIT;
728*4882a593Smuzhiyun 			sc->cmd.cmd2.rptr = sc->dmarptr;
729*4882a593Smuzhiyun 		}
730*4882a593Smuzhiyun 		len = (u32)ih2->dlengsz;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	sc->expiry_time = jiffies + msecs_to_jiffies(LIO_SC_MAX_TMO_MS);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return (octeon_send_command(oct, sc->iq_no, 1, &sc->cmd, sc,
736*4882a593Smuzhiyun 				    len, REQTYPE_SOFT_COMMAND));
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
octeon_setup_sc_buffer_pool(struct octeon_device * oct)739*4882a593Smuzhiyun int octeon_setup_sc_buffer_pool(struct octeon_device *oct)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	int i;
742*4882a593Smuzhiyun 	u64 dma_addr;
743*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	INIT_LIST_HEAD(&oct->sc_buf_pool.head);
746*4882a593Smuzhiyun 	spin_lock_init(&oct->sc_buf_pool.lock);
747*4882a593Smuzhiyun 	atomic_set(&oct->sc_buf_pool.alloc_buf_count, 0);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	for (i = 0; i < MAX_SOFT_COMMAND_BUFFERS; i++) {
750*4882a593Smuzhiyun 		sc = (struct octeon_soft_command *)
751*4882a593Smuzhiyun 			lio_dma_alloc(oct,
752*4882a593Smuzhiyun 				      SOFT_COMMAND_BUFFER_SIZE,
753*4882a593Smuzhiyun 					  (dma_addr_t *)&dma_addr);
754*4882a593Smuzhiyun 		if (!sc) {
755*4882a593Smuzhiyun 			octeon_free_sc_buffer_pool(oct);
756*4882a593Smuzhiyun 			return 1;
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		sc->dma_addr = dma_addr;
760*4882a593Smuzhiyun 		sc->size = SOFT_COMMAND_BUFFER_SIZE;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		list_add_tail(&sc->node, &oct->sc_buf_pool.head);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
octeon_free_sc_done_list(struct octeon_device * oct)768*4882a593Smuzhiyun int octeon_free_sc_done_list(struct octeon_device *oct)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct octeon_response_list *done_sc_list, *zombie_sc_list;
771*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
772*4882a593Smuzhiyun 	struct list_head *tmp, *tmp2;
773*4882a593Smuzhiyun 	spinlock_t *sc_lists_lock; /* lock for response_list */
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	done_sc_list = &oct->response_list[OCTEON_DONE_SC_LIST];
776*4882a593Smuzhiyun 	zombie_sc_list = &oct->response_list[OCTEON_ZOMBIE_SC_LIST];
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (!atomic_read(&done_sc_list->pending_req_count))
779*4882a593Smuzhiyun 		return 0;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	sc_lists_lock = &oct->response_list[OCTEON_ORDERED_SC_LIST].lock;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	spin_lock_bh(sc_lists_lock);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	list_for_each_safe(tmp, tmp2, &done_sc_list->head) {
786*4882a593Smuzhiyun 		sc = list_entry(tmp, struct octeon_soft_command, node);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		if (READ_ONCE(sc->caller_is_done)) {
789*4882a593Smuzhiyun 			list_del(&sc->node);
790*4882a593Smuzhiyun 			atomic_dec(&done_sc_list->pending_req_count);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 			if (*sc->status_word == COMPLETION_WORD_INIT) {
793*4882a593Smuzhiyun 				/* timeout; move sc to zombie list */
794*4882a593Smuzhiyun 				list_add_tail(&sc->node, &zombie_sc_list->head);
795*4882a593Smuzhiyun 				atomic_inc(&zombie_sc_list->pending_req_count);
796*4882a593Smuzhiyun 			} else {
797*4882a593Smuzhiyun 				octeon_free_soft_command(oct, sc);
798*4882a593Smuzhiyun 			}
799*4882a593Smuzhiyun 		}
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	spin_unlock_bh(sc_lists_lock);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
octeon_free_sc_zombie_list(struct octeon_device * oct)807*4882a593Smuzhiyun int octeon_free_sc_zombie_list(struct octeon_device *oct)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct octeon_response_list *zombie_sc_list;
810*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
811*4882a593Smuzhiyun 	struct list_head *tmp, *tmp2;
812*4882a593Smuzhiyun 	spinlock_t *sc_lists_lock; /* lock for response_list */
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	zombie_sc_list = &oct->response_list[OCTEON_ZOMBIE_SC_LIST];
815*4882a593Smuzhiyun 	sc_lists_lock = &oct->response_list[OCTEON_ORDERED_SC_LIST].lock;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	spin_lock_bh(sc_lists_lock);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	list_for_each_safe(tmp, tmp2, &zombie_sc_list->head) {
820*4882a593Smuzhiyun 		list_del(tmp);
821*4882a593Smuzhiyun 		atomic_dec(&zombie_sc_list->pending_req_count);
822*4882a593Smuzhiyun 		sc = list_entry(tmp, struct octeon_soft_command, node);
823*4882a593Smuzhiyun 		octeon_free_soft_command(oct, sc);
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	spin_unlock_bh(sc_lists_lock);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return 0;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
octeon_free_sc_buffer_pool(struct octeon_device * oct)831*4882a593Smuzhiyun int octeon_free_sc_buffer_pool(struct octeon_device *oct)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct list_head *tmp, *tmp2;
834*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	octeon_free_sc_zombie_list(oct);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	spin_lock_bh(&oct->sc_buf_pool.lock);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	list_for_each_safe(tmp, tmp2, &oct->sc_buf_pool.head) {
841*4882a593Smuzhiyun 		list_del(tmp);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		sc = (struct octeon_soft_command *)tmp;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		lio_dma_free(oct, sc->size, sc, sc->dma_addr);
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	INIT_LIST_HEAD(&oct->sc_buf_pool.head);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	spin_unlock_bh(&oct->sc_buf_pool.lock);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
octeon_alloc_soft_command(struct octeon_device * oct,u32 datasize,u32 rdatasize,u32 ctxsize)855*4882a593Smuzhiyun struct octeon_soft_command *octeon_alloc_soft_command(struct octeon_device *oct,
856*4882a593Smuzhiyun 						      u32 datasize,
857*4882a593Smuzhiyun 						      u32 rdatasize,
858*4882a593Smuzhiyun 						      u32 ctxsize)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	u64 dma_addr;
861*4882a593Smuzhiyun 	u32 size;
862*4882a593Smuzhiyun 	u32 offset = sizeof(struct octeon_soft_command);
863*4882a593Smuzhiyun 	struct octeon_soft_command *sc = NULL;
864*4882a593Smuzhiyun 	struct list_head *tmp;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	if (!rdatasize)
867*4882a593Smuzhiyun 		rdatasize = 16;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	WARN_ON((offset + datasize + rdatasize + ctxsize) >
870*4882a593Smuzhiyun 	       SOFT_COMMAND_BUFFER_SIZE);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	spin_lock_bh(&oct->sc_buf_pool.lock);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (list_empty(&oct->sc_buf_pool.head)) {
875*4882a593Smuzhiyun 		spin_unlock_bh(&oct->sc_buf_pool.lock);
876*4882a593Smuzhiyun 		return NULL;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	list_for_each(tmp, &oct->sc_buf_pool.head)
880*4882a593Smuzhiyun 		break;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	list_del(tmp);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	atomic_inc(&oct->sc_buf_pool.alloc_buf_count);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	spin_unlock_bh(&oct->sc_buf_pool.lock);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	sc = (struct octeon_soft_command *)tmp;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	dma_addr = sc->dma_addr;
891*4882a593Smuzhiyun 	size = sc->size;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	memset(sc, 0, sc->size);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	sc->dma_addr = dma_addr;
896*4882a593Smuzhiyun 	sc->size = size;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (ctxsize) {
899*4882a593Smuzhiyun 		sc->ctxptr = (u8 *)sc + offset;
900*4882a593Smuzhiyun 		sc->ctxsize = ctxsize;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* Start data at 128 byte boundary */
904*4882a593Smuzhiyun 	offset = (offset + ctxsize + 127) & 0xffffff80;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (datasize) {
907*4882a593Smuzhiyun 		sc->virtdptr = (u8 *)sc + offset;
908*4882a593Smuzhiyun 		sc->dmadptr = dma_addr + offset;
909*4882a593Smuzhiyun 		sc->datasize = datasize;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* Start rdata at 128 byte boundary */
913*4882a593Smuzhiyun 	offset = (offset + datasize + 127) & 0xffffff80;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (rdatasize) {
916*4882a593Smuzhiyun 		WARN_ON(rdatasize < 16);
917*4882a593Smuzhiyun 		sc->virtrptr = (u8 *)sc + offset;
918*4882a593Smuzhiyun 		sc->dmarptr = dma_addr + offset;
919*4882a593Smuzhiyun 		sc->rdatasize = rdatasize;
920*4882a593Smuzhiyun 		sc->status_word = (u64 *)((u8 *)(sc->virtrptr) + rdatasize - 8);
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	return sc;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
octeon_free_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc)926*4882a593Smuzhiyun void octeon_free_soft_command(struct octeon_device *oct,
927*4882a593Smuzhiyun 			      struct octeon_soft_command *sc)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	spin_lock_bh(&oct->sc_buf_pool.lock);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	list_add_tail(&sc->node, &oct->sc_buf_pool.head);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	atomic_dec(&oct->sc_buf_pool.alloc_buf_count);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	spin_unlock_bh(&oct->sc_buf_pool.lock);
936*4882a593Smuzhiyun }
937