xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cavium/liquidio/octeon_droq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**********************************************************************
2*4882a593Smuzhiyun  * Author: Cavium, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@cavium.com
5*4882a593Smuzhiyun  *          Please include "LiquidIO" in the subject.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2016 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more details.
17*4882a593Smuzhiyun  ***********************************************************************/
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/netdevice.h>
20*4882a593Smuzhiyun #include <linux/vmalloc.h>
21*4882a593Smuzhiyun #include "liquidio_common.h"
22*4882a593Smuzhiyun #include "octeon_droq.h"
23*4882a593Smuzhiyun #include "octeon_iq.h"
24*4882a593Smuzhiyun #include "response_manager.h"
25*4882a593Smuzhiyun #include "octeon_device.h"
26*4882a593Smuzhiyun #include "octeon_main.h"
27*4882a593Smuzhiyun #include "octeon_network.h"
28*4882a593Smuzhiyun #include "cn66xx_regs.h"
29*4882a593Smuzhiyun #include "cn66xx_device.h"
30*4882a593Smuzhiyun #include "cn23xx_pf_device.h"
31*4882a593Smuzhiyun #include "cn23xx_vf_device.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct niclist {
34*4882a593Smuzhiyun 	struct list_head list;
35*4882a593Smuzhiyun 	void *ptr;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct __dispatch {
39*4882a593Smuzhiyun 	struct list_head list;
40*4882a593Smuzhiyun 	struct octeon_recv_info *rinfo;
41*4882a593Smuzhiyun 	octeon_dispatch_fn_t disp_fn;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /** Get the argument that the user set when registering dispatch
45*4882a593Smuzhiyun  *  function for a given opcode/subcode.
46*4882a593Smuzhiyun  *  @param  octeon_dev - the octeon device pointer.
47*4882a593Smuzhiyun  *  @param  opcode     - the opcode for which the dispatch argument
48*4882a593Smuzhiyun  *                       is to be checked.
49*4882a593Smuzhiyun  *  @param  subcode    - the subcode for which the dispatch argument
50*4882a593Smuzhiyun  *                       is to be checked.
51*4882a593Smuzhiyun  *  @return  Success: void * (argument to the dispatch function)
52*4882a593Smuzhiyun  *  @return  Failure: NULL
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  */
octeon_get_dispatch_arg(struct octeon_device * octeon_dev,u16 opcode,u16 subcode)55*4882a593Smuzhiyun void *octeon_get_dispatch_arg(struct octeon_device *octeon_dev,
56*4882a593Smuzhiyun 			      u16 opcode, u16 subcode)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	int idx;
59*4882a593Smuzhiyun 	struct list_head *dispatch;
60*4882a593Smuzhiyun 	void *fn_arg = NULL;
61*4882a593Smuzhiyun 	u16 combined_opcode = OPCODE_SUBCODE(opcode, subcode);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	idx = combined_opcode & OCTEON_OPCODE_MASK;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	spin_lock_bh(&octeon_dev->dispatch.lock);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (octeon_dev->dispatch.count == 0) {
68*4882a593Smuzhiyun 		spin_unlock_bh(&octeon_dev->dispatch.lock);
69*4882a593Smuzhiyun 		return NULL;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (octeon_dev->dispatch.dlist[idx].opcode == combined_opcode) {
73*4882a593Smuzhiyun 		fn_arg = octeon_dev->dispatch.dlist[idx].arg;
74*4882a593Smuzhiyun 	} else {
75*4882a593Smuzhiyun 		list_for_each(dispatch,
76*4882a593Smuzhiyun 			      &octeon_dev->dispatch.dlist[idx].list) {
77*4882a593Smuzhiyun 			if (((struct octeon_dispatch *)dispatch)->opcode ==
78*4882a593Smuzhiyun 			    combined_opcode) {
79*4882a593Smuzhiyun 				fn_arg = ((struct octeon_dispatch *)
80*4882a593Smuzhiyun 					  dispatch)->arg;
81*4882a593Smuzhiyun 				break;
82*4882a593Smuzhiyun 			}
83*4882a593Smuzhiyun 		}
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	spin_unlock_bh(&octeon_dev->dispatch.lock);
87*4882a593Smuzhiyun 	return fn_arg;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /** Check for packets on Droq. This function should be called with lock held.
91*4882a593Smuzhiyun  *  @param  droq - Droq on which count is checked.
92*4882a593Smuzhiyun  *  @return Returns packet count.
93*4882a593Smuzhiyun  */
octeon_droq_check_hw_for_pkts(struct octeon_droq * droq)94*4882a593Smuzhiyun u32 octeon_droq_check_hw_for_pkts(struct octeon_droq *droq)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	u32 pkt_count = 0;
97*4882a593Smuzhiyun 	u32 last_count;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	pkt_count = readl(droq->pkts_sent_reg);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	last_count = pkt_count - droq->pkt_count;
102*4882a593Smuzhiyun 	droq->pkt_count = pkt_count;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* we shall write to cnts  at napi irq enable or end of droq tasklet */
105*4882a593Smuzhiyun 	if (last_count)
106*4882a593Smuzhiyun 		atomic_add(last_count, &droq->pkts_pending);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return last_count;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
octeon_droq_compute_max_packet_bufs(struct octeon_droq * droq)111*4882a593Smuzhiyun static void octeon_droq_compute_max_packet_bufs(struct octeon_droq *droq)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u32 count = 0;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* max_empty_descs is the max. no. of descs that can have no buffers.
116*4882a593Smuzhiyun 	 * If the empty desc count goes beyond this value, we cannot safely
117*4882a593Smuzhiyun 	 * read in a 64K packet sent by Octeon
118*4882a593Smuzhiyun 	 * (64K is max pkt size from Octeon)
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	droq->max_empty_descs = 0;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	do {
123*4882a593Smuzhiyun 		droq->max_empty_descs++;
124*4882a593Smuzhiyun 		count += droq->buffer_size;
125*4882a593Smuzhiyun 	} while (count < (64 * 1024));
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	droq->max_empty_descs = droq->max_count - droq->max_empty_descs;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
octeon_droq_reset_indices(struct octeon_droq * droq)130*4882a593Smuzhiyun static void octeon_droq_reset_indices(struct octeon_droq *droq)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	droq->read_idx = 0;
133*4882a593Smuzhiyun 	droq->write_idx = 0;
134*4882a593Smuzhiyun 	droq->refill_idx = 0;
135*4882a593Smuzhiyun 	droq->refill_count = 0;
136*4882a593Smuzhiyun 	atomic_set(&droq->pkts_pending, 0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static void
octeon_droq_destroy_ring_buffers(struct octeon_device * oct,struct octeon_droq * droq)140*4882a593Smuzhiyun octeon_droq_destroy_ring_buffers(struct octeon_device *oct,
141*4882a593Smuzhiyun 				 struct octeon_droq *droq)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u32 i;
144*4882a593Smuzhiyun 	struct octeon_skb_page_info *pg_info;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	for (i = 0; i < droq->max_count; i++) {
147*4882a593Smuzhiyun 		pg_info = &droq->recv_buf_list[i].pg_info;
148*4882a593Smuzhiyun 		if (!pg_info)
149*4882a593Smuzhiyun 			continue;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		if (pg_info->dma)
152*4882a593Smuzhiyun 			lio_unmap_ring(oct->pci_dev,
153*4882a593Smuzhiyun 				       (u64)pg_info->dma);
154*4882a593Smuzhiyun 		pg_info->dma = 0;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		if (pg_info->page)
157*4882a593Smuzhiyun 			recv_buffer_destroy(droq->recv_buf_list[i].buffer,
158*4882a593Smuzhiyun 					    pg_info);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		droq->recv_buf_list[i].buffer = NULL;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	octeon_droq_reset_indices(droq);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static int
octeon_droq_setup_ring_buffers(struct octeon_device * oct,struct octeon_droq * droq)167*4882a593Smuzhiyun octeon_droq_setup_ring_buffers(struct octeon_device *oct,
168*4882a593Smuzhiyun 			       struct octeon_droq *droq)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u32 i;
171*4882a593Smuzhiyun 	void *buf;
172*4882a593Smuzhiyun 	struct octeon_droq_desc *desc_ring = droq->desc_ring;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	for (i = 0; i < droq->max_count; i++) {
175*4882a593Smuzhiyun 		buf = recv_buffer_alloc(oct, &droq->recv_buf_list[i].pg_info);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		if (!buf) {
178*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "%s buffer alloc failed\n",
179*4882a593Smuzhiyun 				__func__);
180*4882a593Smuzhiyun 			droq->stats.rx_alloc_failure++;
181*4882a593Smuzhiyun 			return -ENOMEM;
182*4882a593Smuzhiyun 		}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		droq->recv_buf_list[i].buffer = buf;
185*4882a593Smuzhiyun 		droq->recv_buf_list[i].data = get_rbd(buf);
186*4882a593Smuzhiyun 		desc_ring[i].info_ptr = 0;
187*4882a593Smuzhiyun 		desc_ring[i].buffer_ptr =
188*4882a593Smuzhiyun 			lio_map_ring(droq->recv_buf_list[i].buffer);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	octeon_droq_reset_indices(droq);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	octeon_droq_compute_max_packet_bufs(droq);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
octeon_delete_droq(struct octeon_device * oct,u32 q_no)198*4882a593Smuzhiyun int octeon_delete_droq(struct octeon_device *oct, u32 q_no)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct octeon_droq *droq = oct->droq[q_no];
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	octeon_droq_destroy_ring_buffers(oct, droq);
205*4882a593Smuzhiyun 	vfree(droq->recv_buf_list);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (droq->desc_ring)
208*4882a593Smuzhiyun 		lio_dma_free(oct, (droq->max_count * OCT_DROQ_DESC_SIZE),
209*4882a593Smuzhiyun 			     droq->desc_ring, droq->desc_ring_dma);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	memset(droq, 0, OCT_DROQ_SIZE);
212*4882a593Smuzhiyun 	oct->io_qmask.oq &= ~(1ULL << q_no);
213*4882a593Smuzhiyun 	vfree(oct->droq[q_no]);
214*4882a593Smuzhiyun 	oct->droq[q_no] = NULL;
215*4882a593Smuzhiyun 	oct->num_oqs--;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
octeon_init_droq(struct octeon_device * oct,u32 q_no,u32 num_descs,u32 desc_size,void * app_ctx)220*4882a593Smuzhiyun int octeon_init_droq(struct octeon_device *oct,
221*4882a593Smuzhiyun 		     u32 q_no,
222*4882a593Smuzhiyun 		     u32 num_descs,
223*4882a593Smuzhiyun 		     u32 desc_size,
224*4882a593Smuzhiyun 		     void *app_ctx)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct octeon_droq *droq;
227*4882a593Smuzhiyun 	u32 desc_ring_size = 0, c_num_descs = 0, c_buf_size = 0;
228*4882a593Smuzhiyun 	u32 c_pkts_per_intr = 0, c_refill_threshold = 0;
229*4882a593Smuzhiyun 	int numa_node = dev_to_node(&oct->pci_dev->dev);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	droq = oct->droq[q_no];
234*4882a593Smuzhiyun 	memset(droq, 0, OCT_DROQ_SIZE);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	droq->oct_dev = oct;
237*4882a593Smuzhiyun 	droq->q_no = q_no;
238*4882a593Smuzhiyun 	if (app_ctx)
239*4882a593Smuzhiyun 		droq->app_ctx = app_ctx;
240*4882a593Smuzhiyun 	else
241*4882a593Smuzhiyun 		droq->app_ctx = (void *)(size_t)q_no;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	c_num_descs = num_descs;
244*4882a593Smuzhiyun 	c_buf_size = desc_size;
245*4882a593Smuzhiyun 	if (OCTEON_CN6XXX(oct)) {
246*4882a593Smuzhiyun 		struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf6x);
249*4882a593Smuzhiyun 		c_refill_threshold =
250*4882a593Smuzhiyun 			(u32)CFG_GET_OQ_REFILL_THRESHOLD(conf6x);
251*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_PF(oct)) {
252*4882a593Smuzhiyun 		struct octeon_config *conf23 = CHIP_CONF(oct, cn23xx_pf);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf23);
255*4882a593Smuzhiyun 		c_refill_threshold = (u32)CFG_GET_OQ_REFILL_THRESHOLD(conf23);
256*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_VF(oct)) {
257*4882a593Smuzhiyun 		struct octeon_config *conf23 = CHIP_CONF(oct, cn23xx_vf);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf23);
260*4882a593Smuzhiyun 		c_refill_threshold = (u32)CFG_GET_OQ_REFILL_THRESHOLD(conf23);
261*4882a593Smuzhiyun 	} else {
262*4882a593Smuzhiyun 		return 1;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	droq->max_count = c_num_descs;
266*4882a593Smuzhiyun 	droq->buffer_size = c_buf_size;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	desc_ring_size = droq->max_count * OCT_DROQ_DESC_SIZE;
269*4882a593Smuzhiyun 	droq->desc_ring = lio_dma_alloc(oct, desc_ring_size,
270*4882a593Smuzhiyun 					(dma_addr_t *)&droq->desc_ring_dma);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (!droq->desc_ring) {
273*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
274*4882a593Smuzhiyun 			"Output queue %d ring alloc failed\n", q_no);
275*4882a593Smuzhiyun 		return 1;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "droq[%d]: desc_ring: virt: 0x%p, dma: %lx\n",
279*4882a593Smuzhiyun 		q_no, droq->desc_ring, droq->desc_ring_dma);
280*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "droq[%d]: num_desc: %d\n", q_no,
281*4882a593Smuzhiyun 		droq->max_count);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	droq->recv_buf_list = vzalloc_node(array_size(droq->max_count, OCT_DROQ_RECVBUF_SIZE),
284*4882a593Smuzhiyun 					   numa_node);
285*4882a593Smuzhiyun 	if (!droq->recv_buf_list)
286*4882a593Smuzhiyun 		droq->recv_buf_list = vzalloc(array_size(droq->max_count, OCT_DROQ_RECVBUF_SIZE));
287*4882a593Smuzhiyun 	if (!droq->recv_buf_list) {
288*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Output queue recv buf list alloc failed\n");
289*4882a593Smuzhiyun 		goto init_droq_fail;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (octeon_droq_setup_ring_buffers(oct, droq))
293*4882a593Smuzhiyun 		goto init_droq_fail;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	droq->pkts_per_intr = c_pkts_per_intr;
296*4882a593Smuzhiyun 	droq->refill_threshold = c_refill_threshold;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "DROQ INIT: max_empty_descs: %d\n",
299*4882a593Smuzhiyun 		droq->max_empty_descs);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	INIT_LIST_HEAD(&droq->dispatch_list);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* For 56xx Pass1, this function won't be called, so no checks. */
304*4882a593Smuzhiyun 	oct->fn_list.setup_oq_regs(oct, q_no);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	oct->io_qmask.oq |= BIT_ULL(q_no);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun init_droq_fail:
311*4882a593Smuzhiyun 	octeon_delete_droq(oct, q_no);
312*4882a593Smuzhiyun 	return 1;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* octeon_create_recv_info
316*4882a593Smuzhiyun  * Parameters:
317*4882a593Smuzhiyun  *  octeon_dev - pointer to the octeon device structure
318*4882a593Smuzhiyun  *  droq       - droq in which the packet arrived.
319*4882a593Smuzhiyun  *  buf_cnt    - no. of buffers used by the packet.
320*4882a593Smuzhiyun  *  idx        - index in the descriptor for the first buffer in the packet.
321*4882a593Smuzhiyun  * Description:
322*4882a593Smuzhiyun  *  Allocates a recv_info_t and copies the buffer addresses for packet data
323*4882a593Smuzhiyun  *  into the recv_pkt space which starts at an 8B offset from recv_info_t.
324*4882a593Smuzhiyun  *  Flags the descriptors for refill later. If available descriptors go
325*4882a593Smuzhiyun  *  below the threshold to receive a 64K pkt, new buffers are first allocated
326*4882a593Smuzhiyun  *  before the recv_pkt_t is created.
327*4882a593Smuzhiyun  *  This routine will be called in interrupt context.
328*4882a593Smuzhiyun  * Returns:
329*4882a593Smuzhiyun  *  Success: Pointer to recv_info_t
330*4882a593Smuzhiyun  *  Failure: NULL.
331*4882a593Smuzhiyun  */
octeon_create_recv_info(struct octeon_device * octeon_dev,struct octeon_droq * droq,u32 buf_cnt,u32 idx)332*4882a593Smuzhiyun static inline struct octeon_recv_info *octeon_create_recv_info(
333*4882a593Smuzhiyun 		struct octeon_device *octeon_dev,
334*4882a593Smuzhiyun 		struct octeon_droq *droq,
335*4882a593Smuzhiyun 		u32 buf_cnt,
336*4882a593Smuzhiyun 		u32 idx)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct octeon_droq_info *info;
339*4882a593Smuzhiyun 	struct octeon_recv_pkt *recv_pkt;
340*4882a593Smuzhiyun 	struct octeon_recv_info *recv_info;
341*4882a593Smuzhiyun 	u32 i, bytes_left;
342*4882a593Smuzhiyun 	struct octeon_skb_page_info *pg_info;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	info = (struct octeon_droq_info *)droq->recv_buf_list[idx].data;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	recv_info = octeon_alloc_recv_info(sizeof(struct __dispatch));
347*4882a593Smuzhiyun 	if (!recv_info)
348*4882a593Smuzhiyun 		return NULL;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	recv_pkt = recv_info->recv_pkt;
351*4882a593Smuzhiyun 	recv_pkt->rh = info->rh;
352*4882a593Smuzhiyun 	recv_pkt->length = (u32)info->length;
353*4882a593Smuzhiyun 	recv_pkt->buffer_count = (u16)buf_cnt;
354*4882a593Smuzhiyun 	recv_pkt->octeon_id = (u16)octeon_dev->octeon_id;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	i = 0;
357*4882a593Smuzhiyun 	bytes_left = (u32)info->length;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	while (buf_cnt) {
360*4882a593Smuzhiyun 		{
361*4882a593Smuzhiyun 			pg_info = &droq->recv_buf_list[idx].pg_info;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 			lio_unmap_ring(octeon_dev->pci_dev,
364*4882a593Smuzhiyun 				       (u64)pg_info->dma);
365*4882a593Smuzhiyun 			pg_info->page = NULL;
366*4882a593Smuzhiyun 			pg_info->dma = 0;
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		recv_pkt->buffer_size[i] =
370*4882a593Smuzhiyun 			(bytes_left >=
371*4882a593Smuzhiyun 			 droq->buffer_size) ? droq->buffer_size : bytes_left;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		recv_pkt->buffer_ptr[i] = droq->recv_buf_list[idx].buffer;
374*4882a593Smuzhiyun 		droq->recv_buf_list[idx].buffer = NULL;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		idx = incr_index(idx, 1, droq->max_count);
377*4882a593Smuzhiyun 		bytes_left -= droq->buffer_size;
378*4882a593Smuzhiyun 		i++;
379*4882a593Smuzhiyun 		buf_cnt--;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return recv_info;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /* If we were not able to refill all buffers, try to move around
386*4882a593Smuzhiyun  * the buffers that were not dispatched.
387*4882a593Smuzhiyun  */
388*4882a593Smuzhiyun static inline u32
octeon_droq_refill_pullup_descs(struct octeon_droq * droq,struct octeon_droq_desc * desc_ring)389*4882a593Smuzhiyun octeon_droq_refill_pullup_descs(struct octeon_droq *droq,
390*4882a593Smuzhiyun 				struct octeon_droq_desc *desc_ring)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	u32 desc_refilled = 0;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	u32 refill_index = droq->refill_idx;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	while (refill_index != droq->read_idx) {
397*4882a593Smuzhiyun 		if (droq->recv_buf_list[refill_index].buffer) {
398*4882a593Smuzhiyun 			droq->recv_buf_list[droq->refill_idx].buffer =
399*4882a593Smuzhiyun 				droq->recv_buf_list[refill_index].buffer;
400*4882a593Smuzhiyun 			droq->recv_buf_list[droq->refill_idx].data =
401*4882a593Smuzhiyun 				droq->recv_buf_list[refill_index].data;
402*4882a593Smuzhiyun 			desc_ring[droq->refill_idx].buffer_ptr =
403*4882a593Smuzhiyun 				desc_ring[refill_index].buffer_ptr;
404*4882a593Smuzhiyun 			droq->recv_buf_list[refill_index].buffer = NULL;
405*4882a593Smuzhiyun 			desc_ring[refill_index].buffer_ptr = 0;
406*4882a593Smuzhiyun 			do {
407*4882a593Smuzhiyun 				droq->refill_idx = incr_index(droq->refill_idx,
408*4882a593Smuzhiyun 							      1,
409*4882a593Smuzhiyun 							      droq->max_count);
410*4882a593Smuzhiyun 				desc_refilled++;
411*4882a593Smuzhiyun 				droq->refill_count--;
412*4882a593Smuzhiyun 			} while (droq->recv_buf_list[droq->refill_idx].buffer);
413*4882a593Smuzhiyun 		}
414*4882a593Smuzhiyun 		refill_index = incr_index(refill_index, 1, droq->max_count);
415*4882a593Smuzhiyun 	}                       /* while */
416*4882a593Smuzhiyun 	return desc_refilled;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /* octeon_droq_refill
420*4882a593Smuzhiyun  * Parameters:
421*4882a593Smuzhiyun  *  droq       - droq in which descriptors require new buffers.
422*4882a593Smuzhiyun  * Description:
423*4882a593Smuzhiyun  *  Called during normal DROQ processing in interrupt mode or by the poll
424*4882a593Smuzhiyun  *  thread to refill the descriptors from which buffers were dispatched
425*4882a593Smuzhiyun  *  to upper layers. Attempts to allocate new buffers. If that fails, moves
426*4882a593Smuzhiyun  *  up buffers (that were not dispatched) to form a contiguous ring.
427*4882a593Smuzhiyun  * Returns:
428*4882a593Smuzhiyun  *  No of descriptors refilled.
429*4882a593Smuzhiyun  */
430*4882a593Smuzhiyun static u32
octeon_droq_refill(struct octeon_device * octeon_dev,struct octeon_droq * droq)431*4882a593Smuzhiyun octeon_droq_refill(struct octeon_device *octeon_dev, struct octeon_droq *droq)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct octeon_droq_desc *desc_ring;
434*4882a593Smuzhiyun 	void *buf = NULL;
435*4882a593Smuzhiyun 	u8 *data;
436*4882a593Smuzhiyun 	u32 desc_refilled = 0;
437*4882a593Smuzhiyun 	struct octeon_skb_page_info *pg_info;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	desc_ring = droq->desc_ring;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	while (droq->refill_count && (desc_refilled < droq->max_count)) {
442*4882a593Smuzhiyun 		/* If a valid buffer exists (happens if there is no dispatch),
443*4882a593Smuzhiyun 		 * reuse the buffer, else allocate.
444*4882a593Smuzhiyun 		 */
445*4882a593Smuzhiyun 		if (!droq->recv_buf_list[droq->refill_idx].buffer) {
446*4882a593Smuzhiyun 			pg_info =
447*4882a593Smuzhiyun 				&droq->recv_buf_list[droq->refill_idx].pg_info;
448*4882a593Smuzhiyun 			/* Either recycle the existing pages or go for
449*4882a593Smuzhiyun 			 * new page alloc
450*4882a593Smuzhiyun 			 */
451*4882a593Smuzhiyun 			if (pg_info->page)
452*4882a593Smuzhiyun 				buf = recv_buffer_reuse(octeon_dev, pg_info);
453*4882a593Smuzhiyun 			else
454*4882a593Smuzhiyun 				buf = recv_buffer_alloc(octeon_dev, pg_info);
455*4882a593Smuzhiyun 			/* If a buffer could not be allocated, no point in
456*4882a593Smuzhiyun 			 * continuing
457*4882a593Smuzhiyun 			 */
458*4882a593Smuzhiyun 			if (!buf) {
459*4882a593Smuzhiyun 				droq->stats.rx_alloc_failure++;
460*4882a593Smuzhiyun 				break;
461*4882a593Smuzhiyun 			}
462*4882a593Smuzhiyun 			droq->recv_buf_list[droq->refill_idx].buffer =
463*4882a593Smuzhiyun 				buf;
464*4882a593Smuzhiyun 			data = get_rbd(buf);
465*4882a593Smuzhiyun 		} else {
466*4882a593Smuzhiyun 			data = get_rbd(droq->recv_buf_list
467*4882a593Smuzhiyun 				       [droq->refill_idx].buffer);
468*4882a593Smuzhiyun 		}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		droq->recv_buf_list[droq->refill_idx].data = data;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		desc_ring[droq->refill_idx].buffer_ptr =
473*4882a593Smuzhiyun 			lio_map_ring(droq->recv_buf_list[
474*4882a593Smuzhiyun 				     droq->refill_idx].buffer);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		droq->refill_idx = incr_index(droq->refill_idx, 1,
477*4882a593Smuzhiyun 					      droq->max_count);
478*4882a593Smuzhiyun 		desc_refilled++;
479*4882a593Smuzhiyun 		droq->refill_count--;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (droq->refill_count)
483*4882a593Smuzhiyun 		desc_refilled +=
484*4882a593Smuzhiyun 			octeon_droq_refill_pullup_descs(droq, desc_ring);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* if droq->refill_count
487*4882a593Smuzhiyun 	 * The refill count would not change in pass two. We only moved buffers
488*4882a593Smuzhiyun 	 * to close the gap in the ring, but we would still have the same no. of
489*4882a593Smuzhiyun 	 * buffers to refill.
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	return desc_refilled;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /** check if we can allocate packets to get out of oom.
495*4882a593Smuzhiyun  *  @param  droq - Droq being checked.
496*4882a593Smuzhiyun  *  @return 1 if fails to refill minimum
497*4882a593Smuzhiyun  */
octeon_retry_droq_refill(struct octeon_droq * droq)498*4882a593Smuzhiyun int octeon_retry_droq_refill(struct octeon_droq *droq)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct octeon_device *oct = droq->oct_dev;
501*4882a593Smuzhiyun 	int desc_refilled, reschedule = 1;
502*4882a593Smuzhiyun 	u32 pkts_credit;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	pkts_credit = readl(droq->pkts_credit_reg);
505*4882a593Smuzhiyun 	desc_refilled = octeon_droq_refill(oct, droq);
506*4882a593Smuzhiyun 	if (desc_refilled) {
507*4882a593Smuzhiyun 		/* Flush the droq descriptor data to memory to be sure
508*4882a593Smuzhiyun 		 * that when we update the credits the data in memory
509*4882a593Smuzhiyun 		 * is accurate.
510*4882a593Smuzhiyun 		 */
511*4882a593Smuzhiyun 		wmb();
512*4882a593Smuzhiyun 		writel(desc_refilled, droq->pkts_credit_reg);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		if (pkts_credit + desc_refilled >= CN23XX_SLI_DEF_BP)
515*4882a593Smuzhiyun 			reschedule = 0;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return reschedule;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static inline u32
octeon_droq_get_bufcount(u32 buf_size,u32 total_len)522*4882a593Smuzhiyun octeon_droq_get_bufcount(u32 buf_size, u32 total_len)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	return DIV_ROUND_UP(total_len, buf_size);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static int
octeon_droq_dispatch_pkt(struct octeon_device * oct,struct octeon_droq * droq,union octeon_rh * rh,struct octeon_droq_info * info)528*4882a593Smuzhiyun octeon_droq_dispatch_pkt(struct octeon_device *oct,
529*4882a593Smuzhiyun 			 struct octeon_droq *droq,
530*4882a593Smuzhiyun 			 union octeon_rh *rh,
531*4882a593Smuzhiyun 			 struct octeon_droq_info *info)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	u32 cnt;
534*4882a593Smuzhiyun 	octeon_dispatch_fn_t disp_fn;
535*4882a593Smuzhiyun 	struct octeon_recv_info *rinfo;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	cnt = octeon_droq_get_bufcount(droq->buffer_size, (u32)info->length);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	disp_fn = octeon_get_dispatch(oct, (u16)rh->r.opcode,
540*4882a593Smuzhiyun 				      (u16)rh->r.subcode);
541*4882a593Smuzhiyun 	if (disp_fn) {
542*4882a593Smuzhiyun 		rinfo = octeon_create_recv_info(oct, droq, cnt, droq->read_idx);
543*4882a593Smuzhiyun 		if (rinfo) {
544*4882a593Smuzhiyun 			struct __dispatch *rdisp = rinfo->rsvd;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 			rdisp->rinfo = rinfo;
547*4882a593Smuzhiyun 			rdisp->disp_fn = disp_fn;
548*4882a593Smuzhiyun 			rinfo->recv_pkt->rh = *rh;
549*4882a593Smuzhiyun 			list_add_tail(&rdisp->list,
550*4882a593Smuzhiyun 				      &droq->dispatch_list);
551*4882a593Smuzhiyun 		} else {
552*4882a593Smuzhiyun 			droq->stats.dropped_nomem++;
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 	} else {
555*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "DROQ: No dispatch function (opcode %u/%u)\n",
556*4882a593Smuzhiyun 			(unsigned int)rh->r.opcode,
557*4882a593Smuzhiyun 			(unsigned int)rh->r.subcode);
558*4882a593Smuzhiyun 		droq->stats.dropped_nodispatch++;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return cnt;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
octeon_droq_drop_packets(struct octeon_device * oct,struct octeon_droq * droq,u32 cnt)564*4882a593Smuzhiyun static inline void octeon_droq_drop_packets(struct octeon_device *oct,
565*4882a593Smuzhiyun 					    struct octeon_droq *droq,
566*4882a593Smuzhiyun 					    u32 cnt)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	u32 i = 0, buf_cnt;
569*4882a593Smuzhiyun 	struct octeon_droq_info *info;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++) {
572*4882a593Smuzhiyun 		info = (struct octeon_droq_info *)
573*4882a593Smuzhiyun 			droq->recv_buf_list[droq->read_idx].data;
574*4882a593Smuzhiyun 		octeon_swap_8B_data((u64 *)info, 2);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		if (info->length) {
577*4882a593Smuzhiyun 			info->length += OCTNET_FRM_LENGTH_SIZE;
578*4882a593Smuzhiyun 			droq->stats.bytes_received += info->length;
579*4882a593Smuzhiyun 			buf_cnt = octeon_droq_get_bufcount(droq->buffer_size,
580*4882a593Smuzhiyun 							   (u32)info->length);
581*4882a593Smuzhiyun 		} else {
582*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "DROQ: In drop: pkt with len 0\n");
583*4882a593Smuzhiyun 			buf_cnt = 1;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		droq->read_idx = incr_index(droq->read_idx, buf_cnt,
587*4882a593Smuzhiyun 					    droq->max_count);
588*4882a593Smuzhiyun 		droq->refill_count += buf_cnt;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static u32
octeon_droq_fast_process_packets(struct octeon_device * oct,struct octeon_droq * droq,u32 pkts_to_process)593*4882a593Smuzhiyun octeon_droq_fast_process_packets(struct octeon_device *oct,
594*4882a593Smuzhiyun 				 struct octeon_droq *droq,
595*4882a593Smuzhiyun 				 u32 pkts_to_process)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	u32 pkt, total_len = 0, pkt_count, retval;
598*4882a593Smuzhiyun 	struct octeon_droq_info *info;
599*4882a593Smuzhiyun 	union octeon_rh *rh;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	pkt_count = pkts_to_process;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (pkt = 0; pkt < pkt_count; pkt++) {
604*4882a593Smuzhiyun 		u32 pkt_len = 0;
605*4882a593Smuzhiyun 		struct sk_buff *nicbuf = NULL;
606*4882a593Smuzhiyun 		struct octeon_skb_page_info *pg_info;
607*4882a593Smuzhiyun 		void *buf;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		info = (struct octeon_droq_info *)
610*4882a593Smuzhiyun 			droq->recv_buf_list[droq->read_idx].data;
611*4882a593Smuzhiyun 		octeon_swap_8B_data((u64 *)info, 2);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		if (!info->length) {
614*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev,
615*4882a593Smuzhiyun 				"DROQ[%d] idx: %d len:0, pkt_cnt: %d\n",
616*4882a593Smuzhiyun 				droq->q_no, droq->read_idx, pkt_count);
617*4882a593Smuzhiyun 			print_hex_dump_bytes("", DUMP_PREFIX_ADDRESS,
618*4882a593Smuzhiyun 					     (u8 *)info,
619*4882a593Smuzhiyun 					     OCT_DROQ_INFO_SIZE);
620*4882a593Smuzhiyun 			break;
621*4882a593Smuzhiyun 		}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		/* Len of resp hdr in included in the received data len. */
624*4882a593Smuzhiyun 		rh = &info->rh;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		info->length += OCTNET_FRM_LENGTH_SIZE;
627*4882a593Smuzhiyun 		rh->r_dh.len += (ROUNDUP8(OCT_DROQ_INFO_SIZE) / sizeof(u64));
628*4882a593Smuzhiyun 		total_len += (u32)info->length;
629*4882a593Smuzhiyun 		if (opcode_slow_path(rh)) {
630*4882a593Smuzhiyun 			u32 buf_cnt;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 			buf_cnt = octeon_droq_dispatch_pkt(oct, droq, rh, info);
633*4882a593Smuzhiyun 			droq->read_idx = incr_index(droq->read_idx,
634*4882a593Smuzhiyun 						    buf_cnt, droq->max_count);
635*4882a593Smuzhiyun 			droq->refill_count += buf_cnt;
636*4882a593Smuzhiyun 		} else {
637*4882a593Smuzhiyun 			if (info->length <= droq->buffer_size) {
638*4882a593Smuzhiyun 				pkt_len = (u32)info->length;
639*4882a593Smuzhiyun 				nicbuf = droq->recv_buf_list[
640*4882a593Smuzhiyun 					droq->read_idx].buffer;
641*4882a593Smuzhiyun 				pg_info = &droq->recv_buf_list[
642*4882a593Smuzhiyun 					droq->read_idx].pg_info;
643*4882a593Smuzhiyun 				if (recv_buffer_recycle(oct, pg_info))
644*4882a593Smuzhiyun 					pg_info->page = NULL;
645*4882a593Smuzhiyun 				droq->recv_buf_list[droq->read_idx].buffer =
646*4882a593Smuzhiyun 					NULL;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 				droq->read_idx = incr_index(droq->read_idx, 1,
649*4882a593Smuzhiyun 							    droq->max_count);
650*4882a593Smuzhiyun 				droq->refill_count++;
651*4882a593Smuzhiyun 			} else {
652*4882a593Smuzhiyun 				nicbuf = octeon_fast_packet_alloc((u32)
653*4882a593Smuzhiyun 								  info->length);
654*4882a593Smuzhiyun 				pkt_len = 0;
655*4882a593Smuzhiyun 				/* nicbuf allocation can fail. We'll handle it
656*4882a593Smuzhiyun 				 * inside the loop.
657*4882a593Smuzhiyun 				 */
658*4882a593Smuzhiyun 				while (pkt_len < info->length) {
659*4882a593Smuzhiyun 					int cpy_len, idx = droq->read_idx;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 					cpy_len = ((pkt_len + droq->buffer_size)
662*4882a593Smuzhiyun 						   > info->length) ?
663*4882a593Smuzhiyun 						((u32)info->length - pkt_len) :
664*4882a593Smuzhiyun 						droq->buffer_size;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 					if (nicbuf) {
667*4882a593Smuzhiyun 						octeon_fast_packet_next(droq,
668*4882a593Smuzhiyun 									nicbuf,
669*4882a593Smuzhiyun 									cpy_len,
670*4882a593Smuzhiyun 									idx);
671*4882a593Smuzhiyun 						buf = droq->recv_buf_list[
672*4882a593Smuzhiyun 							idx].buffer;
673*4882a593Smuzhiyun 						recv_buffer_fast_free(buf);
674*4882a593Smuzhiyun 						droq->recv_buf_list[idx].buffer
675*4882a593Smuzhiyun 							= NULL;
676*4882a593Smuzhiyun 					} else {
677*4882a593Smuzhiyun 						droq->stats.rx_alloc_failure++;
678*4882a593Smuzhiyun 					}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 					pkt_len += cpy_len;
681*4882a593Smuzhiyun 					droq->read_idx =
682*4882a593Smuzhiyun 						incr_index(droq->read_idx, 1,
683*4882a593Smuzhiyun 							   droq->max_count);
684*4882a593Smuzhiyun 					droq->refill_count++;
685*4882a593Smuzhiyun 				}
686*4882a593Smuzhiyun 			}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 			if (nicbuf) {
689*4882a593Smuzhiyun 				if (droq->ops.fptr) {
690*4882a593Smuzhiyun 					droq->ops.fptr(oct->octeon_id,
691*4882a593Smuzhiyun 						       nicbuf, pkt_len,
692*4882a593Smuzhiyun 						       rh, &droq->napi,
693*4882a593Smuzhiyun 						       droq->ops.farg);
694*4882a593Smuzhiyun 				} else {
695*4882a593Smuzhiyun 					recv_buffer_free(nicbuf);
696*4882a593Smuzhiyun 				}
697*4882a593Smuzhiyun 			}
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		if (droq->refill_count >= droq->refill_threshold) {
701*4882a593Smuzhiyun 			int desc_refilled = octeon_droq_refill(oct, droq);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 			if (desc_refilled) {
704*4882a593Smuzhiyun 				/* Flush the droq descriptor data to memory to
705*4882a593Smuzhiyun 				 * be sure that when we update the credits the
706*4882a593Smuzhiyun 				 * data in memory is accurate.
707*4882a593Smuzhiyun 				 */
708*4882a593Smuzhiyun 				wmb();
709*4882a593Smuzhiyun 				writel(desc_refilled, droq->pkts_credit_reg);
710*4882a593Smuzhiyun 			}
711*4882a593Smuzhiyun 		}
712*4882a593Smuzhiyun 	}                       /* for (each packet)... */
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* Increment refill_count by the number of buffers processed. */
715*4882a593Smuzhiyun 	droq->stats.pkts_received += pkt;
716*4882a593Smuzhiyun 	droq->stats.bytes_received += total_len;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	retval = pkt;
719*4882a593Smuzhiyun 	if ((droq->ops.drop_on_max) && (pkts_to_process - pkt)) {
720*4882a593Smuzhiyun 		octeon_droq_drop_packets(oct, droq, (pkts_to_process - pkt));
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		droq->stats.dropped_toomany += (pkts_to_process - pkt);
723*4882a593Smuzhiyun 		retval = pkts_to_process;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	atomic_sub(retval, &droq->pkts_pending);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (droq->refill_count >= droq->refill_threshold &&
729*4882a593Smuzhiyun 	    readl(droq->pkts_credit_reg) < CN23XX_SLI_DEF_BP) {
730*4882a593Smuzhiyun 		octeon_droq_check_hw_for_pkts(droq);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		/* Make sure there are no pkts_pending */
733*4882a593Smuzhiyun 		if (!atomic_read(&droq->pkts_pending))
734*4882a593Smuzhiyun 			octeon_schedule_rxq_oom_work(oct, droq);
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return retval;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun int
octeon_droq_process_packets(struct octeon_device * oct,struct octeon_droq * droq,u32 budget)741*4882a593Smuzhiyun octeon_droq_process_packets(struct octeon_device *oct,
742*4882a593Smuzhiyun 			    struct octeon_droq *droq,
743*4882a593Smuzhiyun 			    u32 budget)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	u32 pkt_count = 0;
746*4882a593Smuzhiyun 	struct list_head *tmp, *tmp2;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	octeon_droq_check_hw_for_pkts(droq);
749*4882a593Smuzhiyun 	pkt_count = atomic_read(&droq->pkts_pending);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (!pkt_count)
752*4882a593Smuzhiyun 		return 0;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (pkt_count > budget)
755*4882a593Smuzhiyun 		pkt_count = budget;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	octeon_droq_fast_process_packets(oct, droq, pkt_count);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
760*4882a593Smuzhiyun 		struct __dispatch *rdisp = (struct __dispatch *)tmp;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		list_del(tmp);
763*4882a593Smuzhiyun 		rdisp->disp_fn(rdisp->rinfo,
764*4882a593Smuzhiyun 			       octeon_get_dispatch_arg
765*4882a593Smuzhiyun 			       (oct,
766*4882a593Smuzhiyun 				(u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
767*4882a593Smuzhiyun 				(u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/* If there are packets pending. schedule tasklet again */
771*4882a593Smuzhiyun 	if (atomic_read(&droq->pkts_pending))
772*4882a593Smuzhiyun 		return 1;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /*
778*4882a593Smuzhiyun  * Utility function to poll for packets. check_hw_for_packets must be
779*4882a593Smuzhiyun  * called before calling this routine.
780*4882a593Smuzhiyun  */
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun int
octeon_droq_process_poll_pkts(struct octeon_device * oct,struct octeon_droq * droq,u32 budget)783*4882a593Smuzhiyun octeon_droq_process_poll_pkts(struct octeon_device *oct,
784*4882a593Smuzhiyun 			      struct octeon_droq *droq, u32 budget)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct list_head *tmp, *tmp2;
787*4882a593Smuzhiyun 	u32 pkts_available = 0, pkts_processed = 0;
788*4882a593Smuzhiyun 	u32 total_pkts_processed = 0;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (budget > droq->max_count)
791*4882a593Smuzhiyun 		budget = droq->max_count;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	while (total_pkts_processed < budget) {
794*4882a593Smuzhiyun 		octeon_droq_check_hw_for_pkts(droq);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		pkts_available = min((budget - total_pkts_processed),
797*4882a593Smuzhiyun 				     (u32)(atomic_read(&droq->pkts_pending)));
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		if (pkts_available == 0)
800*4882a593Smuzhiyun 			break;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		pkts_processed =
803*4882a593Smuzhiyun 			octeon_droq_fast_process_packets(oct, droq,
804*4882a593Smuzhiyun 							 pkts_available);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		total_pkts_processed += pkts_processed;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
810*4882a593Smuzhiyun 		struct __dispatch *rdisp = (struct __dispatch *)tmp;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 		list_del(tmp);
813*4882a593Smuzhiyun 		rdisp->disp_fn(rdisp->rinfo,
814*4882a593Smuzhiyun 			       octeon_get_dispatch_arg
815*4882a593Smuzhiyun 			       (oct,
816*4882a593Smuzhiyun 				(u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
817*4882a593Smuzhiyun 				(u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return total_pkts_processed;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun /* Enable Pkt Interrupt */
824*4882a593Smuzhiyun int
octeon_enable_irq(struct octeon_device * oct,u32 q_no)825*4882a593Smuzhiyun octeon_enable_irq(struct octeon_device *oct, u32 q_no)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	switch (oct->chip_id) {
828*4882a593Smuzhiyun 	case OCTEON_CN66XX:
829*4882a593Smuzhiyun 	case OCTEON_CN68XX: {
830*4882a593Smuzhiyun 		struct octeon_cn6xxx *cn6xxx =
831*4882a593Smuzhiyun 			(struct octeon_cn6xxx *)oct->chip;
832*4882a593Smuzhiyun 		unsigned long flags;
833*4882a593Smuzhiyun 		u32 value;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		spin_lock_irqsave
836*4882a593Smuzhiyun 			(&cn6xxx->lock_for_droq_int_enb_reg, flags);
837*4882a593Smuzhiyun 		value = octeon_read_csr(oct, CN6XXX_SLI_PKT_TIME_INT_ENB);
838*4882a593Smuzhiyun 		value |= (1 << q_no);
839*4882a593Smuzhiyun 		octeon_write_csr(oct, CN6XXX_SLI_PKT_TIME_INT_ENB, value);
840*4882a593Smuzhiyun 		value = octeon_read_csr(oct, CN6XXX_SLI_PKT_CNT_INT_ENB);
841*4882a593Smuzhiyun 		value |= (1 << q_no);
842*4882a593Smuzhiyun 		octeon_write_csr(oct, CN6XXX_SLI_PKT_CNT_INT_ENB, value);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 		/* don't bother flushing the enables */
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		spin_unlock_irqrestore
847*4882a593Smuzhiyun 			(&cn6xxx->lock_for_droq_int_enb_reg, flags);
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
851*4882a593Smuzhiyun 		lio_enable_irq(oct->droq[q_no], oct->instr_queue[q_no]);
852*4882a593Smuzhiyun 		break;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
855*4882a593Smuzhiyun 		lio_enable_irq(oct->droq[q_no], oct->instr_queue[q_no]);
856*4882a593Smuzhiyun 		break;
857*4882a593Smuzhiyun 	default:
858*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s Unknown Chip\n", __func__);
859*4882a593Smuzhiyun 		return 1;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
octeon_register_droq_ops(struct octeon_device * oct,u32 q_no,struct octeon_droq_ops * ops)865*4882a593Smuzhiyun int octeon_register_droq_ops(struct octeon_device *oct, u32 q_no,
866*4882a593Smuzhiyun 			     struct octeon_droq_ops *ops)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct octeon_config *oct_cfg = NULL;
869*4882a593Smuzhiyun 	struct octeon_droq *droq;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	oct_cfg = octeon_get_conf(oct);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (!oct_cfg)
874*4882a593Smuzhiyun 		return -EINVAL;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (!(ops)) {
877*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: droq_ops pointer is NULL\n",
878*4882a593Smuzhiyun 			__func__);
879*4882a593Smuzhiyun 		return -EINVAL;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
883*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
884*4882a593Smuzhiyun 			__func__, q_no, (oct->num_oqs - 1));
885*4882a593Smuzhiyun 		return -EINVAL;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	droq = oct->droq[q_no];
889*4882a593Smuzhiyun 	memcpy(&droq->ops, ops, sizeof(struct octeon_droq_ops));
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
octeon_unregister_droq_ops(struct octeon_device * oct,u32 q_no)894*4882a593Smuzhiyun int octeon_unregister_droq_ops(struct octeon_device *oct, u32 q_no)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	struct octeon_config *oct_cfg = NULL;
897*4882a593Smuzhiyun 	struct octeon_droq *droq;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	oct_cfg = octeon_get_conf(oct);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (!oct_cfg)
902*4882a593Smuzhiyun 		return -EINVAL;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
905*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
906*4882a593Smuzhiyun 			__func__, q_no, oct->num_oqs - 1);
907*4882a593Smuzhiyun 		return -EINVAL;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	droq = oct->droq[q_no];
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (!droq) {
913*4882a593Smuzhiyun 		dev_info(&oct->pci_dev->dev,
914*4882a593Smuzhiyun 			 "Droq id (%d) not available.\n", q_no);
915*4882a593Smuzhiyun 		return 0;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	droq->ops.fptr = NULL;
919*4882a593Smuzhiyun 	droq->ops.farg = NULL;
920*4882a593Smuzhiyun 	droq->ops.drop_on_max = 0;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	return 0;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
octeon_create_droq(struct octeon_device * oct,u32 q_no,u32 num_descs,u32 desc_size,void * app_ctx)925*4882a593Smuzhiyun int octeon_create_droq(struct octeon_device *oct,
926*4882a593Smuzhiyun 		       u32 q_no, u32 num_descs,
927*4882a593Smuzhiyun 		       u32 desc_size, void *app_ctx)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	struct octeon_droq *droq;
930*4882a593Smuzhiyun 	int numa_node = dev_to_node(&oct->pci_dev->dev);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (oct->droq[q_no]) {
933*4882a593Smuzhiyun 		dev_dbg(&oct->pci_dev->dev, "Droq already in use. Cannot create droq %d again\n",
934*4882a593Smuzhiyun 			q_no);
935*4882a593Smuzhiyun 		return 1;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* Allocate the DS for the new droq. */
939*4882a593Smuzhiyun 	droq = vmalloc_node(sizeof(*droq), numa_node);
940*4882a593Smuzhiyun 	if (!droq)
941*4882a593Smuzhiyun 		droq = vmalloc(sizeof(*droq));
942*4882a593Smuzhiyun 	if (!droq)
943*4882a593Smuzhiyun 		return -1;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	memset(droq, 0, sizeof(struct octeon_droq));
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/*Disable the pkt o/p for this Q  */
948*4882a593Smuzhiyun 	octeon_set_droq_pkt_op(oct, q_no, 0);
949*4882a593Smuzhiyun 	oct->droq[q_no] = droq;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Initialize the Droq */
952*4882a593Smuzhiyun 	if (octeon_init_droq(oct, q_no, num_descs, desc_size, app_ctx)) {
953*4882a593Smuzhiyun 		vfree(oct->droq[q_no]);
954*4882a593Smuzhiyun 		oct->droq[q_no] = NULL;
955*4882a593Smuzhiyun 		return -1;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	oct->num_oqs++;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "%s: Total number of OQ: %d\n", __func__,
961*4882a593Smuzhiyun 		oct->num_oqs);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/* Global Droq register settings */
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	/* As of now not required, as setting are done for all 32 Droqs at
966*4882a593Smuzhiyun 	 * the same time.
967*4882a593Smuzhiyun 	 */
968*4882a593Smuzhiyun 	return 0;
969*4882a593Smuzhiyun }
970