1*4882a593Smuzhiyun /**********************************************************************
2*4882a593Smuzhiyun * Author: Cavium, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Contact: support@cavium.com
5*4882a593Smuzhiyun * Please include "LiquidIO" in the subject.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2003-2016 Cavium, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun * published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more details.
17*4882a593Smuzhiyun ***********************************************************************/
18*4882a593Smuzhiyun /*! \file liquidio_common.h
19*4882a593Smuzhiyun * \brief Common: Structures and macros used in PCI-NIC package by core and
20*4882a593Smuzhiyun * host driver.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifndef __LIQUIDIO_COMMON_H__
24*4882a593Smuzhiyun #define __LIQUIDIO_COMMON_H__
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "octeon_config.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define LIQUIDIO_BASE_MAJOR_VERSION 1
29*4882a593Smuzhiyun #define LIQUIDIO_BASE_MINOR_VERSION 7
30*4882a593Smuzhiyun #define LIQUIDIO_BASE_MICRO_VERSION 2
31*4882a593Smuzhiyun #define LIQUIDIO_BASE_VERSION __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
32*4882a593Smuzhiyun __stringify(LIQUIDIO_BASE_MINOR_VERSION)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct lio_version {
35*4882a593Smuzhiyun u16 major;
36*4882a593Smuzhiyun u16 minor;
37*4882a593Smuzhiyun u16 micro;
38*4882a593Smuzhiyun u16 reserved;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CONTROL_IQ 0
42*4882a593Smuzhiyun /** Tag types used by Octeon cores in its work. */
43*4882a593Smuzhiyun enum octeon_tag_type {
44*4882a593Smuzhiyun ORDERED_TAG = 0,
45*4882a593Smuzhiyun ATOMIC_TAG = 1,
46*4882a593Smuzhiyun NULL_TAG = 2,
47*4882a593Smuzhiyun NULL_NULL_TAG = 3
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* pre-defined host->NIC tag values */
51*4882a593Smuzhiyun #define LIO_CONTROL (0x11111110)
52*4882a593Smuzhiyun #define LIO_DATA(i) (0x11111111 + (i))
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Opcodes used by host driver/apps to perform operations on the core.
55*4882a593Smuzhiyun * These are used to identify the major subsystem that the operation
56*4882a593Smuzhiyun * is for.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun #define OPCODE_CORE 0 /* used for generic core operations */
59*4882a593Smuzhiyun #define OPCODE_NIC 1 /* used for NIC operations */
60*4882a593Smuzhiyun /* Subcodes are used by host driver/apps to identify the sub-operation
61*4882a593Smuzhiyun * for the core. They only need to by unique for a given subsystem.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define OPCODE_SUBCODE(op, sub) ((((op) & 0x0f) << 8) | ((sub) & 0x7f))
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /** OPCODE_CORE subcodes. For future use. */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /** OPCODE_NIC subcodes */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* This subcode is sent by core PCI driver to indicate cores are ready. */
70*4882a593Smuzhiyun #define OPCODE_NIC_CORE_DRV_ACTIVE 0x01
71*4882a593Smuzhiyun #define OPCODE_NIC_NW_DATA 0x02 /* network packet data */
72*4882a593Smuzhiyun #define OPCODE_NIC_CMD 0x03
73*4882a593Smuzhiyun #define OPCODE_NIC_INFO 0x04
74*4882a593Smuzhiyun #define OPCODE_NIC_PORT_STATS 0x05
75*4882a593Smuzhiyun #define OPCODE_NIC_MDIO45 0x06
76*4882a593Smuzhiyun #define OPCODE_NIC_TIMESTAMP 0x07
77*4882a593Smuzhiyun #define OPCODE_NIC_INTRMOD_CFG 0x08
78*4882a593Smuzhiyun #define OPCODE_NIC_IF_CFG 0x09
79*4882a593Smuzhiyun #define OPCODE_NIC_VF_DRV_NOTICE 0x0A
80*4882a593Smuzhiyun #define OPCODE_NIC_INTRMOD_PARAMS 0x0B
81*4882a593Smuzhiyun #define OPCODE_NIC_QCOUNT_UPDATE 0x12
82*4882a593Smuzhiyun #define OPCODE_NIC_SET_TRUSTED_VF 0x13
83*4882a593Smuzhiyun #define OPCODE_NIC_SYNC_OCTEON_TIME 0x14
84*4882a593Smuzhiyun #define VF_DRV_LOADED 1
85*4882a593Smuzhiyun #define VF_DRV_REMOVED -1
86*4882a593Smuzhiyun #define VF_DRV_MACADDR_CHANGED 2
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define OPCODE_NIC_VF_REP_PKT 0x15
89*4882a593Smuzhiyun #define OPCODE_NIC_VF_REP_CMD 0x16
90*4882a593Smuzhiyun #define OPCODE_NIC_UBOOT_CTL 0x17
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define CORE_DRV_TEST_SCATTER_OP 0xFFF5
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Application codes advertised by the core driver initialization packet. */
95*4882a593Smuzhiyun #define CVM_DRV_APP_START 0x0
96*4882a593Smuzhiyun #define CVM_DRV_NO_APP 0
97*4882a593Smuzhiyun #define CVM_DRV_APP_COUNT 0x2
98*4882a593Smuzhiyun #define CVM_DRV_BASE_APP (CVM_DRV_APP_START + 0x0)
99*4882a593Smuzhiyun #define CVM_DRV_NIC_APP (CVM_DRV_APP_START + 0x1)
100*4882a593Smuzhiyun #define CVM_DRV_INVALID_APP (CVM_DRV_APP_START + 0x2)
101*4882a593Smuzhiyun #define CVM_DRV_APP_END (CVM_DRV_INVALID_APP - 1)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define BYTES_PER_DHLEN_UNIT 8
104*4882a593Smuzhiyun #define MAX_REG_CNT 2000000U
105*4882a593Smuzhiyun #define INTRNAMSIZ 32
106*4882a593Smuzhiyun #define IRQ_NAME_OFF(i) ((i) * INTRNAMSIZ)
107*4882a593Smuzhiyun #define MAX_IOQ_INTERRUPTS_PER_PF (64 * 2)
108*4882a593Smuzhiyun #define MAX_IOQ_INTERRUPTS_PER_VF (8 * 2)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define SCR2_BIT_FW_LOADED 63
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* App specific capabilities from firmware to pf driver */
113*4882a593Smuzhiyun #define LIQUIDIO_TIME_SYNC_CAP 0x1
114*4882a593Smuzhiyun #define LIQUIDIO_SWITCHDEV_CAP 0x2
115*4882a593Smuzhiyun #define LIQUIDIO_SPOOFCHK_CAP 0x4
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* error status return from firmware */
118*4882a593Smuzhiyun #define OCTEON_REQUEST_NO_PERMISSION 0xc
119*4882a593Smuzhiyun
incr_index(u32 index,u32 count,u32 max)120*4882a593Smuzhiyun static inline u32 incr_index(u32 index, u32 count, u32 max)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun if ((index + count) >= max)
123*4882a593Smuzhiyun index = index + count - max;
124*4882a593Smuzhiyun else
125*4882a593Smuzhiyun index += count;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return index;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define OCT_BOARD_NAME 32
131*4882a593Smuzhiyun #define OCT_SERIAL_LEN 64
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Structure used by core driver to send indication that the Octeon
134*4882a593Smuzhiyun * application is ready.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun struct octeon_core_setup {
137*4882a593Smuzhiyun u64 corefreq;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun char boardname[OCT_BOARD_NAME];
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun char board_serial_number[OCT_SERIAL_LEN];
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun u64 board_rev_major;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun u64 board_rev_minor;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*--------------------------- SCATTER GATHER ENTRY -----------------------*/
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* The Scatter-Gather List Entry. The scatter or gather component used with
152*4882a593Smuzhiyun * a Octeon input instruction has this format.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun struct octeon_sg_entry {
155*4882a593Smuzhiyun /** The first 64 bit gives the size of data in each dptr.*/
156*4882a593Smuzhiyun union {
157*4882a593Smuzhiyun u16 size[4];
158*4882a593Smuzhiyun u64 size64;
159*4882a593Smuzhiyun } u;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /** The 4 dptr pointers for this entry. */
162*4882a593Smuzhiyun u64 ptr[4];
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define OCT_SG_ENTRY_SIZE (sizeof(struct octeon_sg_entry))
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* \brief Add size to gather list
169*4882a593Smuzhiyun * @param sg_entry scatter/gather entry
170*4882a593Smuzhiyun * @param size size to add
171*4882a593Smuzhiyun * @param pos position to add it.
172*4882a593Smuzhiyun */
add_sg_size(struct octeon_sg_entry * sg_entry,u16 size,u32 pos)173*4882a593Smuzhiyun static inline void add_sg_size(struct octeon_sg_entry *sg_entry,
174*4882a593Smuzhiyun u16 size,
175*4882a593Smuzhiyun u32 pos)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
178*4882a593Smuzhiyun sg_entry->u.size[pos] = size;
179*4882a593Smuzhiyun #else
180*4882a593Smuzhiyun sg_entry->u.size[3 - pos] = size;
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*------------------------- End Scatter/Gather ---------------------------*/
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define OCTNET_FRM_LENGTH_SIZE 8
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define OCTNET_FRM_PTP_HEADER_SIZE 8
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define OCTNET_FRM_HEADER_SIZE 22 /* VLAN + Ethernet */
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define OCTNET_MIN_FRM_SIZE 64
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define OCTNET_MAX_FRM_SIZE (16000 + OCTNET_FRM_HEADER_SIZE)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define OCTNET_DEFAULT_MTU (1500)
197*4882a593Smuzhiyun #define OCTNET_DEFAULT_FRM_SIZE (OCTNET_DEFAULT_MTU + OCTNET_FRM_HEADER_SIZE)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /** NIC Commands are sent using this Octeon Input Queue */
200*4882a593Smuzhiyun #define OCTNET_CMD_Q 0
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* NIC Command types */
203*4882a593Smuzhiyun #define OCTNET_CMD_CHANGE_MTU 0x1
204*4882a593Smuzhiyun #define OCTNET_CMD_CHANGE_MACADDR 0x2
205*4882a593Smuzhiyun #define OCTNET_CMD_CHANGE_DEVFLAGS 0x3
206*4882a593Smuzhiyun #define OCTNET_CMD_RX_CTL 0x4
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define OCTNET_CMD_SET_MULTI_LIST 0x5
209*4882a593Smuzhiyun #define OCTNET_CMD_CLEAR_STATS 0x6
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* command for setting the speed, duplex & autoneg */
212*4882a593Smuzhiyun #define OCTNET_CMD_SET_SETTINGS 0x7
213*4882a593Smuzhiyun #define OCTNET_CMD_SET_FLOW_CTL 0x8
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define OCTNET_CMD_MDIO_READ_WRITE 0x9
216*4882a593Smuzhiyun #define OCTNET_CMD_GPIO_ACCESS 0xA
217*4882a593Smuzhiyun #define OCTNET_CMD_LRO_ENABLE 0xB
218*4882a593Smuzhiyun #define OCTNET_CMD_LRO_DISABLE 0xC
219*4882a593Smuzhiyun #define OCTNET_CMD_SET_RSS 0xD
220*4882a593Smuzhiyun #define OCTNET_CMD_WRITE_SA 0xE
221*4882a593Smuzhiyun #define OCTNET_CMD_DELETE_SA 0xF
222*4882a593Smuzhiyun #define OCTNET_CMD_UPDATE_SA 0x12
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define OCTNET_CMD_TNL_RX_CSUM_CTL 0x10
225*4882a593Smuzhiyun #define OCTNET_CMD_TNL_TX_CSUM_CTL 0x11
226*4882a593Smuzhiyun #define OCTNET_CMD_IPSECV2_AH_ESP_CTL 0x13
227*4882a593Smuzhiyun #define OCTNET_CMD_VERBOSE_ENABLE 0x14
228*4882a593Smuzhiyun #define OCTNET_CMD_VERBOSE_DISABLE 0x15
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define OCTNET_CMD_VLAN_FILTER_CTL 0x16
231*4882a593Smuzhiyun #define OCTNET_CMD_ADD_VLAN_FILTER 0x17
232*4882a593Smuzhiyun #define OCTNET_CMD_DEL_VLAN_FILTER 0x18
233*4882a593Smuzhiyun #define OCTNET_CMD_VXLAN_PORT_CONFIG 0x19
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define OCTNET_CMD_ID_ACTIVE 0x1a
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define OCTNET_CMD_SET_UC_LIST 0x1b
238*4882a593Smuzhiyun #define OCTNET_CMD_SET_VF_LINKSTATE 0x1c
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define OCTNET_CMD_QUEUE_COUNT_CTL 0x1f
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define OCTNET_CMD_GROUP1 1
243*4882a593Smuzhiyun #define OCTNET_CMD_SET_VF_SPOOFCHK 0x1
244*4882a593Smuzhiyun #define OCTNET_GROUP1_LAST_CMD OCTNET_CMD_SET_VF_SPOOFCHK
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define OCTNET_CMD_VXLAN_PORT_ADD 0x0
247*4882a593Smuzhiyun #define OCTNET_CMD_VXLAN_PORT_DEL 0x1
248*4882a593Smuzhiyun #define OCTNET_CMD_RXCSUM_ENABLE 0x0
249*4882a593Smuzhiyun #define OCTNET_CMD_RXCSUM_DISABLE 0x1
250*4882a593Smuzhiyun #define OCTNET_CMD_TXCSUM_ENABLE 0x0
251*4882a593Smuzhiyun #define OCTNET_CMD_TXCSUM_DISABLE 0x1
252*4882a593Smuzhiyun #define OCTNET_CMD_VLAN_FILTER_ENABLE 0x1
253*4882a593Smuzhiyun #define OCTNET_CMD_VLAN_FILTER_DISABLE 0x0
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #define OCTNET_CMD_FAIL 0x1
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define SEAPI_CMD_FEC_SET 0x0
258*4882a593Smuzhiyun #define SEAPI_CMD_FEC_SET_DISABLE 0x0
259*4882a593Smuzhiyun #define SEAPI_CMD_FEC_SET_RS 0x1
260*4882a593Smuzhiyun #define SEAPI_CMD_FEC_GET 0x1
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define SEAPI_CMD_SPEED_SET 0x2
263*4882a593Smuzhiyun #define SEAPI_CMD_SPEED_GET 0x3
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define OPCODE_NIC_VF_PORT_STATS 0x22
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define LIO_CMD_WAIT_TM 100
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* RX(packets coming from wire) Checksum verification flags */
270*4882a593Smuzhiyun /* TCP/UDP csum */
271*4882a593Smuzhiyun #define CNNIC_L4SUM_VERIFIED 0x1
272*4882a593Smuzhiyun #define CNNIC_IPSUM_VERIFIED 0x2
273*4882a593Smuzhiyun #define CNNIC_TUN_CSUM_VERIFIED 0x4
274*4882a593Smuzhiyun #define CNNIC_CSUM_VERIFIED (CNNIC_IPSUM_VERIFIED | CNNIC_L4SUM_VERIFIED)
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*LROIPV4 and LROIPV6 Flags*/
277*4882a593Smuzhiyun #define OCTNIC_LROIPV4 0x1
278*4882a593Smuzhiyun #define OCTNIC_LROIPV6 0x2
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Interface flags communicated between host driver and core app. */
281*4882a593Smuzhiyun enum octnet_ifflags {
282*4882a593Smuzhiyun OCTNET_IFFLAG_PROMISC = 0x01,
283*4882a593Smuzhiyun OCTNET_IFFLAG_ALLMULTI = 0x02,
284*4882a593Smuzhiyun OCTNET_IFFLAG_MULTICAST = 0x04,
285*4882a593Smuzhiyun OCTNET_IFFLAG_BROADCAST = 0x08,
286*4882a593Smuzhiyun OCTNET_IFFLAG_UNICAST = 0x10
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* wqe
290*4882a593Smuzhiyun * --------------- 0
291*4882a593Smuzhiyun * | wqe word0-3 |
292*4882a593Smuzhiyun * --------------- 32
293*4882a593Smuzhiyun * | PCI IH |
294*4882a593Smuzhiyun * --------------- 40
295*4882a593Smuzhiyun * | RPTR |
296*4882a593Smuzhiyun * --------------- 48
297*4882a593Smuzhiyun * | PCI IRH |
298*4882a593Smuzhiyun * --------------- 56
299*4882a593Smuzhiyun * | OCT_NET_CMD |
300*4882a593Smuzhiyun * --------------- 64
301*4882a593Smuzhiyun * | Addtl 8-BData |
302*4882a593Smuzhiyun * | |
303*4882a593Smuzhiyun * ---------------
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun union octnet_cmd {
307*4882a593Smuzhiyun u64 u64;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct {
310*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
311*4882a593Smuzhiyun u64 cmd:5;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun u64 more:6; /* How many udd words follow the command */
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun u64 cmdgroup:8;
316*4882a593Smuzhiyun u64 reserved:21;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun u64 param1:16;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun u64 param2:8;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #else
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun u64 param2:8;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun u64 param1:16;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun u64 reserved:21;
329*4882a593Smuzhiyun u64 cmdgroup:8;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun u64 more:6;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun u64 cmd:5;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #endif
336*4882a593Smuzhiyun } s;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define OCTNET_CMD_SIZE (sizeof(union octnet_cmd))
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /*pkiih3 + irh + ossp[0] + ossp[1] + rdp + rptr = 40 bytes */
343*4882a593Smuzhiyun #define LIO_SOFTCMDRESP_IH2 40
344*4882a593Smuzhiyun #define LIO_SOFTCMDRESP_IH3 (40 + 8)
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun #define LIO_PCICMD_O2 24
347*4882a593Smuzhiyun #define LIO_PCICMD_O3 (24 + 8)
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Instruction Header(DPI) - for OCTEON-III models */
350*4882a593Smuzhiyun struct octeon_instr_ih3 {
351*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /** Reserved3 */
354*4882a593Smuzhiyun u64 reserved3:1;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /** Gather indicator 1=gather*/
357*4882a593Smuzhiyun u64 gather:1;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /** Data length OR no. of entries in gather list */
360*4882a593Smuzhiyun u64 dlengsz:14;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /** Front Data size */
363*4882a593Smuzhiyun u64 fsz:6;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /** Reserved2 */
366*4882a593Smuzhiyun u64 reserved2:4;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /** PKI port kind - PKIND */
369*4882a593Smuzhiyun u64 pkind:6;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /** Reserved1 */
372*4882a593Smuzhiyun u64 reserved1:32;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun #else
375*4882a593Smuzhiyun /** Reserved1 */
376*4882a593Smuzhiyun u64 reserved1:32;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /** PKI port kind - PKIND */
379*4882a593Smuzhiyun u64 pkind:6;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /** Reserved2 */
382*4882a593Smuzhiyun u64 reserved2:4;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /** Front Data size */
385*4882a593Smuzhiyun u64 fsz:6;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /** Data length OR no. of entries in gather list */
388*4882a593Smuzhiyun u64 dlengsz:14;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /** Gather indicator 1=gather*/
391*4882a593Smuzhiyun u64 gather:1;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /** Reserved3 */
394*4882a593Smuzhiyun u64 reserved3:1;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Optional PKI Instruction Header(PKI IH) - for OCTEON-III models */
400*4882a593Smuzhiyun /** BIG ENDIAN format. */
401*4882a593Smuzhiyun struct octeon_instr_pki_ih3 {
402*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /** Wider bit */
405*4882a593Smuzhiyun u64 w:1;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /** Raw mode indicator 1 = RAW */
408*4882a593Smuzhiyun u64 raw:1;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /** Use Tag */
411*4882a593Smuzhiyun u64 utag:1;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /** Use QPG */
414*4882a593Smuzhiyun u64 uqpg:1;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /** Reserved2 */
417*4882a593Smuzhiyun u64 reserved2:1;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /** Parse Mode */
420*4882a593Smuzhiyun u64 pm:3;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /** Skip Length */
423*4882a593Smuzhiyun u64 sl:8;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /** Use Tag Type */
426*4882a593Smuzhiyun u64 utt:1;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /** Tag type */
429*4882a593Smuzhiyun u64 tagtype:2;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /** Reserved1 */
432*4882a593Smuzhiyun u64 reserved1:2;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /** QPG Value */
435*4882a593Smuzhiyun u64 qpg:11;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /** Tag Value */
438*4882a593Smuzhiyun u64 tag:32;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #else
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /** Tag Value */
443*4882a593Smuzhiyun u64 tag:32;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /** QPG Value */
446*4882a593Smuzhiyun u64 qpg:11;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /** Reserved1 */
449*4882a593Smuzhiyun u64 reserved1:2;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /** Tag type */
452*4882a593Smuzhiyun u64 tagtype:2;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /** Use Tag Type */
455*4882a593Smuzhiyun u64 utt:1;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /** Skip Length */
458*4882a593Smuzhiyun u64 sl:8;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /** Parse Mode */
461*4882a593Smuzhiyun u64 pm:3;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /** Reserved2 */
464*4882a593Smuzhiyun u64 reserved2:1;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /** Use QPG */
467*4882a593Smuzhiyun u64 uqpg:1;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /** Use Tag */
470*4882a593Smuzhiyun u64 utag:1;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /** Raw mode indicator 1 = RAW */
473*4882a593Smuzhiyun u64 raw:1;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /** Wider bit */
476*4882a593Smuzhiyun u64 w:1;
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /** Instruction Header */
482*4882a593Smuzhiyun struct octeon_instr_ih2 {
483*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
484*4882a593Smuzhiyun /** Raw mode indicator 1 = RAW */
485*4882a593Smuzhiyun u64 raw:1;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /** Gather indicator 1=gather*/
488*4882a593Smuzhiyun u64 gather:1;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /** Data length OR no. of entries in gather list */
491*4882a593Smuzhiyun u64 dlengsz:14;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /** Front Data size */
494*4882a593Smuzhiyun u64 fsz:6;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /** Packet Order / Work Unit selection (1 of 8)*/
497*4882a593Smuzhiyun u64 qos:3;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /** Core group selection (1 of 16) */
500*4882a593Smuzhiyun u64 grp:4;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /** Short Raw Packet Indicator 1=short raw pkt */
503*4882a593Smuzhiyun u64 rs:1;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /** Tag type */
506*4882a593Smuzhiyun u64 tagtype:2;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /** Tag Value */
509*4882a593Smuzhiyun u64 tag:32;
510*4882a593Smuzhiyun #else
511*4882a593Smuzhiyun /** Tag Value */
512*4882a593Smuzhiyun u64 tag:32;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /** Tag type */
515*4882a593Smuzhiyun u64 tagtype:2;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /** Short Raw Packet Indicator 1=short raw pkt */
518*4882a593Smuzhiyun u64 rs:1;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /** Core group selection (1 of 16) */
521*4882a593Smuzhiyun u64 grp:4;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /** Packet Order / Work Unit selection (1 of 8)*/
524*4882a593Smuzhiyun u64 qos:3;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /** Front Data size */
527*4882a593Smuzhiyun u64 fsz:6;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /** Data length OR no. of entries in gather list */
530*4882a593Smuzhiyun u64 dlengsz:14;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /** Gather indicator 1=gather*/
533*4882a593Smuzhiyun u64 gather:1;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /** Raw mode indicator 1 = RAW */
536*4882a593Smuzhiyun u64 raw:1;
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /** Input Request Header */
541*4882a593Smuzhiyun struct octeon_instr_irh {
542*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
543*4882a593Smuzhiyun u64 opcode:4;
544*4882a593Smuzhiyun u64 rflag:1;
545*4882a593Smuzhiyun u64 subcode:7;
546*4882a593Smuzhiyun u64 vlan:12;
547*4882a593Smuzhiyun u64 priority:3;
548*4882a593Smuzhiyun u64 reserved:5;
549*4882a593Smuzhiyun u64 ossp:32; /* opcode/subcode specific parameters */
550*4882a593Smuzhiyun #else
551*4882a593Smuzhiyun u64 ossp:32; /* opcode/subcode specific parameters */
552*4882a593Smuzhiyun u64 reserved:5;
553*4882a593Smuzhiyun u64 priority:3;
554*4882a593Smuzhiyun u64 vlan:12;
555*4882a593Smuzhiyun u64 subcode:7;
556*4882a593Smuzhiyun u64 rflag:1;
557*4882a593Smuzhiyun u64 opcode:4;
558*4882a593Smuzhiyun #endif
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /** Return Data Parameters */
562*4882a593Smuzhiyun struct octeon_instr_rdp {
563*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
564*4882a593Smuzhiyun u64 reserved:49;
565*4882a593Smuzhiyun u64 pcie_port:3;
566*4882a593Smuzhiyun u64 rlen:12;
567*4882a593Smuzhiyun #else
568*4882a593Smuzhiyun u64 rlen:12;
569*4882a593Smuzhiyun u64 pcie_port:3;
570*4882a593Smuzhiyun u64 reserved:49;
571*4882a593Smuzhiyun #endif
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /** Receive Header */
575*4882a593Smuzhiyun union octeon_rh {
576*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
577*4882a593Smuzhiyun u64 u64;
578*4882a593Smuzhiyun struct {
579*4882a593Smuzhiyun u64 opcode:4;
580*4882a593Smuzhiyun u64 subcode:8;
581*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
582*4882a593Smuzhiyun u64 reserved:17;
583*4882a593Smuzhiyun u64 ossp:32; /** opcode/subcode specific parameters */
584*4882a593Smuzhiyun } r;
585*4882a593Smuzhiyun struct {
586*4882a593Smuzhiyun u64 opcode:4;
587*4882a593Smuzhiyun u64 subcode:8;
588*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
589*4882a593Smuzhiyun u64 extra:28;
590*4882a593Smuzhiyun u64 vlan:12;
591*4882a593Smuzhiyun u64 priority:3;
592*4882a593Smuzhiyun u64 csum_verified:3; /** checksum verified. */
593*4882a593Smuzhiyun u64 has_hwtstamp:1; /** Has hardware timestamp. 1 = yes. */
594*4882a593Smuzhiyun u64 encap_on:1;
595*4882a593Smuzhiyun u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
596*4882a593Smuzhiyun } r_dh;
597*4882a593Smuzhiyun struct {
598*4882a593Smuzhiyun u64 opcode:4;
599*4882a593Smuzhiyun u64 subcode:8;
600*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
601*4882a593Smuzhiyun u64 reserved:11;
602*4882a593Smuzhiyun u64 num_gmx_ports:8;
603*4882a593Smuzhiyun u64 max_nic_ports:10;
604*4882a593Smuzhiyun u64 app_cap_flags:4;
605*4882a593Smuzhiyun u64 app_mode:8;
606*4882a593Smuzhiyun u64 pkind:8;
607*4882a593Smuzhiyun } r_core_drv_init;
608*4882a593Smuzhiyun struct {
609*4882a593Smuzhiyun u64 opcode:4;
610*4882a593Smuzhiyun u64 subcode:8;
611*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
612*4882a593Smuzhiyun u64 reserved:8;
613*4882a593Smuzhiyun u64 extra:25;
614*4882a593Smuzhiyun u64 gmxport:16;
615*4882a593Smuzhiyun } r_nic_info;
616*4882a593Smuzhiyun #else
617*4882a593Smuzhiyun u64 u64;
618*4882a593Smuzhiyun struct {
619*4882a593Smuzhiyun u64 ossp:32; /** opcode/subcode specific parameters */
620*4882a593Smuzhiyun u64 reserved:17;
621*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
622*4882a593Smuzhiyun u64 subcode:8;
623*4882a593Smuzhiyun u64 opcode:4;
624*4882a593Smuzhiyun } r;
625*4882a593Smuzhiyun struct {
626*4882a593Smuzhiyun u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
627*4882a593Smuzhiyun u64 encap_on:1;
628*4882a593Smuzhiyun u64 has_hwtstamp:1; /** 1 = has hwtstamp */
629*4882a593Smuzhiyun u64 csum_verified:3; /** checksum verified. */
630*4882a593Smuzhiyun u64 priority:3;
631*4882a593Smuzhiyun u64 vlan:12;
632*4882a593Smuzhiyun u64 extra:28;
633*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
634*4882a593Smuzhiyun u64 subcode:8;
635*4882a593Smuzhiyun u64 opcode:4;
636*4882a593Smuzhiyun } r_dh;
637*4882a593Smuzhiyun struct {
638*4882a593Smuzhiyun u64 pkind:8;
639*4882a593Smuzhiyun u64 app_mode:8;
640*4882a593Smuzhiyun u64 app_cap_flags:4;
641*4882a593Smuzhiyun u64 max_nic_ports:10;
642*4882a593Smuzhiyun u64 num_gmx_ports:8;
643*4882a593Smuzhiyun u64 reserved:11;
644*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
645*4882a593Smuzhiyun u64 subcode:8;
646*4882a593Smuzhiyun u64 opcode:4;
647*4882a593Smuzhiyun } r_core_drv_init;
648*4882a593Smuzhiyun struct {
649*4882a593Smuzhiyun u64 gmxport:16;
650*4882a593Smuzhiyun u64 extra:25;
651*4882a593Smuzhiyun u64 reserved:8;
652*4882a593Smuzhiyun u64 len:3; /** additional 64-bit words */
653*4882a593Smuzhiyun u64 subcode:8;
654*4882a593Smuzhiyun u64 opcode:4;
655*4882a593Smuzhiyun } r_nic_info;
656*4882a593Smuzhiyun #endif
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun #define OCT_RH_SIZE (sizeof(union octeon_rh))
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun union octnic_packet_params {
662*4882a593Smuzhiyun u32 u32;
663*4882a593Smuzhiyun struct {
664*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
665*4882a593Smuzhiyun u32 reserved:24;
666*4882a593Smuzhiyun u32 ip_csum:1; /* Perform IP header checksum(s) */
667*4882a593Smuzhiyun /* Perform Outer transport header checksum */
668*4882a593Smuzhiyun u32 transport_csum:1;
669*4882a593Smuzhiyun /* Find tunnel, and perform transport csum. */
670*4882a593Smuzhiyun u32 tnl_csum:1;
671*4882a593Smuzhiyun u32 tsflag:1; /* Timestamp this packet */
672*4882a593Smuzhiyun u32 ipsec_ops:4; /* IPsec operation */
673*4882a593Smuzhiyun #else
674*4882a593Smuzhiyun u32 ipsec_ops:4;
675*4882a593Smuzhiyun u32 tsflag:1;
676*4882a593Smuzhiyun u32 tnl_csum:1;
677*4882a593Smuzhiyun u32 transport_csum:1;
678*4882a593Smuzhiyun u32 ip_csum:1;
679*4882a593Smuzhiyun u32 reserved:24;
680*4882a593Smuzhiyun #endif
681*4882a593Smuzhiyun } s;
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /** Status of a RGMII Link on Octeon as seen by core driver. */
685*4882a593Smuzhiyun union oct_link_status {
686*4882a593Smuzhiyun u64 u64;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun struct {
689*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
690*4882a593Smuzhiyun u64 duplex:8;
691*4882a593Smuzhiyun u64 mtu:16;
692*4882a593Smuzhiyun u64 speed:16;
693*4882a593Smuzhiyun u64 link_up:1;
694*4882a593Smuzhiyun u64 autoneg:1;
695*4882a593Smuzhiyun u64 if_mode:5;
696*4882a593Smuzhiyun u64 pause:1;
697*4882a593Smuzhiyun u64 flashing:1;
698*4882a593Smuzhiyun u64 phy_type:5;
699*4882a593Smuzhiyun u64 reserved:10;
700*4882a593Smuzhiyun #else
701*4882a593Smuzhiyun u64 reserved:10;
702*4882a593Smuzhiyun u64 phy_type:5;
703*4882a593Smuzhiyun u64 flashing:1;
704*4882a593Smuzhiyun u64 pause:1;
705*4882a593Smuzhiyun u64 if_mode:5;
706*4882a593Smuzhiyun u64 autoneg:1;
707*4882a593Smuzhiyun u64 link_up:1;
708*4882a593Smuzhiyun u64 speed:16;
709*4882a593Smuzhiyun u64 mtu:16;
710*4882a593Smuzhiyun u64 duplex:8;
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun } s;
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun enum lio_phy_type {
716*4882a593Smuzhiyun LIO_PHY_PORT_TP = 0x0,
717*4882a593Smuzhiyun LIO_PHY_PORT_FIBRE = 0x1,
718*4882a593Smuzhiyun LIO_PHY_PORT_UNKNOWN,
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /** The txpciq info passed to host from the firmware */
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun union oct_txpciq {
724*4882a593Smuzhiyun u64 u64;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun struct {
727*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
728*4882a593Smuzhiyun u64 q_no:8;
729*4882a593Smuzhiyun u64 port:8;
730*4882a593Smuzhiyun u64 pkind:6;
731*4882a593Smuzhiyun u64 use_qpg:1;
732*4882a593Smuzhiyun u64 qpg:11;
733*4882a593Smuzhiyun u64 reserved0:10;
734*4882a593Smuzhiyun u64 ctrl_qpg:11;
735*4882a593Smuzhiyun u64 reserved:9;
736*4882a593Smuzhiyun #else
737*4882a593Smuzhiyun u64 reserved:9;
738*4882a593Smuzhiyun u64 ctrl_qpg:11;
739*4882a593Smuzhiyun u64 reserved0:10;
740*4882a593Smuzhiyun u64 qpg:11;
741*4882a593Smuzhiyun u64 use_qpg:1;
742*4882a593Smuzhiyun u64 pkind:6;
743*4882a593Smuzhiyun u64 port:8;
744*4882a593Smuzhiyun u64 q_no:8;
745*4882a593Smuzhiyun #endif
746*4882a593Smuzhiyun } s;
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /** The rxpciq info passed to host from the firmware */
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun union oct_rxpciq {
752*4882a593Smuzhiyun u64 u64;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun struct {
755*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
756*4882a593Smuzhiyun u64 q_no:8;
757*4882a593Smuzhiyun u64 reserved:56;
758*4882a593Smuzhiyun #else
759*4882a593Smuzhiyun u64 reserved:56;
760*4882a593Smuzhiyun u64 q_no:8;
761*4882a593Smuzhiyun #endif
762*4882a593Smuzhiyun } s;
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /** Information for a OCTEON ethernet interface shared between core & host. */
766*4882a593Smuzhiyun struct oct_link_info {
767*4882a593Smuzhiyun union oct_link_status link;
768*4882a593Smuzhiyun u64 hw_addr;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
771*4882a593Smuzhiyun u64 gmxport:16;
772*4882a593Smuzhiyun u64 macaddr_is_admin_asgnd:1;
773*4882a593Smuzhiyun u64 rsvd:13;
774*4882a593Smuzhiyun u64 macaddr_spoofchk:1;
775*4882a593Smuzhiyun u64 rsvd1:17;
776*4882a593Smuzhiyun u64 num_txpciq:8;
777*4882a593Smuzhiyun u64 num_rxpciq:8;
778*4882a593Smuzhiyun #else
779*4882a593Smuzhiyun u64 num_rxpciq:8;
780*4882a593Smuzhiyun u64 num_txpciq:8;
781*4882a593Smuzhiyun u64 rsvd1:17;
782*4882a593Smuzhiyun u64 macaddr_spoofchk:1;
783*4882a593Smuzhiyun u64 rsvd:13;
784*4882a593Smuzhiyun u64 macaddr_is_admin_asgnd:1;
785*4882a593Smuzhiyun u64 gmxport:16;
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun union oct_txpciq txpciq[MAX_IOQS_PER_NICIF];
789*4882a593Smuzhiyun union oct_rxpciq rxpciq[MAX_IOQS_PER_NICIF];
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun #define OCT_LINK_INFO_SIZE (sizeof(struct oct_link_info))
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun struct liquidio_if_cfg_info {
795*4882a593Smuzhiyun u64 iqmask; /** mask for IQs enabled for the port */
796*4882a593Smuzhiyun u64 oqmask; /** mask for OQs enabled for the port */
797*4882a593Smuzhiyun struct oct_link_info linfo; /** initial link information */
798*4882a593Smuzhiyun char liquidio_firmware_version[32];
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /** Stats for each NIC port in RX direction. */
802*4882a593Smuzhiyun struct nic_rx_stats {
803*4882a593Smuzhiyun /* link-level stats */
804*4882a593Smuzhiyun u64 total_rcvd; /* Received packets */
805*4882a593Smuzhiyun u64 bytes_rcvd; /* Octets of received packets */
806*4882a593Smuzhiyun u64 total_bcst; /* Number of non-dropped L2 broadcast packets */
807*4882a593Smuzhiyun u64 total_mcst; /* Number of non-dropped L2 multicast packets */
808*4882a593Smuzhiyun u64 runts; /* Packets shorter than allowed */
809*4882a593Smuzhiyun u64 ctl_rcvd; /* Received PAUSE packets */
810*4882a593Smuzhiyun u64 fifo_err; /* Packets dropped due to RX FIFO full */
811*4882a593Smuzhiyun u64 dmac_drop; /* Packets dropped by the DMAC filter */
812*4882a593Smuzhiyun u64 fcs_err; /* Sum of fragment, overrun, and FCS errors */
813*4882a593Smuzhiyun u64 jabber_err; /* Packets larger than allowed */
814*4882a593Smuzhiyun u64 l2_err; /* Sum of DMA, parity, PCAM access, no memory,
815*4882a593Smuzhiyun * buffer overflow, malformed L2 header or
816*4882a593Smuzhiyun * length, oversize errors
817*4882a593Smuzhiyun **/
818*4882a593Smuzhiyun u64 frame_err; /* Sum of IPv4 and L4 checksum errors */
819*4882a593Smuzhiyun u64 red_drops; /* Packets dropped by RED due to buffer
820*4882a593Smuzhiyun * exhaustion
821*4882a593Smuzhiyun **/
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* firmware stats */
824*4882a593Smuzhiyun u64 fw_total_rcvd;
825*4882a593Smuzhiyun u64 fw_total_fwd;
826*4882a593Smuzhiyun u64 fw_total_fwd_bytes;
827*4882a593Smuzhiyun u64 fw_total_mcast;
828*4882a593Smuzhiyun u64 fw_total_bcast;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun u64 fw_err_pko;
831*4882a593Smuzhiyun u64 fw_err_link;
832*4882a593Smuzhiyun u64 fw_err_drop;
833*4882a593Smuzhiyun u64 fw_rx_vxlan;
834*4882a593Smuzhiyun u64 fw_rx_vxlan_err;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* LRO */
837*4882a593Smuzhiyun u64 fw_lro_pkts; /* Number of packets that are LROed */
838*4882a593Smuzhiyun u64 fw_lro_octs; /* Number of octets that are LROed */
839*4882a593Smuzhiyun u64 fw_total_lro; /* Number of LRO packets formed */
840*4882a593Smuzhiyun u64 fw_lro_aborts; /* Number of times LRO of packet aborted */
841*4882a593Smuzhiyun u64 fw_lro_aborts_port;
842*4882a593Smuzhiyun u64 fw_lro_aborts_seq;
843*4882a593Smuzhiyun u64 fw_lro_aborts_tsval;
844*4882a593Smuzhiyun u64 fw_lro_aborts_timer; /* Timer setting error */
845*4882a593Smuzhiyun /* intrmod: packet forward rate */
846*4882a593Smuzhiyun u64 fwd_rate;
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /** Stats for each NIC port in RX direction. */
850*4882a593Smuzhiyun struct nic_tx_stats {
851*4882a593Smuzhiyun /* link-level stats */
852*4882a593Smuzhiyun u64 total_pkts_sent; /* Total frames sent on the interface */
853*4882a593Smuzhiyun u64 total_bytes_sent; /* Total octets sent on the interface */
854*4882a593Smuzhiyun u64 mcast_pkts_sent; /* Packets sent to the multicast DMAC */
855*4882a593Smuzhiyun u64 bcast_pkts_sent; /* Packets sent to a broadcast DMAC */
856*4882a593Smuzhiyun u64 ctl_sent; /* Control/PAUSE packets sent */
857*4882a593Smuzhiyun u64 one_collision_sent; /* Packets sent that experienced a
858*4882a593Smuzhiyun * single collision before successful
859*4882a593Smuzhiyun * transmission
860*4882a593Smuzhiyun **/
861*4882a593Smuzhiyun u64 multi_collision_sent; /* Packets sent that experienced
862*4882a593Smuzhiyun * multiple collisions before successful
863*4882a593Smuzhiyun * transmission
864*4882a593Smuzhiyun **/
865*4882a593Smuzhiyun u64 max_collision_fail; /* Packets dropped due to excessive
866*4882a593Smuzhiyun * collisions
867*4882a593Smuzhiyun **/
868*4882a593Smuzhiyun u64 max_deferral_fail; /* Packets not sent due to max
869*4882a593Smuzhiyun * deferrals
870*4882a593Smuzhiyun **/
871*4882a593Smuzhiyun u64 fifo_err; /* Packets sent that experienced a
872*4882a593Smuzhiyun * transmit underflow and were
873*4882a593Smuzhiyun * truncated
874*4882a593Smuzhiyun **/
875*4882a593Smuzhiyun u64 runts; /* Packets sent with an octet count
876*4882a593Smuzhiyun * lessthan 64
877*4882a593Smuzhiyun **/
878*4882a593Smuzhiyun u64 total_collisions; /* Packets dropped due to excessive
879*4882a593Smuzhiyun * collisions
880*4882a593Smuzhiyun **/
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* firmware stats */
883*4882a593Smuzhiyun u64 fw_total_sent;
884*4882a593Smuzhiyun u64 fw_total_fwd;
885*4882a593Smuzhiyun u64 fw_total_fwd_bytes;
886*4882a593Smuzhiyun u64 fw_total_mcast_sent;
887*4882a593Smuzhiyun u64 fw_total_bcast_sent;
888*4882a593Smuzhiyun u64 fw_err_pko;
889*4882a593Smuzhiyun u64 fw_err_link;
890*4882a593Smuzhiyun u64 fw_err_drop;
891*4882a593Smuzhiyun u64 fw_err_tso;
892*4882a593Smuzhiyun u64 fw_tso; /* number of tso requests */
893*4882a593Smuzhiyun u64 fw_tso_fwd; /* number of packets segmented in tso */
894*4882a593Smuzhiyun u64 fw_tx_vxlan;
895*4882a593Smuzhiyun u64 fw_err_pki;
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun struct oct_link_stats {
899*4882a593Smuzhiyun struct nic_rx_stats fromwire;
900*4882a593Smuzhiyun struct nic_tx_stats fromhost;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
opcode_slow_path(union octeon_rh * rh)904*4882a593Smuzhiyun static inline int opcode_slow_path(union octeon_rh *rh)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun u16 subcode1, subcode2;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun subcode1 = OPCODE_SUBCODE((rh)->r.opcode, (rh)->r.subcode);
909*4882a593Smuzhiyun subcode2 = OPCODE_SUBCODE(OPCODE_NIC, OPCODE_NIC_NW_DATA);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return (subcode2 != subcode1);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun #define LIO68XX_LED_CTRL_ADDR 0x3501
915*4882a593Smuzhiyun #define LIO68XX_LED_CTRL_CFGON 0x1f
916*4882a593Smuzhiyun #define LIO68XX_LED_CTRL_CFGOFF 0x100
917*4882a593Smuzhiyun #define LIO68XX_LED_BEACON_ADDR 0x3508
918*4882a593Smuzhiyun #define LIO68XX_LED_BEACON_CFGON 0x47fd
919*4882a593Smuzhiyun #define LIO68XX_LED_BEACON_CFGOFF 0x11fc
920*4882a593Smuzhiyun #define VITESSE_PHY_GPIO_DRIVEON 0x1
921*4882a593Smuzhiyun #define VITESSE_PHY_GPIO_CFG 0x8
922*4882a593Smuzhiyun #define VITESSE_PHY_GPIO_DRIVEOFF 0x4
923*4882a593Smuzhiyun #define VITESSE_PHY_GPIO_HIGH 0x2
924*4882a593Smuzhiyun #define VITESSE_PHY_GPIO_LOW 0x3
925*4882a593Smuzhiyun #define LED_IDENTIFICATION_ON 0x1
926*4882a593Smuzhiyun #define LED_IDENTIFICATION_OFF 0x0
927*4882a593Smuzhiyun #define LIO23XX_COPPERHEAD_LED_GPIO 0x2
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun struct oct_mdio_cmd {
930*4882a593Smuzhiyun u64 op;
931*4882a593Smuzhiyun u64 mdio_addr;
932*4882a593Smuzhiyun u64 value1;
933*4882a593Smuzhiyun u64 value2;
934*4882a593Smuzhiyun u64 value3;
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun #define OCT_LINK_STATS_SIZE (sizeof(struct oct_link_stats))
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun struct oct_intrmod_cfg {
940*4882a593Smuzhiyun u64 rx_enable;
941*4882a593Smuzhiyun u64 tx_enable;
942*4882a593Smuzhiyun u64 check_intrvl;
943*4882a593Smuzhiyun u64 maxpkt_ratethr;
944*4882a593Smuzhiyun u64 minpkt_ratethr;
945*4882a593Smuzhiyun u64 rx_maxcnt_trigger;
946*4882a593Smuzhiyun u64 rx_mincnt_trigger;
947*4882a593Smuzhiyun u64 rx_maxtmr_trigger;
948*4882a593Smuzhiyun u64 rx_mintmr_trigger;
949*4882a593Smuzhiyun u64 tx_mincnt_trigger;
950*4882a593Smuzhiyun u64 tx_maxcnt_trigger;
951*4882a593Smuzhiyun u64 rx_frames;
952*4882a593Smuzhiyun u64 tx_frames;
953*4882a593Smuzhiyun u64 rx_usecs;
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun #define BASE_QUEUE_NOT_REQUESTED 65535
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun union oct_nic_if_cfg {
959*4882a593Smuzhiyun u64 u64;
960*4882a593Smuzhiyun struct {
961*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
962*4882a593Smuzhiyun u64 base_queue:16;
963*4882a593Smuzhiyun u64 num_iqueues:16;
964*4882a593Smuzhiyun u64 num_oqueues:16;
965*4882a593Smuzhiyun u64 gmx_port_id:8;
966*4882a593Smuzhiyun u64 vf_id:8;
967*4882a593Smuzhiyun #else
968*4882a593Smuzhiyun u64 vf_id:8;
969*4882a593Smuzhiyun u64 gmx_port_id:8;
970*4882a593Smuzhiyun u64 num_oqueues:16;
971*4882a593Smuzhiyun u64 num_iqueues:16;
972*4882a593Smuzhiyun u64 base_queue:16;
973*4882a593Smuzhiyun #endif
974*4882a593Smuzhiyun } s;
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun struct lio_trusted_vf {
978*4882a593Smuzhiyun uint64_t active: 1;
979*4882a593Smuzhiyun uint64_t id : 8;
980*4882a593Smuzhiyun uint64_t reserved: 55;
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun struct lio_time {
984*4882a593Smuzhiyun s64 sec; /* seconds */
985*4882a593Smuzhiyun s64 nsec; /* nanoseconds */
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun struct lio_vf_rep_stats {
989*4882a593Smuzhiyun u64 tx_packets;
990*4882a593Smuzhiyun u64 tx_bytes;
991*4882a593Smuzhiyun u64 tx_dropped;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun u64 rx_packets;
994*4882a593Smuzhiyun u64 rx_bytes;
995*4882a593Smuzhiyun u64 rx_dropped;
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun enum lio_vf_rep_req_type {
999*4882a593Smuzhiyun LIO_VF_REP_REQ_NONE,
1000*4882a593Smuzhiyun LIO_VF_REP_REQ_STATE,
1001*4882a593Smuzhiyun LIO_VF_REP_REQ_MTU,
1002*4882a593Smuzhiyun LIO_VF_REP_REQ_STATS,
1003*4882a593Smuzhiyun LIO_VF_REP_REQ_DEVNAME
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun enum {
1007*4882a593Smuzhiyun LIO_VF_REP_STATE_DOWN,
1008*4882a593Smuzhiyun LIO_VF_REP_STATE_UP
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun #define LIO_IF_NAME_SIZE 16
1012*4882a593Smuzhiyun struct lio_vf_rep_req {
1013*4882a593Smuzhiyun u8 req_type;
1014*4882a593Smuzhiyun u8 ifidx;
1015*4882a593Smuzhiyun u8 rsvd[6];
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun union {
1018*4882a593Smuzhiyun struct lio_vf_rep_name {
1019*4882a593Smuzhiyun char name[LIO_IF_NAME_SIZE];
1020*4882a593Smuzhiyun } rep_name;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun struct lio_vf_rep_mtu {
1023*4882a593Smuzhiyun u32 mtu;
1024*4882a593Smuzhiyun u32 rsvd;
1025*4882a593Smuzhiyun } rep_mtu;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun struct lio_vf_rep_state {
1028*4882a593Smuzhiyun u8 state;
1029*4882a593Smuzhiyun u8 rsvd[7];
1030*4882a593Smuzhiyun } rep_state;
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun struct lio_vf_rep_resp {
1035*4882a593Smuzhiyun u64 rh;
1036*4882a593Smuzhiyun u8 status;
1037*4882a593Smuzhiyun u8 rsvd[7];
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun #endif
1040