xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cavium/liquidio/lio_ethtool.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**********************************************************************
2*4882a593Smuzhiyun  * Author: Cavium, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@cavium.com
5*4882a593Smuzhiyun  *          Please include "LiquidIO" in the subject.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2016 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more details.
17*4882a593Smuzhiyun  ***********************************************************************/
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <linux/net_tstamp.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include "liquidio_common.h"
22*4882a593Smuzhiyun #include "octeon_droq.h"
23*4882a593Smuzhiyun #include "octeon_iq.h"
24*4882a593Smuzhiyun #include "response_manager.h"
25*4882a593Smuzhiyun #include "octeon_device.h"
26*4882a593Smuzhiyun #include "octeon_nic.h"
27*4882a593Smuzhiyun #include "octeon_main.h"
28*4882a593Smuzhiyun #include "octeon_network.h"
29*4882a593Smuzhiyun #include "cn66xx_regs.h"
30*4882a593Smuzhiyun #include "cn66xx_device.h"
31*4882a593Smuzhiyun #include "cn23xx_pf_device.h"
32*4882a593Smuzhiyun #include "cn23xx_vf_device.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static int lio_reset_queues(struct net_device *netdev, uint32_t num_qs);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct oct_intrmod_resp {
37*4882a593Smuzhiyun 	u64     rh;
38*4882a593Smuzhiyun 	struct oct_intrmod_cfg intrmod;
39*4882a593Smuzhiyun 	u64     status;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct oct_mdio_cmd_resp {
43*4882a593Smuzhiyun 	u64 rh;
44*4882a593Smuzhiyun 	struct oct_mdio_cmd resp;
45*4882a593Smuzhiyun 	u64 status;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define OCT_MDIO45_RESP_SIZE   (sizeof(struct oct_mdio_cmd_resp))
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Octeon's interface mode of operation */
51*4882a593Smuzhiyun enum {
52*4882a593Smuzhiyun 	INTERFACE_MODE_DISABLED,
53*4882a593Smuzhiyun 	INTERFACE_MODE_RGMII,
54*4882a593Smuzhiyun 	INTERFACE_MODE_GMII,
55*4882a593Smuzhiyun 	INTERFACE_MODE_SPI,
56*4882a593Smuzhiyun 	INTERFACE_MODE_PCIE,
57*4882a593Smuzhiyun 	INTERFACE_MODE_XAUI,
58*4882a593Smuzhiyun 	INTERFACE_MODE_SGMII,
59*4882a593Smuzhiyun 	INTERFACE_MODE_PICMG,
60*4882a593Smuzhiyun 	INTERFACE_MODE_NPI,
61*4882a593Smuzhiyun 	INTERFACE_MODE_LOOP,
62*4882a593Smuzhiyun 	INTERFACE_MODE_SRIO,
63*4882a593Smuzhiyun 	INTERFACE_MODE_ILK,
64*4882a593Smuzhiyun 	INTERFACE_MODE_RXAUI,
65*4882a593Smuzhiyun 	INTERFACE_MODE_QSGMII,
66*4882a593Smuzhiyun 	INTERFACE_MODE_AGL,
67*4882a593Smuzhiyun 	INTERFACE_MODE_XLAUI,
68*4882a593Smuzhiyun 	INTERFACE_MODE_XFI,
69*4882a593Smuzhiyun 	INTERFACE_MODE_10G_KR,
70*4882a593Smuzhiyun 	INTERFACE_MODE_40G_KR4,
71*4882a593Smuzhiyun 	INTERFACE_MODE_MIXED,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define OCT_ETHTOOL_REGDUMP_LEN  4096
75*4882a593Smuzhiyun #define OCT_ETHTOOL_REGDUMP_LEN_23XX  (4096 * 11)
76*4882a593Smuzhiyun #define OCT_ETHTOOL_REGDUMP_LEN_23XX_VF  (4096 * 2)
77*4882a593Smuzhiyun #define OCT_ETHTOOL_REGSVER  1
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* statistics of PF */
80*4882a593Smuzhiyun static const char oct_stats_strings[][ETH_GSTRING_LEN] = {
81*4882a593Smuzhiyun 	"rx_packets",
82*4882a593Smuzhiyun 	"tx_packets",
83*4882a593Smuzhiyun 	"rx_bytes",
84*4882a593Smuzhiyun 	"tx_bytes",
85*4882a593Smuzhiyun 	"rx_errors",
86*4882a593Smuzhiyun 	"tx_errors",
87*4882a593Smuzhiyun 	"rx_dropped",
88*4882a593Smuzhiyun 	"tx_dropped",
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	"tx_total_sent",
91*4882a593Smuzhiyun 	"tx_total_fwd",
92*4882a593Smuzhiyun 	"tx_err_pko",
93*4882a593Smuzhiyun 	"tx_err_pki",
94*4882a593Smuzhiyun 	"tx_err_link",
95*4882a593Smuzhiyun 	"tx_err_drop",
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	"tx_tso",
98*4882a593Smuzhiyun 	"tx_tso_packets",
99*4882a593Smuzhiyun 	"tx_tso_err",
100*4882a593Smuzhiyun 	"tx_vxlan",
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	"tx_mcast",
103*4882a593Smuzhiyun 	"tx_bcast",
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	"mac_tx_total_pkts",
106*4882a593Smuzhiyun 	"mac_tx_total_bytes",
107*4882a593Smuzhiyun 	"mac_tx_mcast_pkts",
108*4882a593Smuzhiyun 	"mac_tx_bcast_pkts",
109*4882a593Smuzhiyun 	"mac_tx_ctl_packets",
110*4882a593Smuzhiyun 	"mac_tx_total_collisions",
111*4882a593Smuzhiyun 	"mac_tx_one_collision",
112*4882a593Smuzhiyun 	"mac_tx_multi_collision",
113*4882a593Smuzhiyun 	"mac_tx_max_collision_fail",
114*4882a593Smuzhiyun 	"mac_tx_max_deferral_fail",
115*4882a593Smuzhiyun 	"mac_tx_fifo_err",
116*4882a593Smuzhiyun 	"mac_tx_runts",
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	"rx_total_rcvd",
119*4882a593Smuzhiyun 	"rx_total_fwd",
120*4882a593Smuzhiyun 	"rx_mcast",
121*4882a593Smuzhiyun 	"rx_bcast",
122*4882a593Smuzhiyun 	"rx_jabber_err",
123*4882a593Smuzhiyun 	"rx_l2_err",
124*4882a593Smuzhiyun 	"rx_frame_err",
125*4882a593Smuzhiyun 	"rx_err_pko",
126*4882a593Smuzhiyun 	"rx_err_link",
127*4882a593Smuzhiyun 	"rx_err_drop",
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	"rx_vxlan",
130*4882a593Smuzhiyun 	"rx_vxlan_err",
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	"rx_lro_pkts",
133*4882a593Smuzhiyun 	"rx_lro_bytes",
134*4882a593Smuzhiyun 	"rx_total_lro",
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	"rx_lro_aborts",
137*4882a593Smuzhiyun 	"rx_lro_aborts_port",
138*4882a593Smuzhiyun 	"rx_lro_aborts_seq",
139*4882a593Smuzhiyun 	"rx_lro_aborts_tsval",
140*4882a593Smuzhiyun 	"rx_lro_aborts_timer",
141*4882a593Smuzhiyun 	"rx_fwd_rate",
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	"mac_rx_total_rcvd",
144*4882a593Smuzhiyun 	"mac_rx_bytes",
145*4882a593Smuzhiyun 	"mac_rx_total_bcst",
146*4882a593Smuzhiyun 	"mac_rx_total_mcst",
147*4882a593Smuzhiyun 	"mac_rx_runts",
148*4882a593Smuzhiyun 	"mac_rx_ctl_packets",
149*4882a593Smuzhiyun 	"mac_rx_fifo_err",
150*4882a593Smuzhiyun 	"mac_rx_dma_drop",
151*4882a593Smuzhiyun 	"mac_rx_fcs_err",
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	"link_state_changes",
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* statistics of VF */
157*4882a593Smuzhiyun static const char oct_vf_stats_strings[][ETH_GSTRING_LEN] = {
158*4882a593Smuzhiyun 	"rx_packets",
159*4882a593Smuzhiyun 	"tx_packets",
160*4882a593Smuzhiyun 	"rx_bytes",
161*4882a593Smuzhiyun 	"tx_bytes",
162*4882a593Smuzhiyun 	"rx_errors",
163*4882a593Smuzhiyun 	"tx_errors",
164*4882a593Smuzhiyun 	"rx_dropped",
165*4882a593Smuzhiyun 	"tx_dropped",
166*4882a593Smuzhiyun 	"rx_mcast",
167*4882a593Smuzhiyun 	"tx_mcast",
168*4882a593Smuzhiyun 	"rx_bcast",
169*4882a593Smuzhiyun 	"tx_bcast",
170*4882a593Smuzhiyun 	"link_state_changes",
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* statistics of host tx queue */
174*4882a593Smuzhiyun static const char oct_iq_stats_strings[][ETH_GSTRING_LEN] = {
175*4882a593Smuzhiyun 	"packets",
176*4882a593Smuzhiyun 	"bytes",
177*4882a593Smuzhiyun 	"dropped",
178*4882a593Smuzhiyun 	"iq_busy",
179*4882a593Smuzhiyun 	"sgentry_sent",
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	"fw_instr_posted",
182*4882a593Smuzhiyun 	"fw_instr_processed",
183*4882a593Smuzhiyun 	"fw_instr_dropped",
184*4882a593Smuzhiyun 	"fw_bytes_sent",
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	"tso",
187*4882a593Smuzhiyun 	"vxlan",
188*4882a593Smuzhiyun 	"txq_restart",
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* statistics of host rx queue */
192*4882a593Smuzhiyun static const char oct_droq_stats_strings[][ETH_GSTRING_LEN] = {
193*4882a593Smuzhiyun 	"packets",
194*4882a593Smuzhiyun 	"bytes",
195*4882a593Smuzhiyun 	"dropped",
196*4882a593Smuzhiyun 	"dropped_nomem",
197*4882a593Smuzhiyun 	"dropped_toomany",
198*4882a593Smuzhiyun 	"fw_dropped",
199*4882a593Smuzhiyun 	"fw_pkts_received",
200*4882a593Smuzhiyun 	"fw_bytes_received",
201*4882a593Smuzhiyun 	"fw_dropped_nodispatch",
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	"vxlan",
204*4882a593Smuzhiyun 	"buffer_alloc_failure",
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* LiquidIO driver private flags */
208*4882a593Smuzhiyun static const char oct_priv_flags_strings[][ETH_GSTRING_LEN] = {
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define OCTNIC_NCMD_AUTONEG_ON  0x1
212*4882a593Smuzhiyun #define OCTNIC_NCMD_PHY_ON      0x2
213*4882a593Smuzhiyun 
lio_get_link_ksettings(struct net_device * netdev,struct ethtool_link_ksettings * ecmd)214*4882a593Smuzhiyun static int lio_get_link_ksettings(struct net_device *netdev,
215*4882a593Smuzhiyun 				  struct ethtool_link_ksettings *ecmd)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
218*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
219*4882a593Smuzhiyun 	struct oct_link_info *linfo;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	linfo = &lio->linfo;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ethtool_link_ksettings_zero_link_mode(ecmd, supported);
224*4882a593Smuzhiyun 	ethtool_link_ksettings_zero_link_mode(ecmd, advertising);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	switch (linfo->link.s.phy_type) {
227*4882a593Smuzhiyun 	case LIO_PHY_PORT_TP:
228*4882a593Smuzhiyun 		ecmd->base.port = PORT_TP;
229*4882a593Smuzhiyun 		ecmd->base.autoneg = AUTONEG_DISABLE;
230*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, supported, TP);
231*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, supported, Pause);
232*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, supported,
233*4882a593Smuzhiyun 						     10000baseT_Full);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, advertising, Pause);
236*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, advertising,
237*4882a593Smuzhiyun 						     10000baseT_Full);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	case LIO_PHY_PORT_FIBRE:
242*4882a593Smuzhiyun 		if (linfo->link.s.if_mode == INTERFACE_MODE_XAUI ||
243*4882a593Smuzhiyun 		    linfo->link.s.if_mode == INTERFACE_MODE_RXAUI ||
244*4882a593Smuzhiyun 		    linfo->link.s.if_mode == INTERFACE_MODE_XLAUI ||
245*4882a593Smuzhiyun 		    linfo->link.s.if_mode == INTERFACE_MODE_XFI) {
246*4882a593Smuzhiyun 			dev_dbg(&oct->pci_dev->dev, "ecmd->base.transceiver is XCVR_EXTERNAL\n");
247*4882a593Smuzhiyun 			ecmd->base.transceiver = XCVR_EXTERNAL;
248*4882a593Smuzhiyun 		} else {
249*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "Unknown link interface mode: %d\n",
250*4882a593Smuzhiyun 				linfo->link.s.if_mode);
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		ecmd->base.port = PORT_FIBRE;
254*4882a593Smuzhiyun 		ecmd->base.autoneg = AUTONEG_DISABLE;
255*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, supported, FIBRE);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, supported, Pause);
258*4882a593Smuzhiyun 		ethtool_link_ksettings_add_link_mode(ecmd, advertising, Pause);
259*4882a593Smuzhiyun 		if (oct->subsystem_id == OCTEON_CN2350_25GB_SUBSYS_ID ||
260*4882a593Smuzhiyun 		    oct->subsystem_id == OCTEON_CN2360_25GB_SUBSYS_ID) {
261*4882a593Smuzhiyun 			if (OCTEON_CN23XX_PF(oct)) {
262*4882a593Smuzhiyun 				ethtool_link_ksettings_add_link_mode
263*4882a593Smuzhiyun 					(ecmd, supported, 25000baseSR_Full);
264*4882a593Smuzhiyun 				ethtool_link_ksettings_add_link_mode
265*4882a593Smuzhiyun 					(ecmd, supported, 25000baseKR_Full);
266*4882a593Smuzhiyun 				ethtool_link_ksettings_add_link_mode
267*4882a593Smuzhiyun 					(ecmd, supported, 25000baseCR_Full);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 				if (oct->no_speed_setting == 0)  {
270*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
271*4882a593Smuzhiyun 						(ecmd, supported,
272*4882a593Smuzhiyun 						 10000baseSR_Full);
273*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
274*4882a593Smuzhiyun 						(ecmd, supported,
275*4882a593Smuzhiyun 						 10000baseKR_Full);
276*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
277*4882a593Smuzhiyun 						(ecmd, supported,
278*4882a593Smuzhiyun 						 10000baseCR_Full);
279*4882a593Smuzhiyun 				}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 				if (oct->no_speed_setting == 0) {
282*4882a593Smuzhiyun 					liquidio_get_speed(lio);
283*4882a593Smuzhiyun 					liquidio_get_fec(lio);
284*4882a593Smuzhiyun 				} else {
285*4882a593Smuzhiyun 					oct->speed_setting = 25;
286*4882a593Smuzhiyun 				}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 				if (oct->speed_setting == 10) {
289*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
290*4882a593Smuzhiyun 						(ecmd, advertising,
291*4882a593Smuzhiyun 						 10000baseSR_Full);
292*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
293*4882a593Smuzhiyun 						(ecmd, advertising,
294*4882a593Smuzhiyun 						 10000baseKR_Full);
295*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
296*4882a593Smuzhiyun 						(ecmd, advertising,
297*4882a593Smuzhiyun 						 10000baseCR_Full);
298*4882a593Smuzhiyun 				}
299*4882a593Smuzhiyun 				if (oct->speed_setting == 25) {
300*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
301*4882a593Smuzhiyun 						(ecmd, advertising,
302*4882a593Smuzhiyun 						 25000baseSR_Full);
303*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
304*4882a593Smuzhiyun 						(ecmd, advertising,
305*4882a593Smuzhiyun 						 25000baseKR_Full);
306*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
307*4882a593Smuzhiyun 						(ecmd, advertising,
308*4882a593Smuzhiyun 						 25000baseCR_Full);
309*4882a593Smuzhiyun 				}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 				if (oct->no_speed_setting)
312*4882a593Smuzhiyun 					break;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 				ethtool_link_ksettings_add_link_mode
315*4882a593Smuzhiyun 					(ecmd, supported, FEC_RS);
316*4882a593Smuzhiyun 				ethtool_link_ksettings_add_link_mode
317*4882a593Smuzhiyun 					(ecmd, supported, FEC_NONE);
318*4882a593Smuzhiyun 					/*FEC_OFF*/
319*4882a593Smuzhiyun 				if (oct->props[lio->ifidx].fec == 1) {
320*4882a593Smuzhiyun 					/* ETHTOOL_FEC_RS */
321*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
322*4882a593Smuzhiyun 						(ecmd, advertising, FEC_RS);
323*4882a593Smuzhiyun 				} else {
324*4882a593Smuzhiyun 					/* ETHTOOL_FEC_OFF */
325*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
326*4882a593Smuzhiyun 						(ecmd, advertising, FEC_NONE);
327*4882a593Smuzhiyun 				}
328*4882a593Smuzhiyun 			} else { /* VF */
329*4882a593Smuzhiyun 				if (linfo->link.s.speed == 10000) {
330*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
331*4882a593Smuzhiyun 						(ecmd, supported,
332*4882a593Smuzhiyun 						 10000baseSR_Full);
333*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
334*4882a593Smuzhiyun 						(ecmd, supported,
335*4882a593Smuzhiyun 						 10000baseKR_Full);
336*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
337*4882a593Smuzhiyun 						(ecmd, supported,
338*4882a593Smuzhiyun 						 10000baseCR_Full);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
341*4882a593Smuzhiyun 						(ecmd, advertising,
342*4882a593Smuzhiyun 						 10000baseSR_Full);
343*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
344*4882a593Smuzhiyun 						(ecmd, advertising,
345*4882a593Smuzhiyun 						 10000baseKR_Full);
346*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
347*4882a593Smuzhiyun 						(ecmd, advertising,
348*4882a593Smuzhiyun 						 10000baseCR_Full);
349*4882a593Smuzhiyun 				}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 				if (linfo->link.s.speed == 25000) {
352*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
353*4882a593Smuzhiyun 						(ecmd, supported,
354*4882a593Smuzhiyun 						 25000baseSR_Full);
355*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
356*4882a593Smuzhiyun 						(ecmd, supported,
357*4882a593Smuzhiyun 						 25000baseKR_Full);
358*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
359*4882a593Smuzhiyun 						(ecmd, supported,
360*4882a593Smuzhiyun 						 25000baseCR_Full);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
363*4882a593Smuzhiyun 						(ecmd, advertising,
364*4882a593Smuzhiyun 						 25000baseSR_Full);
365*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
366*4882a593Smuzhiyun 						(ecmd, advertising,
367*4882a593Smuzhiyun 						 25000baseKR_Full);
368*4882a593Smuzhiyun 					ethtool_link_ksettings_add_link_mode
369*4882a593Smuzhiyun 						(ecmd, advertising,
370*4882a593Smuzhiyun 						 25000baseCR_Full);
371*4882a593Smuzhiyun 				}
372*4882a593Smuzhiyun 			}
373*4882a593Smuzhiyun 		} else {
374*4882a593Smuzhiyun 			ethtool_link_ksettings_add_link_mode(ecmd, supported,
375*4882a593Smuzhiyun 							     10000baseT_Full);
376*4882a593Smuzhiyun 			ethtool_link_ksettings_add_link_mode(ecmd, advertising,
377*4882a593Smuzhiyun 							     10000baseT_Full);
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (linfo->link.s.link_up) {
383*4882a593Smuzhiyun 		ecmd->base.speed = linfo->link.s.speed;
384*4882a593Smuzhiyun 		ecmd->base.duplex = linfo->link.s.duplex;
385*4882a593Smuzhiyun 	} else {
386*4882a593Smuzhiyun 		ecmd->base.speed = SPEED_UNKNOWN;
387*4882a593Smuzhiyun 		ecmd->base.duplex = DUPLEX_UNKNOWN;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
lio_set_link_ksettings(struct net_device * netdev,const struct ethtool_link_ksettings * ecmd)393*4882a593Smuzhiyun static int lio_set_link_ksettings(struct net_device *netdev,
394*4882a593Smuzhiyun 				  const struct ethtool_link_ksettings *ecmd)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	const int speed = ecmd->base.speed;
397*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
398*4882a593Smuzhiyun 	struct oct_link_info *linfo;
399*4882a593Smuzhiyun 	struct octeon_device *oct;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	oct = lio->oct_dev;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	linfo = &lio->linfo;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (!(oct->subsystem_id == OCTEON_CN2350_25GB_SUBSYS_ID ||
406*4882a593Smuzhiyun 	      oct->subsystem_id == OCTEON_CN2360_25GB_SUBSYS_ID))
407*4882a593Smuzhiyun 		return -EOPNOTSUPP;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (oct->no_speed_setting) {
410*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: Changing speed is not supported\n",
411*4882a593Smuzhiyun 			__func__);
412*4882a593Smuzhiyun 		return -EOPNOTSUPP;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if ((ecmd->base.duplex != DUPLEX_UNKNOWN &&
416*4882a593Smuzhiyun 	     ecmd->base.duplex != linfo->link.s.duplex) ||
417*4882a593Smuzhiyun 	     ecmd->base.autoneg != AUTONEG_DISABLE ||
418*4882a593Smuzhiyun 	    (ecmd->base.speed != 10000 && ecmd->base.speed != 25000 &&
419*4882a593Smuzhiyun 	     ecmd->base.speed != SPEED_UNKNOWN))
420*4882a593Smuzhiyun 		return -EOPNOTSUPP;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if ((oct->speed_boot == speed / 1000) &&
423*4882a593Smuzhiyun 	    oct->speed_boot == oct->speed_setting)
424*4882a593Smuzhiyun 		return 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	liquidio_set_speed(lio, speed / 1000);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	dev_dbg(&oct->pci_dev->dev, "Port speed is set to %dG\n",
429*4882a593Smuzhiyun 		oct->speed_setting);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static void
lio_get_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * drvinfo)435*4882a593Smuzhiyun lio_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *drvinfo)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct lio *lio;
438*4882a593Smuzhiyun 	struct octeon_device *oct;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	lio = GET_LIO(netdev);
441*4882a593Smuzhiyun 	oct = lio->oct_dev;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	memset(drvinfo, 0, sizeof(struct ethtool_drvinfo));
444*4882a593Smuzhiyun 	strcpy(drvinfo->driver, "liquidio");
445*4882a593Smuzhiyun 	strncpy(drvinfo->fw_version, oct->fw_info.liquidio_firmware_version,
446*4882a593Smuzhiyun 		ETHTOOL_FWVERS_LEN);
447*4882a593Smuzhiyun 	strncpy(drvinfo->bus_info, pci_name(oct->pci_dev), 32);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static void
lio_get_vf_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * drvinfo)451*4882a593Smuzhiyun lio_get_vf_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *drvinfo)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct octeon_device *oct;
454*4882a593Smuzhiyun 	struct lio *lio;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	lio = GET_LIO(netdev);
457*4882a593Smuzhiyun 	oct = lio->oct_dev;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	memset(drvinfo, 0, sizeof(struct ethtool_drvinfo));
460*4882a593Smuzhiyun 	strcpy(drvinfo->driver, "liquidio_vf");
461*4882a593Smuzhiyun 	strncpy(drvinfo->fw_version, oct->fw_info.liquidio_firmware_version,
462*4882a593Smuzhiyun 		ETHTOOL_FWVERS_LEN);
463*4882a593Smuzhiyun 	strncpy(drvinfo->bus_info, pci_name(oct->pci_dev), 32);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static int
lio_send_queue_count_update(struct net_device * netdev,uint32_t num_queues)467*4882a593Smuzhiyun lio_send_queue_count_update(struct net_device *netdev, uint32_t num_queues)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
470*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
471*4882a593Smuzhiyun 	struct octnic_ctrl_pkt nctrl;
472*4882a593Smuzhiyun 	int ret = 0;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	nctrl.ncmd.u64 = 0;
477*4882a593Smuzhiyun 	nctrl.ncmd.s.cmd = OCTNET_CMD_QUEUE_COUNT_CTL;
478*4882a593Smuzhiyun 	nctrl.ncmd.s.param1 = num_queues;
479*4882a593Smuzhiyun 	nctrl.ncmd.s.param2 = num_queues;
480*4882a593Smuzhiyun 	nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
481*4882a593Smuzhiyun 	nctrl.netpndev = (u64)netdev;
482*4882a593Smuzhiyun 	nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
485*4882a593Smuzhiyun 	if (ret) {
486*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Failed to send Queue reset command (ret: 0x%x)\n",
487*4882a593Smuzhiyun 			ret);
488*4882a593Smuzhiyun 		return -1;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static void
lio_ethtool_get_channels(struct net_device * dev,struct ethtool_channels * channel)495*4882a593Smuzhiyun lio_ethtool_get_channels(struct net_device *dev,
496*4882a593Smuzhiyun 			 struct ethtool_channels *channel)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(dev);
499*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
500*4882a593Smuzhiyun 	u32 max_rx = 0, max_tx = 0, tx_count = 0, rx_count = 0;
501*4882a593Smuzhiyun 	u32 combined_count = 0, max_combined = 0;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (OCTEON_CN6XXX(oct)) {
504*4882a593Smuzhiyun 		struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		max_rx = CFG_GET_OQ_MAX_Q(conf6x);
507*4882a593Smuzhiyun 		max_tx = CFG_GET_IQ_MAX_Q(conf6x);
508*4882a593Smuzhiyun 		rx_count = CFG_GET_NUM_RXQS_NIC_IF(conf6x, lio->ifidx);
509*4882a593Smuzhiyun 		tx_count = CFG_GET_NUM_TXQS_NIC_IF(conf6x, lio->ifidx);
510*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_PF(oct)) {
511*4882a593Smuzhiyun 		if (oct->sriov_info.sriov_enabled) {
512*4882a593Smuzhiyun 			max_combined = lio->linfo.num_txpciq;
513*4882a593Smuzhiyun 		} else {
514*4882a593Smuzhiyun 			struct octeon_config *conf23_pf =
515*4882a593Smuzhiyun 				CHIP_CONF(oct, cn23xx_pf);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 			max_combined = CFG_GET_IQ_MAX_Q(conf23_pf);
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 		combined_count = oct->num_iqs;
520*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_VF(oct)) {
521*4882a593Smuzhiyun 		u64 reg_val = 0ULL;
522*4882a593Smuzhiyun 		u64 ctrl = CN23XX_VF_SLI_IQ_PKT_CONTROL64(0);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		reg_val = octeon_read_csr64(oct, ctrl);
525*4882a593Smuzhiyun 		reg_val = reg_val >> CN23XX_PKT_INPUT_CTL_RPVF_POS;
526*4882a593Smuzhiyun 		max_combined = reg_val & CN23XX_PKT_INPUT_CTL_RPVF_MASK;
527*4882a593Smuzhiyun 		combined_count = oct->num_iqs;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	channel->max_rx = max_rx;
531*4882a593Smuzhiyun 	channel->max_tx = max_tx;
532*4882a593Smuzhiyun 	channel->max_combined = max_combined;
533*4882a593Smuzhiyun 	channel->rx_count = rx_count;
534*4882a593Smuzhiyun 	channel->tx_count = tx_count;
535*4882a593Smuzhiyun 	channel->combined_count = combined_count;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static int
lio_irq_reallocate_irqs(struct octeon_device * oct,uint32_t num_ioqs)539*4882a593Smuzhiyun lio_irq_reallocate_irqs(struct octeon_device *oct, uint32_t num_ioqs)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct msix_entry *msix_entries;
542*4882a593Smuzhiyun 	int num_msix_irqs = 0;
543*4882a593Smuzhiyun 	int i;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (!oct->msix_on)
546*4882a593Smuzhiyun 		return 0;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Disable the input and output queues now. No more packets will
549*4882a593Smuzhiyun 	 * arrive from Octeon.
550*4882a593Smuzhiyun 	 */
551*4882a593Smuzhiyun 	oct->fn_list.disable_interrupt(oct, OCTEON_ALL_INTR);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (oct->msix_on) {
554*4882a593Smuzhiyun 		if (OCTEON_CN23XX_PF(oct))
555*4882a593Smuzhiyun 			num_msix_irqs = oct->num_msix_irqs - 1;
556*4882a593Smuzhiyun 		else if (OCTEON_CN23XX_VF(oct))
557*4882a593Smuzhiyun 			num_msix_irqs = oct->num_msix_irqs;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		msix_entries = (struct msix_entry *)oct->msix_entries;
560*4882a593Smuzhiyun 		for (i = 0; i < num_msix_irqs; i++) {
561*4882a593Smuzhiyun 			if (oct->ioq_vector[i].vector) {
562*4882a593Smuzhiyun 				/* clear the affinity_cpumask */
563*4882a593Smuzhiyun 				irq_set_affinity_hint(msix_entries[i].vector,
564*4882a593Smuzhiyun 						      NULL);
565*4882a593Smuzhiyun 				free_irq(msix_entries[i].vector,
566*4882a593Smuzhiyun 					 &oct->ioq_vector[i]);
567*4882a593Smuzhiyun 				oct->ioq_vector[i].vector = 0;
568*4882a593Smuzhiyun 			}
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		/* non-iov vector's argument is oct struct */
572*4882a593Smuzhiyun 		if (OCTEON_CN23XX_PF(oct))
573*4882a593Smuzhiyun 			free_irq(msix_entries[i].vector, oct);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		pci_disable_msix(oct->pci_dev);
576*4882a593Smuzhiyun 		kfree(oct->msix_entries);
577*4882a593Smuzhiyun 		oct->msix_entries = NULL;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	kfree(oct->irq_name_storage);
581*4882a593Smuzhiyun 	oct->irq_name_storage = NULL;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (octeon_allocate_ioq_vector(oct, num_ioqs)) {
584*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "OCTEON: ioq vector allocation failed\n");
585*4882a593Smuzhiyun 		return -1;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (octeon_setup_interrupt(oct, num_ioqs)) {
589*4882a593Smuzhiyun 		dev_info(&oct->pci_dev->dev, "Setup interrupt failed\n");
590*4882a593Smuzhiyun 		return -1;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Enable Octeon device interrupts */
594*4882a593Smuzhiyun 	oct->fn_list.enable_interrupt(oct, OCTEON_ALL_INTR);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static int
lio_ethtool_set_channels(struct net_device * dev,struct ethtool_channels * channel)600*4882a593Smuzhiyun lio_ethtool_set_channels(struct net_device *dev,
601*4882a593Smuzhiyun 			 struct ethtool_channels *channel)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	u32 combined_count, max_combined;
604*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(dev);
605*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
606*4882a593Smuzhiyun 	int stopped = 0;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (strcmp(oct->fw_info.liquidio_firmware_version, "1.6.1") < 0) {
609*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Minimum firmware version required is 1.6.1\n");
610*4882a593Smuzhiyun 		return -EINVAL;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (!channel->combined_count || channel->other_count ||
614*4882a593Smuzhiyun 	    channel->rx_count || channel->tx_count)
615*4882a593Smuzhiyun 		return -EINVAL;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	combined_count = channel->combined_count;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (OCTEON_CN23XX_PF(oct)) {
620*4882a593Smuzhiyun 		if (oct->sriov_info.sriov_enabled) {
621*4882a593Smuzhiyun 			max_combined = lio->linfo.num_txpciq;
622*4882a593Smuzhiyun 		} else {
623*4882a593Smuzhiyun 			struct octeon_config *conf23_pf =
624*4882a593Smuzhiyun 				CHIP_CONF(oct,
625*4882a593Smuzhiyun 					  cn23xx_pf);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 			max_combined =
628*4882a593Smuzhiyun 				CFG_GET_IQ_MAX_Q(conf23_pf);
629*4882a593Smuzhiyun 		}
630*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_VF(oct)) {
631*4882a593Smuzhiyun 		u64 reg_val = 0ULL;
632*4882a593Smuzhiyun 		u64 ctrl = CN23XX_VF_SLI_IQ_PKT_CONTROL64(0);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		reg_val = octeon_read_csr64(oct, ctrl);
635*4882a593Smuzhiyun 		reg_val = reg_val >> CN23XX_PKT_INPUT_CTL_RPVF_POS;
636*4882a593Smuzhiyun 		max_combined = reg_val & CN23XX_PKT_INPUT_CTL_RPVF_MASK;
637*4882a593Smuzhiyun 	} else {
638*4882a593Smuzhiyun 		return -EINVAL;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (combined_count > max_combined || combined_count < 1)
642*4882a593Smuzhiyun 		return -EINVAL;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (combined_count == oct->num_iqs)
645*4882a593Smuzhiyun 		return 0;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	ifstate_set(lio, LIO_IFSTATE_RESETTING);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (netif_running(dev)) {
650*4882a593Smuzhiyun 		dev->netdev_ops->ndo_stop(dev);
651*4882a593Smuzhiyun 		stopped = 1;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (lio_reset_queues(dev, combined_count))
655*4882a593Smuzhiyun 		return -EINVAL;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (stopped)
658*4882a593Smuzhiyun 		dev->netdev_ops->ndo_open(dev);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ifstate_reset(lio, LIO_IFSTATE_RESETTING);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
lio_get_eeprom_len(struct net_device * netdev)665*4882a593Smuzhiyun static int lio_get_eeprom_len(struct net_device *netdev)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	u8 buf[192];
668*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
669*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
670*4882a593Smuzhiyun 	struct octeon_board_info *board_info;
671*4882a593Smuzhiyun 	int len;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	board_info = (struct octeon_board_info *)(&oct_dev->boardinfo);
674*4882a593Smuzhiyun 	len = sprintf(buf, "boardname:%s serialnum:%s maj:%lld min:%lld\n",
675*4882a593Smuzhiyun 		      board_info->name, board_info->serial_number,
676*4882a593Smuzhiyun 		      board_info->major, board_info->minor);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return len;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static int
lio_get_eeprom(struct net_device * netdev,struct ethtool_eeprom * eeprom,u8 * bytes)682*4882a593Smuzhiyun lio_get_eeprom(struct net_device *netdev, struct ethtool_eeprom *eeprom,
683*4882a593Smuzhiyun 	       u8 *bytes)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
686*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
687*4882a593Smuzhiyun 	struct octeon_board_info *board_info;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (eeprom->offset)
690*4882a593Smuzhiyun 		return -EINVAL;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	eeprom->magic = oct_dev->pci_dev->vendor;
693*4882a593Smuzhiyun 	board_info = (struct octeon_board_info *)(&oct_dev->boardinfo);
694*4882a593Smuzhiyun 	sprintf((char *)bytes,
695*4882a593Smuzhiyun 		"boardname:%s serialnum:%s maj:%lld min:%lld\n",
696*4882a593Smuzhiyun 		board_info->name, board_info->serial_number,
697*4882a593Smuzhiyun 		board_info->major, board_info->minor);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
octnet_gpio_access(struct net_device * netdev,int addr,int val)702*4882a593Smuzhiyun static int octnet_gpio_access(struct net_device *netdev, int addr, int val)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
705*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
706*4882a593Smuzhiyun 	struct octnic_ctrl_pkt nctrl;
707*4882a593Smuzhiyun 	int ret = 0;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	nctrl.ncmd.u64 = 0;
712*4882a593Smuzhiyun 	nctrl.ncmd.s.cmd = OCTNET_CMD_GPIO_ACCESS;
713*4882a593Smuzhiyun 	nctrl.ncmd.s.param1 = addr;
714*4882a593Smuzhiyun 	nctrl.ncmd.s.param2 = val;
715*4882a593Smuzhiyun 	nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
716*4882a593Smuzhiyun 	nctrl.netpndev = (u64)netdev;
717*4882a593Smuzhiyun 	nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
720*4882a593Smuzhiyun 	if (ret) {
721*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
722*4882a593Smuzhiyun 			"Failed to configure gpio value, ret=%d\n", ret);
723*4882a593Smuzhiyun 		return -EINVAL;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
octnet_id_active(struct net_device * netdev,int val)729*4882a593Smuzhiyun static int octnet_id_active(struct net_device *netdev, int val)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
732*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
733*4882a593Smuzhiyun 	struct octnic_ctrl_pkt nctrl;
734*4882a593Smuzhiyun 	int ret = 0;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	nctrl.ncmd.u64 = 0;
739*4882a593Smuzhiyun 	nctrl.ncmd.s.cmd = OCTNET_CMD_ID_ACTIVE;
740*4882a593Smuzhiyun 	nctrl.ncmd.s.param1 = val;
741*4882a593Smuzhiyun 	nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
742*4882a593Smuzhiyun 	nctrl.netpndev = (u64)netdev;
743*4882a593Smuzhiyun 	nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
746*4882a593Smuzhiyun 	if (ret) {
747*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
748*4882a593Smuzhiyun 			"Failed to configure gpio value, ret=%d\n", ret);
749*4882a593Smuzhiyun 		return -EINVAL;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* This routine provides PHY access routines for
756*4882a593Smuzhiyun  * mdio  clause45 .
757*4882a593Smuzhiyun  */
758*4882a593Smuzhiyun static int
octnet_mdio45_access(struct lio * lio,int op,int loc,int * value)759*4882a593Smuzhiyun octnet_mdio45_access(struct lio *lio, int op, int loc, int *value)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
762*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
763*4882a593Smuzhiyun 	struct oct_mdio_cmd_resp *mdio_cmd_rsp;
764*4882a593Smuzhiyun 	struct oct_mdio_cmd *mdio_cmd;
765*4882a593Smuzhiyun 	int retval = 0;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	sc = (struct octeon_soft_command *)
768*4882a593Smuzhiyun 		octeon_alloc_soft_command(oct_dev,
769*4882a593Smuzhiyun 					  sizeof(struct oct_mdio_cmd),
770*4882a593Smuzhiyun 					  sizeof(struct oct_mdio_cmd_resp), 0);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (!sc)
773*4882a593Smuzhiyun 		return -ENOMEM;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	mdio_cmd_rsp = (struct oct_mdio_cmd_resp *)sc->virtrptr;
776*4882a593Smuzhiyun 	mdio_cmd = (struct oct_mdio_cmd *)sc->virtdptr;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	mdio_cmd->op = op;
779*4882a593Smuzhiyun 	mdio_cmd->mdio_addr = loc;
780*4882a593Smuzhiyun 	if (op)
781*4882a593Smuzhiyun 		mdio_cmd->value1 = *value;
782*4882a593Smuzhiyun 	octeon_swap_8B_data((u64 *)mdio_cmd, sizeof(struct oct_mdio_cmd) / 8);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	sc->iq_no = lio->linfo.txpciq[0].s.q_no;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC, OPCODE_NIC_MDIO45,
787*4882a593Smuzhiyun 				    0, 0, 0);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	init_completion(&sc->complete);
790*4882a593Smuzhiyun 	sc->sc_status = OCTEON_REQUEST_PENDING;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	retval = octeon_send_soft_command(oct_dev, sc);
793*4882a593Smuzhiyun 	if (retval == IQ_SEND_FAILED) {
794*4882a593Smuzhiyun 		dev_err(&oct_dev->pci_dev->dev,
795*4882a593Smuzhiyun 			"octnet_mdio45_access instruction failed status: %x\n",
796*4882a593Smuzhiyun 			retval);
797*4882a593Smuzhiyun 		octeon_free_soft_command(oct_dev, sc);
798*4882a593Smuzhiyun 		return -EBUSY;
799*4882a593Smuzhiyun 	} else {
800*4882a593Smuzhiyun 		/* Sleep on a wait queue till the cond flag indicates that the
801*4882a593Smuzhiyun 		 * response arrived
802*4882a593Smuzhiyun 		 */
803*4882a593Smuzhiyun 		retval = wait_for_sc_completion_timeout(oct_dev, sc, 0);
804*4882a593Smuzhiyun 		if (retval)
805*4882a593Smuzhiyun 			return retval;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		retval = mdio_cmd_rsp->status;
808*4882a593Smuzhiyun 		if (retval) {
809*4882a593Smuzhiyun 			dev_err(&oct_dev->pci_dev->dev,
810*4882a593Smuzhiyun 				"octnet mdio45 access failed: %x\n", retval);
811*4882a593Smuzhiyun 			WRITE_ONCE(sc->caller_is_done, true);
812*4882a593Smuzhiyun 			return -EBUSY;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		octeon_swap_8B_data((u64 *)(&mdio_cmd_rsp->resp),
816*4882a593Smuzhiyun 				    sizeof(struct oct_mdio_cmd) / 8);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		if (!op)
819*4882a593Smuzhiyun 			*value = mdio_cmd_rsp->resp.value1;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		WRITE_ONCE(sc->caller_is_done, true);
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return retval;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
lio_set_phys_id(struct net_device * netdev,enum ethtool_phys_id_state state)827*4882a593Smuzhiyun static int lio_set_phys_id(struct net_device *netdev,
828*4882a593Smuzhiyun 			   enum ethtool_phys_id_state state)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
831*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
832*4882a593Smuzhiyun 	struct oct_link_info *linfo;
833*4882a593Smuzhiyun 	int value, ret;
834*4882a593Smuzhiyun 	u32 cur_ver;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	linfo = &lio->linfo;
837*4882a593Smuzhiyun 	cur_ver = OCT_FW_VER(oct->fw_info.ver.maj,
838*4882a593Smuzhiyun 			     oct->fw_info.ver.min,
839*4882a593Smuzhiyun 			     oct->fw_info.ver.rev);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	switch (state) {
842*4882a593Smuzhiyun 	case ETHTOOL_ID_ACTIVE:
843*4882a593Smuzhiyun 		if (oct->chip_id == OCTEON_CN66XX) {
844*4882a593Smuzhiyun 			octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
845*4882a593Smuzhiyun 					   VITESSE_PHY_GPIO_DRIVEON);
846*4882a593Smuzhiyun 			return 2;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		} else if (oct->chip_id == OCTEON_CN68XX) {
849*4882a593Smuzhiyun 			/* Save the current LED settings */
850*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 0,
851*4882a593Smuzhiyun 						   LIO68XX_LED_BEACON_ADDR,
852*4882a593Smuzhiyun 						   &lio->phy_beacon_val);
853*4882a593Smuzhiyun 			if (ret)
854*4882a593Smuzhiyun 				return ret;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 0,
857*4882a593Smuzhiyun 						   LIO68XX_LED_CTRL_ADDR,
858*4882a593Smuzhiyun 						   &lio->led_ctrl_val);
859*4882a593Smuzhiyun 			if (ret)
860*4882a593Smuzhiyun 				return ret;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 			/* Configure Beacon values */
863*4882a593Smuzhiyun 			value = LIO68XX_LED_BEACON_CFGON;
864*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 1,
865*4882a593Smuzhiyun 						   LIO68XX_LED_BEACON_ADDR,
866*4882a593Smuzhiyun 						   &value);
867*4882a593Smuzhiyun 			if (ret)
868*4882a593Smuzhiyun 				return ret;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 			value = LIO68XX_LED_CTRL_CFGON;
871*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 1,
872*4882a593Smuzhiyun 						   LIO68XX_LED_CTRL_ADDR,
873*4882a593Smuzhiyun 						   &value);
874*4882a593Smuzhiyun 			if (ret)
875*4882a593Smuzhiyun 				return ret;
876*4882a593Smuzhiyun 		} else if (oct->chip_id == OCTEON_CN23XX_PF_VID) {
877*4882a593Smuzhiyun 			octnet_id_active(netdev, LED_IDENTIFICATION_ON);
878*4882a593Smuzhiyun 			if (linfo->link.s.phy_type == LIO_PHY_PORT_TP &&
879*4882a593Smuzhiyun 			    cur_ver > OCT_FW_VER(1, 7, 2))
880*4882a593Smuzhiyun 				return 2;
881*4882a593Smuzhiyun 			else
882*4882a593Smuzhiyun 				return 0;
883*4882a593Smuzhiyun 		} else {
884*4882a593Smuzhiyun 			return -EINVAL;
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 		break;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	case ETHTOOL_ID_ON:
889*4882a593Smuzhiyun 		if (oct->chip_id == OCTEON_CN23XX_PF_VID &&
890*4882a593Smuzhiyun 		    linfo->link.s.phy_type == LIO_PHY_PORT_TP &&
891*4882a593Smuzhiyun 		    cur_ver > OCT_FW_VER(1, 7, 2))
892*4882a593Smuzhiyun 			octnet_id_active(netdev, LED_IDENTIFICATION_ON);
893*4882a593Smuzhiyun 		else if (oct->chip_id == OCTEON_CN66XX)
894*4882a593Smuzhiyun 			octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
895*4882a593Smuzhiyun 					   VITESSE_PHY_GPIO_HIGH);
896*4882a593Smuzhiyun 		else
897*4882a593Smuzhiyun 			return -EINVAL;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		break;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	case ETHTOOL_ID_OFF:
902*4882a593Smuzhiyun 		if (oct->chip_id == OCTEON_CN23XX_PF_VID &&
903*4882a593Smuzhiyun 		    linfo->link.s.phy_type == LIO_PHY_PORT_TP &&
904*4882a593Smuzhiyun 		    cur_ver > OCT_FW_VER(1, 7, 2))
905*4882a593Smuzhiyun 			octnet_id_active(netdev, LED_IDENTIFICATION_OFF);
906*4882a593Smuzhiyun 		else if (oct->chip_id == OCTEON_CN66XX)
907*4882a593Smuzhiyun 			octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
908*4882a593Smuzhiyun 					   VITESSE_PHY_GPIO_LOW);
909*4882a593Smuzhiyun 		else
910*4882a593Smuzhiyun 			return -EINVAL;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		break;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	case ETHTOOL_ID_INACTIVE:
915*4882a593Smuzhiyun 		if (oct->chip_id == OCTEON_CN66XX) {
916*4882a593Smuzhiyun 			octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
917*4882a593Smuzhiyun 					   VITESSE_PHY_GPIO_DRIVEOFF);
918*4882a593Smuzhiyun 		} else if (oct->chip_id == OCTEON_CN68XX) {
919*4882a593Smuzhiyun 			/* Restore LED settings */
920*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 1,
921*4882a593Smuzhiyun 						   LIO68XX_LED_CTRL_ADDR,
922*4882a593Smuzhiyun 						   &lio->led_ctrl_val);
923*4882a593Smuzhiyun 			if (ret)
924*4882a593Smuzhiyun 				return ret;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 			ret = octnet_mdio45_access(lio, 1,
927*4882a593Smuzhiyun 						   LIO68XX_LED_BEACON_ADDR,
928*4882a593Smuzhiyun 						   &lio->phy_beacon_val);
929*4882a593Smuzhiyun 			if (ret)
930*4882a593Smuzhiyun 				return ret;
931*4882a593Smuzhiyun 		} else if (oct->chip_id == OCTEON_CN23XX_PF_VID) {
932*4882a593Smuzhiyun 			octnet_id_active(netdev, LED_IDENTIFICATION_OFF);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 			return 0;
935*4882a593Smuzhiyun 		} else {
936*4882a593Smuzhiyun 			return -EINVAL;
937*4882a593Smuzhiyun 		}
938*4882a593Smuzhiyun 		break;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	default:
941*4882a593Smuzhiyun 		return -EINVAL;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static void
lio_ethtool_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ering)948*4882a593Smuzhiyun lio_ethtool_get_ringparam(struct net_device *netdev,
949*4882a593Smuzhiyun 			  struct ethtool_ringparam *ering)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
952*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
953*4882a593Smuzhiyun 	u32 tx_max_pending = 0, rx_max_pending = 0, tx_pending = 0,
954*4882a593Smuzhiyun 	    rx_pending = 0;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
957*4882a593Smuzhiyun 		return;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (OCTEON_CN6XXX(oct)) {
960*4882a593Smuzhiyun 		struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		tx_max_pending = CN6XXX_MAX_IQ_DESCRIPTORS;
963*4882a593Smuzhiyun 		rx_max_pending = CN6XXX_MAX_OQ_DESCRIPTORS;
964*4882a593Smuzhiyun 		rx_pending = CFG_GET_NUM_RX_DESCS_NIC_IF(conf6x, lio->ifidx);
965*4882a593Smuzhiyun 		tx_pending = CFG_GET_NUM_TX_DESCS_NIC_IF(conf6x, lio->ifidx);
966*4882a593Smuzhiyun 	} else if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
967*4882a593Smuzhiyun 		tx_max_pending = CN23XX_MAX_IQ_DESCRIPTORS;
968*4882a593Smuzhiyun 		rx_max_pending = CN23XX_MAX_OQ_DESCRIPTORS;
969*4882a593Smuzhiyun 		rx_pending = oct->droq[0]->max_count;
970*4882a593Smuzhiyun 		tx_pending = oct->instr_queue[0]->max_count;
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	ering->tx_pending = tx_pending;
974*4882a593Smuzhiyun 	ering->tx_max_pending = tx_max_pending;
975*4882a593Smuzhiyun 	ering->rx_pending = rx_pending;
976*4882a593Smuzhiyun 	ering->rx_max_pending = rx_max_pending;
977*4882a593Smuzhiyun 	ering->rx_mini_pending = 0;
978*4882a593Smuzhiyun 	ering->rx_jumbo_pending = 0;
979*4882a593Smuzhiyun 	ering->rx_mini_max_pending = 0;
980*4882a593Smuzhiyun 	ering->rx_jumbo_max_pending = 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
lio_23xx_reconfigure_queue_count(struct lio * lio)983*4882a593Smuzhiyun static int lio_23xx_reconfigure_queue_count(struct lio *lio)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
986*4882a593Smuzhiyun 	u32 resp_size, data_size;
987*4882a593Smuzhiyun 	struct liquidio_if_cfg_resp *resp;
988*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
989*4882a593Smuzhiyun 	union oct_nic_if_cfg if_cfg;
990*4882a593Smuzhiyun 	struct lio_version *vdata;
991*4882a593Smuzhiyun 	u32 ifidx_or_pfnum;
992*4882a593Smuzhiyun 	int retval;
993*4882a593Smuzhiyun 	int j;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	resp_size = sizeof(struct liquidio_if_cfg_resp);
996*4882a593Smuzhiyun 	data_size = sizeof(struct lio_version);
997*4882a593Smuzhiyun 	sc = (struct octeon_soft_command *)
998*4882a593Smuzhiyun 		octeon_alloc_soft_command(oct, data_size,
999*4882a593Smuzhiyun 					  resp_size, 0);
1000*4882a593Smuzhiyun 	if (!sc) {
1001*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s: Failed to allocate soft command\n",
1002*4882a593Smuzhiyun 			__func__);
1003*4882a593Smuzhiyun 		return -1;
1004*4882a593Smuzhiyun 	}
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	resp = (struct liquidio_if_cfg_resp *)sc->virtrptr;
1007*4882a593Smuzhiyun 	vdata = (struct lio_version *)sc->virtdptr;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	vdata->major = (__force u16)cpu_to_be16(LIQUIDIO_BASE_MAJOR_VERSION);
1010*4882a593Smuzhiyun 	vdata->minor = (__force u16)cpu_to_be16(LIQUIDIO_BASE_MINOR_VERSION);
1011*4882a593Smuzhiyun 	vdata->micro = (__force u16)cpu_to_be16(LIQUIDIO_BASE_MICRO_VERSION);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	ifidx_or_pfnum = oct->pf_num;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if_cfg.u64 = 0;
1016*4882a593Smuzhiyun 	if_cfg.s.num_iqueues = oct->sriov_info.num_pf_rings;
1017*4882a593Smuzhiyun 	if_cfg.s.num_oqueues = oct->sriov_info.num_pf_rings;
1018*4882a593Smuzhiyun 	if_cfg.s.base_queue = oct->sriov_info.pf_srn;
1019*4882a593Smuzhiyun 	if_cfg.s.gmx_port_id = oct->pf_num;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	sc->iq_no = 0;
1022*4882a593Smuzhiyun 	octeon_prepare_soft_command(oct, sc, OPCODE_NIC,
1023*4882a593Smuzhiyun 				    OPCODE_NIC_QCOUNT_UPDATE, 0,
1024*4882a593Smuzhiyun 				    if_cfg.u64, 0);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	init_completion(&sc->complete);
1027*4882a593Smuzhiyun 	sc->sc_status = OCTEON_REQUEST_PENDING;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	retval = octeon_send_soft_command(oct, sc);
1030*4882a593Smuzhiyun 	if (retval == IQ_SEND_FAILED) {
1031*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
1032*4882a593Smuzhiyun 			"Sending iq/oq config failed status: %x\n",
1033*4882a593Smuzhiyun 			retval);
1034*4882a593Smuzhiyun 		octeon_free_soft_command(oct, sc);
1035*4882a593Smuzhiyun 		return -EIO;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	retval = wait_for_sc_completion_timeout(oct, sc, 0);
1039*4882a593Smuzhiyun 	if (retval)
1040*4882a593Smuzhiyun 		return retval;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	retval = resp->status;
1043*4882a593Smuzhiyun 	if (retval) {
1044*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
1045*4882a593Smuzhiyun 			"iq/oq config failed: %x\n", retval);
1046*4882a593Smuzhiyun 		WRITE_ONCE(sc->caller_is_done, true);
1047*4882a593Smuzhiyun 		return -1;
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	octeon_swap_8B_data((u64 *)(&resp->cfg_info),
1051*4882a593Smuzhiyun 			    (sizeof(struct liquidio_if_cfg_info)) >> 3);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	lio->ifidx = ifidx_or_pfnum;
1054*4882a593Smuzhiyun 	lio->linfo.num_rxpciq = hweight64(resp->cfg_info.iqmask);
1055*4882a593Smuzhiyun 	lio->linfo.num_txpciq = hweight64(resp->cfg_info.iqmask);
1056*4882a593Smuzhiyun 	for (j = 0; j < lio->linfo.num_rxpciq; j++) {
1057*4882a593Smuzhiyun 		lio->linfo.rxpciq[j].u64 =
1058*4882a593Smuzhiyun 			resp->cfg_info.linfo.rxpciq[j].u64;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	for (j = 0; j < lio->linfo.num_txpciq; j++) {
1062*4882a593Smuzhiyun 		lio->linfo.txpciq[j].u64 =
1063*4882a593Smuzhiyun 			resp->cfg_info.linfo.txpciq[j].u64;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	lio->linfo.hw_addr = resp->cfg_info.linfo.hw_addr;
1067*4882a593Smuzhiyun 	lio->linfo.gmxport = resp->cfg_info.linfo.gmxport;
1068*4882a593Smuzhiyun 	lio->linfo.link.u64 = resp->cfg_info.linfo.link.u64;
1069*4882a593Smuzhiyun 	lio->txq = lio->linfo.txpciq[0].s.q_no;
1070*4882a593Smuzhiyun 	lio->rxq = lio->linfo.rxpciq[0].s.q_no;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	dev_info(&oct->pci_dev->dev, "Queue count updated to %d\n",
1073*4882a593Smuzhiyun 		 lio->linfo.num_rxpciq);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	WRITE_ONCE(sc->caller_is_done, true);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
lio_reset_queues(struct net_device * netdev,uint32_t num_qs)1080*4882a593Smuzhiyun static int lio_reset_queues(struct net_device *netdev, uint32_t num_qs)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1083*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
1084*4882a593Smuzhiyun 	int i, queue_count_update = 0;
1085*4882a593Smuzhiyun 	struct napi_struct *napi, *n;
1086*4882a593Smuzhiyun 	int ret;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	schedule_timeout_uninterruptible(msecs_to_jiffies(100));
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (wait_for_pending_requests(oct))
1091*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "There were pending requests\n");
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if (lio_wait_for_instr_fetch(oct))
1094*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "IQ had pending instructions\n");
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	if (octeon_set_io_queues_off(oct)) {
1097*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Setting io queues off failed\n");
1098*4882a593Smuzhiyun 		return -1;
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Disable the input and output queues now. No more packets will
1102*4882a593Smuzhiyun 	 * arrive from Octeon.
1103*4882a593Smuzhiyun 	 */
1104*4882a593Smuzhiyun 	oct->fn_list.disable_io_queues(oct);
1105*4882a593Smuzhiyun 	/* Delete NAPI */
1106*4882a593Smuzhiyun 	list_for_each_entry_safe(napi, n, &netdev->napi_list, dev_list)
1107*4882a593Smuzhiyun 		netif_napi_del(napi);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (num_qs != oct->num_iqs) {
1110*4882a593Smuzhiyun 		ret = netif_set_real_num_rx_queues(netdev, num_qs);
1111*4882a593Smuzhiyun 		if (ret) {
1112*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev,
1113*4882a593Smuzhiyun 				"Setting real number rx failed\n");
1114*4882a593Smuzhiyun 			return ret;
1115*4882a593Smuzhiyun 		}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 		ret = netif_set_real_num_tx_queues(netdev, num_qs);
1118*4882a593Smuzhiyun 		if (ret) {
1119*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev,
1120*4882a593Smuzhiyun 				"Setting real number tx failed\n");
1121*4882a593Smuzhiyun 			return ret;
1122*4882a593Smuzhiyun 		}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		/* The value of queue_count_update decides whether it is the
1125*4882a593Smuzhiyun 		 * queue count or the descriptor count that is being
1126*4882a593Smuzhiyun 		 * re-configured.
1127*4882a593Smuzhiyun 		 */
1128*4882a593Smuzhiyun 		queue_count_update = 1;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/* Re-configuration of queues can happen in two scenarios, SRIOV enabled
1132*4882a593Smuzhiyun 	 * and SRIOV disabled. Few things like recreating queue zero, resetting
1133*4882a593Smuzhiyun 	 * glists and IRQs are required for both. For the latter, some more
1134*4882a593Smuzhiyun 	 * steps like updating sriov_info for the octeon device need to be done.
1135*4882a593Smuzhiyun 	 */
1136*4882a593Smuzhiyun 	if (queue_count_update) {
1137*4882a593Smuzhiyun 		cleanup_rx_oom_poll_fn(netdev);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		lio_delete_glists(lio);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		/* Delete mbox for PF which is SRIOV disabled because sriov_info
1142*4882a593Smuzhiyun 		 * will be now changed.
1143*4882a593Smuzhiyun 		 */
1144*4882a593Smuzhiyun 		if ((OCTEON_CN23XX_PF(oct)) && !oct->sriov_info.sriov_enabled)
1145*4882a593Smuzhiyun 			oct->fn_list.free_mbox(oct);
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct); i++) {
1149*4882a593Smuzhiyun 		if (!(oct->io_qmask.oq & BIT_ULL(i)))
1150*4882a593Smuzhiyun 			continue;
1151*4882a593Smuzhiyun 		octeon_delete_droq(oct, i);
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
1155*4882a593Smuzhiyun 		if (!(oct->io_qmask.iq & BIT_ULL(i)))
1156*4882a593Smuzhiyun 			continue;
1157*4882a593Smuzhiyun 		octeon_delete_instr_queue(oct, i);
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (queue_count_update) {
1161*4882a593Smuzhiyun 		/* For PF re-configure sriov related information */
1162*4882a593Smuzhiyun 		if ((OCTEON_CN23XX_PF(oct)) &&
1163*4882a593Smuzhiyun 		    !oct->sriov_info.sriov_enabled) {
1164*4882a593Smuzhiyun 			oct->sriov_info.num_pf_rings = num_qs;
1165*4882a593Smuzhiyun 			if (cn23xx_sriov_config(oct)) {
1166*4882a593Smuzhiyun 				dev_err(&oct->pci_dev->dev,
1167*4882a593Smuzhiyun 					"Queue reset aborted: SRIOV config failed\n");
1168*4882a593Smuzhiyun 				return -1;
1169*4882a593Smuzhiyun 			}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 			num_qs = oct->sriov_info.num_pf_rings;
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (oct->fn_list.setup_device_regs(oct)) {
1176*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "Failed to configure device registers\n");
1177*4882a593Smuzhiyun 		return -1;
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* The following are needed in case of queue count re-configuration and
1181*4882a593Smuzhiyun 	 * not for descriptor count re-configuration.
1182*4882a593Smuzhiyun 	 */
1183*4882a593Smuzhiyun 	if (queue_count_update) {
1184*4882a593Smuzhiyun 		if (octeon_setup_instr_queues(oct))
1185*4882a593Smuzhiyun 			return -1;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 		if (octeon_setup_output_queues(oct))
1188*4882a593Smuzhiyun 			return -1;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		/* Recreating mbox for PF that is SRIOV disabled */
1191*4882a593Smuzhiyun 		if (OCTEON_CN23XX_PF(oct) && !oct->sriov_info.sriov_enabled) {
1192*4882a593Smuzhiyun 			if (oct->fn_list.setup_mbox(oct)) {
1193*4882a593Smuzhiyun 				dev_err(&oct->pci_dev->dev, "Mailbox setup failed\n");
1194*4882a593Smuzhiyun 				return -1;
1195*4882a593Smuzhiyun 			}
1196*4882a593Smuzhiyun 		}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 		/* Deleting and recreating IRQs whether the interface is SRIOV
1199*4882a593Smuzhiyun 		 * enabled or disabled.
1200*4882a593Smuzhiyun 		 */
1201*4882a593Smuzhiyun 		if (lio_irq_reallocate_irqs(oct, num_qs)) {
1202*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "IRQs could not be allocated\n");
1203*4882a593Smuzhiyun 			return -1;
1204*4882a593Smuzhiyun 		}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		/* Enable the input and output queues for this Octeon device */
1207*4882a593Smuzhiyun 		if (oct->fn_list.enable_io_queues(oct)) {
1208*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "Failed to enable input/output queues\n");
1209*4882a593Smuzhiyun 			return -1;
1210*4882a593Smuzhiyun 		}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 		for (i = 0; i < oct->num_oqs; i++)
1213*4882a593Smuzhiyun 			writel(oct->droq[i]->max_count,
1214*4882a593Smuzhiyun 			       oct->droq[i]->pkts_credit_reg);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 		/* Informing firmware about the new queue count. It is required
1217*4882a593Smuzhiyun 		 * for firmware to allocate more number of queues than those at
1218*4882a593Smuzhiyun 		 * load time.
1219*4882a593Smuzhiyun 		 */
1220*4882a593Smuzhiyun 		if (OCTEON_CN23XX_PF(oct) && !oct->sriov_info.sriov_enabled) {
1221*4882a593Smuzhiyun 			if (lio_23xx_reconfigure_queue_count(lio))
1222*4882a593Smuzhiyun 				return -1;
1223*4882a593Smuzhiyun 		}
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* Once firmware is aware of the new value, queues can be recreated */
1227*4882a593Smuzhiyun 	if (liquidio_setup_io_queues(oct, 0, num_qs, num_qs)) {
1228*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "I/O queues creation failed\n");
1229*4882a593Smuzhiyun 		return -1;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (queue_count_update) {
1233*4882a593Smuzhiyun 		if (lio_setup_glists(oct, lio, num_qs)) {
1234*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "Gather list allocation failed\n");
1235*4882a593Smuzhiyun 			return -1;
1236*4882a593Smuzhiyun 		}
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 		if (setup_rx_oom_poll_fn(netdev)) {
1239*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev, "lio_setup_rx_oom_poll_fn failed\n");
1240*4882a593Smuzhiyun 			return 1;
1241*4882a593Smuzhiyun 		}
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 		/* Send firmware the information about new number of queues
1244*4882a593Smuzhiyun 		 * if the interface is a VF or a PF that is SRIOV enabled.
1245*4882a593Smuzhiyun 		 */
1246*4882a593Smuzhiyun 		if (oct->sriov_info.sriov_enabled || OCTEON_CN23XX_VF(oct))
1247*4882a593Smuzhiyun 			if (lio_send_queue_count_update(netdev, num_qs))
1248*4882a593Smuzhiyun 				return -1;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return 0;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
lio_ethtool_set_ringparam(struct net_device * netdev,struct ethtool_ringparam * ering)1254*4882a593Smuzhiyun static int lio_ethtool_set_ringparam(struct net_device *netdev,
1255*4882a593Smuzhiyun 				     struct ethtool_ringparam *ering)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	u32 rx_count, tx_count, rx_count_old, tx_count_old;
1258*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1259*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
1260*4882a593Smuzhiyun 	int stopped = 0;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (!OCTEON_CN23XX_PF(oct) && !OCTEON_CN23XX_VF(oct))
1263*4882a593Smuzhiyun 		return -EINVAL;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (ering->rx_mini_pending || ering->rx_jumbo_pending)
1266*4882a593Smuzhiyun 		return -EINVAL;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	rx_count = clamp_t(u32, ering->rx_pending, CN23XX_MIN_OQ_DESCRIPTORS,
1269*4882a593Smuzhiyun 			   CN23XX_MAX_OQ_DESCRIPTORS);
1270*4882a593Smuzhiyun 	tx_count = clamp_t(u32, ering->tx_pending, CN23XX_MIN_IQ_DESCRIPTORS,
1271*4882a593Smuzhiyun 			   CN23XX_MAX_IQ_DESCRIPTORS);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	rx_count_old = oct->droq[0]->max_count;
1274*4882a593Smuzhiyun 	tx_count_old = oct->instr_queue[0]->max_count;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (rx_count == rx_count_old && tx_count == tx_count_old)
1277*4882a593Smuzhiyun 		return 0;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	ifstate_set(lio, LIO_IFSTATE_RESETTING);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (netif_running(netdev)) {
1282*4882a593Smuzhiyun 		netdev->netdev_ops->ndo_stop(netdev);
1283*4882a593Smuzhiyun 		stopped = 1;
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* Change RX/TX DESCS  count */
1287*4882a593Smuzhiyun 	if (tx_count != tx_count_old)
1288*4882a593Smuzhiyun 		CFG_SET_NUM_TX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
1289*4882a593Smuzhiyun 					    tx_count);
1290*4882a593Smuzhiyun 	if (rx_count != rx_count_old)
1291*4882a593Smuzhiyun 		CFG_SET_NUM_RX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
1292*4882a593Smuzhiyun 					    rx_count);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (lio_reset_queues(netdev, oct->num_iqs))
1295*4882a593Smuzhiyun 		goto err_lio_reset_queues;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (stopped)
1298*4882a593Smuzhiyun 		netdev->netdev_ops->ndo_open(netdev);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	ifstate_reset(lio, LIO_IFSTATE_RESETTING);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	return 0;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun err_lio_reset_queues:
1305*4882a593Smuzhiyun 	if (tx_count != tx_count_old)
1306*4882a593Smuzhiyun 		CFG_SET_NUM_TX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
1307*4882a593Smuzhiyun 					    tx_count_old);
1308*4882a593Smuzhiyun 	if (rx_count != rx_count_old)
1309*4882a593Smuzhiyun 		CFG_SET_NUM_RX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
1310*4882a593Smuzhiyun 					    rx_count_old);
1311*4882a593Smuzhiyun 	return -EINVAL;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun 
lio_get_msglevel(struct net_device * netdev)1314*4882a593Smuzhiyun static u32 lio_get_msglevel(struct net_device *netdev)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return lio->msg_enable;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
lio_set_msglevel(struct net_device * netdev,u32 msglvl)1321*4882a593Smuzhiyun static void lio_set_msglevel(struct net_device *netdev, u32 msglvl)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	if ((msglvl ^ lio->msg_enable) & NETIF_MSG_HW) {
1326*4882a593Smuzhiyun 		if (msglvl & NETIF_MSG_HW)
1327*4882a593Smuzhiyun 			liquidio_set_feature(netdev,
1328*4882a593Smuzhiyun 					     OCTNET_CMD_VERBOSE_ENABLE, 0);
1329*4882a593Smuzhiyun 		else
1330*4882a593Smuzhiyun 			liquidio_set_feature(netdev,
1331*4882a593Smuzhiyun 					     OCTNET_CMD_VERBOSE_DISABLE, 0);
1332*4882a593Smuzhiyun 	}
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	lio->msg_enable = msglvl;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
lio_vf_set_msglevel(struct net_device * netdev,u32 msglvl)1337*4882a593Smuzhiyun static void lio_vf_set_msglevel(struct net_device *netdev, u32 msglvl)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	lio->msg_enable = msglvl;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun static void
lio_get_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)1345*4882a593Smuzhiyun lio_get_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	/* Notes: Not supporting any auto negotiation in these
1348*4882a593Smuzhiyun 	 * drivers. Just report pause frame support.
1349*4882a593Smuzhiyun 	 */
1350*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1351*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	pause->autoneg = 0;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	pause->tx_pause = oct->tx_pause;
1356*4882a593Smuzhiyun 	pause->rx_pause = oct->rx_pause;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static int
lio_set_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)1360*4882a593Smuzhiyun lio_set_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	/* Notes: Not supporting any auto negotiation in these
1363*4882a593Smuzhiyun 	 * drivers.
1364*4882a593Smuzhiyun 	 */
1365*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1366*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
1367*4882a593Smuzhiyun 	struct octnic_ctrl_pkt nctrl;
1368*4882a593Smuzhiyun 	struct oct_link_info *linfo = &lio->linfo;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	int ret = 0;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	if (oct->chip_id != OCTEON_CN23XX_PF_VID)
1373*4882a593Smuzhiyun 		return -EINVAL;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	if (linfo->link.s.duplex == 0) {
1376*4882a593Smuzhiyun 		/*no flow control for half duplex*/
1377*4882a593Smuzhiyun 		if (pause->rx_pause || pause->tx_pause)
1378*4882a593Smuzhiyun 			return -EINVAL;
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/*do not support autoneg of link flow control*/
1382*4882a593Smuzhiyun 	if (pause->autoneg == AUTONEG_ENABLE)
1383*4882a593Smuzhiyun 		return -EINVAL;
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	nctrl.ncmd.u64 = 0;
1388*4882a593Smuzhiyun 	nctrl.ncmd.s.cmd = OCTNET_CMD_SET_FLOW_CTL;
1389*4882a593Smuzhiyun 	nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
1390*4882a593Smuzhiyun 	nctrl.netpndev = (u64)netdev;
1391*4882a593Smuzhiyun 	nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if (pause->rx_pause) {
1394*4882a593Smuzhiyun 		/*enable rx pause*/
1395*4882a593Smuzhiyun 		nctrl.ncmd.s.param1 = 1;
1396*4882a593Smuzhiyun 	} else {
1397*4882a593Smuzhiyun 		/*disable rx pause*/
1398*4882a593Smuzhiyun 		nctrl.ncmd.s.param1 = 0;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	if (pause->tx_pause) {
1402*4882a593Smuzhiyun 		/*enable tx pause*/
1403*4882a593Smuzhiyun 		nctrl.ncmd.s.param2 = 1;
1404*4882a593Smuzhiyun 	} else {
1405*4882a593Smuzhiyun 		/*disable tx pause*/
1406*4882a593Smuzhiyun 		nctrl.ncmd.s.param2 = 0;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
1410*4882a593Smuzhiyun 	if (ret) {
1411*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev,
1412*4882a593Smuzhiyun 			"Failed to set pause parameter, ret=%d\n", ret);
1413*4882a593Smuzhiyun 		return -EINVAL;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	oct->rx_pause = pause->rx_pause;
1417*4882a593Smuzhiyun 	oct->tx_pause = pause->tx_pause;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return 0;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static void
lio_get_ethtool_stats(struct net_device * netdev,struct ethtool_stats * stats,u64 * data)1423*4882a593Smuzhiyun lio_get_ethtool_stats(struct net_device *netdev,
1424*4882a593Smuzhiyun 		      struct ethtool_stats *stats  __attribute__((unused)),
1425*4882a593Smuzhiyun 		      u64 *data)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1428*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1429*4882a593Smuzhiyun 	struct rtnl_link_stats64 lstats;
1430*4882a593Smuzhiyun 	int i = 0, j;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
1433*4882a593Smuzhiyun 		return;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	netdev->netdev_ops->ndo_get_stats64(netdev, &lstats);
1436*4882a593Smuzhiyun 	/*sum of oct->droq[oq_no]->stats->rx_pkts_received */
1437*4882a593Smuzhiyun 	data[i++] = lstats.rx_packets;
1438*4882a593Smuzhiyun 	/*sum of oct->instr_queue[iq_no]->stats.tx_done */
1439*4882a593Smuzhiyun 	data[i++] = lstats.tx_packets;
1440*4882a593Smuzhiyun 	/*sum of oct->droq[oq_no]->stats->rx_bytes_received */
1441*4882a593Smuzhiyun 	data[i++] = lstats.rx_bytes;
1442*4882a593Smuzhiyun 	/*sum of oct->instr_queue[iq_no]->stats.tx_tot_bytes */
1443*4882a593Smuzhiyun 	data[i++] = lstats.tx_bytes;
1444*4882a593Smuzhiyun 	data[i++] = lstats.rx_errors +
1445*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.fcs_err +
1446*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.jabber_err +
1447*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.l2_err +
1448*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.frame_err;
1449*4882a593Smuzhiyun 	data[i++] = lstats.tx_errors;
1450*4882a593Smuzhiyun 	/*sum of oct->droq[oq_no]->stats->rx_dropped +
1451*4882a593Smuzhiyun 	 *oct->droq[oq_no]->stats->dropped_nodispatch +
1452*4882a593Smuzhiyun 	 *oct->droq[oq_no]->stats->dropped_toomany +
1453*4882a593Smuzhiyun 	 *oct->droq[oq_no]->stats->dropped_nomem
1454*4882a593Smuzhiyun 	 */
1455*4882a593Smuzhiyun 	data[i++] = lstats.rx_dropped +
1456*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.fifo_err +
1457*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.dmac_drop +
1458*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.red_drops +
1459*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.fw_err_pko +
1460*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.fw_err_link +
1461*4882a593Smuzhiyun 			oct_dev->link_stats.fromwire.fw_err_drop;
1462*4882a593Smuzhiyun 	/*sum of oct->instr_queue[iq_no]->stats.tx_dropped */
1463*4882a593Smuzhiyun 	data[i++] = lstats.tx_dropped +
1464*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.max_collision_fail +
1465*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.max_deferral_fail +
1466*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.total_collisions +
1467*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.fw_err_pko +
1468*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.fw_err_link +
1469*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.fw_err_drop +
1470*4882a593Smuzhiyun 			oct_dev->link_stats.fromhost.fw_err_pki;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* firmware tx stats */
1473*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[mdata->from_ifidx].
1474*4882a593Smuzhiyun 	 *fromhost.fw_total_sent
1475*4882a593Smuzhiyun 	 */
1476*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_total_sent);
1477*4882a593Smuzhiyun 	/*per_core_stats[i].link_stats[port].fromwire.fw_total_fwd */
1478*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_total_fwd);
1479*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromhost.fw_err_pko */
1480*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_pko);
1481*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromhost.fw_err_pki */
1482*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_pki);
1483*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromhost.fw_err_link */
1484*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_link);
1485*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
1486*4882a593Smuzhiyun 	 *fw_err_drop
1487*4882a593Smuzhiyun 	 */
1488*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_drop);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.fw_tso */
1491*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tso);
1492*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
1493*4882a593Smuzhiyun 	 *fw_tso_fwd
1494*4882a593Smuzhiyun 	 */
1495*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tso_fwd);
1496*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
1497*4882a593Smuzhiyun 	 *fw_err_tso
1498*4882a593Smuzhiyun 	 */
1499*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_tso);
1500*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
1501*4882a593Smuzhiyun 	 *fw_tx_vxlan
1502*4882a593Smuzhiyun 	 */
1503*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tx_vxlan);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* Multicast packets sent by this port */
1506*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromhost.fw_total_mcast_sent;
1507*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromhost.fw_total_bcast_sent;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	/* mac tx statistics */
1510*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT5 */
1511*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_pkts_sent);
1512*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT4 */
1513*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_bytes_sent);
1514*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT15 */
1515*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.mcast_pkts_sent);
1516*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT14 */
1517*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.bcast_pkts_sent);
1518*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT17 */
1519*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.ctl_sent);
1520*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT0 */
1521*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_collisions);
1522*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT3 */
1523*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.one_collision_sent);
1524*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT2 */
1525*4882a593Smuzhiyun 	data[i++] =
1526*4882a593Smuzhiyun 		CVM_CAST64(oct_dev->link_stats.fromhost.multi_collision_sent);
1527*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT0 */
1528*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.max_collision_fail);
1529*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT1 */
1530*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.max_deferral_fail);
1531*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT16 */
1532*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fifo_err);
1533*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_TX_STAT6 */
1534*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.runts);
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/* RX firmware stats */
1537*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1538*4882a593Smuzhiyun 	 *fw_total_rcvd
1539*4882a593Smuzhiyun 	 */
1540*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_rcvd);
1541*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1542*4882a593Smuzhiyun 	 *fw_total_fwd
1543*4882a593Smuzhiyun 	 */
1544*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_fwd);
1545*4882a593Smuzhiyun 	/* Multicast packets received on this port */
1546*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromwire.fw_total_mcast;
1547*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromwire.fw_total_bcast;
1548*4882a593Smuzhiyun 	/*per_core_stats[core_id].link_stats[ifidx].fromwire.jabber_err */
1549*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.jabber_err);
1550*4882a593Smuzhiyun 	/*per_core_stats[core_id].link_stats[ifidx].fromwire.l2_err */
1551*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.l2_err);
1552*4882a593Smuzhiyun 	/*per_core_stats[core_id].link_stats[ifidx].fromwire.frame_err */
1553*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.frame_err);
1554*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1555*4882a593Smuzhiyun 	 *fw_err_pko
1556*4882a593Smuzhiyun 	 */
1557*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_pko);
1558*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromwire.fw_err_link */
1559*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_link);
1560*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
1561*4882a593Smuzhiyun 	 *fromwire.fw_err_drop
1562*4882a593Smuzhiyun 	 */
1563*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_drop);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
1566*4882a593Smuzhiyun 	 *fromwire.fw_rx_vxlan
1567*4882a593Smuzhiyun 	 */
1568*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_rx_vxlan);
1569*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
1570*4882a593Smuzhiyun 	 *fromwire.fw_rx_vxlan_err
1571*4882a593Smuzhiyun 	 */
1572*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_rx_vxlan_err);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	/* LRO */
1575*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1576*4882a593Smuzhiyun 	 *fw_lro_pkts
1577*4882a593Smuzhiyun 	 */
1578*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_pkts);
1579*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1580*4882a593Smuzhiyun 	 *fw_lro_octs
1581*4882a593Smuzhiyun 	 */
1582*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_octs);
1583*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromwire.fw_total_lro */
1584*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_lro);
1585*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromwire.fw_lro_aborts */
1586*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts);
1587*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1588*4882a593Smuzhiyun 	 *fw_lro_aborts_port
1589*4882a593Smuzhiyun 	 */
1590*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_port);
1591*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1592*4882a593Smuzhiyun 	 *fw_lro_aborts_seq
1593*4882a593Smuzhiyun 	 */
1594*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_seq);
1595*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1596*4882a593Smuzhiyun 	 *fw_lro_aborts_tsval
1597*4882a593Smuzhiyun 	 */
1598*4882a593Smuzhiyun 	data[i++] =
1599*4882a593Smuzhiyun 		CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_tsval);
1600*4882a593Smuzhiyun 	/*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
1601*4882a593Smuzhiyun 	 *fw_lro_aborts_timer
1602*4882a593Smuzhiyun 	 */
1603*4882a593Smuzhiyun 	/* intrmod: packet forward rate */
1604*4882a593Smuzhiyun 	data[i++] =
1605*4882a593Smuzhiyun 		CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_timer);
1606*4882a593Smuzhiyun 	/*per_core_stats[j].link_stats[i].fromwire.fw_lro_aborts */
1607*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fwd_rate);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	/* mac: link-level stats */
1610*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_RX_STAT0 */
1611*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_rcvd);
1612*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_RX_STAT1 */
1613*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.bytes_rcvd);
1614*4882a593Smuzhiyun 	/*CVMX_PKI_STATX_STAT5 */
1615*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_bcst);
1616*4882a593Smuzhiyun 	/*CVMX_PKI_STATX_STAT5 */
1617*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_mcst);
1618*4882a593Smuzhiyun 	/*wqe->word2.err_code or wqe->word2.err_level */
1619*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.runts);
1620*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_RX_STAT2 */
1621*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.ctl_rcvd);
1622*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_RX_STAT6 */
1623*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fifo_err);
1624*4882a593Smuzhiyun 	/*CVMX_BGXX_CMRX_RX_STAT4 */
1625*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.dmac_drop);
1626*4882a593Smuzhiyun 	/*wqe->word2.err_code or wqe->word2.err_level */
1627*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fcs_err);
1628*4882a593Smuzhiyun 	/*lio->link_changes*/
1629*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(lio->link_changes);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	for (j = 0; j < MAX_OCTEON_INSTR_QUEUES(oct_dev); j++) {
1632*4882a593Smuzhiyun 		if (!(oct_dev->io_qmask.iq & BIT_ULL(j)))
1633*4882a593Smuzhiyun 			continue;
1634*4882a593Smuzhiyun 		/*packets to network port*/
1635*4882a593Smuzhiyun 		/*# of packets tx to network */
1636*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_done);
1637*4882a593Smuzhiyun 		/*# of bytes tx to network */
1638*4882a593Smuzhiyun 		data[i++] =
1639*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_tot_bytes);
1640*4882a593Smuzhiyun 		/*# of packets dropped */
1641*4882a593Smuzhiyun 		data[i++] =
1642*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_dropped);
1643*4882a593Smuzhiyun 		/*# of tx fails due to queue full */
1644*4882a593Smuzhiyun 		data[i++] =
1645*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_iq_busy);
1646*4882a593Smuzhiyun 		/*XXX gather entries sent */
1647*4882a593Smuzhiyun 		data[i++] =
1648*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.sgentry_sent);
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 		/*instruction to firmware: data and control */
1651*4882a593Smuzhiyun 		/*# of instructions to the queue */
1652*4882a593Smuzhiyun 		data[i++] =
1653*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_posted);
1654*4882a593Smuzhiyun 		/*# of instructions processed */
1655*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1656*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.instr_processed);
1657*4882a593Smuzhiyun 		/*# of instructions could not be processed */
1658*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1659*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.instr_dropped);
1660*4882a593Smuzhiyun 		/*bytes sent through the queue */
1661*4882a593Smuzhiyun 		data[i++] =
1662*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.bytes_sent);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 		/*tso request*/
1665*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_gso);
1666*4882a593Smuzhiyun 		/*vxlan request*/
1667*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_vxlan);
1668*4882a593Smuzhiyun 		/*txq restart*/
1669*4882a593Smuzhiyun 		data[i++] =
1670*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_restart);
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	/* RX */
1674*4882a593Smuzhiyun 	for (j = 0; j < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); j++) {
1675*4882a593Smuzhiyun 		if (!(oct_dev->io_qmask.oq & BIT_ULL(j)))
1676*4882a593Smuzhiyun 			continue;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 		/*packets send to TCP/IP network stack */
1679*4882a593Smuzhiyun 		/*# of packets to network stack */
1680*4882a593Smuzhiyun 		data[i++] =
1681*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.rx_pkts_received);
1682*4882a593Smuzhiyun 		/*# of bytes to network stack */
1683*4882a593Smuzhiyun 		data[i++] =
1684*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.rx_bytes_received);
1685*4882a593Smuzhiyun 		/*# of packets dropped */
1686*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem +
1687*4882a593Smuzhiyun 				       oct_dev->droq[j]->stats.dropped_toomany +
1688*4882a593Smuzhiyun 				       oct_dev->droq[j]->stats.rx_dropped);
1689*4882a593Smuzhiyun 		data[i++] =
1690*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem);
1691*4882a593Smuzhiyun 		data[i++] =
1692*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.dropped_toomany);
1693*4882a593Smuzhiyun 		data[i++] =
1694*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.rx_dropped);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 		/*control and data path*/
1697*4882a593Smuzhiyun 		data[i++] =
1698*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.pkts_received);
1699*4882a593Smuzhiyun 		data[i++] =
1700*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.bytes_received);
1701*4882a593Smuzhiyun 		data[i++] =
1702*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.dropped_nodispatch);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 		data[i++] =
1705*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.rx_vxlan);
1706*4882a593Smuzhiyun 		data[i++] =
1707*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.rx_alloc_failure);
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun 
lio_vf_get_ethtool_stats(struct net_device * netdev,struct ethtool_stats * stats,u64 * data)1711*4882a593Smuzhiyun static void lio_vf_get_ethtool_stats(struct net_device *netdev,
1712*4882a593Smuzhiyun 				     struct ethtool_stats *stats
1713*4882a593Smuzhiyun 				     __attribute__((unused)),
1714*4882a593Smuzhiyun 				     u64 *data)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun 	struct rtnl_link_stats64 lstats;
1717*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1718*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1719*4882a593Smuzhiyun 	int i = 0, j, vj;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
1722*4882a593Smuzhiyun 		return;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	netdev->netdev_ops->ndo_get_stats64(netdev, &lstats);
1725*4882a593Smuzhiyun 	/* sum of oct->droq[oq_no]->stats->rx_pkts_received */
1726*4882a593Smuzhiyun 	data[i++] = lstats.rx_packets;
1727*4882a593Smuzhiyun 	/* sum of oct->instr_queue[iq_no]->stats.tx_done */
1728*4882a593Smuzhiyun 	data[i++] = lstats.tx_packets;
1729*4882a593Smuzhiyun 	/* sum of oct->droq[oq_no]->stats->rx_bytes_received */
1730*4882a593Smuzhiyun 	data[i++] = lstats.rx_bytes;
1731*4882a593Smuzhiyun 	/* sum of oct->instr_queue[iq_no]->stats.tx_tot_bytes */
1732*4882a593Smuzhiyun 	data[i++] = lstats.tx_bytes;
1733*4882a593Smuzhiyun 	data[i++] = lstats.rx_errors;
1734*4882a593Smuzhiyun 	data[i++] = lstats.tx_errors;
1735*4882a593Smuzhiyun 	 /* sum of oct->droq[oq_no]->stats->rx_dropped +
1736*4882a593Smuzhiyun 	  * oct->droq[oq_no]->stats->dropped_nodispatch +
1737*4882a593Smuzhiyun 	  * oct->droq[oq_no]->stats->dropped_toomany +
1738*4882a593Smuzhiyun 	  * oct->droq[oq_no]->stats->dropped_nomem
1739*4882a593Smuzhiyun 	  */
1740*4882a593Smuzhiyun 	data[i++] = lstats.rx_dropped;
1741*4882a593Smuzhiyun 	/* sum of oct->instr_queue[iq_no]->stats.tx_dropped */
1742*4882a593Smuzhiyun 	data[i++] = lstats.tx_dropped +
1743*4882a593Smuzhiyun 		oct_dev->link_stats.fromhost.fw_err_drop;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromwire.fw_total_mcast;
1746*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromhost.fw_total_mcast_sent;
1747*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromwire.fw_total_bcast;
1748*4882a593Smuzhiyun 	data[i++] = oct_dev->link_stats.fromhost.fw_total_bcast_sent;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/* lio->link_changes */
1751*4882a593Smuzhiyun 	data[i++] = CVM_CAST64(lio->link_changes);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	for (vj = 0; vj < oct_dev->num_iqs; vj++) {
1754*4882a593Smuzhiyun 		j = lio->linfo.txpciq[vj].s.q_no;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 		/* packets to network port */
1757*4882a593Smuzhiyun 		/* # of packets tx to network */
1758*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_done);
1759*4882a593Smuzhiyun 		 /* # of bytes tx to network */
1760*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1761*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.tx_tot_bytes);
1762*4882a593Smuzhiyun 		/* # of packets dropped */
1763*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1764*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.tx_dropped);
1765*4882a593Smuzhiyun 		/* # of tx fails due to queue full */
1766*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1767*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.tx_iq_busy);
1768*4882a593Smuzhiyun 		/* XXX gather entries sent */
1769*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1770*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.sgentry_sent);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 		/* instruction to firmware: data and control */
1773*4882a593Smuzhiyun 		/* # of instructions to the queue */
1774*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1775*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.instr_posted);
1776*4882a593Smuzhiyun 		/* # of instructions processed */
1777*4882a593Smuzhiyun 		data[i++] =
1778*4882a593Smuzhiyun 		    CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_processed);
1779*4882a593Smuzhiyun 		/* # of instructions could not be processed */
1780*4882a593Smuzhiyun 		data[i++] =
1781*4882a593Smuzhiyun 		    CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_dropped);
1782*4882a593Smuzhiyun 		/* bytes sent through the queue */
1783*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1784*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.bytes_sent);
1785*4882a593Smuzhiyun 		/* tso request */
1786*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_gso);
1787*4882a593Smuzhiyun 		/* vxlan request */
1788*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_vxlan);
1789*4882a593Smuzhiyun 		/* txq restart */
1790*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1791*4882a593Smuzhiyun 				oct_dev->instr_queue[j]->stats.tx_restart);
1792*4882a593Smuzhiyun 	}
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	/* RX */
1795*4882a593Smuzhiyun 	for (vj = 0; vj < oct_dev->num_oqs; vj++) {
1796*4882a593Smuzhiyun 		j = lio->linfo.rxpciq[vj].s.q_no;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 		/* packets send to TCP/IP network stack */
1799*4882a593Smuzhiyun 		/* # of packets to network stack */
1800*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1801*4882a593Smuzhiyun 				oct_dev->droq[j]->stats.rx_pkts_received);
1802*4882a593Smuzhiyun 		/* # of bytes to network stack */
1803*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(
1804*4882a593Smuzhiyun 				oct_dev->droq[j]->stats.rx_bytes_received);
1805*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem +
1806*4882a593Smuzhiyun 				       oct_dev->droq[j]->stats.dropped_toomany +
1807*4882a593Smuzhiyun 				       oct_dev->droq[j]->stats.rx_dropped);
1808*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem);
1809*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_toomany);
1810*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.rx_dropped);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 		/* control and data path */
1813*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.pkts_received);
1814*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.bytes_received);
1815*4882a593Smuzhiyun 		data[i++] =
1816*4882a593Smuzhiyun 			CVM_CAST64(oct_dev->droq[j]->stats.dropped_nodispatch);
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 		data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.rx_vxlan);
1819*4882a593Smuzhiyun 		data[i++] =
1820*4882a593Smuzhiyun 		    CVM_CAST64(oct_dev->droq[j]->stats.rx_alloc_failure);
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun 
lio_get_priv_flags_strings(struct lio * lio,u8 * data)1824*4882a593Smuzhiyun static void lio_get_priv_flags_strings(struct lio *lio, u8 *data)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1827*4882a593Smuzhiyun 	int i;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	switch (oct_dev->chip_id) {
1830*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
1831*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
1832*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(oct_priv_flags_strings); i++) {
1833*4882a593Smuzhiyun 			sprintf(data, "%s", oct_priv_flags_strings[i]);
1834*4882a593Smuzhiyun 			data += ETH_GSTRING_LEN;
1835*4882a593Smuzhiyun 		}
1836*4882a593Smuzhiyun 		break;
1837*4882a593Smuzhiyun 	case OCTEON_CN68XX:
1838*4882a593Smuzhiyun 	case OCTEON_CN66XX:
1839*4882a593Smuzhiyun 		break;
1840*4882a593Smuzhiyun 	default:
1841*4882a593Smuzhiyun 		netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
1842*4882a593Smuzhiyun 		break;
1843*4882a593Smuzhiyun 	}
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
lio_get_strings(struct net_device * netdev,u32 stringset,u8 * data)1846*4882a593Smuzhiyun static void lio_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1849*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1850*4882a593Smuzhiyun 	int num_iq_stats, num_oq_stats, i, j;
1851*4882a593Smuzhiyun 	int num_stats;
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	switch (stringset) {
1854*4882a593Smuzhiyun 	case ETH_SS_STATS:
1855*4882a593Smuzhiyun 		num_stats = ARRAY_SIZE(oct_stats_strings);
1856*4882a593Smuzhiyun 		for (j = 0; j < num_stats; j++) {
1857*4882a593Smuzhiyun 			sprintf(data, "%s", oct_stats_strings[j]);
1858*4882a593Smuzhiyun 			data += ETH_GSTRING_LEN;
1859*4882a593Smuzhiyun 		}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 		num_iq_stats = ARRAY_SIZE(oct_iq_stats_strings);
1862*4882a593Smuzhiyun 		for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct_dev); i++) {
1863*4882a593Smuzhiyun 			if (!(oct_dev->io_qmask.iq & BIT_ULL(i)))
1864*4882a593Smuzhiyun 				continue;
1865*4882a593Smuzhiyun 			for (j = 0; j < num_iq_stats; j++) {
1866*4882a593Smuzhiyun 				sprintf(data, "tx-%d-%s", i,
1867*4882a593Smuzhiyun 					oct_iq_stats_strings[j]);
1868*4882a593Smuzhiyun 				data += ETH_GSTRING_LEN;
1869*4882a593Smuzhiyun 			}
1870*4882a593Smuzhiyun 		}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 		num_oq_stats = ARRAY_SIZE(oct_droq_stats_strings);
1873*4882a593Smuzhiyun 		for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); i++) {
1874*4882a593Smuzhiyun 			if (!(oct_dev->io_qmask.oq & BIT_ULL(i)))
1875*4882a593Smuzhiyun 				continue;
1876*4882a593Smuzhiyun 			for (j = 0; j < num_oq_stats; j++) {
1877*4882a593Smuzhiyun 				sprintf(data, "rx-%d-%s", i,
1878*4882a593Smuzhiyun 					oct_droq_stats_strings[j]);
1879*4882a593Smuzhiyun 				data += ETH_GSTRING_LEN;
1880*4882a593Smuzhiyun 			}
1881*4882a593Smuzhiyun 		}
1882*4882a593Smuzhiyun 		break;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	case ETH_SS_PRIV_FLAGS:
1885*4882a593Smuzhiyun 		lio_get_priv_flags_strings(lio, data);
1886*4882a593Smuzhiyun 		break;
1887*4882a593Smuzhiyun 	default:
1888*4882a593Smuzhiyun 		netif_info(lio, drv, lio->netdev, "Unknown Stringset !!\n");
1889*4882a593Smuzhiyun 		break;
1890*4882a593Smuzhiyun 	}
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun 
lio_vf_get_strings(struct net_device * netdev,u32 stringset,u8 * data)1893*4882a593Smuzhiyun static void lio_vf_get_strings(struct net_device *netdev, u32 stringset,
1894*4882a593Smuzhiyun 			       u8 *data)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	int num_iq_stats, num_oq_stats, i, j;
1897*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1898*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1899*4882a593Smuzhiyun 	int num_stats;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	switch (stringset) {
1902*4882a593Smuzhiyun 	case ETH_SS_STATS:
1903*4882a593Smuzhiyun 		num_stats = ARRAY_SIZE(oct_vf_stats_strings);
1904*4882a593Smuzhiyun 		for (j = 0; j < num_stats; j++) {
1905*4882a593Smuzhiyun 			sprintf(data, "%s", oct_vf_stats_strings[j]);
1906*4882a593Smuzhiyun 			data += ETH_GSTRING_LEN;
1907*4882a593Smuzhiyun 		}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 		num_iq_stats = ARRAY_SIZE(oct_iq_stats_strings);
1910*4882a593Smuzhiyun 		for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct_dev); i++) {
1911*4882a593Smuzhiyun 			if (!(oct_dev->io_qmask.iq & BIT_ULL(i)))
1912*4882a593Smuzhiyun 				continue;
1913*4882a593Smuzhiyun 			for (j = 0; j < num_iq_stats; j++) {
1914*4882a593Smuzhiyun 				sprintf(data, "tx-%d-%s", i,
1915*4882a593Smuzhiyun 					oct_iq_stats_strings[j]);
1916*4882a593Smuzhiyun 				data += ETH_GSTRING_LEN;
1917*4882a593Smuzhiyun 			}
1918*4882a593Smuzhiyun 		}
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 		num_oq_stats = ARRAY_SIZE(oct_droq_stats_strings);
1921*4882a593Smuzhiyun 		for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); i++) {
1922*4882a593Smuzhiyun 			if (!(oct_dev->io_qmask.oq & BIT_ULL(i)))
1923*4882a593Smuzhiyun 				continue;
1924*4882a593Smuzhiyun 			for (j = 0; j < num_oq_stats; j++) {
1925*4882a593Smuzhiyun 				sprintf(data, "rx-%d-%s", i,
1926*4882a593Smuzhiyun 					oct_droq_stats_strings[j]);
1927*4882a593Smuzhiyun 				data += ETH_GSTRING_LEN;
1928*4882a593Smuzhiyun 			}
1929*4882a593Smuzhiyun 		}
1930*4882a593Smuzhiyun 		break;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	case ETH_SS_PRIV_FLAGS:
1933*4882a593Smuzhiyun 		lio_get_priv_flags_strings(lio, data);
1934*4882a593Smuzhiyun 		break;
1935*4882a593Smuzhiyun 	default:
1936*4882a593Smuzhiyun 		netif_info(lio, drv, lio->netdev, "Unknown Stringset !!\n");
1937*4882a593Smuzhiyun 		break;
1938*4882a593Smuzhiyun 	}
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun 
lio_get_priv_flags_ss_count(struct lio * lio)1941*4882a593Smuzhiyun static int lio_get_priv_flags_ss_count(struct lio *lio)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	switch (oct_dev->chip_id) {
1946*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
1947*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
1948*4882a593Smuzhiyun 		return ARRAY_SIZE(oct_priv_flags_strings);
1949*4882a593Smuzhiyun 	case OCTEON_CN68XX:
1950*4882a593Smuzhiyun 	case OCTEON_CN66XX:
1951*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1952*4882a593Smuzhiyun 	default:
1953*4882a593Smuzhiyun 		netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
1954*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun 
lio_get_sset_count(struct net_device * netdev,int sset)1958*4882a593Smuzhiyun static int lio_get_sset_count(struct net_device *netdev, int sset)
1959*4882a593Smuzhiyun {
1960*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1961*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	switch (sset) {
1964*4882a593Smuzhiyun 	case ETH_SS_STATS:
1965*4882a593Smuzhiyun 		return (ARRAY_SIZE(oct_stats_strings) +
1966*4882a593Smuzhiyun 			ARRAY_SIZE(oct_iq_stats_strings) * oct_dev->num_iqs +
1967*4882a593Smuzhiyun 			ARRAY_SIZE(oct_droq_stats_strings) * oct_dev->num_oqs);
1968*4882a593Smuzhiyun 	case ETH_SS_PRIV_FLAGS:
1969*4882a593Smuzhiyun 		return lio_get_priv_flags_ss_count(lio);
1970*4882a593Smuzhiyun 	default:
1971*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1972*4882a593Smuzhiyun 	}
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun 
lio_vf_get_sset_count(struct net_device * netdev,int sset)1975*4882a593Smuzhiyun static int lio_vf_get_sset_count(struct net_device *netdev, int sset)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
1978*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	switch (sset) {
1981*4882a593Smuzhiyun 	case ETH_SS_STATS:
1982*4882a593Smuzhiyun 		return (ARRAY_SIZE(oct_vf_stats_strings) +
1983*4882a593Smuzhiyun 			ARRAY_SIZE(oct_iq_stats_strings) * oct_dev->num_iqs +
1984*4882a593Smuzhiyun 			ARRAY_SIZE(oct_droq_stats_strings) * oct_dev->num_oqs);
1985*4882a593Smuzhiyun 	case ETH_SS_PRIV_FLAGS:
1986*4882a593Smuzhiyun 		return lio_get_priv_flags_ss_count(lio);
1987*4882a593Smuzhiyun 	default:
1988*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun /*  get interrupt moderation parameters */
octnet_get_intrmod_cfg(struct lio * lio,struct oct_intrmod_cfg * intr_cfg)1993*4882a593Smuzhiyun static int octnet_get_intrmod_cfg(struct lio *lio,
1994*4882a593Smuzhiyun 				  struct oct_intrmod_cfg *intr_cfg)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
1997*4882a593Smuzhiyun 	struct oct_intrmod_resp *resp;
1998*4882a593Smuzhiyun 	int retval;
1999*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	/* Alloc soft command */
2002*4882a593Smuzhiyun 	sc = (struct octeon_soft_command *)
2003*4882a593Smuzhiyun 		octeon_alloc_soft_command(oct_dev,
2004*4882a593Smuzhiyun 					  0,
2005*4882a593Smuzhiyun 					  sizeof(struct oct_intrmod_resp), 0);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	if (!sc)
2008*4882a593Smuzhiyun 		return -ENOMEM;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	resp = (struct oct_intrmod_resp *)sc->virtrptr;
2011*4882a593Smuzhiyun 	memset(resp, 0, sizeof(struct oct_intrmod_resp));
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	sc->iq_no = lio->linfo.txpciq[0].s.q_no;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC,
2016*4882a593Smuzhiyun 				    OPCODE_NIC_INTRMOD_PARAMS, 0, 0, 0);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	init_completion(&sc->complete);
2019*4882a593Smuzhiyun 	sc->sc_status = OCTEON_REQUEST_PENDING;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	retval = octeon_send_soft_command(oct_dev, sc);
2022*4882a593Smuzhiyun 	if (retval == IQ_SEND_FAILED) {
2023*4882a593Smuzhiyun 		octeon_free_soft_command(oct_dev, sc);
2024*4882a593Smuzhiyun 		return -EINVAL;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	/* Sleep on a wait queue till the cond flag indicates that the
2028*4882a593Smuzhiyun 	 * response arrived or timed-out.
2029*4882a593Smuzhiyun 	 */
2030*4882a593Smuzhiyun 	retval = wait_for_sc_completion_timeout(oct_dev, sc, 0);
2031*4882a593Smuzhiyun 	if (retval)
2032*4882a593Smuzhiyun 		return -ENODEV;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	if (resp->status) {
2035*4882a593Smuzhiyun 		dev_err(&oct_dev->pci_dev->dev,
2036*4882a593Smuzhiyun 			"Get interrupt moderation parameters failed\n");
2037*4882a593Smuzhiyun 		WRITE_ONCE(sc->caller_is_done, true);
2038*4882a593Smuzhiyun 		return -ENODEV;
2039*4882a593Smuzhiyun 	}
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	octeon_swap_8B_data((u64 *)&resp->intrmod,
2042*4882a593Smuzhiyun 			    (sizeof(struct oct_intrmod_cfg)) / 8);
2043*4882a593Smuzhiyun 	memcpy(intr_cfg, &resp->intrmod, sizeof(struct oct_intrmod_cfg));
2044*4882a593Smuzhiyun 	WRITE_ONCE(sc->caller_is_done, true);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	return 0;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun /*  Configure interrupt moderation parameters */
octnet_set_intrmod_cfg(struct lio * lio,struct oct_intrmod_cfg * intr_cfg)2050*4882a593Smuzhiyun static int octnet_set_intrmod_cfg(struct lio *lio,
2051*4882a593Smuzhiyun 				  struct oct_intrmod_cfg *intr_cfg)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun 	struct octeon_soft_command *sc;
2054*4882a593Smuzhiyun 	struct oct_intrmod_cfg *cfg;
2055*4882a593Smuzhiyun 	int retval;
2056*4882a593Smuzhiyun 	struct octeon_device *oct_dev = lio->oct_dev;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	/* Alloc soft command */
2059*4882a593Smuzhiyun 	sc = (struct octeon_soft_command *)
2060*4882a593Smuzhiyun 		octeon_alloc_soft_command(oct_dev,
2061*4882a593Smuzhiyun 					  sizeof(struct oct_intrmod_cfg),
2062*4882a593Smuzhiyun 					  16, 0);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	if (!sc)
2065*4882a593Smuzhiyun 		return -ENOMEM;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	cfg = (struct oct_intrmod_cfg *)sc->virtdptr;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	memcpy(cfg, intr_cfg, sizeof(struct oct_intrmod_cfg));
2070*4882a593Smuzhiyun 	octeon_swap_8B_data((u64 *)cfg, (sizeof(struct oct_intrmod_cfg)) / 8);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	sc->iq_no = lio->linfo.txpciq[0].s.q_no;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC,
2075*4882a593Smuzhiyun 				    OPCODE_NIC_INTRMOD_CFG, 0, 0, 0);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	init_completion(&sc->complete);
2078*4882a593Smuzhiyun 	sc->sc_status = OCTEON_REQUEST_PENDING;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	retval = octeon_send_soft_command(oct_dev, sc);
2081*4882a593Smuzhiyun 	if (retval == IQ_SEND_FAILED) {
2082*4882a593Smuzhiyun 		octeon_free_soft_command(oct_dev, sc);
2083*4882a593Smuzhiyun 		return -EINVAL;
2084*4882a593Smuzhiyun 	}
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	/* Sleep on a wait queue till the cond flag indicates that the
2087*4882a593Smuzhiyun 	 * response arrived or timed-out.
2088*4882a593Smuzhiyun 	 */
2089*4882a593Smuzhiyun 	retval = wait_for_sc_completion_timeout(oct_dev, sc, 0);
2090*4882a593Smuzhiyun 	if (retval)
2091*4882a593Smuzhiyun 		return retval;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	retval = sc->sc_status;
2094*4882a593Smuzhiyun 	if (retval == 0) {
2095*4882a593Smuzhiyun 		dev_info(&oct_dev->pci_dev->dev,
2096*4882a593Smuzhiyun 			 "Rx-Adaptive Interrupt moderation %s\n",
2097*4882a593Smuzhiyun 			 (intr_cfg->rx_enable) ?
2098*4882a593Smuzhiyun 			 "enabled" : "disabled");
2099*4882a593Smuzhiyun 		WRITE_ONCE(sc->caller_is_done, true);
2100*4882a593Smuzhiyun 		return 0;
2101*4882a593Smuzhiyun 	}
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	dev_err(&oct_dev->pci_dev->dev,
2104*4882a593Smuzhiyun 		"intrmod config failed. Status: %x\n", retval);
2105*4882a593Smuzhiyun 	WRITE_ONCE(sc->caller_is_done, true);
2106*4882a593Smuzhiyun 	return -ENODEV;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun 
lio_get_intr_coalesce(struct net_device * netdev,struct ethtool_coalesce * intr_coal)2109*4882a593Smuzhiyun static int lio_get_intr_coalesce(struct net_device *netdev,
2110*4882a593Smuzhiyun 				 struct ethtool_coalesce *intr_coal)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
2113*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2114*4882a593Smuzhiyun 	struct octeon_instr_queue *iq;
2115*4882a593Smuzhiyun 	struct oct_intrmod_cfg intrmod_cfg;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	if (octnet_get_intrmod_cfg(lio, &intrmod_cfg))
2118*4882a593Smuzhiyun 		return -ENODEV;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	switch (oct->chip_id) {
2121*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
2122*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID: {
2123*4882a593Smuzhiyun 		if (!intrmod_cfg.rx_enable) {
2124*4882a593Smuzhiyun 			intr_coal->rx_coalesce_usecs = oct->rx_coalesce_usecs;
2125*4882a593Smuzhiyun 			intr_coal->rx_max_coalesced_frames =
2126*4882a593Smuzhiyun 				oct->rx_max_coalesced_frames;
2127*4882a593Smuzhiyun 		}
2128*4882a593Smuzhiyun 		if (!intrmod_cfg.tx_enable)
2129*4882a593Smuzhiyun 			intr_coal->tx_max_coalesced_frames =
2130*4882a593Smuzhiyun 				oct->tx_max_coalesced_frames;
2131*4882a593Smuzhiyun 		break;
2132*4882a593Smuzhiyun 	}
2133*4882a593Smuzhiyun 	case OCTEON_CN68XX:
2134*4882a593Smuzhiyun 	case OCTEON_CN66XX: {
2135*4882a593Smuzhiyun 		struct octeon_cn6xxx *cn6xxx =
2136*4882a593Smuzhiyun 			(struct octeon_cn6xxx *)oct->chip;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 		if (!intrmod_cfg.rx_enable) {
2139*4882a593Smuzhiyun 			intr_coal->rx_coalesce_usecs =
2140*4882a593Smuzhiyun 				CFG_GET_OQ_INTR_TIME(cn6xxx->conf);
2141*4882a593Smuzhiyun 			intr_coal->rx_max_coalesced_frames =
2142*4882a593Smuzhiyun 				CFG_GET_OQ_INTR_PKT(cn6xxx->conf);
2143*4882a593Smuzhiyun 		}
2144*4882a593Smuzhiyun 		iq = oct->instr_queue[lio->linfo.txpciq[0].s.q_no];
2145*4882a593Smuzhiyun 		intr_coal->tx_max_coalesced_frames = iq->fill_threshold;
2146*4882a593Smuzhiyun 		break;
2147*4882a593Smuzhiyun 	}
2148*4882a593Smuzhiyun 	default:
2149*4882a593Smuzhiyun 		netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
2150*4882a593Smuzhiyun 		return -EINVAL;
2151*4882a593Smuzhiyun 	}
2152*4882a593Smuzhiyun 	if (intrmod_cfg.rx_enable) {
2153*4882a593Smuzhiyun 		intr_coal->use_adaptive_rx_coalesce =
2154*4882a593Smuzhiyun 			intrmod_cfg.rx_enable;
2155*4882a593Smuzhiyun 		intr_coal->rate_sample_interval =
2156*4882a593Smuzhiyun 			intrmod_cfg.check_intrvl;
2157*4882a593Smuzhiyun 		intr_coal->pkt_rate_high =
2158*4882a593Smuzhiyun 			intrmod_cfg.maxpkt_ratethr;
2159*4882a593Smuzhiyun 		intr_coal->pkt_rate_low =
2160*4882a593Smuzhiyun 			intrmod_cfg.minpkt_ratethr;
2161*4882a593Smuzhiyun 		intr_coal->rx_max_coalesced_frames_high =
2162*4882a593Smuzhiyun 			intrmod_cfg.rx_maxcnt_trigger;
2163*4882a593Smuzhiyun 		intr_coal->rx_coalesce_usecs_high =
2164*4882a593Smuzhiyun 			intrmod_cfg.rx_maxtmr_trigger;
2165*4882a593Smuzhiyun 		intr_coal->rx_coalesce_usecs_low =
2166*4882a593Smuzhiyun 			intrmod_cfg.rx_mintmr_trigger;
2167*4882a593Smuzhiyun 		intr_coal->rx_max_coalesced_frames_low =
2168*4882a593Smuzhiyun 			intrmod_cfg.rx_mincnt_trigger;
2169*4882a593Smuzhiyun 	}
2170*4882a593Smuzhiyun 	if ((OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) &&
2171*4882a593Smuzhiyun 	    (intrmod_cfg.tx_enable)) {
2172*4882a593Smuzhiyun 		intr_coal->use_adaptive_tx_coalesce =
2173*4882a593Smuzhiyun 			intrmod_cfg.tx_enable;
2174*4882a593Smuzhiyun 		intr_coal->tx_max_coalesced_frames_high =
2175*4882a593Smuzhiyun 			intrmod_cfg.tx_maxcnt_trigger;
2176*4882a593Smuzhiyun 		intr_coal->tx_max_coalesced_frames_low =
2177*4882a593Smuzhiyun 			intrmod_cfg.tx_mincnt_trigger;
2178*4882a593Smuzhiyun 	}
2179*4882a593Smuzhiyun 	return 0;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun /* Enable/Disable auto interrupt Moderation */
oct_cfg_adaptive_intr(struct lio * lio,struct oct_intrmod_cfg * intrmod_cfg,struct ethtool_coalesce * intr_coal)2183*4882a593Smuzhiyun static int oct_cfg_adaptive_intr(struct lio *lio,
2184*4882a593Smuzhiyun 				 struct oct_intrmod_cfg *intrmod_cfg,
2185*4882a593Smuzhiyun 				 struct ethtool_coalesce *intr_coal)
2186*4882a593Smuzhiyun {
2187*4882a593Smuzhiyun 	int ret = 0;
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	if (intrmod_cfg->rx_enable || intrmod_cfg->tx_enable) {
2190*4882a593Smuzhiyun 		intrmod_cfg->check_intrvl = intr_coal->rate_sample_interval;
2191*4882a593Smuzhiyun 		intrmod_cfg->maxpkt_ratethr = intr_coal->pkt_rate_high;
2192*4882a593Smuzhiyun 		intrmod_cfg->minpkt_ratethr = intr_coal->pkt_rate_low;
2193*4882a593Smuzhiyun 	}
2194*4882a593Smuzhiyun 	if (intrmod_cfg->rx_enable) {
2195*4882a593Smuzhiyun 		intrmod_cfg->rx_maxcnt_trigger =
2196*4882a593Smuzhiyun 			intr_coal->rx_max_coalesced_frames_high;
2197*4882a593Smuzhiyun 		intrmod_cfg->rx_maxtmr_trigger =
2198*4882a593Smuzhiyun 			intr_coal->rx_coalesce_usecs_high;
2199*4882a593Smuzhiyun 		intrmod_cfg->rx_mintmr_trigger =
2200*4882a593Smuzhiyun 			intr_coal->rx_coalesce_usecs_low;
2201*4882a593Smuzhiyun 		intrmod_cfg->rx_mincnt_trigger =
2202*4882a593Smuzhiyun 			intr_coal->rx_max_coalesced_frames_low;
2203*4882a593Smuzhiyun 	}
2204*4882a593Smuzhiyun 	if (intrmod_cfg->tx_enable) {
2205*4882a593Smuzhiyun 		intrmod_cfg->tx_maxcnt_trigger =
2206*4882a593Smuzhiyun 			intr_coal->tx_max_coalesced_frames_high;
2207*4882a593Smuzhiyun 		intrmod_cfg->tx_mincnt_trigger =
2208*4882a593Smuzhiyun 			intr_coal->tx_max_coalesced_frames_low;
2209*4882a593Smuzhiyun 	}
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	ret = octnet_set_intrmod_cfg(lio, intrmod_cfg);
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	return ret;
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun static int
oct_cfg_rx_intrcnt(struct lio * lio,struct oct_intrmod_cfg * intrmod,struct ethtool_coalesce * intr_coal)2217*4882a593Smuzhiyun oct_cfg_rx_intrcnt(struct lio *lio,
2218*4882a593Smuzhiyun 		   struct oct_intrmod_cfg *intrmod,
2219*4882a593Smuzhiyun 		   struct ethtool_coalesce *intr_coal)
2220*4882a593Smuzhiyun {
2221*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2222*4882a593Smuzhiyun 	u32 rx_max_coalesced_frames;
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 	/* Config Cnt based interrupt values */
2225*4882a593Smuzhiyun 	switch (oct->chip_id) {
2226*4882a593Smuzhiyun 	case OCTEON_CN68XX:
2227*4882a593Smuzhiyun 	case OCTEON_CN66XX: {
2228*4882a593Smuzhiyun 		struct octeon_cn6xxx *cn6xxx =
2229*4882a593Smuzhiyun 			(struct octeon_cn6xxx *)oct->chip;
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 		if (!intr_coal->rx_max_coalesced_frames)
2232*4882a593Smuzhiyun 			rx_max_coalesced_frames = CN6XXX_OQ_INTR_PKT;
2233*4882a593Smuzhiyun 		else
2234*4882a593Smuzhiyun 			rx_max_coalesced_frames =
2235*4882a593Smuzhiyun 				intr_coal->rx_max_coalesced_frames;
2236*4882a593Smuzhiyun 		octeon_write_csr(oct, CN6XXX_SLI_OQ_INT_LEVEL_PKTS,
2237*4882a593Smuzhiyun 				 rx_max_coalesced_frames);
2238*4882a593Smuzhiyun 		CFG_SET_OQ_INTR_PKT(cn6xxx->conf, rx_max_coalesced_frames);
2239*4882a593Smuzhiyun 		break;
2240*4882a593Smuzhiyun 	}
2241*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID: {
2242*4882a593Smuzhiyun 		int q_no;
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 		if (!intr_coal->rx_max_coalesced_frames)
2245*4882a593Smuzhiyun 			rx_max_coalesced_frames = intrmod->rx_frames;
2246*4882a593Smuzhiyun 		else
2247*4882a593Smuzhiyun 			rx_max_coalesced_frames =
2248*4882a593Smuzhiyun 			    intr_coal->rx_max_coalesced_frames;
2249*4882a593Smuzhiyun 		for (q_no = 0; q_no < oct->num_oqs; q_no++) {
2250*4882a593Smuzhiyun 			q_no += oct->sriov_info.pf_srn;
2251*4882a593Smuzhiyun 			octeon_write_csr64(
2252*4882a593Smuzhiyun 			    oct, CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no),
2253*4882a593Smuzhiyun 			    (octeon_read_csr64(
2254*4882a593Smuzhiyun 				 oct, CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no)) &
2255*4882a593Smuzhiyun 			     (0x3fffff00000000UL)) |
2256*4882a593Smuzhiyun 				(rx_max_coalesced_frames - 1));
2257*4882a593Smuzhiyun 			/*consider setting resend bit*/
2258*4882a593Smuzhiyun 		}
2259*4882a593Smuzhiyun 		intrmod->rx_frames = rx_max_coalesced_frames;
2260*4882a593Smuzhiyun 		oct->rx_max_coalesced_frames = rx_max_coalesced_frames;
2261*4882a593Smuzhiyun 		break;
2262*4882a593Smuzhiyun 	}
2263*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID: {
2264*4882a593Smuzhiyun 		int q_no;
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 		if (!intr_coal->rx_max_coalesced_frames)
2267*4882a593Smuzhiyun 			rx_max_coalesced_frames = intrmod->rx_frames;
2268*4882a593Smuzhiyun 		else
2269*4882a593Smuzhiyun 			rx_max_coalesced_frames =
2270*4882a593Smuzhiyun 			    intr_coal->rx_max_coalesced_frames;
2271*4882a593Smuzhiyun 		for (q_no = 0; q_no < oct->num_oqs; q_no++) {
2272*4882a593Smuzhiyun 			octeon_write_csr64(
2273*4882a593Smuzhiyun 			    oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no),
2274*4882a593Smuzhiyun 			    (octeon_read_csr64(
2275*4882a593Smuzhiyun 				 oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no)) &
2276*4882a593Smuzhiyun 			     (0x3fffff00000000UL)) |
2277*4882a593Smuzhiyun 				(rx_max_coalesced_frames - 1));
2278*4882a593Smuzhiyun 			/*consider writing to resend bit here*/
2279*4882a593Smuzhiyun 		}
2280*4882a593Smuzhiyun 		intrmod->rx_frames = rx_max_coalesced_frames;
2281*4882a593Smuzhiyun 		oct->rx_max_coalesced_frames = rx_max_coalesced_frames;
2282*4882a593Smuzhiyun 		break;
2283*4882a593Smuzhiyun 	}
2284*4882a593Smuzhiyun 	default:
2285*4882a593Smuzhiyun 		return -EINVAL;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 	return 0;
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun 
oct_cfg_rx_intrtime(struct lio * lio,struct oct_intrmod_cfg * intrmod,struct ethtool_coalesce * intr_coal)2290*4882a593Smuzhiyun static int oct_cfg_rx_intrtime(struct lio *lio,
2291*4882a593Smuzhiyun 			       struct oct_intrmod_cfg *intrmod,
2292*4882a593Smuzhiyun 			       struct ethtool_coalesce *intr_coal)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2295*4882a593Smuzhiyun 	u32 time_threshold, rx_coalesce_usecs;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	/* Config Time based interrupt values */
2298*4882a593Smuzhiyun 	switch (oct->chip_id) {
2299*4882a593Smuzhiyun 	case OCTEON_CN68XX:
2300*4882a593Smuzhiyun 	case OCTEON_CN66XX: {
2301*4882a593Smuzhiyun 		struct octeon_cn6xxx *cn6xxx =
2302*4882a593Smuzhiyun 			(struct octeon_cn6xxx *)oct->chip;
2303*4882a593Smuzhiyun 		if (!intr_coal->rx_coalesce_usecs)
2304*4882a593Smuzhiyun 			rx_coalesce_usecs = CN6XXX_OQ_INTR_TIME;
2305*4882a593Smuzhiyun 		else
2306*4882a593Smuzhiyun 			rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 		time_threshold = lio_cn6xxx_get_oq_ticks(oct,
2309*4882a593Smuzhiyun 							 rx_coalesce_usecs);
2310*4882a593Smuzhiyun 		octeon_write_csr(oct,
2311*4882a593Smuzhiyun 				 CN6XXX_SLI_OQ_INT_LEVEL_TIME,
2312*4882a593Smuzhiyun 				 time_threshold);
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 		CFG_SET_OQ_INTR_TIME(cn6xxx->conf, rx_coalesce_usecs);
2315*4882a593Smuzhiyun 		break;
2316*4882a593Smuzhiyun 	}
2317*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID: {
2318*4882a593Smuzhiyun 		u64 time_threshold;
2319*4882a593Smuzhiyun 		int q_no;
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 		if (!intr_coal->rx_coalesce_usecs)
2322*4882a593Smuzhiyun 			rx_coalesce_usecs = intrmod->rx_usecs;
2323*4882a593Smuzhiyun 		else
2324*4882a593Smuzhiyun 			rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
2325*4882a593Smuzhiyun 		time_threshold =
2326*4882a593Smuzhiyun 		    cn23xx_pf_get_oq_ticks(oct, (u32)rx_coalesce_usecs);
2327*4882a593Smuzhiyun 		for (q_no = 0; q_no < oct->num_oqs; q_no++) {
2328*4882a593Smuzhiyun 			q_no += oct->sriov_info.pf_srn;
2329*4882a593Smuzhiyun 			octeon_write_csr64(oct,
2330*4882a593Smuzhiyun 					   CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no),
2331*4882a593Smuzhiyun 					   (intrmod->rx_frames |
2332*4882a593Smuzhiyun 					    ((u64)time_threshold << 32)));
2333*4882a593Smuzhiyun 			/*consider writing to resend bit here*/
2334*4882a593Smuzhiyun 		}
2335*4882a593Smuzhiyun 		intrmod->rx_usecs = rx_coalesce_usecs;
2336*4882a593Smuzhiyun 		oct->rx_coalesce_usecs = rx_coalesce_usecs;
2337*4882a593Smuzhiyun 		break;
2338*4882a593Smuzhiyun 	}
2339*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID: {
2340*4882a593Smuzhiyun 		u64 time_threshold;
2341*4882a593Smuzhiyun 		int q_no;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 		if (!intr_coal->rx_coalesce_usecs)
2344*4882a593Smuzhiyun 			rx_coalesce_usecs = intrmod->rx_usecs;
2345*4882a593Smuzhiyun 		else
2346*4882a593Smuzhiyun 			rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 		time_threshold =
2349*4882a593Smuzhiyun 		    cn23xx_vf_get_oq_ticks(oct, (u32)rx_coalesce_usecs);
2350*4882a593Smuzhiyun 		for (q_no = 0; q_no < oct->num_oqs; q_no++) {
2351*4882a593Smuzhiyun 			octeon_write_csr64(
2352*4882a593Smuzhiyun 				oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no),
2353*4882a593Smuzhiyun 				(intrmod->rx_frames |
2354*4882a593Smuzhiyun 				 ((u64)time_threshold << 32)));
2355*4882a593Smuzhiyun 			/*consider setting resend bit*/
2356*4882a593Smuzhiyun 		}
2357*4882a593Smuzhiyun 		intrmod->rx_usecs = rx_coalesce_usecs;
2358*4882a593Smuzhiyun 		oct->rx_coalesce_usecs = rx_coalesce_usecs;
2359*4882a593Smuzhiyun 		break;
2360*4882a593Smuzhiyun 	}
2361*4882a593Smuzhiyun 	default:
2362*4882a593Smuzhiyun 		return -EINVAL;
2363*4882a593Smuzhiyun 	}
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	return 0;
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun static int
oct_cfg_tx_intrcnt(struct lio * lio,struct oct_intrmod_cfg * intrmod,struct ethtool_coalesce * intr_coal)2369*4882a593Smuzhiyun oct_cfg_tx_intrcnt(struct lio *lio,
2370*4882a593Smuzhiyun 		   struct oct_intrmod_cfg *intrmod,
2371*4882a593Smuzhiyun 		   struct ethtool_coalesce *intr_coal)
2372*4882a593Smuzhiyun {
2373*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2374*4882a593Smuzhiyun 	u32 iq_intr_pkt;
2375*4882a593Smuzhiyun 	void __iomem *inst_cnt_reg;
2376*4882a593Smuzhiyun 	u64 val;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	/* Config Cnt based interrupt values */
2379*4882a593Smuzhiyun 	switch (oct->chip_id) {
2380*4882a593Smuzhiyun 	case OCTEON_CN68XX:
2381*4882a593Smuzhiyun 	case OCTEON_CN66XX:
2382*4882a593Smuzhiyun 		break;
2383*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
2384*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID: {
2385*4882a593Smuzhiyun 		int q_no;
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 		if (!intr_coal->tx_max_coalesced_frames)
2388*4882a593Smuzhiyun 			iq_intr_pkt = CN23XX_DEF_IQ_INTR_THRESHOLD &
2389*4882a593Smuzhiyun 				      CN23XX_PKT_IN_DONE_WMARK_MASK;
2390*4882a593Smuzhiyun 		else
2391*4882a593Smuzhiyun 			iq_intr_pkt = intr_coal->tx_max_coalesced_frames &
2392*4882a593Smuzhiyun 				      CN23XX_PKT_IN_DONE_WMARK_MASK;
2393*4882a593Smuzhiyun 		for (q_no = 0; q_no < oct->num_iqs; q_no++) {
2394*4882a593Smuzhiyun 			inst_cnt_reg = (oct->instr_queue[q_no])->inst_cnt_reg;
2395*4882a593Smuzhiyun 			val = readq(inst_cnt_reg);
2396*4882a593Smuzhiyun 			/*clear wmark and count.dont want to write count back*/
2397*4882a593Smuzhiyun 			val = (val & 0xFFFF000000000000ULL) |
2398*4882a593Smuzhiyun 			      ((u64)(iq_intr_pkt - 1)
2399*4882a593Smuzhiyun 			       << CN23XX_PKT_IN_DONE_WMARK_BIT_POS);
2400*4882a593Smuzhiyun 			writeq(val, inst_cnt_reg);
2401*4882a593Smuzhiyun 			/*consider setting resend bit*/
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 		intrmod->tx_frames = iq_intr_pkt;
2404*4882a593Smuzhiyun 		oct->tx_max_coalesced_frames = iq_intr_pkt;
2405*4882a593Smuzhiyun 		break;
2406*4882a593Smuzhiyun 	}
2407*4882a593Smuzhiyun 	default:
2408*4882a593Smuzhiyun 		return -EINVAL;
2409*4882a593Smuzhiyun 	}
2410*4882a593Smuzhiyun 	return 0;
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun 
lio_set_intr_coalesce(struct net_device * netdev,struct ethtool_coalesce * intr_coal)2413*4882a593Smuzhiyun static int lio_set_intr_coalesce(struct net_device *netdev,
2414*4882a593Smuzhiyun 				 struct ethtool_coalesce *intr_coal)
2415*4882a593Smuzhiyun {
2416*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
2417*4882a593Smuzhiyun 	int ret;
2418*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2419*4882a593Smuzhiyun 	struct oct_intrmod_cfg intrmod = {0};
2420*4882a593Smuzhiyun 	u32 j, q_no;
2421*4882a593Smuzhiyun 	int db_max, db_min;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	switch (oct->chip_id) {
2424*4882a593Smuzhiyun 	case OCTEON_CN68XX:
2425*4882a593Smuzhiyun 	case OCTEON_CN66XX:
2426*4882a593Smuzhiyun 		db_min = CN6XXX_DB_MIN;
2427*4882a593Smuzhiyun 		db_max = CN6XXX_DB_MAX;
2428*4882a593Smuzhiyun 		if ((intr_coal->tx_max_coalesced_frames >= db_min) &&
2429*4882a593Smuzhiyun 		    (intr_coal->tx_max_coalesced_frames <= db_max)) {
2430*4882a593Smuzhiyun 			for (j = 0; j < lio->linfo.num_txpciq; j++) {
2431*4882a593Smuzhiyun 				q_no = lio->linfo.txpciq[j].s.q_no;
2432*4882a593Smuzhiyun 				oct->instr_queue[q_no]->fill_threshold =
2433*4882a593Smuzhiyun 					intr_coal->tx_max_coalesced_frames;
2434*4882a593Smuzhiyun 			}
2435*4882a593Smuzhiyun 		} else {
2436*4882a593Smuzhiyun 			dev_err(&oct->pci_dev->dev,
2437*4882a593Smuzhiyun 				"LIQUIDIO: Invalid tx-frames:%d. Range is min:%d max:%d\n",
2438*4882a593Smuzhiyun 				intr_coal->tx_max_coalesced_frames,
2439*4882a593Smuzhiyun 				db_min, db_max);
2440*4882a593Smuzhiyun 			return -EINVAL;
2441*4882a593Smuzhiyun 		}
2442*4882a593Smuzhiyun 		break;
2443*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
2444*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
2445*4882a593Smuzhiyun 		break;
2446*4882a593Smuzhiyun 	default:
2447*4882a593Smuzhiyun 		return -EINVAL;
2448*4882a593Smuzhiyun 	}
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	intrmod.rx_enable = intr_coal->use_adaptive_rx_coalesce ? 1 : 0;
2451*4882a593Smuzhiyun 	intrmod.tx_enable = intr_coal->use_adaptive_tx_coalesce ? 1 : 0;
2452*4882a593Smuzhiyun 	intrmod.rx_frames = CFG_GET_OQ_INTR_PKT(octeon_get_conf(oct));
2453*4882a593Smuzhiyun 	intrmod.rx_usecs = CFG_GET_OQ_INTR_TIME(octeon_get_conf(oct));
2454*4882a593Smuzhiyun 	intrmod.tx_frames = CFG_GET_IQ_INTR_PKT(octeon_get_conf(oct));
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	ret = oct_cfg_adaptive_intr(lio, &intrmod, intr_coal);
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	if (!intr_coal->use_adaptive_rx_coalesce) {
2459*4882a593Smuzhiyun 		ret = oct_cfg_rx_intrtime(lio, &intrmod, intr_coal);
2460*4882a593Smuzhiyun 		if (ret)
2461*4882a593Smuzhiyun 			goto ret_intrmod;
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 		ret = oct_cfg_rx_intrcnt(lio, &intrmod, intr_coal);
2464*4882a593Smuzhiyun 		if (ret)
2465*4882a593Smuzhiyun 			goto ret_intrmod;
2466*4882a593Smuzhiyun 	} else {
2467*4882a593Smuzhiyun 		oct->rx_coalesce_usecs =
2468*4882a593Smuzhiyun 			CFG_GET_OQ_INTR_TIME(octeon_get_conf(oct));
2469*4882a593Smuzhiyun 		oct->rx_max_coalesced_frames =
2470*4882a593Smuzhiyun 			CFG_GET_OQ_INTR_PKT(octeon_get_conf(oct));
2471*4882a593Smuzhiyun 	}
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	if (!intr_coal->use_adaptive_tx_coalesce) {
2474*4882a593Smuzhiyun 		ret = oct_cfg_tx_intrcnt(lio, &intrmod, intr_coal);
2475*4882a593Smuzhiyun 		if (ret)
2476*4882a593Smuzhiyun 			goto ret_intrmod;
2477*4882a593Smuzhiyun 	} else {
2478*4882a593Smuzhiyun 		oct->tx_max_coalesced_frames =
2479*4882a593Smuzhiyun 			CFG_GET_IQ_INTR_PKT(octeon_get_conf(oct));
2480*4882a593Smuzhiyun 	}
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	return 0;
2483*4882a593Smuzhiyun ret_intrmod:
2484*4882a593Smuzhiyun 	return ret;
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun 
lio_get_ts_info(struct net_device * netdev,struct ethtool_ts_info * info)2487*4882a593Smuzhiyun static int lio_get_ts_info(struct net_device *netdev,
2488*4882a593Smuzhiyun 			   struct ethtool_ts_info *info)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	info->so_timestamping =
2493*4882a593Smuzhiyun #ifdef PTP_HARDWARE_TIMESTAMPING
2494*4882a593Smuzhiyun 		SOF_TIMESTAMPING_TX_HARDWARE |
2495*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RX_HARDWARE |
2496*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RAW_HARDWARE |
2497*4882a593Smuzhiyun 		SOF_TIMESTAMPING_TX_SOFTWARE |
2498*4882a593Smuzhiyun #endif
2499*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RX_SOFTWARE |
2500*4882a593Smuzhiyun 		SOF_TIMESTAMPING_SOFTWARE;
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	if (lio->ptp_clock)
2503*4882a593Smuzhiyun 		info->phc_index = ptp_clock_index(lio->ptp_clock);
2504*4882a593Smuzhiyun 	else
2505*4882a593Smuzhiyun 		info->phc_index = -1;
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun #ifdef PTP_HARDWARE_TIMESTAMPING
2508*4882a593Smuzhiyun 	info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
2511*4882a593Smuzhiyun 			   (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
2512*4882a593Smuzhiyun 			   (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
2513*4882a593Smuzhiyun 			   (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
2514*4882a593Smuzhiyun #endif
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	return 0;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun /* Return register dump len. */
lio_get_regs_len(struct net_device * dev)2520*4882a593Smuzhiyun static int lio_get_regs_len(struct net_device *dev)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(dev);
2523*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	switch (oct->chip_id) {
2526*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
2527*4882a593Smuzhiyun 		return OCT_ETHTOOL_REGDUMP_LEN_23XX;
2528*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
2529*4882a593Smuzhiyun 		return OCT_ETHTOOL_REGDUMP_LEN_23XX_VF;
2530*4882a593Smuzhiyun 	default:
2531*4882a593Smuzhiyun 		return OCT_ETHTOOL_REGDUMP_LEN;
2532*4882a593Smuzhiyun 	}
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun 
cn23xx_read_csr_reg(char * s,struct octeon_device * oct)2535*4882a593Smuzhiyun static int cn23xx_read_csr_reg(char *s, struct octeon_device *oct)
2536*4882a593Smuzhiyun {
2537*4882a593Smuzhiyun 	u32 reg;
2538*4882a593Smuzhiyun 	u8 pf_num = oct->pf_num;
2539*4882a593Smuzhiyun 	int len = 0;
2540*4882a593Smuzhiyun 	int i;
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun 	/* PCI  Window Registers */
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	/*0x29030 or 0x29040*/
2547*4882a593Smuzhiyun 	reg = CN23XX_SLI_PKT_MAC_RINFO64(oct->pcie_port, oct->pf_num);
2548*4882a593Smuzhiyun 	len += sprintf(s + len,
2549*4882a593Smuzhiyun 		       "\n[%08x] (SLI_PKT_MAC%d_PF%d_RINFO): %016llx\n",
2550*4882a593Smuzhiyun 		       reg, oct->pcie_port, oct->pf_num,
2551*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	/*0x27080 or 0x27090*/
2554*4882a593Smuzhiyun 	reg = CN23XX_SLI_MAC_PF_INT_ENB64(oct->pcie_port, oct->pf_num);
2555*4882a593Smuzhiyun 	len +=
2556*4882a593Smuzhiyun 	    sprintf(s + len, "\n[%08x] (SLI_MAC%d_PF%d_INT_ENB): %016llx\n",
2557*4882a593Smuzhiyun 		    reg, oct->pcie_port, oct->pf_num,
2558*4882a593Smuzhiyun 		    (u64)octeon_read_csr64(oct, reg));
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	/*0x27000 or 0x27010*/
2561*4882a593Smuzhiyun 	reg = CN23XX_SLI_MAC_PF_INT_SUM64(oct->pcie_port, oct->pf_num);
2562*4882a593Smuzhiyun 	len +=
2563*4882a593Smuzhiyun 	    sprintf(s + len, "\n[%08x] (SLI_MAC%d_PF%d_INT_SUM): %016llx\n",
2564*4882a593Smuzhiyun 		    reg, oct->pcie_port, oct->pf_num,
2565*4882a593Smuzhiyun 		    (u64)octeon_read_csr64(oct, reg));
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	/*0x29120*/
2568*4882a593Smuzhiyun 	reg = 0x29120;
2569*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_MEM_CTL): %016llx\n", reg,
2570*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	/*0x27300*/
2573*4882a593Smuzhiyun 	reg = 0x27300 + oct->pcie_port * CN23XX_MAC_INT_OFFSET +
2574*4882a593Smuzhiyun 	      (oct->pf_num) * CN23XX_PF_INT_OFFSET;
2575*4882a593Smuzhiyun 	len += sprintf(
2576*4882a593Smuzhiyun 	    s + len, "\n[%08x] (SLI_MAC%d_PF%d_PKT_VF_INT): %016llx\n", reg,
2577*4882a593Smuzhiyun 	    oct->pcie_port, oct->pf_num, (u64)octeon_read_csr64(oct, reg));
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	/*0x27200*/
2580*4882a593Smuzhiyun 	reg = 0x27200 + oct->pcie_port * CN23XX_MAC_INT_OFFSET +
2581*4882a593Smuzhiyun 	      (oct->pf_num) * CN23XX_PF_INT_OFFSET;
2582*4882a593Smuzhiyun 	len += sprintf(s + len,
2583*4882a593Smuzhiyun 		       "\n[%08x] (SLI_MAC%d_PF%d_PP_VF_INT): %016llx\n",
2584*4882a593Smuzhiyun 		       reg, oct->pcie_port, oct->pf_num,
2585*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	/*29130*/
2588*4882a593Smuzhiyun 	reg = CN23XX_SLI_PKT_CNT_INT;
2589*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_CNT_INT): %016llx\n", reg,
2590*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	/*0x29140*/
2593*4882a593Smuzhiyun 	reg = CN23XX_SLI_PKT_TIME_INT;
2594*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_TIME_INT): %016llx\n", reg,
2595*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	/*0x29160*/
2598*4882a593Smuzhiyun 	reg = 0x29160;
2599*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_INT): %016llx\n", reg,
2600*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	/*0x29180*/
2603*4882a593Smuzhiyun 	reg = CN23XX_SLI_OQ_WMARK;
2604*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_OUTPUT_WMARK): %016llx\n",
2605*4882a593Smuzhiyun 		       reg, (u64)octeon_read_csr64(oct, reg));
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	/*0x291E0*/
2608*4882a593Smuzhiyun 	reg = CN23XX_SLI_PKT_IOQ_RING_RST;
2609*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_RING_RST): %016llx\n", reg,
2610*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	/*0x29210*/
2613*4882a593Smuzhiyun 	reg = CN23XX_SLI_GBL_CONTROL;
2614*4882a593Smuzhiyun 	len += sprintf(s + len,
2615*4882a593Smuzhiyun 		       "\n[%08x] (SLI_PKT_GBL_CONTROL): %016llx\n", reg,
2616*4882a593Smuzhiyun 		       (u64)octeon_read_csr64(oct, reg));
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	/*0x29220*/
2619*4882a593Smuzhiyun 	reg = 0x29220;
2620*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%08x] (SLI_PKT_BIST_STATUS): %016llx\n",
2621*4882a593Smuzhiyun 		       reg, (u64)octeon_read_csr64(oct, reg));
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	/*PF only*/
2624*4882a593Smuzhiyun 	if (pf_num == 0) {
2625*4882a593Smuzhiyun 		/*0x29260*/
2626*4882a593Smuzhiyun 		reg = CN23XX_SLI_OUT_BP_EN_W1S;
2627*4882a593Smuzhiyun 		len += sprintf(s + len,
2628*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_OUT_BP_EN_W1S):  %016llx\n",
2629*4882a593Smuzhiyun 			       reg, (u64)octeon_read_csr64(oct, reg));
2630*4882a593Smuzhiyun 	} else if (pf_num == 1) {
2631*4882a593Smuzhiyun 		/*0x29270*/
2632*4882a593Smuzhiyun 		reg = CN23XX_SLI_OUT_BP_EN2_W1S;
2633*4882a593Smuzhiyun 		len += sprintf(s + len,
2634*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_OUT_BP_EN2_W1S): %016llx\n",
2635*4882a593Smuzhiyun 			       reg, (u64)octeon_read_csr64(oct, reg));
2636*4882a593Smuzhiyun 	}
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2639*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_BUFF_INFO_SIZE(i);
2640*4882a593Smuzhiyun 		len +=
2641*4882a593Smuzhiyun 		    sprintf(s + len, "\n[%08x] (SLI_PKT%d_OUT_SIZE): %016llx\n",
2642*4882a593Smuzhiyun 			    reg, i, (u64)octeon_read_csr64(oct, reg));
2643*4882a593Smuzhiyun 	}
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	/*0x10040*/
2646*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
2647*4882a593Smuzhiyun 		reg = CN23XX_SLI_IQ_INSTR_COUNT64(i);
2648*4882a593Smuzhiyun 		len += sprintf(s + len,
2649*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
2650*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2651*4882a593Smuzhiyun 	}
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	/*0x10080*/
2654*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2655*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_PKTS_CREDIT(i);
2656*4882a593Smuzhiyun 		len += sprintf(s + len,
2657*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_SLIST_BAOFF_DBELL): %016llx\n",
2658*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2659*4882a593Smuzhiyun 	}
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	/*0x10090*/
2662*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2663*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_SIZE(i);
2664*4882a593Smuzhiyun 		len += sprintf(
2665*4882a593Smuzhiyun 		    s + len, "\n[%08x] (SLI_PKT%d_SLIST_FIFO_RSIZE): %016llx\n",
2666*4882a593Smuzhiyun 		    reg, i, (u64)octeon_read_csr64(oct, reg));
2667*4882a593Smuzhiyun 	}
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	/*0x10050*/
2670*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2671*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_PKT_CONTROL(i);
2672*4882a593Smuzhiyun 		len += sprintf(
2673*4882a593Smuzhiyun 			s + len,
2674*4882a593Smuzhiyun 			"\n[%08x] (SLI_PKT%d__OUTPUT_CONTROL): %016llx\n",
2675*4882a593Smuzhiyun 			reg, i, (u64)octeon_read_csr64(oct, reg));
2676*4882a593Smuzhiyun 	}
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	/*0x10070*/
2679*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2680*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_BASE_ADDR64(i);
2681*4882a593Smuzhiyun 		len += sprintf(s + len,
2682*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_SLIST_BADDR): %016llx\n",
2683*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2684*4882a593Smuzhiyun 	}
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	/*0x100a0*/
2687*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2688*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_PKT_INT_LEVELS(i);
2689*4882a593Smuzhiyun 		len += sprintf(s + len,
2690*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INT_LEVELS): %016llx\n",
2691*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2692*4882a593Smuzhiyun 	}
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 	/*0x100b0*/
2695*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2696*4882a593Smuzhiyun 		reg = CN23XX_SLI_OQ_PKTS_SENT(i);
2697*4882a593Smuzhiyun 		len += sprintf(s + len, "\n[%08x] (SLI_PKT%d_CNTS): %016llx\n",
2698*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2699*4882a593Smuzhiyun 	}
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	/*0x100c0*/
2702*4882a593Smuzhiyun 	for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
2703*4882a593Smuzhiyun 		reg = 0x100c0 + i * CN23XX_OQ_OFFSET;
2704*4882a593Smuzhiyun 		len += sprintf(s + len,
2705*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_ERROR_INFO): %016llx\n",
2706*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 		/*0x10000*/
2709*4882a593Smuzhiyun 		for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
2710*4882a593Smuzhiyun 			reg = CN23XX_SLI_IQ_PKT_CONTROL64(i);
2711*4882a593Smuzhiyun 			len += sprintf(
2712*4882a593Smuzhiyun 				s + len,
2713*4882a593Smuzhiyun 				"\n[%08x] (SLI_PKT%d_INPUT_CONTROL): %016llx\n",
2714*4882a593Smuzhiyun 				reg, i, (u64)octeon_read_csr64(oct, reg));
2715*4882a593Smuzhiyun 		}
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 		/*0x10010*/
2718*4882a593Smuzhiyun 		for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
2719*4882a593Smuzhiyun 			reg = CN23XX_SLI_IQ_BASE_ADDR64(i);
2720*4882a593Smuzhiyun 			len += sprintf(
2721*4882a593Smuzhiyun 			    s + len,
2722*4882a593Smuzhiyun 			    "\n[%08x] (SLI_PKT%d_INSTR_BADDR): %016llx\n", reg,
2723*4882a593Smuzhiyun 			    i, (u64)octeon_read_csr64(oct, reg));
2724*4882a593Smuzhiyun 		}
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 		/*0x10020*/
2727*4882a593Smuzhiyun 		for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
2728*4882a593Smuzhiyun 			reg = CN23XX_SLI_IQ_DOORBELL(i);
2729*4882a593Smuzhiyun 			len += sprintf(
2730*4882a593Smuzhiyun 			    s + len,
2731*4882a593Smuzhiyun 			    "\n[%08x] (SLI_PKT%d_INSTR_BAOFF_DBELL): %016llx\n",
2732*4882a593Smuzhiyun 			    reg, i, (u64)octeon_read_csr64(oct, reg));
2733*4882a593Smuzhiyun 		}
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 		/*0x10030*/
2736*4882a593Smuzhiyun 		for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
2737*4882a593Smuzhiyun 			reg = CN23XX_SLI_IQ_SIZE(i);
2738*4882a593Smuzhiyun 			len += sprintf(
2739*4882a593Smuzhiyun 			    s + len,
2740*4882a593Smuzhiyun 			    "\n[%08x] (SLI_PKT%d_INSTR_FIFO_RSIZE): %016llx\n",
2741*4882a593Smuzhiyun 			    reg, i, (u64)octeon_read_csr64(oct, reg));
2742*4882a593Smuzhiyun 		}
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 		/*0x10040*/
2745*4882a593Smuzhiyun 		for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++)
2746*4882a593Smuzhiyun 			reg = CN23XX_SLI_IQ_INSTR_COUNT64(i);
2747*4882a593Smuzhiyun 		len += sprintf(s + len,
2748*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
2749*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2750*4882a593Smuzhiyun 	}
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun 	return len;
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun 
cn23xx_vf_read_csr_reg(char * s,struct octeon_device * oct)2755*4882a593Smuzhiyun static int cn23xx_vf_read_csr_reg(char *s, struct octeon_device *oct)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun 	int len = 0;
2758*4882a593Smuzhiyun 	u32 reg;
2759*4882a593Smuzhiyun 	int i;
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	/* PCI  Window Registers */
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 	len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2766*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_BUFF_INFO_SIZE(i);
2767*4882a593Smuzhiyun 		len += sprintf(s + len,
2768*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_OUT_SIZE): %016llx\n",
2769*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2770*4882a593Smuzhiyun 	}
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2773*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_INSTR_COUNT64(i);
2774*4882a593Smuzhiyun 		len += sprintf(s + len,
2775*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
2776*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2777*4882a593Smuzhiyun 	}
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2780*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_PKTS_CREDIT(i);
2781*4882a593Smuzhiyun 		len += sprintf(s + len,
2782*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_SLIST_BAOFF_DBELL): %016llx\n",
2783*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2784*4882a593Smuzhiyun 	}
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2787*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_SIZE(i);
2788*4882a593Smuzhiyun 		len += sprintf(s + len,
2789*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_SLIST_FIFO_RSIZE): %016llx\n",
2790*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2791*4882a593Smuzhiyun 	}
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2794*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_PKT_CONTROL(i);
2795*4882a593Smuzhiyun 		len += sprintf(s + len,
2796*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d__OUTPUT_CONTROL): %016llx\n",
2797*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2798*4882a593Smuzhiyun 	}
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2801*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_BASE_ADDR64(i);
2802*4882a593Smuzhiyun 		len += sprintf(s + len,
2803*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_SLIST_BADDR): %016llx\n",
2804*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2805*4882a593Smuzhiyun 	}
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2808*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(i);
2809*4882a593Smuzhiyun 		len += sprintf(s + len,
2810*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INT_LEVELS): %016llx\n",
2811*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2812*4882a593Smuzhiyun 	}
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2815*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_OQ_PKTS_SENT(i);
2816*4882a593Smuzhiyun 		len += sprintf(s + len, "\n[%08x] (SLI_PKT%d_CNTS): %016llx\n",
2817*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2818*4882a593Smuzhiyun 	}
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2821*4882a593Smuzhiyun 		reg = 0x100c0 + i * CN23XX_VF_OQ_OFFSET;
2822*4882a593Smuzhiyun 		len += sprintf(s + len,
2823*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_ERROR_INFO): %016llx\n",
2824*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2825*4882a593Smuzhiyun 	}
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2828*4882a593Smuzhiyun 		reg = 0x100d0 + i * CN23XX_VF_IQ_OFFSET;
2829*4882a593Smuzhiyun 		len += sprintf(s + len,
2830*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_VF_INT_SUM): %016llx\n",
2831*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2832*4882a593Smuzhiyun 	}
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2835*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_PKT_CONTROL64(i);
2836*4882a593Smuzhiyun 		len += sprintf(s + len,
2837*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INPUT_CONTROL): %016llx\n",
2838*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2839*4882a593Smuzhiyun 	}
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2842*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_BASE_ADDR64(i);
2843*4882a593Smuzhiyun 		len += sprintf(s + len,
2844*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INSTR_BADDR): %016llx\n",
2845*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2846*4882a593Smuzhiyun 	}
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2849*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_DOORBELL(i);
2850*4882a593Smuzhiyun 		len += sprintf(s + len,
2851*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INSTR_BAOFF_DBELL): %016llx\n",
2852*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2853*4882a593Smuzhiyun 	}
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2856*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_SIZE(i);
2857*4882a593Smuzhiyun 		len += sprintf(s + len,
2858*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT%d_INSTR_FIFO_RSIZE): %016llx\n",
2859*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2860*4882a593Smuzhiyun 	}
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 	for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
2863*4882a593Smuzhiyun 		reg = CN23XX_VF_SLI_IQ_INSTR_COUNT64(i);
2864*4882a593Smuzhiyun 		len += sprintf(s + len,
2865*4882a593Smuzhiyun 			       "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
2866*4882a593Smuzhiyun 			       reg, i, (u64)octeon_read_csr64(oct, reg));
2867*4882a593Smuzhiyun 	}
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	return len;
2870*4882a593Smuzhiyun }
2871*4882a593Smuzhiyun 
cn6xxx_read_csr_reg(char * s,struct octeon_device * oct)2872*4882a593Smuzhiyun static int cn6xxx_read_csr_reg(char *s, struct octeon_device *oct)
2873*4882a593Smuzhiyun {
2874*4882a593Smuzhiyun 	u32 reg;
2875*4882a593Smuzhiyun 	int i, len = 0;
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	/* PCI  Window Registers */
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 	len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
2880*4882a593Smuzhiyun 	reg = CN6XXX_WIN_WR_ADDR_LO;
2881*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%02x] (WIN_WR_ADDR_LO): %08x\n",
2882*4882a593Smuzhiyun 		       CN6XXX_WIN_WR_ADDR_LO, octeon_read_csr(oct, reg));
2883*4882a593Smuzhiyun 	reg = CN6XXX_WIN_WR_ADDR_HI;
2884*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_WR_ADDR_HI): %08x\n",
2885*4882a593Smuzhiyun 		       CN6XXX_WIN_WR_ADDR_HI, octeon_read_csr(oct, reg));
2886*4882a593Smuzhiyun 	reg = CN6XXX_WIN_RD_ADDR_LO;
2887*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_RD_ADDR_LO): %08x\n",
2888*4882a593Smuzhiyun 		       CN6XXX_WIN_RD_ADDR_LO, octeon_read_csr(oct, reg));
2889*4882a593Smuzhiyun 	reg = CN6XXX_WIN_RD_ADDR_HI;
2890*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_RD_ADDR_HI): %08x\n",
2891*4882a593Smuzhiyun 		       CN6XXX_WIN_RD_ADDR_HI, octeon_read_csr(oct, reg));
2892*4882a593Smuzhiyun 	reg = CN6XXX_WIN_WR_DATA_LO;
2893*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_WR_DATA_LO): %08x\n",
2894*4882a593Smuzhiyun 		       CN6XXX_WIN_WR_DATA_LO, octeon_read_csr(oct, reg));
2895*4882a593Smuzhiyun 	reg = CN6XXX_WIN_WR_DATA_HI;
2896*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_WR_DATA_HI): %08x\n",
2897*4882a593Smuzhiyun 		       CN6XXX_WIN_WR_DATA_HI, octeon_read_csr(oct, reg));
2898*4882a593Smuzhiyun 	len += sprintf(s + len, "[%02x] (WIN_WR_MASK_REG): %08x\n",
2899*4882a593Smuzhiyun 		       CN6XXX_WIN_WR_MASK_REG,
2900*4882a593Smuzhiyun 		       octeon_read_csr(oct, CN6XXX_WIN_WR_MASK_REG));
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	/* PCI  Interrupt Register */
2903*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%x] (INT_ENABLE PORT 0): %08x\n",
2904*4882a593Smuzhiyun 		       CN6XXX_SLI_INT_ENB64_PORT0, octeon_read_csr(oct,
2905*4882a593Smuzhiyun 						CN6XXX_SLI_INT_ENB64_PORT0));
2906*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%x] (INT_ENABLE PORT 1): %08x\n",
2907*4882a593Smuzhiyun 		       CN6XXX_SLI_INT_ENB64_PORT1,
2908*4882a593Smuzhiyun 		       octeon_read_csr(oct, CN6XXX_SLI_INT_ENB64_PORT1));
2909*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (INT_SUM): %08x\n", CN6XXX_SLI_INT_SUM64,
2910*4882a593Smuzhiyun 		       octeon_read_csr(oct, CN6XXX_SLI_INT_SUM64));
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	/* PCI  Output queue registers */
2913*4882a593Smuzhiyun 	for (i = 0; i < oct->num_oqs; i++) {
2914*4882a593Smuzhiyun 		reg = CN6XXX_SLI_OQ_PKTS_SENT(i);
2915*4882a593Smuzhiyun 		len += sprintf(s + len, "\n[%x] (PKTS_SENT_%d): %08x\n",
2916*4882a593Smuzhiyun 			       reg, i, octeon_read_csr(oct, reg));
2917*4882a593Smuzhiyun 		reg = CN6XXX_SLI_OQ_PKTS_CREDIT(i);
2918*4882a593Smuzhiyun 		len += sprintf(s + len, "[%x] (PKT_CREDITS_%d): %08x\n",
2919*4882a593Smuzhiyun 			       reg, i, octeon_read_csr(oct, reg));
2920*4882a593Smuzhiyun 	}
2921*4882a593Smuzhiyun 	reg = CN6XXX_SLI_OQ_INT_LEVEL_PKTS;
2922*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%x] (PKTS_SENT_INT_LEVEL): %08x\n",
2923*4882a593Smuzhiyun 		       reg, octeon_read_csr(oct, reg));
2924*4882a593Smuzhiyun 	reg = CN6XXX_SLI_OQ_INT_LEVEL_TIME;
2925*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (PKTS_SENT_TIME): %08x\n",
2926*4882a593Smuzhiyun 		       reg, octeon_read_csr(oct, reg));
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	/* PCI  Input queue registers */
2929*4882a593Smuzhiyun 	for (i = 0; i <= 3; i++) {
2930*4882a593Smuzhiyun 		u32 reg;
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 		reg = CN6XXX_SLI_IQ_DOORBELL(i);
2933*4882a593Smuzhiyun 		len += sprintf(s + len, "\n[%x] (INSTR_DOORBELL_%d): %08x\n",
2934*4882a593Smuzhiyun 			       reg, i, octeon_read_csr(oct, reg));
2935*4882a593Smuzhiyun 		reg = CN6XXX_SLI_IQ_INSTR_COUNT(i);
2936*4882a593Smuzhiyun 		len += sprintf(s + len, "[%x] (INSTR_COUNT_%d): %08x\n",
2937*4882a593Smuzhiyun 			       reg, i, octeon_read_csr(oct, reg));
2938*4882a593Smuzhiyun 	}
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun 	/* PCI  DMA registers */
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%x] (DMA_CNT_0): %08x\n",
2943*4882a593Smuzhiyun 		       CN6XXX_DMA_CNT(0),
2944*4882a593Smuzhiyun 		       octeon_read_csr(oct, CN6XXX_DMA_CNT(0)));
2945*4882a593Smuzhiyun 	reg = CN6XXX_DMA_PKT_INT_LEVEL(0);
2946*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (DMA_INT_LEV_0): %08x\n",
2947*4882a593Smuzhiyun 		       CN6XXX_DMA_PKT_INT_LEVEL(0), octeon_read_csr(oct, reg));
2948*4882a593Smuzhiyun 	reg = CN6XXX_DMA_TIME_INT_LEVEL(0);
2949*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (DMA_TIME_0): %08x\n",
2950*4882a593Smuzhiyun 		       CN6XXX_DMA_TIME_INT_LEVEL(0),
2951*4882a593Smuzhiyun 		       octeon_read_csr(oct, reg));
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	len += sprintf(s + len, "\n[%x] (DMA_CNT_1): %08x\n",
2954*4882a593Smuzhiyun 		       CN6XXX_DMA_CNT(1),
2955*4882a593Smuzhiyun 		       octeon_read_csr(oct, CN6XXX_DMA_CNT(1)));
2956*4882a593Smuzhiyun 	reg = CN6XXX_DMA_PKT_INT_LEVEL(1);
2957*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (DMA_INT_LEV_1): %08x\n",
2958*4882a593Smuzhiyun 		       CN6XXX_DMA_PKT_INT_LEVEL(1),
2959*4882a593Smuzhiyun 		       octeon_read_csr(oct, reg));
2960*4882a593Smuzhiyun 	reg = CN6XXX_DMA_PKT_INT_LEVEL(1);
2961*4882a593Smuzhiyun 	len += sprintf(s + len, "[%x] (DMA_TIME_1): %08x\n",
2962*4882a593Smuzhiyun 		       CN6XXX_DMA_TIME_INT_LEVEL(1),
2963*4882a593Smuzhiyun 		       octeon_read_csr(oct, reg));
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	/* PCI  Index registers */
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	len += sprintf(s + len, "\n");
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
2970*4882a593Smuzhiyun 		reg = lio_pci_readq(oct, CN6XXX_BAR1_REG(i, oct->pcie_port));
2971*4882a593Smuzhiyun 		len += sprintf(s + len, "[%llx] (BAR1_INDEX_%02d): %08x\n",
2972*4882a593Smuzhiyun 			       CN6XXX_BAR1_REG(i, oct->pcie_port), i, reg);
2973*4882a593Smuzhiyun 	}
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 	return len;
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun 
cn6xxx_read_config_reg(char * s,struct octeon_device * oct)2978*4882a593Smuzhiyun static int cn6xxx_read_config_reg(char *s, struct octeon_device *oct)
2979*4882a593Smuzhiyun {
2980*4882a593Smuzhiyun 	u32 val;
2981*4882a593Smuzhiyun 	int i, len = 0;
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	/* PCI CONFIG Registers */
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun 	len += sprintf(s + len,
2986*4882a593Smuzhiyun 		       "\n\t Octeon Config space Registers\n\n");
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun 	for (i = 0; i <= 13; i++) {
2989*4882a593Smuzhiyun 		pci_read_config_dword(oct->pci_dev, (i * 4), &val);
2990*4882a593Smuzhiyun 		len += sprintf(s + len, "[0x%x] (Config[%d]): 0x%08x\n",
2991*4882a593Smuzhiyun 			       (i * 4), i, val);
2992*4882a593Smuzhiyun 	}
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 	for (i = 30; i <= 34; i++) {
2995*4882a593Smuzhiyun 		pci_read_config_dword(oct->pci_dev, (i * 4), &val);
2996*4882a593Smuzhiyun 		len += sprintf(s + len, "[0x%x] (Config[%d]): 0x%08x\n",
2997*4882a593Smuzhiyun 			       (i * 4), i, val);
2998*4882a593Smuzhiyun 	}
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	return len;
3001*4882a593Smuzhiyun }
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun /*  Return register dump user app.  */
lio_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * regbuf)3004*4882a593Smuzhiyun static void lio_get_regs(struct net_device *dev,
3005*4882a593Smuzhiyun 			 struct ethtool_regs *regs, void *regbuf)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(dev);
3008*4882a593Smuzhiyun 	int len = 0;
3009*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 	regs->version = OCT_ETHTOOL_REGSVER;
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 	switch (oct->chip_id) {
3014*4882a593Smuzhiyun 	case OCTEON_CN23XX_PF_VID:
3015*4882a593Smuzhiyun 		memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN_23XX);
3016*4882a593Smuzhiyun 		len += cn23xx_read_csr_reg(regbuf + len, oct);
3017*4882a593Smuzhiyun 		break;
3018*4882a593Smuzhiyun 	case OCTEON_CN23XX_VF_VID:
3019*4882a593Smuzhiyun 		memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN_23XX_VF);
3020*4882a593Smuzhiyun 		len += cn23xx_vf_read_csr_reg(regbuf + len, oct);
3021*4882a593Smuzhiyun 		break;
3022*4882a593Smuzhiyun 	case OCTEON_CN68XX:
3023*4882a593Smuzhiyun 	case OCTEON_CN66XX:
3024*4882a593Smuzhiyun 		memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN);
3025*4882a593Smuzhiyun 		len += cn6xxx_read_csr_reg(regbuf + len, oct);
3026*4882a593Smuzhiyun 		len += cn6xxx_read_config_reg(regbuf + len, oct);
3027*4882a593Smuzhiyun 		break;
3028*4882a593Smuzhiyun 	default:
3029*4882a593Smuzhiyun 		dev_err(&oct->pci_dev->dev, "%s Unknown chipid: %d\n",
3030*4882a593Smuzhiyun 			__func__, oct->chip_id);
3031*4882a593Smuzhiyun 	}
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun 
lio_get_priv_flags(struct net_device * netdev)3034*4882a593Smuzhiyun static u32 lio_get_priv_flags(struct net_device *netdev)
3035*4882a593Smuzhiyun {
3036*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
3037*4882a593Smuzhiyun 
3038*4882a593Smuzhiyun 	return lio->oct_dev->priv_flags;
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun 
lio_set_priv_flags(struct net_device * netdev,u32 flags)3041*4882a593Smuzhiyun static int lio_set_priv_flags(struct net_device *netdev, u32 flags)
3042*4882a593Smuzhiyun {
3043*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
3044*4882a593Smuzhiyun 	bool intr_by_tx_bytes = !!(flags & (0x1 << OCT_PRIV_FLAG_TX_BYTES));
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	lio_set_priv_flag(lio->oct_dev, OCT_PRIV_FLAG_TX_BYTES,
3047*4882a593Smuzhiyun 			  intr_by_tx_bytes);
3048*4882a593Smuzhiyun 	return 0;
3049*4882a593Smuzhiyun }
3050*4882a593Smuzhiyun 
lio_get_fecparam(struct net_device * netdev,struct ethtool_fecparam * fec)3051*4882a593Smuzhiyun static int lio_get_fecparam(struct net_device *netdev,
3052*4882a593Smuzhiyun 			    struct ethtool_fecparam *fec)
3053*4882a593Smuzhiyun {
3054*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
3055*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 	fec->active_fec = ETHTOOL_FEC_NONE;
3058*4882a593Smuzhiyun 	fec->fec = ETHTOOL_FEC_NONE;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	if (oct->subsystem_id == OCTEON_CN2350_25GB_SUBSYS_ID ||
3061*4882a593Smuzhiyun 	    oct->subsystem_id == OCTEON_CN2360_25GB_SUBSYS_ID) {
3062*4882a593Smuzhiyun 		if (oct->no_speed_setting == 1)
3063*4882a593Smuzhiyun 			return 0;
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 		liquidio_get_fec(lio);
3066*4882a593Smuzhiyun 		fec->fec = (ETHTOOL_FEC_RS | ETHTOOL_FEC_OFF);
3067*4882a593Smuzhiyun 		if (oct->props[lio->ifidx].fec == 1)
3068*4882a593Smuzhiyun 			fec->active_fec = ETHTOOL_FEC_RS;
3069*4882a593Smuzhiyun 		else
3070*4882a593Smuzhiyun 			fec->active_fec = ETHTOOL_FEC_OFF;
3071*4882a593Smuzhiyun 	}
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	return 0;
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun 
lio_set_fecparam(struct net_device * netdev,struct ethtool_fecparam * fec)3076*4882a593Smuzhiyun static int lio_set_fecparam(struct net_device *netdev,
3077*4882a593Smuzhiyun 			    struct ethtool_fecparam *fec)
3078*4882a593Smuzhiyun {
3079*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
3080*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	if (oct->subsystem_id == OCTEON_CN2350_25GB_SUBSYS_ID ||
3083*4882a593Smuzhiyun 	    oct->subsystem_id == OCTEON_CN2360_25GB_SUBSYS_ID) {
3084*4882a593Smuzhiyun 		if (oct->no_speed_setting == 1)
3085*4882a593Smuzhiyun 			return -EOPNOTSUPP;
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 		if (fec->fec & ETHTOOL_FEC_OFF)
3088*4882a593Smuzhiyun 			liquidio_set_fec(lio, 0);
3089*4882a593Smuzhiyun 		else if (fec->fec & ETHTOOL_FEC_RS)
3090*4882a593Smuzhiyun 			liquidio_set_fec(lio, 1);
3091*4882a593Smuzhiyun 		else
3092*4882a593Smuzhiyun 			return -EOPNOTSUPP;
3093*4882a593Smuzhiyun 	} else {
3094*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3095*4882a593Smuzhiyun 	}
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	return 0;
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun #define LIO_ETHTOOL_COALESCE	(ETHTOOL_COALESCE_RX_USECS |		\
3101*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_MAX_FRAMES |		\
3102*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_USE_ADAPTIVE |	\
3103*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_RX_MAX_FRAMES_LOW |	\
3104*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_TX_MAX_FRAMES_LOW |	\
3105*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_RX_MAX_FRAMES_HIGH |	\
3106*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_TX_MAX_FRAMES_HIGH |	\
3107*4882a593Smuzhiyun 				 ETHTOOL_COALESCE_PKT_RATE_RX_USECS)
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun static const struct ethtool_ops lio_ethtool_ops = {
3110*4882a593Smuzhiyun 	.supported_coalesce_params = LIO_ETHTOOL_COALESCE,
3111*4882a593Smuzhiyun 	.get_link_ksettings	= lio_get_link_ksettings,
3112*4882a593Smuzhiyun 	.set_link_ksettings	= lio_set_link_ksettings,
3113*4882a593Smuzhiyun 	.get_fecparam		= lio_get_fecparam,
3114*4882a593Smuzhiyun 	.set_fecparam		= lio_set_fecparam,
3115*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
3116*4882a593Smuzhiyun 	.get_drvinfo		= lio_get_drvinfo,
3117*4882a593Smuzhiyun 	.get_ringparam		= lio_ethtool_get_ringparam,
3118*4882a593Smuzhiyun 	.set_ringparam		= lio_ethtool_set_ringparam,
3119*4882a593Smuzhiyun 	.get_channels		= lio_ethtool_get_channels,
3120*4882a593Smuzhiyun 	.set_channels		= lio_ethtool_set_channels,
3121*4882a593Smuzhiyun 	.set_phys_id		= lio_set_phys_id,
3122*4882a593Smuzhiyun 	.get_eeprom_len		= lio_get_eeprom_len,
3123*4882a593Smuzhiyun 	.get_eeprom		= lio_get_eeprom,
3124*4882a593Smuzhiyun 	.get_strings		= lio_get_strings,
3125*4882a593Smuzhiyun 	.get_ethtool_stats	= lio_get_ethtool_stats,
3126*4882a593Smuzhiyun 	.get_pauseparam		= lio_get_pauseparam,
3127*4882a593Smuzhiyun 	.set_pauseparam		= lio_set_pauseparam,
3128*4882a593Smuzhiyun 	.get_regs_len		= lio_get_regs_len,
3129*4882a593Smuzhiyun 	.get_regs		= lio_get_regs,
3130*4882a593Smuzhiyun 	.get_msglevel		= lio_get_msglevel,
3131*4882a593Smuzhiyun 	.set_msglevel		= lio_set_msglevel,
3132*4882a593Smuzhiyun 	.get_sset_count		= lio_get_sset_count,
3133*4882a593Smuzhiyun 	.get_coalesce		= lio_get_intr_coalesce,
3134*4882a593Smuzhiyun 	.set_coalesce		= lio_set_intr_coalesce,
3135*4882a593Smuzhiyun 	.get_priv_flags		= lio_get_priv_flags,
3136*4882a593Smuzhiyun 	.set_priv_flags		= lio_set_priv_flags,
3137*4882a593Smuzhiyun 	.get_ts_info		= lio_get_ts_info,
3138*4882a593Smuzhiyun };
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun static const struct ethtool_ops lio_vf_ethtool_ops = {
3141*4882a593Smuzhiyun 	.supported_coalesce_params = LIO_ETHTOOL_COALESCE,
3142*4882a593Smuzhiyun 	.get_link_ksettings	= lio_get_link_ksettings,
3143*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
3144*4882a593Smuzhiyun 	.get_drvinfo		= lio_get_vf_drvinfo,
3145*4882a593Smuzhiyun 	.get_ringparam		= lio_ethtool_get_ringparam,
3146*4882a593Smuzhiyun 	.set_ringparam          = lio_ethtool_set_ringparam,
3147*4882a593Smuzhiyun 	.get_channels		= lio_ethtool_get_channels,
3148*4882a593Smuzhiyun 	.set_channels		= lio_ethtool_set_channels,
3149*4882a593Smuzhiyun 	.get_strings		= lio_vf_get_strings,
3150*4882a593Smuzhiyun 	.get_ethtool_stats	= lio_vf_get_ethtool_stats,
3151*4882a593Smuzhiyun 	.get_regs_len		= lio_get_regs_len,
3152*4882a593Smuzhiyun 	.get_regs		= lio_get_regs,
3153*4882a593Smuzhiyun 	.get_msglevel		= lio_get_msglevel,
3154*4882a593Smuzhiyun 	.set_msglevel		= lio_vf_set_msglevel,
3155*4882a593Smuzhiyun 	.get_sset_count		= lio_vf_get_sset_count,
3156*4882a593Smuzhiyun 	.get_coalesce		= lio_get_intr_coalesce,
3157*4882a593Smuzhiyun 	.set_coalesce		= lio_set_intr_coalesce,
3158*4882a593Smuzhiyun 	.get_priv_flags		= lio_get_priv_flags,
3159*4882a593Smuzhiyun 	.set_priv_flags		= lio_set_priv_flags,
3160*4882a593Smuzhiyun 	.get_ts_info		= lio_get_ts_info,
3161*4882a593Smuzhiyun };
3162*4882a593Smuzhiyun 
liquidio_set_ethtool_ops(struct net_device * netdev)3163*4882a593Smuzhiyun void liquidio_set_ethtool_ops(struct net_device *netdev)
3164*4882a593Smuzhiyun {
3165*4882a593Smuzhiyun 	struct lio *lio = GET_LIO(netdev);
3166*4882a593Smuzhiyun 	struct octeon_device *oct = lio->oct_dev;
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun 	if (OCTEON_CN23XX_VF(oct))
3169*4882a593Smuzhiyun 		netdev->ethtool_ops = &lio_vf_ethtool_ops;
3170*4882a593Smuzhiyun 	else
3171*4882a593Smuzhiyun 		netdev->ethtool_ops = &lio_ethtool_ops;
3172*4882a593Smuzhiyun }
3173