1*4882a593Smuzhiyun /********************************************************************** 2*4882a593Smuzhiyun * Author: Cavium, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@cavium.com 5*4882a593Smuzhiyun * Please include "LiquidIO" in the subject. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2016 Cavium, Inc. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more details. 17*4882a593Smuzhiyun ***********************************************************************/ 18*4882a593Smuzhiyun /*! \file cn66xx_regs.h 19*4882a593Smuzhiyun * \brief Host Driver: Register Address and Register Mask values for 20*4882a593Smuzhiyun * Octeon CN66XX devices. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #ifndef __CN66XX_REGS_H__ 24*4882a593Smuzhiyun #define __CN66XX_REGS_H__ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CN6XXX_XPANSION_BAR 0x30 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CN6XXX_MSI_CAP 0x50 29*4882a593Smuzhiyun #define CN6XXX_MSI_ADDR_LO 0x54 30*4882a593Smuzhiyun #define CN6XXX_MSI_ADDR_HI 0x58 31*4882a593Smuzhiyun #define CN6XXX_MSI_DATA 0x5C 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define CN6XXX_PCIE_CAP 0x70 34*4882a593Smuzhiyun #define CN6XXX_PCIE_DEVCAP 0x74 35*4882a593Smuzhiyun #define CN6XXX_PCIE_DEVCTL 0x78 36*4882a593Smuzhiyun #define CN6XXX_PCIE_LINKCAP 0x7C 37*4882a593Smuzhiyun #define CN6XXX_PCIE_LINKCTL 0x80 38*4882a593Smuzhiyun #define CN6XXX_PCIE_SLOTCAP 0x84 39*4882a593Smuzhiyun #define CN6XXX_PCIE_SLOTCTL 0x88 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define CN6XXX_PCIE_ENH_CAP 0x100 42*4882a593Smuzhiyun #define CN6XXX_PCIE_UNCORR_ERR_STATUS 0x104 43*4882a593Smuzhiyun #define CN6XXX_PCIE_UNCORR_ERR_MASK 0x108 44*4882a593Smuzhiyun #define CN6XXX_PCIE_UNCORR_ERR 0x10C 45*4882a593Smuzhiyun #define CN6XXX_PCIE_CORR_ERR_STATUS 0x110 46*4882a593Smuzhiyun #define CN6XXX_PCIE_CORR_ERR_MASK 0x114 47*4882a593Smuzhiyun #define CN6XXX_PCIE_ADV_ERR_CAP 0x118 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define CN6XXX_PCIE_ACK_REPLAY_TIMER 0x700 50*4882a593Smuzhiyun #define CN6XXX_PCIE_OTHER_MSG 0x704 51*4882a593Smuzhiyun #define CN6XXX_PCIE_PORT_FORCE_LINK 0x708 52*4882a593Smuzhiyun #define CN6XXX_PCIE_ACK_FREQ 0x70C 53*4882a593Smuzhiyun #define CN6XXX_PCIE_PORT_LINK_CTL 0x710 54*4882a593Smuzhiyun #define CN6XXX_PCIE_LANE_SKEW 0x714 55*4882a593Smuzhiyun #define CN6XXX_PCIE_SYM_NUM 0x718 56*4882a593Smuzhiyun #define CN6XXX_PCIE_FLTMSK 0x720 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* ############## BAR0 Registers ################ */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define CN6XXX_SLI_CTL_PORT0 0x0050 61*4882a593Smuzhiyun #define CN6XXX_SLI_CTL_PORT1 0x0060 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define CN6XXX_SLI_WINDOW_CTL 0x02E0 64*4882a593Smuzhiyun #define CN6XXX_SLI_DBG_DATA 0x0310 65*4882a593Smuzhiyun #define CN6XXX_SLI_SCRATCH1 0x03C0 66*4882a593Smuzhiyun #define CN6XXX_SLI_SCRATCH2 0x03D0 67*4882a593Smuzhiyun #define CN6XXX_SLI_CTL_STATUS 0x0570 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define CN6XXX_WIN_WR_ADDR_LO 0x0000 70*4882a593Smuzhiyun #define CN6XXX_WIN_WR_ADDR_HI 0x0004 71*4882a593Smuzhiyun #define CN6XXX_WIN_WR_ADDR64 CN6XXX_WIN_WR_ADDR_LO 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CN6XXX_WIN_RD_ADDR_LO 0x0010 74*4882a593Smuzhiyun #define CN6XXX_WIN_RD_ADDR_HI 0x0014 75*4882a593Smuzhiyun #define CN6XXX_WIN_RD_ADDR64 CN6XXX_WIN_RD_ADDR_LO 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define CN6XXX_WIN_WR_DATA_LO 0x0020 78*4882a593Smuzhiyun #define CN6XXX_WIN_WR_DATA_HI 0x0024 79*4882a593Smuzhiyun #define CN6XXX_WIN_WR_DATA64 CN6XXX_WIN_WR_DATA_LO 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define CN6XXX_WIN_RD_DATA_LO 0x0040 82*4882a593Smuzhiyun #define CN6XXX_WIN_RD_DATA_HI 0x0044 83*4882a593Smuzhiyun #define CN6XXX_WIN_RD_DATA64 CN6XXX_WIN_RD_DATA_LO 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CN6XXX_WIN_WR_MASK_LO 0x0030 86*4882a593Smuzhiyun #define CN6XXX_WIN_WR_MASK_HI 0x0034 87*4882a593Smuzhiyun #define CN6XXX_WIN_WR_MASK_REG CN6XXX_WIN_WR_MASK_LO 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 1 register (32-bit) to enable Input queues */ 90*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_INSTR_ENB 0x1000 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* 1 register (32-bit) to enable Output queues */ 93*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_OUT_ENB 0x1010 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* 1 register (32-bit) to determine whether Output queues are in reset. */ 96*4882a593Smuzhiyun #define CN6XXX_SLI_PORT_IN_RST_OQ 0x11F0 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* 1 register (32-bit) to determine whether Input queues are in reset. */ 99*4882a593Smuzhiyun #define CN6XXX_SLI_PORT_IN_RST_IQ 0x11F4 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /*###################### REQUEST QUEUE #########################*/ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 1 register (32-bit) - instr. size of each input queue. */ 104*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_INSTR_SIZE 0x1020 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* 32 registers for Input Queue Instr Count - SLI_PKT_IN_DONE0_CNTS */ 107*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_INSTR_COUNT_START 0x2000 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* 32 registers for Input Queue Start Addr - SLI_PKT0_INSTR_BADDR */ 110*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_BASE_ADDR_START64 0x2800 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* 32 registers for Input Doorbell - SLI_PKT0_INSTR_BAOFF_DBELL */ 113*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_DOORBELL_START 0x2C00 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 32 registers for Input Queue size - SLI_PKT0_INSTR_FIFO_RSIZE */ 116*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_SIZE_START 0x3000 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* 32 registers for Instruction Header Options - SLI_PKT0_INSTR_HEADER */ 119*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_PKT_INSTR_HDR_START64 0x3400 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* 1 register (64-bit) - Back Pressure for each input queue - SLI_PKT0_IN_BP */ 122*4882a593Smuzhiyun #define CN66XX_SLI_INPUT_BP_START64 0x3800 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* Each Input Queue register is at a 16-byte Offset in BAR0 */ 125*4882a593Smuzhiyun #define CN6XXX_IQ_OFFSET 0x10 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* 1 register (32-bit) - ES, RO, NS, Arbitration for Input Queue Data & 128*4882a593Smuzhiyun * gather list fetches. SLI_PKT_INPUT_CONTROL. 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_INPUT_CONTROL 0x1170 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* 1 register (64-bit) - Number of instructions to read at one time 133*4882a593Smuzhiyun * - 2 bits for each input ring. SLI_PKT_INSTR_RD_SIZE. 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_INSTR_RD_SIZE 0x11A0 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 1 register (64-bit) - Assign Input ring to MAC port 138*4882a593Smuzhiyun * - 2 bits for each input ring. SLI_PKT_IN_PCIE_PORT. 139*4882a593Smuzhiyun */ 140*4882a593Smuzhiyun #define CN6XXX_SLI_IN_PCIE_PORT 0x11B0 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /*------- Request Queue Macros ---------*/ 143*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_BASE_ADDR64(iq) \ 144*4882a593Smuzhiyun (CN6XXX_SLI_IQ_BASE_ADDR_START64 + ((iq) * CN6XXX_IQ_OFFSET)) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_SIZE(iq) \ 147*4882a593Smuzhiyun (CN6XXX_SLI_IQ_SIZE_START + ((iq) * CN6XXX_IQ_OFFSET)) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_PKT_INSTR_HDR64(iq) \ 150*4882a593Smuzhiyun (CN6XXX_SLI_IQ_PKT_INSTR_HDR_START64 + ((iq) * CN6XXX_IQ_OFFSET)) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_DOORBELL(iq) \ 153*4882a593Smuzhiyun (CN6XXX_SLI_IQ_DOORBELL_START + ((iq) * CN6XXX_IQ_OFFSET)) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define CN6XXX_SLI_IQ_INSTR_COUNT(iq) \ 156*4882a593Smuzhiyun (CN6XXX_SLI_IQ_INSTR_COUNT_START + ((iq) * CN6XXX_IQ_OFFSET)) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define CN66XX_SLI_IQ_BP64(iq) \ 159*4882a593Smuzhiyun (CN66XX_SLI_INPUT_BP_START64 + ((iq) * CN6XXX_IQ_OFFSET)) 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /*------------------ Masks ----------------*/ 162*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_ROUND_ROBIN_ARB BIT(22) 163*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_DATA_NS BIT(8) 164*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_DATA_ES_64B_SWAP BIT(6) 165*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_DATA_RO BIT(5) 166*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_USE_CSR BIT(4) 167*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_GATHER_NS BIT(3) 168*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_GATHER_ES_64B_SWAP BIT(2) 169*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_GATHER_RO BIT(1) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 172*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_MASK \ 173*4882a593Smuzhiyun (CN6XXX_INPUT_CTL_DATA_ES_64B_SWAP \ 174*4882a593Smuzhiyun | CN6XXX_INPUT_CTL_USE_CSR \ 175*4882a593Smuzhiyun | CN6XXX_INPUT_CTL_GATHER_ES_64B_SWAP) 176*4882a593Smuzhiyun #else 177*4882a593Smuzhiyun #define CN6XXX_INPUT_CTL_MASK \ 178*4882a593Smuzhiyun (CN6XXX_INPUT_CTL_DATA_ES_64B_SWAP \ 179*4882a593Smuzhiyun | CN6XXX_INPUT_CTL_USE_CSR) 180*4882a593Smuzhiyun #endif 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /*############################ OUTPUT QUEUE #########################*/ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* 32 registers for Output queue buffer and info size - SLI_PKT0_OUT_SIZE */ 185*4882a593Smuzhiyun #define CN6XXX_SLI_OQ0_BUFF_INFO_SIZE 0x0C00 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 32 registers for Output Queue Start Addr - SLI_PKT0_SLIST_BADDR */ 188*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_BASE_ADDR_START64 0x1400 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* 32 registers for Output Queue Packet Credits - SLI_PKT0_SLIST_BAOFF_DBELL */ 191*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_PKT_CREDITS_START 0x1800 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* 32 registers for Output Queue size - SLI_PKT0_SLIST_FIFO_RSIZE */ 194*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_SIZE_START 0x1C00 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* 32 registers for Output Queue Packet Count - SLI_PKT0_CNTS */ 197*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_PKT_SENT_START 0x2400 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* Each Output Queue register is at a 16-byte Offset in BAR0 */ 200*4882a593Smuzhiyun #define CN6XXX_OQ_OFFSET 0x10 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 203*4882a593Smuzhiyun * - Relaxed Ordering setting for reading Output Queues descriptors 204*4882a593Smuzhiyun * - SLI_PKT_SLIST_ROR 205*4882a593Smuzhiyun */ 206*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_SLIST_ROR 0x1030 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 209*4882a593Smuzhiyun * - No Snoop mode for reading Output Queues descriptors 210*4882a593Smuzhiyun * - SLI_PKT_SLIST_NS 211*4882a593Smuzhiyun */ 212*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_SLIST_NS 0x1040 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* 1 register (64-bit) - 2 bits for each output queue 215*4882a593Smuzhiyun * - Endian-Swap mode for reading Output Queue descriptors 216*4882a593Smuzhiyun * - SLI_PKT_SLIST_ES 217*4882a593Smuzhiyun */ 218*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_SLIST_ES64 0x1050 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 221*4882a593Smuzhiyun * - InfoPtr mode for Output Queues. 222*4882a593Smuzhiyun * - SLI_PKT_IPTR 223*4882a593Smuzhiyun */ 224*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_IPTR 0x1070 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 227*4882a593Smuzhiyun * - DPTR format selector for Output queues. 228*4882a593Smuzhiyun * - SLI_PKT_DPADDR 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_DPADDR 0x1080 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 233*4882a593Smuzhiyun * - Relaxed Ordering setting for reading Output Queues data 234*4882a593Smuzhiyun * - SLI_PKT_DATA_OUT_ROR 235*4882a593Smuzhiyun */ 236*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_DATA_OUT_ROR 0x1090 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 239*4882a593Smuzhiyun * - No Snoop mode for reading Output Queues data 240*4882a593Smuzhiyun * - SLI_PKT_DATA_OUT_NS 241*4882a593Smuzhiyun */ 242*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_DATA_OUT_NS 0x10A0 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* 1 register (64-bit) - 2 bits for each output queue 245*4882a593Smuzhiyun * - Endian-Swap mode for reading Output Queue data 246*4882a593Smuzhiyun * - SLI_PKT_DATA_OUT_ES 247*4882a593Smuzhiyun */ 248*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_DATA_OUT_ES64 0x10B0 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* 1 register (32-bit) - 1 bit for each output queue 251*4882a593Smuzhiyun * - Controls whether SLI_PKTn_CNTS is incremented for bytes or for packets. 252*4882a593Smuzhiyun * - SLI_PKT_OUT_BMODE 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_OUT_BMODE 0x10D0 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* 1 register (64-bit) - 2 bits for each output queue 257*4882a593Smuzhiyun * - Assign PCIE port for Output queues 258*4882a593Smuzhiyun * - SLI_PKT_PCIE_PORT. 259*4882a593Smuzhiyun */ 260*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_PCIE_PORT64 0x10E0 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* 1 (64-bit) register for Output Queue Packet Count Interrupt Threshold 263*4882a593Smuzhiyun * & Time Threshold. The same setting applies to all 32 queues. 264*4882a593Smuzhiyun * The register is defined as a 64-bit registers, but we use the 265*4882a593Smuzhiyun * 32-bit offsets to define distinct addresses. 266*4882a593Smuzhiyun */ 267*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_INT_LEVEL_PKTS 0x1120 268*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_INT_LEVEL_TIME 0x1124 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 1 (64-bit register) for Output Queue backpressure across all rings. */ 271*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_WMARK 0x1180 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* 1 register to control output queue global backpressure & ring enable. */ 274*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_CTL 0x1220 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /*------- Output Queue Macros ---------*/ 277*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_BASE_ADDR64(oq) \ 278*4882a593Smuzhiyun (CN6XXX_SLI_OQ_BASE_ADDR_START64 + ((oq) * CN6XXX_OQ_OFFSET)) 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_SIZE(oq) \ 281*4882a593Smuzhiyun (CN6XXX_SLI_OQ_SIZE_START + ((oq) * CN6XXX_OQ_OFFSET)) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_BUFF_INFO_SIZE(oq) \ 284*4882a593Smuzhiyun (CN6XXX_SLI_OQ0_BUFF_INFO_SIZE + ((oq) * CN6XXX_OQ_OFFSET)) 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_PKTS_SENT(oq) \ 287*4882a593Smuzhiyun (CN6XXX_SLI_OQ_PKT_SENT_START + ((oq) * CN6XXX_OQ_OFFSET)) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define CN6XXX_SLI_OQ_PKTS_CREDIT(oq) \ 290*4882a593Smuzhiyun (CN6XXX_SLI_OQ_PKT_CREDITS_START + ((oq) * CN6XXX_OQ_OFFSET)) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /*######################### DMA Counters #########################*/ 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* 2 registers (64-bit) - DMA Count - 1 for each DMA counter 0/1. */ 295*4882a593Smuzhiyun #define CN6XXX_DMA_CNT_START 0x0400 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* 2 registers (64-bit) - DMA Timer 0/1, contains DMA timer values 298*4882a593Smuzhiyun * SLI_DMA_0_TIM 299*4882a593Smuzhiyun */ 300*4882a593Smuzhiyun #define CN6XXX_DMA_TIM_START 0x0420 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* 2 registers (64-bit) - DMA count & Time Interrupt threshold - 303*4882a593Smuzhiyun * SLI_DMA_0_INT_LEVEL 304*4882a593Smuzhiyun */ 305*4882a593Smuzhiyun #define CN6XXX_DMA_INT_LEVEL_START 0x03E0 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* Each DMA register is at a 16-byte Offset in BAR0 */ 308*4882a593Smuzhiyun #define CN6XXX_DMA_OFFSET 0x10 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /*---------- DMA Counter Macros ---------*/ 311*4882a593Smuzhiyun #define CN6XXX_DMA_CNT(dq) \ 312*4882a593Smuzhiyun (CN6XXX_DMA_CNT_START + ((dq) * CN6XXX_DMA_OFFSET)) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define CN6XXX_DMA_INT_LEVEL(dq) \ 315*4882a593Smuzhiyun (CN6XXX_DMA_INT_LEVEL_START + ((dq) * CN6XXX_DMA_OFFSET)) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define CN6XXX_DMA_PKT_INT_LEVEL(dq) \ 318*4882a593Smuzhiyun (CN6XXX_DMA_INT_LEVEL_START + ((dq) * CN6XXX_DMA_OFFSET)) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define CN6XXX_DMA_TIME_INT_LEVEL(dq) \ 321*4882a593Smuzhiyun (CN6XXX_DMA_INT_LEVEL_START + 4 + ((dq) * CN6XXX_DMA_OFFSET)) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CN6XXX_DMA_TIM(dq) \ 324*4882a593Smuzhiyun (CN6XXX_DMA_TIM_START + ((dq) * CN6XXX_DMA_OFFSET)) 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /*######################## INTERRUPTS #########################*/ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* 1 register (64-bit) for Interrupt Summary */ 329*4882a593Smuzhiyun #define CN6XXX_SLI_INT_SUM64 0x0330 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* 1 register (64-bit) for Interrupt Enable */ 332*4882a593Smuzhiyun #define CN6XXX_SLI_INT_ENB64_PORT0 0x0340 333*4882a593Smuzhiyun #define CN6XXX_SLI_INT_ENB64_PORT1 0x0350 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* 1 register (32-bit) to enable Output Queue Packet/Byte Count Interrupt */ 336*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_CNT_INT_ENB 0x1150 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* 1 register (32-bit) to enable Output Queue Packet Timer Interrupt */ 339*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_TIME_INT_ENB 0x1160 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* 1 register (32-bit) to indicate which Output Queue reached pkt threshold */ 342*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_CNT_INT 0x1130 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* 1 register (32-bit) to indicate which Output Queue reached time threshold */ 345*4882a593Smuzhiyun #define CN6XXX_SLI_PKT_TIME_INT 0x1140 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /*------------------ Interrupt Masks ----------------*/ 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define CN6XXX_INTR_RML_TIMEOUT_ERR BIT(1) 350*4882a593Smuzhiyun #define CN6XXX_INTR_BAR0_RW_TIMEOUT_ERR BIT(2) 351*4882a593Smuzhiyun #define CN6XXX_INTR_IO2BIG_ERR BIT(3) 352*4882a593Smuzhiyun #define CN6XXX_INTR_PKT_COUNT BIT(4) 353*4882a593Smuzhiyun #define CN6XXX_INTR_PKT_TIME BIT(5) 354*4882a593Smuzhiyun #define CN6XXX_INTR_M0UPB0_ERR BIT(8) 355*4882a593Smuzhiyun #define CN6XXX_INTR_M0UPWI_ERR BIT(9) 356*4882a593Smuzhiyun #define CN6XXX_INTR_M0UNB0_ERR BIT(10) 357*4882a593Smuzhiyun #define CN6XXX_INTR_M0UNWI_ERR BIT(11) 358*4882a593Smuzhiyun #define CN6XXX_INTR_M1UPB0_ERR BIT(12) 359*4882a593Smuzhiyun #define CN6XXX_INTR_M1UPWI_ERR BIT(13) 360*4882a593Smuzhiyun #define CN6XXX_INTR_M1UNB0_ERR BIT(14) 361*4882a593Smuzhiyun #define CN6XXX_INTR_M1UNWI_ERR BIT(15) 362*4882a593Smuzhiyun #define CN6XXX_INTR_MIO_INT0 BIT(16) 363*4882a593Smuzhiyun #define CN6XXX_INTR_MIO_INT1 BIT(17) 364*4882a593Smuzhiyun #define CN6XXX_INTR_MAC_INT0 BIT(18) 365*4882a593Smuzhiyun #define CN6XXX_INTR_MAC_INT1 BIT(19) 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define CN6XXX_INTR_DMA0_FORCE BIT_ULL(32) 368*4882a593Smuzhiyun #define CN6XXX_INTR_DMA1_FORCE BIT_ULL(33) 369*4882a593Smuzhiyun #define CN6XXX_INTR_DMA0_COUNT BIT_ULL(34) 370*4882a593Smuzhiyun #define CN6XXX_INTR_DMA1_COUNT BIT_ULL(35) 371*4882a593Smuzhiyun #define CN6XXX_INTR_DMA0_TIME BIT_ULL(36) 372*4882a593Smuzhiyun #define CN6XXX_INTR_DMA1_TIME BIT_ULL(37) 373*4882a593Smuzhiyun #define CN6XXX_INTR_INSTR_DB_OF_ERR BIT_ULL(48) 374*4882a593Smuzhiyun #define CN6XXX_INTR_SLIST_DB_OF_ERR BIT_ULL(49) 375*4882a593Smuzhiyun #define CN6XXX_INTR_POUT_ERR BIT_ULL(50) 376*4882a593Smuzhiyun #define CN6XXX_INTR_PIN_BP_ERR BIT_ULL(51) 377*4882a593Smuzhiyun #define CN6XXX_INTR_PGL_ERR BIT_ULL(52) 378*4882a593Smuzhiyun #define CN6XXX_INTR_PDI_ERR BIT_ULL(53) 379*4882a593Smuzhiyun #define CN6XXX_INTR_POP_ERR BIT_ULL(54) 380*4882a593Smuzhiyun #define CN6XXX_INTR_PINS_ERR BIT_ULL(55) 381*4882a593Smuzhiyun #define CN6XXX_INTR_SPRT0_ERR BIT_ULL(56) 382*4882a593Smuzhiyun #define CN6XXX_INTR_SPRT1_ERR BIT_ULL(57) 383*4882a593Smuzhiyun #define CN6XXX_INTR_ILL_PAD_ERR BIT_ULL(60) 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define CN6XXX_INTR_DMA0_DATA (CN6XXX_INTR_DMA0_TIME) 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define CN6XXX_INTR_DMA1_DATA (CN6XXX_INTR_DMA1_TIME) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define CN6XXX_INTR_DMA_DATA \ 390*4882a593Smuzhiyun (CN6XXX_INTR_DMA0_DATA | CN6XXX_INTR_DMA1_DATA) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define CN6XXX_INTR_PKT_DATA (CN6XXX_INTR_PKT_TIME | \ 393*4882a593Smuzhiyun CN6XXX_INTR_PKT_COUNT) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* Sum of interrupts for all PCI-Express Data Interrupts */ 396*4882a593Smuzhiyun #define CN6XXX_INTR_PCIE_DATA \ 397*4882a593Smuzhiyun (CN6XXX_INTR_DMA_DATA | CN6XXX_INTR_PKT_DATA) 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #define CN6XXX_INTR_MIO \ 400*4882a593Smuzhiyun (CN6XXX_INTR_MIO_INT0 | CN6XXX_INTR_MIO_INT1) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define CN6XXX_INTR_MAC \ 403*4882a593Smuzhiyun (CN6XXX_INTR_MAC_INT0 | CN6XXX_INTR_MAC_INT1) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun /* Sum of interrupts for error events */ 406*4882a593Smuzhiyun #define CN6XXX_INTR_ERR \ 407*4882a593Smuzhiyun (CN6XXX_INTR_BAR0_RW_TIMEOUT_ERR \ 408*4882a593Smuzhiyun | CN6XXX_INTR_IO2BIG_ERR \ 409*4882a593Smuzhiyun | CN6XXX_INTR_M0UPB0_ERR \ 410*4882a593Smuzhiyun | CN6XXX_INTR_M0UPWI_ERR \ 411*4882a593Smuzhiyun | CN6XXX_INTR_M0UNB0_ERR \ 412*4882a593Smuzhiyun | CN6XXX_INTR_M0UNWI_ERR \ 413*4882a593Smuzhiyun | CN6XXX_INTR_M1UPB0_ERR \ 414*4882a593Smuzhiyun | CN6XXX_INTR_M1UPWI_ERR \ 415*4882a593Smuzhiyun | CN6XXX_INTR_M1UNB0_ERR \ 416*4882a593Smuzhiyun | CN6XXX_INTR_M1UNWI_ERR \ 417*4882a593Smuzhiyun | CN6XXX_INTR_INSTR_DB_OF_ERR \ 418*4882a593Smuzhiyun | CN6XXX_INTR_SLIST_DB_OF_ERR \ 419*4882a593Smuzhiyun | CN6XXX_INTR_POUT_ERR \ 420*4882a593Smuzhiyun | CN6XXX_INTR_PIN_BP_ERR \ 421*4882a593Smuzhiyun | CN6XXX_INTR_PGL_ERR \ 422*4882a593Smuzhiyun | CN6XXX_INTR_PDI_ERR \ 423*4882a593Smuzhiyun | CN6XXX_INTR_POP_ERR \ 424*4882a593Smuzhiyun | CN6XXX_INTR_PINS_ERR \ 425*4882a593Smuzhiyun | CN6XXX_INTR_SPRT0_ERR \ 426*4882a593Smuzhiyun | CN6XXX_INTR_SPRT1_ERR \ 427*4882a593Smuzhiyun | CN6XXX_INTR_ILL_PAD_ERR) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Programmed Mask for Interrupt Sum */ 430*4882a593Smuzhiyun #define CN6XXX_INTR_MASK \ 431*4882a593Smuzhiyun (CN6XXX_INTR_PCIE_DATA \ 432*4882a593Smuzhiyun | CN6XXX_INTR_DMA0_FORCE \ 433*4882a593Smuzhiyun | CN6XXX_INTR_DMA1_FORCE \ 434*4882a593Smuzhiyun | CN6XXX_INTR_MIO \ 435*4882a593Smuzhiyun | CN6XXX_INTR_MAC \ 436*4882a593Smuzhiyun | CN6XXX_INTR_ERR) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define CN6XXX_SLI_S2M_PORT0_CTL 0x3D80 439*4882a593Smuzhiyun #define CN6XXX_SLI_S2M_PORT1_CTL 0x3D90 440*4882a593Smuzhiyun #define CN6XXX_SLI_S2M_PORTX_CTL(port) \ 441*4882a593Smuzhiyun (CN6XXX_SLI_S2M_PORT0_CTL + ((port) * 0x10)) 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define CN6XXX_SLI_INT_ENB64(port) \ 444*4882a593Smuzhiyun (CN6XXX_SLI_INT_ENB64_PORT0 + ((port) * 0x10)) 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #define CN6XXX_SLI_MAC_NUMBER 0x3E00 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* CN6XXX BAR1 Index registers. */ 449*4882a593Smuzhiyun #define CN6XXX_PEM_BAR1_INDEX000 0x00011800C00000A8ULL 450*4882a593Smuzhiyun #define CN6XXX_PEM_OFFSET 0x0000000001000000ULL 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define CN6XXX_BAR1_INDEX_START CN6XXX_PEM_BAR1_INDEX000 453*4882a593Smuzhiyun #define CN6XXX_PCI_BAR1_OFFSET 0x8 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define CN6XXX_BAR1_REG(idx, port) \ 456*4882a593Smuzhiyun (CN6XXX_BAR1_INDEX_START + ((port) * CN6XXX_PEM_OFFSET) + \ 457*4882a593Smuzhiyun (CN6XXX_PCI_BAR1_OFFSET * (idx))) 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /*############################ DPI #########################*/ 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define CN6XXX_DPI_CTL 0x0001df0000000040ULL 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_CONTROL 0x0001df0000000048ULL 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #define CN6XXX_DPI_REQ_GBL_ENB 0x0001df0000000050ULL 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define CN6XXX_DPI_REQ_ERR_RSP 0x0001df0000000058ULL 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun #define CN6XXX_DPI_REQ_ERR_RST 0x0001df0000000060ULL 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_ENG0_ENB 0x0001df0000000080ULL 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_ENG_ENB(q_no) \ 474*4882a593Smuzhiyun (CN6XXX_DPI_DMA_ENG0_ENB + ((q_no) * 8)) 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_ENG0_BUF 0x0001df0000000880ULL 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_ENG_BUF(q_no) \ 479*4882a593Smuzhiyun (CN6XXX_DPI_DMA_ENG0_BUF + ((q_no) * 8)) 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define CN6XXX_DPI_SLI_PRT0_CFG 0x0001df0000000900ULL 482*4882a593Smuzhiyun #define CN6XXX_DPI_SLI_PRT1_CFG 0x0001df0000000908ULL 483*4882a593Smuzhiyun #define CN6XXX_DPI_SLI_PRTX_CFG(port) \ 484*4882a593Smuzhiyun (CN6XXX_DPI_SLI_PRT0_CFG + ((port) * 0x10)) 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_COMMIT_MODE BIT_ULL(58) 487*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_PKT_HP BIT_ULL(57) 488*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_PKT_EN BIT_ULL(56) 489*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_O_ES BIT_ULL(15) 490*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_O_MODE BIT_ULL(14) 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun #define CN6XXX_DPI_DMA_CTL_MASK \ 493*4882a593Smuzhiyun (CN6XXX_DPI_DMA_COMMIT_MODE | \ 494*4882a593Smuzhiyun CN6XXX_DPI_DMA_PKT_HP | \ 495*4882a593Smuzhiyun CN6XXX_DPI_DMA_PKT_EN | \ 496*4882a593Smuzhiyun CN6XXX_DPI_DMA_O_ES | \ 497*4882a593Smuzhiyun CN6XXX_DPI_DMA_O_MODE) 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /*############################ CIU #########################*/ 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define CN6XXX_CIU_SOFT_BIST 0x0001070000000738ULL 502*4882a593Smuzhiyun #define CN6XXX_CIU_SOFT_RST 0x0001070000000740ULL 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /*############################ MIO #########################*/ 505*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CLOCK_CFG 0x0001070000000f00ULL 506*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CLOCK_LO 0x0001070000000f08ULL 507*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CLOCK_HI 0x0001070000000f10ULL 508*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CLOCK_COMP 0x0001070000000f18ULL 509*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_TIMESTAMP 0x0001070000000f20ULL 510*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_EVT_CNT 0x0001070000000f28ULL 511*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CKOUT_THRESH_LO 0x0001070000000f30ULL 512*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CKOUT_THRESH_HI 0x0001070000000f38ULL 513*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CKOUT_HI_INCR 0x0001070000000f40ULL 514*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_CKOUT_LO_INCR 0x0001070000000f48ULL 515*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_PPS_THRESH_LO 0x0001070000000f50ULL 516*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_PPS_THRESH_HI 0x0001070000000f58ULL 517*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_PPS_HI_INCR 0x0001070000000f60ULL 518*4882a593Smuzhiyun #define CN6XXX_MIO_PTP_PPS_LO_INCR 0x0001070000000f68ULL 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define CN6XXX_MIO_QLM4_CFG 0x00011800000015B0ULL 521*4882a593Smuzhiyun #define CN6XXX_MIO_RST_BOOT 0x0001180000001600ULL 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define CN6XXX_MIO_QLM_CFG_MASK 0x7 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /*############################ LMC #########################*/ 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define CN6XXX_LMC0_RESET_CTL 0x0001180088000180ULL 528*4882a593Smuzhiyun #define CN6XXX_LMC0_RESET_CTL_DDR3RST_MASK 0x0000000000000001ULL 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #endif 531