xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cadence/macb_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cadence MACB/GEM Ethernet Controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-2006 Atmel Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/crc32.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/circ_buf.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/gpio.h>
21*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/netdevice.h>
24*4882a593Smuzhiyun #include <linux/etherdevice.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/phylink.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_device.h>
30*4882a593Smuzhiyun #include <linux/of_gpio.h>
31*4882a593Smuzhiyun #include <linux/of_mdio.h>
32*4882a593Smuzhiyun #include <linux/of_net.h>
33*4882a593Smuzhiyun #include <linux/ip.h>
34*4882a593Smuzhiyun #include <linux/udp.h>
35*4882a593Smuzhiyun #include <linux/tcp.h>
36*4882a593Smuzhiyun #include <linux/iopoll.h>
37*4882a593Smuzhiyun #include <linux/pm_runtime.h>
38*4882a593Smuzhiyun #include "macb.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* This structure is only used for MACB on SiFive FU540 devices */
41*4882a593Smuzhiyun struct sifive_fu540_macb_mgmt {
42*4882a593Smuzhiyun 	void __iomem *reg;
43*4882a593Smuzhiyun 	unsigned long rate;
44*4882a593Smuzhiyun 	struct clk_hw hw;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MACB_RX_BUFFER_SIZE	128
48*4882a593Smuzhiyun #define RX_BUFFER_MULTIPLE	64  /* bytes */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define DEFAULT_RX_RING_SIZE	512 /* must be power of 2 */
51*4882a593Smuzhiyun #define MIN_RX_RING_SIZE	64
52*4882a593Smuzhiyun #define MAX_RX_RING_SIZE	8192
53*4882a593Smuzhiyun #define RX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
54*4882a593Smuzhiyun 				 * (bp)->rx_ring_size)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define DEFAULT_TX_RING_SIZE	512 /* must be power of 2 */
57*4882a593Smuzhiyun #define MIN_TX_RING_SIZE	64
58*4882a593Smuzhiyun #define MAX_TX_RING_SIZE	4096
59*4882a593Smuzhiyun #define TX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
60*4882a593Smuzhiyun 				 * (bp)->tx_ring_size)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* level of occupied TX descriptors under which we wake up TX process */
63*4882a593Smuzhiyun #define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(ISR_ROVR))
66*4882a593Smuzhiyun #define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
67*4882a593Smuzhiyun 					| MACB_BIT(ISR_RLE)		\
68*4882a593Smuzhiyun 					| MACB_BIT(TXERR))
69*4882a593Smuzhiyun #define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP)	\
70*4882a593Smuzhiyun 					| MACB_BIT(TXUBR))
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Max length of transmit frame must be a multiple of 8 bytes */
73*4882a593Smuzhiyun #define MACB_TX_LEN_ALIGN	8
74*4882a593Smuzhiyun #define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
75*4882a593Smuzhiyun /* Limit maximum TX length as per Cadence TSO errata. This is to avoid a
76*4882a593Smuzhiyun  * false amba_error in TX path from the DMA assuming there is not enough
77*4882a593Smuzhiyun  * space in the SRAM (16KB) even when there is.
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define GEM_MAX_TX_LEN		(unsigned int)(0x3FC0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define GEM_MTU_MIN_SIZE	ETH_MIN_MTU
82*4882a593Smuzhiyun #define MACB_NETIF_LSO		NETIF_F_TSO
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define MACB_WOL_HAS_MAGIC_PACKET	(0x1 << 0)
85*4882a593Smuzhiyun #define MACB_WOL_ENABLED		(0x1 << 1)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Graceful stop timeouts in us. We should allow up to
88*4882a593Smuzhiyun  * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun #define MACB_HALT_TIMEOUT	1230
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define MACB_PM_TIMEOUT  100 /* ms */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define MACB_MDIO_TIMEOUT	1000000 /* in usecs */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* DMA buffer descriptor might be different size
97*4882a593Smuzhiyun  * depends on hardware configuration:
98*4882a593Smuzhiyun  *
99*4882a593Smuzhiyun  * 1. dma address width 32 bits:
100*4882a593Smuzhiyun  *    word 1: 32 bit address of Data Buffer
101*4882a593Smuzhiyun  *    word 2: control
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * 2. dma address width 64 bits:
104*4882a593Smuzhiyun  *    word 1: 32 bit address of Data Buffer
105*4882a593Smuzhiyun  *    word 2: control
106*4882a593Smuzhiyun  *    word 3: upper 32 bit address of Data Buffer
107*4882a593Smuzhiyun  *    word 4: unused
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  * 3. dma address width 32 bits with hardware timestamping:
110*4882a593Smuzhiyun  *    word 1: 32 bit address of Data Buffer
111*4882a593Smuzhiyun  *    word 2: control
112*4882a593Smuzhiyun  *    word 3: timestamp word 1
113*4882a593Smuzhiyun  *    word 4: timestamp word 2
114*4882a593Smuzhiyun  *
115*4882a593Smuzhiyun  * 4. dma address width 64 bits with hardware timestamping:
116*4882a593Smuzhiyun  *    word 1: 32 bit address of Data Buffer
117*4882a593Smuzhiyun  *    word 2: control
118*4882a593Smuzhiyun  *    word 3: upper 32 bit address of Data Buffer
119*4882a593Smuzhiyun  *    word 4: unused
120*4882a593Smuzhiyun  *    word 5: timestamp word 1
121*4882a593Smuzhiyun  *    word 6: timestamp word 2
122*4882a593Smuzhiyun  */
macb_dma_desc_get_size(struct macb * bp)123*4882a593Smuzhiyun static unsigned int macb_dma_desc_get_size(struct macb *bp)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun #ifdef MACB_EXT_DESC
126*4882a593Smuzhiyun 	unsigned int desc_size;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	switch (bp->hw_dma_cap) {
129*4882a593Smuzhiyun 	case HW_DMA_CAP_64B:
130*4882a593Smuzhiyun 		desc_size = sizeof(struct macb_dma_desc)
131*4882a593Smuzhiyun 			+ sizeof(struct macb_dma_desc_64);
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case HW_DMA_CAP_PTP:
134*4882a593Smuzhiyun 		desc_size = sizeof(struct macb_dma_desc)
135*4882a593Smuzhiyun 			+ sizeof(struct macb_dma_desc_ptp);
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	case HW_DMA_CAP_64B_PTP:
138*4882a593Smuzhiyun 		desc_size = sizeof(struct macb_dma_desc)
139*4882a593Smuzhiyun 			+ sizeof(struct macb_dma_desc_64)
140*4882a593Smuzhiyun 			+ sizeof(struct macb_dma_desc_ptp);
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	default:
143*4882a593Smuzhiyun 		desc_size = sizeof(struct macb_dma_desc);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	return desc_size;
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 	return sizeof(struct macb_dma_desc);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
macb_adj_dma_desc_idx(struct macb * bp,unsigned int desc_idx)150*4882a593Smuzhiyun static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun #ifdef MACB_EXT_DESC
153*4882a593Smuzhiyun 	switch (bp->hw_dma_cap) {
154*4882a593Smuzhiyun 	case HW_DMA_CAP_64B:
155*4882a593Smuzhiyun 	case HW_DMA_CAP_PTP:
156*4882a593Smuzhiyun 		desc_idx <<= 1;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	case HW_DMA_CAP_64B_PTP:
159*4882a593Smuzhiyun 		desc_idx *= 3;
160*4882a593Smuzhiyun 		break;
161*4882a593Smuzhiyun 	default:
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 	return desc_idx;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
macb_64b_desc(struct macb * bp,struct macb_dma_desc * desc)169*4882a593Smuzhiyun static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	return (struct macb_dma_desc_64 *)((void *)desc
172*4882a593Smuzhiyun 		+ sizeof(struct macb_dma_desc));
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* Ring buffer accessors */
macb_tx_ring_wrap(struct macb * bp,unsigned int index)177*4882a593Smuzhiyun static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	return index & (bp->tx_ring_size - 1);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
macb_tx_desc(struct macb_queue * queue,unsigned int index)182*4882a593Smuzhiyun static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
183*4882a593Smuzhiyun 					  unsigned int index)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	index = macb_tx_ring_wrap(queue->bp, index);
186*4882a593Smuzhiyun 	index = macb_adj_dma_desc_idx(queue->bp, index);
187*4882a593Smuzhiyun 	return &queue->tx_ring[index];
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
macb_tx_skb(struct macb_queue * queue,unsigned int index)190*4882a593Smuzhiyun static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
191*4882a593Smuzhiyun 				       unsigned int index)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
macb_tx_dma(struct macb_queue * queue,unsigned int index)196*4882a593Smuzhiyun static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	dma_addr_t offset;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	offset = macb_tx_ring_wrap(queue->bp, index) *
201*4882a593Smuzhiyun 			macb_dma_desc_get_size(queue->bp);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return queue->tx_ring_dma + offset;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
macb_rx_ring_wrap(struct macb * bp,unsigned int index)206*4882a593Smuzhiyun static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return index & (bp->rx_ring_size - 1);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
macb_rx_desc(struct macb_queue * queue,unsigned int index)211*4882a593Smuzhiyun static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	index = macb_rx_ring_wrap(queue->bp, index);
214*4882a593Smuzhiyun 	index = macb_adj_dma_desc_idx(queue->bp, index);
215*4882a593Smuzhiyun 	return &queue->rx_ring[index];
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
macb_rx_buffer(struct macb_queue * queue,unsigned int index)218*4882a593Smuzhiyun static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	return queue->rx_buffers + queue->bp->rx_buffer_size *
221*4882a593Smuzhiyun 	       macb_rx_ring_wrap(queue->bp, index);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* I/O accessors */
hw_readl_native(struct macb * bp,int offset)225*4882a593Smuzhiyun static u32 hw_readl_native(struct macb *bp, int offset)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	return __raw_readl(bp->regs + offset);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
hw_writel_native(struct macb * bp,int offset,u32 value)230*4882a593Smuzhiyun static void hw_writel_native(struct macb *bp, int offset, u32 value)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	__raw_writel(value, bp->regs + offset);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
hw_readl(struct macb * bp,int offset)235*4882a593Smuzhiyun static u32 hw_readl(struct macb *bp, int offset)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	return readl_relaxed(bp->regs + offset);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
hw_writel(struct macb * bp,int offset,u32 value)240*4882a593Smuzhiyun static void hw_writel(struct macb *bp, int offset, u32 value)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	writel_relaxed(value, bp->regs + offset);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* Find the CPU endianness by using the loopback bit of NCR register. When the
246*4882a593Smuzhiyun  * CPU is in big endian we need to program swapped mode for management
247*4882a593Smuzhiyun  * descriptor access.
248*4882a593Smuzhiyun  */
hw_is_native_io(void __iomem * addr)249*4882a593Smuzhiyun static bool hw_is_native_io(void __iomem *addr)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 value = MACB_BIT(LLB);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	__raw_writel(value, addr + MACB_NCR);
254*4882a593Smuzhiyun 	value = __raw_readl(addr + MACB_NCR);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Write 0 back to disable everything */
257*4882a593Smuzhiyun 	__raw_writel(0, addr + MACB_NCR);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return value == MACB_BIT(LLB);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
hw_is_gem(void __iomem * addr,bool native_io)262*4882a593Smuzhiyun static bool hw_is_gem(void __iomem *addr, bool native_io)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u32 id;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (native_io)
267*4882a593Smuzhiyun 		id = __raw_readl(addr + MACB_MID);
268*4882a593Smuzhiyun 	else
269*4882a593Smuzhiyun 		id = readl_relaxed(addr + MACB_MID);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return MACB_BFEXT(IDNUM, id) >= 0x2;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
macb_set_hwaddr(struct macb * bp)274*4882a593Smuzhiyun static void macb_set_hwaddr(struct macb *bp)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 bottom;
277*4882a593Smuzhiyun 	u16 top;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
280*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA1B, bottom);
281*4882a593Smuzhiyun 	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
282*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA1T, top);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* Clear unused address register sets */
285*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA2B, 0);
286*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA2T, 0);
287*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA3B, 0);
288*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA3T, 0);
289*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA4B, 0);
290*4882a593Smuzhiyun 	macb_or_gem_writel(bp, SA4T, 0);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
macb_get_hwaddr(struct macb * bp)293*4882a593Smuzhiyun static void macb_get_hwaddr(struct macb *bp)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	u32 bottom;
296*4882a593Smuzhiyun 	u16 top;
297*4882a593Smuzhiyun 	u8 addr[6];
298*4882a593Smuzhiyun 	int i;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Check all 4 address register for valid address */
301*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
302*4882a593Smuzhiyun 		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
303*4882a593Smuzhiyun 		top = macb_or_gem_readl(bp, SA1T + i * 8);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		addr[0] = bottom & 0xff;
306*4882a593Smuzhiyun 		addr[1] = (bottom >> 8) & 0xff;
307*4882a593Smuzhiyun 		addr[2] = (bottom >> 16) & 0xff;
308*4882a593Smuzhiyun 		addr[3] = (bottom >> 24) & 0xff;
309*4882a593Smuzhiyun 		addr[4] = top & 0xff;
310*4882a593Smuzhiyun 		addr[5] = (top >> 8) & 0xff;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (is_valid_ether_addr(addr)) {
313*4882a593Smuzhiyun 			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
314*4882a593Smuzhiyun 			return;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
319*4882a593Smuzhiyun 	eth_hw_addr_random(bp->dev);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
macb_mdio_wait_for_idle(struct macb * bp)322*4882a593Smuzhiyun static int macb_mdio_wait_for_idle(struct macb *bp)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	u32 val;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return readx_poll_timeout(MACB_READ_NSR, bp, val, val & MACB_BIT(IDLE),
327*4882a593Smuzhiyun 				  1, MACB_MDIO_TIMEOUT);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
macb_mdio_read(struct mii_bus * bus,int mii_id,int regnum)330*4882a593Smuzhiyun static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct macb *bp = bus->priv;
333*4882a593Smuzhiyun 	int status;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	status = pm_runtime_get_sync(&bp->pdev->dev);
336*4882a593Smuzhiyun 	if (status < 0) {
337*4882a593Smuzhiyun 		pm_runtime_put_noidle(&bp->pdev->dev);
338*4882a593Smuzhiyun 		goto mdio_pm_exit;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	status = macb_mdio_wait_for_idle(bp);
342*4882a593Smuzhiyun 	if (status < 0)
343*4882a593Smuzhiyun 		goto mdio_read_exit;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (regnum & MII_ADDR_C45) {
346*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
347*4882a593Smuzhiyun 			    | MACB_BF(RW, MACB_MAN_C45_ADDR)
348*4882a593Smuzhiyun 			    | MACB_BF(PHYA, mii_id)
349*4882a593Smuzhiyun 			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
350*4882a593Smuzhiyun 			    | MACB_BF(DATA, regnum & 0xFFFF)
351*4882a593Smuzhiyun 			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		status = macb_mdio_wait_for_idle(bp);
354*4882a593Smuzhiyun 		if (status < 0)
355*4882a593Smuzhiyun 			goto mdio_read_exit;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
358*4882a593Smuzhiyun 			    | MACB_BF(RW, MACB_MAN_C45_READ)
359*4882a593Smuzhiyun 			    | MACB_BF(PHYA, mii_id)
360*4882a593Smuzhiyun 			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
361*4882a593Smuzhiyun 			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));
362*4882a593Smuzhiyun 	} else {
363*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C22_SOF)
364*4882a593Smuzhiyun 				| MACB_BF(RW, MACB_MAN_C22_READ)
365*4882a593Smuzhiyun 				| MACB_BF(PHYA, mii_id)
366*4882a593Smuzhiyun 				| MACB_BF(REGA, regnum)
367*4882a593Smuzhiyun 				| MACB_BF(CODE, MACB_MAN_C22_CODE)));
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	status = macb_mdio_wait_for_idle(bp);
371*4882a593Smuzhiyun 	if (status < 0)
372*4882a593Smuzhiyun 		goto mdio_read_exit;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	status = MACB_BFEXT(DATA, macb_readl(bp, MAN));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun mdio_read_exit:
377*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&bp->pdev->dev);
378*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&bp->pdev->dev);
379*4882a593Smuzhiyun mdio_pm_exit:
380*4882a593Smuzhiyun 	return status;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
macb_mdio_write(struct mii_bus * bus,int mii_id,int regnum,u16 value)383*4882a593Smuzhiyun static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
384*4882a593Smuzhiyun 			   u16 value)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct macb *bp = bus->priv;
387*4882a593Smuzhiyun 	int status;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	status = pm_runtime_get_sync(&bp->pdev->dev);
390*4882a593Smuzhiyun 	if (status < 0) {
391*4882a593Smuzhiyun 		pm_runtime_put_noidle(&bp->pdev->dev);
392*4882a593Smuzhiyun 		goto mdio_pm_exit;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	status = macb_mdio_wait_for_idle(bp);
396*4882a593Smuzhiyun 	if (status < 0)
397*4882a593Smuzhiyun 		goto mdio_write_exit;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (regnum & MII_ADDR_C45) {
400*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
401*4882a593Smuzhiyun 			    | MACB_BF(RW, MACB_MAN_C45_ADDR)
402*4882a593Smuzhiyun 			    | MACB_BF(PHYA, mii_id)
403*4882a593Smuzhiyun 			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
404*4882a593Smuzhiyun 			    | MACB_BF(DATA, regnum & 0xFFFF)
405*4882a593Smuzhiyun 			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		status = macb_mdio_wait_for_idle(bp);
408*4882a593Smuzhiyun 		if (status < 0)
409*4882a593Smuzhiyun 			goto mdio_write_exit;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
412*4882a593Smuzhiyun 			    | MACB_BF(RW, MACB_MAN_C45_WRITE)
413*4882a593Smuzhiyun 			    | MACB_BF(PHYA, mii_id)
414*4882a593Smuzhiyun 			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
415*4882a593Smuzhiyun 			    | MACB_BF(CODE, MACB_MAN_C45_CODE)
416*4882a593Smuzhiyun 			    | MACB_BF(DATA, value)));
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C22_SOF)
419*4882a593Smuzhiyun 				| MACB_BF(RW, MACB_MAN_C22_WRITE)
420*4882a593Smuzhiyun 				| MACB_BF(PHYA, mii_id)
421*4882a593Smuzhiyun 				| MACB_BF(REGA, regnum)
422*4882a593Smuzhiyun 				| MACB_BF(CODE, MACB_MAN_C22_CODE)
423*4882a593Smuzhiyun 				| MACB_BF(DATA, value)));
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	status = macb_mdio_wait_for_idle(bp);
427*4882a593Smuzhiyun 	if (status < 0)
428*4882a593Smuzhiyun 		goto mdio_write_exit;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun mdio_write_exit:
431*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&bp->pdev->dev);
432*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&bp->pdev->dev);
433*4882a593Smuzhiyun mdio_pm_exit:
434*4882a593Smuzhiyun 	return status;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
macb_init_buffers(struct macb * bp)437*4882a593Smuzhiyun static void macb_init_buffers(struct macb *bp)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct macb_queue *queue;
440*4882a593Smuzhiyun 	unsigned int q;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
443*4882a593Smuzhiyun 		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
444*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
445*4882a593Smuzhiyun 		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
446*4882a593Smuzhiyun 			queue_writel(queue, RBQPH,
447*4882a593Smuzhiyun 				     upper_32_bits(queue->rx_ring_dma));
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun 		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
450*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
451*4882a593Smuzhiyun 		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
452*4882a593Smuzhiyun 			queue_writel(queue, TBQPH,
453*4882a593Smuzhiyun 				     upper_32_bits(queue->tx_ring_dma));
454*4882a593Smuzhiyun #endif
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /**
459*4882a593Smuzhiyun  * macb_set_tx_clk() - Set a clock to a new frequency
460*4882a593Smuzhiyun  * @clk:	Pointer to the clock to change
461*4882a593Smuzhiyun  * @speed:	New frequency in Hz
462*4882a593Smuzhiyun  * @dev:	Pointer to the struct net_device
463*4882a593Smuzhiyun  */
macb_set_tx_clk(struct clk * clk,int speed,struct net_device * dev)464*4882a593Smuzhiyun static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	long ferr, rate, rate_rounded;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (!clk)
469*4882a593Smuzhiyun 		return;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	switch (speed) {
472*4882a593Smuzhiyun 	case SPEED_10:
473*4882a593Smuzhiyun 		rate = 2500000;
474*4882a593Smuzhiyun 		break;
475*4882a593Smuzhiyun 	case SPEED_100:
476*4882a593Smuzhiyun 		rate = 25000000;
477*4882a593Smuzhiyun 		break;
478*4882a593Smuzhiyun 	case SPEED_1000:
479*4882a593Smuzhiyun 		rate = 125000000;
480*4882a593Smuzhiyun 		break;
481*4882a593Smuzhiyun 	default:
482*4882a593Smuzhiyun 		return;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	rate_rounded = clk_round_rate(clk, rate);
486*4882a593Smuzhiyun 	if (rate_rounded < 0)
487*4882a593Smuzhiyun 		return;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
490*4882a593Smuzhiyun 	 * is not satisfied.
491*4882a593Smuzhiyun 	 */
492*4882a593Smuzhiyun 	ferr = abs(rate_rounded - rate);
493*4882a593Smuzhiyun 	ferr = DIV_ROUND_UP(ferr, rate / 100000);
494*4882a593Smuzhiyun 	if (ferr > 5)
495*4882a593Smuzhiyun 		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
496*4882a593Smuzhiyun 			    rate);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (clk_set_rate(clk, rate_rounded))
499*4882a593Smuzhiyun 		netdev_err(dev, "adjusting tx_clk failed.\n");
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
macb_validate(struct phylink_config * config,unsigned long * supported,struct phylink_link_state * state)502*4882a593Smuzhiyun static void macb_validate(struct phylink_config *config,
503*4882a593Smuzhiyun 			  unsigned long *supported,
504*4882a593Smuzhiyun 			  struct phylink_link_state *state)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
507*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
508*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(ndev);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* We only support MII, RMII, GMII, RGMII & SGMII. */
511*4882a593Smuzhiyun 	if (state->interface != PHY_INTERFACE_MODE_NA &&
512*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_MII &&
513*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_RMII &&
514*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_GMII &&
515*4882a593Smuzhiyun 	    state->interface != PHY_INTERFACE_MODE_SGMII &&
516*4882a593Smuzhiyun 	    !phy_interface_mode_is_rgmii(state->interface)) {
517*4882a593Smuzhiyun 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
518*4882a593Smuzhiyun 		return;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (!macb_is_gem(bp) &&
522*4882a593Smuzhiyun 	    (state->interface == PHY_INTERFACE_MODE_GMII ||
523*4882a593Smuzhiyun 	     phy_interface_mode_is_rgmii(state->interface))) {
524*4882a593Smuzhiyun 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
525*4882a593Smuzhiyun 		return;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	phylink_set_port_modes(mask);
529*4882a593Smuzhiyun 	phylink_set(mask, Autoneg);
530*4882a593Smuzhiyun 	phylink_set(mask, Asym_Pause);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	phylink_set(mask, 10baseT_Half);
533*4882a593Smuzhiyun 	phylink_set(mask, 10baseT_Full);
534*4882a593Smuzhiyun 	phylink_set(mask, 100baseT_Half);
535*4882a593Smuzhiyun 	phylink_set(mask, 100baseT_Full);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE &&
538*4882a593Smuzhiyun 	    (state->interface == PHY_INTERFACE_MODE_NA ||
539*4882a593Smuzhiyun 	     state->interface == PHY_INTERFACE_MODE_GMII ||
540*4882a593Smuzhiyun 	     state->interface == PHY_INTERFACE_MODE_SGMII ||
541*4882a593Smuzhiyun 	     phy_interface_mode_is_rgmii(state->interface))) {
542*4882a593Smuzhiyun 		phylink_set(mask, 1000baseT_Full);
543*4882a593Smuzhiyun 		phylink_set(mask, 1000baseX_Full);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		if (!(bp->caps & MACB_CAPS_NO_GIGABIT_HALF))
546*4882a593Smuzhiyun 			phylink_set(mask, 1000baseT_Half);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
550*4882a593Smuzhiyun 	bitmap_and(state->advertising, state->advertising, mask,
551*4882a593Smuzhiyun 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
macb_mac_pcs_get_state(struct phylink_config * config,struct phylink_link_state * state)554*4882a593Smuzhiyun static void macb_mac_pcs_get_state(struct phylink_config *config,
555*4882a593Smuzhiyun 				   struct phylink_link_state *state)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	state->link = 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
macb_mac_an_restart(struct phylink_config * config)560*4882a593Smuzhiyun static void macb_mac_an_restart(struct phylink_config *config)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	/* Not supported */
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
macb_mac_config(struct phylink_config * config,unsigned int mode,const struct phylink_link_state * state)565*4882a593Smuzhiyun static void macb_mac_config(struct phylink_config *config, unsigned int mode,
566*4882a593Smuzhiyun 			    const struct phylink_link_state *state)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
569*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(ndev);
570*4882a593Smuzhiyun 	unsigned long flags;
571*4882a593Smuzhiyun 	u32 old_ctrl, ctrl;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->lock, flags);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	old_ctrl = ctrl = macb_or_gem_readl(bp, NCFGR);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_MACB_IS_EMAC) {
578*4882a593Smuzhiyun 		if (state->interface == PHY_INTERFACE_MODE_RMII)
579*4882a593Smuzhiyun 			ctrl |= MACB_BIT(RM9200_RMII);
580*4882a593Smuzhiyun 	} else if (macb_is_gem(bp)) {
581*4882a593Smuzhiyun 		ctrl &= ~(GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL));
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		if (state->interface == PHY_INTERFACE_MODE_SGMII)
584*4882a593Smuzhiyun 			ctrl |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Apply the new configuration, if any */
588*4882a593Smuzhiyun 	if (old_ctrl ^ ctrl)
589*4882a593Smuzhiyun 		macb_or_gem_writel(bp, NCFGR, ctrl);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->lock, flags);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
macb_mac_link_down(struct phylink_config * config,unsigned int mode,phy_interface_t interface)594*4882a593Smuzhiyun static void macb_mac_link_down(struct phylink_config *config, unsigned int mode,
595*4882a593Smuzhiyun 			       phy_interface_t interface)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
598*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(ndev);
599*4882a593Smuzhiyun 	struct macb_queue *queue;
600*4882a593Smuzhiyun 	unsigned int q;
601*4882a593Smuzhiyun 	u32 ctrl;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_MACB_IS_EMAC))
604*4882a593Smuzhiyun 		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
605*4882a593Smuzhiyun 			queue_writel(queue, IDR,
606*4882a593Smuzhiyun 				     bp->rx_intr_mask | MACB_TX_INT_FLAGS | MACB_BIT(HRESP));
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* Disable Rx and Tx */
609*4882a593Smuzhiyun 	ctrl = macb_readl(bp, NCR) & ~(MACB_BIT(RE) | MACB_BIT(TE));
610*4882a593Smuzhiyun 	macb_writel(bp, NCR, ctrl);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	netif_tx_stop_all_queues(ndev);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
macb_mac_link_up(struct phylink_config * config,struct phy_device * phy,unsigned int mode,phy_interface_t interface,int speed,int duplex,bool tx_pause,bool rx_pause)615*4882a593Smuzhiyun static void macb_mac_link_up(struct phylink_config *config,
616*4882a593Smuzhiyun 			     struct phy_device *phy,
617*4882a593Smuzhiyun 			     unsigned int mode, phy_interface_t interface,
618*4882a593Smuzhiyun 			     int speed, int duplex,
619*4882a593Smuzhiyun 			     bool tx_pause, bool rx_pause)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct net_device *ndev = to_net_dev(config->dev);
622*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(ndev);
623*4882a593Smuzhiyun 	struct macb_queue *queue;
624*4882a593Smuzhiyun 	unsigned long flags;
625*4882a593Smuzhiyun 	unsigned int q;
626*4882a593Smuzhiyun 	u32 ctrl;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->lock, flags);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ctrl = macb_or_gem_readl(bp, NCFGR);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ctrl &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (speed == SPEED_100)
635*4882a593Smuzhiyun 		ctrl |= MACB_BIT(SPD);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (duplex)
638*4882a593Smuzhiyun 		ctrl |= MACB_BIT(FD);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_MACB_IS_EMAC)) {
641*4882a593Smuzhiyun 		ctrl &= ~MACB_BIT(PAE);
642*4882a593Smuzhiyun 		if (macb_is_gem(bp)) {
643*4882a593Smuzhiyun 			ctrl &= ~GEM_BIT(GBE);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 			if (speed == SPEED_1000)
646*4882a593Smuzhiyun 				ctrl |= GEM_BIT(GBE);
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		if (rx_pause)
650*4882a593Smuzhiyun 			ctrl |= MACB_BIT(PAE);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		macb_set_tx_clk(bp->tx_clk, speed, ndev);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 		/* Initialize rings & buffers as clearing MACB_BIT(TE) in link down
655*4882a593Smuzhiyun 		 * cleared the pipeline and control registers.
656*4882a593Smuzhiyun 		 */
657*4882a593Smuzhiyun 		bp->macbgem_ops.mog_init_rings(bp);
658*4882a593Smuzhiyun 		macb_init_buffers(bp);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
661*4882a593Smuzhiyun 			queue_writel(queue, IER,
662*4882a593Smuzhiyun 				     bp->rx_intr_mask | MACB_TX_INT_FLAGS | MACB_BIT(HRESP));
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	macb_or_gem_writel(bp, NCFGR, ctrl);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->lock, flags);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Enable Rx and Tx */
670*4882a593Smuzhiyun 	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(RE) | MACB_BIT(TE));
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	netif_tx_wake_all_queues(ndev);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun static const struct phylink_mac_ops macb_phylink_ops = {
676*4882a593Smuzhiyun 	.validate = macb_validate,
677*4882a593Smuzhiyun 	.mac_pcs_get_state = macb_mac_pcs_get_state,
678*4882a593Smuzhiyun 	.mac_an_restart = macb_mac_an_restart,
679*4882a593Smuzhiyun 	.mac_config = macb_mac_config,
680*4882a593Smuzhiyun 	.mac_link_down = macb_mac_link_down,
681*4882a593Smuzhiyun 	.mac_link_up = macb_mac_link_up,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
macb_phy_handle_exists(struct device_node * dn)684*4882a593Smuzhiyun static bool macb_phy_handle_exists(struct device_node *dn)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	dn = of_parse_phandle(dn, "phy-handle", 0);
687*4882a593Smuzhiyun 	of_node_put(dn);
688*4882a593Smuzhiyun 	return dn != NULL;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
macb_phylink_connect(struct macb * bp)691*4882a593Smuzhiyun static int macb_phylink_connect(struct macb *bp)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct device_node *dn = bp->pdev->dev.of_node;
694*4882a593Smuzhiyun 	struct net_device *dev = bp->dev;
695*4882a593Smuzhiyun 	struct phy_device *phydev;
696*4882a593Smuzhiyun 	int ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (dn)
699*4882a593Smuzhiyun 		ret = phylink_of_phy_connect(bp->phylink, dn, 0);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (!dn || (ret && !macb_phy_handle_exists(dn))) {
702*4882a593Smuzhiyun 		phydev = phy_find_first(bp->mii_bus);
703*4882a593Smuzhiyun 		if (!phydev) {
704*4882a593Smuzhiyun 			netdev_err(dev, "no PHY found\n");
705*4882a593Smuzhiyun 			return -ENXIO;
706*4882a593Smuzhiyun 		}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		/* attach the mac to the phy */
709*4882a593Smuzhiyun 		ret = phylink_connect_phy(bp->phylink, phydev);
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (ret) {
713*4882a593Smuzhiyun 		netdev_err(dev, "Could not attach PHY (%d)\n", ret);
714*4882a593Smuzhiyun 		return ret;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	phylink_start(bp->phylink);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun /* based on au1000_eth. c*/
macb_mii_probe(struct net_device * dev)723*4882a593Smuzhiyun static int macb_mii_probe(struct net_device *dev)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	bp->phylink_config.dev = &dev->dev;
728*4882a593Smuzhiyun 	bp->phylink_config.type = PHYLINK_NETDEV;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	bp->phylink = phylink_create(&bp->phylink_config, bp->pdev->dev.fwnode,
731*4882a593Smuzhiyun 				     bp->phy_interface, &macb_phylink_ops);
732*4882a593Smuzhiyun 	if (IS_ERR(bp->phylink)) {
733*4882a593Smuzhiyun 		netdev_err(dev, "Could not create a phylink instance (%ld)\n",
734*4882a593Smuzhiyun 			   PTR_ERR(bp->phylink));
735*4882a593Smuzhiyun 		return PTR_ERR(bp->phylink);
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
macb_mdiobus_register(struct macb * bp)741*4882a593Smuzhiyun static int macb_mdiobus_register(struct macb *bp)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	struct device_node *child, *np = bp->pdev->dev.of_node;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (of_phy_is_fixed_link(np))
746*4882a593Smuzhiyun 		return mdiobus_register(bp->mii_bus);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* Only create the PHY from the device tree if at least one PHY is
749*4882a593Smuzhiyun 	 * described. Otherwise scan the entire MDIO bus. We do this to support
750*4882a593Smuzhiyun 	 * old device tree that did not follow the best practices and did not
751*4882a593Smuzhiyun 	 * describe their network PHYs.
752*4882a593Smuzhiyun 	 */
753*4882a593Smuzhiyun 	for_each_available_child_of_node(np, child)
754*4882a593Smuzhiyun 		if (of_mdiobus_child_is_phy(child)) {
755*4882a593Smuzhiyun 			/* The loop increments the child refcount,
756*4882a593Smuzhiyun 			 * decrement it before returning.
757*4882a593Smuzhiyun 			 */
758*4882a593Smuzhiyun 			of_node_put(child);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 			return of_mdiobus_register(bp->mii_bus, np);
761*4882a593Smuzhiyun 		}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return mdiobus_register(bp->mii_bus);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
macb_mii_init(struct macb * bp)766*4882a593Smuzhiyun static int macb_mii_init(struct macb *bp)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	int err = -ENXIO;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/* Enable management port */
771*4882a593Smuzhiyun 	macb_writel(bp, NCR, MACB_BIT(MPE));
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	bp->mii_bus = mdiobus_alloc();
774*4882a593Smuzhiyun 	if (!bp->mii_bus) {
775*4882a593Smuzhiyun 		err = -ENOMEM;
776*4882a593Smuzhiyun 		goto err_out;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	bp->mii_bus->name = "MACB_mii_bus";
780*4882a593Smuzhiyun 	bp->mii_bus->read = &macb_mdio_read;
781*4882a593Smuzhiyun 	bp->mii_bus->write = &macb_mdio_write;
782*4882a593Smuzhiyun 	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
783*4882a593Smuzhiyun 		 bp->pdev->name, bp->pdev->id);
784*4882a593Smuzhiyun 	bp->mii_bus->priv = bp;
785*4882a593Smuzhiyun 	bp->mii_bus->parent = &bp->pdev->dev;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	err = macb_mdiobus_register(bp);
790*4882a593Smuzhiyun 	if (err)
791*4882a593Smuzhiyun 		goto err_out_free_mdiobus;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	err = macb_mii_probe(bp->dev);
794*4882a593Smuzhiyun 	if (err)
795*4882a593Smuzhiyun 		goto err_out_unregister_bus;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	return 0;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun err_out_unregister_bus:
800*4882a593Smuzhiyun 	mdiobus_unregister(bp->mii_bus);
801*4882a593Smuzhiyun err_out_free_mdiobus:
802*4882a593Smuzhiyun 	mdiobus_free(bp->mii_bus);
803*4882a593Smuzhiyun err_out:
804*4882a593Smuzhiyun 	return err;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
macb_update_stats(struct macb * bp)807*4882a593Smuzhiyun static void macb_update_stats(struct macb *bp)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
810*4882a593Smuzhiyun 	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
811*4882a593Smuzhiyun 	int offset = MACB_PFR;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	for (; p < end; p++, offset += 4)
816*4882a593Smuzhiyun 		*p += bp->macb_reg_readl(bp, offset);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
macb_halt_tx(struct macb * bp)819*4882a593Smuzhiyun static int macb_halt_tx(struct macb *bp)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	unsigned long	halt_time, timeout;
822*4882a593Smuzhiyun 	u32		status;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
827*4882a593Smuzhiyun 	do {
828*4882a593Smuzhiyun 		halt_time = jiffies;
829*4882a593Smuzhiyun 		status = macb_readl(bp, TSR);
830*4882a593Smuzhiyun 		if (!(status & MACB_BIT(TGO)))
831*4882a593Smuzhiyun 			return 0;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		udelay(250);
834*4882a593Smuzhiyun 	} while (time_before(halt_time, timeout));
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return -ETIMEDOUT;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
macb_tx_unmap(struct macb * bp,struct macb_tx_skb * tx_skb)839*4882a593Smuzhiyun static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	if (tx_skb->mapping) {
842*4882a593Smuzhiyun 		if (tx_skb->mapped_as_page)
843*4882a593Smuzhiyun 			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
844*4882a593Smuzhiyun 				       tx_skb->size, DMA_TO_DEVICE);
845*4882a593Smuzhiyun 		else
846*4882a593Smuzhiyun 			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
847*4882a593Smuzhiyun 					 tx_skb->size, DMA_TO_DEVICE);
848*4882a593Smuzhiyun 		tx_skb->mapping = 0;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (tx_skb->skb) {
852*4882a593Smuzhiyun 		dev_kfree_skb_any(tx_skb->skb);
853*4882a593Smuzhiyun 		tx_skb->skb = NULL;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
macb_set_addr(struct macb * bp,struct macb_dma_desc * desc,dma_addr_t addr)857*4882a593Smuzhiyun static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
860*4882a593Smuzhiyun 	struct macb_dma_desc_64 *desc_64;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
863*4882a593Smuzhiyun 		desc_64 = macb_64b_desc(bp, desc);
864*4882a593Smuzhiyun 		desc_64->addrh = upper_32_bits(addr);
865*4882a593Smuzhiyun 		/* The low bits of RX address contain the RX_USED bit, clearing
866*4882a593Smuzhiyun 		 * of which allows packet RX. Make sure the high bits are also
867*4882a593Smuzhiyun 		 * visible to HW at that point.
868*4882a593Smuzhiyun 		 */
869*4882a593Smuzhiyun 		dma_wmb();
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun #endif
872*4882a593Smuzhiyun 	desc->addr = lower_32_bits(addr);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
macb_get_addr(struct macb * bp,struct macb_dma_desc * desc)875*4882a593Smuzhiyun static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	dma_addr_t addr = 0;
878*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
879*4882a593Smuzhiyun 	struct macb_dma_desc_64 *desc_64;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
882*4882a593Smuzhiyun 		desc_64 = macb_64b_desc(bp, desc);
883*4882a593Smuzhiyun 		addr = ((u64)(desc_64->addrh) << 32);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun #endif
886*4882a593Smuzhiyun 	addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
887*4882a593Smuzhiyun 	return addr;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
macb_tx_error_task(struct work_struct * work)890*4882a593Smuzhiyun static void macb_tx_error_task(struct work_struct *work)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct macb_queue	*queue = container_of(work, struct macb_queue,
893*4882a593Smuzhiyun 						      tx_error_task);
894*4882a593Smuzhiyun 	struct macb		*bp = queue->bp;
895*4882a593Smuzhiyun 	struct macb_tx_skb	*tx_skb;
896*4882a593Smuzhiyun 	struct macb_dma_desc	*desc;
897*4882a593Smuzhiyun 	struct sk_buff		*skb;
898*4882a593Smuzhiyun 	unsigned int		tail;
899*4882a593Smuzhiyun 	unsigned long		flags;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
902*4882a593Smuzhiyun 		    (unsigned int)(queue - bp->queues),
903*4882a593Smuzhiyun 		    queue->tx_tail, queue->tx_head);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Prevent the queue IRQ handlers from running: each of them may call
906*4882a593Smuzhiyun 	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
907*4882a593Smuzhiyun 	 * As explained below, we have to halt the transmission before updating
908*4882a593Smuzhiyun 	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
909*4882a593Smuzhiyun 	 * network engine about the macb/gem being halted.
910*4882a593Smuzhiyun 	 */
911*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->lock, flags);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* Make sure nobody is trying to queue up new packets */
914*4882a593Smuzhiyun 	netif_tx_stop_all_queues(bp->dev);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Stop transmission now
917*4882a593Smuzhiyun 	 * (in case we have just queued new packets)
918*4882a593Smuzhiyun 	 * macb/gem must be halted to write TBQP register
919*4882a593Smuzhiyun 	 */
920*4882a593Smuzhiyun 	if (macb_halt_tx(bp))
921*4882a593Smuzhiyun 		/* Just complain for now, reinitializing TX path can be good */
922*4882a593Smuzhiyun 		netdev_err(bp->dev, "BUG: halt tx timed out\n");
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* Treat frames in TX queue including the ones that caused the error.
925*4882a593Smuzhiyun 	 * Free transmit buffers in upper layer.
926*4882a593Smuzhiyun 	 */
927*4882a593Smuzhiyun 	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
928*4882a593Smuzhiyun 		u32	ctrl;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		desc = macb_tx_desc(queue, tail);
931*4882a593Smuzhiyun 		ctrl = desc->ctrl;
932*4882a593Smuzhiyun 		tx_skb = macb_tx_skb(queue, tail);
933*4882a593Smuzhiyun 		skb = tx_skb->skb;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		if (ctrl & MACB_BIT(TX_USED)) {
936*4882a593Smuzhiyun 			/* skb is set for the last buffer of the frame */
937*4882a593Smuzhiyun 			while (!skb) {
938*4882a593Smuzhiyun 				macb_tx_unmap(bp, tx_skb);
939*4882a593Smuzhiyun 				tail++;
940*4882a593Smuzhiyun 				tx_skb = macb_tx_skb(queue, tail);
941*4882a593Smuzhiyun 				skb = tx_skb->skb;
942*4882a593Smuzhiyun 			}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 			/* ctrl still refers to the first buffer descriptor
945*4882a593Smuzhiyun 			 * since it's the only one written back by the hardware
946*4882a593Smuzhiyun 			 */
947*4882a593Smuzhiyun 			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
948*4882a593Smuzhiyun 				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
949*4882a593Smuzhiyun 					    macb_tx_ring_wrap(bp, tail),
950*4882a593Smuzhiyun 					    skb->data);
951*4882a593Smuzhiyun 				bp->dev->stats.tx_packets++;
952*4882a593Smuzhiyun 				queue->stats.tx_packets++;
953*4882a593Smuzhiyun 				bp->dev->stats.tx_bytes += skb->len;
954*4882a593Smuzhiyun 				queue->stats.tx_bytes += skb->len;
955*4882a593Smuzhiyun 			}
956*4882a593Smuzhiyun 		} else {
957*4882a593Smuzhiyun 			/* "Buffers exhausted mid-frame" errors may only happen
958*4882a593Smuzhiyun 			 * if the driver is buggy, so complain loudly about
959*4882a593Smuzhiyun 			 * those. Statistics are updated by hardware.
960*4882a593Smuzhiyun 			 */
961*4882a593Smuzhiyun 			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
962*4882a593Smuzhiyun 				netdev_err(bp->dev,
963*4882a593Smuzhiyun 					   "BUG: TX buffers exhausted mid-frame\n");
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 			desc->ctrl = ctrl | MACB_BIT(TX_USED);
966*4882a593Smuzhiyun 		}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		macb_tx_unmap(bp, tx_skb);
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* Set end of TX queue */
972*4882a593Smuzhiyun 	desc = macb_tx_desc(queue, 0);
973*4882a593Smuzhiyun 	macb_set_addr(bp, desc, 0);
974*4882a593Smuzhiyun 	desc->ctrl = MACB_BIT(TX_USED);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* Make descriptor updates visible to hardware */
977*4882a593Smuzhiyun 	wmb();
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* Reinitialize the TX desc queue */
980*4882a593Smuzhiyun 	queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
981*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
982*4882a593Smuzhiyun 	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
983*4882a593Smuzhiyun 		queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
984*4882a593Smuzhiyun #endif
985*4882a593Smuzhiyun 	/* Make TX ring reflect state of hardware */
986*4882a593Smuzhiyun 	queue->tx_head = 0;
987*4882a593Smuzhiyun 	queue->tx_tail = 0;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/* Housework before enabling TX IRQ */
990*4882a593Smuzhiyun 	macb_writel(bp, TSR, macb_readl(bp, TSR));
991*4882a593Smuzhiyun 	queue_writel(queue, IER, MACB_TX_INT_FLAGS);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* Now we are ready to start transmission again */
994*4882a593Smuzhiyun 	netif_tx_start_all_queues(bp->dev);
995*4882a593Smuzhiyun 	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->lock, flags);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
macb_tx_interrupt(struct macb_queue * queue)1000*4882a593Smuzhiyun static void macb_tx_interrupt(struct macb_queue *queue)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	unsigned int tail;
1003*4882a593Smuzhiyun 	unsigned int head;
1004*4882a593Smuzhiyun 	u32 status;
1005*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1006*4882a593Smuzhiyun 	u16 queue_index = queue - bp->queues;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	status = macb_readl(bp, TSR);
1009*4882a593Smuzhiyun 	macb_writel(bp, TSR, status);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1012*4882a593Smuzhiyun 		queue_writel(queue, ISR, MACB_BIT(TCOMP));
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
1015*4882a593Smuzhiyun 		    (unsigned long)status);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	head = queue->tx_head;
1018*4882a593Smuzhiyun 	for (tail = queue->tx_tail; tail != head; tail++) {
1019*4882a593Smuzhiyun 		struct macb_tx_skb	*tx_skb;
1020*4882a593Smuzhiyun 		struct sk_buff		*skb;
1021*4882a593Smuzhiyun 		struct macb_dma_desc	*desc;
1022*4882a593Smuzhiyun 		u32			ctrl;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 		desc = macb_tx_desc(queue, tail);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		/* Make hw descriptor updates visible to CPU */
1027*4882a593Smuzhiyun 		rmb();
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 		ctrl = desc->ctrl;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 		/* TX_USED bit is only set by hardware on the very first buffer
1032*4882a593Smuzhiyun 		 * descriptor of the transmitted frame.
1033*4882a593Smuzhiyun 		 */
1034*4882a593Smuzhiyun 		if (!(ctrl & MACB_BIT(TX_USED)))
1035*4882a593Smuzhiyun 			break;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		/* Process all buffers of the current transmitted frame */
1038*4882a593Smuzhiyun 		for (;; tail++) {
1039*4882a593Smuzhiyun 			tx_skb = macb_tx_skb(queue, tail);
1040*4882a593Smuzhiyun 			skb = tx_skb->skb;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 			/* First, update TX stats if needed */
1043*4882a593Smuzhiyun 			if (skb) {
1044*4882a593Smuzhiyun 				if (unlikely(skb_shinfo(skb)->tx_flags &
1045*4882a593Smuzhiyun 					     SKBTX_HW_TSTAMP) &&
1046*4882a593Smuzhiyun 				    gem_ptp_do_txstamp(queue, skb, desc) == 0) {
1047*4882a593Smuzhiyun 					/* skb now belongs to timestamp buffer
1048*4882a593Smuzhiyun 					 * and will be removed later
1049*4882a593Smuzhiyun 					 */
1050*4882a593Smuzhiyun 					tx_skb->skb = NULL;
1051*4882a593Smuzhiyun 				}
1052*4882a593Smuzhiyun 				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
1053*4882a593Smuzhiyun 					    macb_tx_ring_wrap(bp, tail),
1054*4882a593Smuzhiyun 					    skb->data);
1055*4882a593Smuzhiyun 				bp->dev->stats.tx_packets++;
1056*4882a593Smuzhiyun 				queue->stats.tx_packets++;
1057*4882a593Smuzhiyun 				bp->dev->stats.tx_bytes += skb->len;
1058*4882a593Smuzhiyun 				queue->stats.tx_bytes += skb->len;
1059*4882a593Smuzhiyun 			}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 			/* Now we can safely release resources */
1062*4882a593Smuzhiyun 			macb_tx_unmap(bp, tx_skb);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 			/* skb is set only for the last buffer of the frame.
1065*4882a593Smuzhiyun 			 * WARNING: at this point skb has been freed by
1066*4882a593Smuzhiyun 			 * macb_tx_unmap().
1067*4882a593Smuzhiyun 			 */
1068*4882a593Smuzhiyun 			if (skb)
1069*4882a593Smuzhiyun 				break;
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	queue->tx_tail = tail;
1074*4882a593Smuzhiyun 	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
1075*4882a593Smuzhiyun 	    CIRC_CNT(queue->tx_head, queue->tx_tail,
1076*4882a593Smuzhiyun 		     bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
1077*4882a593Smuzhiyun 		netif_wake_subqueue(bp->dev, queue_index);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
gem_rx_refill(struct macb_queue * queue)1080*4882a593Smuzhiyun static void gem_rx_refill(struct macb_queue *queue)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	unsigned int		entry;
1083*4882a593Smuzhiyun 	struct sk_buff		*skb;
1084*4882a593Smuzhiyun 	dma_addr_t		paddr;
1085*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1086*4882a593Smuzhiyun 	struct macb_dma_desc *desc;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
1089*4882a593Smuzhiyun 			bp->rx_ring_size) > 0) {
1090*4882a593Smuzhiyun 		entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		/* Make hw descriptor updates visible to CPU */
1093*4882a593Smuzhiyun 		rmb();
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		desc = macb_rx_desc(queue, entry);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 		if (!queue->rx_skbuff[entry]) {
1098*4882a593Smuzhiyun 			/* allocate sk_buff for this free entry in ring */
1099*4882a593Smuzhiyun 			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
1100*4882a593Smuzhiyun 			if (unlikely(!skb)) {
1101*4882a593Smuzhiyun 				netdev_err(bp->dev,
1102*4882a593Smuzhiyun 					   "Unable to allocate sk_buff\n");
1103*4882a593Smuzhiyun 				break;
1104*4882a593Smuzhiyun 			}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 			/* now fill corresponding descriptor entry */
1107*4882a593Smuzhiyun 			paddr = dma_map_single(&bp->pdev->dev, skb->data,
1108*4882a593Smuzhiyun 					       bp->rx_buffer_size,
1109*4882a593Smuzhiyun 					       DMA_FROM_DEVICE);
1110*4882a593Smuzhiyun 			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
1111*4882a593Smuzhiyun 				dev_kfree_skb(skb);
1112*4882a593Smuzhiyun 				break;
1113*4882a593Smuzhiyun 			}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 			queue->rx_skbuff[entry] = skb;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 			if (entry == bp->rx_ring_size - 1)
1118*4882a593Smuzhiyun 				paddr |= MACB_BIT(RX_WRAP);
1119*4882a593Smuzhiyun 			desc->ctrl = 0;
1120*4882a593Smuzhiyun 			/* Setting addr clears RX_USED and allows reception,
1121*4882a593Smuzhiyun 			 * make sure ctrl is cleared first to avoid a race.
1122*4882a593Smuzhiyun 			 */
1123*4882a593Smuzhiyun 			dma_wmb();
1124*4882a593Smuzhiyun 			macb_set_addr(bp, desc, paddr);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 			/* properly align Ethernet header */
1127*4882a593Smuzhiyun 			skb_reserve(skb, NET_IP_ALIGN);
1128*4882a593Smuzhiyun 		} else {
1129*4882a593Smuzhiyun 			desc->ctrl = 0;
1130*4882a593Smuzhiyun 			dma_wmb();
1131*4882a593Smuzhiyun 			desc->addr &= ~MACB_BIT(RX_USED);
1132*4882a593Smuzhiyun 		}
1133*4882a593Smuzhiyun 		queue->rx_prepared_head++;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/* Make descriptor updates visible to hardware */
1137*4882a593Smuzhiyun 	wmb();
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
1140*4882a593Smuzhiyun 			queue, queue->rx_prepared_head, queue->rx_tail);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun /* Mark DMA descriptors from begin up to and not including end as unused */
discard_partial_frame(struct macb_queue * queue,unsigned int begin,unsigned int end)1144*4882a593Smuzhiyun static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
1145*4882a593Smuzhiyun 				  unsigned int end)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	unsigned int frag;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	for (frag = begin; frag != end; frag++) {
1150*4882a593Smuzhiyun 		struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		desc->addr &= ~MACB_BIT(RX_USED);
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/* Make descriptor updates visible to hardware */
1156*4882a593Smuzhiyun 	wmb();
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	/* When this happens, the hardware stats registers for
1159*4882a593Smuzhiyun 	 * whatever caused this is updated, so we don't have to record
1160*4882a593Smuzhiyun 	 * anything.
1161*4882a593Smuzhiyun 	 */
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
gem_rx(struct macb_queue * queue,struct napi_struct * napi,int budget)1164*4882a593Smuzhiyun static int gem_rx(struct macb_queue *queue, struct napi_struct *napi,
1165*4882a593Smuzhiyun 		  int budget)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1168*4882a593Smuzhiyun 	unsigned int		len;
1169*4882a593Smuzhiyun 	unsigned int		entry;
1170*4882a593Smuzhiyun 	struct sk_buff		*skb;
1171*4882a593Smuzhiyun 	struct macb_dma_desc	*desc;
1172*4882a593Smuzhiyun 	int			count = 0;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	while (count < budget) {
1175*4882a593Smuzhiyun 		u32 ctrl;
1176*4882a593Smuzhiyun 		dma_addr_t addr;
1177*4882a593Smuzhiyun 		bool rxused;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		entry = macb_rx_ring_wrap(bp, queue->rx_tail);
1180*4882a593Smuzhiyun 		desc = macb_rx_desc(queue, entry);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 		/* Make hw descriptor updates visible to CPU */
1183*4882a593Smuzhiyun 		rmb();
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
1186*4882a593Smuzhiyun 		addr = macb_get_addr(bp, desc);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 		if (!rxused)
1189*4882a593Smuzhiyun 			break;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		/* Ensure ctrl is at least as up-to-date as rxused */
1192*4882a593Smuzhiyun 		dma_rmb();
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 		ctrl = desc->ctrl;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		queue->rx_tail++;
1197*4882a593Smuzhiyun 		count++;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
1200*4882a593Smuzhiyun 			netdev_err(bp->dev,
1201*4882a593Smuzhiyun 				   "not whole frame pointed by descriptor\n");
1202*4882a593Smuzhiyun 			bp->dev->stats.rx_dropped++;
1203*4882a593Smuzhiyun 			queue->stats.rx_dropped++;
1204*4882a593Smuzhiyun 			break;
1205*4882a593Smuzhiyun 		}
1206*4882a593Smuzhiyun 		skb = queue->rx_skbuff[entry];
1207*4882a593Smuzhiyun 		if (unlikely(!skb)) {
1208*4882a593Smuzhiyun 			netdev_err(bp->dev,
1209*4882a593Smuzhiyun 				   "inconsistent Rx descriptor chain\n");
1210*4882a593Smuzhiyun 			bp->dev->stats.rx_dropped++;
1211*4882a593Smuzhiyun 			queue->stats.rx_dropped++;
1212*4882a593Smuzhiyun 			break;
1213*4882a593Smuzhiyun 		}
1214*4882a593Smuzhiyun 		/* now everything is ready for receiving packet */
1215*4882a593Smuzhiyun 		queue->rx_skbuff[entry] = NULL;
1216*4882a593Smuzhiyun 		len = ctrl & bp->rx_frm_len_mask;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		skb_put(skb, len);
1221*4882a593Smuzhiyun 		dma_unmap_single(&bp->pdev->dev, addr,
1222*4882a593Smuzhiyun 				 bp->rx_buffer_size, DMA_FROM_DEVICE);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, bp->dev);
1225*4882a593Smuzhiyun 		skb_checksum_none_assert(skb);
1226*4882a593Smuzhiyun 		if (bp->dev->features & NETIF_F_RXCSUM &&
1227*4882a593Smuzhiyun 		    !(bp->dev->flags & IFF_PROMISC) &&
1228*4882a593Smuzhiyun 		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
1229*4882a593Smuzhiyun 			skb->ip_summed = CHECKSUM_UNNECESSARY;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		bp->dev->stats.rx_packets++;
1232*4882a593Smuzhiyun 		queue->stats.rx_packets++;
1233*4882a593Smuzhiyun 		bp->dev->stats.rx_bytes += skb->len;
1234*4882a593Smuzhiyun 		queue->stats.rx_bytes += skb->len;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 		gem_ptp_do_rxstamp(bp, skb, desc);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun #if defined(DEBUG) && defined(VERBOSE_DEBUG)
1239*4882a593Smuzhiyun 		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1240*4882a593Smuzhiyun 			    skb->len, skb->csum);
1241*4882a593Smuzhiyun 		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1242*4882a593Smuzhiyun 			       skb_mac_header(skb), 16, true);
1243*4882a593Smuzhiyun 		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
1244*4882a593Smuzhiyun 			       skb->data, 32, true);
1245*4882a593Smuzhiyun #endif
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		napi_gro_receive(napi, skb);
1248*4882a593Smuzhiyun 	}
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	gem_rx_refill(queue);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return count;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
macb_rx_frame(struct macb_queue * queue,struct napi_struct * napi,unsigned int first_frag,unsigned int last_frag)1255*4882a593Smuzhiyun static int macb_rx_frame(struct macb_queue *queue, struct napi_struct *napi,
1256*4882a593Smuzhiyun 			 unsigned int first_frag, unsigned int last_frag)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	unsigned int len;
1259*4882a593Smuzhiyun 	unsigned int frag;
1260*4882a593Smuzhiyun 	unsigned int offset;
1261*4882a593Smuzhiyun 	struct sk_buff *skb;
1262*4882a593Smuzhiyun 	struct macb_dma_desc *desc;
1263*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	desc = macb_rx_desc(queue, last_frag);
1266*4882a593Smuzhiyun 	len = desc->ctrl & bp->rx_frm_len_mask;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1269*4882a593Smuzhiyun 		macb_rx_ring_wrap(bp, first_frag),
1270*4882a593Smuzhiyun 		macb_rx_ring_wrap(bp, last_frag), len);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	/* The ethernet header starts NET_IP_ALIGN bytes into the
1273*4882a593Smuzhiyun 	 * first buffer. Since the header is 14 bytes, this makes the
1274*4882a593Smuzhiyun 	 * payload word-aligned.
1275*4882a593Smuzhiyun 	 *
1276*4882a593Smuzhiyun 	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
1277*4882a593Smuzhiyun 	 * the two padding bytes into the skb so that we avoid hitting
1278*4882a593Smuzhiyun 	 * the slowpath in memcpy(), and pull them off afterwards.
1279*4882a593Smuzhiyun 	 */
1280*4882a593Smuzhiyun 	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1281*4882a593Smuzhiyun 	if (!skb) {
1282*4882a593Smuzhiyun 		bp->dev->stats.rx_dropped++;
1283*4882a593Smuzhiyun 		for (frag = first_frag; ; frag++) {
1284*4882a593Smuzhiyun 			desc = macb_rx_desc(queue, frag);
1285*4882a593Smuzhiyun 			desc->addr &= ~MACB_BIT(RX_USED);
1286*4882a593Smuzhiyun 			if (frag == last_frag)
1287*4882a593Smuzhiyun 				break;
1288*4882a593Smuzhiyun 		}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 		/* Make descriptor updates visible to hardware */
1291*4882a593Smuzhiyun 		wmb();
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 		return 1;
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	offset = 0;
1297*4882a593Smuzhiyun 	len += NET_IP_ALIGN;
1298*4882a593Smuzhiyun 	skb_checksum_none_assert(skb);
1299*4882a593Smuzhiyun 	skb_put(skb, len);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	for (frag = first_frag; ; frag++) {
1302*4882a593Smuzhiyun 		unsigned int frag_len = bp->rx_buffer_size;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 		if (offset + frag_len > len) {
1305*4882a593Smuzhiyun 			if (unlikely(frag != last_frag)) {
1306*4882a593Smuzhiyun 				dev_kfree_skb_any(skb);
1307*4882a593Smuzhiyun 				return -1;
1308*4882a593Smuzhiyun 			}
1309*4882a593Smuzhiyun 			frag_len = len - offset;
1310*4882a593Smuzhiyun 		}
1311*4882a593Smuzhiyun 		skb_copy_to_linear_data_offset(skb, offset,
1312*4882a593Smuzhiyun 					       macb_rx_buffer(queue, frag),
1313*4882a593Smuzhiyun 					       frag_len);
1314*4882a593Smuzhiyun 		offset += bp->rx_buffer_size;
1315*4882a593Smuzhiyun 		desc = macb_rx_desc(queue, frag);
1316*4882a593Smuzhiyun 		desc->addr &= ~MACB_BIT(RX_USED);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 		if (frag == last_frag)
1319*4882a593Smuzhiyun 			break;
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/* Make descriptor updates visible to hardware */
1323*4882a593Smuzhiyun 	wmb();
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	__skb_pull(skb, NET_IP_ALIGN);
1326*4882a593Smuzhiyun 	skb->protocol = eth_type_trans(skb, bp->dev);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	bp->dev->stats.rx_packets++;
1329*4882a593Smuzhiyun 	bp->dev->stats.rx_bytes += skb->len;
1330*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1331*4882a593Smuzhiyun 		    skb->len, skb->csum);
1332*4882a593Smuzhiyun 	napi_gro_receive(napi, skb);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	return 0;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
macb_init_rx_ring(struct macb_queue * queue)1337*4882a593Smuzhiyun static inline void macb_init_rx_ring(struct macb_queue *queue)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1340*4882a593Smuzhiyun 	dma_addr_t addr;
1341*4882a593Smuzhiyun 	struct macb_dma_desc *desc = NULL;
1342*4882a593Smuzhiyun 	int i;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	addr = queue->rx_buffers_dma;
1345*4882a593Smuzhiyun 	for (i = 0; i < bp->rx_ring_size; i++) {
1346*4882a593Smuzhiyun 		desc = macb_rx_desc(queue, i);
1347*4882a593Smuzhiyun 		macb_set_addr(bp, desc, addr);
1348*4882a593Smuzhiyun 		desc->ctrl = 0;
1349*4882a593Smuzhiyun 		addr += bp->rx_buffer_size;
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 	desc->addr |= MACB_BIT(RX_WRAP);
1352*4882a593Smuzhiyun 	queue->rx_tail = 0;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun 
macb_rx(struct macb_queue * queue,struct napi_struct * napi,int budget)1355*4882a593Smuzhiyun static int macb_rx(struct macb_queue *queue, struct napi_struct *napi,
1356*4882a593Smuzhiyun 		   int budget)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1359*4882a593Smuzhiyun 	bool reset_rx_queue = false;
1360*4882a593Smuzhiyun 	int received = 0;
1361*4882a593Smuzhiyun 	unsigned int tail;
1362*4882a593Smuzhiyun 	int first_frag = -1;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	for (tail = queue->rx_tail; budget > 0; tail++) {
1365*4882a593Smuzhiyun 		struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1366*4882a593Smuzhiyun 		u32 ctrl;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		/* Make hw descriptor updates visible to CPU */
1369*4882a593Smuzhiyun 		rmb();
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 		if (!(desc->addr & MACB_BIT(RX_USED)))
1372*4882a593Smuzhiyun 			break;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		/* Ensure ctrl is at least as up-to-date as addr */
1375*4882a593Smuzhiyun 		dma_rmb();
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		ctrl = desc->ctrl;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 		if (ctrl & MACB_BIT(RX_SOF)) {
1380*4882a593Smuzhiyun 			if (first_frag != -1)
1381*4882a593Smuzhiyun 				discard_partial_frame(queue, first_frag, tail);
1382*4882a593Smuzhiyun 			first_frag = tail;
1383*4882a593Smuzhiyun 		}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 		if (ctrl & MACB_BIT(RX_EOF)) {
1386*4882a593Smuzhiyun 			int dropped;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 			if (unlikely(first_frag == -1)) {
1389*4882a593Smuzhiyun 				reset_rx_queue = true;
1390*4882a593Smuzhiyun 				continue;
1391*4882a593Smuzhiyun 			}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 			dropped = macb_rx_frame(queue, napi, first_frag, tail);
1394*4882a593Smuzhiyun 			first_frag = -1;
1395*4882a593Smuzhiyun 			if (unlikely(dropped < 0)) {
1396*4882a593Smuzhiyun 				reset_rx_queue = true;
1397*4882a593Smuzhiyun 				continue;
1398*4882a593Smuzhiyun 			}
1399*4882a593Smuzhiyun 			if (!dropped) {
1400*4882a593Smuzhiyun 				received++;
1401*4882a593Smuzhiyun 				budget--;
1402*4882a593Smuzhiyun 			}
1403*4882a593Smuzhiyun 		}
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	if (unlikely(reset_rx_queue)) {
1407*4882a593Smuzhiyun 		unsigned long flags;
1408*4882a593Smuzhiyun 		u32 ctrl;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 		netdev_err(bp->dev, "RX queue corruption: reset it\n");
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		spin_lock_irqsave(&bp->lock, flags);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 		ctrl = macb_readl(bp, NCR);
1415*4882a593Smuzhiyun 		macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 		macb_init_rx_ring(queue);
1418*4882a593Smuzhiyun 		queue_writel(queue, RBQP, queue->rx_ring_dma);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 		macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bp->lock, flags);
1423*4882a593Smuzhiyun 		return received;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (first_frag != -1)
1427*4882a593Smuzhiyun 		queue->rx_tail = first_frag;
1428*4882a593Smuzhiyun 	else
1429*4882a593Smuzhiyun 		queue->rx_tail = tail;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	return received;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun 
macb_poll(struct napi_struct * napi,int budget)1434*4882a593Smuzhiyun static int macb_poll(struct napi_struct *napi, int budget)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
1437*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1438*4882a593Smuzhiyun 	int work_done;
1439*4882a593Smuzhiyun 	u32 status;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	status = macb_readl(bp, RSR);
1442*4882a593Smuzhiyun 	macb_writel(bp, RSR, status);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1445*4882a593Smuzhiyun 		    (unsigned long)status, budget);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	work_done = bp->macbgem_ops.mog_rx(queue, napi, budget);
1448*4882a593Smuzhiyun 	if (work_done < budget) {
1449*4882a593Smuzhiyun 		napi_complete_done(napi, work_done);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 		/* RSR bits only seem to propagate to raise interrupts when
1452*4882a593Smuzhiyun 		 * interrupts are enabled at the time, so if bits are already
1453*4882a593Smuzhiyun 		 * set due to packets received while interrupts were disabled,
1454*4882a593Smuzhiyun 		 * they will not cause another interrupt to be generated when
1455*4882a593Smuzhiyun 		 * interrupts are re-enabled.
1456*4882a593Smuzhiyun 		 * Check for this case here. This has been seen to happen
1457*4882a593Smuzhiyun 		 * around 30% of the time under heavy network load.
1458*4882a593Smuzhiyun 		 */
1459*4882a593Smuzhiyun 		status = macb_readl(bp, RSR);
1460*4882a593Smuzhiyun 		if (status) {
1461*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1462*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1463*4882a593Smuzhiyun 			napi_reschedule(napi);
1464*4882a593Smuzhiyun 		} else {
1465*4882a593Smuzhiyun 			queue_writel(queue, IER, bp->rx_intr_mask);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 			/* In rare cases, packets could have been received in
1468*4882a593Smuzhiyun 			 * the window between the check above and re-enabling
1469*4882a593Smuzhiyun 			 * interrupts. Therefore, a double-check is required
1470*4882a593Smuzhiyun 			 * to avoid losing a wakeup. This can potentially race
1471*4882a593Smuzhiyun 			 * with the interrupt handler doing the same actions
1472*4882a593Smuzhiyun 			 * if an interrupt is raised just after enabling them,
1473*4882a593Smuzhiyun 			 * but this should be harmless.
1474*4882a593Smuzhiyun 			 */
1475*4882a593Smuzhiyun 			status = macb_readl(bp, RSR);
1476*4882a593Smuzhiyun 			if (unlikely(status)) {
1477*4882a593Smuzhiyun 				queue_writel(queue, IDR, bp->rx_intr_mask);
1478*4882a593Smuzhiyun 				if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1479*4882a593Smuzhiyun 					queue_writel(queue, ISR, MACB_BIT(RCOMP));
1480*4882a593Smuzhiyun 				napi_schedule(napi);
1481*4882a593Smuzhiyun 			}
1482*4882a593Smuzhiyun 		}
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	/* TODO: Handle errors */
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	return work_done;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun 
macb_hresp_error_task(struct tasklet_struct * t)1490*4882a593Smuzhiyun static void macb_hresp_error_task(struct tasklet_struct *t)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	struct macb *bp = from_tasklet(bp, t, hresp_err_tasklet);
1493*4882a593Smuzhiyun 	struct net_device *dev = bp->dev;
1494*4882a593Smuzhiyun 	struct macb_queue *queue;
1495*4882a593Smuzhiyun 	unsigned int q;
1496*4882a593Smuzhiyun 	u32 ctrl;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1499*4882a593Smuzhiyun 		queue_writel(queue, IDR, bp->rx_intr_mask |
1500*4882a593Smuzhiyun 					 MACB_TX_INT_FLAGS |
1501*4882a593Smuzhiyun 					 MACB_BIT(HRESP));
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 	ctrl = macb_readl(bp, NCR);
1504*4882a593Smuzhiyun 	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
1505*4882a593Smuzhiyun 	macb_writel(bp, NCR, ctrl);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	netif_tx_stop_all_queues(dev);
1508*4882a593Smuzhiyun 	netif_carrier_off(dev);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	bp->macbgem_ops.mog_init_rings(bp);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	/* Initialize TX and RX buffers */
1513*4882a593Smuzhiyun 	macb_init_buffers(bp);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* Enable interrupts */
1516*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1517*4882a593Smuzhiyun 		queue_writel(queue, IER,
1518*4882a593Smuzhiyun 			     bp->rx_intr_mask |
1519*4882a593Smuzhiyun 			     MACB_TX_INT_FLAGS |
1520*4882a593Smuzhiyun 			     MACB_BIT(HRESP));
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
1523*4882a593Smuzhiyun 	macb_writel(bp, NCR, ctrl);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	netif_carrier_on(dev);
1526*4882a593Smuzhiyun 	netif_tx_start_all_queues(dev);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
macb_tx_restart(struct macb_queue * queue)1529*4882a593Smuzhiyun static void macb_tx_restart(struct macb_queue *queue)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun 	unsigned int head = queue->tx_head;
1532*4882a593Smuzhiyun 	unsigned int tail = queue->tx_tail;
1533*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1534*4882a593Smuzhiyun 	unsigned int head_idx, tbqp;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1537*4882a593Smuzhiyun 		queue_writel(queue, ISR, MACB_BIT(TXUBR));
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	if (head == tail)
1540*4882a593Smuzhiyun 		return;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	tbqp = queue_readl(queue, TBQP) / macb_dma_desc_get_size(bp);
1543*4882a593Smuzhiyun 	tbqp = macb_adj_dma_desc_idx(bp, macb_tx_ring_wrap(bp, tbqp));
1544*4882a593Smuzhiyun 	head_idx = macb_adj_dma_desc_idx(bp, macb_tx_ring_wrap(bp, head));
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	if (tbqp == head_idx)
1547*4882a593Smuzhiyun 		return;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
macb_wol_interrupt(int irq,void * dev_id)1552*4882a593Smuzhiyun static irqreturn_t macb_wol_interrupt(int irq, void *dev_id)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	struct macb_queue *queue = dev_id;
1555*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1556*4882a593Smuzhiyun 	u32 status;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	status = queue_readl(queue, ISR);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (unlikely(!status))
1561*4882a593Smuzhiyun 		return IRQ_NONE;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	spin_lock(&bp->lock);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	if (status & MACB_BIT(WOL)) {
1566*4882a593Smuzhiyun 		queue_writel(queue, IDR, MACB_BIT(WOL));
1567*4882a593Smuzhiyun 		macb_writel(bp, WOL, 0);
1568*4882a593Smuzhiyun 		netdev_vdbg(bp->dev, "MACB WoL: queue = %u, isr = 0x%08lx\n",
1569*4882a593Smuzhiyun 			    (unsigned int)(queue - bp->queues),
1570*4882a593Smuzhiyun 			    (unsigned long)status);
1571*4882a593Smuzhiyun 		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1572*4882a593Smuzhiyun 			queue_writel(queue, ISR, MACB_BIT(WOL));
1573*4882a593Smuzhiyun 		pm_wakeup_event(&bp->pdev->dev, 0);
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	spin_unlock(&bp->lock);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	return IRQ_HANDLED;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun 
gem_wol_interrupt(int irq,void * dev_id)1581*4882a593Smuzhiyun static irqreturn_t gem_wol_interrupt(int irq, void *dev_id)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct macb_queue *queue = dev_id;
1584*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1585*4882a593Smuzhiyun 	u32 status;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	status = queue_readl(queue, ISR);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	if (unlikely(!status))
1590*4882a593Smuzhiyun 		return IRQ_NONE;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	spin_lock(&bp->lock);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if (status & GEM_BIT(WOL)) {
1595*4882a593Smuzhiyun 		queue_writel(queue, IDR, GEM_BIT(WOL));
1596*4882a593Smuzhiyun 		gem_writel(bp, WOL, 0);
1597*4882a593Smuzhiyun 		netdev_vdbg(bp->dev, "GEM WoL: queue = %u, isr = 0x%08lx\n",
1598*4882a593Smuzhiyun 			    (unsigned int)(queue - bp->queues),
1599*4882a593Smuzhiyun 			    (unsigned long)status);
1600*4882a593Smuzhiyun 		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1601*4882a593Smuzhiyun 			queue_writel(queue, ISR, GEM_BIT(WOL));
1602*4882a593Smuzhiyun 		pm_wakeup_event(&bp->pdev->dev, 0);
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	spin_unlock(&bp->lock);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	return IRQ_HANDLED;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
macb_interrupt(int irq,void * dev_id)1610*4882a593Smuzhiyun static irqreturn_t macb_interrupt(int irq, void *dev_id)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	struct macb_queue *queue = dev_id;
1613*4882a593Smuzhiyun 	struct macb *bp = queue->bp;
1614*4882a593Smuzhiyun 	struct net_device *dev = bp->dev;
1615*4882a593Smuzhiyun 	u32 status, ctrl;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	status = queue_readl(queue, ISR);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	if (unlikely(!status))
1620*4882a593Smuzhiyun 		return IRQ_NONE;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	spin_lock(&bp->lock);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	while (status) {
1625*4882a593Smuzhiyun 		/* close possible race with dev_close */
1626*4882a593Smuzhiyun 		if (unlikely(!netif_running(dev))) {
1627*4882a593Smuzhiyun 			queue_writel(queue, IDR, -1);
1628*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1629*4882a593Smuzhiyun 				queue_writel(queue, ISR, -1);
1630*4882a593Smuzhiyun 			break;
1631*4882a593Smuzhiyun 		}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1634*4882a593Smuzhiyun 			    (unsigned int)(queue - bp->queues),
1635*4882a593Smuzhiyun 			    (unsigned long)status);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		if (status & bp->rx_intr_mask) {
1638*4882a593Smuzhiyun 			/* There's no point taking any more interrupts
1639*4882a593Smuzhiyun 			 * until we have processed the buffers. The
1640*4882a593Smuzhiyun 			 * scheduling call may fail if the poll routine
1641*4882a593Smuzhiyun 			 * is already scheduled, so disable interrupts
1642*4882a593Smuzhiyun 			 * now.
1643*4882a593Smuzhiyun 			 */
1644*4882a593Smuzhiyun 			queue_writel(queue, IDR, bp->rx_intr_mask);
1645*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1646*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 			if (napi_schedule_prep(&queue->napi)) {
1649*4882a593Smuzhiyun 				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1650*4882a593Smuzhiyun 				__napi_schedule(&queue->napi);
1651*4882a593Smuzhiyun 			}
1652*4882a593Smuzhiyun 		}
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1655*4882a593Smuzhiyun 			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1656*4882a593Smuzhiyun 			schedule_work(&queue->tx_error_task);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1659*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 			break;
1662*4882a593Smuzhiyun 		}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 		if (status & MACB_BIT(TCOMP))
1665*4882a593Smuzhiyun 			macb_tx_interrupt(queue);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 		if (status & MACB_BIT(TXUBR))
1668*4882a593Smuzhiyun 			macb_tx_restart(queue);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 		/* Link change detection isn't possible with RMII, so we'll
1671*4882a593Smuzhiyun 		 * add that if/when we get our hands on a full-blown MII PHY.
1672*4882a593Smuzhiyun 		 */
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		/* There is a hardware issue under heavy load where DMA can
1675*4882a593Smuzhiyun 		 * stop, this causes endless "used buffer descriptor read"
1676*4882a593Smuzhiyun 		 * interrupts but it can be cleared by re-enabling RX. See
1677*4882a593Smuzhiyun 		 * the at91rm9200 manual, section 41.3.1 or the Zynq manual
1678*4882a593Smuzhiyun 		 * section 16.7.4 for details. RXUBR is only enabled for
1679*4882a593Smuzhiyun 		 * these two versions.
1680*4882a593Smuzhiyun 		 */
1681*4882a593Smuzhiyun 		if (status & MACB_BIT(RXUBR)) {
1682*4882a593Smuzhiyun 			ctrl = macb_readl(bp, NCR);
1683*4882a593Smuzhiyun 			macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1684*4882a593Smuzhiyun 			wmb();
1685*4882a593Smuzhiyun 			macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1688*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_BIT(RXUBR));
1689*4882a593Smuzhiyun 		}
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 		if (status & MACB_BIT(ISR_ROVR)) {
1692*4882a593Smuzhiyun 			/* We missed at least one packet */
1693*4882a593Smuzhiyun 			if (macb_is_gem(bp))
1694*4882a593Smuzhiyun 				bp->hw_stats.gem.rx_overruns++;
1695*4882a593Smuzhiyun 			else
1696*4882a593Smuzhiyun 				bp->hw_stats.macb.rx_overruns++;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1699*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
1700*4882a593Smuzhiyun 		}
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 		if (status & MACB_BIT(HRESP)) {
1703*4882a593Smuzhiyun 			tasklet_schedule(&bp->hresp_err_tasklet);
1704*4882a593Smuzhiyun 			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1707*4882a593Smuzhiyun 				queue_writel(queue, ISR, MACB_BIT(HRESP));
1708*4882a593Smuzhiyun 		}
1709*4882a593Smuzhiyun 		status = queue_readl(queue, ISR);
1710*4882a593Smuzhiyun 	}
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	spin_unlock(&bp->lock);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	return IRQ_HANDLED;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1718*4882a593Smuzhiyun /* Polling receive - used by netconsole and other diagnostic tools
1719*4882a593Smuzhiyun  * to allow network i/o with interrupts disabled.
1720*4882a593Smuzhiyun  */
macb_poll_controller(struct net_device * dev)1721*4882a593Smuzhiyun static void macb_poll_controller(struct net_device *dev)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
1724*4882a593Smuzhiyun 	struct macb_queue *queue;
1725*4882a593Smuzhiyun 	unsigned long flags;
1726*4882a593Smuzhiyun 	unsigned int q;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	local_irq_save(flags);
1729*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1730*4882a593Smuzhiyun 		macb_interrupt(dev->irq, queue);
1731*4882a593Smuzhiyun 	local_irq_restore(flags);
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun #endif
1734*4882a593Smuzhiyun 
macb_tx_map(struct macb * bp,struct macb_queue * queue,struct sk_buff * skb,unsigned int hdrlen)1735*4882a593Smuzhiyun static unsigned int macb_tx_map(struct macb *bp,
1736*4882a593Smuzhiyun 				struct macb_queue *queue,
1737*4882a593Smuzhiyun 				struct sk_buff *skb,
1738*4882a593Smuzhiyun 				unsigned int hdrlen)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	dma_addr_t mapping;
1741*4882a593Smuzhiyun 	unsigned int len, entry, i, tx_head = queue->tx_head;
1742*4882a593Smuzhiyun 	struct macb_tx_skb *tx_skb = NULL;
1743*4882a593Smuzhiyun 	struct macb_dma_desc *desc;
1744*4882a593Smuzhiyun 	unsigned int offset, size, count = 0;
1745*4882a593Smuzhiyun 	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
1746*4882a593Smuzhiyun 	unsigned int eof = 1, mss_mfs = 0;
1747*4882a593Smuzhiyun 	u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* LSO */
1750*4882a593Smuzhiyun 	if (skb_shinfo(skb)->gso_size != 0) {
1751*4882a593Smuzhiyun 		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1752*4882a593Smuzhiyun 			/* UDP - UFO */
1753*4882a593Smuzhiyun 			lso_ctrl = MACB_LSO_UFO_ENABLE;
1754*4882a593Smuzhiyun 		else
1755*4882a593Smuzhiyun 			/* TCP - TSO */
1756*4882a593Smuzhiyun 			lso_ctrl = MACB_LSO_TSO_ENABLE;
1757*4882a593Smuzhiyun 	}
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	/* First, map non-paged data */
1760*4882a593Smuzhiyun 	len = skb_headlen(skb);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	/* first buffer length */
1763*4882a593Smuzhiyun 	size = hdrlen;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	offset = 0;
1766*4882a593Smuzhiyun 	while (len) {
1767*4882a593Smuzhiyun 		entry = macb_tx_ring_wrap(bp, tx_head);
1768*4882a593Smuzhiyun 		tx_skb = &queue->tx_skb[entry];
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 		mapping = dma_map_single(&bp->pdev->dev,
1771*4882a593Smuzhiyun 					 skb->data + offset,
1772*4882a593Smuzhiyun 					 size, DMA_TO_DEVICE);
1773*4882a593Smuzhiyun 		if (dma_mapping_error(&bp->pdev->dev, mapping))
1774*4882a593Smuzhiyun 			goto dma_error;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		/* Save info to properly release resources */
1777*4882a593Smuzhiyun 		tx_skb->skb = NULL;
1778*4882a593Smuzhiyun 		tx_skb->mapping = mapping;
1779*4882a593Smuzhiyun 		tx_skb->size = size;
1780*4882a593Smuzhiyun 		tx_skb->mapped_as_page = false;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 		len -= size;
1783*4882a593Smuzhiyun 		offset += size;
1784*4882a593Smuzhiyun 		count++;
1785*4882a593Smuzhiyun 		tx_head++;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 		size = min(len, bp->max_tx_length);
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	/* Then, map paged data from fragments */
1791*4882a593Smuzhiyun 	for (f = 0; f < nr_frags; f++) {
1792*4882a593Smuzhiyun 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 		len = skb_frag_size(frag);
1795*4882a593Smuzhiyun 		offset = 0;
1796*4882a593Smuzhiyun 		while (len) {
1797*4882a593Smuzhiyun 			size = min(len, bp->max_tx_length);
1798*4882a593Smuzhiyun 			entry = macb_tx_ring_wrap(bp, tx_head);
1799*4882a593Smuzhiyun 			tx_skb = &queue->tx_skb[entry];
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1802*4882a593Smuzhiyun 						   offset, size, DMA_TO_DEVICE);
1803*4882a593Smuzhiyun 			if (dma_mapping_error(&bp->pdev->dev, mapping))
1804*4882a593Smuzhiyun 				goto dma_error;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 			/* Save info to properly release resources */
1807*4882a593Smuzhiyun 			tx_skb->skb = NULL;
1808*4882a593Smuzhiyun 			tx_skb->mapping = mapping;
1809*4882a593Smuzhiyun 			tx_skb->size = size;
1810*4882a593Smuzhiyun 			tx_skb->mapped_as_page = true;
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 			len -= size;
1813*4882a593Smuzhiyun 			offset += size;
1814*4882a593Smuzhiyun 			count++;
1815*4882a593Smuzhiyun 			tx_head++;
1816*4882a593Smuzhiyun 		}
1817*4882a593Smuzhiyun 	}
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	/* Should never happen */
1820*4882a593Smuzhiyun 	if (unlikely(!tx_skb)) {
1821*4882a593Smuzhiyun 		netdev_err(bp->dev, "BUG! empty skb!\n");
1822*4882a593Smuzhiyun 		return 0;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	/* This is the last buffer of the frame: save socket buffer */
1826*4882a593Smuzhiyun 	tx_skb->skb = skb;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	/* Update TX ring: update buffer descriptors in reverse order
1829*4882a593Smuzhiyun 	 * to avoid race condition
1830*4882a593Smuzhiyun 	 */
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
1833*4882a593Smuzhiyun 	 * to set the end of TX queue
1834*4882a593Smuzhiyun 	 */
1835*4882a593Smuzhiyun 	i = tx_head;
1836*4882a593Smuzhiyun 	entry = macb_tx_ring_wrap(bp, i);
1837*4882a593Smuzhiyun 	ctrl = MACB_BIT(TX_USED);
1838*4882a593Smuzhiyun 	desc = macb_tx_desc(queue, entry);
1839*4882a593Smuzhiyun 	desc->ctrl = ctrl;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	if (lso_ctrl) {
1842*4882a593Smuzhiyun 		if (lso_ctrl == MACB_LSO_UFO_ENABLE)
1843*4882a593Smuzhiyun 			/* include header and FCS in value given to h/w */
1844*4882a593Smuzhiyun 			mss_mfs = skb_shinfo(skb)->gso_size +
1845*4882a593Smuzhiyun 					skb_transport_offset(skb) +
1846*4882a593Smuzhiyun 					ETH_FCS_LEN;
1847*4882a593Smuzhiyun 		else /* TSO */ {
1848*4882a593Smuzhiyun 			mss_mfs = skb_shinfo(skb)->gso_size;
1849*4882a593Smuzhiyun 			/* TCP Sequence Number Source Select
1850*4882a593Smuzhiyun 			 * can be set only for TSO
1851*4882a593Smuzhiyun 			 */
1852*4882a593Smuzhiyun 			seq_ctrl = 0;
1853*4882a593Smuzhiyun 		}
1854*4882a593Smuzhiyun 	}
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	do {
1857*4882a593Smuzhiyun 		i--;
1858*4882a593Smuzhiyun 		entry = macb_tx_ring_wrap(bp, i);
1859*4882a593Smuzhiyun 		tx_skb = &queue->tx_skb[entry];
1860*4882a593Smuzhiyun 		desc = macb_tx_desc(queue, entry);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 		ctrl = (u32)tx_skb->size;
1863*4882a593Smuzhiyun 		if (eof) {
1864*4882a593Smuzhiyun 			ctrl |= MACB_BIT(TX_LAST);
1865*4882a593Smuzhiyun 			eof = 0;
1866*4882a593Smuzhiyun 		}
1867*4882a593Smuzhiyun 		if (unlikely(entry == (bp->tx_ring_size - 1)))
1868*4882a593Smuzhiyun 			ctrl |= MACB_BIT(TX_WRAP);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 		/* First descriptor is header descriptor */
1871*4882a593Smuzhiyun 		if (i == queue->tx_head) {
1872*4882a593Smuzhiyun 			ctrl |= MACB_BF(TX_LSO, lso_ctrl);
1873*4882a593Smuzhiyun 			ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1874*4882a593Smuzhiyun 			if ((bp->dev->features & NETIF_F_HW_CSUM) &&
1875*4882a593Smuzhiyun 			    skb->ip_summed != CHECKSUM_PARTIAL && !lso_ctrl)
1876*4882a593Smuzhiyun 				ctrl |= MACB_BIT(TX_NOCRC);
1877*4882a593Smuzhiyun 		} else
1878*4882a593Smuzhiyun 			/* Only set MSS/MFS on payload descriptors
1879*4882a593Smuzhiyun 			 * (second or later descriptor)
1880*4882a593Smuzhiyun 			 */
1881*4882a593Smuzhiyun 			ctrl |= MACB_BF(MSS_MFS, mss_mfs);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 		/* Set TX buffer descriptor */
1884*4882a593Smuzhiyun 		macb_set_addr(bp, desc, tx_skb->mapping);
1885*4882a593Smuzhiyun 		/* desc->addr must be visible to hardware before clearing
1886*4882a593Smuzhiyun 		 * 'TX_USED' bit in desc->ctrl.
1887*4882a593Smuzhiyun 		 */
1888*4882a593Smuzhiyun 		wmb();
1889*4882a593Smuzhiyun 		desc->ctrl = ctrl;
1890*4882a593Smuzhiyun 	} while (i != queue->tx_head);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	queue->tx_head = tx_head;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	return count;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun dma_error:
1897*4882a593Smuzhiyun 	netdev_err(bp->dev, "TX DMA map failed\n");
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	for (i = queue->tx_head; i != tx_head; i++) {
1900*4882a593Smuzhiyun 		tx_skb = macb_tx_skb(queue, i);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 		macb_tx_unmap(bp, tx_skb);
1903*4882a593Smuzhiyun 	}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	return 0;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun 
macb_features_check(struct sk_buff * skb,struct net_device * dev,netdev_features_t features)1908*4882a593Smuzhiyun static netdev_features_t macb_features_check(struct sk_buff *skb,
1909*4882a593Smuzhiyun 					     struct net_device *dev,
1910*4882a593Smuzhiyun 					     netdev_features_t features)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 	unsigned int nr_frags, f;
1913*4882a593Smuzhiyun 	unsigned int hdrlen;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	/* Validate LSO compatibility */
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	/* there is only one buffer or protocol is not UDP */
1918*4882a593Smuzhiyun 	if (!skb_is_nonlinear(skb) || (ip_hdr(skb)->protocol != IPPROTO_UDP))
1919*4882a593Smuzhiyun 		return features;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	/* length of header */
1922*4882a593Smuzhiyun 	hdrlen = skb_transport_offset(skb);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	/* For UFO only:
1925*4882a593Smuzhiyun 	 * When software supplies two or more payload buffers all payload buffers
1926*4882a593Smuzhiyun 	 * apart from the last must be a multiple of 8 bytes in size.
1927*4882a593Smuzhiyun 	 */
1928*4882a593Smuzhiyun 	if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
1929*4882a593Smuzhiyun 		return features & ~MACB_NETIF_LSO;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	nr_frags = skb_shinfo(skb)->nr_frags;
1932*4882a593Smuzhiyun 	/* No need to check last fragment */
1933*4882a593Smuzhiyun 	nr_frags--;
1934*4882a593Smuzhiyun 	for (f = 0; f < nr_frags; f++) {
1935*4882a593Smuzhiyun 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 		if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
1938*4882a593Smuzhiyun 			return features & ~MACB_NETIF_LSO;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 	return features;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun 
macb_clear_csum(struct sk_buff * skb)1943*4882a593Smuzhiyun static inline int macb_clear_csum(struct sk_buff *skb)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	/* no change for packets without checksum offloading */
1946*4882a593Smuzhiyun 	if (skb->ip_summed != CHECKSUM_PARTIAL)
1947*4882a593Smuzhiyun 		return 0;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	/* make sure we can modify the header */
1950*4882a593Smuzhiyun 	if (unlikely(skb_cow_head(skb, 0)))
1951*4882a593Smuzhiyun 		return -1;
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	/* initialize checksum field
1954*4882a593Smuzhiyun 	 * This is required - at least for Zynq, which otherwise calculates
1955*4882a593Smuzhiyun 	 * wrong UDP header checksums for UDP packets with UDP data len <=2
1956*4882a593Smuzhiyun 	 */
1957*4882a593Smuzhiyun 	*(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1958*4882a593Smuzhiyun 	return 0;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun 
macb_pad_and_fcs(struct sk_buff ** skb,struct net_device * ndev)1961*4882a593Smuzhiyun static int macb_pad_and_fcs(struct sk_buff **skb, struct net_device *ndev)
1962*4882a593Smuzhiyun {
1963*4882a593Smuzhiyun 	bool cloned = skb_cloned(*skb) || skb_header_cloned(*skb) ||
1964*4882a593Smuzhiyun 		      skb_is_nonlinear(*skb);
1965*4882a593Smuzhiyun 	int padlen = ETH_ZLEN - (*skb)->len;
1966*4882a593Smuzhiyun 	int headroom = skb_headroom(*skb);
1967*4882a593Smuzhiyun 	int tailroom = skb_tailroom(*skb);
1968*4882a593Smuzhiyun 	struct sk_buff *nskb;
1969*4882a593Smuzhiyun 	u32 fcs;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	if (!(ndev->features & NETIF_F_HW_CSUM) ||
1972*4882a593Smuzhiyun 	    !((*skb)->ip_summed != CHECKSUM_PARTIAL) ||
1973*4882a593Smuzhiyun 	    skb_shinfo(*skb)->gso_size)	/* Not available for GSO */
1974*4882a593Smuzhiyun 		return 0;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	if (padlen <= 0) {
1977*4882a593Smuzhiyun 		/* FCS could be appeded to tailroom. */
1978*4882a593Smuzhiyun 		if (tailroom >= ETH_FCS_LEN)
1979*4882a593Smuzhiyun 			goto add_fcs;
1980*4882a593Smuzhiyun 		/* FCS could be appeded by moving data to headroom. */
1981*4882a593Smuzhiyun 		else if (!cloned && headroom + tailroom >= ETH_FCS_LEN)
1982*4882a593Smuzhiyun 			padlen = 0;
1983*4882a593Smuzhiyun 		/* No room for FCS, need to reallocate skb. */
1984*4882a593Smuzhiyun 		else
1985*4882a593Smuzhiyun 			padlen = ETH_FCS_LEN;
1986*4882a593Smuzhiyun 	} else {
1987*4882a593Smuzhiyun 		/* Add room for FCS. */
1988*4882a593Smuzhiyun 		padlen += ETH_FCS_LEN;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	if (!cloned && headroom + tailroom >= padlen) {
1992*4882a593Smuzhiyun 		(*skb)->data = memmove((*skb)->head, (*skb)->data, (*skb)->len);
1993*4882a593Smuzhiyun 		skb_set_tail_pointer(*skb, (*skb)->len);
1994*4882a593Smuzhiyun 	} else {
1995*4882a593Smuzhiyun 		nskb = skb_copy_expand(*skb, 0, padlen, GFP_ATOMIC);
1996*4882a593Smuzhiyun 		if (!nskb)
1997*4882a593Smuzhiyun 			return -ENOMEM;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 		dev_consume_skb_any(*skb);
2000*4882a593Smuzhiyun 		*skb = nskb;
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (padlen > ETH_FCS_LEN)
2004*4882a593Smuzhiyun 		skb_put_zero(*skb, padlen - ETH_FCS_LEN);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun add_fcs:
2007*4882a593Smuzhiyun 	/* set FCS to packet */
2008*4882a593Smuzhiyun 	fcs = crc32_le(~0, (*skb)->data, (*skb)->len);
2009*4882a593Smuzhiyun 	fcs = ~fcs;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	skb_put_u8(*skb, fcs		& 0xff);
2012*4882a593Smuzhiyun 	skb_put_u8(*skb, (fcs >> 8)	& 0xff);
2013*4882a593Smuzhiyun 	skb_put_u8(*skb, (fcs >> 16)	& 0xff);
2014*4882a593Smuzhiyun 	skb_put_u8(*skb, (fcs >> 24)	& 0xff);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	return 0;
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun 
macb_start_xmit(struct sk_buff * skb,struct net_device * dev)2019*4882a593Smuzhiyun static netdev_tx_t macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun 	u16 queue_index = skb_get_queue_mapping(skb);
2022*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2023*4882a593Smuzhiyun 	struct macb_queue *queue = &bp->queues[queue_index];
2024*4882a593Smuzhiyun 	unsigned long flags;
2025*4882a593Smuzhiyun 	unsigned int desc_cnt, nr_frags, frag_size, f;
2026*4882a593Smuzhiyun 	unsigned int hdrlen;
2027*4882a593Smuzhiyun 	bool is_lso;
2028*4882a593Smuzhiyun 	netdev_tx_t ret = NETDEV_TX_OK;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	if (macb_clear_csum(skb)) {
2031*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2032*4882a593Smuzhiyun 		return ret;
2033*4882a593Smuzhiyun 	}
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	if (macb_pad_and_fcs(&skb, dev)) {
2036*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2037*4882a593Smuzhiyun 		return ret;
2038*4882a593Smuzhiyun 	}
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	is_lso = (skb_shinfo(skb)->gso_size != 0);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	if (is_lso) {
2043*4882a593Smuzhiyun 		/* length of headers */
2044*4882a593Smuzhiyun 		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
2045*4882a593Smuzhiyun 			/* only queue eth + ip headers separately for UDP */
2046*4882a593Smuzhiyun 			hdrlen = skb_transport_offset(skb);
2047*4882a593Smuzhiyun 		else
2048*4882a593Smuzhiyun 			hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
2049*4882a593Smuzhiyun 		if (skb_headlen(skb) < hdrlen) {
2050*4882a593Smuzhiyun 			netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
2051*4882a593Smuzhiyun 			/* if this is required, would need to copy to single buffer */
2052*4882a593Smuzhiyun 			return NETDEV_TX_BUSY;
2053*4882a593Smuzhiyun 		}
2054*4882a593Smuzhiyun 	} else
2055*4882a593Smuzhiyun 		hdrlen = min(skb_headlen(skb), bp->max_tx_length);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun #if defined(DEBUG) && defined(VERBOSE_DEBUG)
2058*4882a593Smuzhiyun 	netdev_vdbg(bp->dev,
2059*4882a593Smuzhiyun 		    "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
2060*4882a593Smuzhiyun 		    queue_index, skb->len, skb->head, skb->data,
2061*4882a593Smuzhiyun 		    skb_tail_pointer(skb), skb_end_pointer(skb));
2062*4882a593Smuzhiyun 	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
2063*4882a593Smuzhiyun 		       skb->data, 16, true);
2064*4882a593Smuzhiyun #endif
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	/* Count how many TX buffer descriptors are needed to send this
2067*4882a593Smuzhiyun 	 * socket buffer: skb fragments of jumbo frames may need to be
2068*4882a593Smuzhiyun 	 * split into many buffer descriptors.
2069*4882a593Smuzhiyun 	 */
2070*4882a593Smuzhiyun 	if (is_lso && (skb_headlen(skb) > hdrlen))
2071*4882a593Smuzhiyun 		/* extra header descriptor if also payload in first buffer */
2072*4882a593Smuzhiyun 		desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
2073*4882a593Smuzhiyun 	else
2074*4882a593Smuzhiyun 		desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
2075*4882a593Smuzhiyun 	nr_frags = skb_shinfo(skb)->nr_frags;
2076*4882a593Smuzhiyun 	for (f = 0; f < nr_frags; f++) {
2077*4882a593Smuzhiyun 		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
2078*4882a593Smuzhiyun 		desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
2079*4882a593Smuzhiyun 	}
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->lock, flags);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	/* This is a hard error, log it. */
2084*4882a593Smuzhiyun 	if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
2085*4882a593Smuzhiyun 		       bp->tx_ring_size) < desc_cnt) {
2086*4882a593Smuzhiyun 		netif_stop_subqueue(dev, queue_index);
2087*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bp->lock, flags);
2088*4882a593Smuzhiyun 		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
2089*4882a593Smuzhiyun 			   queue->tx_head, queue->tx_tail);
2090*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/* Map socket buffer for DMA transfer */
2094*4882a593Smuzhiyun 	if (!macb_tx_map(bp, queue, skb, hdrlen)) {
2095*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2096*4882a593Smuzhiyun 		goto unlock;
2097*4882a593Smuzhiyun 	}
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	/* Make newly initialized descriptor visible to hardware */
2100*4882a593Smuzhiyun 	wmb();
2101*4882a593Smuzhiyun 	skb_tx_timestamp(skb);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
2106*4882a593Smuzhiyun 		netif_stop_subqueue(dev, queue_index);
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun unlock:
2109*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->lock, flags);
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	return ret;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
macb_init_rx_buffer_size(struct macb * bp,size_t size)2114*4882a593Smuzhiyun static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	if (!macb_is_gem(bp)) {
2117*4882a593Smuzhiyun 		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
2118*4882a593Smuzhiyun 	} else {
2119*4882a593Smuzhiyun 		bp->rx_buffer_size = size;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
2122*4882a593Smuzhiyun 			netdev_dbg(bp->dev,
2123*4882a593Smuzhiyun 				   "RX buffer must be multiple of %d bytes, expanding\n",
2124*4882a593Smuzhiyun 				   RX_BUFFER_MULTIPLE);
2125*4882a593Smuzhiyun 			bp->rx_buffer_size =
2126*4882a593Smuzhiyun 				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
2127*4882a593Smuzhiyun 		}
2128*4882a593Smuzhiyun 	}
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
2131*4882a593Smuzhiyun 		   bp->dev->mtu, bp->rx_buffer_size);
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
gem_free_rx_buffers(struct macb * bp)2134*4882a593Smuzhiyun static void gem_free_rx_buffers(struct macb *bp)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun 	struct sk_buff		*skb;
2137*4882a593Smuzhiyun 	struct macb_dma_desc	*desc;
2138*4882a593Smuzhiyun 	struct macb_queue *queue;
2139*4882a593Smuzhiyun 	dma_addr_t		addr;
2140*4882a593Smuzhiyun 	unsigned int q;
2141*4882a593Smuzhiyun 	int i;
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2144*4882a593Smuzhiyun 		if (!queue->rx_skbuff)
2145*4882a593Smuzhiyun 			continue;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 		for (i = 0; i < bp->rx_ring_size; i++) {
2148*4882a593Smuzhiyun 			skb = queue->rx_skbuff[i];
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 			if (!skb)
2151*4882a593Smuzhiyun 				continue;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 			desc = macb_rx_desc(queue, i);
2154*4882a593Smuzhiyun 			addr = macb_get_addr(bp, desc);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 			dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
2157*4882a593Smuzhiyun 					DMA_FROM_DEVICE);
2158*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2159*4882a593Smuzhiyun 			skb = NULL;
2160*4882a593Smuzhiyun 		}
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 		kfree(queue->rx_skbuff);
2163*4882a593Smuzhiyun 		queue->rx_skbuff = NULL;
2164*4882a593Smuzhiyun 	}
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun 
macb_free_rx_buffers(struct macb * bp)2167*4882a593Smuzhiyun static void macb_free_rx_buffers(struct macb *bp)
2168*4882a593Smuzhiyun {
2169*4882a593Smuzhiyun 	struct macb_queue *queue = &bp->queues[0];
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	if (queue->rx_buffers) {
2172*4882a593Smuzhiyun 		dma_free_coherent(&bp->pdev->dev,
2173*4882a593Smuzhiyun 				  bp->rx_ring_size * bp->rx_buffer_size,
2174*4882a593Smuzhiyun 				  queue->rx_buffers, queue->rx_buffers_dma);
2175*4882a593Smuzhiyun 		queue->rx_buffers = NULL;
2176*4882a593Smuzhiyun 	}
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun 
macb_free_consistent(struct macb * bp)2179*4882a593Smuzhiyun static void macb_free_consistent(struct macb *bp)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	struct macb_queue *queue;
2182*4882a593Smuzhiyun 	unsigned int q;
2183*4882a593Smuzhiyun 	int size;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	bp->macbgem_ops.mog_free_rx_buffers(bp);
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2188*4882a593Smuzhiyun 		kfree(queue->tx_skb);
2189*4882a593Smuzhiyun 		queue->tx_skb = NULL;
2190*4882a593Smuzhiyun 		if (queue->tx_ring) {
2191*4882a593Smuzhiyun 			size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
2192*4882a593Smuzhiyun 			dma_free_coherent(&bp->pdev->dev, size,
2193*4882a593Smuzhiyun 					  queue->tx_ring, queue->tx_ring_dma);
2194*4882a593Smuzhiyun 			queue->tx_ring = NULL;
2195*4882a593Smuzhiyun 		}
2196*4882a593Smuzhiyun 		if (queue->rx_ring) {
2197*4882a593Smuzhiyun 			size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
2198*4882a593Smuzhiyun 			dma_free_coherent(&bp->pdev->dev, size,
2199*4882a593Smuzhiyun 					  queue->rx_ring, queue->rx_ring_dma);
2200*4882a593Smuzhiyun 			queue->rx_ring = NULL;
2201*4882a593Smuzhiyun 		}
2202*4882a593Smuzhiyun 	}
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun 
gem_alloc_rx_buffers(struct macb * bp)2205*4882a593Smuzhiyun static int gem_alloc_rx_buffers(struct macb *bp)
2206*4882a593Smuzhiyun {
2207*4882a593Smuzhiyun 	struct macb_queue *queue;
2208*4882a593Smuzhiyun 	unsigned int q;
2209*4882a593Smuzhiyun 	int size;
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2212*4882a593Smuzhiyun 		size = bp->rx_ring_size * sizeof(struct sk_buff *);
2213*4882a593Smuzhiyun 		queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
2214*4882a593Smuzhiyun 		if (!queue->rx_skbuff)
2215*4882a593Smuzhiyun 			return -ENOMEM;
2216*4882a593Smuzhiyun 		else
2217*4882a593Smuzhiyun 			netdev_dbg(bp->dev,
2218*4882a593Smuzhiyun 				   "Allocated %d RX struct sk_buff entries at %p\n",
2219*4882a593Smuzhiyun 				   bp->rx_ring_size, queue->rx_skbuff);
2220*4882a593Smuzhiyun 	}
2221*4882a593Smuzhiyun 	return 0;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun 
macb_alloc_rx_buffers(struct macb * bp)2224*4882a593Smuzhiyun static int macb_alloc_rx_buffers(struct macb *bp)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun 	struct macb_queue *queue = &bp->queues[0];
2227*4882a593Smuzhiyun 	int size;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	size = bp->rx_ring_size * bp->rx_buffer_size;
2230*4882a593Smuzhiyun 	queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
2231*4882a593Smuzhiyun 					    &queue->rx_buffers_dma, GFP_KERNEL);
2232*4882a593Smuzhiyun 	if (!queue->rx_buffers)
2233*4882a593Smuzhiyun 		return -ENOMEM;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	netdev_dbg(bp->dev,
2236*4882a593Smuzhiyun 		   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
2237*4882a593Smuzhiyun 		   size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
2238*4882a593Smuzhiyun 	return 0;
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun 
macb_alloc_consistent(struct macb * bp)2241*4882a593Smuzhiyun static int macb_alloc_consistent(struct macb *bp)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun 	struct macb_queue *queue;
2244*4882a593Smuzhiyun 	unsigned int q;
2245*4882a593Smuzhiyun 	int size;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2248*4882a593Smuzhiyun 		size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
2249*4882a593Smuzhiyun 		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
2250*4882a593Smuzhiyun 						    &queue->tx_ring_dma,
2251*4882a593Smuzhiyun 						    GFP_KERNEL);
2252*4882a593Smuzhiyun 		if (!queue->tx_ring)
2253*4882a593Smuzhiyun 			goto out_err;
2254*4882a593Smuzhiyun 		netdev_dbg(bp->dev,
2255*4882a593Smuzhiyun 			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
2256*4882a593Smuzhiyun 			   q, size, (unsigned long)queue->tx_ring_dma,
2257*4882a593Smuzhiyun 			   queue->tx_ring);
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 		size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
2260*4882a593Smuzhiyun 		queue->tx_skb = kmalloc(size, GFP_KERNEL);
2261*4882a593Smuzhiyun 		if (!queue->tx_skb)
2262*4882a593Smuzhiyun 			goto out_err;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 		size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
2265*4882a593Smuzhiyun 		queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
2266*4882a593Smuzhiyun 						 &queue->rx_ring_dma, GFP_KERNEL);
2267*4882a593Smuzhiyun 		if (!queue->rx_ring)
2268*4882a593Smuzhiyun 			goto out_err;
2269*4882a593Smuzhiyun 		netdev_dbg(bp->dev,
2270*4882a593Smuzhiyun 			   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
2271*4882a593Smuzhiyun 			   size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
2272*4882a593Smuzhiyun 	}
2273*4882a593Smuzhiyun 	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
2274*4882a593Smuzhiyun 		goto out_err;
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	return 0;
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun out_err:
2279*4882a593Smuzhiyun 	macb_free_consistent(bp);
2280*4882a593Smuzhiyun 	return -ENOMEM;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun 
gem_init_rings(struct macb * bp)2283*4882a593Smuzhiyun static void gem_init_rings(struct macb *bp)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun 	struct macb_queue *queue;
2286*4882a593Smuzhiyun 	struct macb_dma_desc *desc = NULL;
2287*4882a593Smuzhiyun 	unsigned int q;
2288*4882a593Smuzhiyun 	int i;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2291*4882a593Smuzhiyun 		for (i = 0; i < bp->tx_ring_size; i++) {
2292*4882a593Smuzhiyun 			desc = macb_tx_desc(queue, i);
2293*4882a593Smuzhiyun 			macb_set_addr(bp, desc, 0);
2294*4882a593Smuzhiyun 			desc->ctrl = MACB_BIT(TX_USED);
2295*4882a593Smuzhiyun 		}
2296*4882a593Smuzhiyun 		desc->ctrl |= MACB_BIT(TX_WRAP);
2297*4882a593Smuzhiyun 		queue->tx_head = 0;
2298*4882a593Smuzhiyun 		queue->tx_tail = 0;
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 		queue->rx_tail = 0;
2301*4882a593Smuzhiyun 		queue->rx_prepared_head = 0;
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 		gem_rx_refill(queue);
2304*4882a593Smuzhiyun 	}
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun 
macb_init_rings(struct macb * bp)2308*4882a593Smuzhiyun static void macb_init_rings(struct macb *bp)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun 	int i;
2311*4882a593Smuzhiyun 	struct macb_dma_desc *desc = NULL;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	macb_init_rx_ring(&bp->queues[0]);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	for (i = 0; i < bp->tx_ring_size; i++) {
2316*4882a593Smuzhiyun 		desc = macb_tx_desc(&bp->queues[0], i);
2317*4882a593Smuzhiyun 		macb_set_addr(bp, desc, 0);
2318*4882a593Smuzhiyun 		desc->ctrl = MACB_BIT(TX_USED);
2319*4882a593Smuzhiyun 	}
2320*4882a593Smuzhiyun 	bp->queues[0].tx_head = 0;
2321*4882a593Smuzhiyun 	bp->queues[0].tx_tail = 0;
2322*4882a593Smuzhiyun 	desc->ctrl |= MACB_BIT(TX_WRAP);
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun 
macb_reset_hw(struct macb * bp)2325*4882a593Smuzhiyun static void macb_reset_hw(struct macb *bp)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun 	struct macb_queue *queue;
2328*4882a593Smuzhiyun 	unsigned int q;
2329*4882a593Smuzhiyun 	u32 ctrl = macb_readl(bp, NCR);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	/* Disable RX and TX (XXX: Should we halt the transmission
2332*4882a593Smuzhiyun 	 * more gracefully?)
2333*4882a593Smuzhiyun 	 */
2334*4882a593Smuzhiyun 	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 	/* Clear the stats registers (XXX: Update stats first?) */
2337*4882a593Smuzhiyun 	ctrl |= MACB_BIT(CLRSTAT);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	macb_writel(bp, NCR, ctrl);
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	/* Clear all status flags */
2342*4882a593Smuzhiyun 	macb_writel(bp, TSR, -1);
2343*4882a593Smuzhiyun 	macb_writel(bp, RSR, -1);
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	/* Disable all interrupts */
2346*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2347*4882a593Smuzhiyun 		queue_writel(queue, IDR, -1);
2348*4882a593Smuzhiyun 		queue_readl(queue, ISR);
2349*4882a593Smuzhiyun 		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
2350*4882a593Smuzhiyun 			queue_writel(queue, ISR, -1);
2351*4882a593Smuzhiyun 	}
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun 
gem_mdc_clk_div(struct macb * bp)2354*4882a593Smuzhiyun static u32 gem_mdc_clk_div(struct macb *bp)
2355*4882a593Smuzhiyun {
2356*4882a593Smuzhiyun 	u32 config;
2357*4882a593Smuzhiyun 	unsigned long pclk_hz = clk_get_rate(bp->pclk);
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	if (pclk_hz <= 20000000)
2360*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV8);
2361*4882a593Smuzhiyun 	else if (pclk_hz <= 40000000)
2362*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV16);
2363*4882a593Smuzhiyun 	else if (pclk_hz <= 80000000)
2364*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV32);
2365*4882a593Smuzhiyun 	else if (pclk_hz <= 120000000)
2366*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV48);
2367*4882a593Smuzhiyun 	else if (pclk_hz <= 160000000)
2368*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV64);
2369*4882a593Smuzhiyun 	else
2370*4882a593Smuzhiyun 		config = GEM_BF(CLK, GEM_CLK_DIV96);
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	return config;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun 
macb_mdc_clk_div(struct macb * bp)2375*4882a593Smuzhiyun static u32 macb_mdc_clk_div(struct macb *bp)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun 	u32 config;
2378*4882a593Smuzhiyun 	unsigned long pclk_hz;
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	if (macb_is_gem(bp))
2381*4882a593Smuzhiyun 		return gem_mdc_clk_div(bp);
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	pclk_hz = clk_get_rate(bp->pclk);
2384*4882a593Smuzhiyun 	if (pclk_hz <= 20000000)
2385*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV8);
2386*4882a593Smuzhiyun 	else if (pclk_hz <= 40000000)
2387*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV16);
2388*4882a593Smuzhiyun 	else if (pclk_hz <= 80000000)
2389*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV32);
2390*4882a593Smuzhiyun 	else
2391*4882a593Smuzhiyun 		config = MACB_BF(CLK, MACB_CLK_DIV64);
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	return config;
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun /* Get the DMA bus width field of the network configuration register that we
2397*4882a593Smuzhiyun  * should program.  We find the width from decoding the design configuration
2398*4882a593Smuzhiyun  * register to find the maximum supported data bus width.
2399*4882a593Smuzhiyun  */
macb_dbw(struct macb * bp)2400*4882a593Smuzhiyun static u32 macb_dbw(struct macb *bp)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun 	if (!macb_is_gem(bp))
2403*4882a593Smuzhiyun 		return 0;
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
2406*4882a593Smuzhiyun 	case 4:
2407*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW128);
2408*4882a593Smuzhiyun 	case 2:
2409*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW64);
2410*4882a593Smuzhiyun 	case 1:
2411*4882a593Smuzhiyun 	default:
2412*4882a593Smuzhiyun 		return GEM_BF(DBW, GEM_DBW32);
2413*4882a593Smuzhiyun 	}
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun /* Configure the receive DMA engine
2417*4882a593Smuzhiyun  * - use the correct receive buffer size
2418*4882a593Smuzhiyun  * - set best burst length for DMA operations
2419*4882a593Smuzhiyun  *   (if not supported by FIFO, it will fallback to default)
2420*4882a593Smuzhiyun  * - set both rx/tx packet buffers to full memory size
2421*4882a593Smuzhiyun  * These are configurable parameters for GEM.
2422*4882a593Smuzhiyun  */
macb_configure_dma(struct macb * bp)2423*4882a593Smuzhiyun static void macb_configure_dma(struct macb *bp)
2424*4882a593Smuzhiyun {
2425*4882a593Smuzhiyun 	struct macb_queue *queue;
2426*4882a593Smuzhiyun 	u32 buffer_size;
2427*4882a593Smuzhiyun 	unsigned int q;
2428*4882a593Smuzhiyun 	u32 dmacfg;
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 	buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2431*4882a593Smuzhiyun 	if (macb_is_gem(bp)) {
2432*4882a593Smuzhiyun 		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2433*4882a593Smuzhiyun 		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2434*4882a593Smuzhiyun 			if (q)
2435*4882a593Smuzhiyun 				queue_writel(queue, RBQS, buffer_size);
2436*4882a593Smuzhiyun 			else
2437*4882a593Smuzhiyun 				dmacfg |= GEM_BF(RXBS, buffer_size);
2438*4882a593Smuzhiyun 		}
2439*4882a593Smuzhiyun 		if (bp->dma_burst_length)
2440*4882a593Smuzhiyun 			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2441*4882a593Smuzhiyun 		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2442*4882a593Smuzhiyun 		dmacfg &= ~GEM_BIT(ENDIA_PKT);
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 		if (bp->native_io)
2445*4882a593Smuzhiyun 			dmacfg &= ~GEM_BIT(ENDIA_DESC);
2446*4882a593Smuzhiyun 		else
2447*4882a593Smuzhiyun 			dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 		if (bp->dev->features & NETIF_F_HW_CSUM)
2450*4882a593Smuzhiyun 			dmacfg |= GEM_BIT(TXCOEN);
2451*4882a593Smuzhiyun 		else
2452*4882a593Smuzhiyun 			dmacfg &= ~GEM_BIT(TXCOEN);
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 		dmacfg &= ~GEM_BIT(ADDR64);
2455*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2456*4882a593Smuzhiyun 		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2457*4882a593Smuzhiyun 			dmacfg |= GEM_BIT(ADDR64);
2458*4882a593Smuzhiyun #endif
2459*4882a593Smuzhiyun #ifdef CONFIG_MACB_USE_HWSTAMP
2460*4882a593Smuzhiyun 		if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
2461*4882a593Smuzhiyun 			dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2462*4882a593Smuzhiyun #endif
2463*4882a593Smuzhiyun 		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
2464*4882a593Smuzhiyun 			   dmacfg);
2465*4882a593Smuzhiyun 		gem_writel(bp, DMACFG, dmacfg);
2466*4882a593Smuzhiyun 	}
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun 
macb_init_hw(struct macb * bp)2469*4882a593Smuzhiyun static void macb_init_hw(struct macb *bp)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun 	u32 config;
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	macb_reset_hw(bp);
2474*4882a593Smuzhiyun 	macb_set_hwaddr(bp);
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	config = macb_mdc_clk_div(bp);
2477*4882a593Smuzhiyun 	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
2478*4882a593Smuzhiyun 	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
2479*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_JUMBO)
2480*4882a593Smuzhiyun 		config |= MACB_BIT(JFRAME);	/* Enable jumbo frames */
2481*4882a593Smuzhiyun 	else
2482*4882a593Smuzhiyun 		config |= MACB_BIT(BIG);	/* Receive oversized frames */
2483*4882a593Smuzhiyun 	if (bp->dev->flags & IFF_PROMISC)
2484*4882a593Smuzhiyun 		config |= MACB_BIT(CAF);	/* Copy All Frames */
2485*4882a593Smuzhiyun 	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
2486*4882a593Smuzhiyun 		config |= GEM_BIT(RXCOEN);
2487*4882a593Smuzhiyun 	if (!(bp->dev->flags & IFF_BROADCAST))
2488*4882a593Smuzhiyun 		config |= MACB_BIT(NBC);	/* No BroadCast */
2489*4882a593Smuzhiyun 	config |= macb_dbw(bp);
2490*4882a593Smuzhiyun 	macb_writel(bp, NCFGR, config);
2491*4882a593Smuzhiyun 	if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2492*4882a593Smuzhiyun 		gem_writel(bp, JML, bp->jumbo_max_len);
2493*4882a593Smuzhiyun 	bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
2494*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_JUMBO)
2495*4882a593Smuzhiyun 		bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	macb_configure_dma(bp);
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun /* The hash address register is 64 bits long and takes up two
2501*4882a593Smuzhiyun  * locations in the memory map.  The least significant bits are stored
2502*4882a593Smuzhiyun  * in EMAC_HSL and the most significant bits in EMAC_HSH.
2503*4882a593Smuzhiyun  *
2504*4882a593Smuzhiyun  * The unicast hash enable and the multicast hash enable bits in the
2505*4882a593Smuzhiyun  * network configuration register enable the reception of hash matched
2506*4882a593Smuzhiyun  * frames. The destination address is reduced to a 6 bit index into
2507*4882a593Smuzhiyun  * the 64 bit hash register using the following hash function.  The
2508*4882a593Smuzhiyun  * hash function is an exclusive or of every sixth bit of the
2509*4882a593Smuzhiyun  * destination address.
2510*4882a593Smuzhiyun  *
2511*4882a593Smuzhiyun  * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
2512*4882a593Smuzhiyun  * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
2513*4882a593Smuzhiyun  * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
2514*4882a593Smuzhiyun  * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
2515*4882a593Smuzhiyun  * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
2516*4882a593Smuzhiyun  * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
2517*4882a593Smuzhiyun  *
2518*4882a593Smuzhiyun  * da[0] represents the least significant bit of the first byte
2519*4882a593Smuzhiyun  * received, that is, the multicast/unicast indicator, and da[47]
2520*4882a593Smuzhiyun  * represents the most significant bit of the last byte received.  If
2521*4882a593Smuzhiyun  * the hash index, hi[n], points to a bit that is set in the hash
2522*4882a593Smuzhiyun  * register then the frame will be matched according to whether the
2523*4882a593Smuzhiyun  * frame is multicast or unicast.  A multicast match will be signalled
2524*4882a593Smuzhiyun  * if the multicast hash enable bit is set, da[0] is 1 and the hash
2525*4882a593Smuzhiyun  * index points to a bit set in the hash register.  A unicast match
2526*4882a593Smuzhiyun  * will be signalled if the unicast hash enable bit is set, da[0] is 0
2527*4882a593Smuzhiyun  * and the hash index points to a bit set in the hash register.  To
2528*4882a593Smuzhiyun  * receive all multicast frames, the hash register should be set with
2529*4882a593Smuzhiyun  * all ones and the multicast hash enable bit should be set in the
2530*4882a593Smuzhiyun  * network configuration register.
2531*4882a593Smuzhiyun  */
2532*4882a593Smuzhiyun 
hash_bit_value(int bitnr,__u8 * addr)2533*4882a593Smuzhiyun static inline int hash_bit_value(int bitnr, __u8 *addr)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun 	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
2536*4882a593Smuzhiyun 		return 1;
2537*4882a593Smuzhiyun 	return 0;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun /* Return the hash index value for the specified address. */
hash_get_index(__u8 * addr)2541*4882a593Smuzhiyun static int hash_get_index(__u8 *addr)
2542*4882a593Smuzhiyun {
2543*4882a593Smuzhiyun 	int i, j, bitval;
2544*4882a593Smuzhiyun 	int hash_index = 0;
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	for (j = 0; j < 6; j++) {
2547*4882a593Smuzhiyun 		for (i = 0, bitval = 0; i < 8; i++)
2548*4882a593Smuzhiyun 			bitval ^= hash_bit_value(i * 6 + j, addr);
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 		hash_index |= (bitval << j);
2551*4882a593Smuzhiyun 	}
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	return hash_index;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun /* Add multicast addresses to the internal multicast-hash table. */
macb_sethashtable(struct net_device * dev)2557*4882a593Smuzhiyun static void macb_sethashtable(struct net_device *dev)
2558*4882a593Smuzhiyun {
2559*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
2560*4882a593Smuzhiyun 	unsigned long mc_filter[2];
2561*4882a593Smuzhiyun 	unsigned int bitnr;
2562*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	mc_filter[0] = 0;
2565*4882a593Smuzhiyun 	mc_filter[1] = 0;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	netdev_for_each_mc_addr(ha, dev) {
2568*4882a593Smuzhiyun 		bitnr = hash_get_index(ha->addr);
2569*4882a593Smuzhiyun 		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
2570*4882a593Smuzhiyun 	}
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	macb_or_gem_writel(bp, HRB, mc_filter[0]);
2573*4882a593Smuzhiyun 	macb_or_gem_writel(bp, HRT, mc_filter[1]);
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun /* Enable/Disable promiscuous and multicast modes. */
macb_set_rx_mode(struct net_device * dev)2577*4882a593Smuzhiyun static void macb_set_rx_mode(struct net_device *dev)
2578*4882a593Smuzhiyun {
2579*4882a593Smuzhiyun 	unsigned long cfg;
2580*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	cfg = macb_readl(bp, NCFGR);
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
2585*4882a593Smuzhiyun 		/* Enable promiscuous mode */
2586*4882a593Smuzhiyun 		cfg |= MACB_BIT(CAF);
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 		/* Disable RX checksum offload */
2589*4882a593Smuzhiyun 		if (macb_is_gem(bp))
2590*4882a593Smuzhiyun 			cfg &= ~GEM_BIT(RXCOEN);
2591*4882a593Smuzhiyun 	} else {
2592*4882a593Smuzhiyun 		/* Disable promiscuous mode */
2593*4882a593Smuzhiyun 		cfg &= ~MACB_BIT(CAF);
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 		/* Enable RX checksum offload only if requested */
2596*4882a593Smuzhiyun 		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
2597*4882a593Smuzhiyun 			cfg |= GEM_BIT(RXCOEN);
2598*4882a593Smuzhiyun 	}
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	if (dev->flags & IFF_ALLMULTI) {
2601*4882a593Smuzhiyun 		/* Enable all multicast mode */
2602*4882a593Smuzhiyun 		macb_or_gem_writel(bp, HRB, -1);
2603*4882a593Smuzhiyun 		macb_or_gem_writel(bp, HRT, -1);
2604*4882a593Smuzhiyun 		cfg |= MACB_BIT(NCFGR_MTI);
2605*4882a593Smuzhiyun 	} else if (!netdev_mc_empty(dev)) {
2606*4882a593Smuzhiyun 		/* Enable specific multicasts */
2607*4882a593Smuzhiyun 		macb_sethashtable(dev);
2608*4882a593Smuzhiyun 		cfg |= MACB_BIT(NCFGR_MTI);
2609*4882a593Smuzhiyun 	} else if (dev->flags & (~IFF_ALLMULTI)) {
2610*4882a593Smuzhiyun 		/* Disable all multicast mode */
2611*4882a593Smuzhiyun 		macb_or_gem_writel(bp, HRB, 0);
2612*4882a593Smuzhiyun 		macb_or_gem_writel(bp, HRT, 0);
2613*4882a593Smuzhiyun 		cfg &= ~MACB_BIT(NCFGR_MTI);
2614*4882a593Smuzhiyun 	}
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	macb_writel(bp, NCFGR, cfg);
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun 
macb_open(struct net_device * dev)2619*4882a593Smuzhiyun static int macb_open(struct net_device *dev)
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun 	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
2622*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2623*4882a593Smuzhiyun 	struct macb_queue *queue;
2624*4882a593Smuzhiyun 	unsigned int q;
2625*4882a593Smuzhiyun 	int err;
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	netdev_dbg(bp->dev, "open\n");
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	err = pm_runtime_get_sync(&bp->pdev->dev);
2630*4882a593Smuzhiyun 	if (err < 0)
2631*4882a593Smuzhiyun 		goto pm_exit;
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	/* RX buffers initialization */
2634*4882a593Smuzhiyun 	macb_init_rx_buffer_size(bp, bufsz);
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	err = macb_alloc_consistent(bp);
2637*4882a593Smuzhiyun 	if (err) {
2638*4882a593Smuzhiyun 		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
2639*4882a593Smuzhiyun 			   err);
2640*4882a593Smuzhiyun 		goto pm_exit;
2641*4882a593Smuzhiyun 	}
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2644*4882a593Smuzhiyun 		napi_enable(&queue->napi);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	macb_init_hw(bp);
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	err = macb_phylink_connect(bp);
2649*4882a593Smuzhiyun 	if (err)
2650*4882a593Smuzhiyun 		goto reset_hw;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	netif_tx_start_all_queues(dev);
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	if (bp->ptp_info)
2655*4882a593Smuzhiyun 		bp->ptp_info->ptp_init(dev);
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	return 0;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun reset_hw:
2660*4882a593Smuzhiyun 	macb_reset_hw(bp);
2661*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2662*4882a593Smuzhiyun 		napi_disable(&queue->napi);
2663*4882a593Smuzhiyun 	macb_free_consistent(bp);
2664*4882a593Smuzhiyun pm_exit:
2665*4882a593Smuzhiyun 	pm_runtime_put_sync(&bp->pdev->dev);
2666*4882a593Smuzhiyun 	return err;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun 
macb_close(struct net_device * dev)2669*4882a593Smuzhiyun static int macb_close(struct net_device *dev)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2672*4882a593Smuzhiyun 	struct macb_queue *queue;
2673*4882a593Smuzhiyun 	unsigned long flags;
2674*4882a593Smuzhiyun 	unsigned int q;
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	netif_tx_stop_all_queues(dev);
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2679*4882a593Smuzhiyun 		napi_disable(&queue->napi);
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	phylink_stop(bp->phylink);
2682*4882a593Smuzhiyun 	phylink_disconnect_phy(bp->phylink);
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->lock, flags);
2685*4882a593Smuzhiyun 	macb_reset_hw(bp);
2686*4882a593Smuzhiyun 	netif_carrier_off(dev);
2687*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->lock, flags);
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 	macb_free_consistent(bp);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 	if (bp->ptp_info)
2692*4882a593Smuzhiyun 		bp->ptp_info->ptp_remove(dev);
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 	pm_runtime_put(&bp->pdev->dev);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	return 0;
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun 
macb_change_mtu(struct net_device * dev,int new_mtu)2699*4882a593Smuzhiyun static int macb_change_mtu(struct net_device *dev, int new_mtu)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun 	if (netif_running(dev))
2702*4882a593Smuzhiyun 		return -EBUSY;
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	dev->mtu = new_mtu;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	return 0;
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun 
gem_update_stats(struct macb * bp)2709*4882a593Smuzhiyun static void gem_update_stats(struct macb *bp)
2710*4882a593Smuzhiyun {
2711*4882a593Smuzhiyun 	struct macb_queue *queue;
2712*4882a593Smuzhiyun 	unsigned int i, q, idx;
2713*4882a593Smuzhiyun 	unsigned long *stat;
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2718*4882a593Smuzhiyun 		u32 offset = gem_statistics[i].offset;
2719*4882a593Smuzhiyun 		u64 val = bp->macb_reg_readl(bp, offset);
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 		bp->ethtool_stats[i] += val;
2722*4882a593Smuzhiyun 		*p += val;
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2725*4882a593Smuzhiyun 			/* Add GEM_OCTTXH, GEM_OCTRXH */
2726*4882a593Smuzhiyun 			val = bp->macb_reg_readl(bp, offset + 4);
2727*4882a593Smuzhiyun 			bp->ethtool_stats[i] += ((u64)val) << 32;
2728*4882a593Smuzhiyun 			*(++p) += val;
2729*4882a593Smuzhiyun 		}
2730*4882a593Smuzhiyun 	}
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	idx = GEM_STATS_LEN;
2733*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2734*4882a593Smuzhiyun 		for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
2735*4882a593Smuzhiyun 			bp->ethtool_stats[idx++] = *stat;
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun 
gem_get_stats(struct macb * bp)2738*4882a593Smuzhiyun static struct net_device_stats *gem_get_stats(struct macb *bp)
2739*4882a593Smuzhiyun {
2740*4882a593Smuzhiyun 	struct gem_stats *hwstat = &bp->hw_stats.gem;
2741*4882a593Smuzhiyun 	struct net_device_stats *nstat = &bp->dev->stats;
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	if (!netif_running(bp->dev))
2744*4882a593Smuzhiyun 		return nstat;
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	gem_update_stats(bp);
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun 	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2749*4882a593Smuzhiyun 			    hwstat->rx_alignment_errors +
2750*4882a593Smuzhiyun 			    hwstat->rx_resource_errors +
2751*4882a593Smuzhiyun 			    hwstat->rx_overruns +
2752*4882a593Smuzhiyun 			    hwstat->rx_oversize_frames +
2753*4882a593Smuzhiyun 			    hwstat->rx_jabbers +
2754*4882a593Smuzhiyun 			    hwstat->rx_undersized_frames +
2755*4882a593Smuzhiyun 			    hwstat->rx_length_field_frame_errors);
2756*4882a593Smuzhiyun 	nstat->tx_errors = (hwstat->tx_late_collisions +
2757*4882a593Smuzhiyun 			    hwstat->tx_excessive_collisions +
2758*4882a593Smuzhiyun 			    hwstat->tx_underrun +
2759*4882a593Smuzhiyun 			    hwstat->tx_carrier_sense_errors);
2760*4882a593Smuzhiyun 	nstat->multicast = hwstat->rx_multicast_frames;
2761*4882a593Smuzhiyun 	nstat->collisions = (hwstat->tx_single_collision_frames +
2762*4882a593Smuzhiyun 			     hwstat->tx_multiple_collision_frames +
2763*4882a593Smuzhiyun 			     hwstat->tx_excessive_collisions);
2764*4882a593Smuzhiyun 	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2765*4882a593Smuzhiyun 				   hwstat->rx_jabbers +
2766*4882a593Smuzhiyun 				   hwstat->rx_undersized_frames +
2767*4882a593Smuzhiyun 				   hwstat->rx_length_field_frame_errors);
2768*4882a593Smuzhiyun 	nstat->rx_over_errors = hwstat->rx_resource_errors;
2769*4882a593Smuzhiyun 	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2770*4882a593Smuzhiyun 	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2771*4882a593Smuzhiyun 	nstat->rx_fifo_errors = hwstat->rx_overruns;
2772*4882a593Smuzhiyun 	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2773*4882a593Smuzhiyun 	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2774*4882a593Smuzhiyun 	nstat->tx_fifo_errors = hwstat->tx_underrun;
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	return nstat;
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun 
gem_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)2779*4882a593Smuzhiyun static void gem_get_ethtool_stats(struct net_device *dev,
2780*4882a593Smuzhiyun 				  struct ethtool_stats *stats, u64 *data)
2781*4882a593Smuzhiyun {
2782*4882a593Smuzhiyun 	struct macb *bp;
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	bp = netdev_priv(dev);
2785*4882a593Smuzhiyun 	gem_update_stats(bp);
2786*4882a593Smuzhiyun 	memcpy(data, &bp->ethtool_stats, sizeof(u64)
2787*4882a593Smuzhiyun 			* (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun 
gem_get_sset_count(struct net_device * dev,int sset)2790*4882a593Smuzhiyun static int gem_get_sset_count(struct net_device *dev, int sset)
2791*4882a593Smuzhiyun {
2792*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	switch (sset) {
2795*4882a593Smuzhiyun 	case ETH_SS_STATS:
2796*4882a593Smuzhiyun 		return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2797*4882a593Smuzhiyun 	default:
2798*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2799*4882a593Smuzhiyun 	}
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun 
gem_get_ethtool_strings(struct net_device * dev,u32 sset,u8 * p)2802*4882a593Smuzhiyun static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	char stat_string[ETH_GSTRING_LEN];
2805*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2806*4882a593Smuzhiyun 	struct macb_queue *queue;
2807*4882a593Smuzhiyun 	unsigned int i;
2808*4882a593Smuzhiyun 	unsigned int q;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	switch (sset) {
2811*4882a593Smuzhiyun 	case ETH_SS_STATS:
2812*4882a593Smuzhiyun 		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2813*4882a593Smuzhiyun 			memcpy(p, gem_statistics[i].stat_string,
2814*4882a593Smuzhiyun 			       ETH_GSTRING_LEN);
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2817*4882a593Smuzhiyun 			for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
2818*4882a593Smuzhiyun 				snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
2819*4882a593Smuzhiyun 						q, queue_statistics[i].stat_string);
2820*4882a593Smuzhiyun 				memcpy(p, stat_string, ETH_GSTRING_LEN);
2821*4882a593Smuzhiyun 			}
2822*4882a593Smuzhiyun 		}
2823*4882a593Smuzhiyun 		break;
2824*4882a593Smuzhiyun 	}
2825*4882a593Smuzhiyun }
2826*4882a593Smuzhiyun 
macb_get_stats(struct net_device * dev)2827*4882a593Smuzhiyun static struct net_device_stats *macb_get_stats(struct net_device *dev)
2828*4882a593Smuzhiyun {
2829*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2830*4882a593Smuzhiyun 	struct net_device_stats *nstat = &bp->dev->stats;
2831*4882a593Smuzhiyun 	struct macb_stats *hwstat = &bp->hw_stats.macb;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	if (macb_is_gem(bp))
2834*4882a593Smuzhiyun 		return gem_get_stats(bp);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	/* read stats from hardware */
2837*4882a593Smuzhiyun 	macb_update_stats(bp);
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	/* Convert HW stats into netdevice stats */
2840*4882a593Smuzhiyun 	nstat->rx_errors = (hwstat->rx_fcs_errors +
2841*4882a593Smuzhiyun 			    hwstat->rx_align_errors +
2842*4882a593Smuzhiyun 			    hwstat->rx_resource_errors +
2843*4882a593Smuzhiyun 			    hwstat->rx_overruns +
2844*4882a593Smuzhiyun 			    hwstat->rx_oversize_pkts +
2845*4882a593Smuzhiyun 			    hwstat->rx_jabbers +
2846*4882a593Smuzhiyun 			    hwstat->rx_undersize_pkts +
2847*4882a593Smuzhiyun 			    hwstat->rx_length_mismatch);
2848*4882a593Smuzhiyun 	nstat->tx_errors = (hwstat->tx_late_cols +
2849*4882a593Smuzhiyun 			    hwstat->tx_excessive_cols +
2850*4882a593Smuzhiyun 			    hwstat->tx_underruns +
2851*4882a593Smuzhiyun 			    hwstat->tx_carrier_errors +
2852*4882a593Smuzhiyun 			    hwstat->sqe_test_errors);
2853*4882a593Smuzhiyun 	nstat->collisions = (hwstat->tx_single_cols +
2854*4882a593Smuzhiyun 			     hwstat->tx_multiple_cols +
2855*4882a593Smuzhiyun 			     hwstat->tx_excessive_cols);
2856*4882a593Smuzhiyun 	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2857*4882a593Smuzhiyun 				   hwstat->rx_jabbers +
2858*4882a593Smuzhiyun 				   hwstat->rx_undersize_pkts +
2859*4882a593Smuzhiyun 				   hwstat->rx_length_mismatch);
2860*4882a593Smuzhiyun 	nstat->rx_over_errors = hwstat->rx_resource_errors +
2861*4882a593Smuzhiyun 				   hwstat->rx_overruns;
2862*4882a593Smuzhiyun 	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2863*4882a593Smuzhiyun 	nstat->rx_frame_errors = hwstat->rx_align_errors;
2864*4882a593Smuzhiyun 	nstat->rx_fifo_errors = hwstat->rx_overruns;
2865*4882a593Smuzhiyun 	/* XXX: What does "missed" mean? */
2866*4882a593Smuzhiyun 	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2867*4882a593Smuzhiyun 	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2868*4882a593Smuzhiyun 	nstat->tx_fifo_errors = hwstat->tx_underruns;
2869*4882a593Smuzhiyun 	/* Don't know about heartbeat or window errors... */
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	return nstat;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun 
macb_get_regs_len(struct net_device * netdev)2874*4882a593Smuzhiyun static int macb_get_regs_len(struct net_device *netdev)
2875*4882a593Smuzhiyun {
2876*4882a593Smuzhiyun 	return MACB_GREGS_NBR * sizeof(u32);
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun 
macb_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)2879*4882a593Smuzhiyun static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2880*4882a593Smuzhiyun 			  void *p)
2881*4882a593Smuzhiyun {
2882*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
2883*4882a593Smuzhiyun 	unsigned int tail, head;
2884*4882a593Smuzhiyun 	u32 *regs_buff = p;
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2887*4882a593Smuzhiyun 			| MACB_GREGS_VERSION;
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
2890*4882a593Smuzhiyun 	head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	regs_buff[0]  = macb_readl(bp, NCR);
2893*4882a593Smuzhiyun 	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
2894*4882a593Smuzhiyun 	regs_buff[2]  = macb_readl(bp, NSR);
2895*4882a593Smuzhiyun 	regs_buff[3]  = macb_readl(bp, TSR);
2896*4882a593Smuzhiyun 	regs_buff[4]  = macb_readl(bp, RBQP);
2897*4882a593Smuzhiyun 	regs_buff[5]  = macb_readl(bp, TBQP);
2898*4882a593Smuzhiyun 	regs_buff[6]  = macb_readl(bp, RSR);
2899*4882a593Smuzhiyun 	regs_buff[7]  = macb_readl(bp, IMR);
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	regs_buff[8]  = tail;
2902*4882a593Smuzhiyun 	regs_buff[9]  = head;
2903*4882a593Smuzhiyun 	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2904*4882a593Smuzhiyun 	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2907*4882a593Smuzhiyun 		regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2908*4882a593Smuzhiyun 	if (macb_is_gem(bp))
2909*4882a593Smuzhiyun 		regs_buff[13] = gem_readl(bp, DMACFG);
2910*4882a593Smuzhiyun }
2911*4882a593Smuzhiyun 
macb_get_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2912*4882a593Smuzhiyun static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2917*4882a593Smuzhiyun 		phylink_ethtool_get_wol(bp->phylink, wol);
2918*4882a593Smuzhiyun 		wol->supported |= WAKE_MAGIC;
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 		if (bp->wol & MACB_WOL_ENABLED)
2921*4882a593Smuzhiyun 			wol->wolopts |= WAKE_MAGIC;
2922*4882a593Smuzhiyun 	}
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun 
macb_set_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2925*4882a593Smuzhiyun static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2926*4882a593Smuzhiyun {
2927*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2928*4882a593Smuzhiyun 	int ret;
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 	/* Pass the order to phylink layer */
2931*4882a593Smuzhiyun 	ret = phylink_ethtool_set_wol(bp->phylink, wol);
2932*4882a593Smuzhiyun 	/* Don't manage WoL on MAC if handled by the PHY
2933*4882a593Smuzhiyun 	 * or if there's a failure in talking to the PHY
2934*4882a593Smuzhiyun 	 */
2935*4882a593Smuzhiyun 	if (!ret || ret != -EOPNOTSUPP)
2936*4882a593Smuzhiyun 		return ret;
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2939*4882a593Smuzhiyun 	    (wol->wolopts & ~WAKE_MAGIC))
2940*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	if (wol->wolopts & WAKE_MAGIC)
2943*4882a593Smuzhiyun 		bp->wol |= MACB_WOL_ENABLED;
2944*4882a593Smuzhiyun 	else
2945*4882a593Smuzhiyun 		bp->wol &= ~MACB_WOL_ENABLED;
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun 	device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	return 0;
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun 
macb_get_link_ksettings(struct net_device * netdev,struct ethtool_link_ksettings * kset)2952*4882a593Smuzhiyun static int macb_get_link_ksettings(struct net_device *netdev,
2953*4882a593Smuzhiyun 				   struct ethtool_link_ksettings *kset)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 	return phylink_ethtool_ksettings_get(bp->phylink, kset);
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun 
macb_set_link_ksettings(struct net_device * netdev,const struct ethtool_link_ksettings * kset)2960*4882a593Smuzhiyun static int macb_set_link_ksettings(struct net_device *netdev,
2961*4882a593Smuzhiyun 				   const struct ethtool_link_ksettings *kset)
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	return phylink_ethtool_ksettings_set(bp->phylink, kset);
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun 
macb_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)2968*4882a593Smuzhiyun static void macb_get_ringparam(struct net_device *netdev,
2969*4882a593Smuzhiyun 			       struct ethtool_ringparam *ring)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	ring->rx_max_pending = MAX_RX_RING_SIZE;
2974*4882a593Smuzhiyun 	ring->tx_max_pending = MAX_TX_RING_SIZE;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	ring->rx_pending = bp->rx_ring_size;
2977*4882a593Smuzhiyun 	ring->tx_pending = bp->tx_ring_size;
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun 
macb_set_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)2980*4882a593Smuzhiyun static int macb_set_ringparam(struct net_device *netdev,
2981*4882a593Smuzhiyun 			      struct ethtool_ringparam *ring)
2982*4882a593Smuzhiyun {
2983*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
2984*4882a593Smuzhiyun 	u32 new_rx_size, new_tx_size;
2985*4882a593Smuzhiyun 	unsigned int reset = 0;
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2988*4882a593Smuzhiyun 		return -EINVAL;
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	new_rx_size = clamp_t(u32, ring->rx_pending,
2991*4882a593Smuzhiyun 			      MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
2992*4882a593Smuzhiyun 	new_rx_size = roundup_pow_of_two(new_rx_size);
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 	new_tx_size = clamp_t(u32, ring->tx_pending,
2995*4882a593Smuzhiyun 			      MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
2996*4882a593Smuzhiyun 	new_tx_size = roundup_pow_of_two(new_tx_size);
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun 	if ((new_tx_size == bp->tx_ring_size) &&
2999*4882a593Smuzhiyun 	    (new_rx_size == bp->rx_ring_size)) {
3000*4882a593Smuzhiyun 		/* nothing to do */
3001*4882a593Smuzhiyun 		return 0;
3002*4882a593Smuzhiyun 	}
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	if (netif_running(bp->dev)) {
3005*4882a593Smuzhiyun 		reset = 1;
3006*4882a593Smuzhiyun 		macb_close(bp->dev);
3007*4882a593Smuzhiyun 	}
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	bp->rx_ring_size = new_rx_size;
3010*4882a593Smuzhiyun 	bp->tx_ring_size = new_tx_size;
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 	if (reset)
3013*4882a593Smuzhiyun 		macb_open(bp->dev);
3014*4882a593Smuzhiyun 
3015*4882a593Smuzhiyun 	return 0;
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun 
3018*4882a593Smuzhiyun #ifdef CONFIG_MACB_USE_HWSTAMP
gem_get_tsu_rate(struct macb * bp)3019*4882a593Smuzhiyun static unsigned int gem_get_tsu_rate(struct macb *bp)
3020*4882a593Smuzhiyun {
3021*4882a593Smuzhiyun 	struct clk *tsu_clk;
3022*4882a593Smuzhiyun 	unsigned int tsu_rate;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
3025*4882a593Smuzhiyun 	if (!IS_ERR(tsu_clk))
3026*4882a593Smuzhiyun 		tsu_rate = clk_get_rate(tsu_clk);
3027*4882a593Smuzhiyun 	/* try pclk instead */
3028*4882a593Smuzhiyun 	else if (!IS_ERR(bp->pclk)) {
3029*4882a593Smuzhiyun 		tsu_clk = bp->pclk;
3030*4882a593Smuzhiyun 		tsu_rate = clk_get_rate(tsu_clk);
3031*4882a593Smuzhiyun 	} else
3032*4882a593Smuzhiyun 		return -ENOTSUPP;
3033*4882a593Smuzhiyun 	return tsu_rate;
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun 
gem_get_ptp_max_adj(void)3036*4882a593Smuzhiyun static s32 gem_get_ptp_max_adj(void)
3037*4882a593Smuzhiyun {
3038*4882a593Smuzhiyun 	return 64000000;
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun 
gem_get_ts_info(struct net_device * dev,struct ethtool_ts_info * info)3041*4882a593Smuzhiyun static int gem_get_ts_info(struct net_device *dev,
3042*4882a593Smuzhiyun 			   struct ethtool_ts_info *info)
3043*4882a593Smuzhiyun {
3044*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
3047*4882a593Smuzhiyun 		ethtool_op_get_ts_info(dev, info);
3048*4882a593Smuzhiyun 		return 0;
3049*4882a593Smuzhiyun 	}
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	info->so_timestamping =
3052*4882a593Smuzhiyun 		SOF_TIMESTAMPING_TX_SOFTWARE |
3053*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RX_SOFTWARE |
3054*4882a593Smuzhiyun 		SOF_TIMESTAMPING_SOFTWARE |
3055*4882a593Smuzhiyun 		SOF_TIMESTAMPING_TX_HARDWARE |
3056*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RX_HARDWARE |
3057*4882a593Smuzhiyun 		SOF_TIMESTAMPING_RAW_HARDWARE;
3058*4882a593Smuzhiyun 	info->tx_types =
3059*4882a593Smuzhiyun 		(1 << HWTSTAMP_TX_ONESTEP_SYNC) |
3060*4882a593Smuzhiyun 		(1 << HWTSTAMP_TX_OFF) |
3061*4882a593Smuzhiyun 		(1 << HWTSTAMP_TX_ON);
3062*4882a593Smuzhiyun 	info->rx_filters =
3063*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_NONE) |
3064*4882a593Smuzhiyun 		(1 << HWTSTAMP_FILTER_ALL);
3065*4882a593Smuzhiyun 
3066*4882a593Smuzhiyun 	info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	return 0;
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun static struct macb_ptp_info gem_ptp_info = {
3072*4882a593Smuzhiyun 	.ptp_init	 = gem_ptp_init,
3073*4882a593Smuzhiyun 	.ptp_remove	 = gem_ptp_remove,
3074*4882a593Smuzhiyun 	.get_ptp_max_adj = gem_get_ptp_max_adj,
3075*4882a593Smuzhiyun 	.get_tsu_rate	 = gem_get_tsu_rate,
3076*4882a593Smuzhiyun 	.get_ts_info	 = gem_get_ts_info,
3077*4882a593Smuzhiyun 	.get_hwtst	 = gem_get_hwtst,
3078*4882a593Smuzhiyun 	.set_hwtst	 = gem_set_hwtst,
3079*4882a593Smuzhiyun };
3080*4882a593Smuzhiyun #endif
3081*4882a593Smuzhiyun 
macb_get_ts_info(struct net_device * netdev,struct ethtool_ts_info * info)3082*4882a593Smuzhiyun static int macb_get_ts_info(struct net_device *netdev,
3083*4882a593Smuzhiyun 			    struct ethtool_ts_info *info)
3084*4882a593Smuzhiyun {
3085*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 	if (bp->ptp_info)
3088*4882a593Smuzhiyun 		return bp->ptp_info->get_ts_info(netdev, info);
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 	return ethtool_op_get_ts_info(netdev, info);
3091*4882a593Smuzhiyun }
3092*4882a593Smuzhiyun 
gem_enable_flow_filters(struct macb * bp,bool enable)3093*4882a593Smuzhiyun static void gem_enable_flow_filters(struct macb *bp, bool enable)
3094*4882a593Smuzhiyun {
3095*4882a593Smuzhiyun 	struct net_device *netdev = bp->dev;
3096*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item;
3097*4882a593Smuzhiyun 	u32 t2_scr;
3098*4882a593Smuzhiyun 	int num_t2_scr;
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	if (!(netdev->features & NETIF_F_NTUPLE))
3101*4882a593Smuzhiyun 		return;
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3106*4882a593Smuzhiyun 		struct ethtool_rx_flow_spec *fs = &item->fs;
3107*4882a593Smuzhiyun 		struct ethtool_tcpip4_spec *tp4sp_m;
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 		if (fs->location >= num_t2_scr)
3110*4882a593Smuzhiyun 			continue;
3111*4882a593Smuzhiyun 
3112*4882a593Smuzhiyun 		t2_scr = gem_readl_n(bp, SCRT2, fs->location);
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 		/* enable/disable screener regs for the flow entry */
3115*4882a593Smuzhiyun 		t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 		/* only enable fields with no masking */
3118*4882a593Smuzhiyun 		tp4sp_m = &(fs->m_u.tcp_ip4_spec);
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 		if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
3121*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
3122*4882a593Smuzhiyun 		else
3123*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 		if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
3126*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
3127*4882a593Smuzhiyun 		else
3128*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 		if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
3131*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
3132*4882a593Smuzhiyun 		else
3133*4882a593Smuzhiyun 			t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 		gem_writel_n(bp, SCRT2, fs->location, t2_scr);
3136*4882a593Smuzhiyun 	}
3137*4882a593Smuzhiyun }
3138*4882a593Smuzhiyun 
gem_prog_cmp_regs(struct macb * bp,struct ethtool_rx_flow_spec * fs)3139*4882a593Smuzhiyun static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun 	struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
3142*4882a593Smuzhiyun 	uint16_t index = fs->location;
3143*4882a593Smuzhiyun 	u32 w0, w1, t2_scr;
3144*4882a593Smuzhiyun 	bool cmp_a = false;
3145*4882a593Smuzhiyun 	bool cmp_b = false;
3146*4882a593Smuzhiyun 	bool cmp_c = false;
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun 	if (!macb_is_gem(bp))
3149*4882a593Smuzhiyun 		return;
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	tp4sp_v = &(fs->h_u.tcp_ip4_spec);
3152*4882a593Smuzhiyun 	tp4sp_m = &(fs->m_u.tcp_ip4_spec);
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	/* ignore field if any masking set */
3155*4882a593Smuzhiyun 	if (tp4sp_m->ip4src == 0xFFFFFFFF) {
3156*4882a593Smuzhiyun 		/* 1st compare reg - IP source address */
3157*4882a593Smuzhiyun 		w0 = 0;
3158*4882a593Smuzhiyun 		w1 = 0;
3159*4882a593Smuzhiyun 		w0 = tp4sp_v->ip4src;
3160*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
3161*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
3162*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
3163*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
3164*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
3165*4882a593Smuzhiyun 		cmp_a = true;
3166*4882a593Smuzhiyun 	}
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun 	/* ignore field if any masking set */
3169*4882a593Smuzhiyun 	if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
3170*4882a593Smuzhiyun 		/* 2nd compare reg - IP destination address */
3171*4882a593Smuzhiyun 		w0 = 0;
3172*4882a593Smuzhiyun 		w1 = 0;
3173*4882a593Smuzhiyun 		w0 = tp4sp_v->ip4dst;
3174*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
3175*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
3176*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
3177*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
3178*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
3179*4882a593Smuzhiyun 		cmp_b = true;
3180*4882a593Smuzhiyun 	}
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	/* ignore both port fields if masking set in both */
3183*4882a593Smuzhiyun 	if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
3184*4882a593Smuzhiyun 		/* 3rd compare reg - source port, destination port */
3185*4882a593Smuzhiyun 		w0 = 0;
3186*4882a593Smuzhiyun 		w1 = 0;
3187*4882a593Smuzhiyun 		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
3188*4882a593Smuzhiyun 		if (tp4sp_m->psrc == tp4sp_m->pdst) {
3189*4882a593Smuzhiyun 			w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
3190*4882a593Smuzhiyun 			w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
3191*4882a593Smuzhiyun 			w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
3192*4882a593Smuzhiyun 			w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
3193*4882a593Smuzhiyun 		} else {
3194*4882a593Smuzhiyun 			/* only one port definition */
3195*4882a593Smuzhiyun 			w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
3196*4882a593Smuzhiyun 			w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
3197*4882a593Smuzhiyun 			if (tp4sp_m->psrc == 0xFFFF) { /* src port */
3198*4882a593Smuzhiyun 				w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
3199*4882a593Smuzhiyun 				w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
3200*4882a593Smuzhiyun 			} else { /* dst port */
3201*4882a593Smuzhiyun 				w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
3202*4882a593Smuzhiyun 				w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
3203*4882a593Smuzhiyun 			}
3204*4882a593Smuzhiyun 		}
3205*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
3206*4882a593Smuzhiyun 		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
3207*4882a593Smuzhiyun 		cmp_c = true;
3208*4882a593Smuzhiyun 	}
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	t2_scr = 0;
3211*4882a593Smuzhiyun 	t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
3212*4882a593Smuzhiyun 	t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
3213*4882a593Smuzhiyun 	if (cmp_a)
3214*4882a593Smuzhiyun 		t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
3215*4882a593Smuzhiyun 	if (cmp_b)
3216*4882a593Smuzhiyun 		t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
3217*4882a593Smuzhiyun 	if (cmp_c)
3218*4882a593Smuzhiyun 		t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
3219*4882a593Smuzhiyun 	gem_writel_n(bp, SCRT2, index, t2_scr);
3220*4882a593Smuzhiyun }
3221*4882a593Smuzhiyun 
gem_add_flow_filter(struct net_device * netdev,struct ethtool_rxnfc * cmd)3222*4882a593Smuzhiyun static int gem_add_flow_filter(struct net_device *netdev,
3223*4882a593Smuzhiyun 		struct ethtool_rxnfc *cmd)
3224*4882a593Smuzhiyun {
3225*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3226*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec *fs = &cmd->fs;
3227*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item, *newfs;
3228*4882a593Smuzhiyun 	unsigned long flags;
3229*4882a593Smuzhiyun 	int ret = -EINVAL;
3230*4882a593Smuzhiyun 	bool added = false;
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 	newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
3233*4882a593Smuzhiyun 	if (newfs == NULL)
3234*4882a593Smuzhiyun 		return -ENOMEM;
3235*4882a593Smuzhiyun 	memcpy(&newfs->fs, fs, sizeof(newfs->fs));
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	netdev_dbg(netdev,
3238*4882a593Smuzhiyun 			"Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
3239*4882a593Smuzhiyun 			fs->flow_type, (int)fs->ring_cookie, fs->location,
3240*4882a593Smuzhiyun 			htonl(fs->h_u.tcp_ip4_spec.ip4src),
3241*4882a593Smuzhiyun 			htonl(fs->h_u.tcp_ip4_spec.ip4dst),
3242*4882a593Smuzhiyun 			htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));
3243*4882a593Smuzhiyun 
3244*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->rx_fs_lock, flags);
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	/* find correct place to add in list */
3247*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3248*4882a593Smuzhiyun 		if (item->fs.location > newfs->fs.location) {
3249*4882a593Smuzhiyun 			list_add_tail(&newfs->list, &item->list);
3250*4882a593Smuzhiyun 			added = true;
3251*4882a593Smuzhiyun 			break;
3252*4882a593Smuzhiyun 		} else if (item->fs.location == fs->location) {
3253*4882a593Smuzhiyun 			netdev_err(netdev, "Rule not added: location %d not free!\n",
3254*4882a593Smuzhiyun 					fs->location);
3255*4882a593Smuzhiyun 			ret = -EBUSY;
3256*4882a593Smuzhiyun 			goto err;
3257*4882a593Smuzhiyun 		}
3258*4882a593Smuzhiyun 	}
3259*4882a593Smuzhiyun 	if (!added)
3260*4882a593Smuzhiyun 		list_add_tail(&newfs->list, &bp->rx_fs_list.list);
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 	gem_prog_cmp_regs(bp, fs);
3263*4882a593Smuzhiyun 	bp->rx_fs_list.count++;
3264*4882a593Smuzhiyun 	/* enable filtering if NTUPLE on */
3265*4882a593Smuzhiyun 	gem_enable_flow_filters(bp, 1);
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3268*4882a593Smuzhiyun 	return 0;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun err:
3271*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3272*4882a593Smuzhiyun 	kfree(newfs);
3273*4882a593Smuzhiyun 	return ret;
3274*4882a593Smuzhiyun }
3275*4882a593Smuzhiyun 
gem_del_flow_filter(struct net_device * netdev,struct ethtool_rxnfc * cmd)3276*4882a593Smuzhiyun static int gem_del_flow_filter(struct net_device *netdev,
3277*4882a593Smuzhiyun 		struct ethtool_rxnfc *cmd)
3278*4882a593Smuzhiyun {
3279*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3280*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item;
3281*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec *fs;
3282*4882a593Smuzhiyun 	unsigned long flags;
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun 	spin_lock_irqsave(&bp->rx_fs_lock, flags);
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3287*4882a593Smuzhiyun 		if (item->fs.location == cmd->fs.location) {
3288*4882a593Smuzhiyun 			/* disable screener regs for the flow entry */
3289*4882a593Smuzhiyun 			fs = &(item->fs);
3290*4882a593Smuzhiyun 			netdev_dbg(netdev,
3291*4882a593Smuzhiyun 					"Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
3292*4882a593Smuzhiyun 					fs->flow_type, (int)fs->ring_cookie, fs->location,
3293*4882a593Smuzhiyun 					htonl(fs->h_u.tcp_ip4_spec.ip4src),
3294*4882a593Smuzhiyun 					htonl(fs->h_u.tcp_ip4_spec.ip4dst),
3295*4882a593Smuzhiyun 					htons(fs->h_u.tcp_ip4_spec.psrc),
3296*4882a593Smuzhiyun 					htons(fs->h_u.tcp_ip4_spec.pdst));
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 			gem_writel_n(bp, SCRT2, fs->location, 0);
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun 			list_del(&item->list);
3301*4882a593Smuzhiyun 			bp->rx_fs_list.count--;
3302*4882a593Smuzhiyun 			spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3303*4882a593Smuzhiyun 			kfree(item);
3304*4882a593Smuzhiyun 			return 0;
3305*4882a593Smuzhiyun 		}
3306*4882a593Smuzhiyun 	}
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3309*4882a593Smuzhiyun 	return -EINVAL;
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun 
gem_get_flow_entry(struct net_device * netdev,struct ethtool_rxnfc * cmd)3312*4882a593Smuzhiyun static int gem_get_flow_entry(struct net_device *netdev,
3313*4882a593Smuzhiyun 		struct ethtool_rxnfc *cmd)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3316*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item;
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3319*4882a593Smuzhiyun 		if (item->fs.location == cmd->fs.location) {
3320*4882a593Smuzhiyun 			memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
3321*4882a593Smuzhiyun 			return 0;
3322*4882a593Smuzhiyun 		}
3323*4882a593Smuzhiyun 	}
3324*4882a593Smuzhiyun 	return -EINVAL;
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun 
gem_get_all_flow_entries(struct net_device * netdev,struct ethtool_rxnfc * cmd,u32 * rule_locs)3327*4882a593Smuzhiyun static int gem_get_all_flow_entries(struct net_device *netdev,
3328*4882a593Smuzhiyun 		struct ethtool_rxnfc *cmd, u32 *rule_locs)
3329*4882a593Smuzhiyun {
3330*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3331*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item;
3332*4882a593Smuzhiyun 	uint32_t cnt = 0;
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3335*4882a593Smuzhiyun 		if (cnt == cmd->rule_cnt)
3336*4882a593Smuzhiyun 			return -EMSGSIZE;
3337*4882a593Smuzhiyun 		rule_locs[cnt] = item->fs.location;
3338*4882a593Smuzhiyun 		cnt++;
3339*4882a593Smuzhiyun 	}
3340*4882a593Smuzhiyun 	cmd->data = bp->max_tuples;
3341*4882a593Smuzhiyun 	cmd->rule_cnt = cnt;
3342*4882a593Smuzhiyun 
3343*4882a593Smuzhiyun 	return 0;
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun 
gem_get_rxnfc(struct net_device * netdev,struct ethtool_rxnfc * cmd,u32 * rule_locs)3346*4882a593Smuzhiyun static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
3347*4882a593Smuzhiyun 		u32 *rule_locs)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3350*4882a593Smuzhiyun 	int ret = 0;
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	switch (cmd->cmd) {
3353*4882a593Smuzhiyun 	case ETHTOOL_GRXRINGS:
3354*4882a593Smuzhiyun 		cmd->data = bp->num_queues;
3355*4882a593Smuzhiyun 		break;
3356*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLCNT:
3357*4882a593Smuzhiyun 		cmd->rule_cnt = bp->rx_fs_list.count;
3358*4882a593Smuzhiyun 		break;
3359*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRULE:
3360*4882a593Smuzhiyun 		ret = gem_get_flow_entry(netdev, cmd);
3361*4882a593Smuzhiyun 		break;
3362*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLALL:
3363*4882a593Smuzhiyun 		ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
3364*4882a593Smuzhiyun 		break;
3365*4882a593Smuzhiyun 	default:
3366*4882a593Smuzhiyun 		netdev_err(netdev,
3367*4882a593Smuzhiyun 			  "Command parameter %d is not supported\n", cmd->cmd);
3368*4882a593Smuzhiyun 		ret = -EOPNOTSUPP;
3369*4882a593Smuzhiyun 	}
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 	return ret;
3372*4882a593Smuzhiyun }
3373*4882a593Smuzhiyun 
gem_set_rxnfc(struct net_device * netdev,struct ethtool_rxnfc * cmd)3374*4882a593Smuzhiyun static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
3375*4882a593Smuzhiyun {
3376*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3377*4882a593Smuzhiyun 	int ret;
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	switch (cmd->cmd) {
3380*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLINS:
3381*4882a593Smuzhiyun 		if ((cmd->fs.location >= bp->max_tuples)
3382*4882a593Smuzhiyun 				|| (cmd->fs.ring_cookie >= bp->num_queues)) {
3383*4882a593Smuzhiyun 			ret = -EINVAL;
3384*4882a593Smuzhiyun 			break;
3385*4882a593Smuzhiyun 		}
3386*4882a593Smuzhiyun 		ret = gem_add_flow_filter(netdev, cmd);
3387*4882a593Smuzhiyun 		break;
3388*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLDEL:
3389*4882a593Smuzhiyun 		ret = gem_del_flow_filter(netdev, cmd);
3390*4882a593Smuzhiyun 		break;
3391*4882a593Smuzhiyun 	default:
3392*4882a593Smuzhiyun 		netdev_err(netdev,
3393*4882a593Smuzhiyun 			  "Command parameter %d is not supported\n", cmd->cmd);
3394*4882a593Smuzhiyun 		ret = -EOPNOTSUPP;
3395*4882a593Smuzhiyun 	}
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun 	return ret;
3398*4882a593Smuzhiyun }
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun static const struct ethtool_ops macb_ethtool_ops = {
3401*4882a593Smuzhiyun 	.get_regs_len		= macb_get_regs_len,
3402*4882a593Smuzhiyun 	.get_regs		= macb_get_regs,
3403*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
3404*4882a593Smuzhiyun 	.get_ts_info		= ethtool_op_get_ts_info,
3405*4882a593Smuzhiyun 	.get_wol		= macb_get_wol,
3406*4882a593Smuzhiyun 	.set_wol		= macb_set_wol,
3407*4882a593Smuzhiyun 	.get_link_ksettings     = macb_get_link_ksettings,
3408*4882a593Smuzhiyun 	.set_link_ksettings     = macb_set_link_ksettings,
3409*4882a593Smuzhiyun 	.get_ringparam		= macb_get_ringparam,
3410*4882a593Smuzhiyun 	.set_ringparam		= macb_set_ringparam,
3411*4882a593Smuzhiyun };
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun static const struct ethtool_ops gem_ethtool_ops = {
3414*4882a593Smuzhiyun 	.get_regs_len		= macb_get_regs_len,
3415*4882a593Smuzhiyun 	.get_regs		= macb_get_regs,
3416*4882a593Smuzhiyun 	.get_wol		= macb_get_wol,
3417*4882a593Smuzhiyun 	.set_wol		= macb_set_wol,
3418*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
3419*4882a593Smuzhiyun 	.get_ts_info		= macb_get_ts_info,
3420*4882a593Smuzhiyun 	.get_ethtool_stats	= gem_get_ethtool_stats,
3421*4882a593Smuzhiyun 	.get_strings		= gem_get_ethtool_strings,
3422*4882a593Smuzhiyun 	.get_sset_count		= gem_get_sset_count,
3423*4882a593Smuzhiyun 	.get_link_ksettings     = macb_get_link_ksettings,
3424*4882a593Smuzhiyun 	.set_link_ksettings     = macb_set_link_ksettings,
3425*4882a593Smuzhiyun 	.get_ringparam		= macb_get_ringparam,
3426*4882a593Smuzhiyun 	.set_ringparam		= macb_set_ringparam,
3427*4882a593Smuzhiyun 	.get_rxnfc			= gem_get_rxnfc,
3428*4882a593Smuzhiyun 	.set_rxnfc			= gem_set_rxnfc,
3429*4882a593Smuzhiyun };
3430*4882a593Smuzhiyun 
macb_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)3431*4882a593Smuzhiyun static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3432*4882a593Smuzhiyun {
3433*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	if (!netif_running(dev))
3436*4882a593Smuzhiyun 		return -EINVAL;
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	if (bp->ptp_info) {
3439*4882a593Smuzhiyun 		switch (cmd) {
3440*4882a593Smuzhiyun 		case SIOCSHWTSTAMP:
3441*4882a593Smuzhiyun 			return bp->ptp_info->set_hwtst(dev, rq, cmd);
3442*4882a593Smuzhiyun 		case SIOCGHWTSTAMP:
3443*4882a593Smuzhiyun 			return bp->ptp_info->get_hwtst(dev, rq);
3444*4882a593Smuzhiyun 		}
3445*4882a593Smuzhiyun 	}
3446*4882a593Smuzhiyun 
3447*4882a593Smuzhiyun 	return phylink_mii_ioctl(bp->phylink, rq, cmd);
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun 
macb_set_txcsum_feature(struct macb * bp,netdev_features_t features)3450*4882a593Smuzhiyun static inline void macb_set_txcsum_feature(struct macb *bp,
3451*4882a593Smuzhiyun 					   netdev_features_t features)
3452*4882a593Smuzhiyun {
3453*4882a593Smuzhiyun 	u32 val;
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	if (!macb_is_gem(bp))
3456*4882a593Smuzhiyun 		return;
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	val = gem_readl(bp, DMACFG);
3459*4882a593Smuzhiyun 	if (features & NETIF_F_HW_CSUM)
3460*4882a593Smuzhiyun 		val |= GEM_BIT(TXCOEN);
3461*4882a593Smuzhiyun 	else
3462*4882a593Smuzhiyun 		val &= ~GEM_BIT(TXCOEN);
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 	gem_writel(bp, DMACFG, val);
3465*4882a593Smuzhiyun }
3466*4882a593Smuzhiyun 
macb_set_rxcsum_feature(struct macb * bp,netdev_features_t features)3467*4882a593Smuzhiyun static inline void macb_set_rxcsum_feature(struct macb *bp,
3468*4882a593Smuzhiyun 					   netdev_features_t features)
3469*4882a593Smuzhiyun {
3470*4882a593Smuzhiyun 	struct net_device *netdev = bp->dev;
3471*4882a593Smuzhiyun 	u32 val;
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	if (!macb_is_gem(bp))
3474*4882a593Smuzhiyun 		return;
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 	val = gem_readl(bp, NCFGR);
3477*4882a593Smuzhiyun 	if ((features & NETIF_F_RXCSUM) && !(netdev->flags & IFF_PROMISC))
3478*4882a593Smuzhiyun 		val |= GEM_BIT(RXCOEN);
3479*4882a593Smuzhiyun 	else
3480*4882a593Smuzhiyun 		val &= ~GEM_BIT(RXCOEN);
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 	gem_writel(bp, NCFGR, val);
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun 
macb_set_rxflow_feature(struct macb * bp,netdev_features_t features)3485*4882a593Smuzhiyun static inline void macb_set_rxflow_feature(struct macb *bp,
3486*4882a593Smuzhiyun 					   netdev_features_t features)
3487*4882a593Smuzhiyun {
3488*4882a593Smuzhiyun 	if (!macb_is_gem(bp))
3489*4882a593Smuzhiyun 		return;
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 	gem_enable_flow_filters(bp, !!(features & NETIF_F_NTUPLE));
3492*4882a593Smuzhiyun }
3493*4882a593Smuzhiyun 
macb_set_features(struct net_device * netdev,netdev_features_t features)3494*4882a593Smuzhiyun static int macb_set_features(struct net_device *netdev,
3495*4882a593Smuzhiyun 			     netdev_features_t features)
3496*4882a593Smuzhiyun {
3497*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
3498*4882a593Smuzhiyun 	netdev_features_t changed = features ^ netdev->features;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	/* TX checksum offload */
3501*4882a593Smuzhiyun 	if (changed & NETIF_F_HW_CSUM)
3502*4882a593Smuzhiyun 		macb_set_txcsum_feature(bp, features);
3503*4882a593Smuzhiyun 
3504*4882a593Smuzhiyun 	/* RX checksum offload */
3505*4882a593Smuzhiyun 	if (changed & NETIF_F_RXCSUM)
3506*4882a593Smuzhiyun 		macb_set_rxcsum_feature(bp, features);
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	/* RX Flow Filters */
3509*4882a593Smuzhiyun 	if (changed & NETIF_F_NTUPLE)
3510*4882a593Smuzhiyun 		macb_set_rxflow_feature(bp, features);
3511*4882a593Smuzhiyun 
3512*4882a593Smuzhiyun 	return 0;
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun 
macb_restore_features(struct macb * bp)3515*4882a593Smuzhiyun static void macb_restore_features(struct macb *bp)
3516*4882a593Smuzhiyun {
3517*4882a593Smuzhiyun 	struct net_device *netdev = bp->dev;
3518*4882a593Smuzhiyun 	netdev_features_t features = netdev->features;
3519*4882a593Smuzhiyun 	struct ethtool_rx_fs_item *item;
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	/* TX checksum offload */
3522*4882a593Smuzhiyun 	macb_set_txcsum_feature(bp, features);
3523*4882a593Smuzhiyun 
3524*4882a593Smuzhiyun 	/* RX checksum offload */
3525*4882a593Smuzhiyun 	macb_set_rxcsum_feature(bp, features);
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	/* RX Flow Filters */
3528*4882a593Smuzhiyun 	list_for_each_entry(item, &bp->rx_fs_list.list, list)
3529*4882a593Smuzhiyun 		gem_prog_cmp_regs(bp, &item->fs);
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 	macb_set_rxflow_feature(bp, features);
3532*4882a593Smuzhiyun }
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun static const struct net_device_ops macb_netdev_ops = {
3535*4882a593Smuzhiyun 	.ndo_open		= macb_open,
3536*4882a593Smuzhiyun 	.ndo_stop		= macb_close,
3537*4882a593Smuzhiyun 	.ndo_start_xmit		= macb_start_xmit,
3538*4882a593Smuzhiyun 	.ndo_set_rx_mode	= macb_set_rx_mode,
3539*4882a593Smuzhiyun 	.ndo_get_stats		= macb_get_stats,
3540*4882a593Smuzhiyun 	.ndo_do_ioctl		= macb_ioctl,
3541*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
3542*4882a593Smuzhiyun 	.ndo_change_mtu		= macb_change_mtu,
3543*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
3544*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3545*4882a593Smuzhiyun 	.ndo_poll_controller	= macb_poll_controller,
3546*4882a593Smuzhiyun #endif
3547*4882a593Smuzhiyun 	.ndo_set_features	= macb_set_features,
3548*4882a593Smuzhiyun 	.ndo_features_check	= macb_features_check,
3549*4882a593Smuzhiyun };
3550*4882a593Smuzhiyun 
3551*4882a593Smuzhiyun /* Configure peripheral capabilities according to device tree
3552*4882a593Smuzhiyun  * and integration options used
3553*4882a593Smuzhiyun  */
macb_configure_caps(struct macb * bp,const struct macb_config * dt_conf)3554*4882a593Smuzhiyun static void macb_configure_caps(struct macb *bp,
3555*4882a593Smuzhiyun 				const struct macb_config *dt_conf)
3556*4882a593Smuzhiyun {
3557*4882a593Smuzhiyun 	u32 dcfg;
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	if (dt_conf)
3560*4882a593Smuzhiyun 		bp->caps = dt_conf->caps;
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun 	if (hw_is_gem(bp->regs, bp->native_io)) {
3563*4882a593Smuzhiyun 		bp->caps |= MACB_CAPS_MACB_IS_GEM;
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 		dcfg = gem_readl(bp, DCFG1);
3566*4882a593Smuzhiyun 		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
3567*4882a593Smuzhiyun 			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
3568*4882a593Smuzhiyun 		dcfg = gem_readl(bp, DCFG2);
3569*4882a593Smuzhiyun 		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
3570*4882a593Smuzhiyun 			bp->caps |= MACB_CAPS_FIFO_MODE;
3571*4882a593Smuzhiyun #ifdef CONFIG_MACB_USE_HWSTAMP
3572*4882a593Smuzhiyun 		if (gem_has_ptp(bp)) {
3573*4882a593Smuzhiyun 			if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
3574*4882a593Smuzhiyun 				dev_err(&bp->pdev->dev,
3575*4882a593Smuzhiyun 					"GEM doesn't support hardware ptp.\n");
3576*4882a593Smuzhiyun 			else {
3577*4882a593Smuzhiyun 				bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3578*4882a593Smuzhiyun 				bp->ptp_info = &gem_ptp_info;
3579*4882a593Smuzhiyun 			}
3580*4882a593Smuzhiyun 		}
3581*4882a593Smuzhiyun #endif
3582*4882a593Smuzhiyun 	}
3583*4882a593Smuzhiyun 
3584*4882a593Smuzhiyun 	dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3585*4882a593Smuzhiyun }
3586*4882a593Smuzhiyun 
macb_probe_queues(void __iomem * mem,bool native_io,unsigned int * queue_mask,unsigned int * num_queues)3587*4882a593Smuzhiyun static void macb_probe_queues(void __iomem *mem,
3588*4882a593Smuzhiyun 			      bool native_io,
3589*4882a593Smuzhiyun 			      unsigned int *queue_mask,
3590*4882a593Smuzhiyun 			      unsigned int *num_queues)
3591*4882a593Smuzhiyun {
3592*4882a593Smuzhiyun 	*queue_mask = 0x1;
3593*4882a593Smuzhiyun 	*num_queues = 1;
3594*4882a593Smuzhiyun 
3595*4882a593Smuzhiyun 	/* is it macb or gem ?
3596*4882a593Smuzhiyun 	 *
3597*4882a593Smuzhiyun 	 * We need to read directly from the hardware here because
3598*4882a593Smuzhiyun 	 * we are early in the probe process and don't have the
3599*4882a593Smuzhiyun 	 * MACB_CAPS_MACB_IS_GEM flag positioned
3600*4882a593Smuzhiyun 	 */
3601*4882a593Smuzhiyun 	if (!hw_is_gem(mem, native_io))
3602*4882a593Smuzhiyun 		return;
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 	/* bit 0 is never set but queue 0 always exists */
3605*4882a593Smuzhiyun 	*queue_mask |= readl_relaxed(mem + GEM_DCFG6) & 0xff;
3606*4882a593Smuzhiyun 	*num_queues = hweight32(*queue_mask);
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun 
macb_clk_init(struct platform_device * pdev,struct clk ** pclk,struct clk ** hclk,struct clk ** tx_clk,struct clk ** rx_clk,struct clk ** tsu_clk)3609*4882a593Smuzhiyun static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3610*4882a593Smuzhiyun 			 struct clk **hclk, struct clk **tx_clk,
3611*4882a593Smuzhiyun 			 struct clk **rx_clk, struct clk **tsu_clk)
3612*4882a593Smuzhiyun {
3613*4882a593Smuzhiyun 	struct macb_platform_data *pdata;
3614*4882a593Smuzhiyun 	int err;
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun 	pdata = dev_get_platdata(&pdev->dev);
3617*4882a593Smuzhiyun 	if (pdata) {
3618*4882a593Smuzhiyun 		*pclk = pdata->pclk;
3619*4882a593Smuzhiyun 		*hclk = pdata->hclk;
3620*4882a593Smuzhiyun 	} else {
3621*4882a593Smuzhiyun 		*pclk = devm_clk_get(&pdev->dev, "pclk");
3622*4882a593Smuzhiyun 		*hclk = devm_clk_get(&pdev->dev, "hclk");
3623*4882a593Smuzhiyun 	}
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(*pclk)) {
3626*4882a593Smuzhiyun 		err = PTR_ERR(*pclk);
3627*4882a593Smuzhiyun 		if (!err)
3628*4882a593Smuzhiyun 			err = -ENODEV;
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get macb_clk (%d)\n", err);
3631*4882a593Smuzhiyun 		return err;
3632*4882a593Smuzhiyun 	}
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(*hclk)) {
3635*4882a593Smuzhiyun 		err = PTR_ERR(*hclk);
3636*4882a593Smuzhiyun 		if (!err)
3637*4882a593Smuzhiyun 			err = -ENODEV;
3638*4882a593Smuzhiyun 
3639*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get hclk (%d)\n", err);
3640*4882a593Smuzhiyun 		return err;
3641*4882a593Smuzhiyun 	}
3642*4882a593Smuzhiyun 
3643*4882a593Smuzhiyun 	*tx_clk = devm_clk_get_optional(&pdev->dev, "tx_clk");
3644*4882a593Smuzhiyun 	if (IS_ERR(*tx_clk))
3645*4882a593Smuzhiyun 		return PTR_ERR(*tx_clk);
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	*rx_clk = devm_clk_get_optional(&pdev->dev, "rx_clk");
3648*4882a593Smuzhiyun 	if (IS_ERR(*rx_clk))
3649*4882a593Smuzhiyun 		return PTR_ERR(*rx_clk);
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 	*tsu_clk = devm_clk_get_optional(&pdev->dev, "tsu_clk");
3652*4882a593Smuzhiyun 	if (IS_ERR(*tsu_clk))
3653*4882a593Smuzhiyun 		return PTR_ERR(*tsu_clk);
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun 	err = clk_prepare_enable(*pclk);
3656*4882a593Smuzhiyun 	if (err) {
3657*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable pclk (%d)\n", err);
3658*4882a593Smuzhiyun 		return err;
3659*4882a593Smuzhiyun 	}
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun 	err = clk_prepare_enable(*hclk);
3662*4882a593Smuzhiyun 	if (err) {
3663*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable hclk (%d)\n", err);
3664*4882a593Smuzhiyun 		goto err_disable_pclk;
3665*4882a593Smuzhiyun 	}
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	err = clk_prepare_enable(*tx_clk);
3668*4882a593Smuzhiyun 	if (err) {
3669*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
3670*4882a593Smuzhiyun 		goto err_disable_hclk;
3671*4882a593Smuzhiyun 	}
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 	err = clk_prepare_enable(*rx_clk);
3674*4882a593Smuzhiyun 	if (err) {
3675*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
3676*4882a593Smuzhiyun 		goto err_disable_txclk;
3677*4882a593Smuzhiyun 	}
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 	err = clk_prepare_enable(*tsu_clk);
3680*4882a593Smuzhiyun 	if (err) {
3681*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable tsu_clk (%d)\n", err);
3682*4882a593Smuzhiyun 		goto err_disable_rxclk;
3683*4882a593Smuzhiyun 	}
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 	return 0;
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun err_disable_rxclk:
3688*4882a593Smuzhiyun 	clk_disable_unprepare(*rx_clk);
3689*4882a593Smuzhiyun 
3690*4882a593Smuzhiyun err_disable_txclk:
3691*4882a593Smuzhiyun 	clk_disable_unprepare(*tx_clk);
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun err_disable_hclk:
3694*4882a593Smuzhiyun 	clk_disable_unprepare(*hclk);
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun err_disable_pclk:
3697*4882a593Smuzhiyun 	clk_disable_unprepare(*pclk);
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 	return err;
3700*4882a593Smuzhiyun }
3701*4882a593Smuzhiyun 
macb_init(struct platform_device * pdev)3702*4882a593Smuzhiyun static int macb_init(struct platform_device *pdev)
3703*4882a593Smuzhiyun {
3704*4882a593Smuzhiyun 	struct net_device *dev = platform_get_drvdata(pdev);
3705*4882a593Smuzhiyun 	unsigned int hw_q, q;
3706*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
3707*4882a593Smuzhiyun 	struct macb_queue *queue;
3708*4882a593Smuzhiyun 	int err;
3709*4882a593Smuzhiyun 	u32 val, reg;
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun 	bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
3712*4882a593Smuzhiyun 	bp->rx_ring_size = DEFAULT_RX_RING_SIZE;
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 	/* set the queue register mapping once for all: queue0 has a special
3715*4882a593Smuzhiyun 	 * register mapping but we don't want to test the queue index then
3716*4882a593Smuzhiyun 	 * compute the corresponding register offset at run time.
3717*4882a593Smuzhiyun 	 */
3718*4882a593Smuzhiyun 	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3719*4882a593Smuzhiyun 		if (!(bp->queue_mask & (1 << hw_q)))
3720*4882a593Smuzhiyun 			continue;
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun 		queue = &bp->queues[q];
3723*4882a593Smuzhiyun 		queue->bp = bp;
3724*4882a593Smuzhiyun 		netif_napi_add(dev, &queue->napi, macb_poll, NAPI_POLL_WEIGHT);
3725*4882a593Smuzhiyun 		if (hw_q) {
3726*4882a593Smuzhiyun 			queue->ISR  = GEM_ISR(hw_q - 1);
3727*4882a593Smuzhiyun 			queue->IER  = GEM_IER(hw_q - 1);
3728*4882a593Smuzhiyun 			queue->IDR  = GEM_IDR(hw_q - 1);
3729*4882a593Smuzhiyun 			queue->IMR  = GEM_IMR(hw_q - 1);
3730*4882a593Smuzhiyun 			queue->TBQP = GEM_TBQP(hw_q - 1);
3731*4882a593Smuzhiyun 			queue->RBQP = GEM_RBQP(hw_q - 1);
3732*4882a593Smuzhiyun 			queue->RBQS = GEM_RBQS(hw_q - 1);
3733*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3734*4882a593Smuzhiyun 			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3735*4882a593Smuzhiyun 				queue->TBQPH = GEM_TBQPH(hw_q - 1);
3736*4882a593Smuzhiyun 				queue->RBQPH = GEM_RBQPH(hw_q - 1);
3737*4882a593Smuzhiyun 			}
3738*4882a593Smuzhiyun #endif
3739*4882a593Smuzhiyun 		} else {
3740*4882a593Smuzhiyun 			/* queue0 uses legacy registers */
3741*4882a593Smuzhiyun 			queue->ISR  = MACB_ISR;
3742*4882a593Smuzhiyun 			queue->IER  = MACB_IER;
3743*4882a593Smuzhiyun 			queue->IDR  = MACB_IDR;
3744*4882a593Smuzhiyun 			queue->IMR  = MACB_IMR;
3745*4882a593Smuzhiyun 			queue->TBQP = MACB_TBQP;
3746*4882a593Smuzhiyun 			queue->RBQP = MACB_RBQP;
3747*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3748*4882a593Smuzhiyun 			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3749*4882a593Smuzhiyun 				queue->TBQPH = MACB_TBQPH;
3750*4882a593Smuzhiyun 				queue->RBQPH = MACB_RBQPH;
3751*4882a593Smuzhiyun 			}
3752*4882a593Smuzhiyun #endif
3753*4882a593Smuzhiyun 		}
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 		/* get irq: here we use the linux queue index, not the hardware
3756*4882a593Smuzhiyun 		 * queue index. the queue irq definitions in the device tree
3757*4882a593Smuzhiyun 		 * must remove the optional gaps that could exist in the
3758*4882a593Smuzhiyun 		 * hardware queue mask.
3759*4882a593Smuzhiyun 		 */
3760*4882a593Smuzhiyun 		queue->irq = platform_get_irq(pdev, q);
3761*4882a593Smuzhiyun 		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3762*4882a593Smuzhiyun 				       IRQF_SHARED, dev->name, queue);
3763*4882a593Smuzhiyun 		if (err) {
3764*4882a593Smuzhiyun 			dev_err(&pdev->dev,
3765*4882a593Smuzhiyun 				"Unable to request IRQ %d (error %d)\n",
3766*4882a593Smuzhiyun 				queue->irq, err);
3767*4882a593Smuzhiyun 			return err;
3768*4882a593Smuzhiyun 		}
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3771*4882a593Smuzhiyun 		q++;
3772*4882a593Smuzhiyun 	}
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun 	dev->netdev_ops = &macb_netdev_ops;
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	/* setup appropriated routines according to adapter type */
3777*4882a593Smuzhiyun 	if (macb_is_gem(bp)) {
3778*4882a593Smuzhiyun 		bp->max_tx_length = GEM_MAX_TX_LEN;
3779*4882a593Smuzhiyun 		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
3780*4882a593Smuzhiyun 		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
3781*4882a593Smuzhiyun 		bp->macbgem_ops.mog_init_rings = gem_init_rings;
3782*4882a593Smuzhiyun 		bp->macbgem_ops.mog_rx = gem_rx;
3783*4882a593Smuzhiyun 		dev->ethtool_ops = &gem_ethtool_ops;
3784*4882a593Smuzhiyun 	} else {
3785*4882a593Smuzhiyun 		bp->max_tx_length = MACB_MAX_TX_LEN;
3786*4882a593Smuzhiyun 		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
3787*4882a593Smuzhiyun 		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
3788*4882a593Smuzhiyun 		bp->macbgem_ops.mog_init_rings = macb_init_rings;
3789*4882a593Smuzhiyun 		bp->macbgem_ops.mog_rx = macb_rx;
3790*4882a593Smuzhiyun 		dev->ethtool_ops = &macb_ethtool_ops;
3791*4882a593Smuzhiyun 	}
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun 	/* Set features */
3794*4882a593Smuzhiyun 	dev->hw_features = NETIF_F_SG;
3795*4882a593Smuzhiyun 
3796*4882a593Smuzhiyun 	/* Check LSO capability */
3797*4882a593Smuzhiyun 	if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
3798*4882a593Smuzhiyun 		dev->hw_features |= MACB_NETIF_LSO;
3799*4882a593Smuzhiyun 
3800*4882a593Smuzhiyun 	/* Checksum offload is only available on gem with packet buffer */
3801*4882a593Smuzhiyun 	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3802*4882a593Smuzhiyun 		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3803*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_SG_DISABLED)
3804*4882a593Smuzhiyun 		dev->hw_features &= ~NETIF_F_SG;
3805*4882a593Smuzhiyun 	dev->features = dev->hw_features;
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	/* Check RX Flow Filters support.
3808*4882a593Smuzhiyun 	 * Max Rx flows set by availability of screeners & compare regs:
3809*4882a593Smuzhiyun 	 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
3810*4882a593Smuzhiyun 	 */
3811*4882a593Smuzhiyun 	reg = gem_readl(bp, DCFG8);
3812*4882a593Smuzhiyun 	bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
3813*4882a593Smuzhiyun 			GEM_BFEXT(T2SCR, reg));
3814*4882a593Smuzhiyun 	INIT_LIST_HEAD(&bp->rx_fs_list.list);
3815*4882a593Smuzhiyun 	if (bp->max_tuples > 0) {
3816*4882a593Smuzhiyun 		/* also needs one ethtype match to check IPv4 */
3817*4882a593Smuzhiyun 		if (GEM_BFEXT(SCR2ETH, reg) > 0) {
3818*4882a593Smuzhiyun 			/* program this reg now */
3819*4882a593Smuzhiyun 			reg = 0;
3820*4882a593Smuzhiyun 			reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
3821*4882a593Smuzhiyun 			gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
3822*4882a593Smuzhiyun 			/* Filtering is supported in hw but don't enable it in kernel now */
3823*4882a593Smuzhiyun 			dev->hw_features |= NETIF_F_NTUPLE;
3824*4882a593Smuzhiyun 			/* init Rx flow definitions */
3825*4882a593Smuzhiyun 			bp->rx_fs_list.count = 0;
3826*4882a593Smuzhiyun 			spin_lock_init(&bp->rx_fs_lock);
3827*4882a593Smuzhiyun 		} else
3828*4882a593Smuzhiyun 			bp->max_tuples = 0;
3829*4882a593Smuzhiyun 	}
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
3832*4882a593Smuzhiyun 		val = 0;
3833*4882a593Smuzhiyun 		if (phy_interface_mode_is_rgmii(bp->phy_interface))
3834*4882a593Smuzhiyun 			val = GEM_BIT(RGMII);
3835*4882a593Smuzhiyun 		else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3836*4882a593Smuzhiyun 			 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3837*4882a593Smuzhiyun 			val = MACB_BIT(RMII);
3838*4882a593Smuzhiyun 		else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3839*4882a593Smuzhiyun 			val = MACB_BIT(MII);
3840*4882a593Smuzhiyun 
3841*4882a593Smuzhiyun 		if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
3842*4882a593Smuzhiyun 			val |= MACB_BIT(CLKEN);
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 		macb_or_gem_writel(bp, USRIO, val);
3845*4882a593Smuzhiyun 	}
3846*4882a593Smuzhiyun 
3847*4882a593Smuzhiyun 	/* Set MII management clock divider */
3848*4882a593Smuzhiyun 	val = macb_mdc_clk_div(bp);
3849*4882a593Smuzhiyun 	val |= macb_dbw(bp);
3850*4882a593Smuzhiyun 	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
3851*4882a593Smuzhiyun 		val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3852*4882a593Smuzhiyun 	macb_writel(bp, NCFGR, val);
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun 	return 0;
3855*4882a593Smuzhiyun }
3856*4882a593Smuzhiyun 
3857*4882a593Smuzhiyun #if defined(CONFIG_OF)
3858*4882a593Smuzhiyun /* 1518 rounded up */
3859*4882a593Smuzhiyun #define AT91ETHER_MAX_RBUFF_SZ	0x600
3860*4882a593Smuzhiyun /* max number of receive buffers */
3861*4882a593Smuzhiyun #define AT91ETHER_MAX_RX_DESCR	9
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun static struct sifive_fu540_macb_mgmt *mgmt;
3864*4882a593Smuzhiyun 
at91ether_alloc_coherent(struct macb * lp)3865*4882a593Smuzhiyun static int at91ether_alloc_coherent(struct macb *lp)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun 	struct macb_queue *q = &lp->queues[0];
3868*4882a593Smuzhiyun 
3869*4882a593Smuzhiyun 	q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3870*4882a593Smuzhiyun 					 (AT91ETHER_MAX_RX_DESCR *
3871*4882a593Smuzhiyun 					  macb_dma_desc_get_size(lp)),
3872*4882a593Smuzhiyun 					 &q->rx_ring_dma, GFP_KERNEL);
3873*4882a593Smuzhiyun 	if (!q->rx_ring)
3874*4882a593Smuzhiyun 		return -ENOMEM;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 	q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3877*4882a593Smuzhiyun 					    AT91ETHER_MAX_RX_DESCR *
3878*4882a593Smuzhiyun 					    AT91ETHER_MAX_RBUFF_SZ,
3879*4882a593Smuzhiyun 					    &q->rx_buffers_dma, GFP_KERNEL);
3880*4882a593Smuzhiyun 	if (!q->rx_buffers) {
3881*4882a593Smuzhiyun 		dma_free_coherent(&lp->pdev->dev,
3882*4882a593Smuzhiyun 				  AT91ETHER_MAX_RX_DESCR *
3883*4882a593Smuzhiyun 				  macb_dma_desc_get_size(lp),
3884*4882a593Smuzhiyun 				  q->rx_ring, q->rx_ring_dma);
3885*4882a593Smuzhiyun 		q->rx_ring = NULL;
3886*4882a593Smuzhiyun 		return -ENOMEM;
3887*4882a593Smuzhiyun 	}
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	return 0;
3890*4882a593Smuzhiyun }
3891*4882a593Smuzhiyun 
at91ether_free_coherent(struct macb * lp)3892*4882a593Smuzhiyun static void at91ether_free_coherent(struct macb *lp)
3893*4882a593Smuzhiyun {
3894*4882a593Smuzhiyun 	struct macb_queue *q = &lp->queues[0];
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun 	if (q->rx_ring) {
3897*4882a593Smuzhiyun 		dma_free_coherent(&lp->pdev->dev,
3898*4882a593Smuzhiyun 				  AT91ETHER_MAX_RX_DESCR *
3899*4882a593Smuzhiyun 				  macb_dma_desc_get_size(lp),
3900*4882a593Smuzhiyun 				  q->rx_ring, q->rx_ring_dma);
3901*4882a593Smuzhiyun 		q->rx_ring = NULL;
3902*4882a593Smuzhiyun 	}
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun 	if (q->rx_buffers) {
3905*4882a593Smuzhiyun 		dma_free_coherent(&lp->pdev->dev,
3906*4882a593Smuzhiyun 				  AT91ETHER_MAX_RX_DESCR *
3907*4882a593Smuzhiyun 				  AT91ETHER_MAX_RBUFF_SZ,
3908*4882a593Smuzhiyun 				  q->rx_buffers, q->rx_buffers_dma);
3909*4882a593Smuzhiyun 		q->rx_buffers = NULL;
3910*4882a593Smuzhiyun 	}
3911*4882a593Smuzhiyun }
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun /* Initialize and start the Receiver and Transmit subsystems */
at91ether_start(struct macb * lp)3914*4882a593Smuzhiyun static int at91ether_start(struct macb *lp)
3915*4882a593Smuzhiyun {
3916*4882a593Smuzhiyun 	struct macb_queue *q = &lp->queues[0];
3917*4882a593Smuzhiyun 	struct macb_dma_desc *desc;
3918*4882a593Smuzhiyun 	dma_addr_t addr;
3919*4882a593Smuzhiyun 	u32 ctl;
3920*4882a593Smuzhiyun 	int i, ret;
3921*4882a593Smuzhiyun 
3922*4882a593Smuzhiyun 	ret = at91ether_alloc_coherent(lp);
3923*4882a593Smuzhiyun 	if (ret)
3924*4882a593Smuzhiyun 		return ret;
3925*4882a593Smuzhiyun 
3926*4882a593Smuzhiyun 	addr = q->rx_buffers_dma;
3927*4882a593Smuzhiyun 	for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3928*4882a593Smuzhiyun 		desc = macb_rx_desc(q, i);
3929*4882a593Smuzhiyun 		macb_set_addr(lp, desc, addr);
3930*4882a593Smuzhiyun 		desc->ctrl = 0;
3931*4882a593Smuzhiyun 		addr += AT91ETHER_MAX_RBUFF_SZ;
3932*4882a593Smuzhiyun 	}
3933*4882a593Smuzhiyun 
3934*4882a593Smuzhiyun 	/* Set the Wrap bit on the last descriptor */
3935*4882a593Smuzhiyun 	desc->addr |= MACB_BIT(RX_WRAP);
3936*4882a593Smuzhiyun 
3937*4882a593Smuzhiyun 	/* Reset buffer index */
3938*4882a593Smuzhiyun 	q->rx_tail = 0;
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	/* Program address of descriptor list in Rx Buffer Queue register */
3941*4882a593Smuzhiyun 	macb_writel(lp, RBQP, q->rx_ring_dma);
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	/* Enable Receive and Transmit */
3944*4882a593Smuzhiyun 	ctl = macb_readl(lp, NCR);
3945*4882a593Smuzhiyun 	macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
3946*4882a593Smuzhiyun 
3947*4882a593Smuzhiyun 	/* Enable MAC interrupts */
3948*4882a593Smuzhiyun 	macb_writel(lp, IER, MACB_BIT(RCOMP)	|
3949*4882a593Smuzhiyun 			     MACB_BIT(RXUBR)	|
3950*4882a593Smuzhiyun 			     MACB_BIT(ISR_TUND)	|
3951*4882a593Smuzhiyun 			     MACB_BIT(ISR_RLE)	|
3952*4882a593Smuzhiyun 			     MACB_BIT(TCOMP)	|
3953*4882a593Smuzhiyun 			     MACB_BIT(RM9200_TBRE)	|
3954*4882a593Smuzhiyun 			     MACB_BIT(ISR_ROVR)	|
3955*4882a593Smuzhiyun 			     MACB_BIT(HRESP));
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	return 0;
3958*4882a593Smuzhiyun }
3959*4882a593Smuzhiyun 
at91ether_stop(struct macb * lp)3960*4882a593Smuzhiyun static void at91ether_stop(struct macb *lp)
3961*4882a593Smuzhiyun {
3962*4882a593Smuzhiyun 	u32 ctl;
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 	/* Disable MAC interrupts */
3965*4882a593Smuzhiyun 	macb_writel(lp, IDR, MACB_BIT(RCOMP)	|
3966*4882a593Smuzhiyun 			     MACB_BIT(RXUBR)	|
3967*4882a593Smuzhiyun 			     MACB_BIT(ISR_TUND)	|
3968*4882a593Smuzhiyun 			     MACB_BIT(ISR_RLE)	|
3969*4882a593Smuzhiyun 			     MACB_BIT(TCOMP)	|
3970*4882a593Smuzhiyun 			     MACB_BIT(RM9200_TBRE)	|
3971*4882a593Smuzhiyun 			     MACB_BIT(ISR_ROVR) |
3972*4882a593Smuzhiyun 			     MACB_BIT(HRESP));
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun 	/* Disable Receiver and Transmitter */
3975*4882a593Smuzhiyun 	ctl = macb_readl(lp, NCR);
3976*4882a593Smuzhiyun 	macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
3977*4882a593Smuzhiyun 
3978*4882a593Smuzhiyun 	/* Free resources. */
3979*4882a593Smuzhiyun 	at91ether_free_coherent(lp);
3980*4882a593Smuzhiyun }
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun /* Open the ethernet interface */
at91ether_open(struct net_device * dev)3983*4882a593Smuzhiyun static int at91ether_open(struct net_device *dev)
3984*4882a593Smuzhiyun {
3985*4882a593Smuzhiyun 	struct macb *lp = netdev_priv(dev);
3986*4882a593Smuzhiyun 	u32 ctl;
3987*4882a593Smuzhiyun 	int ret;
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&lp->pdev->dev);
3990*4882a593Smuzhiyun 	if (ret < 0) {
3991*4882a593Smuzhiyun 		pm_runtime_put_noidle(&lp->pdev->dev);
3992*4882a593Smuzhiyun 		return ret;
3993*4882a593Smuzhiyun 	}
3994*4882a593Smuzhiyun 
3995*4882a593Smuzhiyun 	/* Clear internal statistics */
3996*4882a593Smuzhiyun 	ctl = macb_readl(lp, NCR);
3997*4882a593Smuzhiyun 	macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 	macb_set_hwaddr(lp);
4000*4882a593Smuzhiyun 
4001*4882a593Smuzhiyun 	ret = at91ether_start(lp);
4002*4882a593Smuzhiyun 	if (ret)
4003*4882a593Smuzhiyun 		goto pm_exit;
4004*4882a593Smuzhiyun 
4005*4882a593Smuzhiyun 	ret = macb_phylink_connect(lp);
4006*4882a593Smuzhiyun 	if (ret)
4007*4882a593Smuzhiyun 		goto stop;
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	netif_start_queue(dev);
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun 	return 0;
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun stop:
4014*4882a593Smuzhiyun 	at91ether_stop(lp);
4015*4882a593Smuzhiyun pm_exit:
4016*4882a593Smuzhiyun 	pm_runtime_put_sync(&lp->pdev->dev);
4017*4882a593Smuzhiyun 	return ret;
4018*4882a593Smuzhiyun }
4019*4882a593Smuzhiyun 
4020*4882a593Smuzhiyun /* Close the interface */
at91ether_close(struct net_device * dev)4021*4882a593Smuzhiyun static int at91ether_close(struct net_device *dev)
4022*4882a593Smuzhiyun {
4023*4882a593Smuzhiyun 	struct macb *lp = netdev_priv(dev);
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	netif_stop_queue(dev);
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	phylink_stop(lp->phylink);
4028*4882a593Smuzhiyun 	phylink_disconnect_phy(lp->phylink);
4029*4882a593Smuzhiyun 
4030*4882a593Smuzhiyun 	at91ether_stop(lp);
4031*4882a593Smuzhiyun 
4032*4882a593Smuzhiyun 	return pm_runtime_put(&lp->pdev->dev);
4033*4882a593Smuzhiyun }
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun /* Transmit packet */
at91ether_start_xmit(struct sk_buff * skb,struct net_device * dev)4036*4882a593Smuzhiyun static netdev_tx_t at91ether_start_xmit(struct sk_buff *skb,
4037*4882a593Smuzhiyun 					struct net_device *dev)
4038*4882a593Smuzhiyun {
4039*4882a593Smuzhiyun 	struct macb *lp = netdev_priv(dev);
4040*4882a593Smuzhiyun 	unsigned long flags;
4041*4882a593Smuzhiyun 
4042*4882a593Smuzhiyun 	if (lp->rm9200_tx_len < 2) {
4043*4882a593Smuzhiyun 		int desc = lp->rm9200_tx_tail;
4044*4882a593Smuzhiyun 
4045*4882a593Smuzhiyun 		/* Store packet information (to free when Tx completed) */
4046*4882a593Smuzhiyun 		lp->rm9200_txq[desc].skb = skb;
4047*4882a593Smuzhiyun 		lp->rm9200_txq[desc].size = skb->len;
4048*4882a593Smuzhiyun 		lp->rm9200_txq[desc].mapping = dma_map_single(&lp->pdev->dev, skb->data,
4049*4882a593Smuzhiyun 							      skb->len, DMA_TO_DEVICE);
4050*4882a593Smuzhiyun 		if (dma_mapping_error(&lp->pdev->dev, lp->rm9200_txq[desc].mapping)) {
4051*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
4052*4882a593Smuzhiyun 			dev->stats.tx_dropped++;
4053*4882a593Smuzhiyun 			netdev_err(dev, "%s: DMA mapping error\n", __func__);
4054*4882a593Smuzhiyun 			return NETDEV_TX_OK;
4055*4882a593Smuzhiyun 		}
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 		spin_lock_irqsave(&lp->lock, flags);
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun 		lp->rm9200_tx_tail = (desc + 1) & 1;
4060*4882a593Smuzhiyun 		lp->rm9200_tx_len++;
4061*4882a593Smuzhiyun 		if (lp->rm9200_tx_len > 1)
4062*4882a593Smuzhiyun 			netif_stop_queue(dev);
4063*4882a593Smuzhiyun 
4064*4882a593Smuzhiyun 		spin_unlock_irqrestore(&lp->lock, flags);
4065*4882a593Smuzhiyun 
4066*4882a593Smuzhiyun 		/* Set address of the data in the Transmit Address register */
4067*4882a593Smuzhiyun 		macb_writel(lp, TAR, lp->rm9200_txq[desc].mapping);
4068*4882a593Smuzhiyun 		/* Set length of the packet in the Transmit Control register */
4069*4882a593Smuzhiyun 		macb_writel(lp, TCR, skb->len);
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun 	} else {
4072*4882a593Smuzhiyun 		netdev_err(dev, "%s called, but device is busy!\n", __func__);
4073*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
4074*4882a593Smuzhiyun 	}
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 	return NETDEV_TX_OK;
4077*4882a593Smuzhiyun }
4078*4882a593Smuzhiyun 
4079*4882a593Smuzhiyun /* Extract received frame from buffer descriptors and sent to upper layers.
4080*4882a593Smuzhiyun  * (Called from interrupt context)
4081*4882a593Smuzhiyun  */
at91ether_rx(struct net_device * dev)4082*4882a593Smuzhiyun static void at91ether_rx(struct net_device *dev)
4083*4882a593Smuzhiyun {
4084*4882a593Smuzhiyun 	struct macb *lp = netdev_priv(dev);
4085*4882a593Smuzhiyun 	struct macb_queue *q = &lp->queues[0];
4086*4882a593Smuzhiyun 	struct macb_dma_desc *desc;
4087*4882a593Smuzhiyun 	unsigned char *p_recv;
4088*4882a593Smuzhiyun 	struct sk_buff *skb;
4089*4882a593Smuzhiyun 	unsigned int pktlen;
4090*4882a593Smuzhiyun 
4091*4882a593Smuzhiyun 	desc = macb_rx_desc(q, q->rx_tail);
4092*4882a593Smuzhiyun 	while (desc->addr & MACB_BIT(RX_USED)) {
4093*4882a593Smuzhiyun 		p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
4094*4882a593Smuzhiyun 		pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
4095*4882a593Smuzhiyun 		skb = netdev_alloc_skb(dev, pktlen + 2);
4096*4882a593Smuzhiyun 		if (skb) {
4097*4882a593Smuzhiyun 			skb_reserve(skb, 2);
4098*4882a593Smuzhiyun 			skb_put_data(skb, p_recv, pktlen);
4099*4882a593Smuzhiyun 
4100*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, dev);
4101*4882a593Smuzhiyun 			dev->stats.rx_packets++;
4102*4882a593Smuzhiyun 			dev->stats.rx_bytes += pktlen;
4103*4882a593Smuzhiyun 			netif_rx(skb);
4104*4882a593Smuzhiyun 		} else {
4105*4882a593Smuzhiyun 			dev->stats.rx_dropped++;
4106*4882a593Smuzhiyun 		}
4107*4882a593Smuzhiyun 
4108*4882a593Smuzhiyun 		if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
4109*4882a593Smuzhiyun 			dev->stats.multicast++;
4110*4882a593Smuzhiyun 
4111*4882a593Smuzhiyun 		/* reset ownership bit */
4112*4882a593Smuzhiyun 		desc->addr &= ~MACB_BIT(RX_USED);
4113*4882a593Smuzhiyun 
4114*4882a593Smuzhiyun 		/* wrap after last buffer */
4115*4882a593Smuzhiyun 		if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
4116*4882a593Smuzhiyun 			q->rx_tail = 0;
4117*4882a593Smuzhiyun 		else
4118*4882a593Smuzhiyun 			q->rx_tail++;
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 		desc = macb_rx_desc(q, q->rx_tail);
4121*4882a593Smuzhiyun 	}
4122*4882a593Smuzhiyun }
4123*4882a593Smuzhiyun 
4124*4882a593Smuzhiyun /* MAC interrupt handler */
at91ether_interrupt(int irq,void * dev_id)4125*4882a593Smuzhiyun static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
4126*4882a593Smuzhiyun {
4127*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
4128*4882a593Smuzhiyun 	struct macb *lp = netdev_priv(dev);
4129*4882a593Smuzhiyun 	u32 intstatus, ctl;
4130*4882a593Smuzhiyun 	unsigned int desc;
4131*4882a593Smuzhiyun 	unsigned int qlen;
4132*4882a593Smuzhiyun 	u32 tsr;
4133*4882a593Smuzhiyun 
4134*4882a593Smuzhiyun 	/* MAC Interrupt Status register indicates what interrupts are pending.
4135*4882a593Smuzhiyun 	 * It is automatically cleared once read.
4136*4882a593Smuzhiyun 	 */
4137*4882a593Smuzhiyun 	intstatus = macb_readl(lp, ISR);
4138*4882a593Smuzhiyun 
4139*4882a593Smuzhiyun 	/* Receive complete */
4140*4882a593Smuzhiyun 	if (intstatus & MACB_BIT(RCOMP))
4141*4882a593Smuzhiyun 		at91ether_rx(dev);
4142*4882a593Smuzhiyun 
4143*4882a593Smuzhiyun 	/* Transmit complete */
4144*4882a593Smuzhiyun 	if (intstatus & (MACB_BIT(TCOMP) | MACB_BIT(RM9200_TBRE))) {
4145*4882a593Smuzhiyun 		/* The TCOM bit is set even if the transmission failed */
4146*4882a593Smuzhiyun 		if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
4147*4882a593Smuzhiyun 			dev->stats.tx_errors++;
4148*4882a593Smuzhiyun 
4149*4882a593Smuzhiyun 		spin_lock(&lp->lock);
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun 		tsr = macb_readl(lp, TSR);
4152*4882a593Smuzhiyun 
4153*4882a593Smuzhiyun 		/* we have three possibilities here:
4154*4882a593Smuzhiyun 		 *   - all pending packets transmitted (TGO, implies BNQ)
4155*4882a593Smuzhiyun 		 *   - only first packet transmitted (!TGO && BNQ)
4156*4882a593Smuzhiyun 		 *   - two frames pending (!TGO && !BNQ)
4157*4882a593Smuzhiyun 		 * Note that TGO ("transmit go") is called "IDLE" on RM9200.
4158*4882a593Smuzhiyun 		 */
4159*4882a593Smuzhiyun 		qlen = (tsr & MACB_BIT(TGO)) ? 0 :
4160*4882a593Smuzhiyun 			(tsr & MACB_BIT(RM9200_BNQ)) ? 1 : 2;
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 		while (lp->rm9200_tx_len > qlen) {
4163*4882a593Smuzhiyun 			desc = (lp->rm9200_tx_tail - lp->rm9200_tx_len) & 1;
4164*4882a593Smuzhiyun 			dev_consume_skb_irq(lp->rm9200_txq[desc].skb);
4165*4882a593Smuzhiyun 			lp->rm9200_txq[desc].skb = NULL;
4166*4882a593Smuzhiyun 			dma_unmap_single(&lp->pdev->dev, lp->rm9200_txq[desc].mapping,
4167*4882a593Smuzhiyun 					 lp->rm9200_txq[desc].size, DMA_TO_DEVICE);
4168*4882a593Smuzhiyun 			dev->stats.tx_packets++;
4169*4882a593Smuzhiyun 			dev->stats.tx_bytes += lp->rm9200_txq[desc].size;
4170*4882a593Smuzhiyun 			lp->rm9200_tx_len--;
4171*4882a593Smuzhiyun 		}
4172*4882a593Smuzhiyun 
4173*4882a593Smuzhiyun 		if (lp->rm9200_tx_len < 2 && netif_queue_stopped(dev))
4174*4882a593Smuzhiyun 			netif_wake_queue(dev);
4175*4882a593Smuzhiyun 
4176*4882a593Smuzhiyun 		spin_unlock(&lp->lock);
4177*4882a593Smuzhiyun 	}
4178*4882a593Smuzhiyun 
4179*4882a593Smuzhiyun 	/* Work-around for EMAC Errata section 41.3.1 */
4180*4882a593Smuzhiyun 	if (intstatus & MACB_BIT(RXUBR)) {
4181*4882a593Smuzhiyun 		ctl = macb_readl(lp, NCR);
4182*4882a593Smuzhiyun 		macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
4183*4882a593Smuzhiyun 		wmb();
4184*4882a593Smuzhiyun 		macb_writel(lp, NCR, ctl | MACB_BIT(RE));
4185*4882a593Smuzhiyun 	}
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	if (intstatus & MACB_BIT(ISR_ROVR))
4188*4882a593Smuzhiyun 		netdev_err(dev, "ROVR error\n");
4189*4882a593Smuzhiyun 
4190*4882a593Smuzhiyun 	return IRQ_HANDLED;
4191*4882a593Smuzhiyun }
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
at91ether_poll_controller(struct net_device * dev)4194*4882a593Smuzhiyun static void at91ether_poll_controller(struct net_device *dev)
4195*4882a593Smuzhiyun {
4196*4882a593Smuzhiyun 	unsigned long flags;
4197*4882a593Smuzhiyun 
4198*4882a593Smuzhiyun 	local_irq_save(flags);
4199*4882a593Smuzhiyun 	at91ether_interrupt(dev->irq, dev);
4200*4882a593Smuzhiyun 	local_irq_restore(flags);
4201*4882a593Smuzhiyun }
4202*4882a593Smuzhiyun #endif
4203*4882a593Smuzhiyun 
4204*4882a593Smuzhiyun static const struct net_device_ops at91ether_netdev_ops = {
4205*4882a593Smuzhiyun 	.ndo_open		= at91ether_open,
4206*4882a593Smuzhiyun 	.ndo_stop		= at91ether_close,
4207*4882a593Smuzhiyun 	.ndo_start_xmit		= at91ether_start_xmit,
4208*4882a593Smuzhiyun 	.ndo_get_stats		= macb_get_stats,
4209*4882a593Smuzhiyun 	.ndo_set_rx_mode	= macb_set_rx_mode,
4210*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
4211*4882a593Smuzhiyun 	.ndo_do_ioctl		= macb_ioctl,
4212*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
4213*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
4214*4882a593Smuzhiyun 	.ndo_poll_controller	= at91ether_poll_controller,
4215*4882a593Smuzhiyun #endif
4216*4882a593Smuzhiyun };
4217*4882a593Smuzhiyun 
at91ether_clk_init(struct platform_device * pdev,struct clk ** pclk,struct clk ** hclk,struct clk ** tx_clk,struct clk ** rx_clk,struct clk ** tsu_clk)4218*4882a593Smuzhiyun static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
4219*4882a593Smuzhiyun 			      struct clk **hclk, struct clk **tx_clk,
4220*4882a593Smuzhiyun 			      struct clk **rx_clk, struct clk **tsu_clk)
4221*4882a593Smuzhiyun {
4222*4882a593Smuzhiyun 	int err;
4223*4882a593Smuzhiyun 
4224*4882a593Smuzhiyun 	*hclk = NULL;
4225*4882a593Smuzhiyun 	*tx_clk = NULL;
4226*4882a593Smuzhiyun 	*rx_clk = NULL;
4227*4882a593Smuzhiyun 	*tsu_clk = NULL;
4228*4882a593Smuzhiyun 
4229*4882a593Smuzhiyun 	*pclk = devm_clk_get(&pdev->dev, "ether_clk");
4230*4882a593Smuzhiyun 	if (IS_ERR(*pclk))
4231*4882a593Smuzhiyun 		return PTR_ERR(*pclk);
4232*4882a593Smuzhiyun 
4233*4882a593Smuzhiyun 	err = clk_prepare_enable(*pclk);
4234*4882a593Smuzhiyun 	if (err) {
4235*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable pclk (%d)\n", err);
4236*4882a593Smuzhiyun 		return err;
4237*4882a593Smuzhiyun 	}
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun 	return 0;
4240*4882a593Smuzhiyun }
4241*4882a593Smuzhiyun 
at91ether_init(struct platform_device * pdev)4242*4882a593Smuzhiyun static int at91ether_init(struct platform_device *pdev)
4243*4882a593Smuzhiyun {
4244*4882a593Smuzhiyun 	struct net_device *dev = platform_get_drvdata(pdev);
4245*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(dev);
4246*4882a593Smuzhiyun 	int err;
4247*4882a593Smuzhiyun 
4248*4882a593Smuzhiyun 	bp->queues[0].bp = bp;
4249*4882a593Smuzhiyun 
4250*4882a593Smuzhiyun 	dev->netdev_ops = &at91ether_netdev_ops;
4251*4882a593Smuzhiyun 	dev->ethtool_ops = &macb_ethtool_ops;
4252*4882a593Smuzhiyun 
4253*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
4254*4882a593Smuzhiyun 			       0, dev->name, dev);
4255*4882a593Smuzhiyun 	if (err)
4256*4882a593Smuzhiyun 		return err;
4257*4882a593Smuzhiyun 
4258*4882a593Smuzhiyun 	macb_writel(bp, NCR, 0);
4259*4882a593Smuzhiyun 
4260*4882a593Smuzhiyun 	macb_writel(bp, NCFGR, MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG));
4261*4882a593Smuzhiyun 
4262*4882a593Smuzhiyun 	return 0;
4263*4882a593Smuzhiyun }
4264*4882a593Smuzhiyun 
fu540_macb_tx_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)4265*4882a593Smuzhiyun static unsigned long fu540_macb_tx_recalc_rate(struct clk_hw *hw,
4266*4882a593Smuzhiyun 					       unsigned long parent_rate)
4267*4882a593Smuzhiyun {
4268*4882a593Smuzhiyun 	return mgmt->rate;
4269*4882a593Smuzhiyun }
4270*4882a593Smuzhiyun 
fu540_macb_tx_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)4271*4882a593Smuzhiyun static long fu540_macb_tx_round_rate(struct clk_hw *hw, unsigned long rate,
4272*4882a593Smuzhiyun 				     unsigned long *parent_rate)
4273*4882a593Smuzhiyun {
4274*4882a593Smuzhiyun 	if (WARN_ON(rate < 2500000))
4275*4882a593Smuzhiyun 		return 2500000;
4276*4882a593Smuzhiyun 	else if (rate == 2500000)
4277*4882a593Smuzhiyun 		return 2500000;
4278*4882a593Smuzhiyun 	else if (WARN_ON(rate < 13750000))
4279*4882a593Smuzhiyun 		return 2500000;
4280*4882a593Smuzhiyun 	else if (WARN_ON(rate < 25000000))
4281*4882a593Smuzhiyun 		return 25000000;
4282*4882a593Smuzhiyun 	else if (rate == 25000000)
4283*4882a593Smuzhiyun 		return 25000000;
4284*4882a593Smuzhiyun 	else if (WARN_ON(rate < 75000000))
4285*4882a593Smuzhiyun 		return 25000000;
4286*4882a593Smuzhiyun 	else if (WARN_ON(rate < 125000000))
4287*4882a593Smuzhiyun 		return 125000000;
4288*4882a593Smuzhiyun 	else if (rate == 125000000)
4289*4882a593Smuzhiyun 		return 125000000;
4290*4882a593Smuzhiyun 
4291*4882a593Smuzhiyun 	WARN_ON(rate > 125000000);
4292*4882a593Smuzhiyun 
4293*4882a593Smuzhiyun 	return 125000000;
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun 
fu540_macb_tx_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)4296*4882a593Smuzhiyun static int fu540_macb_tx_set_rate(struct clk_hw *hw, unsigned long rate,
4297*4882a593Smuzhiyun 				  unsigned long parent_rate)
4298*4882a593Smuzhiyun {
4299*4882a593Smuzhiyun 	rate = fu540_macb_tx_round_rate(hw, rate, &parent_rate);
4300*4882a593Smuzhiyun 	if (rate != 125000000)
4301*4882a593Smuzhiyun 		iowrite32(1, mgmt->reg);
4302*4882a593Smuzhiyun 	else
4303*4882a593Smuzhiyun 		iowrite32(0, mgmt->reg);
4304*4882a593Smuzhiyun 	mgmt->rate = rate;
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun 	return 0;
4307*4882a593Smuzhiyun }
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun static const struct clk_ops fu540_c000_ops = {
4310*4882a593Smuzhiyun 	.recalc_rate = fu540_macb_tx_recalc_rate,
4311*4882a593Smuzhiyun 	.round_rate = fu540_macb_tx_round_rate,
4312*4882a593Smuzhiyun 	.set_rate = fu540_macb_tx_set_rate,
4313*4882a593Smuzhiyun };
4314*4882a593Smuzhiyun 
fu540_c000_clk_init(struct platform_device * pdev,struct clk ** pclk,struct clk ** hclk,struct clk ** tx_clk,struct clk ** rx_clk,struct clk ** tsu_clk)4315*4882a593Smuzhiyun static int fu540_c000_clk_init(struct platform_device *pdev, struct clk **pclk,
4316*4882a593Smuzhiyun 			       struct clk **hclk, struct clk **tx_clk,
4317*4882a593Smuzhiyun 			       struct clk **rx_clk, struct clk **tsu_clk)
4318*4882a593Smuzhiyun {
4319*4882a593Smuzhiyun 	struct clk_init_data init;
4320*4882a593Smuzhiyun 	int err = 0;
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun 	err = macb_clk_init(pdev, pclk, hclk, tx_clk, rx_clk, tsu_clk);
4323*4882a593Smuzhiyun 	if (err)
4324*4882a593Smuzhiyun 		return err;
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun 	mgmt = devm_kzalloc(&pdev->dev, sizeof(*mgmt), GFP_KERNEL);
4327*4882a593Smuzhiyun 	if (!mgmt)
4328*4882a593Smuzhiyun 		return -ENOMEM;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	init.name = "sifive-gemgxl-mgmt";
4331*4882a593Smuzhiyun 	init.ops = &fu540_c000_ops;
4332*4882a593Smuzhiyun 	init.flags = 0;
4333*4882a593Smuzhiyun 	init.num_parents = 0;
4334*4882a593Smuzhiyun 
4335*4882a593Smuzhiyun 	mgmt->rate = 0;
4336*4882a593Smuzhiyun 	mgmt->hw.init = &init;
4337*4882a593Smuzhiyun 
4338*4882a593Smuzhiyun 	*tx_clk = devm_clk_register(&pdev->dev, &mgmt->hw);
4339*4882a593Smuzhiyun 	if (IS_ERR(*tx_clk))
4340*4882a593Smuzhiyun 		return PTR_ERR(*tx_clk);
4341*4882a593Smuzhiyun 
4342*4882a593Smuzhiyun 	err = clk_prepare_enable(*tx_clk);
4343*4882a593Smuzhiyun 	if (err)
4344*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
4345*4882a593Smuzhiyun 	else
4346*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Registered clk switch '%s'\n", init.name);
4347*4882a593Smuzhiyun 
4348*4882a593Smuzhiyun 	return 0;
4349*4882a593Smuzhiyun }
4350*4882a593Smuzhiyun 
fu540_c000_init(struct platform_device * pdev)4351*4882a593Smuzhiyun static int fu540_c000_init(struct platform_device *pdev)
4352*4882a593Smuzhiyun {
4353*4882a593Smuzhiyun 	mgmt->reg = devm_platform_ioremap_resource(pdev, 1);
4354*4882a593Smuzhiyun 	if (IS_ERR(mgmt->reg))
4355*4882a593Smuzhiyun 		return PTR_ERR(mgmt->reg);
4356*4882a593Smuzhiyun 
4357*4882a593Smuzhiyun 	return macb_init(pdev);
4358*4882a593Smuzhiyun }
4359*4882a593Smuzhiyun 
4360*4882a593Smuzhiyun static const struct macb_config fu540_c000_config = {
4361*4882a593Smuzhiyun 	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_JUMBO |
4362*4882a593Smuzhiyun 		MACB_CAPS_GEM_HAS_PTP,
4363*4882a593Smuzhiyun 	.dma_burst_length = 16,
4364*4882a593Smuzhiyun 	.clk_init = fu540_c000_clk_init,
4365*4882a593Smuzhiyun 	.init = fu540_c000_init,
4366*4882a593Smuzhiyun 	.jumbo_max_len = 10240,
4367*4882a593Smuzhiyun };
4368*4882a593Smuzhiyun 
4369*4882a593Smuzhiyun static const struct macb_config at91sam9260_config = {
4370*4882a593Smuzhiyun 	.caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4371*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4372*4882a593Smuzhiyun 	.init = macb_init,
4373*4882a593Smuzhiyun };
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun static const struct macb_config sama5d3macb_config = {
4376*4882a593Smuzhiyun 	.caps = MACB_CAPS_SG_DISABLED
4377*4882a593Smuzhiyun 	      | MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4378*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4379*4882a593Smuzhiyun 	.init = macb_init,
4380*4882a593Smuzhiyun };
4381*4882a593Smuzhiyun 
4382*4882a593Smuzhiyun static const struct macb_config pc302gem_config = {
4383*4882a593Smuzhiyun 	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
4384*4882a593Smuzhiyun 	.dma_burst_length = 16,
4385*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4386*4882a593Smuzhiyun 	.init = macb_init,
4387*4882a593Smuzhiyun };
4388*4882a593Smuzhiyun 
4389*4882a593Smuzhiyun static const struct macb_config sama5d2_config = {
4390*4882a593Smuzhiyun 	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4391*4882a593Smuzhiyun 	.dma_burst_length = 16,
4392*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4393*4882a593Smuzhiyun 	.init = macb_init,
4394*4882a593Smuzhiyun };
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun static const struct macb_config sama5d3_config = {
4397*4882a593Smuzhiyun 	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
4398*4882a593Smuzhiyun 	      | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
4399*4882a593Smuzhiyun 	.dma_burst_length = 16,
4400*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4401*4882a593Smuzhiyun 	.init = macb_init,
4402*4882a593Smuzhiyun 	.jumbo_max_len = 10240,
4403*4882a593Smuzhiyun };
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun static const struct macb_config sama5d4_config = {
4406*4882a593Smuzhiyun 	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4407*4882a593Smuzhiyun 	.dma_burst_length = 4,
4408*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4409*4882a593Smuzhiyun 	.init = macb_init,
4410*4882a593Smuzhiyun };
4411*4882a593Smuzhiyun 
4412*4882a593Smuzhiyun static const struct macb_config emac_config = {
4413*4882a593Smuzhiyun 	.caps = MACB_CAPS_NEEDS_RSTONUBR | MACB_CAPS_MACB_IS_EMAC,
4414*4882a593Smuzhiyun 	.clk_init = at91ether_clk_init,
4415*4882a593Smuzhiyun 	.init = at91ether_init,
4416*4882a593Smuzhiyun };
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun static const struct macb_config np4_config = {
4419*4882a593Smuzhiyun 	.caps = MACB_CAPS_USRIO_DISABLED,
4420*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4421*4882a593Smuzhiyun 	.init = macb_init,
4422*4882a593Smuzhiyun };
4423*4882a593Smuzhiyun 
4424*4882a593Smuzhiyun static const struct macb_config zynqmp_config = {
4425*4882a593Smuzhiyun 	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
4426*4882a593Smuzhiyun 			MACB_CAPS_JUMBO |
4427*4882a593Smuzhiyun 			MACB_CAPS_GEM_HAS_PTP | MACB_CAPS_BD_RD_PREFETCH,
4428*4882a593Smuzhiyun 	.dma_burst_length = 16,
4429*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4430*4882a593Smuzhiyun 	.init = macb_init,
4431*4882a593Smuzhiyun 	.jumbo_max_len = 10240,
4432*4882a593Smuzhiyun };
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun static const struct macb_config zynq_config = {
4435*4882a593Smuzhiyun 	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF |
4436*4882a593Smuzhiyun 		MACB_CAPS_NEEDS_RSTONUBR,
4437*4882a593Smuzhiyun 	.dma_burst_length = 16,
4438*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4439*4882a593Smuzhiyun 	.init = macb_init,
4440*4882a593Smuzhiyun };
4441*4882a593Smuzhiyun 
4442*4882a593Smuzhiyun static const struct of_device_id macb_dt_ids[] = {
4443*4882a593Smuzhiyun 	{ .compatible = "cdns,at32ap7000-macb" },
4444*4882a593Smuzhiyun 	{ .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
4445*4882a593Smuzhiyun 	{ .compatible = "cdns,macb" },
4446*4882a593Smuzhiyun 	{ .compatible = "cdns,np4-macb", .data = &np4_config },
4447*4882a593Smuzhiyun 	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
4448*4882a593Smuzhiyun 	{ .compatible = "cdns,gem", .data = &pc302gem_config },
4449*4882a593Smuzhiyun 	{ .compatible = "cdns,sam9x60-macb", .data = &at91sam9260_config },
4450*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
4451*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
4452*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d3-macb", .data = &sama5d3macb_config },
4453*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
4454*4882a593Smuzhiyun 	{ .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
4455*4882a593Smuzhiyun 	{ .compatible = "cdns,emac", .data = &emac_config },
4456*4882a593Smuzhiyun 	{ .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
4457*4882a593Smuzhiyun 	{ .compatible = "cdns,zynq-gem", .data = &zynq_config },
4458*4882a593Smuzhiyun 	{ .compatible = "sifive,fu540-c000-gem", .data = &fu540_c000_config },
4459*4882a593Smuzhiyun 	{ /* sentinel */ }
4460*4882a593Smuzhiyun };
4461*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, macb_dt_ids);
4462*4882a593Smuzhiyun #endif /* CONFIG_OF */
4463*4882a593Smuzhiyun 
4464*4882a593Smuzhiyun static const struct macb_config default_gem_config = {
4465*4882a593Smuzhiyun 	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
4466*4882a593Smuzhiyun 			MACB_CAPS_JUMBO |
4467*4882a593Smuzhiyun 			MACB_CAPS_GEM_HAS_PTP,
4468*4882a593Smuzhiyun 	.dma_burst_length = 16,
4469*4882a593Smuzhiyun 	.clk_init = macb_clk_init,
4470*4882a593Smuzhiyun 	.init = macb_init,
4471*4882a593Smuzhiyun 	.jumbo_max_len = 10240,
4472*4882a593Smuzhiyun };
4473*4882a593Smuzhiyun 
macb_probe(struct platform_device * pdev)4474*4882a593Smuzhiyun static int macb_probe(struct platform_device *pdev)
4475*4882a593Smuzhiyun {
4476*4882a593Smuzhiyun 	const struct macb_config *macb_config = &default_gem_config;
4477*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *, struct clk **,
4478*4882a593Smuzhiyun 			struct clk **, struct clk **,  struct clk **,
4479*4882a593Smuzhiyun 			struct clk **) = macb_config->clk_init;
4480*4882a593Smuzhiyun 	int (*init)(struct platform_device *) = macb_config->init;
4481*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
4482*4882a593Smuzhiyun 	struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
4483*4882a593Smuzhiyun 	struct clk *tsu_clk = NULL;
4484*4882a593Smuzhiyun 	unsigned int queue_mask, num_queues;
4485*4882a593Smuzhiyun 	bool native_io;
4486*4882a593Smuzhiyun 	phy_interface_t interface;
4487*4882a593Smuzhiyun 	struct net_device *dev;
4488*4882a593Smuzhiyun 	struct resource *regs;
4489*4882a593Smuzhiyun 	void __iomem *mem;
4490*4882a593Smuzhiyun 	const char *mac;
4491*4882a593Smuzhiyun 	struct macb *bp;
4492*4882a593Smuzhiyun 	int err, val;
4493*4882a593Smuzhiyun 
4494*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4495*4882a593Smuzhiyun 	mem = devm_ioremap_resource(&pdev->dev, regs);
4496*4882a593Smuzhiyun 	if (IS_ERR(mem))
4497*4882a593Smuzhiyun 		return PTR_ERR(mem);
4498*4882a593Smuzhiyun 
4499*4882a593Smuzhiyun 	if (np) {
4500*4882a593Smuzhiyun 		const struct of_device_id *match;
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun 		match = of_match_node(macb_dt_ids, np);
4503*4882a593Smuzhiyun 		if (match && match->data) {
4504*4882a593Smuzhiyun 			macb_config = match->data;
4505*4882a593Smuzhiyun 			clk_init = macb_config->clk_init;
4506*4882a593Smuzhiyun 			init = macb_config->init;
4507*4882a593Smuzhiyun 		}
4508*4882a593Smuzhiyun 	}
4509*4882a593Smuzhiyun 
4510*4882a593Smuzhiyun 	err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk, &tsu_clk);
4511*4882a593Smuzhiyun 	if (err)
4512*4882a593Smuzhiyun 		return err;
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, MACB_PM_TIMEOUT);
4515*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
4516*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
4517*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
4518*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
4519*4882a593Smuzhiyun 	native_io = hw_is_native_io(mem);
4520*4882a593Smuzhiyun 
4521*4882a593Smuzhiyun 	macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
4522*4882a593Smuzhiyun 	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
4523*4882a593Smuzhiyun 	if (!dev) {
4524*4882a593Smuzhiyun 		err = -ENOMEM;
4525*4882a593Smuzhiyun 		goto err_disable_clocks;
4526*4882a593Smuzhiyun 	}
4527*4882a593Smuzhiyun 
4528*4882a593Smuzhiyun 	dev->base_addr = regs->start;
4529*4882a593Smuzhiyun 
4530*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
4531*4882a593Smuzhiyun 
4532*4882a593Smuzhiyun 	bp = netdev_priv(dev);
4533*4882a593Smuzhiyun 	bp->pdev = pdev;
4534*4882a593Smuzhiyun 	bp->dev = dev;
4535*4882a593Smuzhiyun 	bp->regs = mem;
4536*4882a593Smuzhiyun 	bp->native_io = native_io;
4537*4882a593Smuzhiyun 	if (native_io) {
4538*4882a593Smuzhiyun 		bp->macb_reg_readl = hw_readl_native;
4539*4882a593Smuzhiyun 		bp->macb_reg_writel = hw_writel_native;
4540*4882a593Smuzhiyun 	} else {
4541*4882a593Smuzhiyun 		bp->macb_reg_readl = hw_readl;
4542*4882a593Smuzhiyun 		bp->macb_reg_writel = hw_writel;
4543*4882a593Smuzhiyun 	}
4544*4882a593Smuzhiyun 	bp->num_queues = num_queues;
4545*4882a593Smuzhiyun 	bp->queue_mask = queue_mask;
4546*4882a593Smuzhiyun 	if (macb_config)
4547*4882a593Smuzhiyun 		bp->dma_burst_length = macb_config->dma_burst_length;
4548*4882a593Smuzhiyun 	bp->pclk = pclk;
4549*4882a593Smuzhiyun 	bp->hclk = hclk;
4550*4882a593Smuzhiyun 	bp->tx_clk = tx_clk;
4551*4882a593Smuzhiyun 	bp->rx_clk = rx_clk;
4552*4882a593Smuzhiyun 	bp->tsu_clk = tsu_clk;
4553*4882a593Smuzhiyun 	if (macb_config)
4554*4882a593Smuzhiyun 		bp->jumbo_max_len = macb_config->jumbo_max_len;
4555*4882a593Smuzhiyun 
4556*4882a593Smuzhiyun 	bp->wol = 0;
4557*4882a593Smuzhiyun 	if (of_get_property(np, "magic-packet", NULL))
4558*4882a593Smuzhiyun 		bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
4559*4882a593Smuzhiyun 	device_set_wakeup_capable(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
4560*4882a593Smuzhiyun 
4561*4882a593Smuzhiyun 	spin_lock_init(&bp->lock);
4562*4882a593Smuzhiyun 
4563*4882a593Smuzhiyun 	/* setup capabilities */
4564*4882a593Smuzhiyun 	macb_configure_caps(bp, macb_config);
4565*4882a593Smuzhiyun 
4566*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
4567*4882a593Smuzhiyun 	if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
4568*4882a593Smuzhiyun 		dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(44));
4569*4882a593Smuzhiyun 		bp->hw_dma_cap |= HW_DMA_CAP_64B;
4570*4882a593Smuzhiyun 	}
4571*4882a593Smuzhiyun #endif
4572*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dev);
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun 	dev->irq = platform_get_irq(pdev, 0);
4575*4882a593Smuzhiyun 	if (dev->irq < 0) {
4576*4882a593Smuzhiyun 		err = dev->irq;
4577*4882a593Smuzhiyun 		goto err_out_free_netdev;
4578*4882a593Smuzhiyun 	}
4579*4882a593Smuzhiyun 
4580*4882a593Smuzhiyun 	/* MTU range: 68 - 1500 or 10240 */
4581*4882a593Smuzhiyun 	dev->min_mtu = GEM_MTU_MIN_SIZE;
4582*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_JUMBO)
4583*4882a593Smuzhiyun 		dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
4584*4882a593Smuzhiyun 	else
4585*4882a593Smuzhiyun 		dev->max_mtu = ETH_DATA_LEN;
4586*4882a593Smuzhiyun 
4587*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_BD_RD_PREFETCH) {
4588*4882a593Smuzhiyun 		val = GEM_BFEXT(RXBD_RDBUFF, gem_readl(bp, DCFG10));
4589*4882a593Smuzhiyun 		if (val)
4590*4882a593Smuzhiyun 			bp->rx_bd_rd_prefetch = (2 << (val - 1)) *
4591*4882a593Smuzhiyun 						macb_dma_desc_get_size(bp);
4592*4882a593Smuzhiyun 
4593*4882a593Smuzhiyun 		val = GEM_BFEXT(TXBD_RDBUFF, gem_readl(bp, DCFG10));
4594*4882a593Smuzhiyun 		if (val)
4595*4882a593Smuzhiyun 			bp->tx_bd_rd_prefetch = (2 << (val - 1)) *
4596*4882a593Smuzhiyun 						macb_dma_desc_get_size(bp);
4597*4882a593Smuzhiyun 	}
4598*4882a593Smuzhiyun 
4599*4882a593Smuzhiyun 	bp->rx_intr_mask = MACB_RX_INT_FLAGS;
4600*4882a593Smuzhiyun 	if (bp->caps & MACB_CAPS_NEEDS_RSTONUBR)
4601*4882a593Smuzhiyun 		bp->rx_intr_mask |= MACB_BIT(RXUBR);
4602*4882a593Smuzhiyun 
4603*4882a593Smuzhiyun 	mac = of_get_mac_address(np);
4604*4882a593Smuzhiyun 	if (PTR_ERR(mac) == -EPROBE_DEFER) {
4605*4882a593Smuzhiyun 		err = -EPROBE_DEFER;
4606*4882a593Smuzhiyun 		goto err_out_free_netdev;
4607*4882a593Smuzhiyun 	} else if (!IS_ERR_OR_NULL(mac)) {
4608*4882a593Smuzhiyun 		ether_addr_copy(bp->dev->dev_addr, mac);
4609*4882a593Smuzhiyun 	} else {
4610*4882a593Smuzhiyun 		macb_get_hwaddr(bp);
4611*4882a593Smuzhiyun 	}
4612*4882a593Smuzhiyun 
4613*4882a593Smuzhiyun 	err = of_get_phy_mode(np, &interface);
4614*4882a593Smuzhiyun 	if (err)
4615*4882a593Smuzhiyun 		/* not found in DT, MII by default */
4616*4882a593Smuzhiyun 		bp->phy_interface = PHY_INTERFACE_MODE_MII;
4617*4882a593Smuzhiyun 	else
4618*4882a593Smuzhiyun 		bp->phy_interface = interface;
4619*4882a593Smuzhiyun 
4620*4882a593Smuzhiyun 	/* IP specific init */
4621*4882a593Smuzhiyun 	err = init(pdev);
4622*4882a593Smuzhiyun 	if (err)
4623*4882a593Smuzhiyun 		goto err_out_free_netdev;
4624*4882a593Smuzhiyun 
4625*4882a593Smuzhiyun 	err = macb_mii_init(bp);
4626*4882a593Smuzhiyun 	if (err)
4627*4882a593Smuzhiyun 		goto err_out_free_netdev;
4628*4882a593Smuzhiyun 
4629*4882a593Smuzhiyun 	netif_carrier_off(dev);
4630*4882a593Smuzhiyun 
4631*4882a593Smuzhiyun 	err = register_netdev(dev);
4632*4882a593Smuzhiyun 	if (err) {
4633*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
4634*4882a593Smuzhiyun 		goto err_out_unregister_mdio;
4635*4882a593Smuzhiyun 	}
4636*4882a593Smuzhiyun 
4637*4882a593Smuzhiyun 	tasklet_setup(&bp->hresp_err_tasklet, macb_hresp_error_task);
4638*4882a593Smuzhiyun 
4639*4882a593Smuzhiyun 	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
4640*4882a593Smuzhiyun 		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
4641*4882a593Smuzhiyun 		    dev->base_addr, dev->irq, dev->dev_addr);
4642*4882a593Smuzhiyun 
4643*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&bp->pdev->dev);
4644*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&bp->pdev->dev);
4645*4882a593Smuzhiyun 
4646*4882a593Smuzhiyun 	return 0;
4647*4882a593Smuzhiyun 
4648*4882a593Smuzhiyun err_out_unregister_mdio:
4649*4882a593Smuzhiyun 	mdiobus_unregister(bp->mii_bus);
4650*4882a593Smuzhiyun 	mdiobus_free(bp->mii_bus);
4651*4882a593Smuzhiyun 
4652*4882a593Smuzhiyun err_out_free_netdev:
4653*4882a593Smuzhiyun 	free_netdev(dev);
4654*4882a593Smuzhiyun 
4655*4882a593Smuzhiyun err_disable_clocks:
4656*4882a593Smuzhiyun 	clk_disable_unprepare(tx_clk);
4657*4882a593Smuzhiyun 	clk_disable_unprepare(hclk);
4658*4882a593Smuzhiyun 	clk_disable_unprepare(pclk);
4659*4882a593Smuzhiyun 	clk_disable_unprepare(rx_clk);
4660*4882a593Smuzhiyun 	clk_disable_unprepare(tsu_clk);
4661*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
4662*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
4663*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
4664*4882a593Smuzhiyun 
4665*4882a593Smuzhiyun 	return err;
4666*4882a593Smuzhiyun }
4667*4882a593Smuzhiyun 
macb_remove(struct platform_device * pdev)4668*4882a593Smuzhiyun static int macb_remove(struct platform_device *pdev)
4669*4882a593Smuzhiyun {
4670*4882a593Smuzhiyun 	struct net_device *dev;
4671*4882a593Smuzhiyun 	struct macb *bp;
4672*4882a593Smuzhiyun 
4673*4882a593Smuzhiyun 	dev = platform_get_drvdata(pdev);
4674*4882a593Smuzhiyun 
4675*4882a593Smuzhiyun 	if (dev) {
4676*4882a593Smuzhiyun 		bp = netdev_priv(dev);
4677*4882a593Smuzhiyun 		mdiobus_unregister(bp->mii_bus);
4678*4882a593Smuzhiyun 		mdiobus_free(bp->mii_bus);
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 		unregister_netdev(dev);
4681*4882a593Smuzhiyun 		tasklet_kill(&bp->hresp_err_tasklet);
4682*4882a593Smuzhiyun 		pm_runtime_disable(&pdev->dev);
4683*4882a593Smuzhiyun 		pm_runtime_dont_use_autosuspend(&pdev->dev);
4684*4882a593Smuzhiyun 		if (!pm_runtime_suspended(&pdev->dev)) {
4685*4882a593Smuzhiyun 			clk_disable_unprepare(bp->tx_clk);
4686*4882a593Smuzhiyun 			clk_disable_unprepare(bp->hclk);
4687*4882a593Smuzhiyun 			clk_disable_unprepare(bp->pclk);
4688*4882a593Smuzhiyun 			clk_disable_unprepare(bp->rx_clk);
4689*4882a593Smuzhiyun 			clk_disable_unprepare(bp->tsu_clk);
4690*4882a593Smuzhiyun 			pm_runtime_set_suspended(&pdev->dev);
4691*4882a593Smuzhiyun 		}
4692*4882a593Smuzhiyun 		phylink_destroy(bp->phylink);
4693*4882a593Smuzhiyun 		free_netdev(dev);
4694*4882a593Smuzhiyun 	}
4695*4882a593Smuzhiyun 
4696*4882a593Smuzhiyun 	return 0;
4697*4882a593Smuzhiyun }
4698*4882a593Smuzhiyun 
macb_suspend(struct device * dev)4699*4882a593Smuzhiyun static int __maybe_unused macb_suspend(struct device *dev)
4700*4882a593Smuzhiyun {
4701*4882a593Smuzhiyun 	struct net_device *netdev = dev_get_drvdata(dev);
4702*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
4703*4882a593Smuzhiyun 	struct macb_queue *queue = bp->queues;
4704*4882a593Smuzhiyun 	unsigned long flags;
4705*4882a593Smuzhiyun 	unsigned int q;
4706*4882a593Smuzhiyun 	int err;
4707*4882a593Smuzhiyun 
4708*4882a593Smuzhiyun 	if (!netif_running(netdev))
4709*4882a593Smuzhiyun 		return 0;
4710*4882a593Smuzhiyun 
4711*4882a593Smuzhiyun 	if (bp->wol & MACB_WOL_ENABLED) {
4712*4882a593Smuzhiyun 		spin_lock_irqsave(&bp->lock, flags);
4713*4882a593Smuzhiyun 		/* Flush all status bits */
4714*4882a593Smuzhiyun 		macb_writel(bp, TSR, -1);
4715*4882a593Smuzhiyun 		macb_writel(bp, RSR, -1);
4716*4882a593Smuzhiyun 		for (q = 0, queue = bp->queues; q < bp->num_queues;
4717*4882a593Smuzhiyun 		     ++q, ++queue) {
4718*4882a593Smuzhiyun 			/* Disable all interrupts */
4719*4882a593Smuzhiyun 			queue_writel(queue, IDR, -1);
4720*4882a593Smuzhiyun 			queue_readl(queue, ISR);
4721*4882a593Smuzhiyun 			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
4722*4882a593Smuzhiyun 				queue_writel(queue, ISR, -1);
4723*4882a593Smuzhiyun 		}
4724*4882a593Smuzhiyun 		/* Change interrupt handler and
4725*4882a593Smuzhiyun 		 * Enable WoL IRQ on queue 0
4726*4882a593Smuzhiyun 		 */
4727*4882a593Smuzhiyun 		devm_free_irq(dev, bp->queues[0].irq, bp->queues);
4728*4882a593Smuzhiyun 		if (macb_is_gem(bp)) {
4729*4882a593Smuzhiyun 			err = devm_request_irq(dev, bp->queues[0].irq, gem_wol_interrupt,
4730*4882a593Smuzhiyun 					       IRQF_SHARED, netdev->name, bp->queues);
4731*4882a593Smuzhiyun 			if (err) {
4732*4882a593Smuzhiyun 				dev_err(dev,
4733*4882a593Smuzhiyun 					"Unable to request IRQ %d (error %d)\n",
4734*4882a593Smuzhiyun 					bp->queues[0].irq, err);
4735*4882a593Smuzhiyun 				spin_unlock_irqrestore(&bp->lock, flags);
4736*4882a593Smuzhiyun 				return err;
4737*4882a593Smuzhiyun 			}
4738*4882a593Smuzhiyun 			queue_writel(bp->queues, IER, GEM_BIT(WOL));
4739*4882a593Smuzhiyun 			gem_writel(bp, WOL, MACB_BIT(MAG));
4740*4882a593Smuzhiyun 		} else {
4741*4882a593Smuzhiyun 			err = devm_request_irq(dev, bp->queues[0].irq, macb_wol_interrupt,
4742*4882a593Smuzhiyun 					       IRQF_SHARED, netdev->name, bp->queues);
4743*4882a593Smuzhiyun 			if (err) {
4744*4882a593Smuzhiyun 				dev_err(dev,
4745*4882a593Smuzhiyun 					"Unable to request IRQ %d (error %d)\n",
4746*4882a593Smuzhiyun 					bp->queues[0].irq, err);
4747*4882a593Smuzhiyun 				spin_unlock_irqrestore(&bp->lock, flags);
4748*4882a593Smuzhiyun 				return err;
4749*4882a593Smuzhiyun 			}
4750*4882a593Smuzhiyun 			queue_writel(bp->queues, IER, MACB_BIT(WOL));
4751*4882a593Smuzhiyun 			macb_writel(bp, WOL, MACB_BIT(MAG));
4752*4882a593Smuzhiyun 		}
4753*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bp->lock, flags);
4754*4882a593Smuzhiyun 
4755*4882a593Smuzhiyun 		enable_irq_wake(bp->queues[0].irq);
4756*4882a593Smuzhiyun 	}
4757*4882a593Smuzhiyun 
4758*4882a593Smuzhiyun 	netif_device_detach(netdev);
4759*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues;
4760*4882a593Smuzhiyun 	     ++q, ++queue)
4761*4882a593Smuzhiyun 		napi_disable(&queue->napi);
4762*4882a593Smuzhiyun 
4763*4882a593Smuzhiyun 	if (!(bp->wol & MACB_WOL_ENABLED)) {
4764*4882a593Smuzhiyun 		rtnl_lock();
4765*4882a593Smuzhiyun 		phylink_stop(bp->phylink);
4766*4882a593Smuzhiyun 		rtnl_unlock();
4767*4882a593Smuzhiyun 		spin_lock_irqsave(&bp->lock, flags);
4768*4882a593Smuzhiyun 		macb_reset_hw(bp);
4769*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bp->lock, flags);
4770*4882a593Smuzhiyun 	}
4771*4882a593Smuzhiyun 
4772*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
4773*4882a593Smuzhiyun 		bp->pm_data.usrio = macb_or_gem_readl(bp, USRIO);
4774*4882a593Smuzhiyun 
4775*4882a593Smuzhiyun 	if (netdev->hw_features & NETIF_F_NTUPLE)
4776*4882a593Smuzhiyun 		bp->pm_data.scrt2 = gem_readl_n(bp, ETHT, SCRT2_ETHT);
4777*4882a593Smuzhiyun 
4778*4882a593Smuzhiyun 	if (bp->ptp_info)
4779*4882a593Smuzhiyun 		bp->ptp_info->ptp_remove(netdev);
4780*4882a593Smuzhiyun 	if (!device_may_wakeup(dev))
4781*4882a593Smuzhiyun 		pm_runtime_force_suspend(dev);
4782*4882a593Smuzhiyun 
4783*4882a593Smuzhiyun 	return 0;
4784*4882a593Smuzhiyun }
4785*4882a593Smuzhiyun 
macb_resume(struct device * dev)4786*4882a593Smuzhiyun static int __maybe_unused macb_resume(struct device *dev)
4787*4882a593Smuzhiyun {
4788*4882a593Smuzhiyun 	struct net_device *netdev = dev_get_drvdata(dev);
4789*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
4790*4882a593Smuzhiyun 	struct macb_queue *queue = bp->queues;
4791*4882a593Smuzhiyun 	unsigned long flags;
4792*4882a593Smuzhiyun 	unsigned int q;
4793*4882a593Smuzhiyun 	int err;
4794*4882a593Smuzhiyun 
4795*4882a593Smuzhiyun 	if (!netif_running(netdev))
4796*4882a593Smuzhiyun 		return 0;
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 	if (!device_may_wakeup(dev))
4799*4882a593Smuzhiyun 		pm_runtime_force_resume(dev);
4800*4882a593Smuzhiyun 
4801*4882a593Smuzhiyun 	if (bp->wol & MACB_WOL_ENABLED) {
4802*4882a593Smuzhiyun 		spin_lock_irqsave(&bp->lock, flags);
4803*4882a593Smuzhiyun 		/* Disable WoL */
4804*4882a593Smuzhiyun 		if (macb_is_gem(bp)) {
4805*4882a593Smuzhiyun 			queue_writel(bp->queues, IDR, GEM_BIT(WOL));
4806*4882a593Smuzhiyun 			gem_writel(bp, WOL, 0);
4807*4882a593Smuzhiyun 		} else {
4808*4882a593Smuzhiyun 			queue_writel(bp->queues, IDR, MACB_BIT(WOL));
4809*4882a593Smuzhiyun 			macb_writel(bp, WOL, 0);
4810*4882a593Smuzhiyun 		}
4811*4882a593Smuzhiyun 		/* Clear ISR on queue 0 */
4812*4882a593Smuzhiyun 		queue_readl(bp->queues, ISR);
4813*4882a593Smuzhiyun 		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
4814*4882a593Smuzhiyun 			queue_writel(bp->queues, ISR, -1);
4815*4882a593Smuzhiyun 		/* Replace interrupt handler on queue 0 */
4816*4882a593Smuzhiyun 		devm_free_irq(dev, bp->queues[0].irq, bp->queues);
4817*4882a593Smuzhiyun 		err = devm_request_irq(dev, bp->queues[0].irq, macb_interrupt,
4818*4882a593Smuzhiyun 				       IRQF_SHARED, netdev->name, bp->queues);
4819*4882a593Smuzhiyun 		if (err) {
4820*4882a593Smuzhiyun 			dev_err(dev,
4821*4882a593Smuzhiyun 				"Unable to request IRQ %d (error %d)\n",
4822*4882a593Smuzhiyun 				bp->queues[0].irq, err);
4823*4882a593Smuzhiyun 			spin_unlock_irqrestore(&bp->lock, flags);
4824*4882a593Smuzhiyun 			return err;
4825*4882a593Smuzhiyun 		}
4826*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bp->lock, flags);
4827*4882a593Smuzhiyun 
4828*4882a593Smuzhiyun 		disable_irq_wake(bp->queues[0].irq);
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 		/* Now make sure we disable phy before moving
4831*4882a593Smuzhiyun 		 * to common restore path
4832*4882a593Smuzhiyun 		 */
4833*4882a593Smuzhiyun 		rtnl_lock();
4834*4882a593Smuzhiyun 		phylink_stop(bp->phylink);
4835*4882a593Smuzhiyun 		rtnl_unlock();
4836*4882a593Smuzhiyun 	}
4837*4882a593Smuzhiyun 
4838*4882a593Smuzhiyun 	for (q = 0, queue = bp->queues; q < bp->num_queues;
4839*4882a593Smuzhiyun 	     ++q, ++queue)
4840*4882a593Smuzhiyun 		napi_enable(&queue->napi);
4841*4882a593Smuzhiyun 
4842*4882a593Smuzhiyun 	if (netdev->hw_features & NETIF_F_NTUPLE)
4843*4882a593Smuzhiyun 		gem_writel_n(bp, ETHT, SCRT2_ETHT, bp->pm_data.scrt2);
4844*4882a593Smuzhiyun 
4845*4882a593Smuzhiyun 	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
4846*4882a593Smuzhiyun 		macb_or_gem_writel(bp, USRIO, bp->pm_data.usrio);
4847*4882a593Smuzhiyun 
4848*4882a593Smuzhiyun 	macb_writel(bp, NCR, MACB_BIT(MPE));
4849*4882a593Smuzhiyun 	macb_init_hw(bp);
4850*4882a593Smuzhiyun 	macb_set_rx_mode(netdev);
4851*4882a593Smuzhiyun 	macb_restore_features(bp);
4852*4882a593Smuzhiyun 	rtnl_lock();
4853*4882a593Smuzhiyun 	phylink_start(bp->phylink);
4854*4882a593Smuzhiyun 	rtnl_unlock();
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun 	netif_device_attach(netdev);
4857*4882a593Smuzhiyun 	if (bp->ptp_info)
4858*4882a593Smuzhiyun 		bp->ptp_info->ptp_init(netdev);
4859*4882a593Smuzhiyun 
4860*4882a593Smuzhiyun 	return 0;
4861*4882a593Smuzhiyun }
4862*4882a593Smuzhiyun 
macb_runtime_suspend(struct device * dev)4863*4882a593Smuzhiyun static int __maybe_unused macb_runtime_suspend(struct device *dev)
4864*4882a593Smuzhiyun {
4865*4882a593Smuzhiyun 	struct net_device *netdev = dev_get_drvdata(dev);
4866*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
4867*4882a593Smuzhiyun 
4868*4882a593Smuzhiyun 	if (!(device_may_wakeup(dev))) {
4869*4882a593Smuzhiyun 		clk_disable_unprepare(bp->tx_clk);
4870*4882a593Smuzhiyun 		clk_disable_unprepare(bp->hclk);
4871*4882a593Smuzhiyun 		clk_disable_unprepare(bp->pclk);
4872*4882a593Smuzhiyun 		clk_disable_unprepare(bp->rx_clk);
4873*4882a593Smuzhiyun 	}
4874*4882a593Smuzhiyun 	clk_disable_unprepare(bp->tsu_clk);
4875*4882a593Smuzhiyun 
4876*4882a593Smuzhiyun 	return 0;
4877*4882a593Smuzhiyun }
4878*4882a593Smuzhiyun 
macb_runtime_resume(struct device * dev)4879*4882a593Smuzhiyun static int __maybe_unused macb_runtime_resume(struct device *dev)
4880*4882a593Smuzhiyun {
4881*4882a593Smuzhiyun 	struct net_device *netdev = dev_get_drvdata(dev);
4882*4882a593Smuzhiyun 	struct macb *bp = netdev_priv(netdev);
4883*4882a593Smuzhiyun 
4884*4882a593Smuzhiyun 	if (!(device_may_wakeup(dev))) {
4885*4882a593Smuzhiyun 		clk_prepare_enable(bp->pclk);
4886*4882a593Smuzhiyun 		clk_prepare_enable(bp->hclk);
4887*4882a593Smuzhiyun 		clk_prepare_enable(bp->tx_clk);
4888*4882a593Smuzhiyun 		clk_prepare_enable(bp->rx_clk);
4889*4882a593Smuzhiyun 	}
4890*4882a593Smuzhiyun 	clk_prepare_enable(bp->tsu_clk);
4891*4882a593Smuzhiyun 
4892*4882a593Smuzhiyun 	return 0;
4893*4882a593Smuzhiyun }
4894*4882a593Smuzhiyun 
4895*4882a593Smuzhiyun static const struct dev_pm_ops macb_pm_ops = {
4896*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(macb_suspend, macb_resume)
4897*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(macb_runtime_suspend, macb_runtime_resume, NULL)
4898*4882a593Smuzhiyun };
4899*4882a593Smuzhiyun 
4900*4882a593Smuzhiyun static struct platform_driver macb_driver = {
4901*4882a593Smuzhiyun 	.probe		= macb_probe,
4902*4882a593Smuzhiyun 	.remove		= macb_remove,
4903*4882a593Smuzhiyun 	.driver		= {
4904*4882a593Smuzhiyun 		.name		= "macb",
4905*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(macb_dt_ids),
4906*4882a593Smuzhiyun 		.pm	= &macb_pm_ops,
4907*4882a593Smuzhiyun 	},
4908*4882a593Smuzhiyun };
4909*4882a593Smuzhiyun 
4910*4882a593Smuzhiyun module_platform_driver(macb_driver);
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4913*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
4914*4882a593Smuzhiyun MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4915*4882a593Smuzhiyun MODULE_ALIAS("platform:macb");
4916