xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/cadence/macb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Atmel MACB Ethernet Controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004-2006 Atmel Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef _MACB_H
8*4882a593Smuzhiyun #define _MACB_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/phylink.h>
12*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
13*4882a593Smuzhiyun #include <linux/net_tstamp.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
17*4882a593Smuzhiyun #define MACB_EXT_DESC
18*4882a593Smuzhiyun #endif
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MACB_GREGS_NBR 16
21*4882a593Smuzhiyun #define MACB_GREGS_VERSION 2
22*4882a593Smuzhiyun #define MACB_MAX_QUEUES 8
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* MACB register offsets */
25*4882a593Smuzhiyun #define MACB_NCR		0x0000 /* Network Control */
26*4882a593Smuzhiyun #define MACB_NCFGR		0x0004 /* Network Config */
27*4882a593Smuzhiyun #define MACB_NSR		0x0008 /* Network Status */
28*4882a593Smuzhiyun #define MACB_TAR		0x000c /* AT91RM9200 only */
29*4882a593Smuzhiyun #define MACB_TCR		0x0010 /* AT91RM9200 only */
30*4882a593Smuzhiyun #define MACB_TSR		0x0014 /* Transmit Status */
31*4882a593Smuzhiyun #define MACB_RBQP		0x0018 /* RX Q Base Address */
32*4882a593Smuzhiyun #define MACB_TBQP		0x001c /* TX Q Base Address */
33*4882a593Smuzhiyun #define MACB_RSR		0x0020 /* Receive Status */
34*4882a593Smuzhiyun #define MACB_ISR		0x0024 /* Interrupt Status */
35*4882a593Smuzhiyun #define MACB_IER		0x0028 /* Interrupt Enable */
36*4882a593Smuzhiyun #define MACB_IDR		0x002c /* Interrupt Disable */
37*4882a593Smuzhiyun #define MACB_IMR		0x0030 /* Interrupt Mask */
38*4882a593Smuzhiyun #define MACB_MAN		0x0034 /* PHY Maintenance */
39*4882a593Smuzhiyun #define MACB_PTR		0x0038
40*4882a593Smuzhiyun #define MACB_PFR		0x003c
41*4882a593Smuzhiyun #define MACB_FTO		0x0040
42*4882a593Smuzhiyun #define MACB_SCF		0x0044
43*4882a593Smuzhiyun #define MACB_MCF		0x0048
44*4882a593Smuzhiyun #define MACB_FRO		0x004c
45*4882a593Smuzhiyun #define MACB_FCSE		0x0050
46*4882a593Smuzhiyun #define MACB_ALE		0x0054
47*4882a593Smuzhiyun #define MACB_DTF		0x0058
48*4882a593Smuzhiyun #define MACB_LCOL		0x005c
49*4882a593Smuzhiyun #define MACB_EXCOL		0x0060
50*4882a593Smuzhiyun #define MACB_TUND		0x0064
51*4882a593Smuzhiyun #define MACB_CSE		0x0068
52*4882a593Smuzhiyun #define MACB_RRE		0x006c
53*4882a593Smuzhiyun #define MACB_ROVR		0x0070
54*4882a593Smuzhiyun #define MACB_RSE		0x0074
55*4882a593Smuzhiyun #define MACB_ELE		0x0078
56*4882a593Smuzhiyun #define MACB_RJA		0x007c
57*4882a593Smuzhiyun #define MACB_USF		0x0080
58*4882a593Smuzhiyun #define MACB_STE		0x0084
59*4882a593Smuzhiyun #define MACB_RLE		0x0088
60*4882a593Smuzhiyun #define MACB_TPF		0x008c
61*4882a593Smuzhiyun #define MACB_HRB		0x0090
62*4882a593Smuzhiyun #define MACB_HRT		0x0094
63*4882a593Smuzhiyun #define MACB_SA1B		0x0098
64*4882a593Smuzhiyun #define MACB_SA1T		0x009c
65*4882a593Smuzhiyun #define MACB_SA2B		0x00a0
66*4882a593Smuzhiyun #define MACB_SA2T		0x00a4
67*4882a593Smuzhiyun #define MACB_SA3B		0x00a8
68*4882a593Smuzhiyun #define MACB_SA3T		0x00ac
69*4882a593Smuzhiyun #define MACB_SA4B		0x00b0
70*4882a593Smuzhiyun #define MACB_SA4T		0x00b4
71*4882a593Smuzhiyun #define MACB_TID		0x00b8
72*4882a593Smuzhiyun #define MACB_TPQ		0x00bc
73*4882a593Smuzhiyun #define MACB_USRIO		0x00c0
74*4882a593Smuzhiyun #define MACB_WOL		0x00c4
75*4882a593Smuzhiyun #define MACB_MID		0x00fc
76*4882a593Smuzhiyun #define MACB_TBQPH		0x04C8
77*4882a593Smuzhiyun #define MACB_RBQPH		0x04D4
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* GEM register offsets. */
80*4882a593Smuzhiyun #define GEM_NCFGR		0x0004 /* Network Config */
81*4882a593Smuzhiyun #define GEM_USRIO		0x000c /* User IO */
82*4882a593Smuzhiyun #define GEM_DMACFG		0x0010 /* DMA Configuration */
83*4882a593Smuzhiyun #define GEM_JML			0x0048 /* Jumbo Max Length */
84*4882a593Smuzhiyun #define GEM_HRB			0x0080 /* Hash Bottom */
85*4882a593Smuzhiyun #define GEM_HRT			0x0084 /* Hash Top */
86*4882a593Smuzhiyun #define GEM_SA1B		0x0088 /* Specific1 Bottom */
87*4882a593Smuzhiyun #define GEM_SA1T		0x008C /* Specific1 Top */
88*4882a593Smuzhiyun #define GEM_SA2B		0x0090 /* Specific2 Bottom */
89*4882a593Smuzhiyun #define GEM_SA2T		0x0094 /* Specific2 Top */
90*4882a593Smuzhiyun #define GEM_SA3B		0x0098 /* Specific3 Bottom */
91*4882a593Smuzhiyun #define GEM_SA3T		0x009C /* Specific3 Top */
92*4882a593Smuzhiyun #define GEM_SA4B		0x00A0 /* Specific4 Bottom */
93*4882a593Smuzhiyun #define GEM_SA4T		0x00A4 /* Specific4 Top */
94*4882a593Smuzhiyun #define GEM_WOL			0x00b8 /* Wake on LAN */
95*4882a593Smuzhiyun #define GEM_EFTSH		0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */
96*4882a593Smuzhiyun #define GEM_EFRSH		0x00ec /* PTP Event Frame Received Seconds Register 47:32 */
97*4882a593Smuzhiyun #define GEM_PEFTSH		0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */
98*4882a593Smuzhiyun #define GEM_PEFRSH		0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */
99*4882a593Smuzhiyun #define GEM_OTX			0x0100 /* Octets transmitted */
100*4882a593Smuzhiyun #define GEM_OCTTXL		0x0100 /* Octets transmitted [31:0] */
101*4882a593Smuzhiyun #define GEM_OCTTXH		0x0104 /* Octets transmitted [47:32] */
102*4882a593Smuzhiyun #define GEM_TXCNT		0x0108 /* Frames Transmitted counter */
103*4882a593Smuzhiyun #define GEM_TXBCCNT		0x010c /* Broadcast Frames counter */
104*4882a593Smuzhiyun #define GEM_TXMCCNT		0x0110 /* Multicast Frames counter */
105*4882a593Smuzhiyun #define GEM_TXPAUSECNT		0x0114 /* Pause Frames Transmitted Counter */
106*4882a593Smuzhiyun #define GEM_TX64CNT		0x0118 /* 64 byte Frames TX counter */
107*4882a593Smuzhiyun #define GEM_TX65CNT		0x011c /* 65-127 byte Frames TX counter */
108*4882a593Smuzhiyun #define GEM_TX128CNT		0x0120 /* 128-255 byte Frames TX counter */
109*4882a593Smuzhiyun #define GEM_TX256CNT		0x0124 /* 256-511 byte Frames TX counter */
110*4882a593Smuzhiyun #define GEM_TX512CNT		0x0128 /* 512-1023 byte Frames TX counter */
111*4882a593Smuzhiyun #define GEM_TX1024CNT		0x012c /* 1024-1518 byte Frames TX counter */
112*4882a593Smuzhiyun #define GEM_TX1519CNT		0x0130 /* 1519+ byte Frames TX counter */
113*4882a593Smuzhiyun #define GEM_TXURUNCNT		0x0134 /* TX under run error counter */
114*4882a593Smuzhiyun #define GEM_SNGLCOLLCNT		0x0138 /* Single Collision Frame Counter */
115*4882a593Smuzhiyun #define GEM_MULTICOLLCNT	0x013c /* Multiple Collision Frame Counter */
116*4882a593Smuzhiyun #define GEM_EXCESSCOLLCNT	0x0140 /* Excessive Collision Frame Counter */
117*4882a593Smuzhiyun #define GEM_LATECOLLCNT		0x0144 /* Late Collision Frame Counter */
118*4882a593Smuzhiyun #define GEM_TXDEFERCNT		0x0148 /* Deferred Transmission Frame Counter */
119*4882a593Smuzhiyun #define GEM_TXCSENSECNT		0x014c /* Carrier Sense Error Counter */
120*4882a593Smuzhiyun #define GEM_ORX			0x0150 /* Octets received */
121*4882a593Smuzhiyun #define GEM_OCTRXL		0x0150 /* Octets received [31:0] */
122*4882a593Smuzhiyun #define GEM_OCTRXH		0x0154 /* Octets received [47:32] */
123*4882a593Smuzhiyun #define GEM_RXCNT		0x0158 /* Frames Received Counter */
124*4882a593Smuzhiyun #define GEM_RXBROADCNT		0x015c /* Broadcast Frames Received Counter */
125*4882a593Smuzhiyun #define GEM_RXMULTICNT		0x0160 /* Multicast Frames Received Counter */
126*4882a593Smuzhiyun #define GEM_RXPAUSECNT		0x0164 /* Pause Frames Received Counter */
127*4882a593Smuzhiyun #define GEM_RX64CNT		0x0168 /* 64 byte Frames RX Counter */
128*4882a593Smuzhiyun #define GEM_RX65CNT		0x016c /* 65-127 byte Frames RX Counter */
129*4882a593Smuzhiyun #define GEM_RX128CNT		0x0170 /* 128-255 byte Frames RX Counter */
130*4882a593Smuzhiyun #define GEM_RX256CNT		0x0174 /* 256-511 byte Frames RX Counter */
131*4882a593Smuzhiyun #define GEM_RX512CNT		0x0178 /* 512-1023 byte Frames RX Counter */
132*4882a593Smuzhiyun #define GEM_RX1024CNT		0x017c /* 1024-1518 byte Frames RX Counter */
133*4882a593Smuzhiyun #define GEM_RX1519CNT		0x0180 /* 1519+ byte Frames RX Counter */
134*4882a593Smuzhiyun #define GEM_RXUNDRCNT		0x0184 /* Undersize Frames Received Counter */
135*4882a593Smuzhiyun #define GEM_RXOVRCNT		0x0188 /* Oversize Frames Received Counter */
136*4882a593Smuzhiyun #define GEM_RXJABCNT		0x018c /* Jabbers Received Counter */
137*4882a593Smuzhiyun #define GEM_RXFCSCNT		0x0190 /* Frame Check Sequence Error Counter */
138*4882a593Smuzhiyun #define GEM_RXLENGTHCNT		0x0194 /* Length Field Error Counter */
139*4882a593Smuzhiyun #define GEM_RXSYMBCNT		0x0198 /* Symbol Error Counter */
140*4882a593Smuzhiyun #define GEM_RXALIGNCNT		0x019c /* Alignment Error Counter */
141*4882a593Smuzhiyun #define GEM_RXRESERRCNT		0x01a0 /* Receive Resource Error Counter */
142*4882a593Smuzhiyun #define GEM_RXORCNT		0x01a4 /* Receive Overrun Counter */
143*4882a593Smuzhiyun #define GEM_RXIPCCNT		0x01a8 /* IP header Checksum Error Counter */
144*4882a593Smuzhiyun #define GEM_RXTCPCCNT		0x01ac /* TCP Checksum Error Counter */
145*4882a593Smuzhiyun #define GEM_RXUDPCCNT		0x01b0 /* UDP Checksum Error Counter */
146*4882a593Smuzhiyun #define GEM_TISUBN		0x01bc /* 1588 Timer Increment Sub-ns */
147*4882a593Smuzhiyun #define GEM_TSH			0x01c0 /* 1588 Timer Seconds High */
148*4882a593Smuzhiyun #define GEM_TSL			0x01d0 /* 1588 Timer Seconds Low */
149*4882a593Smuzhiyun #define GEM_TN			0x01d4 /* 1588 Timer Nanoseconds */
150*4882a593Smuzhiyun #define GEM_TA			0x01d8 /* 1588 Timer Adjust */
151*4882a593Smuzhiyun #define GEM_TI			0x01dc /* 1588 Timer Increment */
152*4882a593Smuzhiyun #define GEM_EFTSL		0x01e0 /* PTP Event Frame Tx Seconds Low */
153*4882a593Smuzhiyun #define GEM_EFTN		0x01e4 /* PTP Event Frame Tx Nanoseconds */
154*4882a593Smuzhiyun #define GEM_EFRSL		0x01e8 /* PTP Event Frame Rx Seconds Low */
155*4882a593Smuzhiyun #define GEM_EFRN		0x01ec /* PTP Event Frame Rx Nanoseconds */
156*4882a593Smuzhiyun #define GEM_PEFTSL		0x01f0 /* PTP Peer Event Frame Tx Secs Low */
157*4882a593Smuzhiyun #define GEM_PEFTN		0x01f4 /* PTP Peer Event Frame Tx Ns */
158*4882a593Smuzhiyun #define GEM_PEFRSL		0x01f8 /* PTP Peer Event Frame Rx Sec Low */
159*4882a593Smuzhiyun #define GEM_PEFRN		0x01fc /* PTP Peer Event Frame Rx Ns */
160*4882a593Smuzhiyun #define GEM_DCFG1		0x0280 /* Design Config 1 */
161*4882a593Smuzhiyun #define GEM_DCFG2		0x0284 /* Design Config 2 */
162*4882a593Smuzhiyun #define GEM_DCFG3		0x0288 /* Design Config 3 */
163*4882a593Smuzhiyun #define GEM_DCFG4		0x028c /* Design Config 4 */
164*4882a593Smuzhiyun #define GEM_DCFG5		0x0290 /* Design Config 5 */
165*4882a593Smuzhiyun #define GEM_DCFG6		0x0294 /* Design Config 6 */
166*4882a593Smuzhiyun #define GEM_DCFG7		0x0298 /* Design Config 7 */
167*4882a593Smuzhiyun #define GEM_DCFG8		0x029C /* Design Config 8 */
168*4882a593Smuzhiyun #define GEM_DCFG10		0x02A4 /* Design Config 10 */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define GEM_TXBDCTRL	0x04cc /* TX Buffer Descriptor control register */
171*4882a593Smuzhiyun #define GEM_RXBDCTRL	0x04d0 /* RX Buffer Descriptor control register */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Screener Type 2 match registers */
174*4882a593Smuzhiyun #define GEM_SCRT2		0x540
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* EtherType registers */
177*4882a593Smuzhiyun #define GEM_ETHT		0x06E0
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* Type 2 compare registers */
180*4882a593Smuzhiyun #define GEM_T2CMPW0		0x0700
181*4882a593Smuzhiyun #define GEM_T2CMPW1		0x0704
182*4882a593Smuzhiyun #define T2CMP_OFST(t2idx)	(t2idx * 2)
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* type 2 compare registers
185*4882a593Smuzhiyun  * each location requires 3 compare regs
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define GEM_IP4SRC_CMP(idx)		(idx * 3)
188*4882a593Smuzhiyun #define GEM_IP4DST_CMP(idx)		(idx * 3 + 1)
189*4882a593Smuzhiyun #define GEM_PORT_CMP(idx)		(idx * 3 + 2)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Which screening type 2 EtherType register will be used (0 - 7) */
192*4882a593Smuzhiyun #define SCRT2_ETHT		0
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define GEM_ISR(hw_q)		(0x0400 + ((hw_q) << 2))
195*4882a593Smuzhiyun #define GEM_TBQP(hw_q)		(0x0440 + ((hw_q) << 2))
196*4882a593Smuzhiyun #define GEM_TBQPH(hw_q)		(0x04C8)
197*4882a593Smuzhiyun #define GEM_RBQP(hw_q)		(0x0480 + ((hw_q) << 2))
198*4882a593Smuzhiyun #define GEM_RBQS(hw_q)		(0x04A0 + ((hw_q) << 2))
199*4882a593Smuzhiyun #define GEM_RBQPH(hw_q)		(0x04D4)
200*4882a593Smuzhiyun #define GEM_IER(hw_q)		(0x0600 + ((hw_q) << 2))
201*4882a593Smuzhiyun #define GEM_IDR(hw_q)		(0x0620 + ((hw_q) << 2))
202*4882a593Smuzhiyun #define GEM_IMR(hw_q)		(0x0640 + ((hw_q) << 2))
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* Bitfields in NCR */
205*4882a593Smuzhiyun #define MACB_LB_OFFSET		0 /* reserved */
206*4882a593Smuzhiyun #define MACB_LB_SIZE		1
207*4882a593Smuzhiyun #define MACB_LLB_OFFSET		1 /* Loop back local */
208*4882a593Smuzhiyun #define MACB_LLB_SIZE		1
209*4882a593Smuzhiyun #define MACB_RE_OFFSET		2 /* Receive enable */
210*4882a593Smuzhiyun #define MACB_RE_SIZE		1
211*4882a593Smuzhiyun #define MACB_TE_OFFSET		3 /* Transmit enable */
212*4882a593Smuzhiyun #define MACB_TE_SIZE		1
213*4882a593Smuzhiyun #define MACB_MPE_OFFSET		4 /* Management port enable */
214*4882a593Smuzhiyun #define MACB_MPE_SIZE		1
215*4882a593Smuzhiyun #define MACB_CLRSTAT_OFFSET	5 /* Clear stats regs */
216*4882a593Smuzhiyun #define MACB_CLRSTAT_SIZE	1
217*4882a593Smuzhiyun #define MACB_INCSTAT_OFFSET	6 /* Incremental stats regs */
218*4882a593Smuzhiyun #define MACB_INCSTAT_SIZE	1
219*4882a593Smuzhiyun #define MACB_WESTAT_OFFSET	7 /* Write enable stats regs */
220*4882a593Smuzhiyun #define MACB_WESTAT_SIZE	1
221*4882a593Smuzhiyun #define MACB_BP_OFFSET		8 /* Back pressure */
222*4882a593Smuzhiyun #define MACB_BP_SIZE		1
223*4882a593Smuzhiyun #define MACB_TSTART_OFFSET	9 /* Start transmission */
224*4882a593Smuzhiyun #define MACB_TSTART_SIZE	1
225*4882a593Smuzhiyun #define MACB_THALT_OFFSET	10 /* Transmit halt */
226*4882a593Smuzhiyun #define MACB_THALT_SIZE		1
227*4882a593Smuzhiyun #define MACB_NCR_TPF_OFFSET	11 /* Transmit pause frame */
228*4882a593Smuzhiyun #define MACB_NCR_TPF_SIZE	1
229*4882a593Smuzhiyun #define MACB_TZQ_OFFSET		12 /* Transmit zero quantum pause frame */
230*4882a593Smuzhiyun #define MACB_TZQ_SIZE		1
231*4882a593Smuzhiyun #define MACB_SRTSM_OFFSET	15
232*4882a593Smuzhiyun #define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */
233*4882a593Smuzhiyun #define MACB_OSSMODE_SIZE	1
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Bitfields in NCFGR */
236*4882a593Smuzhiyun #define MACB_SPD_OFFSET		0 /* Speed */
237*4882a593Smuzhiyun #define MACB_SPD_SIZE		1
238*4882a593Smuzhiyun #define MACB_FD_OFFSET		1 /* Full duplex */
239*4882a593Smuzhiyun #define MACB_FD_SIZE		1
240*4882a593Smuzhiyun #define MACB_BIT_RATE_OFFSET	2 /* Discard non-VLAN frames */
241*4882a593Smuzhiyun #define MACB_BIT_RATE_SIZE	1
242*4882a593Smuzhiyun #define MACB_JFRAME_OFFSET	3 /* reserved */
243*4882a593Smuzhiyun #define MACB_JFRAME_SIZE	1
244*4882a593Smuzhiyun #define MACB_CAF_OFFSET		4 /* Copy all frames */
245*4882a593Smuzhiyun #define MACB_CAF_SIZE		1
246*4882a593Smuzhiyun #define MACB_NBC_OFFSET		5 /* No broadcast */
247*4882a593Smuzhiyun #define MACB_NBC_SIZE		1
248*4882a593Smuzhiyun #define MACB_NCFGR_MTI_OFFSET	6 /* Multicast hash enable */
249*4882a593Smuzhiyun #define MACB_NCFGR_MTI_SIZE	1
250*4882a593Smuzhiyun #define MACB_UNI_OFFSET		7 /* Unicast hash enable */
251*4882a593Smuzhiyun #define MACB_UNI_SIZE		1
252*4882a593Smuzhiyun #define MACB_BIG_OFFSET		8 /* Receive 1536 byte frames */
253*4882a593Smuzhiyun #define MACB_BIG_SIZE		1
254*4882a593Smuzhiyun #define MACB_EAE_OFFSET		9 /* External address match enable */
255*4882a593Smuzhiyun #define MACB_EAE_SIZE		1
256*4882a593Smuzhiyun #define MACB_CLK_OFFSET		10
257*4882a593Smuzhiyun #define MACB_CLK_SIZE		2
258*4882a593Smuzhiyun #define MACB_RTY_OFFSET		12 /* Retry test */
259*4882a593Smuzhiyun #define MACB_RTY_SIZE		1
260*4882a593Smuzhiyun #define MACB_PAE_OFFSET		13 /* Pause enable */
261*4882a593Smuzhiyun #define MACB_PAE_SIZE		1
262*4882a593Smuzhiyun #define MACB_RM9200_RMII_OFFSET	13 /* AT91RM9200 only */
263*4882a593Smuzhiyun #define MACB_RM9200_RMII_SIZE	1  /* AT91RM9200 only */
264*4882a593Smuzhiyun #define MACB_RBOF_OFFSET	14 /* Receive buffer offset */
265*4882a593Smuzhiyun #define MACB_RBOF_SIZE		2
266*4882a593Smuzhiyun #define MACB_RLCE_OFFSET	16 /* Length field error frame discard */
267*4882a593Smuzhiyun #define MACB_RLCE_SIZE		1
268*4882a593Smuzhiyun #define MACB_DRFCS_OFFSET	17 /* FCS remove */
269*4882a593Smuzhiyun #define MACB_DRFCS_SIZE		1
270*4882a593Smuzhiyun #define MACB_EFRHD_OFFSET	18
271*4882a593Smuzhiyun #define MACB_EFRHD_SIZE		1
272*4882a593Smuzhiyun #define MACB_IRXFCS_OFFSET	19
273*4882a593Smuzhiyun #define MACB_IRXFCS_SIZE	1
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* GEM specific NCFGR bitfields. */
276*4882a593Smuzhiyun #define GEM_GBE_OFFSET		10 /* Gigabit mode enable */
277*4882a593Smuzhiyun #define GEM_GBE_SIZE		1
278*4882a593Smuzhiyun #define GEM_PCSSEL_OFFSET	11
279*4882a593Smuzhiyun #define GEM_PCSSEL_SIZE		1
280*4882a593Smuzhiyun #define GEM_CLK_OFFSET		18 /* MDC clock division */
281*4882a593Smuzhiyun #define GEM_CLK_SIZE		3
282*4882a593Smuzhiyun #define GEM_DBW_OFFSET		21 /* Data bus width */
283*4882a593Smuzhiyun #define GEM_DBW_SIZE		2
284*4882a593Smuzhiyun #define GEM_RXCOEN_OFFSET	24
285*4882a593Smuzhiyun #define GEM_RXCOEN_SIZE		1
286*4882a593Smuzhiyun #define GEM_SGMIIEN_OFFSET	27
287*4882a593Smuzhiyun #define GEM_SGMIIEN_SIZE	1
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* Constants for data bus width. */
291*4882a593Smuzhiyun #define GEM_DBW32		0 /* 32 bit AMBA AHB data bus width */
292*4882a593Smuzhiyun #define GEM_DBW64		1 /* 64 bit AMBA AHB data bus width */
293*4882a593Smuzhiyun #define GEM_DBW128		2 /* 128 bit AMBA AHB data bus width */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Bitfields in DMACFG. */
296*4882a593Smuzhiyun #define GEM_FBLDO_OFFSET	0 /* fixed burst length for DMA */
297*4882a593Smuzhiyun #define GEM_FBLDO_SIZE		5
298*4882a593Smuzhiyun #define GEM_ENDIA_DESC_OFFSET	6 /* endian swap mode for management descriptor access */
299*4882a593Smuzhiyun #define GEM_ENDIA_DESC_SIZE	1
300*4882a593Smuzhiyun #define GEM_ENDIA_PKT_OFFSET	7 /* endian swap mode for packet data access */
301*4882a593Smuzhiyun #define GEM_ENDIA_PKT_SIZE	1
302*4882a593Smuzhiyun #define GEM_RXBMS_OFFSET	8 /* RX packet buffer memory size select */
303*4882a593Smuzhiyun #define GEM_RXBMS_SIZE		2
304*4882a593Smuzhiyun #define GEM_TXPBMS_OFFSET	10 /* TX packet buffer memory size select */
305*4882a593Smuzhiyun #define GEM_TXPBMS_SIZE		1
306*4882a593Smuzhiyun #define GEM_TXCOEN_OFFSET	11 /* TX IP/TCP/UDP checksum gen offload */
307*4882a593Smuzhiyun #define GEM_TXCOEN_SIZE		1
308*4882a593Smuzhiyun #define GEM_RXBS_OFFSET		16 /* DMA receive buffer size */
309*4882a593Smuzhiyun #define GEM_RXBS_SIZE		8
310*4882a593Smuzhiyun #define GEM_DDRP_OFFSET		24 /* disc_when_no_ahb */
311*4882a593Smuzhiyun #define GEM_DDRP_SIZE		1
312*4882a593Smuzhiyun #define GEM_RXEXT_OFFSET	28 /* RX extended Buffer Descriptor mode */
313*4882a593Smuzhiyun #define GEM_RXEXT_SIZE		1
314*4882a593Smuzhiyun #define GEM_TXEXT_OFFSET	29 /* TX extended Buffer Descriptor mode */
315*4882a593Smuzhiyun #define GEM_TXEXT_SIZE		1
316*4882a593Smuzhiyun #define GEM_ADDR64_OFFSET	30 /* Address bus width - 64b or 32b */
317*4882a593Smuzhiyun #define GEM_ADDR64_SIZE		1
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* Bitfields in NSR */
321*4882a593Smuzhiyun #define MACB_NSR_LINK_OFFSET	0 /* pcs_link_state */
322*4882a593Smuzhiyun #define MACB_NSR_LINK_SIZE	1
323*4882a593Smuzhiyun #define MACB_MDIO_OFFSET	1 /* status of the mdio_in pin */
324*4882a593Smuzhiyun #define MACB_MDIO_SIZE		1
325*4882a593Smuzhiyun #define MACB_IDLE_OFFSET	2 /* The PHY management logic is idle */
326*4882a593Smuzhiyun #define MACB_IDLE_SIZE		1
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* Bitfields in TSR */
329*4882a593Smuzhiyun #define MACB_UBR_OFFSET		0 /* Used bit read */
330*4882a593Smuzhiyun #define MACB_UBR_SIZE		1
331*4882a593Smuzhiyun #define MACB_COL_OFFSET		1 /* Collision occurred */
332*4882a593Smuzhiyun #define MACB_COL_SIZE		1
333*4882a593Smuzhiyun #define MACB_TSR_RLE_OFFSET	2 /* Retry limit exceeded */
334*4882a593Smuzhiyun #define MACB_TSR_RLE_SIZE	1
335*4882a593Smuzhiyun #define MACB_TGO_OFFSET		3 /* Transmit go */
336*4882a593Smuzhiyun #define MACB_TGO_SIZE		1
337*4882a593Smuzhiyun #define MACB_BEX_OFFSET		4 /* TX frame corruption due to AHB error */
338*4882a593Smuzhiyun #define MACB_BEX_SIZE		1
339*4882a593Smuzhiyun #define MACB_RM9200_BNQ_OFFSET	4 /* AT91RM9200 only */
340*4882a593Smuzhiyun #define MACB_RM9200_BNQ_SIZE	1 /* AT91RM9200 only */
341*4882a593Smuzhiyun #define MACB_COMP_OFFSET	5 /* Trnasmit complete */
342*4882a593Smuzhiyun #define MACB_COMP_SIZE		1
343*4882a593Smuzhiyun #define MACB_UND_OFFSET		6 /* Trnasmit under run */
344*4882a593Smuzhiyun #define MACB_UND_SIZE		1
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* Bitfields in RSR */
347*4882a593Smuzhiyun #define MACB_BNA_OFFSET		0 /* Buffer not available */
348*4882a593Smuzhiyun #define MACB_BNA_SIZE		1
349*4882a593Smuzhiyun #define MACB_REC_OFFSET		1 /* Frame received */
350*4882a593Smuzhiyun #define MACB_REC_SIZE		1
351*4882a593Smuzhiyun #define MACB_OVR_OFFSET		2 /* Receive overrun */
352*4882a593Smuzhiyun #define MACB_OVR_SIZE		1
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Bitfields in ISR/IER/IDR/IMR */
355*4882a593Smuzhiyun #define MACB_MFD_OFFSET		0 /* Management frame sent */
356*4882a593Smuzhiyun #define MACB_MFD_SIZE		1
357*4882a593Smuzhiyun #define MACB_RCOMP_OFFSET	1 /* Receive complete */
358*4882a593Smuzhiyun #define MACB_RCOMP_SIZE		1
359*4882a593Smuzhiyun #define MACB_RXUBR_OFFSET	2 /* RX used bit read */
360*4882a593Smuzhiyun #define MACB_RXUBR_SIZE		1
361*4882a593Smuzhiyun #define MACB_TXUBR_OFFSET	3 /* TX used bit read */
362*4882a593Smuzhiyun #define MACB_TXUBR_SIZE		1
363*4882a593Smuzhiyun #define MACB_ISR_TUND_OFFSET	4 /* Enable TX buffer under run interrupt */
364*4882a593Smuzhiyun #define MACB_ISR_TUND_SIZE	1
365*4882a593Smuzhiyun #define MACB_ISR_RLE_OFFSET	5 /* EN retry exceeded/late coll interrupt */
366*4882a593Smuzhiyun #define MACB_ISR_RLE_SIZE	1
367*4882a593Smuzhiyun #define MACB_TXERR_OFFSET	6 /* EN TX frame corrupt from error interrupt */
368*4882a593Smuzhiyun #define MACB_TXERR_SIZE		1
369*4882a593Smuzhiyun #define MACB_RM9200_TBRE_OFFSET	6 /* EN may send new frame interrupt (RM9200) */
370*4882a593Smuzhiyun #define MACB_RM9200_TBRE_SIZE	1
371*4882a593Smuzhiyun #define MACB_TCOMP_OFFSET	7 /* Enable transmit complete interrupt */
372*4882a593Smuzhiyun #define MACB_TCOMP_SIZE		1
373*4882a593Smuzhiyun #define MACB_ISR_LINK_OFFSET	9 /* Enable link change interrupt */
374*4882a593Smuzhiyun #define MACB_ISR_LINK_SIZE	1
375*4882a593Smuzhiyun #define MACB_ISR_ROVR_OFFSET	10 /* Enable receive overrun interrupt */
376*4882a593Smuzhiyun #define MACB_ISR_ROVR_SIZE	1
377*4882a593Smuzhiyun #define MACB_HRESP_OFFSET	11 /* Enable hrsep not OK interrupt */
378*4882a593Smuzhiyun #define MACB_HRESP_SIZE		1
379*4882a593Smuzhiyun #define MACB_PFR_OFFSET		12 /* Enable pause frame w/ quantum interrupt */
380*4882a593Smuzhiyun #define MACB_PFR_SIZE		1
381*4882a593Smuzhiyun #define MACB_PTZ_OFFSET		13 /* Enable pause time zero interrupt */
382*4882a593Smuzhiyun #define MACB_PTZ_SIZE		1
383*4882a593Smuzhiyun #define MACB_WOL_OFFSET		14 /* Enable wake-on-lan interrupt */
384*4882a593Smuzhiyun #define MACB_WOL_SIZE		1
385*4882a593Smuzhiyun #define MACB_DRQFR_OFFSET	18 /* PTP Delay Request Frame Received */
386*4882a593Smuzhiyun #define MACB_DRQFR_SIZE		1
387*4882a593Smuzhiyun #define MACB_SFR_OFFSET		19 /* PTP Sync Frame Received */
388*4882a593Smuzhiyun #define MACB_SFR_SIZE		1
389*4882a593Smuzhiyun #define MACB_DRQFT_OFFSET	20 /* PTP Delay Request Frame Transmitted */
390*4882a593Smuzhiyun #define MACB_DRQFT_SIZE		1
391*4882a593Smuzhiyun #define MACB_SFT_OFFSET		21 /* PTP Sync Frame Transmitted */
392*4882a593Smuzhiyun #define MACB_SFT_SIZE		1
393*4882a593Smuzhiyun #define MACB_PDRQFR_OFFSET	22 /* PDelay Request Frame Received */
394*4882a593Smuzhiyun #define MACB_PDRQFR_SIZE	1
395*4882a593Smuzhiyun #define MACB_PDRSFR_OFFSET	23 /* PDelay Response Frame Received */
396*4882a593Smuzhiyun #define MACB_PDRSFR_SIZE	1
397*4882a593Smuzhiyun #define MACB_PDRQFT_OFFSET	24 /* PDelay Request Frame Transmitted */
398*4882a593Smuzhiyun #define MACB_PDRQFT_SIZE	1
399*4882a593Smuzhiyun #define MACB_PDRSFT_OFFSET	25 /* PDelay Response Frame Transmitted */
400*4882a593Smuzhiyun #define MACB_PDRSFT_SIZE	1
401*4882a593Smuzhiyun #define MACB_SRI_OFFSET		26 /* TSU Seconds Register Increment */
402*4882a593Smuzhiyun #define MACB_SRI_SIZE		1
403*4882a593Smuzhiyun #define GEM_WOL_OFFSET		28 /* Enable wake-on-lan interrupt */
404*4882a593Smuzhiyun #define GEM_WOL_SIZE		1
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* Timer increment fields */
407*4882a593Smuzhiyun #define MACB_TI_CNS_OFFSET	0
408*4882a593Smuzhiyun #define MACB_TI_CNS_SIZE	8
409*4882a593Smuzhiyun #define MACB_TI_ACNS_OFFSET	8
410*4882a593Smuzhiyun #define MACB_TI_ACNS_SIZE	8
411*4882a593Smuzhiyun #define MACB_TI_NIT_OFFSET	16
412*4882a593Smuzhiyun #define MACB_TI_NIT_SIZE	8
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /* Bitfields in MAN */
415*4882a593Smuzhiyun #define MACB_DATA_OFFSET	0 /* data */
416*4882a593Smuzhiyun #define MACB_DATA_SIZE		16
417*4882a593Smuzhiyun #define MACB_CODE_OFFSET	16 /* Must be written to 10 */
418*4882a593Smuzhiyun #define MACB_CODE_SIZE		2
419*4882a593Smuzhiyun #define MACB_REGA_OFFSET	18 /* Register address */
420*4882a593Smuzhiyun #define MACB_REGA_SIZE		5
421*4882a593Smuzhiyun #define MACB_PHYA_OFFSET	23 /* PHY address */
422*4882a593Smuzhiyun #define MACB_PHYA_SIZE		5
423*4882a593Smuzhiyun #define MACB_RW_OFFSET		28 /* Operation. 10 is read. 01 is write. */
424*4882a593Smuzhiyun #define MACB_RW_SIZE		2
425*4882a593Smuzhiyun #define MACB_SOF_OFFSET		30 /* Must be written to 1 for Clause 22 */
426*4882a593Smuzhiyun #define MACB_SOF_SIZE		2
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /* Bitfields in USRIO (AVR32) */
429*4882a593Smuzhiyun #define MACB_MII_OFFSET				0
430*4882a593Smuzhiyun #define MACB_MII_SIZE				1
431*4882a593Smuzhiyun #define MACB_EAM_OFFSET				1
432*4882a593Smuzhiyun #define MACB_EAM_SIZE				1
433*4882a593Smuzhiyun #define MACB_TX_PAUSE_OFFSET			2
434*4882a593Smuzhiyun #define MACB_TX_PAUSE_SIZE			1
435*4882a593Smuzhiyun #define MACB_TX_PAUSE_ZERO_OFFSET		3
436*4882a593Smuzhiyun #define MACB_TX_PAUSE_ZERO_SIZE			1
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Bitfields in USRIO (AT91) */
439*4882a593Smuzhiyun #define MACB_RMII_OFFSET			0
440*4882a593Smuzhiyun #define MACB_RMII_SIZE				1
441*4882a593Smuzhiyun #define GEM_RGMII_OFFSET			0 /* GEM gigabit mode */
442*4882a593Smuzhiyun #define GEM_RGMII_SIZE				1
443*4882a593Smuzhiyun #define MACB_CLKEN_OFFSET			1
444*4882a593Smuzhiyun #define MACB_CLKEN_SIZE				1
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* Bitfields in WOL */
447*4882a593Smuzhiyun #define MACB_IP_OFFSET				0
448*4882a593Smuzhiyun #define MACB_IP_SIZE				16
449*4882a593Smuzhiyun #define MACB_MAG_OFFSET				16
450*4882a593Smuzhiyun #define MACB_MAG_SIZE				1
451*4882a593Smuzhiyun #define MACB_ARP_OFFSET				17
452*4882a593Smuzhiyun #define MACB_ARP_SIZE				1
453*4882a593Smuzhiyun #define MACB_SA1_OFFSET				18
454*4882a593Smuzhiyun #define MACB_SA1_SIZE				1
455*4882a593Smuzhiyun #define MACB_WOL_MTI_OFFSET			19
456*4882a593Smuzhiyun #define MACB_WOL_MTI_SIZE			1
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Bitfields in MID */
459*4882a593Smuzhiyun #define MACB_IDNUM_OFFSET			16
460*4882a593Smuzhiyun #define MACB_IDNUM_SIZE				12
461*4882a593Smuzhiyun #define MACB_REV_OFFSET				0
462*4882a593Smuzhiyun #define MACB_REV_SIZE				16
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Bitfields in DCFG1. */
465*4882a593Smuzhiyun #define GEM_IRQCOR_OFFSET			23
466*4882a593Smuzhiyun #define GEM_IRQCOR_SIZE				1
467*4882a593Smuzhiyun #define GEM_DBWDEF_OFFSET			25
468*4882a593Smuzhiyun #define GEM_DBWDEF_SIZE				3
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* Bitfields in DCFG2. */
471*4882a593Smuzhiyun #define GEM_RX_PKT_BUFF_OFFSET			20
472*4882a593Smuzhiyun #define GEM_RX_PKT_BUFF_SIZE			1
473*4882a593Smuzhiyun #define GEM_TX_PKT_BUFF_OFFSET			21
474*4882a593Smuzhiyun #define GEM_TX_PKT_BUFF_SIZE			1
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* Bitfields in DCFG5. */
478*4882a593Smuzhiyun #define GEM_TSU_OFFSET				8
479*4882a593Smuzhiyun #define GEM_TSU_SIZE				1
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* Bitfields in DCFG6. */
482*4882a593Smuzhiyun #define GEM_PBUF_LSO_OFFSET			27
483*4882a593Smuzhiyun #define GEM_PBUF_LSO_SIZE			1
484*4882a593Smuzhiyun #define GEM_DAW64_OFFSET			23
485*4882a593Smuzhiyun #define GEM_DAW64_SIZE				1
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /* Bitfields in DCFG8. */
488*4882a593Smuzhiyun #define GEM_T1SCR_OFFSET			24
489*4882a593Smuzhiyun #define GEM_T1SCR_SIZE				8
490*4882a593Smuzhiyun #define GEM_T2SCR_OFFSET			16
491*4882a593Smuzhiyun #define GEM_T2SCR_SIZE				8
492*4882a593Smuzhiyun #define GEM_SCR2ETH_OFFSET			8
493*4882a593Smuzhiyun #define GEM_SCR2ETH_SIZE			8
494*4882a593Smuzhiyun #define GEM_SCR2CMP_OFFSET			0
495*4882a593Smuzhiyun #define GEM_SCR2CMP_SIZE			8
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* Bitfields in DCFG10 */
498*4882a593Smuzhiyun #define GEM_TXBD_RDBUFF_OFFSET			12
499*4882a593Smuzhiyun #define GEM_TXBD_RDBUFF_SIZE			4
500*4882a593Smuzhiyun #define GEM_RXBD_RDBUFF_OFFSET			8
501*4882a593Smuzhiyun #define GEM_RXBD_RDBUFF_SIZE			4
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* Bitfields in TISUBN */
504*4882a593Smuzhiyun #define GEM_SUBNSINCR_OFFSET			0
505*4882a593Smuzhiyun #define GEM_SUBNSINCRL_OFFSET			24
506*4882a593Smuzhiyun #define GEM_SUBNSINCRL_SIZE			8
507*4882a593Smuzhiyun #define GEM_SUBNSINCRH_OFFSET			0
508*4882a593Smuzhiyun #define GEM_SUBNSINCRH_SIZE			16
509*4882a593Smuzhiyun #define GEM_SUBNSINCR_SIZE			24
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* Bitfields in TI */
512*4882a593Smuzhiyun #define GEM_NSINCR_OFFSET			0
513*4882a593Smuzhiyun #define GEM_NSINCR_SIZE				8
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /* Bitfields in TSH */
516*4882a593Smuzhiyun #define GEM_TSH_OFFSET				0 /* TSU timer value (s). MSB [47:32] of seconds timer count */
517*4882a593Smuzhiyun #define GEM_TSH_SIZE				16
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun /* Bitfields in TSL */
520*4882a593Smuzhiyun #define GEM_TSL_OFFSET				0 /* TSU timer value (s). LSB [31:0] of seconds timer count */
521*4882a593Smuzhiyun #define GEM_TSL_SIZE				32
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* Bitfields in TN */
524*4882a593Smuzhiyun #define GEM_TN_OFFSET				0 /* TSU timer value (ns) */
525*4882a593Smuzhiyun #define GEM_TN_SIZE					30
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* Bitfields in TXBDCTRL */
528*4882a593Smuzhiyun #define GEM_TXTSMODE_OFFSET			4 /* TX Descriptor Timestamp Insertion mode */
529*4882a593Smuzhiyun #define GEM_TXTSMODE_SIZE			2
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* Bitfields in RXBDCTRL */
532*4882a593Smuzhiyun #define GEM_RXTSMODE_OFFSET			4 /* RX Descriptor Timestamp Insertion mode */
533*4882a593Smuzhiyun #define GEM_RXTSMODE_SIZE			2
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /* Bitfields in SCRT2 */
536*4882a593Smuzhiyun #define GEM_QUEUE_OFFSET			0 /* Queue Number */
537*4882a593Smuzhiyun #define GEM_QUEUE_SIZE				4
538*4882a593Smuzhiyun #define GEM_VLANPR_OFFSET			4 /* VLAN Priority */
539*4882a593Smuzhiyun #define GEM_VLANPR_SIZE				3
540*4882a593Smuzhiyun #define GEM_VLANEN_OFFSET			8 /* VLAN Enable */
541*4882a593Smuzhiyun #define GEM_VLANEN_SIZE				1
542*4882a593Smuzhiyun #define GEM_ETHT2IDX_OFFSET			9 /* Index to screener type 2 EtherType register */
543*4882a593Smuzhiyun #define GEM_ETHT2IDX_SIZE			3
544*4882a593Smuzhiyun #define GEM_ETHTEN_OFFSET			12 /* EtherType Enable */
545*4882a593Smuzhiyun #define GEM_ETHTEN_SIZE				1
546*4882a593Smuzhiyun #define GEM_CMPA_OFFSET				13 /* Compare A - Index to screener type 2 Compare register */
547*4882a593Smuzhiyun #define GEM_CMPA_SIZE				5
548*4882a593Smuzhiyun #define GEM_CMPAEN_OFFSET			18 /* Compare A Enable */
549*4882a593Smuzhiyun #define GEM_CMPAEN_SIZE				1
550*4882a593Smuzhiyun #define GEM_CMPB_OFFSET				19 /* Compare B - Index to screener type 2 Compare register */
551*4882a593Smuzhiyun #define GEM_CMPB_SIZE				5
552*4882a593Smuzhiyun #define GEM_CMPBEN_OFFSET			24 /* Compare B Enable */
553*4882a593Smuzhiyun #define GEM_CMPBEN_SIZE				1
554*4882a593Smuzhiyun #define GEM_CMPC_OFFSET				25 /* Compare C - Index to screener type 2 Compare register */
555*4882a593Smuzhiyun #define GEM_CMPC_SIZE				5
556*4882a593Smuzhiyun #define GEM_CMPCEN_OFFSET			30 /* Compare C Enable */
557*4882a593Smuzhiyun #define GEM_CMPCEN_SIZE				1
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* Bitfields in ETHT */
560*4882a593Smuzhiyun #define GEM_ETHTCMP_OFFSET			0 /* EtherType compare value */
561*4882a593Smuzhiyun #define GEM_ETHTCMP_SIZE			16
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /* Bitfields in T2CMPW0 */
564*4882a593Smuzhiyun #define GEM_T2CMP_OFFSET			16 /* 0xFFFF0000 compare value */
565*4882a593Smuzhiyun #define GEM_T2CMP_SIZE				16
566*4882a593Smuzhiyun #define GEM_T2MASK_OFFSET			0 /* 0x0000FFFF compare value or mask */
567*4882a593Smuzhiyun #define GEM_T2MASK_SIZE				16
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /* Bitfields in T2CMPW1 */
570*4882a593Smuzhiyun #define GEM_T2DISMSK_OFFSET			9 /* disable mask */
571*4882a593Smuzhiyun #define GEM_T2DISMSK_SIZE			1
572*4882a593Smuzhiyun #define GEM_T2CMPOFST_OFFSET			7 /* compare offset */
573*4882a593Smuzhiyun #define GEM_T2CMPOFST_SIZE			2
574*4882a593Smuzhiyun #define GEM_T2OFST_OFFSET			0 /* offset value */
575*4882a593Smuzhiyun #define GEM_T2OFST_SIZE				7
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* Offset for screener type 2 compare values (T2CMPOFST).
578*4882a593Smuzhiyun  * Note the offset is applied after the specified point,
579*4882a593Smuzhiyun  * e.g. GEM_T2COMPOFST_ETYPE denotes the EtherType field, so an offset
580*4882a593Smuzhiyun  * of 12 bytes from this would be the source IP address in an IP header
581*4882a593Smuzhiyun  */
582*4882a593Smuzhiyun #define GEM_T2COMPOFST_SOF		0
583*4882a593Smuzhiyun #define GEM_T2COMPOFST_ETYPE	1
584*4882a593Smuzhiyun #define GEM_T2COMPOFST_IPHDR	2
585*4882a593Smuzhiyun #define GEM_T2COMPOFST_TCPUDP	3
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /* offset from EtherType to IP address */
588*4882a593Smuzhiyun #define ETYPE_SRCIP_OFFSET			12
589*4882a593Smuzhiyun #define ETYPE_DSTIP_OFFSET			16
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /* offset from IP header to port */
592*4882a593Smuzhiyun #define IPHDR_SRCPORT_OFFSET		0
593*4882a593Smuzhiyun #define IPHDR_DSTPORT_OFFSET		2
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun /* Transmit DMA buffer descriptor Word 1 */
596*4882a593Smuzhiyun #define GEM_DMA_TXVALID_OFFSET		23 /* timestamp has been captured in the Buffer Descriptor */
597*4882a593Smuzhiyun #define GEM_DMA_TXVALID_SIZE		1
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /* Receive DMA buffer descriptor Word 0 */
600*4882a593Smuzhiyun #define GEM_DMA_RXVALID_OFFSET		2 /* indicates a valid timestamp in the Buffer Descriptor */
601*4882a593Smuzhiyun #define GEM_DMA_RXVALID_SIZE		1
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun /* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */
604*4882a593Smuzhiyun #define GEM_DMA_SECL_OFFSET			30 /* Timestamp seconds[1:0]  */
605*4882a593Smuzhiyun #define GEM_DMA_SECL_SIZE			2
606*4882a593Smuzhiyun #define GEM_DMA_NSEC_OFFSET			0 /* Timestamp nanosecs [29:0] */
607*4882a593Smuzhiyun #define GEM_DMA_NSEC_SIZE			30
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor.
612*4882a593Smuzhiyun  * Old hardware supports only 6 bit precision but it is enough for PTP.
613*4882a593Smuzhiyun  * Less accuracy is used always instead of checking hardware version.
614*4882a593Smuzhiyun  */
615*4882a593Smuzhiyun #define GEM_DMA_SECH_OFFSET			0 /* Timestamp seconds[5:2] */
616*4882a593Smuzhiyun #define GEM_DMA_SECH_SIZE			4
617*4882a593Smuzhiyun #define GEM_DMA_SEC_WIDTH			(GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE)
618*4882a593Smuzhiyun #define GEM_DMA_SEC_TOP				(1 << GEM_DMA_SEC_WIDTH)
619*4882a593Smuzhiyun #define GEM_DMA_SEC_MASK			(GEM_DMA_SEC_TOP - 1)
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* Bitfields in ADJ */
622*4882a593Smuzhiyun #define GEM_ADDSUB_OFFSET			31
623*4882a593Smuzhiyun #define GEM_ADDSUB_SIZE				1
624*4882a593Smuzhiyun /* Constants for CLK */
625*4882a593Smuzhiyun #define MACB_CLK_DIV8				0
626*4882a593Smuzhiyun #define MACB_CLK_DIV16				1
627*4882a593Smuzhiyun #define MACB_CLK_DIV32				2
628*4882a593Smuzhiyun #define MACB_CLK_DIV64				3
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* GEM specific constants for CLK. */
631*4882a593Smuzhiyun #define GEM_CLK_DIV8				0
632*4882a593Smuzhiyun #define GEM_CLK_DIV16				1
633*4882a593Smuzhiyun #define GEM_CLK_DIV32				2
634*4882a593Smuzhiyun #define GEM_CLK_DIV48				3
635*4882a593Smuzhiyun #define GEM_CLK_DIV64				4
636*4882a593Smuzhiyun #define GEM_CLK_DIV96				5
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* Constants for MAN register */
639*4882a593Smuzhiyun #define MACB_MAN_C22_SOF			1
640*4882a593Smuzhiyun #define MACB_MAN_C22_WRITE			1
641*4882a593Smuzhiyun #define MACB_MAN_C22_READ			2
642*4882a593Smuzhiyun #define MACB_MAN_C22_CODE			2
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #define MACB_MAN_C45_SOF			0
645*4882a593Smuzhiyun #define MACB_MAN_C45_ADDR			0
646*4882a593Smuzhiyun #define MACB_MAN_C45_WRITE			1
647*4882a593Smuzhiyun #define MACB_MAN_C45_POST_READ_INCR		2
648*4882a593Smuzhiyun #define MACB_MAN_C45_READ			3
649*4882a593Smuzhiyun #define MACB_MAN_C45_CODE			2
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /* Capability mask bits */
652*4882a593Smuzhiyun #define MACB_CAPS_ISR_CLEAR_ON_WRITE		0x00000001
653*4882a593Smuzhiyun #define MACB_CAPS_USRIO_HAS_CLKEN		0x00000002
654*4882a593Smuzhiyun #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII	0x00000004
655*4882a593Smuzhiyun #define MACB_CAPS_NO_GIGABIT_HALF		0x00000008
656*4882a593Smuzhiyun #define MACB_CAPS_USRIO_DISABLED		0x00000010
657*4882a593Smuzhiyun #define MACB_CAPS_JUMBO				0x00000020
658*4882a593Smuzhiyun #define MACB_CAPS_GEM_HAS_PTP			0x00000040
659*4882a593Smuzhiyun #define MACB_CAPS_BD_RD_PREFETCH		0x00000080
660*4882a593Smuzhiyun #define MACB_CAPS_NEEDS_RSTONUBR		0x00000100
661*4882a593Smuzhiyun #define MACB_CAPS_MACB_IS_EMAC			0x08000000
662*4882a593Smuzhiyun #define MACB_CAPS_FIFO_MODE			0x10000000
663*4882a593Smuzhiyun #define MACB_CAPS_GIGABIT_MODE_AVAILABLE	0x20000000
664*4882a593Smuzhiyun #define MACB_CAPS_SG_DISABLED			0x40000000
665*4882a593Smuzhiyun #define MACB_CAPS_MACB_IS_GEM			0x80000000
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /* LSO settings */
668*4882a593Smuzhiyun #define MACB_LSO_UFO_ENABLE			0x01
669*4882a593Smuzhiyun #define MACB_LSO_TSO_ENABLE			0x02
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* Bit manipulation macros */
672*4882a593Smuzhiyun #define MACB_BIT(name)					\
673*4882a593Smuzhiyun 	(1 << MACB_##name##_OFFSET)
674*4882a593Smuzhiyun #define MACB_BF(name,value)				\
675*4882a593Smuzhiyun 	(((value) & ((1 << MACB_##name##_SIZE) - 1))	\
676*4882a593Smuzhiyun 	 << MACB_##name##_OFFSET)
677*4882a593Smuzhiyun #define MACB_BFEXT(name,value)\
678*4882a593Smuzhiyun 	(((value) >> MACB_##name##_OFFSET)		\
679*4882a593Smuzhiyun 	 & ((1 << MACB_##name##_SIZE) - 1))
680*4882a593Smuzhiyun #define MACB_BFINS(name,value,old)			\
681*4882a593Smuzhiyun 	(((old) & ~(((1 << MACB_##name##_SIZE) - 1)	\
682*4882a593Smuzhiyun 		    << MACB_##name##_OFFSET))		\
683*4882a593Smuzhiyun 	 | MACB_BF(name,value))
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define GEM_BIT(name)					\
686*4882a593Smuzhiyun 	(1 << GEM_##name##_OFFSET)
687*4882a593Smuzhiyun #define GEM_BF(name, value)				\
688*4882a593Smuzhiyun 	(((value) & ((1 << GEM_##name##_SIZE) - 1))	\
689*4882a593Smuzhiyun 	 << GEM_##name##_OFFSET)
690*4882a593Smuzhiyun #define GEM_BFEXT(name, value)\
691*4882a593Smuzhiyun 	(((value) >> GEM_##name##_OFFSET)		\
692*4882a593Smuzhiyun 	 & ((1 << GEM_##name##_SIZE) - 1))
693*4882a593Smuzhiyun #define GEM_BFINS(name, value, old)			\
694*4882a593Smuzhiyun 	(((old) & ~(((1 << GEM_##name##_SIZE) - 1)	\
695*4882a593Smuzhiyun 		    << GEM_##name##_OFFSET))		\
696*4882a593Smuzhiyun 	 | GEM_BF(name, value))
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /* Register access macros */
699*4882a593Smuzhiyun #define macb_readl(port, reg)		(port)->macb_reg_readl((port), MACB_##reg)
700*4882a593Smuzhiyun #define macb_writel(port, reg, value)	(port)->macb_reg_writel((port), MACB_##reg, (value))
701*4882a593Smuzhiyun #define gem_readl(port, reg)		(port)->macb_reg_readl((port), GEM_##reg)
702*4882a593Smuzhiyun #define gem_writel(port, reg, value)	(port)->macb_reg_writel((port), GEM_##reg, (value))
703*4882a593Smuzhiyun #define queue_readl(queue, reg)		(queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
704*4882a593Smuzhiyun #define queue_writel(queue, reg, value)	(queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
705*4882a593Smuzhiyun #define gem_readl_n(port, reg, idx)		(port)->macb_reg_readl((port), GEM_##reg + idx * 4)
706*4882a593Smuzhiyun #define gem_writel_n(port, reg, idx, value)	(port)->macb_reg_writel((port), GEM_##reg + idx * 4, (value))
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #define PTP_TS_BUFFER_SIZE		128 /* must be power of 2 */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun /* Conditional GEM/MACB macros.  These perform the operation to the correct
711*4882a593Smuzhiyun  * register dependent on whether the device is a GEM or a MACB.  For registers
712*4882a593Smuzhiyun  * and bitfields that are common across both devices, use macb_{read,write}l
713*4882a593Smuzhiyun  * to avoid the cost of the conditional.
714*4882a593Smuzhiyun  */
715*4882a593Smuzhiyun #define macb_or_gem_writel(__bp, __reg, __value) \
716*4882a593Smuzhiyun 	({ \
717*4882a593Smuzhiyun 		if (macb_is_gem((__bp))) \
718*4882a593Smuzhiyun 			gem_writel((__bp), __reg, __value); \
719*4882a593Smuzhiyun 		else \
720*4882a593Smuzhiyun 			macb_writel((__bp), __reg, __value); \
721*4882a593Smuzhiyun 	})
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #define macb_or_gem_readl(__bp, __reg) \
724*4882a593Smuzhiyun 	({ \
725*4882a593Smuzhiyun 		u32 __v; \
726*4882a593Smuzhiyun 		if (macb_is_gem((__bp))) \
727*4882a593Smuzhiyun 			__v = gem_readl((__bp), __reg); \
728*4882a593Smuzhiyun 		else \
729*4882a593Smuzhiyun 			__v = macb_readl((__bp), __reg); \
730*4882a593Smuzhiyun 		__v; \
731*4882a593Smuzhiyun 	})
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun #define MACB_READ_NSR(bp)	macb_readl(bp, NSR)
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /* struct macb_dma_desc - Hardware DMA descriptor
736*4882a593Smuzhiyun  * @addr: DMA address of data buffer
737*4882a593Smuzhiyun  * @ctrl: Control and status bits
738*4882a593Smuzhiyun  */
739*4882a593Smuzhiyun struct macb_dma_desc {
740*4882a593Smuzhiyun 	u32	addr;
741*4882a593Smuzhiyun 	u32	ctrl;
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun #ifdef MACB_EXT_DESC
745*4882a593Smuzhiyun #define HW_DMA_CAP_32B		0
746*4882a593Smuzhiyun #define HW_DMA_CAP_64B		(1 << 0)
747*4882a593Smuzhiyun #define HW_DMA_CAP_PTP		(1 << 1)
748*4882a593Smuzhiyun #define HW_DMA_CAP_64B_PTP	(HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun struct macb_dma_desc_64 {
751*4882a593Smuzhiyun 	u32 addrh;
752*4882a593Smuzhiyun 	u32 resvd;
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun struct macb_dma_desc_ptp {
756*4882a593Smuzhiyun 	u32	ts_1;
757*4882a593Smuzhiyun 	u32	ts_2;
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun struct gem_tx_ts {
761*4882a593Smuzhiyun 	struct sk_buff *skb;
762*4882a593Smuzhiyun 	struct macb_dma_desc_ptp desc_ptp;
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /* DMA descriptor bitfields */
767*4882a593Smuzhiyun #define MACB_RX_USED_OFFSET			0
768*4882a593Smuzhiyun #define MACB_RX_USED_SIZE			1
769*4882a593Smuzhiyun #define MACB_RX_WRAP_OFFSET			1
770*4882a593Smuzhiyun #define MACB_RX_WRAP_SIZE			1
771*4882a593Smuzhiyun #define MACB_RX_WADDR_OFFSET			2
772*4882a593Smuzhiyun #define MACB_RX_WADDR_SIZE			30
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun #define MACB_RX_FRMLEN_OFFSET			0
775*4882a593Smuzhiyun #define MACB_RX_FRMLEN_SIZE			12
776*4882a593Smuzhiyun #define MACB_RX_OFFSET_OFFSET			12
777*4882a593Smuzhiyun #define MACB_RX_OFFSET_SIZE			2
778*4882a593Smuzhiyun #define MACB_RX_SOF_OFFSET			14
779*4882a593Smuzhiyun #define MACB_RX_SOF_SIZE			1
780*4882a593Smuzhiyun #define MACB_RX_EOF_OFFSET			15
781*4882a593Smuzhiyun #define MACB_RX_EOF_SIZE			1
782*4882a593Smuzhiyun #define MACB_RX_CFI_OFFSET			16
783*4882a593Smuzhiyun #define MACB_RX_CFI_SIZE			1
784*4882a593Smuzhiyun #define MACB_RX_VLAN_PRI_OFFSET			17
785*4882a593Smuzhiyun #define MACB_RX_VLAN_PRI_SIZE			3
786*4882a593Smuzhiyun #define MACB_RX_PRI_TAG_OFFSET			20
787*4882a593Smuzhiyun #define MACB_RX_PRI_TAG_SIZE			1
788*4882a593Smuzhiyun #define MACB_RX_VLAN_TAG_OFFSET			21
789*4882a593Smuzhiyun #define MACB_RX_VLAN_TAG_SIZE			1
790*4882a593Smuzhiyun #define MACB_RX_TYPEID_MATCH_OFFSET		22
791*4882a593Smuzhiyun #define MACB_RX_TYPEID_MATCH_SIZE		1
792*4882a593Smuzhiyun #define MACB_RX_SA4_MATCH_OFFSET		23
793*4882a593Smuzhiyun #define MACB_RX_SA4_MATCH_SIZE			1
794*4882a593Smuzhiyun #define MACB_RX_SA3_MATCH_OFFSET		24
795*4882a593Smuzhiyun #define MACB_RX_SA3_MATCH_SIZE			1
796*4882a593Smuzhiyun #define MACB_RX_SA2_MATCH_OFFSET		25
797*4882a593Smuzhiyun #define MACB_RX_SA2_MATCH_SIZE			1
798*4882a593Smuzhiyun #define MACB_RX_SA1_MATCH_OFFSET		26
799*4882a593Smuzhiyun #define MACB_RX_SA1_MATCH_SIZE			1
800*4882a593Smuzhiyun #define MACB_RX_EXT_MATCH_OFFSET		28
801*4882a593Smuzhiyun #define MACB_RX_EXT_MATCH_SIZE			1
802*4882a593Smuzhiyun #define MACB_RX_UHASH_MATCH_OFFSET		29
803*4882a593Smuzhiyun #define MACB_RX_UHASH_MATCH_SIZE		1
804*4882a593Smuzhiyun #define MACB_RX_MHASH_MATCH_OFFSET		30
805*4882a593Smuzhiyun #define MACB_RX_MHASH_MATCH_SIZE		1
806*4882a593Smuzhiyun #define MACB_RX_BROADCAST_OFFSET		31
807*4882a593Smuzhiyun #define MACB_RX_BROADCAST_SIZE			1
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define MACB_RX_FRMLEN_MASK			0xFFF
810*4882a593Smuzhiyun #define MACB_RX_JFRMLEN_MASK			0x3FFF
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /* RX checksum offload disabled: bit 24 clear in NCFGR */
813*4882a593Smuzhiyun #define GEM_RX_TYPEID_MATCH_OFFSET		22
814*4882a593Smuzhiyun #define GEM_RX_TYPEID_MATCH_SIZE		2
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /* RX checksum offload enabled: bit 24 set in NCFGR */
817*4882a593Smuzhiyun #define GEM_RX_CSUM_OFFSET			22
818*4882a593Smuzhiyun #define GEM_RX_CSUM_SIZE			2
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun #define MACB_TX_FRMLEN_OFFSET			0
821*4882a593Smuzhiyun #define MACB_TX_FRMLEN_SIZE			11
822*4882a593Smuzhiyun #define MACB_TX_LAST_OFFSET			15
823*4882a593Smuzhiyun #define MACB_TX_LAST_SIZE			1
824*4882a593Smuzhiyun #define MACB_TX_NOCRC_OFFSET			16
825*4882a593Smuzhiyun #define MACB_TX_NOCRC_SIZE			1
826*4882a593Smuzhiyun #define MACB_MSS_MFS_OFFSET			16
827*4882a593Smuzhiyun #define MACB_MSS_MFS_SIZE			14
828*4882a593Smuzhiyun #define MACB_TX_LSO_OFFSET			17
829*4882a593Smuzhiyun #define MACB_TX_LSO_SIZE			2
830*4882a593Smuzhiyun #define MACB_TX_TCP_SEQ_SRC_OFFSET		19
831*4882a593Smuzhiyun #define MACB_TX_TCP_SEQ_SRC_SIZE		1
832*4882a593Smuzhiyun #define MACB_TX_BUF_EXHAUSTED_OFFSET		27
833*4882a593Smuzhiyun #define MACB_TX_BUF_EXHAUSTED_SIZE		1
834*4882a593Smuzhiyun #define MACB_TX_UNDERRUN_OFFSET			28
835*4882a593Smuzhiyun #define MACB_TX_UNDERRUN_SIZE			1
836*4882a593Smuzhiyun #define MACB_TX_ERROR_OFFSET			29
837*4882a593Smuzhiyun #define MACB_TX_ERROR_SIZE			1
838*4882a593Smuzhiyun #define MACB_TX_WRAP_OFFSET			30
839*4882a593Smuzhiyun #define MACB_TX_WRAP_SIZE			1
840*4882a593Smuzhiyun #define MACB_TX_USED_OFFSET			31
841*4882a593Smuzhiyun #define MACB_TX_USED_SIZE			1
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun #define GEM_TX_FRMLEN_OFFSET			0
844*4882a593Smuzhiyun #define GEM_TX_FRMLEN_SIZE			14
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun /* Buffer descriptor constants */
847*4882a593Smuzhiyun #define GEM_RX_CSUM_NONE			0
848*4882a593Smuzhiyun #define GEM_RX_CSUM_IP_ONLY			1
849*4882a593Smuzhiyun #define GEM_RX_CSUM_IP_TCP			2
850*4882a593Smuzhiyun #define GEM_RX_CSUM_IP_UDP			3
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun /* limit RX checksum offload to TCP and UDP packets */
853*4882a593Smuzhiyun #define GEM_RX_CSUM_CHECKED_MASK		2
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /* Scaled PPM fraction */
856*4882a593Smuzhiyun #define PPM_FRACTION	16
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun /* struct macb_tx_skb - data about an skb which is being transmitted
859*4882a593Smuzhiyun  * @skb: skb currently being transmitted, only set for the last buffer
860*4882a593Smuzhiyun  *       of the frame
861*4882a593Smuzhiyun  * @mapping: DMA address of the skb's fragment buffer
862*4882a593Smuzhiyun  * @size: size of the DMA mapped buffer
863*4882a593Smuzhiyun  * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
864*4882a593Smuzhiyun  *                  false when buffer was mapped with dma_map_single()
865*4882a593Smuzhiyun  */
866*4882a593Smuzhiyun struct macb_tx_skb {
867*4882a593Smuzhiyun 	struct sk_buff		*skb;
868*4882a593Smuzhiyun 	dma_addr_t		mapping;
869*4882a593Smuzhiyun 	size_t			size;
870*4882a593Smuzhiyun 	bool			mapped_as_page;
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun /* Hardware-collected statistics. Used when updating the network
874*4882a593Smuzhiyun  * device stats by a periodic timer.
875*4882a593Smuzhiyun  */
876*4882a593Smuzhiyun struct macb_stats {
877*4882a593Smuzhiyun 	u32	rx_pause_frames;
878*4882a593Smuzhiyun 	u32	tx_ok;
879*4882a593Smuzhiyun 	u32	tx_single_cols;
880*4882a593Smuzhiyun 	u32	tx_multiple_cols;
881*4882a593Smuzhiyun 	u32	rx_ok;
882*4882a593Smuzhiyun 	u32	rx_fcs_errors;
883*4882a593Smuzhiyun 	u32	rx_align_errors;
884*4882a593Smuzhiyun 	u32	tx_deferred;
885*4882a593Smuzhiyun 	u32	tx_late_cols;
886*4882a593Smuzhiyun 	u32	tx_excessive_cols;
887*4882a593Smuzhiyun 	u32	tx_underruns;
888*4882a593Smuzhiyun 	u32	tx_carrier_errors;
889*4882a593Smuzhiyun 	u32	rx_resource_errors;
890*4882a593Smuzhiyun 	u32	rx_overruns;
891*4882a593Smuzhiyun 	u32	rx_symbol_errors;
892*4882a593Smuzhiyun 	u32	rx_oversize_pkts;
893*4882a593Smuzhiyun 	u32	rx_jabbers;
894*4882a593Smuzhiyun 	u32	rx_undersize_pkts;
895*4882a593Smuzhiyun 	u32	sqe_test_errors;
896*4882a593Smuzhiyun 	u32	rx_length_mismatch;
897*4882a593Smuzhiyun 	u32	tx_pause_frames;
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun struct gem_stats {
901*4882a593Smuzhiyun 	u32	tx_octets_31_0;
902*4882a593Smuzhiyun 	u32	tx_octets_47_32;
903*4882a593Smuzhiyun 	u32	tx_frames;
904*4882a593Smuzhiyun 	u32	tx_broadcast_frames;
905*4882a593Smuzhiyun 	u32	tx_multicast_frames;
906*4882a593Smuzhiyun 	u32	tx_pause_frames;
907*4882a593Smuzhiyun 	u32	tx_64_byte_frames;
908*4882a593Smuzhiyun 	u32	tx_65_127_byte_frames;
909*4882a593Smuzhiyun 	u32	tx_128_255_byte_frames;
910*4882a593Smuzhiyun 	u32	tx_256_511_byte_frames;
911*4882a593Smuzhiyun 	u32	tx_512_1023_byte_frames;
912*4882a593Smuzhiyun 	u32	tx_1024_1518_byte_frames;
913*4882a593Smuzhiyun 	u32	tx_greater_than_1518_byte_frames;
914*4882a593Smuzhiyun 	u32	tx_underrun;
915*4882a593Smuzhiyun 	u32	tx_single_collision_frames;
916*4882a593Smuzhiyun 	u32	tx_multiple_collision_frames;
917*4882a593Smuzhiyun 	u32	tx_excessive_collisions;
918*4882a593Smuzhiyun 	u32	tx_late_collisions;
919*4882a593Smuzhiyun 	u32	tx_deferred_frames;
920*4882a593Smuzhiyun 	u32	tx_carrier_sense_errors;
921*4882a593Smuzhiyun 	u32	rx_octets_31_0;
922*4882a593Smuzhiyun 	u32	rx_octets_47_32;
923*4882a593Smuzhiyun 	u32	rx_frames;
924*4882a593Smuzhiyun 	u32	rx_broadcast_frames;
925*4882a593Smuzhiyun 	u32	rx_multicast_frames;
926*4882a593Smuzhiyun 	u32	rx_pause_frames;
927*4882a593Smuzhiyun 	u32	rx_64_byte_frames;
928*4882a593Smuzhiyun 	u32	rx_65_127_byte_frames;
929*4882a593Smuzhiyun 	u32	rx_128_255_byte_frames;
930*4882a593Smuzhiyun 	u32	rx_256_511_byte_frames;
931*4882a593Smuzhiyun 	u32	rx_512_1023_byte_frames;
932*4882a593Smuzhiyun 	u32	rx_1024_1518_byte_frames;
933*4882a593Smuzhiyun 	u32	rx_greater_than_1518_byte_frames;
934*4882a593Smuzhiyun 	u32	rx_undersized_frames;
935*4882a593Smuzhiyun 	u32	rx_oversize_frames;
936*4882a593Smuzhiyun 	u32	rx_jabbers;
937*4882a593Smuzhiyun 	u32	rx_frame_check_sequence_errors;
938*4882a593Smuzhiyun 	u32	rx_length_field_frame_errors;
939*4882a593Smuzhiyun 	u32	rx_symbol_errors;
940*4882a593Smuzhiyun 	u32	rx_alignment_errors;
941*4882a593Smuzhiyun 	u32	rx_resource_errors;
942*4882a593Smuzhiyun 	u32	rx_overruns;
943*4882a593Smuzhiyun 	u32	rx_ip_header_checksum_errors;
944*4882a593Smuzhiyun 	u32	rx_tcp_checksum_errors;
945*4882a593Smuzhiyun 	u32	rx_udp_checksum_errors;
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun /* Describes the name and offset of an individual statistic register, as
949*4882a593Smuzhiyun  * returned by `ethtool -S`. Also describes which net_device_stats statistics
950*4882a593Smuzhiyun  * this register should contribute to.
951*4882a593Smuzhiyun  */
952*4882a593Smuzhiyun struct gem_statistic {
953*4882a593Smuzhiyun 	char stat_string[ETH_GSTRING_LEN];
954*4882a593Smuzhiyun 	int offset;
955*4882a593Smuzhiyun 	u32 stat_bits;
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun /* Bitfield defs for net_device_stat statistics */
959*4882a593Smuzhiyun #define GEM_NDS_RXERR_OFFSET		0
960*4882a593Smuzhiyun #define GEM_NDS_RXLENERR_OFFSET		1
961*4882a593Smuzhiyun #define GEM_NDS_RXOVERERR_OFFSET	2
962*4882a593Smuzhiyun #define GEM_NDS_RXCRCERR_OFFSET		3
963*4882a593Smuzhiyun #define GEM_NDS_RXFRAMEERR_OFFSET	4
964*4882a593Smuzhiyun #define GEM_NDS_RXFIFOERR_OFFSET	5
965*4882a593Smuzhiyun #define GEM_NDS_TXERR_OFFSET		6
966*4882a593Smuzhiyun #define GEM_NDS_TXABORTEDERR_OFFSET	7
967*4882a593Smuzhiyun #define GEM_NDS_TXCARRIERERR_OFFSET	8
968*4882a593Smuzhiyun #define GEM_NDS_TXFIFOERR_OFFSET	9
969*4882a593Smuzhiyun #define GEM_NDS_COLLISIONS_OFFSET	10
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
972*4882a593Smuzhiyun #define GEM_STAT_TITLE_BITS(name, title, bits) {	\
973*4882a593Smuzhiyun 	.stat_string = title,				\
974*4882a593Smuzhiyun 	.offset = GEM_##name,				\
975*4882a593Smuzhiyun 	.stat_bits = bits				\
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun /* list of gem statistic registers. The names MUST match the
979*4882a593Smuzhiyun  * corresponding GEM_* definitions.
980*4882a593Smuzhiyun  */
981*4882a593Smuzhiyun static const struct gem_statistic gem_statistics[] = {
982*4882a593Smuzhiyun 	GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
983*4882a593Smuzhiyun 	GEM_STAT_TITLE(TXCNT, "tx_frames"),
984*4882a593Smuzhiyun 	GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
985*4882a593Smuzhiyun 	GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
986*4882a593Smuzhiyun 	GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
987*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
988*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
989*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
990*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
991*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
992*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
993*4882a593Smuzhiyun 	GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
994*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
995*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
996*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
997*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
998*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
999*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
1000*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
1001*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|
1002*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXABORTEDERR)|
1003*4882a593Smuzhiyun 			    GEM_BIT(NDS_COLLISIONS)),
1004*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
1005*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
1006*4882a593Smuzhiyun 	GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
1007*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
1008*4882a593Smuzhiyun 			    GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
1009*4882a593Smuzhiyun 	GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
1010*4882a593Smuzhiyun 	GEM_STAT_TITLE(RXCNT, "rx_frames"),
1011*4882a593Smuzhiyun 	GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
1012*4882a593Smuzhiyun 	GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
1013*4882a593Smuzhiyun 	GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
1014*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
1015*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
1016*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
1017*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
1018*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
1019*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
1020*4882a593Smuzhiyun 	GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
1021*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
1022*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
1023*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
1024*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
1025*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
1026*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
1027*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
1028*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
1029*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
1030*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)),
1031*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
1032*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
1033*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
1034*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
1035*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
1036*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
1037*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
1038*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
1039*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
1040*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)),
1041*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
1042*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)),
1043*4882a593Smuzhiyun 	GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
1044*4882a593Smuzhiyun 			    GEM_BIT(NDS_RXERR)),
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun #define QUEUE_STAT_TITLE(title) {	\
1050*4882a593Smuzhiyun 	.stat_string = title,			\
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun /* per queue statistics, each should be unsigned long type */
1054*4882a593Smuzhiyun struct queue_stats {
1055*4882a593Smuzhiyun 	union {
1056*4882a593Smuzhiyun 		unsigned long first;
1057*4882a593Smuzhiyun 		unsigned long rx_packets;
1058*4882a593Smuzhiyun 	};
1059*4882a593Smuzhiyun 	unsigned long rx_bytes;
1060*4882a593Smuzhiyun 	unsigned long rx_dropped;
1061*4882a593Smuzhiyun 	unsigned long tx_packets;
1062*4882a593Smuzhiyun 	unsigned long tx_bytes;
1063*4882a593Smuzhiyun 	unsigned long tx_dropped;
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static const struct gem_statistic queue_statistics[] = {
1067*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("rx_packets"),
1068*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("rx_bytes"),
1069*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("rx_dropped"),
1070*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("tx_packets"),
1071*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("tx_bytes"),
1072*4882a593Smuzhiyun 		QUEUE_STAT_TITLE("tx_dropped"),
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun #define QUEUE_STATS_LEN ARRAY_SIZE(queue_statistics)
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun struct macb;
1078*4882a593Smuzhiyun struct macb_queue;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun struct macb_or_gem_ops {
1081*4882a593Smuzhiyun 	int	(*mog_alloc_rx_buffers)(struct macb *bp);
1082*4882a593Smuzhiyun 	void	(*mog_free_rx_buffers)(struct macb *bp);
1083*4882a593Smuzhiyun 	void	(*mog_init_rings)(struct macb *bp);
1084*4882a593Smuzhiyun 	int	(*mog_rx)(struct macb_queue *queue, struct napi_struct *napi,
1085*4882a593Smuzhiyun 			  int budget);
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun /* MACB-PTP interface: adapt to platform needs. */
1089*4882a593Smuzhiyun struct macb_ptp_info {
1090*4882a593Smuzhiyun 	void (*ptp_init)(struct net_device *ndev);
1091*4882a593Smuzhiyun 	void (*ptp_remove)(struct net_device *ndev);
1092*4882a593Smuzhiyun 	s32 (*get_ptp_max_adj)(void);
1093*4882a593Smuzhiyun 	unsigned int (*get_tsu_rate)(struct macb *bp);
1094*4882a593Smuzhiyun 	int (*get_ts_info)(struct net_device *dev,
1095*4882a593Smuzhiyun 			   struct ethtool_ts_info *info);
1096*4882a593Smuzhiyun 	int (*get_hwtst)(struct net_device *netdev,
1097*4882a593Smuzhiyun 			 struct ifreq *ifr);
1098*4882a593Smuzhiyun 	int (*set_hwtst)(struct net_device *netdev,
1099*4882a593Smuzhiyun 			 struct ifreq *ifr, int cmd);
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun struct macb_pm_data {
1103*4882a593Smuzhiyun 	u32 scrt2;
1104*4882a593Smuzhiyun 	u32 usrio;
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun struct macb_config {
1108*4882a593Smuzhiyun 	u32			caps;
1109*4882a593Smuzhiyun 	unsigned int		dma_burst_length;
1110*4882a593Smuzhiyun 	int	(*clk_init)(struct platform_device *pdev, struct clk **pclk,
1111*4882a593Smuzhiyun 			    struct clk **hclk, struct clk **tx_clk,
1112*4882a593Smuzhiyun 			    struct clk **rx_clk, struct clk **tsu_clk);
1113*4882a593Smuzhiyun 	int	(*init)(struct platform_device *pdev);
1114*4882a593Smuzhiyun 	int	jumbo_max_len;
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun struct tsu_incr {
1118*4882a593Smuzhiyun 	u32 sub_ns;
1119*4882a593Smuzhiyun 	u32 ns;
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun struct macb_queue {
1123*4882a593Smuzhiyun 	struct macb		*bp;
1124*4882a593Smuzhiyun 	int			irq;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	unsigned int		ISR;
1127*4882a593Smuzhiyun 	unsigned int		IER;
1128*4882a593Smuzhiyun 	unsigned int		IDR;
1129*4882a593Smuzhiyun 	unsigned int		IMR;
1130*4882a593Smuzhiyun 	unsigned int		TBQP;
1131*4882a593Smuzhiyun 	unsigned int		TBQPH;
1132*4882a593Smuzhiyun 	unsigned int		RBQS;
1133*4882a593Smuzhiyun 	unsigned int		RBQP;
1134*4882a593Smuzhiyun 	unsigned int		RBQPH;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	unsigned int		tx_head, tx_tail;
1137*4882a593Smuzhiyun 	struct macb_dma_desc	*tx_ring;
1138*4882a593Smuzhiyun 	struct macb_tx_skb	*tx_skb;
1139*4882a593Smuzhiyun 	dma_addr_t		tx_ring_dma;
1140*4882a593Smuzhiyun 	struct work_struct	tx_error_task;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	dma_addr_t		rx_ring_dma;
1143*4882a593Smuzhiyun 	dma_addr_t		rx_buffers_dma;
1144*4882a593Smuzhiyun 	unsigned int		rx_tail;
1145*4882a593Smuzhiyun 	unsigned int		rx_prepared_head;
1146*4882a593Smuzhiyun 	struct macb_dma_desc	*rx_ring;
1147*4882a593Smuzhiyun 	struct sk_buff		**rx_skbuff;
1148*4882a593Smuzhiyun 	void			*rx_buffers;
1149*4882a593Smuzhiyun 	struct napi_struct	napi;
1150*4882a593Smuzhiyun 	struct queue_stats stats;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun #ifdef CONFIG_MACB_USE_HWSTAMP
1153*4882a593Smuzhiyun 	struct work_struct	tx_ts_task;
1154*4882a593Smuzhiyun 	unsigned int		tx_ts_head, tx_ts_tail;
1155*4882a593Smuzhiyun 	struct gem_tx_ts	tx_timestamps[PTP_TS_BUFFER_SIZE];
1156*4882a593Smuzhiyun #endif
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun struct ethtool_rx_fs_item {
1160*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec fs;
1161*4882a593Smuzhiyun 	struct list_head list;
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun struct ethtool_rx_fs_list {
1165*4882a593Smuzhiyun 	struct list_head list;
1166*4882a593Smuzhiyun 	unsigned int count;
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun struct macb {
1170*4882a593Smuzhiyun 	void __iomem		*regs;
1171*4882a593Smuzhiyun 	bool			native_io;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	/* hardware IO accessors */
1174*4882a593Smuzhiyun 	u32	(*macb_reg_readl)(struct macb *bp, int offset);
1175*4882a593Smuzhiyun 	void	(*macb_reg_writel)(struct macb *bp, int offset, u32 value);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	size_t			rx_buffer_size;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	unsigned int		rx_ring_size;
1180*4882a593Smuzhiyun 	unsigned int		tx_ring_size;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	unsigned int		num_queues;
1183*4882a593Smuzhiyun 	unsigned int		queue_mask;
1184*4882a593Smuzhiyun 	struct macb_queue	queues[MACB_MAX_QUEUES];
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	spinlock_t		lock;
1187*4882a593Smuzhiyun 	struct platform_device	*pdev;
1188*4882a593Smuzhiyun 	struct clk		*pclk;
1189*4882a593Smuzhiyun 	struct clk		*hclk;
1190*4882a593Smuzhiyun 	struct clk		*tx_clk;
1191*4882a593Smuzhiyun 	struct clk		*rx_clk;
1192*4882a593Smuzhiyun 	struct clk		*tsu_clk;
1193*4882a593Smuzhiyun 	struct net_device	*dev;
1194*4882a593Smuzhiyun 	union {
1195*4882a593Smuzhiyun 		struct macb_stats	macb;
1196*4882a593Smuzhiyun 		struct gem_stats	gem;
1197*4882a593Smuzhiyun 	}			hw_stats;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	struct macb_or_gem_ops	macbgem_ops;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	struct mii_bus		*mii_bus;
1202*4882a593Smuzhiyun 	struct phylink		*phylink;
1203*4882a593Smuzhiyun 	struct phylink_config	phylink_config;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	u32			caps;
1206*4882a593Smuzhiyun 	unsigned int		dma_burst_length;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	phy_interface_t		phy_interface;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	/* AT91RM9200 transmit queue (1 on wire + 1 queued) */
1211*4882a593Smuzhiyun 	struct macb_tx_skb	rm9200_txq[2];
1212*4882a593Smuzhiyun 	unsigned int		rm9200_tx_tail;
1213*4882a593Smuzhiyun 	unsigned int		rm9200_tx_len;
1214*4882a593Smuzhiyun 	unsigned int		max_tx_length;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	u64			ethtool_stats[GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES];
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	unsigned int		rx_frm_len_mask;
1219*4882a593Smuzhiyun 	unsigned int		jumbo_max_len;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	u32			wol;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	struct macb_ptp_info	*ptp_info;	/* macb-ptp interface */
1224*4882a593Smuzhiyun #ifdef MACB_EXT_DESC
1225*4882a593Smuzhiyun 	uint8_t hw_dma_cap;
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun 	spinlock_t tsu_clk_lock; /* gem tsu clock locking */
1228*4882a593Smuzhiyun 	unsigned int tsu_rate;
1229*4882a593Smuzhiyun 	struct ptp_clock *ptp_clock;
1230*4882a593Smuzhiyun 	struct ptp_clock_info ptp_clock_info;
1231*4882a593Smuzhiyun 	struct tsu_incr tsu_incr;
1232*4882a593Smuzhiyun 	struct hwtstamp_config tstamp_config;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* RX queue filer rule set*/
1235*4882a593Smuzhiyun 	struct ethtool_rx_fs_list rx_fs_list;
1236*4882a593Smuzhiyun 	spinlock_t rx_fs_lock;
1237*4882a593Smuzhiyun 	unsigned int max_tuples;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	struct tasklet_struct	hresp_err_tasklet;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	int	rx_bd_rd_prefetch;
1242*4882a593Smuzhiyun 	int	tx_bd_rd_prefetch;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	u32	rx_intr_mask;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	struct macb_pm_data pm_data;
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun #ifdef CONFIG_MACB_USE_HWSTAMP
1250*4882a593Smuzhiyun #define GEM_TSEC_SIZE  (GEM_TSH_SIZE + GEM_TSL_SIZE)
1251*4882a593Smuzhiyun #define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1)
1252*4882a593Smuzhiyun #define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1)
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun enum macb_bd_control {
1255*4882a593Smuzhiyun 	TSTAMP_DISABLED,
1256*4882a593Smuzhiyun 	TSTAMP_FRAME_PTP_EVENT_ONLY,
1257*4882a593Smuzhiyun 	TSTAMP_ALL_PTP_FRAMES,
1258*4882a593Smuzhiyun 	TSTAMP_ALL_FRAMES,
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun void gem_ptp_init(struct net_device *ndev);
1262*4882a593Smuzhiyun void gem_ptp_remove(struct net_device *ndev);
1263*4882a593Smuzhiyun int gem_ptp_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *des);
1264*4882a593Smuzhiyun void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc);
gem_ptp_do_txstamp(struct macb_queue * queue,struct sk_buff * skb,struct macb_dma_desc * desc)1265*4882a593Smuzhiyun static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	if (queue->bp->tstamp_config.tx_type == TSTAMP_DISABLED)
1268*4882a593Smuzhiyun 		return -ENOTSUPP;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	return gem_ptp_txstamp(queue, skb, desc);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
gem_ptp_do_rxstamp(struct macb * bp,struct sk_buff * skb,struct macb_dma_desc * desc)1273*4882a593Smuzhiyun static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED)
1276*4882a593Smuzhiyun 		return;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	gem_ptp_rxstamp(bp, skb, desc);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun int gem_get_hwtst(struct net_device *dev, struct ifreq *rq);
1281*4882a593Smuzhiyun int gem_set_hwtst(struct net_device *dev, struct ifreq *ifr, int cmd);
1282*4882a593Smuzhiyun #else
gem_ptp_init(struct net_device * ndev)1283*4882a593Smuzhiyun static inline void gem_ptp_init(struct net_device *ndev) { }
gem_ptp_remove(struct net_device * ndev)1284*4882a593Smuzhiyun static inline void gem_ptp_remove(struct net_device *ndev) { }
1285*4882a593Smuzhiyun 
gem_ptp_do_txstamp(struct macb_queue * queue,struct sk_buff * skb,struct macb_dma_desc * desc)1286*4882a593Smuzhiyun static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	return -1;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
gem_ptp_do_rxstamp(struct macb * bp,struct sk_buff * skb,struct macb_dma_desc * desc)1291*4882a593Smuzhiyun static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { }
1292*4882a593Smuzhiyun #endif
1293*4882a593Smuzhiyun 
macb_is_gem(struct macb * bp)1294*4882a593Smuzhiyun static inline bool macb_is_gem(struct macb *bp)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
gem_has_ptp(struct macb * bp)1299*4882a593Smuzhiyun static inline bool gem_has_ptp(struct macb *bp)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun /**
1305*4882a593Smuzhiyun  * struct macb_platform_data - platform data for MACB Ethernet used for PCI registration
1306*4882a593Smuzhiyun  * @pclk:		platform clock
1307*4882a593Smuzhiyun  * @hclk:		AHB clock
1308*4882a593Smuzhiyun  */
1309*4882a593Smuzhiyun struct macb_platform_data {
1310*4882a593Smuzhiyun 	struct clk	*pclk;
1311*4882a593Smuzhiyun 	struct clk	*hclk;
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun #endif /* _MACB_H */
1315