1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Linux network driver for QLogic BR-series Converged Network Adapter.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
7*4882a593Smuzhiyun * Copyright (c) 2014-2015 QLogic Corporation
8*4882a593Smuzhiyun * All rights reserved
9*4882a593Smuzhiyun * www.qlogic.com
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __BFA_IOC_H__
13*4882a593Smuzhiyun #define __BFA_IOC_H__
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "bfa_cs.h"
16*4882a593Smuzhiyun #include "bfi.h"
17*4882a593Smuzhiyun #include "cna.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define BFA_IOC_TOV 3000 /* msecs */
20*4882a593Smuzhiyun #define BFA_IOC_HWSEM_TOV 500 /* msecs */
21*4882a593Smuzhiyun #define BFA_IOC_HB_TOV 500 /* msecs */
22*4882a593Smuzhiyun #define BFA_IOC_POLL_TOV 200 /* msecs */
23*4882a593Smuzhiyun #define BNA_DBG_FWTRC_LEN (BFI_IOC_TRC_ENTS * BFI_IOC_TRC_ENT_SZ + \
24*4882a593Smuzhiyun BFI_IOC_TRC_HDR_SZ)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* PCI device information required by IOC */
27*4882a593Smuzhiyun struct bfa_pcidev {
28*4882a593Smuzhiyun int pci_slot;
29*4882a593Smuzhiyun u8 pci_func;
30*4882a593Smuzhiyun u16 device_id;
31*4882a593Smuzhiyun u16 ssid;
32*4882a593Smuzhiyun void __iomem *pci_bar_kva;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Structure used to remember the DMA-able memory block's KVA and Physical
36*4882a593Smuzhiyun * Address
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun struct bfa_dma {
39*4882a593Smuzhiyun void *kva; /* ! Kernel virtual address */
40*4882a593Smuzhiyun u64 pa; /* ! Physical address */
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define BFA_DMA_ALIGN_SZ 256
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* smem size for Crossbow and Catapult */
46*4882a593Smuzhiyun #define BFI_SMEM_CB_SIZE 0x200000U /* ! 2MB for crossbow */
47*4882a593Smuzhiyun #define BFI_SMEM_CT_SIZE 0x280000U /* ! 2.5MB for catapult */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* BFA dma address assignment macro. (big endian format) */
50*4882a593Smuzhiyun #define bfa_dma_be_addr_set(dma_addr, pa) \
51*4882a593Smuzhiyun __bfa_dma_be_addr_set(&dma_addr, (u64)pa)
52*4882a593Smuzhiyun static inline void
__bfa_dma_be_addr_set(union bfi_addr_u * dma_addr,u64 pa)53*4882a593Smuzhiyun __bfa_dma_be_addr_set(union bfi_addr_u *dma_addr, u64 pa)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun dma_addr->a32.addr_lo = (u32) htonl(pa);
56*4882a593Smuzhiyun dma_addr->a32.addr_hi = (u32) htonl(upper_32_bits(pa));
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define bfa_alen_set(__alen, __len, __pa) \
60*4882a593Smuzhiyun __bfa_alen_set(__alen, __len, (u64)__pa)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static inline void
__bfa_alen_set(struct bfi_alen * alen,u32 len,u64 pa)63*4882a593Smuzhiyun __bfa_alen_set(struct bfi_alen *alen, u32 len, u64 pa)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun alen->al_len = cpu_to_be32(len);
66*4882a593Smuzhiyun bfa_dma_be_addr_set(alen->al_addr, pa);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct bfa_ioc_regs {
70*4882a593Smuzhiyun void __iomem *hfn_mbox_cmd;
71*4882a593Smuzhiyun void __iomem *hfn_mbox;
72*4882a593Smuzhiyun void __iomem *lpu_mbox_cmd;
73*4882a593Smuzhiyun void __iomem *lpu_mbox;
74*4882a593Smuzhiyun void __iomem *lpu_read_stat;
75*4882a593Smuzhiyun void __iomem *pss_ctl_reg;
76*4882a593Smuzhiyun void __iomem *pss_err_status_reg;
77*4882a593Smuzhiyun void __iomem *app_pll_fast_ctl_reg;
78*4882a593Smuzhiyun void __iomem *app_pll_slow_ctl_reg;
79*4882a593Smuzhiyun void __iomem *ioc_sem_reg;
80*4882a593Smuzhiyun void __iomem *ioc_usage_sem_reg;
81*4882a593Smuzhiyun void __iomem *ioc_init_sem_reg;
82*4882a593Smuzhiyun void __iomem *ioc_usage_reg;
83*4882a593Smuzhiyun void __iomem *host_page_num_fn;
84*4882a593Smuzhiyun void __iomem *heartbeat;
85*4882a593Smuzhiyun void __iomem *ioc_fwstate;
86*4882a593Smuzhiyun void __iomem *alt_ioc_fwstate;
87*4882a593Smuzhiyun void __iomem *ll_halt;
88*4882a593Smuzhiyun void __iomem *alt_ll_halt;
89*4882a593Smuzhiyun void __iomem *err_set;
90*4882a593Smuzhiyun void __iomem *ioc_fail_sync;
91*4882a593Smuzhiyun void __iomem *shirq_isr_next;
92*4882a593Smuzhiyun void __iomem *shirq_msk_next;
93*4882a593Smuzhiyun void __iomem *smem_page_start;
94*4882a593Smuzhiyun u32 smem_pg0;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* IOC Mailbox structures */
98*4882a593Smuzhiyun typedef void (*bfa_mbox_cmd_cbfn_t)(void *cbarg);
99*4882a593Smuzhiyun struct bfa_mbox_cmd {
100*4882a593Smuzhiyun struct list_head qe;
101*4882a593Smuzhiyun bfa_mbox_cmd_cbfn_t cbfn;
102*4882a593Smuzhiyun void *cbarg;
103*4882a593Smuzhiyun u32 msg[BFI_IOC_MSGSZ];
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* IOC mailbox module */
107*4882a593Smuzhiyun typedef void (*bfa_ioc_mbox_mcfunc_t)(void *cbarg, struct bfi_mbmsg *m);
108*4882a593Smuzhiyun struct bfa_ioc_mbox_mod {
109*4882a593Smuzhiyun struct list_head cmd_q; /*!< pending mbox queue */
110*4882a593Smuzhiyun int nmclass; /*!< number of handlers */
111*4882a593Smuzhiyun struct {
112*4882a593Smuzhiyun bfa_ioc_mbox_mcfunc_t cbfn; /*!< message handlers */
113*4882a593Smuzhiyun void *cbarg;
114*4882a593Smuzhiyun } mbhdlr[BFI_MC_MAX];
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* IOC callback function interfaces */
118*4882a593Smuzhiyun typedef void (*bfa_ioc_enable_cbfn_t)(void *bfa, enum bfa_status status);
119*4882a593Smuzhiyun typedef void (*bfa_ioc_disable_cbfn_t)(void *bfa);
120*4882a593Smuzhiyun typedef void (*bfa_ioc_hbfail_cbfn_t)(void *bfa);
121*4882a593Smuzhiyun typedef void (*bfa_ioc_reset_cbfn_t)(void *bfa);
122*4882a593Smuzhiyun struct bfa_ioc_cbfn {
123*4882a593Smuzhiyun bfa_ioc_enable_cbfn_t enable_cbfn;
124*4882a593Smuzhiyun bfa_ioc_disable_cbfn_t disable_cbfn;
125*4882a593Smuzhiyun bfa_ioc_hbfail_cbfn_t hbfail_cbfn;
126*4882a593Smuzhiyun bfa_ioc_reset_cbfn_t reset_cbfn;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* IOC event notification mechanism. */
130*4882a593Smuzhiyun enum bfa_ioc_event {
131*4882a593Smuzhiyun BFA_IOC_E_ENABLED = 1,
132*4882a593Smuzhiyun BFA_IOC_E_DISABLED = 2,
133*4882a593Smuzhiyun BFA_IOC_E_FAILED = 3,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun typedef void (*bfa_ioc_notify_cbfn_t)(void *, enum bfa_ioc_event);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct bfa_ioc_notify {
139*4882a593Smuzhiyun struct list_head qe;
140*4882a593Smuzhiyun bfa_ioc_notify_cbfn_t cbfn;
141*4882a593Smuzhiyun void *cbarg;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Initialize a IOC event notification structure */
145*4882a593Smuzhiyun #define bfa_ioc_notify_init(__notify, __cbfn, __cbarg) do { \
146*4882a593Smuzhiyun (__notify)->cbfn = (__cbfn); \
147*4882a593Smuzhiyun (__notify)->cbarg = (__cbarg); \
148*4882a593Smuzhiyun } while (0)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct bfa_iocpf {
151*4882a593Smuzhiyun bfa_fsm_t fsm;
152*4882a593Smuzhiyun struct bfa_ioc *ioc;
153*4882a593Smuzhiyun bool fw_mismatch_notified;
154*4882a593Smuzhiyun bool auto_recover;
155*4882a593Smuzhiyun u32 poll_time;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct bfa_ioc {
159*4882a593Smuzhiyun bfa_fsm_t fsm;
160*4882a593Smuzhiyun struct bfa *bfa;
161*4882a593Smuzhiyun struct bfa_pcidev pcidev;
162*4882a593Smuzhiyun struct timer_list ioc_timer;
163*4882a593Smuzhiyun struct timer_list iocpf_timer;
164*4882a593Smuzhiyun struct timer_list sem_timer;
165*4882a593Smuzhiyun struct timer_list hb_timer;
166*4882a593Smuzhiyun u32 hb_count;
167*4882a593Smuzhiyun struct list_head notify_q;
168*4882a593Smuzhiyun void *dbg_fwsave;
169*4882a593Smuzhiyun int dbg_fwsave_len;
170*4882a593Smuzhiyun bool dbg_fwsave_once;
171*4882a593Smuzhiyun enum bfi_pcifn_class clscode;
172*4882a593Smuzhiyun struct bfa_ioc_regs ioc_regs;
173*4882a593Smuzhiyun struct bfa_ioc_drv_stats stats;
174*4882a593Smuzhiyun bool fcmode;
175*4882a593Smuzhiyun bool pllinit;
176*4882a593Smuzhiyun bool stats_busy; /*!< outstanding stats */
177*4882a593Smuzhiyun u8 port_id;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct bfa_dma attr_dma;
180*4882a593Smuzhiyun struct bfi_ioc_attr *attr;
181*4882a593Smuzhiyun struct bfa_ioc_cbfn *cbfn;
182*4882a593Smuzhiyun struct bfa_ioc_mbox_mod mbox_mod;
183*4882a593Smuzhiyun const struct bfa_ioc_hwif *ioc_hwif;
184*4882a593Smuzhiyun struct bfa_iocpf iocpf;
185*4882a593Smuzhiyun enum bfi_asic_gen asic_gen;
186*4882a593Smuzhiyun enum bfi_asic_mode asic_mode;
187*4882a593Smuzhiyun enum bfi_port_mode port0_mode;
188*4882a593Smuzhiyun enum bfi_port_mode port1_mode;
189*4882a593Smuzhiyun enum bfa_mode port_mode;
190*4882a593Smuzhiyun u8 ad_cap_bm; /*!< adapter cap bit mask */
191*4882a593Smuzhiyun u8 port_mode_cfg; /*!< config port mode */
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct bfa_ioc_hwif {
195*4882a593Smuzhiyun enum bfa_status (*ioc_pll_init) (void __iomem *rb,
196*4882a593Smuzhiyun enum bfi_asic_mode m);
197*4882a593Smuzhiyun bool (*ioc_firmware_lock) (struct bfa_ioc *ioc);
198*4882a593Smuzhiyun void (*ioc_firmware_unlock) (struct bfa_ioc *ioc);
199*4882a593Smuzhiyun void (*ioc_reg_init) (struct bfa_ioc *ioc);
200*4882a593Smuzhiyun void (*ioc_map_port) (struct bfa_ioc *ioc);
201*4882a593Smuzhiyun void (*ioc_isr_mode_set) (struct bfa_ioc *ioc,
202*4882a593Smuzhiyun bool msix);
203*4882a593Smuzhiyun void (*ioc_notify_fail) (struct bfa_ioc *ioc);
204*4882a593Smuzhiyun void (*ioc_ownership_reset) (struct bfa_ioc *ioc);
205*4882a593Smuzhiyun bool (*ioc_sync_start) (struct bfa_ioc *ioc);
206*4882a593Smuzhiyun void (*ioc_sync_join) (struct bfa_ioc *ioc);
207*4882a593Smuzhiyun void (*ioc_sync_leave) (struct bfa_ioc *ioc);
208*4882a593Smuzhiyun void (*ioc_sync_ack) (struct bfa_ioc *ioc);
209*4882a593Smuzhiyun bool (*ioc_sync_complete) (struct bfa_ioc *ioc);
210*4882a593Smuzhiyun bool (*ioc_lpu_read_stat) (struct bfa_ioc *ioc);
211*4882a593Smuzhiyun void (*ioc_set_fwstate) (struct bfa_ioc *ioc,
212*4882a593Smuzhiyun enum bfi_ioc_state fwstate);
213*4882a593Smuzhiyun enum bfi_ioc_state (*ioc_get_fwstate) (struct bfa_ioc *ioc);
214*4882a593Smuzhiyun void (*ioc_set_alt_fwstate) (struct bfa_ioc *ioc,
215*4882a593Smuzhiyun enum bfi_ioc_state fwstate);
216*4882a593Smuzhiyun enum bfi_ioc_state (*ioc_get_alt_fwstate) (struct bfa_ioc *ioc);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define bfa_ioc_pcifn(__ioc) ((__ioc)->pcidev.pci_func)
221*4882a593Smuzhiyun #define bfa_ioc_devid(__ioc) ((__ioc)->pcidev.device_id)
222*4882a593Smuzhiyun #define bfa_ioc_bar0(__ioc) ((__ioc)->pcidev.pci_bar_kva)
223*4882a593Smuzhiyun #define bfa_ioc_portid(__ioc) ((__ioc)->port_id)
224*4882a593Smuzhiyun #define bfa_ioc_asic_gen(__ioc) ((__ioc)->asic_gen)
225*4882a593Smuzhiyun #define bfa_ioc_is_default(__ioc) \
226*4882a593Smuzhiyun (bfa_ioc_pcifn(__ioc) == bfa_ioc_portid(__ioc))
227*4882a593Smuzhiyun #define bfa_ioc_speed_sup(__ioc) \
228*4882a593Smuzhiyun BFI_ADAPTER_GETP(SPEED, (__ioc)->attr->adapter_prop)
229*4882a593Smuzhiyun #define bfa_ioc_get_nports(__ioc) \
230*4882a593Smuzhiyun BFI_ADAPTER_GETP(NPORTS, (__ioc)->attr->adapter_prop)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define bfa_ioc_stats(_ioc, _stats) ((_ioc)->stats._stats++)
233*4882a593Smuzhiyun #define bfa_ioc_stats_hb_count(_ioc, _hb_count) \
234*4882a593Smuzhiyun ((_ioc)->stats.hb_count = (_hb_count))
235*4882a593Smuzhiyun #define BFA_IOC_FWIMG_MINSZ (16 * 1024)
236*4882a593Smuzhiyun #define BFA_IOC_FW_SMEM_SIZE(__ioc) \
237*4882a593Smuzhiyun ((bfa_ioc_asic_gen(__ioc) == BFI_ASIC_GEN_CB) \
238*4882a593Smuzhiyun ? BFI_SMEM_CB_SIZE : BFI_SMEM_CT_SIZE)
239*4882a593Smuzhiyun #define BFA_IOC_FLASH_CHUNK_NO(off) (off / BFI_FLASH_CHUNK_SZ_WORDS)
240*4882a593Smuzhiyun #define BFA_IOC_FLASH_OFFSET_IN_CHUNK(off) (off % BFI_FLASH_CHUNK_SZ_WORDS)
241*4882a593Smuzhiyun #define BFA_IOC_FLASH_CHUNK_ADDR(chunkno) (chunkno * BFI_FLASH_CHUNK_SZ_WORDS)
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* IOC mailbox interface */
244*4882a593Smuzhiyun bool bfa_nw_ioc_mbox_queue(struct bfa_ioc *ioc,
245*4882a593Smuzhiyun struct bfa_mbox_cmd *cmd,
246*4882a593Smuzhiyun bfa_mbox_cmd_cbfn_t cbfn, void *cbarg);
247*4882a593Smuzhiyun void bfa_nw_ioc_mbox_isr(struct bfa_ioc *ioc);
248*4882a593Smuzhiyun void bfa_nw_ioc_mbox_regisr(struct bfa_ioc *ioc, enum bfi_mclass mc,
249*4882a593Smuzhiyun bfa_ioc_mbox_mcfunc_t cbfn, void *cbarg);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* IOC interfaces */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define bfa_ioc_pll_init_asic(__ioc) \
254*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_pll_init((__ioc)->pcidev.pci_bar_kva, \
255*4882a593Smuzhiyun (__ioc)->asic_mode))
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define bfa_ioc_lpu_read_stat(__ioc) do { \
258*4882a593Smuzhiyun if ((__ioc)->ioc_hwif->ioc_lpu_read_stat) \
259*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_lpu_read_stat(__ioc)); \
260*4882a593Smuzhiyun } while (0)
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun void bfa_nw_ioc_set_ct_hwif(struct bfa_ioc *ioc);
263*4882a593Smuzhiyun void bfa_nw_ioc_set_ct2_hwif(struct bfa_ioc *ioc);
264*4882a593Smuzhiyun void bfa_nw_ioc_ct2_poweron(struct bfa_ioc *ioc);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun void bfa_nw_ioc_attach(struct bfa_ioc *ioc, void *bfa,
267*4882a593Smuzhiyun struct bfa_ioc_cbfn *cbfn);
268*4882a593Smuzhiyun void bfa_nw_ioc_auto_recover(bool auto_recover);
269*4882a593Smuzhiyun void bfa_nw_ioc_detach(struct bfa_ioc *ioc);
270*4882a593Smuzhiyun void bfa_nw_ioc_pci_init(struct bfa_ioc *ioc, struct bfa_pcidev *pcidev,
271*4882a593Smuzhiyun enum bfi_pcifn_class clscode);
272*4882a593Smuzhiyun u32 bfa_nw_ioc_meminfo(void);
273*4882a593Smuzhiyun void bfa_nw_ioc_mem_claim(struct bfa_ioc *ioc, u8 *dm_kva, u64 dm_pa);
274*4882a593Smuzhiyun void bfa_nw_ioc_enable(struct bfa_ioc *ioc);
275*4882a593Smuzhiyun void bfa_nw_ioc_disable(struct bfa_ioc *ioc);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun void bfa_nw_ioc_error_isr(struct bfa_ioc *ioc);
278*4882a593Smuzhiyun bool bfa_nw_ioc_is_disabled(struct bfa_ioc *ioc);
279*4882a593Smuzhiyun bool bfa_nw_ioc_is_operational(struct bfa_ioc *ioc);
280*4882a593Smuzhiyun void bfa_nw_ioc_get_attr(struct bfa_ioc *ioc, struct bfa_ioc_attr *ioc_attr);
281*4882a593Smuzhiyun enum bfa_status bfa_nw_ioc_fwsig_invalidate(struct bfa_ioc *ioc);
282*4882a593Smuzhiyun void bfa_nw_ioc_notify_register(struct bfa_ioc *ioc,
283*4882a593Smuzhiyun struct bfa_ioc_notify *notify);
284*4882a593Smuzhiyun bool bfa_nw_ioc_sem_get(void __iomem *sem_reg);
285*4882a593Smuzhiyun void bfa_nw_ioc_sem_release(void __iomem *sem_reg);
286*4882a593Smuzhiyun void bfa_nw_ioc_hw_sem_release(struct bfa_ioc *ioc);
287*4882a593Smuzhiyun void bfa_nw_ioc_fwver_get(struct bfa_ioc *ioc,
288*4882a593Smuzhiyun struct bfi_ioc_image_hdr *fwhdr);
289*4882a593Smuzhiyun bool bfa_nw_ioc_fwver_cmp(struct bfa_ioc *ioc,
290*4882a593Smuzhiyun struct bfi_ioc_image_hdr *fwhdr);
291*4882a593Smuzhiyun void bfa_nw_ioc_get_mac(struct bfa_ioc *ioc, u8 *mac);
292*4882a593Smuzhiyun void bfa_nw_ioc_debug_memclaim(struct bfa_ioc *ioc, void *dbg_fwsave);
293*4882a593Smuzhiyun int bfa_nw_ioc_debug_fwtrc(struct bfa_ioc *ioc, void *trcdata, int *trclen);
294*4882a593Smuzhiyun int bfa_nw_ioc_debug_fwsave(struct bfa_ioc *ioc, void *trcdata, int *trclen);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * Timeout APIs
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun void bfa_nw_ioc_timeout(struct bfa_ioc *ioc);
300*4882a593Smuzhiyun void bfa_nw_ioc_hb_check(struct bfa_ioc *ioc);
301*4882a593Smuzhiyun void bfa_nw_iocpf_timeout(struct bfa_ioc *ioc);
302*4882a593Smuzhiyun void bfa_nw_iocpf_sem_timeout(struct bfa_ioc *ioc);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * F/W Image Size & Chunk
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun u32 *bfa_cb_image_get_chunk(enum bfi_asic_gen asic_gen, u32 off);
308*4882a593Smuzhiyun u32 bfa_cb_image_get_size(enum bfi_asic_gen asic_gen);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * Flash module specific
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun typedef void (*bfa_cb_flash) (void *cbarg, enum bfa_status status);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun struct bfa_flash {
316*4882a593Smuzhiyun struct bfa_ioc *ioc; /* back pointer to ioc */
317*4882a593Smuzhiyun u32 type; /* partition type */
318*4882a593Smuzhiyun u8 instance; /* partition instance */
319*4882a593Smuzhiyun u8 rsv[3];
320*4882a593Smuzhiyun u32 op_busy; /* operation busy flag */
321*4882a593Smuzhiyun u32 residue; /* residual length */
322*4882a593Smuzhiyun u32 offset; /* offset */
323*4882a593Smuzhiyun enum bfa_status status; /* status */
324*4882a593Smuzhiyun u8 *dbuf_kva; /* dma buf virtual address */
325*4882a593Smuzhiyun u64 dbuf_pa; /* dma buf physical address */
326*4882a593Smuzhiyun bfa_cb_flash cbfn; /* user callback function */
327*4882a593Smuzhiyun void *cbarg; /* user callback arg */
328*4882a593Smuzhiyun u8 *ubuf; /* user supplied buffer */
329*4882a593Smuzhiyun u32 addr_off; /* partition address offset */
330*4882a593Smuzhiyun struct bfa_mbox_cmd mb; /* mailbox */
331*4882a593Smuzhiyun struct bfa_ioc_notify ioc_notify; /* ioc event notify */
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun enum bfa_status bfa_nw_flash_get_attr(struct bfa_flash *flash,
335*4882a593Smuzhiyun struct bfa_flash_attr *attr,
336*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg);
337*4882a593Smuzhiyun enum bfa_status bfa_nw_flash_update_part(struct bfa_flash *flash,
338*4882a593Smuzhiyun u32 type, u8 instance, void *buf, u32 len, u32 offset,
339*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg);
340*4882a593Smuzhiyun enum bfa_status bfa_nw_flash_read_part(struct bfa_flash *flash,
341*4882a593Smuzhiyun u32 type, u8 instance, void *buf, u32 len, u32 offset,
342*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg);
343*4882a593Smuzhiyun u32 bfa_nw_flash_meminfo(void);
344*4882a593Smuzhiyun void bfa_nw_flash_attach(struct bfa_flash *flash,
345*4882a593Smuzhiyun struct bfa_ioc *ioc, void *dev);
346*4882a593Smuzhiyun void bfa_nw_flash_memclaim(struct bfa_flash *flash, u8 *dm_kva, u64 dm_pa);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #endif /* __BFA_IOC_H__ */
349