1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Linux network driver for QLogic BR-series Converged Network Adapter.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
7*4882a593Smuzhiyun * Copyright (c) 2014-2015 QLogic Corporation
8*4882a593Smuzhiyun * All rights reserved
9*4882a593Smuzhiyun * www.qlogic.com
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "bfa_ioc.h"
13*4882a593Smuzhiyun #include "bfi_reg.h"
14*4882a593Smuzhiyun #include "bfa_defs.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* IOC local definitions */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Asic specific macros : see bfa_hw_cb.c and bfa_hw_ct.c for details. */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define bfa_ioc_firmware_lock(__ioc) \
21*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_firmware_lock(__ioc))
22*4882a593Smuzhiyun #define bfa_ioc_firmware_unlock(__ioc) \
23*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_firmware_unlock(__ioc))
24*4882a593Smuzhiyun #define bfa_ioc_reg_init(__ioc) ((__ioc)->ioc_hwif->ioc_reg_init(__ioc))
25*4882a593Smuzhiyun #define bfa_ioc_map_port(__ioc) ((__ioc)->ioc_hwif->ioc_map_port(__ioc))
26*4882a593Smuzhiyun #define bfa_ioc_notify_fail(__ioc) \
27*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_notify_fail(__ioc))
28*4882a593Smuzhiyun #define bfa_ioc_sync_start(__ioc) \
29*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_sync_start(__ioc))
30*4882a593Smuzhiyun #define bfa_ioc_sync_join(__ioc) \
31*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_sync_join(__ioc))
32*4882a593Smuzhiyun #define bfa_ioc_sync_leave(__ioc) \
33*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_sync_leave(__ioc))
34*4882a593Smuzhiyun #define bfa_ioc_sync_ack(__ioc) \
35*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_sync_ack(__ioc))
36*4882a593Smuzhiyun #define bfa_ioc_sync_complete(__ioc) \
37*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_sync_complete(__ioc))
38*4882a593Smuzhiyun #define bfa_ioc_set_cur_ioc_fwstate(__ioc, __fwstate) \
39*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_set_fwstate(__ioc, __fwstate))
40*4882a593Smuzhiyun #define bfa_ioc_get_cur_ioc_fwstate(__ioc) \
41*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_get_fwstate(__ioc))
42*4882a593Smuzhiyun #define bfa_ioc_set_alt_ioc_fwstate(__ioc, __fwstate) \
43*4882a593Smuzhiyun ((__ioc)->ioc_hwif->ioc_set_alt_fwstate(__ioc, __fwstate))
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static bool bfa_nw_auto_recover = true;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * forward declarations
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun static void bfa_ioc_hw_sem_init(struct bfa_ioc *ioc);
51*4882a593Smuzhiyun static void bfa_ioc_hw_sem_get(struct bfa_ioc *ioc);
52*4882a593Smuzhiyun static void bfa_ioc_hw_sem_get_cancel(struct bfa_ioc *ioc);
53*4882a593Smuzhiyun static void bfa_ioc_hwinit(struct bfa_ioc *ioc, bool force);
54*4882a593Smuzhiyun static void bfa_ioc_poll_fwinit(struct bfa_ioc *ioc);
55*4882a593Smuzhiyun static void bfa_ioc_send_enable(struct bfa_ioc *ioc);
56*4882a593Smuzhiyun static void bfa_ioc_send_disable(struct bfa_ioc *ioc);
57*4882a593Smuzhiyun static void bfa_ioc_send_getattr(struct bfa_ioc *ioc);
58*4882a593Smuzhiyun static void bfa_ioc_hb_monitor(struct bfa_ioc *ioc);
59*4882a593Smuzhiyun static void bfa_ioc_hb_stop(struct bfa_ioc *ioc);
60*4882a593Smuzhiyun static void bfa_ioc_reset(struct bfa_ioc *ioc, bool force);
61*4882a593Smuzhiyun static void bfa_ioc_mbox_poll(struct bfa_ioc *ioc);
62*4882a593Smuzhiyun static void bfa_ioc_mbox_flush(struct bfa_ioc *ioc);
63*4882a593Smuzhiyun static void bfa_ioc_recover(struct bfa_ioc *ioc);
64*4882a593Smuzhiyun static void bfa_ioc_event_notify(struct bfa_ioc *, enum bfa_ioc_event);
65*4882a593Smuzhiyun static void bfa_ioc_disable_comp(struct bfa_ioc *ioc);
66*4882a593Smuzhiyun static void bfa_ioc_lpu_stop(struct bfa_ioc *ioc);
67*4882a593Smuzhiyun static void bfa_nw_ioc_debug_save_ftrc(struct bfa_ioc *ioc);
68*4882a593Smuzhiyun static void bfa_ioc_fail_notify(struct bfa_ioc *ioc);
69*4882a593Smuzhiyun static void bfa_ioc_pf_enabled(struct bfa_ioc *ioc);
70*4882a593Smuzhiyun static void bfa_ioc_pf_disabled(struct bfa_ioc *ioc);
71*4882a593Smuzhiyun static void bfa_ioc_pf_failed(struct bfa_ioc *ioc);
72*4882a593Smuzhiyun static void bfa_ioc_pf_hwfailed(struct bfa_ioc *ioc);
73*4882a593Smuzhiyun static void bfa_ioc_pf_fwmismatch(struct bfa_ioc *ioc);
74*4882a593Smuzhiyun static enum bfa_status bfa_ioc_boot(struct bfa_ioc *ioc,
75*4882a593Smuzhiyun enum bfi_fwboot_type boot_type, u32 boot_param);
76*4882a593Smuzhiyun static u32 bfa_ioc_smem_pgnum(struct bfa_ioc *ioc, u32 fmaddr);
77*4882a593Smuzhiyun static void bfa_ioc_get_adapter_serial_num(struct bfa_ioc *ioc,
78*4882a593Smuzhiyun char *serial_num);
79*4882a593Smuzhiyun static void bfa_ioc_get_adapter_fw_ver(struct bfa_ioc *ioc,
80*4882a593Smuzhiyun char *fw_ver);
81*4882a593Smuzhiyun static void bfa_ioc_get_pci_chip_rev(struct bfa_ioc *ioc,
82*4882a593Smuzhiyun char *chip_rev);
83*4882a593Smuzhiyun static void bfa_ioc_get_adapter_optrom_ver(struct bfa_ioc *ioc,
84*4882a593Smuzhiyun char *optrom_ver);
85*4882a593Smuzhiyun static void bfa_ioc_get_adapter_manufacturer(struct bfa_ioc *ioc,
86*4882a593Smuzhiyun char *manufacturer);
87*4882a593Smuzhiyun static void bfa_ioc_get_adapter_model(struct bfa_ioc *ioc, char *model);
88*4882a593Smuzhiyun static u64 bfa_ioc_get_pwwn(struct bfa_ioc *ioc);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* IOC state machine definitions/declarations */
91*4882a593Smuzhiyun enum ioc_event {
92*4882a593Smuzhiyun IOC_E_RESET = 1, /*!< IOC reset request */
93*4882a593Smuzhiyun IOC_E_ENABLE = 2, /*!< IOC enable request */
94*4882a593Smuzhiyun IOC_E_DISABLE = 3, /*!< IOC disable request */
95*4882a593Smuzhiyun IOC_E_DETACH = 4, /*!< driver detach cleanup */
96*4882a593Smuzhiyun IOC_E_ENABLED = 5, /*!< f/w enabled */
97*4882a593Smuzhiyun IOC_E_FWRSP_GETATTR = 6, /*!< IOC get attribute response */
98*4882a593Smuzhiyun IOC_E_DISABLED = 7, /*!< f/w disabled */
99*4882a593Smuzhiyun IOC_E_PFFAILED = 8, /*!< failure notice by iocpf sm */
100*4882a593Smuzhiyun IOC_E_HBFAIL = 9, /*!< heartbeat failure */
101*4882a593Smuzhiyun IOC_E_HWERROR = 10, /*!< hardware error interrupt */
102*4882a593Smuzhiyun IOC_E_TIMEOUT = 11, /*!< timeout */
103*4882a593Smuzhiyun IOC_E_HWFAILED = 12, /*!< PCI mapping failure notice */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, uninit, struct bfa_ioc, enum ioc_event);
107*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, reset, struct bfa_ioc, enum ioc_event);
108*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, enabling, struct bfa_ioc, enum ioc_event);
109*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, getattr, struct bfa_ioc, enum ioc_event);
110*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, op, struct bfa_ioc, enum ioc_event);
111*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, fail_retry, struct bfa_ioc, enum ioc_event);
112*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, fail, struct bfa_ioc, enum ioc_event);
113*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, disabling, struct bfa_ioc, enum ioc_event);
114*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, disabled, struct bfa_ioc, enum ioc_event);
115*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_ioc, hwfail, struct bfa_ioc, enum ioc_event);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct bfa_sm_table ioc_sm_table[] = {
118*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_uninit), BFA_IOC_UNINIT},
119*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_reset), BFA_IOC_RESET},
120*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_enabling), BFA_IOC_ENABLING},
121*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_getattr), BFA_IOC_GETATTR},
122*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_op), BFA_IOC_OPERATIONAL},
123*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_fail_retry), BFA_IOC_INITFAIL},
124*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_fail), BFA_IOC_FAIL},
125*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_disabling), BFA_IOC_DISABLING},
126*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_disabled), BFA_IOC_DISABLED},
127*4882a593Smuzhiyun {BFA_SM(bfa_ioc_sm_hwfail), BFA_IOC_HWFAIL},
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Forward declareations for iocpf state machine
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun static void bfa_iocpf_enable(struct bfa_ioc *ioc);
134*4882a593Smuzhiyun static void bfa_iocpf_disable(struct bfa_ioc *ioc);
135*4882a593Smuzhiyun static void bfa_iocpf_fail(struct bfa_ioc *ioc);
136*4882a593Smuzhiyun static void bfa_iocpf_initfail(struct bfa_ioc *ioc);
137*4882a593Smuzhiyun static void bfa_iocpf_getattrfail(struct bfa_ioc *ioc);
138*4882a593Smuzhiyun static void bfa_iocpf_stop(struct bfa_ioc *ioc);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* IOCPF state machine events */
141*4882a593Smuzhiyun enum iocpf_event {
142*4882a593Smuzhiyun IOCPF_E_ENABLE = 1, /*!< IOCPF enable request */
143*4882a593Smuzhiyun IOCPF_E_DISABLE = 2, /*!< IOCPF disable request */
144*4882a593Smuzhiyun IOCPF_E_STOP = 3, /*!< stop on driver detach */
145*4882a593Smuzhiyun IOCPF_E_FWREADY = 4, /*!< f/w initialization done */
146*4882a593Smuzhiyun IOCPF_E_FWRSP_ENABLE = 5, /*!< enable f/w response */
147*4882a593Smuzhiyun IOCPF_E_FWRSP_DISABLE = 6, /*!< disable f/w response */
148*4882a593Smuzhiyun IOCPF_E_FAIL = 7, /*!< failure notice by ioc sm */
149*4882a593Smuzhiyun IOCPF_E_INITFAIL = 8, /*!< init fail notice by ioc sm */
150*4882a593Smuzhiyun IOCPF_E_GETATTRFAIL = 9, /*!< init fail notice by ioc sm */
151*4882a593Smuzhiyun IOCPF_E_SEMLOCKED = 10, /*!< h/w semaphore is locked */
152*4882a593Smuzhiyun IOCPF_E_TIMEOUT = 11, /*!< f/w response timeout */
153*4882a593Smuzhiyun IOCPF_E_SEM_ERROR = 12, /*!< h/w sem mapping error */
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* IOCPF states */
157*4882a593Smuzhiyun enum bfa_iocpf_state {
158*4882a593Smuzhiyun BFA_IOCPF_RESET = 1, /*!< IOC is in reset state */
159*4882a593Smuzhiyun BFA_IOCPF_SEMWAIT = 2, /*!< Waiting for IOC h/w semaphore */
160*4882a593Smuzhiyun BFA_IOCPF_HWINIT = 3, /*!< IOC h/w is being initialized */
161*4882a593Smuzhiyun BFA_IOCPF_READY = 4, /*!< IOCPF is initialized */
162*4882a593Smuzhiyun BFA_IOCPF_INITFAIL = 5, /*!< IOCPF failed */
163*4882a593Smuzhiyun BFA_IOCPF_FAIL = 6, /*!< IOCPF failed */
164*4882a593Smuzhiyun BFA_IOCPF_DISABLING = 7, /*!< IOCPF is being disabled */
165*4882a593Smuzhiyun BFA_IOCPF_DISABLED = 8, /*!< IOCPF is disabled */
166*4882a593Smuzhiyun BFA_IOCPF_FWMISMATCH = 9, /*!< IOC f/w different from drivers */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, reset, struct bfa_iocpf, enum iocpf_event);
170*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, fwcheck, struct bfa_iocpf, enum iocpf_event);
171*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, mismatch, struct bfa_iocpf, enum iocpf_event);
172*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, semwait, struct bfa_iocpf, enum iocpf_event);
173*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, hwinit, struct bfa_iocpf, enum iocpf_event);
174*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, enabling, struct bfa_iocpf, enum iocpf_event);
175*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, ready, struct bfa_iocpf, enum iocpf_event);
176*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, initfail_sync, struct bfa_iocpf,
177*4882a593Smuzhiyun enum iocpf_event);
178*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, initfail, struct bfa_iocpf, enum iocpf_event);
179*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, fail_sync, struct bfa_iocpf, enum iocpf_event);
180*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, fail, struct bfa_iocpf, enum iocpf_event);
181*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, disabling, struct bfa_iocpf, enum iocpf_event);
182*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, disabling_sync, struct bfa_iocpf,
183*4882a593Smuzhiyun enum iocpf_event);
184*4882a593Smuzhiyun bfa_fsm_state_decl(bfa_iocpf, disabled, struct bfa_iocpf, enum iocpf_event);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static struct bfa_sm_table iocpf_sm_table[] = {
187*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_reset), BFA_IOCPF_RESET},
188*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_fwcheck), BFA_IOCPF_FWMISMATCH},
189*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_mismatch), BFA_IOCPF_FWMISMATCH},
190*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_semwait), BFA_IOCPF_SEMWAIT},
191*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_hwinit), BFA_IOCPF_HWINIT},
192*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_enabling), BFA_IOCPF_HWINIT},
193*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_ready), BFA_IOCPF_READY},
194*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_initfail_sync), BFA_IOCPF_INITFAIL},
195*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_initfail), BFA_IOCPF_INITFAIL},
196*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_fail_sync), BFA_IOCPF_FAIL},
197*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_fail), BFA_IOCPF_FAIL},
198*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_disabling), BFA_IOCPF_DISABLING},
199*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_disabling_sync), BFA_IOCPF_DISABLING},
200*4882a593Smuzhiyun {BFA_SM(bfa_iocpf_sm_disabled), BFA_IOCPF_DISABLED},
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* IOC State Machine */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Beginning state. IOC uninit state. */
206*4882a593Smuzhiyun static void
bfa_ioc_sm_uninit_entry(struct bfa_ioc * ioc)207*4882a593Smuzhiyun bfa_ioc_sm_uninit_entry(struct bfa_ioc *ioc)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* IOC is in uninit state. */
212*4882a593Smuzhiyun static void
bfa_ioc_sm_uninit(struct bfa_ioc * ioc,enum ioc_event event)213*4882a593Smuzhiyun bfa_ioc_sm_uninit(struct bfa_ioc *ioc, enum ioc_event event)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun switch (event) {
216*4882a593Smuzhiyun case IOC_E_RESET:
217*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_reset);
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun bfa_sm_fault(event);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Reset entry actions -- initialize state machine */
226*4882a593Smuzhiyun static void
bfa_ioc_sm_reset_entry(struct bfa_ioc * ioc)227*4882a593Smuzhiyun bfa_ioc_sm_reset_entry(struct bfa_ioc *ioc)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun bfa_fsm_set_state(&ioc->iocpf, bfa_iocpf_sm_reset);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* IOC is in reset state. */
233*4882a593Smuzhiyun static void
bfa_ioc_sm_reset(struct bfa_ioc * ioc,enum ioc_event event)234*4882a593Smuzhiyun bfa_ioc_sm_reset(struct bfa_ioc *ioc, enum ioc_event event)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun switch (event) {
237*4882a593Smuzhiyun case IOC_E_ENABLE:
238*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_enabling);
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun case IOC_E_DISABLE:
242*4882a593Smuzhiyun bfa_ioc_disable_comp(ioc);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun case IOC_E_DETACH:
246*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun bfa_sm_fault(event);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static void
bfa_ioc_sm_enabling_entry(struct bfa_ioc * ioc)255*4882a593Smuzhiyun bfa_ioc_sm_enabling_entry(struct bfa_ioc *ioc)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun bfa_iocpf_enable(ioc);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Host IOC function is being enabled, awaiting response from firmware.
261*4882a593Smuzhiyun * Semaphore is acquired.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun static void
bfa_ioc_sm_enabling(struct bfa_ioc * ioc,enum ioc_event event)264*4882a593Smuzhiyun bfa_ioc_sm_enabling(struct bfa_ioc *ioc, enum ioc_event event)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun switch (event) {
267*4882a593Smuzhiyun case IOC_E_ENABLED:
268*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_getattr);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun case IOC_E_PFFAILED:
272*4882a593Smuzhiyun fallthrough;
273*4882a593Smuzhiyun case IOC_E_HWERROR:
274*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
275*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_fail);
276*4882a593Smuzhiyun if (event != IOC_E_PFFAILED)
277*4882a593Smuzhiyun bfa_iocpf_initfail(ioc);
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun case IOC_E_HWFAILED:
281*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
282*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_hwfail);
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun case IOC_E_DISABLE:
286*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabling);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun case IOC_E_DETACH:
290*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
291*4882a593Smuzhiyun bfa_iocpf_stop(ioc);
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun case IOC_E_ENABLE:
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun default:
298*4882a593Smuzhiyun bfa_sm_fault(event);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Semaphore should be acquired for version check. */
303*4882a593Smuzhiyun static void
bfa_ioc_sm_getattr_entry(struct bfa_ioc * ioc)304*4882a593Smuzhiyun bfa_ioc_sm_getattr_entry(struct bfa_ioc *ioc)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun mod_timer(&ioc->ioc_timer, jiffies +
307*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_TOV));
308*4882a593Smuzhiyun bfa_ioc_send_getattr(ioc);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* IOC configuration in progress. Timer is active. */
312*4882a593Smuzhiyun static void
bfa_ioc_sm_getattr(struct bfa_ioc * ioc,enum ioc_event event)313*4882a593Smuzhiyun bfa_ioc_sm_getattr(struct bfa_ioc *ioc, enum ioc_event event)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun switch (event) {
316*4882a593Smuzhiyun case IOC_E_FWRSP_GETATTR:
317*4882a593Smuzhiyun del_timer(&ioc->ioc_timer);
318*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_op);
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun case IOC_E_PFFAILED:
322*4882a593Smuzhiyun case IOC_E_HWERROR:
323*4882a593Smuzhiyun del_timer(&ioc->ioc_timer);
324*4882a593Smuzhiyun fallthrough;
325*4882a593Smuzhiyun case IOC_E_TIMEOUT:
326*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
327*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_fail);
328*4882a593Smuzhiyun if (event != IOC_E_PFFAILED)
329*4882a593Smuzhiyun bfa_iocpf_getattrfail(ioc);
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun case IOC_E_DISABLE:
333*4882a593Smuzhiyun del_timer(&ioc->ioc_timer);
334*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabling);
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun case IOC_E_ENABLE:
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun bfa_sm_fault(event);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static void
bfa_ioc_sm_op_entry(struct bfa_ioc * ioc)346*4882a593Smuzhiyun bfa_ioc_sm_op_entry(struct bfa_ioc *ioc)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_OK);
349*4882a593Smuzhiyun bfa_ioc_event_notify(ioc, BFA_IOC_E_ENABLED);
350*4882a593Smuzhiyun bfa_ioc_hb_monitor(ioc);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static void
bfa_ioc_sm_op(struct bfa_ioc * ioc,enum ioc_event event)354*4882a593Smuzhiyun bfa_ioc_sm_op(struct bfa_ioc *ioc, enum ioc_event event)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun switch (event) {
357*4882a593Smuzhiyun case IOC_E_ENABLE:
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun case IOC_E_DISABLE:
361*4882a593Smuzhiyun bfa_ioc_hb_stop(ioc);
362*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabling);
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun case IOC_E_PFFAILED:
366*4882a593Smuzhiyun case IOC_E_HWERROR:
367*4882a593Smuzhiyun bfa_ioc_hb_stop(ioc);
368*4882a593Smuzhiyun fallthrough;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun case IOC_E_HBFAIL:
371*4882a593Smuzhiyun if (ioc->iocpf.auto_recover)
372*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_fail_retry);
373*4882a593Smuzhiyun else
374*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_fail);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun bfa_ioc_fail_notify(ioc);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (event != IOC_E_PFFAILED)
379*4882a593Smuzhiyun bfa_iocpf_fail(ioc);
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun default:
383*4882a593Smuzhiyun bfa_sm_fault(event);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static void
bfa_ioc_sm_disabling_entry(struct bfa_ioc * ioc)388*4882a593Smuzhiyun bfa_ioc_sm_disabling_entry(struct bfa_ioc *ioc)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun bfa_iocpf_disable(ioc);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* IOC is being disabled */
394*4882a593Smuzhiyun static void
bfa_ioc_sm_disabling(struct bfa_ioc * ioc,enum ioc_event event)395*4882a593Smuzhiyun bfa_ioc_sm_disabling(struct bfa_ioc *ioc, enum ioc_event event)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun switch (event) {
398*4882a593Smuzhiyun case IOC_E_DISABLED:
399*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabled);
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun case IOC_E_HWERROR:
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * No state change. Will move to disabled state
405*4882a593Smuzhiyun * after iocpf sm completes failure processing and
406*4882a593Smuzhiyun * moves to disabled state.
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun bfa_iocpf_fail(ioc);
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun case IOC_E_HWFAILED:
412*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_hwfail);
413*4882a593Smuzhiyun bfa_ioc_disable_comp(ioc);
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun default:
417*4882a593Smuzhiyun bfa_sm_fault(event);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* IOC disable completion entry. */
422*4882a593Smuzhiyun static void
bfa_ioc_sm_disabled_entry(struct bfa_ioc * ioc)423*4882a593Smuzhiyun bfa_ioc_sm_disabled_entry(struct bfa_ioc *ioc)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun bfa_ioc_disable_comp(ioc);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static void
bfa_ioc_sm_disabled(struct bfa_ioc * ioc,enum ioc_event event)429*4882a593Smuzhiyun bfa_ioc_sm_disabled(struct bfa_ioc *ioc, enum ioc_event event)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun switch (event) {
432*4882a593Smuzhiyun case IOC_E_ENABLE:
433*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_enabling);
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun case IOC_E_DISABLE:
437*4882a593Smuzhiyun ioc->cbfn->disable_cbfn(ioc->bfa);
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun case IOC_E_DETACH:
441*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
442*4882a593Smuzhiyun bfa_iocpf_stop(ioc);
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun bfa_sm_fault(event);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static void
bfa_ioc_sm_fail_retry_entry(struct bfa_ioc * ioc)451*4882a593Smuzhiyun bfa_ioc_sm_fail_retry_entry(struct bfa_ioc *ioc)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Hardware initialization retry. */
456*4882a593Smuzhiyun static void
bfa_ioc_sm_fail_retry(struct bfa_ioc * ioc,enum ioc_event event)457*4882a593Smuzhiyun bfa_ioc_sm_fail_retry(struct bfa_ioc *ioc, enum ioc_event event)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun switch (event) {
460*4882a593Smuzhiyun case IOC_E_ENABLED:
461*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_getattr);
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun case IOC_E_PFFAILED:
465*4882a593Smuzhiyun case IOC_E_HWERROR:
466*4882a593Smuzhiyun /**
467*4882a593Smuzhiyun * Initialization retry failed.
468*4882a593Smuzhiyun */
469*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
470*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_fail);
471*4882a593Smuzhiyun if (event != IOC_E_PFFAILED)
472*4882a593Smuzhiyun bfa_iocpf_initfail(ioc);
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun case IOC_E_HWFAILED:
476*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
477*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_hwfail);
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun case IOC_E_ENABLE:
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun case IOC_E_DISABLE:
484*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabling);
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun case IOC_E_DETACH:
488*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
489*4882a593Smuzhiyun bfa_iocpf_stop(ioc);
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun default:
493*4882a593Smuzhiyun bfa_sm_fault(event);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static void
bfa_ioc_sm_fail_entry(struct bfa_ioc * ioc)498*4882a593Smuzhiyun bfa_ioc_sm_fail_entry(struct bfa_ioc *ioc)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* IOC failure. */
503*4882a593Smuzhiyun static void
bfa_ioc_sm_fail(struct bfa_ioc * ioc,enum ioc_event event)504*4882a593Smuzhiyun bfa_ioc_sm_fail(struct bfa_ioc *ioc, enum ioc_event event)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun switch (event) {
507*4882a593Smuzhiyun case IOC_E_ENABLE:
508*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun case IOC_E_DISABLE:
512*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_disabling);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun case IOC_E_DETACH:
516*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
517*4882a593Smuzhiyun bfa_iocpf_stop(ioc);
518*4882a593Smuzhiyun break;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun case IOC_E_HWERROR:
521*4882a593Smuzhiyun /* HB failure notification, ignore. */
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun default:
525*4882a593Smuzhiyun bfa_sm_fault(event);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static void
bfa_ioc_sm_hwfail_entry(struct bfa_ioc * ioc)530*4882a593Smuzhiyun bfa_ioc_sm_hwfail_entry(struct bfa_ioc *ioc)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* IOC failure. */
535*4882a593Smuzhiyun static void
bfa_ioc_sm_hwfail(struct bfa_ioc * ioc,enum ioc_event event)536*4882a593Smuzhiyun bfa_ioc_sm_hwfail(struct bfa_ioc *ioc, enum ioc_event event)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun switch (event) {
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun case IOC_E_ENABLE:
541*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun case IOC_E_DISABLE:
545*4882a593Smuzhiyun ioc->cbfn->disable_cbfn(ioc->bfa);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun case IOC_E_DETACH:
549*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun default:
553*4882a593Smuzhiyun bfa_sm_fault(event);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* IOCPF State Machine */
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Reset entry actions -- initialize state machine */
560*4882a593Smuzhiyun static void
bfa_iocpf_sm_reset_entry(struct bfa_iocpf * iocpf)561*4882a593Smuzhiyun bfa_iocpf_sm_reset_entry(struct bfa_iocpf *iocpf)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun iocpf->fw_mismatch_notified = false;
564*4882a593Smuzhiyun iocpf->auto_recover = bfa_nw_auto_recover;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Beginning state. IOC is in reset state. */
568*4882a593Smuzhiyun static void
bfa_iocpf_sm_reset(struct bfa_iocpf * iocpf,enum iocpf_event event)569*4882a593Smuzhiyun bfa_iocpf_sm_reset(struct bfa_iocpf *iocpf, enum iocpf_event event)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun switch (event) {
572*4882a593Smuzhiyun case IOCPF_E_ENABLE:
573*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fwcheck);
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun case IOCPF_E_STOP:
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun default:
580*4882a593Smuzhiyun bfa_sm_fault(event);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Semaphore should be acquired for version check. */
585*4882a593Smuzhiyun static void
bfa_iocpf_sm_fwcheck_entry(struct bfa_iocpf * iocpf)586*4882a593Smuzhiyun bfa_iocpf_sm_fwcheck_entry(struct bfa_iocpf *iocpf)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun bfa_ioc_hw_sem_init(iocpf->ioc);
589*4882a593Smuzhiyun bfa_ioc_hw_sem_get(iocpf->ioc);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Awaiting h/w semaphore to continue with version check. */
593*4882a593Smuzhiyun static void
bfa_iocpf_sm_fwcheck(struct bfa_iocpf * iocpf,enum iocpf_event event)594*4882a593Smuzhiyun bfa_iocpf_sm_fwcheck(struct bfa_iocpf *iocpf, enum iocpf_event event)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun switch (event) {
599*4882a593Smuzhiyun case IOCPF_E_SEMLOCKED:
600*4882a593Smuzhiyun if (bfa_ioc_firmware_lock(ioc)) {
601*4882a593Smuzhiyun if (bfa_ioc_sync_start(ioc)) {
602*4882a593Smuzhiyun bfa_ioc_sync_join(ioc);
603*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_hwinit);
604*4882a593Smuzhiyun } else {
605*4882a593Smuzhiyun bfa_ioc_firmware_unlock(ioc);
606*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
607*4882a593Smuzhiyun mod_timer(&ioc->sem_timer, jiffies +
608*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_HWSEM_TOV));
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun } else {
611*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
612*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_mismatch);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun case IOCPF_E_SEM_ERROR:
617*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
618*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(ioc);
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun case IOCPF_E_DISABLE:
622*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
623*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
624*4882a593Smuzhiyun bfa_ioc_pf_disabled(ioc);
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun case IOCPF_E_STOP:
628*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
629*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun default:
633*4882a593Smuzhiyun bfa_sm_fault(event);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Notify enable completion callback */
638*4882a593Smuzhiyun static void
bfa_iocpf_sm_mismatch_entry(struct bfa_iocpf * iocpf)639*4882a593Smuzhiyun bfa_iocpf_sm_mismatch_entry(struct bfa_iocpf *iocpf)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun /* Call only the first time sm enters fwmismatch state. */
642*4882a593Smuzhiyun if (!iocpf->fw_mismatch_notified)
643*4882a593Smuzhiyun bfa_ioc_pf_fwmismatch(iocpf->ioc);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun iocpf->fw_mismatch_notified = true;
646*4882a593Smuzhiyun mod_timer(&(iocpf->ioc)->iocpf_timer, jiffies +
647*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_TOV));
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Awaiting firmware version match. */
651*4882a593Smuzhiyun static void
bfa_iocpf_sm_mismatch(struct bfa_iocpf * iocpf,enum iocpf_event event)652*4882a593Smuzhiyun bfa_iocpf_sm_mismatch(struct bfa_iocpf *iocpf, enum iocpf_event event)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun switch (event) {
657*4882a593Smuzhiyun case IOCPF_E_TIMEOUT:
658*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fwcheck);
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun case IOCPF_E_DISABLE:
662*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
663*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
664*4882a593Smuzhiyun bfa_ioc_pf_disabled(ioc);
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun case IOCPF_E_STOP:
668*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
669*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun default:
673*4882a593Smuzhiyun bfa_sm_fault(event);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Request for semaphore. */
678*4882a593Smuzhiyun static void
bfa_iocpf_sm_semwait_entry(struct bfa_iocpf * iocpf)679*4882a593Smuzhiyun bfa_iocpf_sm_semwait_entry(struct bfa_iocpf *iocpf)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun bfa_ioc_hw_sem_get(iocpf->ioc);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Awaiting semaphore for h/w initialzation. */
685*4882a593Smuzhiyun static void
bfa_iocpf_sm_semwait(struct bfa_iocpf * iocpf,enum iocpf_event event)686*4882a593Smuzhiyun bfa_iocpf_sm_semwait(struct bfa_iocpf *iocpf, enum iocpf_event event)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun switch (event) {
691*4882a593Smuzhiyun case IOCPF_E_SEMLOCKED:
692*4882a593Smuzhiyun if (bfa_ioc_sync_complete(ioc)) {
693*4882a593Smuzhiyun bfa_ioc_sync_join(ioc);
694*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_hwinit);
695*4882a593Smuzhiyun } else {
696*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
697*4882a593Smuzhiyun mod_timer(&ioc->sem_timer, jiffies +
698*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_HWSEM_TOV));
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun case IOCPF_E_SEM_ERROR:
703*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
704*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(ioc);
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun case IOCPF_E_DISABLE:
708*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
709*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling_sync);
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun default:
713*4882a593Smuzhiyun bfa_sm_fault(event);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static void
bfa_iocpf_sm_hwinit_entry(struct bfa_iocpf * iocpf)718*4882a593Smuzhiyun bfa_iocpf_sm_hwinit_entry(struct bfa_iocpf *iocpf)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun iocpf->poll_time = 0;
721*4882a593Smuzhiyun bfa_ioc_reset(iocpf->ioc, false);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Hardware is being initialized. Interrupts are enabled.
725*4882a593Smuzhiyun * Holding hardware semaphore lock.
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun static void
bfa_iocpf_sm_hwinit(struct bfa_iocpf * iocpf,enum iocpf_event event)728*4882a593Smuzhiyun bfa_iocpf_sm_hwinit(struct bfa_iocpf *iocpf, enum iocpf_event event)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun switch (event) {
733*4882a593Smuzhiyun case IOCPF_E_FWREADY:
734*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_enabling);
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun case IOCPF_E_TIMEOUT:
738*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
739*4882a593Smuzhiyun bfa_ioc_pf_failed(ioc);
740*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_initfail_sync);
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun case IOCPF_E_DISABLE:
744*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
745*4882a593Smuzhiyun bfa_ioc_sync_leave(ioc);
746*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
747*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabled);
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun default:
751*4882a593Smuzhiyun bfa_sm_fault(event);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static void
bfa_iocpf_sm_enabling_entry(struct bfa_iocpf * iocpf)756*4882a593Smuzhiyun bfa_iocpf_sm_enabling_entry(struct bfa_iocpf *iocpf)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun mod_timer(&(iocpf->ioc)->iocpf_timer, jiffies +
759*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_TOV));
760*4882a593Smuzhiyun /**
761*4882a593Smuzhiyun * Enable Interrupts before sending fw IOC ENABLE cmd.
762*4882a593Smuzhiyun */
763*4882a593Smuzhiyun iocpf->ioc->cbfn->reset_cbfn(iocpf->ioc->bfa);
764*4882a593Smuzhiyun bfa_ioc_send_enable(iocpf->ioc);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Host IOC function is being enabled, awaiting response from firmware.
768*4882a593Smuzhiyun * Semaphore is acquired.
769*4882a593Smuzhiyun */
770*4882a593Smuzhiyun static void
bfa_iocpf_sm_enabling(struct bfa_iocpf * iocpf,enum iocpf_event event)771*4882a593Smuzhiyun bfa_iocpf_sm_enabling(struct bfa_iocpf *iocpf, enum iocpf_event event)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun switch (event) {
776*4882a593Smuzhiyun case IOCPF_E_FWRSP_ENABLE:
777*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
778*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
779*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_ready);
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun case IOCPF_E_INITFAIL:
783*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
784*4882a593Smuzhiyun fallthrough;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun case IOCPF_E_TIMEOUT:
787*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
788*4882a593Smuzhiyun if (event == IOCPF_E_TIMEOUT)
789*4882a593Smuzhiyun bfa_ioc_pf_failed(ioc);
790*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_initfail_sync);
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun case IOCPF_E_DISABLE:
794*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
795*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
796*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling);
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun default:
800*4882a593Smuzhiyun bfa_sm_fault(event);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static void
bfa_iocpf_sm_ready_entry(struct bfa_iocpf * iocpf)805*4882a593Smuzhiyun bfa_iocpf_sm_ready_entry(struct bfa_iocpf *iocpf)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun bfa_ioc_pf_enabled(iocpf->ioc);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static void
bfa_iocpf_sm_ready(struct bfa_iocpf * iocpf,enum iocpf_event event)811*4882a593Smuzhiyun bfa_iocpf_sm_ready(struct bfa_iocpf *iocpf, enum iocpf_event event)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun switch (event) {
814*4882a593Smuzhiyun case IOCPF_E_DISABLE:
815*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling);
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun case IOCPF_E_GETATTRFAIL:
819*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_initfail_sync);
820*4882a593Smuzhiyun break;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun case IOCPF_E_FAIL:
823*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail_sync);
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun default:
827*4882a593Smuzhiyun bfa_sm_fault(event);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabling_entry(struct bfa_iocpf * iocpf)832*4882a593Smuzhiyun bfa_iocpf_sm_disabling_entry(struct bfa_iocpf *iocpf)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun mod_timer(&(iocpf->ioc)->iocpf_timer, jiffies +
835*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_TOV));
836*4882a593Smuzhiyun bfa_ioc_send_disable(iocpf->ioc);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* IOC is being disabled */
840*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabling(struct bfa_iocpf * iocpf,enum iocpf_event event)841*4882a593Smuzhiyun bfa_iocpf_sm_disabling(struct bfa_iocpf *iocpf, enum iocpf_event event)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun switch (event) {
846*4882a593Smuzhiyun case IOCPF_E_FWRSP_DISABLE:
847*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
848*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling_sync);
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun case IOCPF_E_FAIL:
852*4882a593Smuzhiyun del_timer(&ioc->iocpf_timer);
853*4882a593Smuzhiyun fallthrough;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun case IOCPF_E_TIMEOUT:
856*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_FAIL);
857*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling_sync);
858*4882a593Smuzhiyun break;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun case IOCPF_E_FWRSP_ENABLE:
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun default:
864*4882a593Smuzhiyun bfa_sm_fault(event);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabling_sync_entry(struct bfa_iocpf * iocpf)869*4882a593Smuzhiyun bfa_iocpf_sm_disabling_sync_entry(struct bfa_iocpf *iocpf)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun bfa_ioc_hw_sem_get(iocpf->ioc);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* IOC hb ack request is being removed. */
875*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabling_sync(struct bfa_iocpf * iocpf,enum iocpf_event event)876*4882a593Smuzhiyun bfa_iocpf_sm_disabling_sync(struct bfa_iocpf *iocpf, enum iocpf_event event)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun switch (event) {
881*4882a593Smuzhiyun case IOCPF_E_SEMLOCKED:
882*4882a593Smuzhiyun bfa_ioc_sync_leave(ioc);
883*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
884*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabled);
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun case IOCPF_E_SEM_ERROR:
888*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
889*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(ioc);
890*4882a593Smuzhiyun break;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun case IOCPF_E_FAIL:
893*4882a593Smuzhiyun break;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun default:
896*4882a593Smuzhiyun bfa_sm_fault(event);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* IOC disable completion entry. */
901*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabled_entry(struct bfa_iocpf * iocpf)902*4882a593Smuzhiyun bfa_iocpf_sm_disabled_entry(struct bfa_iocpf *iocpf)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun bfa_ioc_mbox_flush(iocpf->ioc);
905*4882a593Smuzhiyun bfa_ioc_pf_disabled(iocpf->ioc);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static void
bfa_iocpf_sm_disabled(struct bfa_iocpf * iocpf,enum iocpf_event event)909*4882a593Smuzhiyun bfa_iocpf_sm_disabled(struct bfa_iocpf *iocpf, enum iocpf_event event)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun switch (event) {
914*4882a593Smuzhiyun case IOCPF_E_ENABLE:
915*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_semwait);
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun case IOCPF_E_STOP:
919*4882a593Smuzhiyun bfa_ioc_firmware_unlock(ioc);
920*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun default:
924*4882a593Smuzhiyun bfa_sm_fault(event);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun static void
bfa_iocpf_sm_initfail_sync_entry(struct bfa_iocpf * iocpf)929*4882a593Smuzhiyun bfa_iocpf_sm_initfail_sync_entry(struct bfa_iocpf *iocpf)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun bfa_nw_ioc_debug_save_ftrc(iocpf->ioc);
932*4882a593Smuzhiyun bfa_ioc_hw_sem_get(iocpf->ioc);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* Hardware initialization failed. */
936*4882a593Smuzhiyun static void
bfa_iocpf_sm_initfail_sync(struct bfa_iocpf * iocpf,enum iocpf_event event)937*4882a593Smuzhiyun bfa_iocpf_sm_initfail_sync(struct bfa_iocpf *iocpf, enum iocpf_event event)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun switch (event) {
942*4882a593Smuzhiyun case IOCPF_E_SEMLOCKED:
943*4882a593Smuzhiyun bfa_ioc_notify_fail(ioc);
944*4882a593Smuzhiyun bfa_ioc_sync_leave(ioc);
945*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_FAIL);
946*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
947*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_initfail);
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun case IOCPF_E_SEM_ERROR:
951*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
952*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(ioc);
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun case IOCPF_E_DISABLE:
956*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
957*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling_sync);
958*4882a593Smuzhiyun break;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun case IOCPF_E_STOP:
961*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
962*4882a593Smuzhiyun bfa_ioc_firmware_unlock(ioc);
963*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun case IOCPF_E_FAIL:
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun default:
970*4882a593Smuzhiyun bfa_sm_fault(event);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun static void
bfa_iocpf_sm_initfail_entry(struct bfa_iocpf * iocpf)975*4882a593Smuzhiyun bfa_iocpf_sm_initfail_entry(struct bfa_iocpf *iocpf)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Hardware initialization failed. */
980*4882a593Smuzhiyun static void
bfa_iocpf_sm_initfail(struct bfa_iocpf * iocpf,enum iocpf_event event)981*4882a593Smuzhiyun bfa_iocpf_sm_initfail(struct bfa_iocpf *iocpf, enum iocpf_event event)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun switch (event) {
986*4882a593Smuzhiyun case IOCPF_E_DISABLE:
987*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabled);
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun case IOCPF_E_STOP:
991*4882a593Smuzhiyun bfa_ioc_firmware_unlock(ioc);
992*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_reset);
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun default:
996*4882a593Smuzhiyun bfa_sm_fault(event);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static void
bfa_iocpf_sm_fail_sync_entry(struct bfa_iocpf * iocpf)1001*4882a593Smuzhiyun bfa_iocpf_sm_fail_sync_entry(struct bfa_iocpf *iocpf)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun /**
1004*4882a593Smuzhiyun * Mark IOC as failed in hardware and stop firmware.
1005*4882a593Smuzhiyun */
1006*4882a593Smuzhiyun bfa_ioc_lpu_stop(iocpf->ioc);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /**
1009*4882a593Smuzhiyun * Flush any queued up mailbox requests.
1010*4882a593Smuzhiyun */
1011*4882a593Smuzhiyun bfa_ioc_mbox_flush(iocpf->ioc);
1012*4882a593Smuzhiyun bfa_ioc_hw_sem_get(iocpf->ioc);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* IOC is in failed state. */
1016*4882a593Smuzhiyun static void
bfa_iocpf_sm_fail_sync(struct bfa_iocpf * iocpf,enum iocpf_event event)1017*4882a593Smuzhiyun bfa_iocpf_sm_fail_sync(struct bfa_iocpf *iocpf, enum iocpf_event event)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct bfa_ioc *ioc = iocpf->ioc;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun switch (event) {
1022*4882a593Smuzhiyun case IOCPF_E_SEMLOCKED:
1023*4882a593Smuzhiyun bfa_ioc_sync_ack(ioc);
1024*4882a593Smuzhiyun bfa_ioc_notify_fail(ioc);
1025*4882a593Smuzhiyun if (!iocpf->auto_recover) {
1026*4882a593Smuzhiyun bfa_ioc_sync_leave(ioc);
1027*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_FAIL);
1028*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
1029*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
1030*4882a593Smuzhiyun } else {
1031*4882a593Smuzhiyun if (bfa_ioc_sync_complete(ioc))
1032*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_hwinit);
1033*4882a593Smuzhiyun else {
1034*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(ioc);
1035*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_semwait);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun break;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun case IOCPF_E_SEM_ERROR:
1041*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_fail);
1042*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(ioc);
1043*4882a593Smuzhiyun break;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun case IOCPF_E_DISABLE:
1046*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(ioc);
1047*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabling_sync);
1048*4882a593Smuzhiyun break;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun case IOCPF_E_FAIL:
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun default:
1054*4882a593Smuzhiyun bfa_sm_fault(event);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static void
bfa_iocpf_sm_fail_entry(struct bfa_iocpf * iocpf)1059*4882a593Smuzhiyun bfa_iocpf_sm_fail_entry(struct bfa_iocpf *iocpf)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* IOC is in failed state. */
1064*4882a593Smuzhiyun static void
bfa_iocpf_sm_fail(struct bfa_iocpf * iocpf,enum iocpf_event event)1065*4882a593Smuzhiyun bfa_iocpf_sm_fail(struct bfa_iocpf *iocpf, enum iocpf_event event)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun switch (event) {
1068*4882a593Smuzhiyun case IOCPF_E_DISABLE:
1069*4882a593Smuzhiyun bfa_fsm_set_state(iocpf, bfa_iocpf_sm_disabled);
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun default:
1073*4882a593Smuzhiyun bfa_sm_fault(event);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* BFA IOC private functions */
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* Notify common modules registered for notification. */
1080*4882a593Smuzhiyun static void
bfa_ioc_event_notify(struct bfa_ioc * ioc,enum bfa_ioc_event event)1081*4882a593Smuzhiyun bfa_ioc_event_notify(struct bfa_ioc *ioc, enum bfa_ioc_event event)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct bfa_ioc_notify *notify;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun list_for_each_entry(notify, &ioc->notify_q, qe)
1086*4882a593Smuzhiyun notify->cbfn(notify->cbarg, event);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static void
bfa_ioc_disable_comp(struct bfa_ioc * ioc)1090*4882a593Smuzhiyun bfa_ioc_disable_comp(struct bfa_ioc *ioc)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun ioc->cbfn->disable_cbfn(ioc->bfa);
1093*4882a593Smuzhiyun bfa_ioc_event_notify(ioc, BFA_IOC_E_DISABLED);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun bool
bfa_nw_ioc_sem_get(void __iomem * sem_reg)1097*4882a593Smuzhiyun bfa_nw_ioc_sem_get(void __iomem *sem_reg)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun u32 r32;
1100*4882a593Smuzhiyun int cnt = 0;
1101*4882a593Smuzhiyun #define BFA_SEM_SPINCNT 3000
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun r32 = readl(sem_reg);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun while ((r32 & 1) && (cnt < BFA_SEM_SPINCNT)) {
1106*4882a593Smuzhiyun cnt++;
1107*4882a593Smuzhiyun udelay(2);
1108*4882a593Smuzhiyun r32 = readl(sem_reg);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (!(r32 & 1))
1112*4882a593Smuzhiyun return true;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return false;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun void
bfa_nw_ioc_sem_release(void __iomem * sem_reg)1118*4882a593Smuzhiyun bfa_nw_ioc_sem_release(void __iomem *sem_reg)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun readl(sem_reg);
1121*4882a593Smuzhiyun writel(1, sem_reg);
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Clear fwver hdr */
1125*4882a593Smuzhiyun static void
bfa_ioc_fwver_clear(struct bfa_ioc * ioc)1126*4882a593Smuzhiyun bfa_ioc_fwver_clear(struct bfa_ioc *ioc)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun u32 pgnum, loff = 0;
1129*4882a593Smuzhiyun int i;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun pgnum = PSS_SMEM_PGNUM(ioc->ioc_regs.smem_pg0, loff);
1132*4882a593Smuzhiyun writel(pgnum, ioc->ioc_regs.host_page_num_fn);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun for (i = 0; i < (sizeof(struct bfi_ioc_image_hdr) / sizeof(u32)); i++) {
1135*4882a593Smuzhiyun writel(0, ioc->ioc_regs.smem_page_start + loff);
1136*4882a593Smuzhiyun loff += sizeof(u32);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun static void
bfa_ioc_hw_sem_init(struct bfa_ioc * ioc)1142*4882a593Smuzhiyun bfa_ioc_hw_sem_init(struct bfa_ioc *ioc)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct bfi_ioc_image_hdr fwhdr;
1145*4882a593Smuzhiyun u32 fwstate, r32;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* Spin on init semaphore to serialize. */
1148*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.ioc_init_sem_reg);
1149*4882a593Smuzhiyun while (r32 & 0x1) {
1150*4882a593Smuzhiyun udelay(20);
1151*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.ioc_init_sem_reg);
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun fwstate = bfa_ioc_get_cur_ioc_fwstate(ioc);
1155*4882a593Smuzhiyun if (fwstate == BFI_IOC_UNINIT) {
1156*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_init_sem_reg);
1157*4882a593Smuzhiyun return;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun bfa_nw_ioc_fwver_get(ioc, &fwhdr);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (swab32(fwhdr.exec) == BFI_FWBOOT_TYPE_NORMAL) {
1163*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_init_sem_reg);
1164*4882a593Smuzhiyun return;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun bfa_ioc_fwver_clear(ioc);
1168*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_UNINIT);
1169*4882a593Smuzhiyun bfa_ioc_set_alt_ioc_fwstate(ioc, BFI_IOC_UNINIT);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /*
1172*4882a593Smuzhiyun * Try to lock and then unlock the semaphore.
1173*4882a593Smuzhiyun */
1174*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_sem_reg);
1175*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_sem_reg);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* Unlock init semaphore */
1178*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_init_sem_reg);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun static void
bfa_ioc_hw_sem_get(struct bfa_ioc * ioc)1182*4882a593Smuzhiyun bfa_ioc_hw_sem_get(struct bfa_ioc *ioc)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun u32 r32;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /**
1187*4882a593Smuzhiyun * First read to the semaphore register will return 0, subsequent reads
1188*4882a593Smuzhiyun * will return 1. Semaphore is released by writing 1 to the register
1189*4882a593Smuzhiyun */
1190*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.ioc_sem_reg);
1191*4882a593Smuzhiyun if (r32 == ~0) {
1192*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_SEM_ERROR);
1193*4882a593Smuzhiyun return;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun if (!(r32 & 1)) {
1196*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_SEMLOCKED);
1197*4882a593Smuzhiyun return;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun mod_timer(&ioc->sem_timer, jiffies +
1201*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_HWSEM_TOV));
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun void
bfa_nw_ioc_hw_sem_release(struct bfa_ioc * ioc)1205*4882a593Smuzhiyun bfa_nw_ioc_hw_sem_release(struct bfa_ioc *ioc)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_sem_reg);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun static void
bfa_ioc_hw_sem_get_cancel(struct bfa_ioc * ioc)1211*4882a593Smuzhiyun bfa_ioc_hw_sem_get_cancel(struct bfa_ioc *ioc)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun del_timer(&ioc->sem_timer);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* Initialize LPU local memory (aka secondary memory / SRAM) */
1217*4882a593Smuzhiyun static void
bfa_ioc_lmem_init(struct bfa_ioc * ioc)1218*4882a593Smuzhiyun bfa_ioc_lmem_init(struct bfa_ioc *ioc)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun u32 pss_ctl;
1221*4882a593Smuzhiyun int i;
1222*4882a593Smuzhiyun #define PSS_LMEM_INIT_TIME 10000
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun pss_ctl = readl(ioc->ioc_regs.pss_ctl_reg);
1225*4882a593Smuzhiyun pss_ctl &= ~__PSS_LMEM_RESET;
1226*4882a593Smuzhiyun pss_ctl |= __PSS_LMEM_INIT_EN;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /*
1229*4882a593Smuzhiyun * i2c workaround 12.5khz clock
1230*4882a593Smuzhiyun */
1231*4882a593Smuzhiyun pss_ctl |= __PSS_I2C_CLK_DIV(3UL);
1232*4882a593Smuzhiyun writel(pss_ctl, ioc->ioc_regs.pss_ctl_reg);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /**
1235*4882a593Smuzhiyun * wait for memory initialization to be complete
1236*4882a593Smuzhiyun */
1237*4882a593Smuzhiyun i = 0;
1238*4882a593Smuzhiyun do {
1239*4882a593Smuzhiyun pss_ctl = readl(ioc->ioc_regs.pss_ctl_reg);
1240*4882a593Smuzhiyun i++;
1241*4882a593Smuzhiyun } while (!(pss_ctl & __PSS_LMEM_INIT_DONE) && (i < PSS_LMEM_INIT_TIME));
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /**
1244*4882a593Smuzhiyun * If memory initialization is not successful, IOC timeout will catch
1245*4882a593Smuzhiyun * such failures.
1246*4882a593Smuzhiyun */
1247*4882a593Smuzhiyun BUG_ON(!(pss_ctl & __PSS_LMEM_INIT_DONE));
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun pss_ctl &= ~(__PSS_LMEM_INIT_DONE | __PSS_LMEM_INIT_EN);
1250*4882a593Smuzhiyun writel(pss_ctl, ioc->ioc_regs.pss_ctl_reg);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun static void
bfa_ioc_lpu_start(struct bfa_ioc * ioc)1254*4882a593Smuzhiyun bfa_ioc_lpu_start(struct bfa_ioc *ioc)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun u32 pss_ctl;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /**
1259*4882a593Smuzhiyun * Take processor out of reset.
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun pss_ctl = readl(ioc->ioc_regs.pss_ctl_reg);
1262*4882a593Smuzhiyun pss_ctl &= ~__PSS_LPU0_RESET;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun writel(pss_ctl, ioc->ioc_regs.pss_ctl_reg);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static void
bfa_ioc_lpu_stop(struct bfa_ioc * ioc)1268*4882a593Smuzhiyun bfa_ioc_lpu_stop(struct bfa_ioc *ioc)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun u32 pss_ctl;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /**
1273*4882a593Smuzhiyun * Put processors in reset.
1274*4882a593Smuzhiyun */
1275*4882a593Smuzhiyun pss_ctl = readl(ioc->ioc_regs.pss_ctl_reg);
1276*4882a593Smuzhiyun pss_ctl |= (__PSS_LPU0_RESET | __PSS_LPU1_RESET);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun writel(pss_ctl, ioc->ioc_regs.pss_ctl_reg);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun /* Get driver and firmware versions. */
1282*4882a593Smuzhiyun void
bfa_nw_ioc_fwver_get(struct bfa_ioc * ioc,struct bfi_ioc_image_hdr * fwhdr)1283*4882a593Smuzhiyun bfa_nw_ioc_fwver_get(struct bfa_ioc *ioc, struct bfi_ioc_image_hdr *fwhdr)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun u32 pgnum;
1286*4882a593Smuzhiyun u32 loff = 0;
1287*4882a593Smuzhiyun int i;
1288*4882a593Smuzhiyun u32 *fwsig = (u32 *) fwhdr;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun pgnum = bfa_ioc_smem_pgnum(ioc, loff);
1291*4882a593Smuzhiyun writel(pgnum, ioc->ioc_regs.host_page_num_fn);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun for (i = 0; i < (sizeof(struct bfi_ioc_image_hdr) / sizeof(u32));
1294*4882a593Smuzhiyun i++) {
1295*4882a593Smuzhiyun fwsig[i] =
1296*4882a593Smuzhiyun swab32(readl(loff + ioc->ioc_regs.smem_page_start));
1297*4882a593Smuzhiyun loff += sizeof(u32);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun static bool
bfa_ioc_fwver_md5_check(struct bfi_ioc_image_hdr * fwhdr_1,struct bfi_ioc_image_hdr * fwhdr_2)1302*4882a593Smuzhiyun bfa_ioc_fwver_md5_check(struct bfi_ioc_image_hdr *fwhdr_1,
1303*4882a593Smuzhiyun struct bfi_ioc_image_hdr *fwhdr_2)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun int i;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun for (i = 0; i < BFI_IOC_MD5SUM_SZ; i++) {
1308*4882a593Smuzhiyun if (fwhdr_1->md5sum[i] != fwhdr_2->md5sum[i])
1309*4882a593Smuzhiyun return false;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun return true;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* Returns TRUE if major minor and maintenance are same.
1316*4882a593Smuzhiyun * If patch version are same, check for MD5 Checksum to be same.
1317*4882a593Smuzhiyun */
1318*4882a593Smuzhiyun static bool
bfa_ioc_fw_ver_compatible(struct bfi_ioc_image_hdr * drv_fwhdr,struct bfi_ioc_image_hdr * fwhdr_to_cmp)1319*4882a593Smuzhiyun bfa_ioc_fw_ver_compatible(struct bfi_ioc_image_hdr *drv_fwhdr,
1320*4882a593Smuzhiyun struct bfi_ioc_image_hdr *fwhdr_to_cmp)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun if (drv_fwhdr->signature != fwhdr_to_cmp->signature)
1323*4882a593Smuzhiyun return false;
1324*4882a593Smuzhiyun if (drv_fwhdr->fwver.major != fwhdr_to_cmp->fwver.major)
1325*4882a593Smuzhiyun return false;
1326*4882a593Smuzhiyun if (drv_fwhdr->fwver.minor != fwhdr_to_cmp->fwver.minor)
1327*4882a593Smuzhiyun return false;
1328*4882a593Smuzhiyun if (drv_fwhdr->fwver.maint != fwhdr_to_cmp->fwver.maint)
1329*4882a593Smuzhiyun return false;
1330*4882a593Smuzhiyun if (drv_fwhdr->fwver.patch == fwhdr_to_cmp->fwver.patch &&
1331*4882a593Smuzhiyun drv_fwhdr->fwver.phase == fwhdr_to_cmp->fwver.phase &&
1332*4882a593Smuzhiyun drv_fwhdr->fwver.build == fwhdr_to_cmp->fwver.build)
1333*4882a593Smuzhiyun return bfa_ioc_fwver_md5_check(drv_fwhdr, fwhdr_to_cmp);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return true;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static bool
bfa_ioc_flash_fwver_valid(struct bfi_ioc_image_hdr * flash_fwhdr)1339*4882a593Smuzhiyun bfa_ioc_flash_fwver_valid(struct bfi_ioc_image_hdr *flash_fwhdr)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun if (flash_fwhdr->fwver.major == 0 || flash_fwhdr->fwver.major == 0xFF)
1342*4882a593Smuzhiyun return false;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun return true;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun static bool
fwhdr_is_ga(struct bfi_ioc_image_hdr * fwhdr)1348*4882a593Smuzhiyun fwhdr_is_ga(struct bfi_ioc_image_hdr *fwhdr)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun if (fwhdr->fwver.phase == 0 &&
1351*4882a593Smuzhiyun fwhdr->fwver.build == 0)
1352*4882a593Smuzhiyun return false;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun return true;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun /* Returns TRUE if both are compatible and patch of fwhdr_to_cmp is better. */
1358*4882a593Smuzhiyun static enum bfi_ioc_img_ver_cmp
bfa_ioc_fw_ver_patch_cmp(struct bfi_ioc_image_hdr * base_fwhdr,struct bfi_ioc_image_hdr * fwhdr_to_cmp)1359*4882a593Smuzhiyun bfa_ioc_fw_ver_patch_cmp(struct bfi_ioc_image_hdr *base_fwhdr,
1360*4882a593Smuzhiyun struct bfi_ioc_image_hdr *fwhdr_to_cmp)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun if (!bfa_ioc_fw_ver_compatible(base_fwhdr, fwhdr_to_cmp))
1363*4882a593Smuzhiyun return BFI_IOC_IMG_VER_INCOMP;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (fwhdr_to_cmp->fwver.patch > base_fwhdr->fwver.patch)
1366*4882a593Smuzhiyun return BFI_IOC_IMG_VER_BETTER;
1367*4882a593Smuzhiyun else if (fwhdr_to_cmp->fwver.patch < base_fwhdr->fwver.patch)
1368*4882a593Smuzhiyun return BFI_IOC_IMG_VER_OLD;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* GA takes priority over internal builds of the same patch stream.
1371*4882a593Smuzhiyun * At this point major minor maint and patch numbers are same.
1372*4882a593Smuzhiyun */
1373*4882a593Smuzhiyun if (fwhdr_is_ga(base_fwhdr))
1374*4882a593Smuzhiyun if (fwhdr_is_ga(fwhdr_to_cmp))
1375*4882a593Smuzhiyun return BFI_IOC_IMG_VER_SAME;
1376*4882a593Smuzhiyun else
1377*4882a593Smuzhiyun return BFI_IOC_IMG_VER_OLD;
1378*4882a593Smuzhiyun else
1379*4882a593Smuzhiyun if (fwhdr_is_ga(fwhdr_to_cmp))
1380*4882a593Smuzhiyun return BFI_IOC_IMG_VER_BETTER;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (fwhdr_to_cmp->fwver.phase > base_fwhdr->fwver.phase)
1383*4882a593Smuzhiyun return BFI_IOC_IMG_VER_BETTER;
1384*4882a593Smuzhiyun else if (fwhdr_to_cmp->fwver.phase < base_fwhdr->fwver.phase)
1385*4882a593Smuzhiyun return BFI_IOC_IMG_VER_OLD;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun if (fwhdr_to_cmp->fwver.build > base_fwhdr->fwver.build)
1388*4882a593Smuzhiyun return BFI_IOC_IMG_VER_BETTER;
1389*4882a593Smuzhiyun else if (fwhdr_to_cmp->fwver.build < base_fwhdr->fwver.build)
1390*4882a593Smuzhiyun return BFI_IOC_IMG_VER_OLD;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* All Version Numbers are equal.
1393*4882a593Smuzhiyun * Md5 check to be done as a part of compatibility check.
1394*4882a593Smuzhiyun */
1395*4882a593Smuzhiyun return BFI_IOC_IMG_VER_SAME;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* register definitions */
1399*4882a593Smuzhiyun #define FLI_CMD_REG 0x0001d000
1400*4882a593Smuzhiyun #define FLI_WRDATA_REG 0x0001d00c
1401*4882a593Smuzhiyun #define FLI_RDDATA_REG 0x0001d010
1402*4882a593Smuzhiyun #define FLI_ADDR_REG 0x0001d004
1403*4882a593Smuzhiyun #define FLI_DEV_STATUS_REG 0x0001d014
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun #define BFA_FLASH_FIFO_SIZE 128 /* fifo size */
1406*4882a593Smuzhiyun #define BFA_FLASH_CHECK_MAX 10000 /* max # of status check */
1407*4882a593Smuzhiyun #define BFA_FLASH_BLOCKING_OP_MAX 1000000 /* max # of blocking op check */
1408*4882a593Smuzhiyun #define BFA_FLASH_WIP_MASK 0x01 /* write in progress bit mask */
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun #define NFC_STATE_RUNNING 0x20000001
1411*4882a593Smuzhiyun #define NFC_STATE_PAUSED 0x00004560
1412*4882a593Smuzhiyun #define NFC_VER_VALID 0x147
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun enum bfa_flash_cmd {
1415*4882a593Smuzhiyun BFA_FLASH_FAST_READ = 0x0b, /* fast read */
1416*4882a593Smuzhiyun BFA_FLASH_WRITE_ENABLE = 0x06, /* write enable */
1417*4882a593Smuzhiyun BFA_FLASH_SECTOR_ERASE = 0xd8, /* sector erase */
1418*4882a593Smuzhiyun BFA_FLASH_WRITE = 0x02, /* write */
1419*4882a593Smuzhiyun BFA_FLASH_READ_STATUS = 0x05, /* read status */
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /* hardware error definition */
1423*4882a593Smuzhiyun enum bfa_flash_err {
1424*4882a593Smuzhiyun BFA_FLASH_NOT_PRESENT = -1, /*!< flash not present */
1425*4882a593Smuzhiyun BFA_FLASH_UNINIT = -2, /*!< flash not initialized */
1426*4882a593Smuzhiyun BFA_FLASH_BAD = -3, /*!< flash bad */
1427*4882a593Smuzhiyun BFA_FLASH_BUSY = -4, /*!< flash busy */
1428*4882a593Smuzhiyun BFA_FLASH_ERR_CMD_ACT = -5, /*!< command active never cleared */
1429*4882a593Smuzhiyun BFA_FLASH_ERR_FIFO_CNT = -6, /*!< fifo count never cleared */
1430*4882a593Smuzhiyun BFA_FLASH_ERR_WIP = -7, /*!< write-in-progress never cleared */
1431*4882a593Smuzhiyun BFA_FLASH_ERR_TIMEOUT = -8, /*!< fli timeout */
1432*4882a593Smuzhiyun BFA_FLASH_ERR_LEN = -9, /*!< invalid length */
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* flash command register data structure */
1436*4882a593Smuzhiyun union bfa_flash_cmd_reg {
1437*4882a593Smuzhiyun struct {
1438*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1439*4882a593Smuzhiyun u32 act:1;
1440*4882a593Smuzhiyun u32 rsv:1;
1441*4882a593Smuzhiyun u32 write_cnt:9;
1442*4882a593Smuzhiyun u32 read_cnt:9;
1443*4882a593Smuzhiyun u32 addr_cnt:4;
1444*4882a593Smuzhiyun u32 cmd:8;
1445*4882a593Smuzhiyun #else
1446*4882a593Smuzhiyun u32 cmd:8;
1447*4882a593Smuzhiyun u32 addr_cnt:4;
1448*4882a593Smuzhiyun u32 read_cnt:9;
1449*4882a593Smuzhiyun u32 write_cnt:9;
1450*4882a593Smuzhiyun u32 rsv:1;
1451*4882a593Smuzhiyun u32 act:1;
1452*4882a593Smuzhiyun #endif
1453*4882a593Smuzhiyun } r;
1454*4882a593Smuzhiyun u32 i;
1455*4882a593Smuzhiyun };
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* flash device status register data structure */
1458*4882a593Smuzhiyun union bfa_flash_dev_status_reg {
1459*4882a593Smuzhiyun struct {
1460*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1461*4882a593Smuzhiyun u32 rsv:21;
1462*4882a593Smuzhiyun u32 fifo_cnt:6;
1463*4882a593Smuzhiyun u32 busy:1;
1464*4882a593Smuzhiyun u32 init_status:1;
1465*4882a593Smuzhiyun u32 present:1;
1466*4882a593Smuzhiyun u32 bad:1;
1467*4882a593Smuzhiyun u32 good:1;
1468*4882a593Smuzhiyun #else
1469*4882a593Smuzhiyun u32 good:1;
1470*4882a593Smuzhiyun u32 bad:1;
1471*4882a593Smuzhiyun u32 present:1;
1472*4882a593Smuzhiyun u32 init_status:1;
1473*4882a593Smuzhiyun u32 busy:1;
1474*4882a593Smuzhiyun u32 fifo_cnt:6;
1475*4882a593Smuzhiyun u32 rsv:21;
1476*4882a593Smuzhiyun #endif
1477*4882a593Smuzhiyun } r;
1478*4882a593Smuzhiyun u32 i;
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* flash address register data structure */
1482*4882a593Smuzhiyun union bfa_flash_addr_reg {
1483*4882a593Smuzhiyun struct {
1484*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1485*4882a593Smuzhiyun u32 addr:24;
1486*4882a593Smuzhiyun u32 dummy:8;
1487*4882a593Smuzhiyun #else
1488*4882a593Smuzhiyun u32 dummy:8;
1489*4882a593Smuzhiyun u32 addr:24;
1490*4882a593Smuzhiyun #endif
1491*4882a593Smuzhiyun } r;
1492*4882a593Smuzhiyun u32 i;
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* Flash raw private functions */
1496*4882a593Smuzhiyun static void
bfa_flash_set_cmd(void __iomem * pci_bar,u8 wr_cnt,u8 rd_cnt,u8 ad_cnt,u8 op)1497*4882a593Smuzhiyun bfa_flash_set_cmd(void __iomem *pci_bar, u8 wr_cnt,
1498*4882a593Smuzhiyun u8 rd_cnt, u8 ad_cnt, u8 op)
1499*4882a593Smuzhiyun {
1500*4882a593Smuzhiyun union bfa_flash_cmd_reg cmd;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun cmd.i = 0;
1503*4882a593Smuzhiyun cmd.r.act = 1;
1504*4882a593Smuzhiyun cmd.r.write_cnt = wr_cnt;
1505*4882a593Smuzhiyun cmd.r.read_cnt = rd_cnt;
1506*4882a593Smuzhiyun cmd.r.addr_cnt = ad_cnt;
1507*4882a593Smuzhiyun cmd.r.cmd = op;
1508*4882a593Smuzhiyun writel(cmd.i, (pci_bar + FLI_CMD_REG));
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun static void
bfa_flash_set_addr(void __iomem * pci_bar,u32 address)1512*4882a593Smuzhiyun bfa_flash_set_addr(void __iomem *pci_bar, u32 address)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun union bfa_flash_addr_reg addr;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun addr.r.addr = address & 0x00ffffff;
1517*4882a593Smuzhiyun addr.r.dummy = 0;
1518*4882a593Smuzhiyun writel(addr.i, (pci_bar + FLI_ADDR_REG));
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static int
bfa_flash_cmd_act_check(void __iomem * pci_bar)1522*4882a593Smuzhiyun bfa_flash_cmd_act_check(void __iomem *pci_bar)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun union bfa_flash_cmd_reg cmd;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun cmd.i = readl(pci_bar + FLI_CMD_REG);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (cmd.r.act)
1529*4882a593Smuzhiyun return BFA_FLASH_ERR_CMD_ACT;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun return 0;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* Flush FLI data fifo. */
1535*4882a593Smuzhiyun static int
bfa_flash_fifo_flush(void __iomem * pci_bar)1536*4882a593Smuzhiyun bfa_flash_fifo_flush(void __iomem *pci_bar)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun u32 i;
1539*4882a593Smuzhiyun union bfa_flash_dev_status_reg dev_status;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun dev_status.i = readl(pci_bar + FLI_DEV_STATUS_REG);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun if (!dev_status.r.fifo_cnt)
1544*4882a593Smuzhiyun return 0;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* fifo counter in terms of words */
1547*4882a593Smuzhiyun for (i = 0; i < dev_status.r.fifo_cnt; i++)
1548*4882a593Smuzhiyun readl(pci_bar + FLI_RDDATA_REG);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Check the device status. It may take some time. */
1551*4882a593Smuzhiyun for (i = 0; i < BFA_FLASH_CHECK_MAX; i++) {
1552*4882a593Smuzhiyun dev_status.i = readl(pci_bar + FLI_DEV_STATUS_REG);
1553*4882a593Smuzhiyun if (!dev_status.r.fifo_cnt)
1554*4882a593Smuzhiyun break;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun if (dev_status.r.fifo_cnt)
1558*4882a593Smuzhiyun return BFA_FLASH_ERR_FIFO_CNT;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun return 0;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun /* Read flash status. */
1564*4882a593Smuzhiyun static int
bfa_flash_status_read(void __iomem * pci_bar)1565*4882a593Smuzhiyun bfa_flash_status_read(void __iomem *pci_bar)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun union bfa_flash_dev_status_reg dev_status;
1568*4882a593Smuzhiyun int status;
1569*4882a593Smuzhiyun u32 ret_status;
1570*4882a593Smuzhiyun int i;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun status = bfa_flash_fifo_flush(pci_bar);
1573*4882a593Smuzhiyun if (status < 0)
1574*4882a593Smuzhiyun return status;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun bfa_flash_set_cmd(pci_bar, 0, 4, 0, BFA_FLASH_READ_STATUS);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun for (i = 0; i < BFA_FLASH_CHECK_MAX; i++) {
1579*4882a593Smuzhiyun status = bfa_flash_cmd_act_check(pci_bar);
1580*4882a593Smuzhiyun if (!status)
1581*4882a593Smuzhiyun break;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun if (status)
1585*4882a593Smuzhiyun return status;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun dev_status.i = readl(pci_bar + FLI_DEV_STATUS_REG);
1588*4882a593Smuzhiyun if (!dev_status.r.fifo_cnt)
1589*4882a593Smuzhiyun return BFA_FLASH_BUSY;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun ret_status = readl(pci_bar + FLI_RDDATA_REG);
1592*4882a593Smuzhiyun ret_status >>= 24;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun status = bfa_flash_fifo_flush(pci_bar);
1595*4882a593Smuzhiyun if (status < 0)
1596*4882a593Smuzhiyun return status;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun return ret_status;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun /* Start flash read operation. */
1602*4882a593Smuzhiyun static int
bfa_flash_read_start(void __iomem * pci_bar,u32 offset,u32 len,char * buf)1603*4882a593Smuzhiyun bfa_flash_read_start(void __iomem *pci_bar, u32 offset, u32 len,
1604*4882a593Smuzhiyun char *buf)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun int status;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* len must be mutiple of 4 and not exceeding fifo size */
1609*4882a593Smuzhiyun if (len == 0 || len > BFA_FLASH_FIFO_SIZE || (len & 0x03) != 0)
1610*4882a593Smuzhiyun return BFA_FLASH_ERR_LEN;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* check status */
1613*4882a593Smuzhiyun status = bfa_flash_status_read(pci_bar);
1614*4882a593Smuzhiyun if (status == BFA_FLASH_BUSY)
1615*4882a593Smuzhiyun status = bfa_flash_status_read(pci_bar);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun if (status < 0)
1618*4882a593Smuzhiyun return status;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /* check if write-in-progress bit is cleared */
1621*4882a593Smuzhiyun if (status & BFA_FLASH_WIP_MASK)
1622*4882a593Smuzhiyun return BFA_FLASH_ERR_WIP;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun bfa_flash_set_addr(pci_bar, offset);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun bfa_flash_set_cmd(pci_bar, 0, (u8)len, 4, BFA_FLASH_FAST_READ);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun return 0;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun /* Check flash read operation. */
1632*4882a593Smuzhiyun static u32
bfa_flash_read_check(void __iomem * pci_bar)1633*4882a593Smuzhiyun bfa_flash_read_check(void __iomem *pci_bar)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun if (bfa_flash_cmd_act_check(pci_bar))
1636*4882a593Smuzhiyun return 1;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /* End flash read operation. */
1642*4882a593Smuzhiyun static void
bfa_flash_read_end(void __iomem * pci_bar,u32 len,char * buf)1643*4882a593Smuzhiyun bfa_flash_read_end(void __iomem *pci_bar, u32 len, char *buf)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun u32 i;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* read data fifo up to 32 words */
1648*4882a593Smuzhiyun for (i = 0; i < len; i += 4) {
1649*4882a593Smuzhiyun u32 w = readl(pci_bar + FLI_RDDATA_REG);
1650*4882a593Smuzhiyun *((u32 *)(buf + i)) = swab32(w);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun bfa_flash_fifo_flush(pci_bar);
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /* Perform flash raw read. */
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun #define FLASH_BLOCKING_OP_MAX 500
1659*4882a593Smuzhiyun #define FLASH_SEM_LOCK_REG 0x18820
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun static int
bfa_raw_sem_get(void __iomem * bar)1662*4882a593Smuzhiyun bfa_raw_sem_get(void __iomem *bar)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun int locked;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun locked = readl(bar + FLASH_SEM_LOCK_REG);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun return !locked;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun static enum bfa_status
bfa_flash_sem_get(void __iomem * bar)1672*4882a593Smuzhiyun bfa_flash_sem_get(void __iomem *bar)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun u32 n = FLASH_BLOCKING_OP_MAX;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun while (!bfa_raw_sem_get(bar)) {
1677*4882a593Smuzhiyun if (--n <= 0)
1678*4882a593Smuzhiyun return BFA_STATUS_BADFLASH;
1679*4882a593Smuzhiyun mdelay(10);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun return BFA_STATUS_OK;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static void
bfa_flash_sem_put(void __iomem * bar)1685*4882a593Smuzhiyun bfa_flash_sem_put(void __iomem *bar)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun writel(0, (bar + FLASH_SEM_LOCK_REG));
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun static enum bfa_status
bfa_flash_raw_read(void __iomem * pci_bar,u32 offset,char * buf,u32 len)1691*4882a593Smuzhiyun bfa_flash_raw_read(void __iomem *pci_bar, u32 offset, char *buf,
1692*4882a593Smuzhiyun u32 len)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun u32 n;
1695*4882a593Smuzhiyun int status;
1696*4882a593Smuzhiyun u32 off, l, s, residue, fifo_sz;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun residue = len;
1699*4882a593Smuzhiyun off = 0;
1700*4882a593Smuzhiyun fifo_sz = BFA_FLASH_FIFO_SIZE;
1701*4882a593Smuzhiyun status = bfa_flash_sem_get(pci_bar);
1702*4882a593Smuzhiyun if (status != BFA_STATUS_OK)
1703*4882a593Smuzhiyun return status;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun while (residue) {
1706*4882a593Smuzhiyun s = offset + off;
1707*4882a593Smuzhiyun n = s / fifo_sz;
1708*4882a593Smuzhiyun l = (n + 1) * fifo_sz - s;
1709*4882a593Smuzhiyun if (l > residue)
1710*4882a593Smuzhiyun l = residue;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun status = bfa_flash_read_start(pci_bar, offset + off, l,
1713*4882a593Smuzhiyun &buf[off]);
1714*4882a593Smuzhiyun if (status < 0) {
1715*4882a593Smuzhiyun bfa_flash_sem_put(pci_bar);
1716*4882a593Smuzhiyun return BFA_STATUS_FAILED;
1717*4882a593Smuzhiyun }
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun n = BFA_FLASH_BLOCKING_OP_MAX;
1720*4882a593Smuzhiyun while (bfa_flash_read_check(pci_bar)) {
1721*4882a593Smuzhiyun if (--n <= 0) {
1722*4882a593Smuzhiyun bfa_flash_sem_put(pci_bar);
1723*4882a593Smuzhiyun return BFA_STATUS_FAILED;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun bfa_flash_read_end(pci_bar, l, &buf[off]);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun residue -= l;
1730*4882a593Smuzhiyun off += l;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun bfa_flash_sem_put(pci_bar);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun return BFA_STATUS_OK;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun #define BFA_FLASH_PART_FWIMG_ADDR 0x100000 /* fw image address */
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static enum bfa_status
bfa_nw_ioc_flash_img_get_chnk(struct bfa_ioc * ioc,u32 off,u32 * fwimg)1740*4882a593Smuzhiyun bfa_nw_ioc_flash_img_get_chnk(struct bfa_ioc *ioc, u32 off,
1741*4882a593Smuzhiyun u32 *fwimg)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun return bfa_flash_raw_read(ioc->pcidev.pci_bar_kva,
1744*4882a593Smuzhiyun BFA_FLASH_PART_FWIMG_ADDR + (off * sizeof(u32)),
1745*4882a593Smuzhiyun (char *)fwimg, BFI_FLASH_CHUNK_SZ);
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun static enum bfi_ioc_img_ver_cmp
bfa_ioc_flash_fwver_cmp(struct bfa_ioc * ioc,struct bfi_ioc_image_hdr * base_fwhdr)1749*4882a593Smuzhiyun bfa_ioc_flash_fwver_cmp(struct bfa_ioc *ioc,
1750*4882a593Smuzhiyun struct bfi_ioc_image_hdr *base_fwhdr)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun struct bfi_ioc_image_hdr *flash_fwhdr;
1753*4882a593Smuzhiyun enum bfa_status status;
1754*4882a593Smuzhiyun u32 fwimg[BFI_FLASH_CHUNK_SZ_WORDS];
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun status = bfa_nw_ioc_flash_img_get_chnk(ioc, 0, fwimg);
1757*4882a593Smuzhiyun if (status != BFA_STATUS_OK)
1758*4882a593Smuzhiyun return BFI_IOC_IMG_VER_INCOMP;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun flash_fwhdr = (struct bfi_ioc_image_hdr *)fwimg;
1761*4882a593Smuzhiyun if (bfa_ioc_flash_fwver_valid(flash_fwhdr))
1762*4882a593Smuzhiyun return bfa_ioc_fw_ver_patch_cmp(base_fwhdr, flash_fwhdr);
1763*4882a593Smuzhiyun else
1764*4882a593Smuzhiyun return BFI_IOC_IMG_VER_INCOMP;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /*
1768*4882a593Smuzhiyun * Returns TRUE if driver is willing to work with current smem f/w version.
1769*4882a593Smuzhiyun */
1770*4882a593Smuzhiyun bool
bfa_nw_ioc_fwver_cmp(struct bfa_ioc * ioc,struct bfi_ioc_image_hdr * fwhdr)1771*4882a593Smuzhiyun bfa_nw_ioc_fwver_cmp(struct bfa_ioc *ioc, struct bfi_ioc_image_hdr *fwhdr)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun struct bfi_ioc_image_hdr *drv_fwhdr;
1774*4882a593Smuzhiyun enum bfi_ioc_img_ver_cmp smem_flash_cmp, drv_smem_cmp;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun drv_fwhdr = (struct bfi_ioc_image_hdr *)
1777*4882a593Smuzhiyun bfa_cb_image_get_chunk(bfa_ioc_asic_gen(ioc), 0);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun /* If smem is incompatible or old, driver should not work with it. */
1780*4882a593Smuzhiyun drv_smem_cmp = bfa_ioc_fw_ver_patch_cmp(drv_fwhdr, fwhdr);
1781*4882a593Smuzhiyun if (drv_smem_cmp == BFI_IOC_IMG_VER_INCOMP ||
1782*4882a593Smuzhiyun drv_smem_cmp == BFI_IOC_IMG_VER_OLD) {
1783*4882a593Smuzhiyun return false;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* IF Flash has a better F/W than smem do not work with smem.
1787*4882a593Smuzhiyun * If smem f/w == flash f/w, as smem f/w not old | incmp, work with it.
1788*4882a593Smuzhiyun * If Flash is old or incomp work with smem iff smem f/w == drv f/w.
1789*4882a593Smuzhiyun */
1790*4882a593Smuzhiyun smem_flash_cmp = bfa_ioc_flash_fwver_cmp(ioc, fwhdr);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun if (smem_flash_cmp == BFI_IOC_IMG_VER_BETTER)
1793*4882a593Smuzhiyun return false;
1794*4882a593Smuzhiyun else if (smem_flash_cmp == BFI_IOC_IMG_VER_SAME)
1795*4882a593Smuzhiyun return true;
1796*4882a593Smuzhiyun else
1797*4882a593Smuzhiyun return (drv_smem_cmp == BFI_IOC_IMG_VER_SAME) ?
1798*4882a593Smuzhiyun true : false;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun /* Return true if current running version is valid. Firmware signature and
1802*4882a593Smuzhiyun * execution context (driver/bios) must match.
1803*4882a593Smuzhiyun */
1804*4882a593Smuzhiyun static bool
bfa_ioc_fwver_valid(struct bfa_ioc * ioc,u32 boot_env)1805*4882a593Smuzhiyun bfa_ioc_fwver_valid(struct bfa_ioc *ioc, u32 boot_env)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct bfi_ioc_image_hdr fwhdr;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun bfa_nw_ioc_fwver_get(ioc, &fwhdr);
1810*4882a593Smuzhiyun if (swab32(fwhdr.bootenv) != boot_env)
1811*4882a593Smuzhiyun return false;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun return bfa_nw_ioc_fwver_cmp(ioc, &fwhdr);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun /* Conditionally flush any pending message from firmware at start. */
1817*4882a593Smuzhiyun static void
bfa_ioc_msgflush(struct bfa_ioc * ioc)1818*4882a593Smuzhiyun bfa_ioc_msgflush(struct bfa_ioc *ioc)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun u32 r32;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.lpu_mbox_cmd);
1823*4882a593Smuzhiyun if (r32)
1824*4882a593Smuzhiyun writel(1, ioc->ioc_regs.lpu_mbox_cmd);
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun static void
bfa_ioc_hwinit(struct bfa_ioc * ioc,bool force)1828*4882a593Smuzhiyun bfa_ioc_hwinit(struct bfa_ioc *ioc, bool force)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun enum bfi_ioc_state ioc_fwstate;
1831*4882a593Smuzhiyun bool fwvalid;
1832*4882a593Smuzhiyun u32 boot_env;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun ioc_fwstate = bfa_ioc_get_cur_ioc_fwstate(ioc);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if (force)
1837*4882a593Smuzhiyun ioc_fwstate = BFI_IOC_UNINIT;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun boot_env = BFI_FWBOOT_ENV_OS;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /**
1842*4882a593Smuzhiyun * check if firmware is valid
1843*4882a593Smuzhiyun */
1844*4882a593Smuzhiyun fwvalid = (ioc_fwstate == BFI_IOC_UNINIT) ?
1845*4882a593Smuzhiyun false : bfa_ioc_fwver_valid(ioc, boot_env);
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun if (!fwvalid) {
1848*4882a593Smuzhiyun if (bfa_ioc_boot(ioc, BFI_FWBOOT_TYPE_NORMAL, boot_env) ==
1849*4882a593Smuzhiyun BFA_STATUS_OK)
1850*4882a593Smuzhiyun bfa_ioc_poll_fwinit(ioc);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun return;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun /**
1856*4882a593Smuzhiyun * If hardware initialization is in progress (initialized by other IOC),
1857*4882a593Smuzhiyun * just wait for an initialization completion interrupt.
1858*4882a593Smuzhiyun */
1859*4882a593Smuzhiyun if (ioc_fwstate == BFI_IOC_INITING) {
1860*4882a593Smuzhiyun bfa_ioc_poll_fwinit(ioc);
1861*4882a593Smuzhiyun return;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /**
1865*4882a593Smuzhiyun * If IOC function is disabled and firmware version is same,
1866*4882a593Smuzhiyun * just re-enable IOC.
1867*4882a593Smuzhiyun */
1868*4882a593Smuzhiyun if (ioc_fwstate == BFI_IOC_DISABLED || ioc_fwstate == BFI_IOC_OP) {
1869*4882a593Smuzhiyun /**
1870*4882a593Smuzhiyun * When using MSI-X any pending firmware ready event should
1871*4882a593Smuzhiyun * be flushed. Otherwise MSI-X interrupts are not delivered.
1872*4882a593Smuzhiyun */
1873*4882a593Smuzhiyun bfa_ioc_msgflush(ioc);
1874*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_FWREADY);
1875*4882a593Smuzhiyun return;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /**
1879*4882a593Smuzhiyun * Initialize the h/w for any other states.
1880*4882a593Smuzhiyun */
1881*4882a593Smuzhiyun if (bfa_ioc_boot(ioc, BFI_FWBOOT_TYPE_NORMAL, boot_env) ==
1882*4882a593Smuzhiyun BFA_STATUS_OK)
1883*4882a593Smuzhiyun bfa_ioc_poll_fwinit(ioc);
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun void
bfa_nw_ioc_timeout(struct bfa_ioc * ioc)1887*4882a593Smuzhiyun bfa_nw_ioc_timeout(struct bfa_ioc *ioc)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_TIMEOUT);
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun static void
bfa_ioc_mbox_send(struct bfa_ioc * ioc,void * ioc_msg,int len)1893*4882a593Smuzhiyun bfa_ioc_mbox_send(struct bfa_ioc *ioc, void *ioc_msg, int len)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun u32 *msgp = (u32 *) ioc_msg;
1896*4882a593Smuzhiyun u32 i;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun BUG_ON(!(len <= BFI_IOC_MSGLEN_MAX));
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun /*
1901*4882a593Smuzhiyun * first write msg to mailbox registers
1902*4882a593Smuzhiyun */
1903*4882a593Smuzhiyun for (i = 0; i < len / sizeof(u32); i++)
1904*4882a593Smuzhiyun writel(cpu_to_le32(msgp[i]),
1905*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox + i * sizeof(u32));
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun for (; i < BFI_IOC_MSGLEN_MAX / sizeof(u32); i++)
1908*4882a593Smuzhiyun writel(0, ioc->ioc_regs.hfn_mbox + i * sizeof(u32));
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /*
1911*4882a593Smuzhiyun * write 1 to mailbox CMD to trigger LPU event
1912*4882a593Smuzhiyun */
1913*4882a593Smuzhiyun writel(1, ioc->ioc_regs.hfn_mbox_cmd);
1914*4882a593Smuzhiyun (void) readl(ioc->ioc_regs.hfn_mbox_cmd);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun static void
bfa_ioc_send_enable(struct bfa_ioc * ioc)1918*4882a593Smuzhiyun bfa_ioc_send_enable(struct bfa_ioc *ioc)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun struct bfi_ioc_ctrl_req enable_req;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun bfi_h2i_set(enable_req.mh, BFI_MC_IOC, BFI_IOC_H2I_ENABLE_REQ,
1923*4882a593Smuzhiyun bfa_ioc_portid(ioc));
1924*4882a593Smuzhiyun enable_req.clscode = htons(ioc->clscode);
1925*4882a593Smuzhiyun enable_req.rsvd = htons(0);
1926*4882a593Smuzhiyun /* overflow in 2106 */
1927*4882a593Smuzhiyun enable_req.tv_sec = ntohl(ktime_get_real_seconds());
1928*4882a593Smuzhiyun bfa_ioc_mbox_send(ioc, &enable_req, sizeof(struct bfi_ioc_ctrl_req));
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun static void
bfa_ioc_send_disable(struct bfa_ioc * ioc)1932*4882a593Smuzhiyun bfa_ioc_send_disable(struct bfa_ioc *ioc)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun struct bfi_ioc_ctrl_req disable_req;
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun bfi_h2i_set(disable_req.mh, BFI_MC_IOC, BFI_IOC_H2I_DISABLE_REQ,
1937*4882a593Smuzhiyun bfa_ioc_portid(ioc));
1938*4882a593Smuzhiyun disable_req.clscode = htons(ioc->clscode);
1939*4882a593Smuzhiyun disable_req.rsvd = htons(0);
1940*4882a593Smuzhiyun /* overflow in 2106 */
1941*4882a593Smuzhiyun disable_req.tv_sec = ntohl(ktime_get_real_seconds());
1942*4882a593Smuzhiyun bfa_ioc_mbox_send(ioc, &disable_req, sizeof(struct bfi_ioc_ctrl_req));
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun static void
bfa_ioc_send_getattr(struct bfa_ioc * ioc)1946*4882a593Smuzhiyun bfa_ioc_send_getattr(struct bfa_ioc *ioc)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun struct bfi_ioc_getattr_req attr_req;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun bfi_h2i_set(attr_req.mh, BFI_MC_IOC, BFI_IOC_H2I_GETATTR_REQ,
1951*4882a593Smuzhiyun bfa_ioc_portid(ioc));
1952*4882a593Smuzhiyun bfa_dma_be_addr_set(attr_req.attr_addr, ioc->attr_dma.pa);
1953*4882a593Smuzhiyun bfa_ioc_mbox_send(ioc, &attr_req, sizeof(attr_req));
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun void
bfa_nw_ioc_hb_check(struct bfa_ioc * ioc)1957*4882a593Smuzhiyun bfa_nw_ioc_hb_check(struct bfa_ioc *ioc)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun u32 hb_count;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun hb_count = readl(ioc->ioc_regs.heartbeat);
1962*4882a593Smuzhiyun if (ioc->hb_count == hb_count) {
1963*4882a593Smuzhiyun bfa_ioc_recover(ioc);
1964*4882a593Smuzhiyun return;
1965*4882a593Smuzhiyun } else {
1966*4882a593Smuzhiyun ioc->hb_count = hb_count;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun bfa_ioc_mbox_poll(ioc);
1970*4882a593Smuzhiyun mod_timer(&ioc->hb_timer, jiffies +
1971*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_HB_TOV));
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static void
bfa_ioc_hb_monitor(struct bfa_ioc * ioc)1975*4882a593Smuzhiyun bfa_ioc_hb_monitor(struct bfa_ioc *ioc)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun ioc->hb_count = readl(ioc->ioc_regs.heartbeat);
1978*4882a593Smuzhiyun mod_timer(&ioc->hb_timer, jiffies +
1979*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_HB_TOV));
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun static void
bfa_ioc_hb_stop(struct bfa_ioc * ioc)1983*4882a593Smuzhiyun bfa_ioc_hb_stop(struct bfa_ioc *ioc)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun del_timer(&ioc->hb_timer);
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun /* Initiate a full firmware download. */
1989*4882a593Smuzhiyun static enum bfa_status
bfa_ioc_download_fw(struct bfa_ioc * ioc,u32 boot_type,u32 boot_env)1990*4882a593Smuzhiyun bfa_ioc_download_fw(struct bfa_ioc *ioc, u32 boot_type,
1991*4882a593Smuzhiyun u32 boot_env)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun u32 *fwimg;
1994*4882a593Smuzhiyun u32 pgnum;
1995*4882a593Smuzhiyun u32 loff = 0;
1996*4882a593Smuzhiyun u32 chunkno = 0;
1997*4882a593Smuzhiyun u32 i;
1998*4882a593Smuzhiyun u32 asicmode;
1999*4882a593Smuzhiyun u32 fwimg_size;
2000*4882a593Smuzhiyun u32 fwimg_buf[BFI_FLASH_CHUNK_SZ_WORDS];
2001*4882a593Smuzhiyun enum bfa_status status;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun if (boot_env == BFI_FWBOOT_ENV_OS &&
2004*4882a593Smuzhiyun boot_type == BFI_FWBOOT_TYPE_FLASH) {
2005*4882a593Smuzhiyun fwimg_size = BFI_FLASH_IMAGE_SZ/sizeof(u32);
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun status = bfa_nw_ioc_flash_img_get_chnk(ioc,
2008*4882a593Smuzhiyun BFA_IOC_FLASH_CHUNK_ADDR(chunkno), fwimg_buf);
2009*4882a593Smuzhiyun if (status != BFA_STATUS_OK)
2010*4882a593Smuzhiyun return status;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun fwimg = fwimg_buf;
2013*4882a593Smuzhiyun } else {
2014*4882a593Smuzhiyun fwimg_size = bfa_cb_image_get_size(bfa_ioc_asic_gen(ioc));
2015*4882a593Smuzhiyun fwimg = bfa_cb_image_get_chunk(bfa_ioc_asic_gen(ioc),
2016*4882a593Smuzhiyun BFA_IOC_FLASH_CHUNK_ADDR(chunkno));
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun pgnum = bfa_ioc_smem_pgnum(ioc, loff);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun writel(pgnum, ioc->ioc_regs.host_page_num_fn);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun for (i = 0; i < fwimg_size; i++) {
2024*4882a593Smuzhiyun if (BFA_IOC_FLASH_CHUNK_NO(i) != chunkno) {
2025*4882a593Smuzhiyun chunkno = BFA_IOC_FLASH_CHUNK_NO(i);
2026*4882a593Smuzhiyun if (boot_env == BFI_FWBOOT_ENV_OS &&
2027*4882a593Smuzhiyun boot_type == BFI_FWBOOT_TYPE_FLASH) {
2028*4882a593Smuzhiyun status = bfa_nw_ioc_flash_img_get_chnk(ioc,
2029*4882a593Smuzhiyun BFA_IOC_FLASH_CHUNK_ADDR(chunkno),
2030*4882a593Smuzhiyun fwimg_buf);
2031*4882a593Smuzhiyun if (status != BFA_STATUS_OK)
2032*4882a593Smuzhiyun return status;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun fwimg = fwimg_buf;
2035*4882a593Smuzhiyun } else {
2036*4882a593Smuzhiyun fwimg = bfa_cb_image_get_chunk(
2037*4882a593Smuzhiyun bfa_ioc_asic_gen(ioc),
2038*4882a593Smuzhiyun BFA_IOC_FLASH_CHUNK_ADDR(chunkno));
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun /**
2043*4882a593Smuzhiyun * write smem
2044*4882a593Smuzhiyun */
2045*4882a593Smuzhiyun writel(swab32(fwimg[BFA_IOC_FLASH_OFFSET_IN_CHUNK(i)]),
2046*4882a593Smuzhiyun ioc->ioc_regs.smem_page_start + loff);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun loff += sizeof(u32);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun /**
2051*4882a593Smuzhiyun * handle page offset wrap around
2052*4882a593Smuzhiyun */
2053*4882a593Smuzhiyun loff = PSS_SMEM_PGOFF(loff);
2054*4882a593Smuzhiyun if (loff == 0) {
2055*4882a593Smuzhiyun pgnum++;
2056*4882a593Smuzhiyun writel(pgnum,
2057*4882a593Smuzhiyun ioc->ioc_regs.host_page_num_fn);
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun writel(bfa_ioc_smem_pgnum(ioc, 0),
2062*4882a593Smuzhiyun ioc->ioc_regs.host_page_num_fn);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /*
2065*4882a593Smuzhiyun * Set boot type, env and device mode at the end.
2066*4882a593Smuzhiyun */
2067*4882a593Smuzhiyun if (boot_env == BFI_FWBOOT_ENV_OS &&
2068*4882a593Smuzhiyun boot_type == BFI_FWBOOT_TYPE_FLASH) {
2069*4882a593Smuzhiyun boot_type = BFI_FWBOOT_TYPE_NORMAL;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun asicmode = BFI_FWBOOT_DEVMODE(ioc->asic_gen, ioc->asic_mode,
2072*4882a593Smuzhiyun ioc->port0_mode, ioc->port1_mode);
2073*4882a593Smuzhiyun writel(asicmode, ((ioc->ioc_regs.smem_page_start)
2074*4882a593Smuzhiyun + BFI_FWBOOT_DEVMODE_OFF));
2075*4882a593Smuzhiyun writel(boot_type, ((ioc->ioc_regs.smem_page_start)
2076*4882a593Smuzhiyun + (BFI_FWBOOT_TYPE_OFF)));
2077*4882a593Smuzhiyun writel(boot_env, ((ioc->ioc_regs.smem_page_start)
2078*4882a593Smuzhiyun + (BFI_FWBOOT_ENV_OFF)));
2079*4882a593Smuzhiyun return BFA_STATUS_OK;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun static void
bfa_ioc_reset(struct bfa_ioc * ioc,bool force)2083*4882a593Smuzhiyun bfa_ioc_reset(struct bfa_ioc *ioc, bool force)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun bfa_ioc_hwinit(ioc, force);
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun /* BFA ioc enable reply by firmware */
2089*4882a593Smuzhiyun static void
bfa_ioc_enable_reply(struct bfa_ioc * ioc,enum bfa_mode port_mode,u8 cap_bm)2090*4882a593Smuzhiyun bfa_ioc_enable_reply(struct bfa_ioc *ioc, enum bfa_mode port_mode,
2091*4882a593Smuzhiyun u8 cap_bm)
2092*4882a593Smuzhiyun {
2093*4882a593Smuzhiyun struct bfa_iocpf *iocpf = &ioc->iocpf;
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun ioc->port_mode = ioc->port_mode_cfg = port_mode;
2096*4882a593Smuzhiyun ioc->ad_cap_bm = cap_bm;
2097*4882a593Smuzhiyun bfa_fsm_send_event(iocpf, IOCPF_E_FWRSP_ENABLE);
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun /* Update BFA configuration from firmware configuration. */
2101*4882a593Smuzhiyun static void
bfa_ioc_getattr_reply(struct bfa_ioc * ioc)2102*4882a593Smuzhiyun bfa_ioc_getattr_reply(struct bfa_ioc *ioc)
2103*4882a593Smuzhiyun {
2104*4882a593Smuzhiyun struct bfi_ioc_attr *attr = ioc->attr;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun attr->adapter_prop = ntohl(attr->adapter_prop);
2107*4882a593Smuzhiyun attr->card_type = ntohl(attr->card_type);
2108*4882a593Smuzhiyun attr->maxfrsize = ntohs(attr->maxfrsize);
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_FWRSP_GETATTR);
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun /* Attach time initialization of mbox logic. */
2114*4882a593Smuzhiyun static void
bfa_ioc_mbox_attach(struct bfa_ioc * ioc)2115*4882a593Smuzhiyun bfa_ioc_mbox_attach(struct bfa_ioc *ioc)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2118*4882a593Smuzhiyun int mc;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun INIT_LIST_HEAD(&mod->cmd_q);
2121*4882a593Smuzhiyun for (mc = 0; mc < BFI_MC_MAX; mc++) {
2122*4882a593Smuzhiyun mod->mbhdlr[mc].cbfn = NULL;
2123*4882a593Smuzhiyun mod->mbhdlr[mc].cbarg = ioc->bfa;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /* Mbox poll timer -- restarts any pending mailbox requests. */
2128*4882a593Smuzhiyun static void
bfa_ioc_mbox_poll(struct bfa_ioc * ioc)2129*4882a593Smuzhiyun bfa_ioc_mbox_poll(struct bfa_ioc *ioc)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2132*4882a593Smuzhiyun struct bfa_mbox_cmd *cmd;
2133*4882a593Smuzhiyun bfa_mbox_cmd_cbfn_t cbfn;
2134*4882a593Smuzhiyun void *cbarg;
2135*4882a593Smuzhiyun u32 stat;
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun /**
2138*4882a593Smuzhiyun * If no command pending, do nothing
2139*4882a593Smuzhiyun */
2140*4882a593Smuzhiyun if (list_empty(&mod->cmd_q))
2141*4882a593Smuzhiyun return;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun /**
2144*4882a593Smuzhiyun * If previous command is not yet fetched by firmware, do nothing
2145*4882a593Smuzhiyun */
2146*4882a593Smuzhiyun stat = readl(ioc->ioc_regs.hfn_mbox_cmd);
2147*4882a593Smuzhiyun if (stat)
2148*4882a593Smuzhiyun return;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /**
2151*4882a593Smuzhiyun * Enqueue command to firmware.
2152*4882a593Smuzhiyun */
2153*4882a593Smuzhiyun cmd = list_first_entry(&mod->cmd_q, struct bfa_mbox_cmd, qe);
2154*4882a593Smuzhiyun list_del(&cmd->qe);
2155*4882a593Smuzhiyun bfa_ioc_mbox_send(ioc, cmd->msg, sizeof(cmd->msg));
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /**
2158*4882a593Smuzhiyun * Give a callback to the client, indicating that the command is sent
2159*4882a593Smuzhiyun */
2160*4882a593Smuzhiyun if (cmd->cbfn) {
2161*4882a593Smuzhiyun cbfn = cmd->cbfn;
2162*4882a593Smuzhiyun cbarg = cmd->cbarg;
2163*4882a593Smuzhiyun cmd->cbfn = NULL;
2164*4882a593Smuzhiyun cbfn(cbarg);
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun /* Cleanup any pending requests. */
2169*4882a593Smuzhiyun static void
bfa_ioc_mbox_flush(struct bfa_ioc * ioc)2170*4882a593Smuzhiyun bfa_ioc_mbox_flush(struct bfa_ioc *ioc)
2171*4882a593Smuzhiyun {
2172*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2173*4882a593Smuzhiyun struct bfa_mbox_cmd *cmd;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun while (!list_empty(&mod->cmd_q)) {
2176*4882a593Smuzhiyun cmd = list_first_entry(&mod->cmd_q, struct bfa_mbox_cmd, qe);
2177*4882a593Smuzhiyun list_del(&cmd->qe);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /**
2182*4882a593Smuzhiyun * bfa_nw_ioc_smem_read - Read data from SMEM to host through PCI memmap
2183*4882a593Smuzhiyun *
2184*4882a593Smuzhiyun * @ioc: memory for IOC
2185*4882a593Smuzhiyun * @tbuf: app memory to store data from smem
2186*4882a593Smuzhiyun * @soff: smem offset
2187*4882a593Smuzhiyun * @sz: size of smem in bytes
2188*4882a593Smuzhiyun */
2189*4882a593Smuzhiyun static int
bfa_nw_ioc_smem_read(struct bfa_ioc * ioc,void * tbuf,u32 soff,u32 sz)2190*4882a593Smuzhiyun bfa_nw_ioc_smem_read(struct bfa_ioc *ioc, void *tbuf, u32 soff, u32 sz)
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun u32 pgnum, loff, r32;
2193*4882a593Smuzhiyun int i, len;
2194*4882a593Smuzhiyun u32 *buf = tbuf;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun pgnum = PSS_SMEM_PGNUM(ioc->ioc_regs.smem_pg0, soff);
2197*4882a593Smuzhiyun loff = PSS_SMEM_PGOFF(soff);
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun /*
2200*4882a593Smuzhiyun * Hold semaphore to serialize pll init and fwtrc.
2201*4882a593Smuzhiyun */
2202*4882a593Smuzhiyun if (!bfa_nw_ioc_sem_get(ioc->ioc_regs.ioc_init_sem_reg))
2203*4882a593Smuzhiyun return 1;
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun writel(pgnum, ioc->ioc_regs.host_page_num_fn);
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun len = sz/sizeof(u32);
2208*4882a593Smuzhiyun for (i = 0; i < len; i++) {
2209*4882a593Smuzhiyun r32 = swab32(readl(loff + ioc->ioc_regs.smem_page_start));
2210*4882a593Smuzhiyun buf[i] = be32_to_cpu(r32);
2211*4882a593Smuzhiyun loff += sizeof(u32);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /**
2214*4882a593Smuzhiyun * handle page offset wrap around
2215*4882a593Smuzhiyun */
2216*4882a593Smuzhiyun loff = PSS_SMEM_PGOFF(loff);
2217*4882a593Smuzhiyun if (loff == 0) {
2218*4882a593Smuzhiyun pgnum++;
2219*4882a593Smuzhiyun writel(pgnum, ioc->ioc_regs.host_page_num_fn);
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun writel(PSS_SMEM_PGNUM(ioc->ioc_regs.smem_pg0, 0),
2224*4882a593Smuzhiyun ioc->ioc_regs.host_page_num_fn);
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun /*
2227*4882a593Smuzhiyun * release semaphore
2228*4882a593Smuzhiyun */
2229*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_init_sem_reg);
2230*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_init_sem_reg);
2231*4882a593Smuzhiyun return 0;
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun /* Retrieve saved firmware trace from a prior IOC failure. */
2235*4882a593Smuzhiyun int
bfa_nw_ioc_debug_fwtrc(struct bfa_ioc * ioc,void * trcdata,int * trclen)2236*4882a593Smuzhiyun bfa_nw_ioc_debug_fwtrc(struct bfa_ioc *ioc, void *trcdata, int *trclen)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun u32 loff = BFI_IOC_TRC_OFF + BNA_DBG_FWTRC_LEN * ioc->port_id;
2239*4882a593Smuzhiyun int tlen, status = 0;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun tlen = *trclen;
2242*4882a593Smuzhiyun if (tlen > BNA_DBG_FWTRC_LEN)
2243*4882a593Smuzhiyun tlen = BNA_DBG_FWTRC_LEN;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun status = bfa_nw_ioc_smem_read(ioc, trcdata, loff, tlen);
2246*4882a593Smuzhiyun *trclen = tlen;
2247*4882a593Smuzhiyun return status;
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun /* Save firmware trace if configured. */
2251*4882a593Smuzhiyun static void
bfa_nw_ioc_debug_save_ftrc(struct bfa_ioc * ioc)2252*4882a593Smuzhiyun bfa_nw_ioc_debug_save_ftrc(struct bfa_ioc *ioc)
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun int tlen;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun if (ioc->dbg_fwsave_once) {
2257*4882a593Smuzhiyun ioc->dbg_fwsave_once = false;
2258*4882a593Smuzhiyun if (ioc->dbg_fwsave_len) {
2259*4882a593Smuzhiyun tlen = ioc->dbg_fwsave_len;
2260*4882a593Smuzhiyun bfa_nw_ioc_debug_fwtrc(ioc, ioc->dbg_fwsave, &tlen);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun /* Retrieve saved firmware trace from a prior IOC failure. */
2266*4882a593Smuzhiyun int
bfa_nw_ioc_debug_fwsave(struct bfa_ioc * ioc,void * trcdata,int * trclen)2267*4882a593Smuzhiyun bfa_nw_ioc_debug_fwsave(struct bfa_ioc *ioc, void *trcdata, int *trclen)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun int tlen;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun if (ioc->dbg_fwsave_len == 0)
2272*4882a593Smuzhiyun return BFA_STATUS_ENOFSAVE;
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun tlen = *trclen;
2275*4882a593Smuzhiyun if (tlen > ioc->dbg_fwsave_len)
2276*4882a593Smuzhiyun tlen = ioc->dbg_fwsave_len;
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun memcpy(trcdata, ioc->dbg_fwsave, tlen);
2279*4882a593Smuzhiyun *trclen = tlen;
2280*4882a593Smuzhiyun return BFA_STATUS_OK;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun static void
bfa_ioc_fail_notify(struct bfa_ioc * ioc)2284*4882a593Smuzhiyun bfa_ioc_fail_notify(struct bfa_ioc *ioc)
2285*4882a593Smuzhiyun {
2286*4882a593Smuzhiyun /**
2287*4882a593Smuzhiyun * Notify driver and common modules registered for notification.
2288*4882a593Smuzhiyun */
2289*4882a593Smuzhiyun ioc->cbfn->hbfail_cbfn(ioc->bfa);
2290*4882a593Smuzhiyun bfa_ioc_event_notify(ioc, BFA_IOC_E_FAILED);
2291*4882a593Smuzhiyun bfa_nw_ioc_debug_save_ftrc(ioc);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun /* IOCPF to IOC interface */
2295*4882a593Smuzhiyun static void
bfa_ioc_pf_enabled(struct bfa_ioc * ioc)2296*4882a593Smuzhiyun bfa_ioc_pf_enabled(struct bfa_ioc *ioc)
2297*4882a593Smuzhiyun {
2298*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_ENABLED);
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun static void
bfa_ioc_pf_disabled(struct bfa_ioc * ioc)2302*4882a593Smuzhiyun bfa_ioc_pf_disabled(struct bfa_ioc *ioc)
2303*4882a593Smuzhiyun {
2304*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_DISABLED);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun static void
bfa_ioc_pf_failed(struct bfa_ioc * ioc)2308*4882a593Smuzhiyun bfa_ioc_pf_failed(struct bfa_ioc *ioc)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_PFFAILED);
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun static void
bfa_ioc_pf_hwfailed(struct bfa_ioc * ioc)2314*4882a593Smuzhiyun bfa_ioc_pf_hwfailed(struct bfa_ioc *ioc)
2315*4882a593Smuzhiyun {
2316*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_HWFAILED);
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun static void
bfa_ioc_pf_fwmismatch(struct bfa_ioc * ioc)2320*4882a593Smuzhiyun bfa_ioc_pf_fwmismatch(struct bfa_ioc *ioc)
2321*4882a593Smuzhiyun {
2322*4882a593Smuzhiyun /**
2323*4882a593Smuzhiyun * Provide enable completion callback and AEN notification.
2324*4882a593Smuzhiyun */
2325*4882a593Smuzhiyun ioc->cbfn->enable_cbfn(ioc->bfa, BFA_STATUS_IOC_FAILURE);
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /* IOC public */
2329*4882a593Smuzhiyun static enum bfa_status
bfa_ioc_pll_init(struct bfa_ioc * ioc)2330*4882a593Smuzhiyun bfa_ioc_pll_init(struct bfa_ioc *ioc)
2331*4882a593Smuzhiyun {
2332*4882a593Smuzhiyun /*
2333*4882a593Smuzhiyun * Hold semaphore so that nobody can access the chip during init.
2334*4882a593Smuzhiyun */
2335*4882a593Smuzhiyun bfa_nw_ioc_sem_get(ioc->ioc_regs.ioc_init_sem_reg);
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun bfa_ioc_pll_init_asic(ioc);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun ioc->pllinit = true;
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /* Initialize LMEM */
2342*4882a593Smuzhiyun bfa_ioc_lmem_init(ioc);
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun /*
2345*4882a593Smuzhiyun * release semaphore.
2346*4882a593Smuzhiyun */
2347*4882a593Smuzhiyun bfa_nw_ioc_sem_release(ioc->ioc_regs.ioc_init_sem_reg);
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun return BFA_STATUS_OK;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun /* Interface used by diag module to do firmware boot with memory test
2353*4882a593Smuzhiyun * as the entry vector.
2354*4882a593Smuzhiyun */
2355*4882a593Smuzhiyun static enum bfa_status
bfa_ioc_boot(struct bfa_ioc * ioc,enum bfi_fwboot_type boot_type,u32 boot_env)2356*4882a593Smuzhiyun bfa_ioc_boot(struct bfa_ioc *ioc, enum bfi_fwboot_type boot_type,
2357*4882a593Smuzhiyun u32 boot_env)
2358*4882a593Smuzhiyun {
2359*4882a593Smuzhiyun struct bfi_ioc_image_hdr *drv_fwhdr;
2360*4882a593Smuzhiyun enum bfa_status status;
2361*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_boots);
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun if (bfa_ioc_pll_init(ioc) != BFA_STATUS_OK)
2364*4882a593Smuzhiyun return BFA_STATUS_FAILED;
2365*4882a593Smuzhiyun if (boot_env == BFI_FWBOOT_ENV_OS &&
2366*4882a593Smuzhiyun boot_type == BFI_FWBOOT_TYPE_NORMAL) {
2367*4882a593Smuzhiyun drv_fwhdr = (struct bfi_ioc_image_hdr *)
2368*4882a593Smuzhiyun bfa_cb_image_get_chunk(bfa_ioc_asic_gen(ioc), 0);
2369*4882a593Smuzhiyun /* Work with Flash iff flash f/w is better than driver f/w.
2370*4882a593Smuzhiyun * Otherwise push drivers firmware.
2371*4882a593Smuzhiyun */
2372*4882a593Smuzhiyun if (bfa_ioc_flash_fwver_cmp(ioc, drv_fwhdr) ==
2373*4882a593Smuzhiyun BFI_IOC_IMG_VER_BETTER)
2374*4882a593Smuzhiyun boot_type = BFI_FWBOOT_TYPE_FLASH;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun /**
2378*4882a593Smuzhiyun * Initialize IOC state of all functions on a chip reset.
2379*4882a593Smuzhiyun */
2380*4882a593Smuzhiyun if (boot_type == BFI_FWBOOT_TYPE_MEMTEST) {
2381*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_MEMTEST);
2382*4882a593Smuzhiyun bfa_ioc_set_alt_ioc_fwstate(ioc, BFI_IOC_MEMTEST);
2383*4882a593Smuzhiyun } else {
2384*4882a593Smuzhiyun bfa_ioc_set_cur_ioc_fwstate(ioc, BFI_IOC_INITING);
2385*4882a593Smuzhiyun bfa_ioc_set_alt_ioc_fwstate(ioc, BFI_IOC_INITING);
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun bfa_ioc_msgflush(ioc);
2389*4882a593Smuzhiyun status = bfa_ioc_download_fw(ioc, boot_type, boot_env);
2390*4882a593Smuzhiyun if (status == BFA_STATUS_OK)
2391*4882a593Smuzhiyun bfa_ioc_lpu_start(ioc);
2392*4882a593Smuzhiyun else
2393*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_TIMEOUT);
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun return status;
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun /* Enable/disable IOC failure auto recovery. */
2399*4882a593Smuzhiyun void
bfa_nw_ioc_auto_recover(bool auto_recover)2400*4882a593Smuzhiyun bfa_nw_ioc_auto_recover(bool auto_recover)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun bfa_nw_auto_recover = auto_recover;
2403*4882a593Smuzhiyun }
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun static bool
bfa_ioc_msgget(struct bfa_ioc * ioc,void * mbmsg)2406*4882a593Smuzhiyun bfa_ioc_msgget(struct bfa_ioc *ioc, void *mbmsg)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun u32 *msgp = mbmsg;
2409*4882a593Smuzhiyun u32 r32;
2410*4882a593Smuzhiyun int i;
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.lpu_mbox_cmd);
2413*4882a593Smuzhiyun if ((r32 & 1) == 0)
2414*4882a593Smuzhiyun return false;
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun /**
2417*4882a593Smuzhiyun * read the MBOX msg
2418*4882a593Smuzhiyun */
2419*4882a593Smuzhiyun for (i = 0; i < (sizeof(union bfi_ioc_i2h_msg_u) / sizeof(u32));
2420*4882a593Smuzhiyun i++) {
2421*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.lpu_mbox +
2422*4882a593Smuzhiyun i * sizeof(u32));
2423*4882a593Smuzhiyun msgp[i] = htonl(r32);
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun /**
2427*4882a593Smuzhiyun * turn off mailbox interrupt by clearing mailbox status
2428*4882a593Smuzhiyun */
2429*4882a593Smuzhiyun writel(1, ioc->ioc_regs.lpu_mbox_cmd);
2430*4882a593Smuzhiyun readl(ioc->ioc_regs.lpu_mbox_cmd);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun return true;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun static void
bfa_ioc_isr(struct bfa_ioc * ioc,struct bfi_mbmsg * m)2436*4882a593Smuzhiyun bfa_ioc_isr(struct bfa_ioc *ioc, struct bfi_mbmsg *m)
2437*4882a593Smuzhiyun {
2438*4882a593Smuzhiyun union bfi_ioc_i2h_msg_u *msg;
2439*4882a593Smuzhiyun struct bfa_iocpf *iocpf = &ioc->iocpf;
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun msg = (union bfi_ioc_i2h_msg_u *) m;
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_isrs);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun switch (msg->mh.msg_id) {
2446*4882a593Smuzhiyun case BFI_IOC_I2H_HBEAT:
2447*4882a593Smuzhiyun break;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun case BFI_IOC_I2H_ENABLE_REPLY:
2450*4882a593Smuzhiyun bfa_ioc_enable_reply(ioc,
2451*4882a593Smuzhiyun (enum bfa_mode)msg->fw_event.port_mode,
2452*4882a593Smuzhiyun msg->fw_event.cap_bm);
2453*4882a593Smuzhiyun break;
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun case BFI_IOC_I2H_DISABLE_REPLY:
2456*4882a593Smuzhiyun bfa_fsm_send_event(iocpf, IOCPF_E_FWRSP_DISABLE);
2457*4882a593Smuzhiyun break;
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun case BFI_IOC_I2H_GETATTR_REPLY:
2460*4882a593Smuzhiyun bfa_ioc_getattr_reply(ioc);
2461*4882a593Smuzhiyun break;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun default:
2464*4882a593Smuzhiyun BUG_ON(1);
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun /**
2469*4882a593Smuzhiyun * bfa_nw_ioc_attach - IOC attach time initialization and setup.
2470*4882a593Smuzhiyun *
2471*4882a593Smuzhiyun * @ioc: memory for IOC
2472*4882a593Smuzhiyun * @bfa: driver instance structure
2473*4882a593Smuzhiyun * @cbfn: callback function
2474*4882a593Smuzhiyun */
2475*4882a593Smuzhiyun void
bfa_nw_ioc_attach(struct bfa_ioc * ioc,void * bfa,struct bfa_ioc_cbfn * cbfn)2476*4882a593Smuzhiyun bfa_nw_ioc_attach(struct bfa_ioc *ioc, void *bfa, struct bfa_ioc_cbfn *cbfn)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun ioc->bfa = bfa;
2479*4882a593Smuzhiyun ioc->cbfn = cbfn;
2480*4882a593Smuzhiyun ioc->fcmode = false;
2481*4882a593Smuzhiyun ioc->pllinit = false;
2482*4882a593Smuzhiyun ioc->dbg_fwsave_once = true;
2483*4882a593Smuzhiyun ioc->iocpf.ioc = ioc;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun bfa_ioc_mbox_attach(ioc);
2486*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->notify_q);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun bfa_fsm_set_state(ioc, bfa_ioc_sm_uninit);
2489*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_RESET);
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun /* Driver detach time IOC cleanup. */
2493*4882a593Smuzhiyun void
bfa_nw_ioc_detach(struct bfa_ioc * ioc)2494*4882a593Smuzhiyun bfa_nw_ioc_detach(struct bfa_ioc *ioc)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_DETACH);
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun /* Done with detach, empty the notify_q. */
2499*4882a593Smuzhiyun INIT_LIST_HEAD(&ioc->notify_q);
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun /**
2503*4882a593Smuzhiyun * bfa_nw_ioc_pci_init - Setup IOC PCI properties.
2504*4882a593Smuzhiyun *
2505*4882a593Smuzhiyun * @ioc: memory for IOC
2506*4882a593Smuzhiyun * @pcidev: PCI device information for this IOC
2507*4882a593Smuzhiyun * @clscode: class code
2508*4882a593Smuzhiyun */
2509*4882a593Smuzhiyun void
bfa_nw_ioc_pci_init(struct bfa_ioc * ioc,struct bfa_pcidev * pcidev,enum bfi_pcifn_class clscode)2510*4882a593Smuzhiyun bfa_nw_ioc_pci_init(struct bfa_ioc *ioc, struct bfa_pcidev *pcidev,
2511*4882a593Smuzhiyun enum bfi_pcifn_class clscode)
2512*4882a593Smuzhiyun {
2513*4882a593Smuzhiyun ioc->clscode = clscode;
2514*4882a593Smuzhiyun ioc->pcidev = *pcidev;
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun /**
2517*4882a593Smuzhiyun * Initialize IOC and device personality
2518*4882a593Smuzhiyun */
2519*4882a593Smuzhiyun ioc->port0_mode = ioc->port1_mode = BFI_PORT_MODE_FC;
2520*4882a593Smuzhiyun ioc->asic_mode = BFI_ASIC_MODE_FC;
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun switch (pcidev->device_id) {
2523*4882a593Smuzhiyun case PCI_DEVICE_ID_BROCADE_CT:
2524*4882a593Smuzhiyun ioc->asic_gen = BFI_ASIC_GEN_CT;
2525*4882a593Smuzhiyun ioc->port0_mode = ioc->port1_mode = BFI_PORT_MODE_ETH;
2526*4882a593Smuzhiyun ioc->asic_mode = BFI_ASIC_MODE_ETH;
2527*4882a593Smuzhiyun ioc->port_mode = ioc->port_mode_cfg = BFA_MODE_CNA;
2528*4882a593Smuzhiyun ioc->ad_cap_bm = BFA_CM_CNA;
2529*4882a593Smuzhiyun break;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun case BFA_PCI_DEVICE_ID_CT2:
2532*4882a593Smuzhiyun ioc->asic_gen = BFI_ASIC_GEN_CT2;
2533*4882a593Smuzhiyun if (clscode == BFI_PCIFN_CLASS_FC &&
2534*4882a593Smuzhiyun pcidev->ssid == BFA_PCI_CT2_SSID_FC) {
2535*4882a593Smuzhiyun ioc->asic_mode = BFI_ASIC_MODE_FC16;
2536*4882a593Smuzhiyun ioc->fcmode = true;
2537*4882a593Smuzhiyun ioc->port_mode = ioc->port_mode_cfg = BFA_MODE_HBA;
2538*4882a593Smuzhiyun ioc->ad_cap_bm = BFA_CM_HBA;
2539*4882a593Smuzhiyun } else {
2540*4882a593Smuzhiyun ioc->port0_mode = ioc->port1_mode = BFI_PORT_MODE_ETH;
2541*4882a593Smuzhiyun ioc->asic_mode = BFI_ASIC_MODE_ETH;
2542*4882a593Smuzhiyun if (pcidev->ssid == BFA_PCI_CT2_SSID_FCoE) {
2543*4882a593Smuzhiyun ioc->port_mode =
2544*4882a593Smuzhiyun ioc->port_mode_cfg = BFA_MODE_CNA;
2545*4882a593Smuzhiyun ioc->ad_cap_bm = BFA_CM_CNA;
2546*4882a593Smuzhiyun } else {
2547*4882a593Smuzhiyun ioc->port_mode =
2548*4882a593Smuzhiyun ioc->port_mode_cfg = BFA_MODE_NIC;
2549*4882a593Smuzhiyun ioc->ad_cap_bm = BFA_CM_NIC;
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun break;
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun default:
2555*4882a593Smuzhiyun BUG_ON(1);
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun /**
2559*4882a593Smuzhiyun * Set asic specific interfaces.
2560*4882a593Smuzhiyun */
2561*4882a593Smuzhiyun if (ioc->asic_gen == BFI_ASIC_GEN_CT)
2562*4882a593Smuzhiyun bfa_nw_ioc_set_ct_hwif(ioc);
2563*4882a593Smuzhiyun else {
2564*4882a593Smuzhiyun WARN_ON(ioc->asic_gen != BFI_ASIC_GEN_CT2);
2565*4882a593Smuzhiyun bfa_nw_ioc_set_ct2_hwif(ioc);
2566*4882a593Smuzhiyun bfa_nw_ioc_ct2_poweron(ioc);
2567*4882a593Smuzhiyun }
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun bfa_ioc_map_port(ioc);
2570*4882a593Smuzhiyun bfa_ioc_reg_init(ioc);
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun /**
2574*4882a593Smuzhiyun * bfa_nw_ioc_mem_claim - Initialize IOC dma memory
2575*4882a593Smuzhiyun *
2576*4882a593Smuzhiyun * @ioc: memory for IOC
2577*4882a593Smuzhiyun * @dm_kva: kernel virtual address of IOC dma memory
2578*4882a593Smuzhiyun * @dm_pa: physical address of IOC dma memory
2579*4882a593Smuzhiyun */
2580*4882a593Smuzhiyun void
bfa_nw_ioc_mem_claim(struct bfa_ioc * ioc,u8 * dm_kva,u64 dm_pa)2581*4882a593Smuzhiyun bfa_nw_ioc_mem_claim(struct bfa_ioc *ioc, u8 *dm_kva, u64 dm_pa)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun /**
2584*4882a593Smuzhiyun * dma memory for firmware attribute
2585*4882a593Smuzhiyun */
2586*4882a593Smuzhiyun ioc->attr_dma.kva = dm_kva;
2587*4882a593Smuzhiyun ioc->attr_dma.pa = dm_pa;
2588*4882a593Smuzhiyun ioc->attr = (struct bfi_ioc_attr *) dm_kva;
2589*4882a593Smuzhiyun }
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun /* Return size of dma memory required. */
2592*4882a593Smuzhiyun u32
bfa_nw_ioc_meminfo(void)2593*4882a593Smuzhiyun bfa_nw_ioc_meminfo(void)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun return roundup(sizeof(struct bfi_ioc_attr), BFA_DMA_ALIGN_SZ);
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun void
bfa_nw_ioc_enable(struct bfa_ioc * ioc)2599*4882a593Smuzhiyun bfa_nw_ioc_enable(struct bfa_ioc *ioc)
2600*4882a593Smuzhiyun {
2601*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_enables);
2602*4882a593Smuzhiyun ioc->dbg_fwsave_once = true;
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_ENABLE);
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun void
bfa_nw_ioc_disable(struct bfa_ioc * ioc)2608*4882a593Smuzhiyun bfa_nw_ioc_disable(struct bfa_ioc *ioc)
2609*4882a593Smuzhiyun {
2610*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_disables);
2611*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_DISABLE);
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun /* Initialize memory for saving firmware trace. */
2615*4882a593Smuzhiyun void
bfa_nw_ioc_debug_memclaim(struct bfa_ioc * ioc,void * dbg_fwsave)2616*4882a593Smuzhiyun bfa_nw_ioc_debug_memclaim(struct bfa_ioc *ioc, void *dbg_fwsave)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun ioc->dbg_fwsave = dbg_fwsave;
2619*4882a593Smuzhiyun ioc->dbg_fwsave_len = ioc->iocpf.auto_recover ? BNA_DBG_FWTRC_LEN : 0;
2620*4882a593Smuzhiyun }
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun static u32
bfa_ioc_smem_pgnum(struct bfa_ioc * ioc,u32 fmaddr)2623*4882a593Smuzhiyun bfa_ioc_smem_pgnum(struct bfa_ioc *ioc, u32 fmaddr)
2624*4882a593Smuzhiyun {
2625*4882a593Smuzhiyun return PSS_SMEM_PGNUM(ioc->ioc_regs.smem_pg0, fmaddr);
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun /* Register mailbox message handler function, to be called by common modules */
2629*4882a593Smuzhiyun void
bfa_nw_ioc_mbox_regisr(struct bfa_ioc * ioc,enum bfi_mclass mc,bfa_ioc_mbox_mcfunc_t cbfn,void * cbarg)2630*4882a593Smuzhiyun bfa_nw_ioc_mbox_regisr(struct bfa_ioc *ioc, enum bfi_mclass mc,
2631*4882a593Smuzhiyun bfa_ioc_mbox_mcfunc_t cbfn, void *cbarg)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun mod->mbhdlr[mc].cbfn = cbfn;
2636*4882a593Smuzhiyun mod->mbhdlr[mc].cbarg = cbarg;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun /**
2640*4882a593Smuzhiyun * bfa_nw_ioc_mbox_queue - Queue a mailbox command request to firmware.
2641*4882a593Smuzhiyun *
2642*4882a593Smuzhiyun * @ioc: IOC instance
2643*4882a593Smuzhiyun * @cmd: Mailbox command
2644*4882a593Smuzhiyun * @cbfn: callback function
2645*4882a593Smuzhiyun * @cbarg: arguments to callback
2646*4882a593Smuzhiyun *
2647*4882a593Smuzhiyun * Waits if mailbox is busy. Responsibility of caller to serialize
2648*4882a593Smuzhiyun */
2649*4882a593Smuzhiyun bool
bfa_nw_ioc_mbox_queue(struct bfa_ioc * ioc,struct bfa_mbox_cmd * cmd,bfa_mbox_cmd_cbfn_t cbfn,void * cbarg)2650*4882a593Smuzhiyun bfa_nw_ioc_mbox_queue(struct bfa_ioc *ioc, struct bfa_mbox_cmd *cmd,
2651*4882a593Smuzhiyun bfa_mbox_cmd_cbfn_t cbfn, void *cbarg)
2652*4882a593Smuzhiyun {
2653*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2654*4882a593Smuzhiyun u32 stat;
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun cmd->cbfn = cbfn;
2657*4882a593Smuzhiyun cmd->cbarg = cbarg;
2658*4882a593Smuzhiyun
2659*4882a593Smuzhiyun /**
2660*4882a593Smuzhiyun * If a previous command is pending, queue new command
2661*4882a593Smuzhiyun */
2662*4882a593Smuzhiyun if (!list_empty(&mod->cmd_q)) {
2663*4882a593Smuzhiyun list_add_tail(&cmd->qe, &mod->cmd_q);
2664*4882a593Smuzhiyun return true;
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun /**
2668*4882a593Smuzhiyun * If mailbox is busy, queue command for poll timer
2669*4882a593Smuzhiyun */
2670*4882a593Smuzhiyun stat = readl(ioc->ioc_regs.hfn_mbox_cmd);
2671*4882a593Smuzhiyun if (stat) {
2672*4882a593Smuzhiyun list_add_tail(&cmd->qe, &mod->cmd_q);
2673*4882a593Smuzhiyun return true;
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun /**
2677*4882a593Smuzhiyun * mailbox is free -- queue command to firmware
2678*4882a593Smuzhiyun */
2679*4882a593Smuzhiyun bfa_ioc_mbox_send(ioc, cmd->msg, sizeof(cmd->msg));
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun return false;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun /* Handle mailbox interrupts */
2685*4882a593Smuzhiyun void
bfa_nw_ioc_mbox_isr(struct bfa_ioc * ioc)2686*4882a593Smuzhiyun bfa_nw_ioc_mbox_isr(struct bfa_ioc *ioc)
2687*4882a593Smuzhiyun {
2688*4882a593Smuzhiyun struct bfa_ioc_mbox_mod *mod = &ioc->mbox_mod;
2689*4882a593Smuzhiyun struct bfi_mbmsg m;
2690*4882a593Smuzhiyun int mc;
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun if (bfa_ioc_msgget(ioc, &m)) {
2693*4882a593Smuzhiyun /**
2694*4882a593Smuzhiyun * Treat IOC message class as special.
2695*4882a593Smuzhiyun */
2696*4882a593Smuzhiyun mc = m.mh.msg_class;
2697*4882a593Smuzhiyun if (mc == BFI_MC_IOC) {
2698*4882a593Smuzhiyun bfa_ioc_isr(ioc, &m);
2699*4882a593Smuzhiyun return;
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun if ((mc >= BFI_MC_MAX) || (mod->mbhdlr[mc].cbfn == NULL))
2703*4882a593Smuzhiyun return;
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun mod->mbhdlr[mc].cbfn(mod->mbhdlr[mc].cbarg, &m);
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun bfa_ioc_lpu_read_stat(ioc);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun /**
2711*4882a593Smuzhiyun * Try to send pending mailbox commands
2712*4882a593Smuzhiyun */
2713*4882a593Smuzhiyun bfa_ioc_mbox_poll(ioc);
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun void
bfa_nw_ioc_error_isr(struct bfa_ioc * ioc)2717*4882a593Smuzhiyun bfa_nw_ioc_error_isr(struct bfa_ioc *ioc)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_hbfails);
2720*4882a593Smuzhiyun bfa_ioc_stats_hb_count(ioc, ioc->hb_count);
2721*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_HWERROR);
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun /* return true if IOC is disabled */
2725*4882a593Smuzhiyun bool
bfa_nw_ioc_is_disabled(struct bfa_ioc * ioc)2726*4882a593Smuzhiyun bfa_nw_ioc_is_disabled(struct bfa_ioc *ioc)
2727*4882a593Smuzhiyun {
2728*4882a593Smuzhiyun return bfa_fsm_cmp_state(ioc, bfa_ioc_sm_disabling) ||
2729*4882a593Smuzhiyun bfa_fsm_cmp_state(ioc, bfa_ioc_sm_disabled);
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun /* return true if IOC is operational */
2733*4882a593Smuzhiyun bool
bfa_nw_ioc_is_operational(struct bfa_ioc * ioc)2734*4882a593Smuzhiyun bfa_nw_ioc_is_operational(struct bfa_ioc *ioc)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun return bfa_fsm_cmp_state(ioc, bfa_ioc_sm_op);
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun /* Add to IOC heartbeat failure notification queue. To be used by common
2740*4882a593Smuzhiyun * modules such as cee, port, diag.
2741*4882a593Smuzhiyun */
2742*4882a593Smuzhiyun void
bfa_nw_ioc_notify_register(struct bfa_ioc * ioc,struct bfa_ioc_notify * notify)2743*4882a593Smuzhiyun bfa_nw_ioc_notify_register(struct bfa_ioc *ioc,
2744*4882a593Smuzhiyun struct bfa_ioc_notify *notify)
2745*4882a593Smuzhiyun {
2746*4882a593Smuzhiyun list_add_tail(¬ify->qe, &ioc->notify_q);
2747*4882a593Smuzhiyun }
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun #define BFA_MFG_NAME "QLogic"
2750*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_attr(struct bfa_ioc * ioc,struct bfa_adapter_attr * ad_attr)2751*4882a593Smuzhiyun bfa_ioc_get_adapter_attr(struct bfa_ioc *ioc,
2752*4882a593Smuzhiyun struct bfa_adapter_attr *ad_attr)
2753*4882a593Smuzhiyun {
2754*4882a593Smuzhiyun struct bfi_ioc_attr *ioc_attr;
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun ioc_attr = ioc->attr;
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun bfa_ioc_get_adapter_serial_num(ioc, ad_attr->serial_num);
2759*4882a593Smuzhiyun bfa_ioc_get_adapter_fw_ver(ioc, ad_attr->fw_ver);
2760*4882a593Smuzhiyun bfa_ioc_get_adapter_optrom_ver(ioc, ad_attr->optrom_ver);
2761*4882a593Smuzhiyun bfa_ioc_get_adapter_manufacturer(ioc, ad_attr->manufacturer);
2762*4882a593Smuzhiyun memcpy(&ad_attr->vpd, &ioc_attr->vpd,
2763*4882a593Smuzhiyun sizeof(struct bfa_mfg_vpd));
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun ad_attr->nports = bfa_ioc_get_nports(ioc);
2766*4882a593Smuzhiyun ad_attr->max_speed = bfa_ioc_speed_sup(ioc);
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun bfa_ioc_get_adapter_model(ioc, ad_attr->model);
2769*4882a593Smuzhiyun /* For now, model descr uses same model string */
2770*4882a593Smuzhiyun bfa_ioc_get_adapter_model(ioc, ad_attr->model_descr);
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun ad_attr->card_type = ioc_attr->card_type;
2773*4882a593Smuzhiyun ad_attr->is_mezz = bfa_mfg_is_mezz(ioc_attr->card_type);
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun if (BFI_ADAPTER_IS_SPECIAL(ioc_attr->adapter_prop))
2776*4882a593Smuzhiyun ad_attr->prototype = 1;
2777*4882a593Smuzhiyun else
2778*4882a593Smuzhiyun ad_attr->prototype = 0;
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun ad_attr->pwwn = bfa_ioc_get_pwwn(ioc);
2781*4882a593Smuzhiyun bfa_nw_ioc_get_mac(ioc, ad_attr->mac);
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun ad_attr->pcie_gen = ioc_attr->pcie_gen;
2784*4882a593Smuzhiyun ad_attr->pcie_lanes = ioc_attr->pcie_lanes;
2785*4882a593Smuzhiyun ad_attr->pcie_lanes_orig = ioc_attr->pcie_lanes_orig;
2786*4882a593Smuzhiyun ad_attr->asic_rev = ioc_attr->asic_rev;
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun bfa_ioc_get_pci_chip_rev(ioc, ad_attr->hw_ver);
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun static enum bfa_ioc_type
bfa_ioc_get_type(struct bfa_ioc * ioc)2792*4882a593Smuzhiyun bfa_ioc_get_type(struct bfa_ioc *ioc)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun if (ioc->clscode == BFI_PCIFN_CLASS_ETH)
2795*4882a593Smuzhiyun return BFA_IOC_TYPE_LL;
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun BUG_ON(!(ioc->clscode == BFI_PCIFN_CLASS_FC));
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun return (ioc->attr->port_mode == BFI_PORT_MODE_FC)
2800*4882a593Smuzhiyun ? BFA_IOC_TYPE_FC : BFA_IOC_TYPE_FCoE;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_serial_num(struct bfa_ioc * ioc,char * serial_num)2804*4882a593Smuzhiyun bfa_ioc_get_adapter_serial_num(struct bfa_ioc *ioc, char *serial_num)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun memcpy(serial_num,
2807*4882a593Smuzhiyun (void *)ioc->attr->brcd_serialnum,
2808*4882a593Smuzhiyun BFA_ADAPTER_SERIAL_NUM_LEN);
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_fw_ver(struct bfa_ioc * ioc,char * fw_ver)2812*4882a593Smuzhiyun bfa_ioc_get_adapter_fw_ver(struct bfa_ioc *ioc, char *fw_ver)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun memcpy(fw_ver, ioc->attr->fw_version, BFA_VERSION_LEN);
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun static void
bfa_ioc_get_pci_chip_rev(struct bfa_ioc * ioc,char * chip_rev)2818*4882a593Smuzhiyun bfa_ioc_get_pci_chip_rev(struct bfa_ioc *ioc, char *chip_rev)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun BUG_ON(!(chip_rev));
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun memset(chip_rev, 0, BFA_IOC_CHIP_REV_LEN);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun chip_rev[0] = 'R';
2825*4882a593Smuzhiyun chip_rev[1] = 'e';
2826*4882a593Smuzhiyun chip_rev[2] = 'v';
2827*4882a593Smuzhiyun chip_rev[3] = '-';
2828*4882a593Smuzhiyun chip_rev[4] = ioc->attr->asic_rev;
2829*4882a593Smuzhiyun chip_rev[5] = '\0';
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_optrom_ver(struct bfa_ioc * ioc,char * optrom_ver)2833*4882a593Smuzhiyun bfa_ioc_get_adapter_optrom_ver(struct bfa_ioc *ioc, char *optrom_ver)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun memcpy(optrom_ver, ioc->attr->optrom_version,
2836*4882a593Smuzhiyun BFA_VERSION_LEN);
2837*4882a593Smuzhiyun }
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_manufacturer(struct bfa_ioc * ioc,char * manufacturer)2840*4882a593Smuzhiyun bfa_ioc_get_adapter_manufacturer(struct bfa_ioc *ioc, char *manufacturer)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun strncpy(manufacturer, BFA_MFG_NAME, BFA_ADAPTER_MFG_NAME_LEN);
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun static void
bfa_ioc_get_adapter_model(struct bfa_ioc * ioc,char * model)2846*4882a593Smuzhiyun bfa_ioc_get_adapter_model(struct bfa_ioc *ioc, char *model)
2847*4882a593Smuzhiyun {
2848*4882a593Smuzhiyun struct bfi_ioc_attr *ioc_attr;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun BUG_ON(!(model));
2851*4882a593Smuzhiyun memset(model, 0, BFA_ADAPTER_MODEL_NAME_LEN);
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun ioc_attr = ioc->attr;
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun snprintf(model, BFA_ADAPTER_MODEL_NAME_LEN, "%s-%u",
2856*4882a593Smuzhiyun BFA_MFG_NAME, ioc_attr->card_type);
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun static enum bfa_ioc_state
bfa_ioc_get_state(struct bfa_ioc * ioc)2860*4882a593Smuzhiyun bfa_ioc_get_state(struct bfa_ioc *ioc)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun enum bfa_iocpf_state iocpf_st;
2863*4882a593Smuzhiyun enum bfa_ioc_state ioc_st = bfa_sm_to_state(ioc_sm_table, ioc->fsm);
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun if (ioc_st == BFA_IOC_ENABLING ||
2866*4882a593Smuzhiyun ioc_st == BFA_IOC_FAIL || ioc_st == BFA_IOC_INITFAIL) {
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun iocpf_st = bfa_sm_to_state(iocpf_sm_table, ioc->iocpf.fsm);
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun switch (iocpf_st) {
2871*4882a593Smuzhiyun case BFA_IOCPF_SEMWAIT:
2872*4882a593Smuzhiyun ioc_st = BFA_IOC_SEMWAIT;
2873*4882a593Smuzhiyun break;
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun case BFA_IOCPF_HWINIT:
2876*4882a593Smuzhiyun ioc_st = BFA_IOC_HWINIT;
2877*4882a593Smuzhiyun break;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun case BFA_IOCPF_FWMISMATCH:
2880*4882a593Smuzhiyun ioc_st = BFA_IOC_FWMISMATCH;
2881*4882a593Smuzhiyun break;
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun case BFA_IOCPF_FAIL:
2884*4882a593Smuzhiyun ioc_st = BFA_IOC_FAIL;
2885*4882a593Smuzhiyun break;
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun case BFA_IOCPF_INITFAIL:
2888*4882a593Smuzhiyun ioc_st = BFA_IOC_INITFAIL;
2889*4882a593Smuzhiyun break;
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun default:
2892*4882a593Smuzhiyun break;
2893*4882a593Smuzhiyun }
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun return ioc_st;
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun void
bfa_nw_ioc_get_attr(struct bfa_ioc * ioc,struct bfa_ioc_attr * ioc_attr)2899*4882a593Smuzhiyun bfa_nw_ioc_get_attr(struct bfa_ioc *ioc, struct bfa_ioc_attr *ioc_attr)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun memset((void *)ioc_attr, 0, sizeof(struct bfa_ioc_attr));
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun ioc_attr->state = bfa_ioc_get_state(ioc);
2904*4882a593Smuzhiyun ioc_attr->port_id = bfa_ioc_portid(ioc);
2905*4882a593Smuzhiyun ioc_attr->port_mode = ioc->port_mode;
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun ioc_attr->port_mode_cfg = ioc->port_mode_cfg;
2908*4882a593Smuzhiyun ioc_attr->cap_bm = ioc->ad_cap_bm;
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun ioc_attr->ioc_type = bfa_ioc_get_type(ioc);
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun bfa_ioc_get_adapter_attr(ioc, &ioc_attr->adapter_attr);
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun ioc_attr->pci_attr.device_id = bfa_ioc_devid(ioc);
2915*4882a593Smuzhiyun ioc_attr->pci_attr.pcifn = bfa_ioc_pcifn(ioc);
2916*4882a593Smuzhiyun ioc_attr->def_fn = bfa_ioc_is_default(ioc);
2917*4882a593Smuzhiyun bfa_ioc_get_pci_chip_rev(ioc, ioc_attr->pci_attr.chip_rev);
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun /* WWN public */
2921*4882a593Smuzhiyun static u64
bfa_ioc_get_pwwn(struct bfa_ioc * ioc)2922*4882a593Smuzhiyun bfa_ioc_get_pwwn(struct bfa_ioc *ioc)
2923*4882a593Smuzhiyun {
2924*4882a593Smuzhiyun return ioc->attr->pwwn;
2925*4882a593Smuzhiyun }
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun void
bfa_nw_ioc_get_mac(struct bfa_ioc * ioc,u8 * mac)2928*4882a593Smuzhiyun bfa_nw_ioc_get_mac(struct bfa_ioc *ioc, u8 *mac)
2929*4882a593Smuzhiyun {
2930*4882a593Smuzhiyun ether_addr_copy(mac, ioc->attr->mac);
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun /* Firmware failure detected. Start recovery actions. */
2934*4882a593Smuzhiyun static void
bfa_ioc_recover(struct bfa_ioc * ioc)2935*4882a593Smuzhiyun bfa_ioc_recover(struct bfa_ioc *ioc)
2936*4882a593Smuzhiyun {
2937*4882a593Smuzhiyun pr_crit("Heart Beat of IOC has failed\n");
2938*4882a593Smuzhiyun bfa_ioc_stats(ioc, ioc_hbfails);
2939*4882a593Smuzhiyun bfa_ioc_stats_hb_count(ioc, ioc->hb_count);
2940*4882a593Smuzhiyun bfa_fsm_send_event(ioc, IOC_E_HBFAIL);
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun /* BFA IOC PF private functions */
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun static void
bfa_iocpf_enable(struct bfa_ioc * ioc)2946*4882a593Smuzhiyun bfa_iocpf_enable(struct bfa_ioc *ioc)
2947*4882a593Smuzhiyun {
2948*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_ENABLE);
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun static void
bfa_iocpf_disable(struct bfa_ioc * ioc)2952*4882a593Smuzhiyun bfa_iocpf_disable(struct bfa_ioc *ioc)
2953*4882a593Smuzhiyun {
2954*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_DISABLE);
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun static void
bfa_iocpf_fail(struct bfa_ioc * ioc)2958*4882a593Smuzhiyun bfa_iocpf_fail(struct bfa_ioc *ioc)
2959*4882a593Smuzhiyun {
2960*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_FAIL);
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun static void
bfa_iocpf_initfail(struct bfa_ioc * ioc)2964*4882a593Smuzhiyun bfa_iocpf_initfail(struct bfa_ioc *ioc)
2965*4882a593Smuzhiyun {
2966*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_INITFAIL);
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun static void
bfa_iocpf_getattrfail(struct bfa_ioc * ioc)2970*4882a593Smuzhiyun bfa_iocpf_getattrfail(struct bfa_ioc *ioc)
2971*4882a593Smuzhiyun {
2972*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_GETATTRFAIL);
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun static void
bfa_iocpf_stop(struct bfa_ioc * ioc)2976*4882a593Smuzhiyun bfa_iocpf_stop(struct bfa_ioc *ioc)
2977*4882a593Smuzhiyun {
2978*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_STOP);
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun void
bfa_nw_iocpf_timeout(struct bfa_ioc * ioc)2982*4882a593Smuzhiyun bfa_nw_iocpf_timeout(struct bfa_ioc *ioc)
2983*4882a593Smuzhiyun {
2984*4882a593Smuzhiyun enum bfa_iocpf_state iocpf_st;
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun iocpf_st = bfa_sm_to_state(iocpf_sm_table, ioc->iocpf.fsm);
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun if (iocpf_st == BFA_IOCPF_HWINIT)
2989*4882a593Smuzhiyun bfa_ioc_poll_fwinit(ioc);
2990*4882a593Smuzhiyun else
2991*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_TIMEOUT);
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun void
bfa_nw_iocpf_sem_timeout(struct bfa_ioc * ioc)2995*4882a593Smuzhiyun bfa_nw_iocpf_sem_timeout(struct bfa_ioc *ioc)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun bfa_ioc_hw_sem_get(ioc);
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun static void
bfa_ioc_poll_fwinit(struct bfa_ioc * ioc)3001*4882a593Smuzhiyun bfa_ioc_poll_fwinit(struct bfa_ioc *ioc)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun u32 fwstate = bfa_ioc_get_cur_ioc_fwstate(ioc);
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun if (fwstate == BFI_IOC_DISABLED) {
3006*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_FWREADY);
3007*4882a593Smuzhiyun return;
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun if (ioc->iocpf.poll_time >= BFA_IOC_TOV) {
3011*4882a593Smuzhiyun bfa_fsm_send_event(&ioc->iocpf, IOCPF_E_TIMEOUT);
3012*4882a593Smuzhiyun } else {
3013*4882a593Smuzhiyun ioc->iocpf.poll_time += BFA_IOC_POLL_TOV;
3014*4882a593Smuzhiyun mod_timer(&ioc->iocpf_timer, jiffies +
3015*4882a593Smuzhiyun msecs_to_jiffies(BFA_IOC_POLL_TOV));
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun /*
3020*4882a593Smuzhiyun * Flash module specific
3021*4882a593Smuzhiyun */
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun /*
3024*4882a593Smuzhiyun * FLASH DMA buffer should be big enough to hold both MFG block and
3025*4882a593Smuzhiyun * asic block(64k) at the same time and also should be 2k aligned to
3026*4882a593Smuzhiyun * avoid write segement to cross sector boundary.
3027*4882a593Smuzhiyun */
3028*4882a593Smuzhiyun #define BFA_FLASH_SEG_SZ 2048
3029*4882a593Smuzhiyun #define BFA_FLASH_DMA_BUF_SZ \
3030*4882a593Smuzhiyun roundup(0x010000 + sizeof(struct bfa_mfg_block), BFA_FLASH_SEG_SZ)
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun static void
bfa_flash_cb(struct bfa_flash * flash)3033*4882a593Smuzhiyun bfa_flash_cb(struct bfa_flash *flash)
3034*4882a593Smuzhiyun {
3035*4882a593Smuzhiyun flash->op_busy = 0;
3036*4882a593Smuzhiyun if (flash->cbfn)
3037*4882a593Smuzhiyun flash->cbfn(flash->cbarg, flash->status);
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun static void
bfa_flash_notify(void * cbarg,enum bfa_ioc_event event)3041*4882a593Smuzhiyun bfa_flash_notify(void *cbarg, enum bfa_ioc_event event)
3042*4882a593Smuzhiyun {
3043*4882a593Smuzhiyun struct bfa_flash *flash = cbarg;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun switch (event) {
3046*4882a593Smuzhiyun case BFA_IOC_E_DISABLED:
3047*4882a593Smuzhiyun case BFA_IOC_E_FAILED:
3048*4882a593Smuzhiyun if (flash->op_busy) {
3049*4882a593Smuzhiyun flash->status = BFA_STATUS_IOC_FAILURE;
3050*4882a593Smuzhiyun flash->cbfn(flash->cbarg, flash->status);
3051*4882a593Smuzhiyun flash->op_busy = 0;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun break;
3054*4882a593Smuzhiyun default:
3055*4882a593Smuzhiyun break;
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun }
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun /*
3060*4882a593Smuzhiyun * Send flash write request.
3061*4882a593Smuzhiyun */
3062*4882a593Smuzhiyun static void
bfa_flash_write_send(struct bfa_flash * flash)3063*4882a593Smuzhiyun bfa_flash_write_send(struct bfa_flash *flash)
3064*4882a593Smuzhiyun {
3065*4882a593Smuzhiyun struct bfi_flash_write_req *msg =
3066*4882a593Smuzhiyun (struct bfi_flash_write_req *) flash->mb.msg;
3067*4882a593Smuzhiyun u32 len;
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun msg->type = be32_to_cpu(flash->type);
3070*4882a593Smuzhiyun msg->instance = flash->instance;
3071*4882a593Smuzhiyun msg->offset = be32_to_cpu(flash->addr_off + flash->offset);
3072*4882a593Smuzhiyun len = (flash->residue < BFA_FLASH_DMA_BUF_SZ) ?
3073*4882a593Smuzhiyun flash->residue : BFA_FLASH_DMA_BUF_SZ;
3074*4882a593Smuzhiyun msg->length = be32_to_cpu(len);
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun /* indicate if it's the last msg of the whole write operation */
3077*4882a593Smuzhiyun msg->last = (len == flash->residue) ? 1 : 0;
3078*4882a593Smuzhiyun
3079*4882a593Smuzhiyun bfi_h2i_set(msg->mh, BFI_MC_FLASH, BFI_FLASH_H2I_WRITE_REQ,
3080*4882a593Smuzhiyun bfa_ioc_portid(flash->ioc));
3081*4882a593Smuzhiyun bfa_alen_set(&msg->alen, len, flash->dbuf_pa);
3082*4882a593Smuzhiyun memcpy(flash->dbuf_kva, flash->ubuf + flash->offset, len);
3083*4882a593Smuzhiyun bfa_nw_ioc_mbox_queue(flash->ioc, &flash->mb, NULL, NULL);
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun flash->residue -= len;
3086*4882a593Smuzhiyun flash->offset += len;
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun /**
3090*4882a593Smuzhiyun * bfa_flash_read_send - Send flash read request.
3091*4882a593Smuzhiyun *
3092*4882a593Smuzhiyun * @cbarg: callback argument
3093*4882a593Smuzhiyun */
3094*4882a593Smuzhiyun static void
bfa_flash_read_send(void * cbarg)3095*4882a593Smuzhiyun bfa_flash_read_send(void *cbarg)
3096*4882a593Smuzhiyun {
3097*4882a593Smuzhiyun struct bfa_flash *flash = cbarg;
3098*4882a593Smuzhiyun struct bfi_flash_read_req *msg =
3099*4882a593Smuzhiyun (struct bfi_flash_read_req *) flash->mb.msg;
3100*4882a593Smuzhiyun u32 len;
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun msg->type = be32_to_cpu(flash->type);
3103*4882a593Smuzhiyun msg->instance = flash->instance;
3104*4882a593Smuzhiyun msg->offset = be32_to_cpu(flash->addr_off + flash->offset);
3105*4882a593Smuzhiyun len = (flash->residue < BFA_FLASH_DMA_BUF_SZ) ?
3106*4882a593Smuzhiyun flash->residue : BFA_FLASH_DMA_BUF_SZ;
3107*4882a593Smuzhiyun msg->length = be32_to_cpu(len);
3108*4882a593Smuzhiyun bfi_h2i_set(msg->mh, BFI_MC_FLASH, BFI_FLASH_H2I_READ_REQ,
3109*4882a593Smuzhiyun bfa_ioc_portid(flash->ioc));
3110*4882a593Smuzhiyun bfa_alen_set(&msg->alen, len, flash->dbuf_pa);
3111*4882a593Smuzhiyun bfa_nw_ioc_mbox_queue(flash->ioc, &flash->mb, NULL, NULL);
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun /**
3115*4882a593Smuzhiyun * bfa_flash_intr - Process flash response messages upon receiving interrupts.
3116*4882a593Smuzhiyun *
3117*4882a593Smuzhiyun * @flasharg: flash structure
3118*4882a593Smuzhiyun * @msg: message structure
3119*4882a593Smuzhiyun */
3120*4882a593Smuzhiyun static void
bfa_flash_intr(void * flasharg,struct bfi_mbmsg * msg)3121*4882a593Smuzhiyun bfa_flash_intr(void *flasharg, struct bfi_mbmsg *msg)
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun struct bfa_flash *flash = flasharg;
3124*4882a593Smuzhiyun u32 status;
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun union {
3127*4882a593Smuzhiyun struct bfi_flash_query_rsp *query;
3128*4882a593Smuzhiyun struct bfi_flash_write_rsp *write;
3129*4882a593Smuzhiyun struct bfi_flash_read_rsp *read;
3130*4882a593Smuzhiyun struct bfi_mbmsg *msg;
3131*4882a593Smuzhiyun } m;
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun m.msg = msg;
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun /* receiving response after ioc failure */
3136*4882a593Smuzhiyun if (!flash->op_busy && msg->mh.msg_id != BFI_FLASH_I2H_EVENT)
3137*4882a593Smuzhiyun return;
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun switch (msg->mh.msg_id) {
3140*4882a593Smuzhiyun case BFI_FLASH_I2H_QUERY_RSP:
3141*4882a593Smuzhiyun status = be32_to_cpu(m.query->status);
3142*4882a593Smuzhiyun if (status == BFA_STATUS_OK) {
3143*4882a593Smuzhiyun u32 i;
3144*4882a593Smuzhiyun struct bfa_flash_attr *attr, *f;
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun attr = (struct bfa_flash_attr *) flash->ubuf;
3147*4882a593Smuzhiyun f = (struct bfa_flash_attr *) flash->dbuf_kva;
3148*4882a593Smuzhiyun attr->status = be32_to_cpu(f->status);
3149*4882a593Smuzhiyun attr->npart = be32_to_cpu(f->npart);
3150*4882a593Smuzhiyun for (i = 0; i < attr->npart; i++) {
3151*4882a593Smuzhiyun attr->part[i].part_type =
3152*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_type);
3153*4882a593Smuzhiyun attr->part[i].part_instance =
3154*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_instance);
3155*4882a593Smuzhiyun attr->part[i].part_off =
3156*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_off);
3157*4882a593Smuzhiyun attr->part[i].part_size =
3158*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_size);
3159*4882a593Smuzhiyun attr->part[i].part_len =
3160*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_len);
3161*4882a593Smuzhiyun attr->part[i].part_status =
3162*4882a593Smuzhiyun be32_to_cpu(f->part[i].part_status);
3163*4882a593Smuzhiyun }
3164*4882a593Smuzhiyun }
3165*4882a593Smuzhiyun flash->status = status;
3166*4882a593Smuzhiyun bfa_flash_cb(flash);
3167*4882a593Smuzhiyun break;
3168*4882a593Smuzhiyun case BFI_FLASH_I2H_WRITE_RSP:
3169*4882a593Smuzhiyun status = be32_to_cpu(m.write->status);
3170*4882a593Smuzhiyun if (status != BFA_STATUS_OK || flash->residue == 0) {
3171*4882a593Smuzhiyun flash->status = status;
3172*4882a593Smuzhiyun bfa_flash_cb(flash);
3173*4882a593Smuzhiyun } else
3174*4882a593Smuzhiyun bfa_flash_write_send(flash);
3175*4882a593Smuzhiyun break;
3176*4882a593Smuzhiyun case BFI_FLASH_I2H_READ_RSP:
3177*4882a593Smuzhiyun status = be32_to_cpu(m.read->status);
3178*4882a593Smuzhiyun if (status != BFA_STATUS_OK) {
3179*4882a593Smuzhiyun flash->status = status;
3180*4882a593Smuzhiyun bfa_flash_cb(flash);
3181*4882a593Smuzhiyun } else {
3182*4882a593Smuzhiyun u32 len = be32_to_cpu(m.read->length);
3183*4882a593Smuzhiyun memcpy(flash->ubuf + flash->offset,
3184*4882a593Smuzhiyun flash->dbuf_kva, len);
3185*4882a593Smuzhiyun flash->residue -= len;
3186*4882a593Smuzhiyun flash->offset += len;
3187*4882a593Smuzhiyun if (flash->residue == 0) {
3188*4882a593Smuzhiyun flash->status = status;
3189*4882a593Smuzhiyun bfa_flash_cb(flash);
3190*4882a593Smuzhiyun } else
3191*4882a593Smuzhiyun bfa_flash_read_send(flash);
3192*4882a593Smuzhiyun }
3193*4882a593Smuzhiyun break;
3194*4882a593Smuzhiyun case BFI_FLASH_I2H_BOOT_VER_RSP:
3195*4882a593Smuzhiyun case BFI_FLASH_I2H_EVENT:
3196*4882a593Smuzhiyun break;
3197*4882a593Smuzhiyun default:
3198*4882a593Smuzhiyun WARN_ON(1);
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun /*
3203*4882a593Smuzhiyun * Flash memory info API.
3204*4882a593Smuzhiyun */
3205*4882a593Smuzhiyun u32
bfa_nw_flash_meminfo(void)3206*4882a593Smuzhiyun bfa_nw_flash_meminfo(void)
3207*4882a593Smuzhiyun {
3208*4882a593Smuzhiyun return roundup(BFA_FLASH_DMA_BUF_SZ, BFA_DMA_ALIGN_SZ);
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun /**
3212*4882a593Smuzhiyun * bfa_nw_flash_attach - Flash attach API.
3213*4882a593Smuzhiyun *
3214*4882a593Smuzhiyun * @flash: flash structure
3215*4882a593Smuzhiyun * @ioc: ioc structure
3216*4882a593Smuzhiyun * @dev: device structure
3217*4882a593Smuzhiyun */
3218*4882a593Smuzhiyun void
bfa_nw_flash_attach(struct bfa_flash * flash,struct bfa_ioc * ioc,void * dev)3219*4882a593Smuzhiyun bfa_nw_flash_attach(struct bfa_flash *flash, struct bfa_ioc *ioc, void *dev)
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun flash->ioc = ioc;
3222*4882a593Smuzhiyun flash->cbfn = NULL;
3223*4882a593Smuzhiyun flash->cbarg = NULL;
3224*4882a593Smuzhiyun flash->op_busy = 0;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun bfa_nw_ioc_mbox_regisr(flash->ioc, BFI_MC_FLASH, bfa_flash_intr, flash);
3227*4882a593Smuzhiyun bfa_ioc_notify_init(&flash->ioc_notify, bfa_flash_notify, flash);
3228*4882a593Smuzhiyun list_add_tail(&flash->ioc_notify.qe, &flash->ioc->notify_q);
3229*4882a593Smuzhiyun }
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun /**
3232*4882a593Smuzhiyun * bfa_nw_flash_memclaim - Claim memory for flash
3233*4882a593Smuzhiyun *
3234*4882a593Smuzhiyun * @flash: flash structure
3235*4882a593Smuzhiyun * @dm_kva: pointer to virtual memory address
3236*4882a593Smuzhiyun * @dm_pa: physical memory address
3237*4882a593Smuzhiyun */
3238*4882a593Smuzhiyun void
bfa_nw_flash_memclaim(struct bfa_flash * flash,u8 * dm_kva,u64 dm_pa)3239*4882a593Smuzhiyun bfa_nw_flash_memclaim(struct bfa_flash *flash, u8 *dm_kva, u64 dm_pa)
3240*4882a593Smuzhiyun {
3241*4882a593Smuzhiyun flash->dbuf_kva = dm_kva;
3242*4882a593Smuzhiyun flash->dbuf_pa = dm_pa;
3243*4882a593Smuzhiyun memset(flash->dbuf_kva, 0, BFA_FLASH_DMA_BUF_SZ);
3244*4882a593Smuzhiyun dm_kva += roundup(BFA_FLASH_DMA_BUF_SZ, BFA_DMA_ALIGN_SZ);
3245*4882a593Smuzhiyun dm_pa += roundup(BFA_FLASH_DMA_BUF_SZ, BFA_DMA_ALIGN_SZ);
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun /**
3249*4882a593Smuzhiyun * bfa_nw_flash_get_attr - Get flash attribute.
3250*4882a593Smuzhiyun *
3251*4882a593Smuzhiyun * @flash: flash structure
3252*4882a593Smuzhiyun * @attr: flash attribute structure
3253*4882a593Smuzhiyun * @cbfn: callback function
3254*4882a593Smuzhiyun * @cbarg: callback argument
3255*4882a593Smuzhiyun *
3256*4882a593Smuzhiyun * Return status.
3257*4882a593Smuzhiyun */
3258*4882a593Smuzhiyun enum bfa_status
bfa_nw_flash_get_attr(struct bfa_flash * flash,struct bfa_flash_attr * attr,bfa_cb_flash cbfn,void * cbarg)3259*4882a593Smuzhiyun bfa_nw_flash_get_attr(struct bfa_flash *flash, struct bfa_flash_attr *attr,
3260*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg)
3261*4882a593Smuzhiyun {
3262*4882a593Smuzhiyun struct bfi_flash_query_req *msg =
3263*4882a593Smuzhiyun (struct bfi_flash_query_req *) flash->mb.msg;
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun if (!bfa_nw_ioc_is_operational(flash->ioc))
3266*4882a593Smuzhiyun return BFA_STATUS_IOC_NON_OP;
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun if (flash->op_busy)
3269*4882a593Smuzhiyun return BFA_STATUS_DEVBUSY;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun flash->op_busy = 1;
3272*4882a593Smuzhiyun flash->cbfn = cbfn;
3273*4882a593Smuzhiyun flash->cbarg = cbarg;
3274*4882a593Smuzhiyun flash->ubuf = (u8 *) attr;
3275*4882a593Smuzhiyun
3276*4882a593Smuzhiyun bfi_h2i_set(msg->mh, BFI_MC_FLASH, BFI_FLASH_H2I_QUERY_REQ,
3277*4882a593Smuzhiyun bfa_ioc_portid(flash->ioc));
3278*4882a593Smuzhiyun bfa_alen_set(&msg->alen, sizeof(struct bfa_flash_attr), flash->dbuf_pa);
3279*4882a593Smuzhiyun bfa_nw_ioc_mbox_queue(flash->ioc, &flash->mb, NULL, NULL);
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun return BFA_STATUS_OK;
3282*4882a593Smuzhiyun }
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun /**
3285*4882a593Smuzhiyun * bfa_nw_flash_update_part - Update flash partition.
3286*4882a593Smuzhiyun *
3287*4882a593Smuzhiyun * @flash: flash structure
3288*4882a593Smuzhiyun * @type: flash partition type
3289*4882a593Smuzhiyun * @instance: flash partition instance
3290*4882a593Smuzhiyun * @buf: update data buffer
3291*4882a593Smuzhiyun * @len: data buffer length
3292*4882a593Smuzhiyun * @offset: offset relative to the partition starting address
3293*4882a593Smuzhiyun * @cbfn: callback function
3294*4882a593Smuzhiyun * @cbarg: callback argument
3295*4882a593Smuzhiyun *
3296*4882a593Smuzhiyun * Return status.
3297*4882a593Smuzhiyun */
3298*4882a593Smuzhiyun enum bfa_status
bfa_nw_flash_update_part(struct bfa_flash * flash,u32 type,u8 instance,void * buf,u32 len,u32 offset,bfa_cb_flash cbfn,void * cbarg)3299*4882a593Smuzhiyun bfa_nw_flash_update_part(struct bfa_flash *flash, u32 type, u8 instance,
3300*4882a593Smuzhiyun void *buf, u32 len, u32 offset,
3301*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg)
3302*4882a593Smuzhiyun {
3303*4882a593Smuzhiyun if (!bfa_nw_ioc_is_operational(flash->ioc))
3304*4882a593Smuzhiyun return BFA_STATUS_IOC_NON_OP;
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun /*
3307*4882a593Smuzhiyun * 'len' must be in word (4-byte) boundary
3308*4882a593Smuzhiyun */
3309*4882a593Smuzhiyun if (!len || (len & 0x03))
3310*4882a593Smuzhiyun return BFA_STATUS_FLASH_BAD_LEN;
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun if (type == BFA_FLASH_PART_MFG)
3313*4882a593Smuzhiyun return BFA_STATUS_EINVAL;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun if (flash->op_busy)
3316*4882a593Smuzhiyun return BFA_STATUS_DEVBUSY;
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun flash->op_busy = 1;
3319*4882a593Smuzhiyun flash->cbfn = cbfn;
3320*4882a593Smuzhiyun flash->cbarg = cbarg;
3321*4882a593Smuzhiyun flash->type = type;
3322*4882a593Smuzhiyun flash->instance = instance;
3323*4882a593Smuzhiyun flash->residue = len;
3324*4882a593Smuzhiyun flash->offset = 0;
3325*4882a593Smuzhiyun flash->addr_off = offset;
3326*4882a593Smuzhiyun flash->ubuf = buf;
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun bfa_flash_write_send(flash);
3329*4882a593Smuzhiyun
3330*4882a593Smuzhiyun return BFA_STATUS_OK;
3331*4882a593Smuzhiyun }
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun /**
3334*4882a593Smuzhiyun * bfa_nw_flash_read_part - Read flash partition.
3335*4882a593Smuzhiyun *
3336*4882a593Smuzhiyun * @flash: flash structure
3337*4882a593Smuzhiyun * @type: flash partition type
3338*4882a593Smuzhiyun * @instance: flash partition instance
3339*4882a593Smuzhiyun * @buf: read data buffer
3340*4882a593Smuzhiyun * @len: data buffer length
3341*4882a593Smuzhiyun * @offset: offset relative to the partition starting address
3342*4882a593Smuzhiyun * @cbfn: callback function
3343*4882a593Smuzhiyun * @cbarg: callback argument
3344*4882a593Smuzhiyun *
3345*4882a593Smuzhiyun * Return status.
3346*4882a593Smuzhiyun */
3347*4882a593Smuzhiyun enum bfa_status
bfa_nw_flash_read_part(struct bfa_flash * flash,u32 type,u8 instance,void * buf,u32 len,u32 offset,bfa_cb_flash cbfn,void * cbarg)3348*4882a593Smuzhiyun bfa_nw_flash_read_part(struct bfa_flash *flash, u32 type, u8 instance,
3349*4882a593Smuzhiyun void *buf, u32 len, u32 offset,
3350*4882a593Smuzhiyun bfa_cb_flash cbfn, void *cbarg)
3351*4882a593Smuzhiyun {
3352*4882a593Smuzhiyun if (!bfa_nw_ioc_is_operational(flash->ioc))
3353*4882a593Smuzhiyun return BFA_STATUS_IOC_NON_OP;
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun /*
3356*4882a593Smuzhiyun * 'len' must be in word (4-byte) boundary
3357*4882a593Smuzhiyun */
3358*4882a593Smuzhiyun if (!len || (len & 0x03))
3359*4882a593Smuzhiyun return BFA_STATUS_FLASH_BAD_LEN;
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun if (flash->op_busy)
3362*4882a593Smuzhiyun return BFA_STATUS_DEVBUSY;
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun flash->op_busy = 1;
3365*4882a593Smuzhiyun flash->cbfn = cbfn;
3366*4882a593Smuzhiyun flash->cbarg = cbarg;
3367*4882a593Smuzhiyun flash->type = type;
3368*4882a593Smuzhiyun flash->instance = instance;
3369*4882a593Smuzhiyun flash->residue = len;
3370*4882a593Smuzhiyun flash->offset = 0;
3371*4882a593Smuzhiyun flash->addr_off = offset;
3372*4882a593Smuzhiyun flash->ubuf = buf;
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun bfa_flash_read_send(flash);
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun return BFA_STATUS_OK;
3377*4882a593Smuzhiyun }
3378