1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $ 3*4882a593Smuzhiyun * tg3.h: Definitions for Broadcom Tigon3 ethernet driver. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com) 6*4882a593Smuzhiyun * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com) 7*4882a593Smuzhiyun * Copyright (C) 2004 Sun Microsystems Inc. 8*4882a593Smuzhiyun * Copyright (C) 2007-2016 Broadcom Corporation. 9*4882a593Smuzhiyun * Copyright (C) 2016-2017 Broadcom Limited. 10*4882a593Smuzhiyun * Copyright (C) 2018 Broadcom. All Rights Reserved. The term "Broadcom" 11*4882a593Smuzhiyun * refers to Broadcom Inc. and/or its subsidiaries. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _T3_H 15*4882a593Smuzhiyun #define _T3_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define TG3_64BIT_REG_HIGH 0x00UL 18*4882a593Smuzhiyun #define TG3_64BIT_REG_LOW 0x04UL 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Descriptor block info. */ 21*4882a593Smuzhiyun #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */ 22*4882a593Smuzhiyun #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */ 23*4882a593Smuzhiyun #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */ 24*4882a593Smuzhiyun #define BDINFO_FLAGS_DISABLED 0x00000002 25*4882a593Smuzhiyun #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000 26*4882a593Smuzhiyun #define BDINFO_FLAGS_MAXLEN_SHIFT 16 27*4882a593Smuzhiyun #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */ 28*4882a593Smuzhiyun #define TG3_BDINFO_SIZE 0x10UL 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define TG3_RX_STD_MAX_SIZE_5700 512 31*4882a593Smuzhiyun #define TG3_RX_STD_MAX_SIZE_5717 2048 32*4882a593Smuzhiyun #define TG3_RX_JMB_MAX_SIZE_5700 256 33*4882a593Smuzhiyun #define TG3_RX_JMB_MAX_SIZE_5717 1024 34*4882a593Smuzhiyun #define TG3_RX_RET_MAX_SIZE_5700 1024 35*4882a593Smuzhiyun #define TG3_RX_RET_MAX_SIZE_5705 512 36*4882a593Smuzhiyun #define TG3_RX_RET_MAX_SIZE_5717 4096 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define TG3_RSS_INDIR_TBL_SIZE 128 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* First 256 bytes are a mirror of PCI config space. */ 41*4882a593Smuzhiyun #define TG3PCI_VENDOR 0x00000000 42*4882a593Smuzhiyun #define TG3PCI_VENDOR_BROADCOM 0x14e4 43*4882a593Smuzhiyun #define TG3PCI_DEVICE 0x00000002 44*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */ 45*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */ 46*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */ 47*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */ 48*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5761S 0x1688 49*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5761SE 0x1689 50*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57780 0x1692 51*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5787M 0x1693 52*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57760 0x1690 53*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57790 0x1694 54*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57788 0x1691 55*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */ 56*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */ 57*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5717 0x1655 58*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5717_C 0x1665 59*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5718 0x1656 60*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57781 0x16b1 61*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57785 0x16b5 62*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57761 0x16b0 63*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57765 0x16b4 64*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57791 0x16b2 65*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57795 0x16b6 66*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5719 0x1657 67*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5720 0x165f 68*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57762 0x1682 69*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57766 0x1686 70*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57786 0x16b3 71*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57782 0x16b7 72*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5762 0x1687 73*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5725 0x1643 74*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_5727 0x16f3 75*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57764 0x1642 76*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57767 0x1683 77*4882a593Smuzhiyun #define TG3PCI_DEVICE_TIGON3_57787 0x1641 78*4882a593Smuzhiyun /* 0x04 --> 0x2c unused */ 79*4882a593Smuzhiyun #define TG3PCI_SUBVENDOR_ID_BROADCOM PCI_VENDOR_ID_BROADCOM 80*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6 0x1644 81*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5 0x0001 82*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6 0x0002 83*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9 0x0003 84*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1 0x0005 85*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8 0x0006 86*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7 0x0007 87*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10 0x0008 88*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12 0x8008 89*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1 0x0009 90*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2 0x8009 91*4882a593Smuzhiyun #define TG3PCI_SUBVENDOR_ID_3COM PCI_VENDOR_ID_3COM 92*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_3COM_3C996T 0x1000 93*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_3COM_3C996BT 0x1006 94*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_3COM_3C996SX 0x1004 95*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_3COM_3C1000T 0x1007 96*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_3COM_3C940BR01 0x1008 97*4882a593Smuzhiyun #define TG3PCI_SUBVENDOR_ID_DELL PCI_VENDOR_ID_DELL 98*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_DELL_VIPER 0x00d1 99*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_DELL_JAGUAR 0x0106 100*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_DELL_MERLOT 0x0109 101*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT 0x010a 102*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_DELL_5762 0x07f0 103*4882a593Smuzhiyun #define TG3PCI_SUBVENDOR_ID_COMPAQ PCI_VENDOR_ID_COMPAQ 104*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE 0x007c 105*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2 0x009a 106*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING 0x007d 107*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780 0x0085 108*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2 0x0099 109*4882a593Smuzhiyun #define TG3PCI_SUBVENDOR_ID_IBM PCI_VENDOR_ID_IBM 110*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_IBM_5703SAX2 0x0281 111*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_ACER_57780_A 0x0601 112*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_ACER_57780_B 0x0612 113*4882a593Smuzhiyun #define TG3PCI_SUBDEVICE_ID_LENOVO_5787M 0x3056 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 0x30 --> 0x64 unused */ 116*4882a593Smuzhiyun #define TG3PCI_MSI_DATA 0x00000064 117*4882a593Smuzhiyun /* 0x66 --> 0x68 unused */ 118*4882a593Smuzhiyun #define TG3PCI_MISC_HOST_CTRL 0x00000068 119*4882a593Smuzhiyun #define MISC_HOST_CTRL_CLEAR_INT 0x00000001 120*4882a593Smuzhiyun #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002 121*4882a593Smuzhiyun #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004 122*4882a593Smuzhiyun #define MISC_HOST_CTRL_WORD_SWAP 0x00000008 123*4882a593Smuzhiyun #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010 124*4882a593Smuzhiyun #define MISC_HOST_CTRL_CLKREG_RW 0x00000020 125*4882a593Smuzhiyun #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040 126*4882a593Smuzhiyun #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080 127*4882a593Smuzhiyun #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100 128*4882a593Smuzhiyun #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200 129*4882a593Smuzhiyun #define MISC_HOST_CTRL_CHIPREV 0xffff0000 130*4882a593Smuzhiyun #define MISC_HOST_CTRL_CHIPREV_SHIFT 16 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CHIPREV_ID_5700_A0 0x7000 133*4882a593Smuzhiyun #define CHIPREV_ID_5700_A1 0x7001 134*4882a593Smuzhiyun #define CHIPREV_ID_5700_B0 0x7100 135*4882a593Smuzhiyun #define CHIPREV_ID_5700_B1 0x7101 136*4882a593Smuzhiyun #define CHIPREV_ID_5700_B3 0x7102 137*4882a593Smuzhiyun #define CHIPREV_ID_5700_ALTIMA 0x7104 138*4882a593Smuzhiyun #define CHIPREV_ID_5700_C0 0x7200 139*4882a593Smuzhiyun #define CHIPREV_ID_5701_A0 0x0000 140*4882a593Smuzhiyun #define CHIPREV_ID_5701_B0 0x0100 141*4882a593Smuzhiyun #define CHIPREV_ID_5701_B2 0x0102 142*4882a593Smuzhiyun #define CHIPREV_ID_5701_B5 0x0105 143*4882a593Smuzhiyun #define CHIPREV_ID_5703_A0 0x1000 144*4882a593Smuzhiyun #define CHIPREV_ID_5703_A1 0x1001 145*4882a593Smuzhiyun #define CHIPREV_ID_5703_A2 0x1002 146*4882a593Smuzhiyun #define CHIPREV_ID_5703_A3 0x1003 147*4882a593Smuzhiyun #define CHIPREV_ID_5704_A0 0x2000 148*4882a593Smuzhiyun #define CHIPREV_ID_5704_A1 0x2001 149*4882a593Smuzhiyun #define CHIPREV_ID_5704_A2 0x2002 150*4882a593Smuzhiyun #define CHIPREV_ID_5704_A3 0x2003 151*4882a593Smuzhiyun #define CHIPREV_ID_5705_A0 0x3000 152*4882a593Smuzhiyun #define CHIPREV_ID_5705_A1 0x3001 153*4882a593Smuzhiyun #define CHIPREV_ID_5705_A2 0x3002 154*4882a593Smuzhiyun #define CHIPREV_ID_5705_A3 0x3003 155*4882a593Smuzhiyun #define CHIPREV_ID_5750_A0 0x4000 156*4882a593Smuzhiyun #define CHIPREV_ID_5750_A1 0x4001 157*4882a593Smuzhiyun #define CHIPREV_ID_5750_A3 0x4003 158*4882a593Smuzhiyun #define CHIPREV_ID_5750_C2 0x4202 159*4882a593Smuzhiyun #define CHIPREV_ID_5752_A0_HW 0x5000 160*4882a593Smuzhiyun #define CHIPREV_ID_5752_A0 0x6000 161*4882a593Smuzhiyun #define CHIPREV_ID_5752_A1 0x6001 162*4882a593Smuzhiyun #define CHIPREV_ID_5714_A2 0x9002 163*4882a593Smuzhiyun #define CHIPREV_ID_5906_A1 0xc001 164*4882a593Smuzhiyun #define CHIPREV_ID_57780_A0 0x57780000 165*4882a593Smuzhiyun #define CHIPREV_ID_57780_A1 0x57780001 166*4882a593Smuzhiyun #define CHIPREV_ID_5717_A0 0x05717000 167*4882a593Smuzhiyun #define CHIPREV_ID_5717_C0 0x05717200 168*4882a593Smuzhiyun #define CHIPREV_ID_57765_A0 0x57785000 169*4882a593Smuzhiyun #define CHIPREV_ID_5719_A0 0x05719000 170*4882a593Smuzhiyun #define CHIPREV_ID_5720_A0 0x05720000 171*4882a593Smuzhiyun #define CHIPREV_ID_5762_A0 0x05762000 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define ASIC_REV_5700 0x07 174*4882a593Smuzhiyun #define ASIC_REV_5701 0x00 175*4882a593Smuzhiyun #define ASIC_REV_5703 0x01 176*4882a593Smuzhiyun #define ASIC_REV_5704 0x02 177*4882a593Smuzhiyun #define ASIC_REV_5705 0x03 178*4882a593Smuzhiyun #define ASIC_REV_5750 0x04 179*4882a593Smuzhiyun #define ASIC_REV_5752 0x06 180*4882a593Smuzhiyun #define ASIC_REV_5780 0x08 181*4882a593Smuzhiyun #define ASIC_REV_5714 0x09 182*4882a593Smuzhiyun #define ASIC_REV_5755 0x0a 183*4882a593Smuzhiyun #define ASIC_REV_5787 0x0b 184*4882a593Smuzhiyun #define ASIC_REV_5906 0x0c 185*4882a593Smuzhiyun #define ASIC_REV_USE_PROD_ID_REG 0x0f 186*4882a593Smuzhiyun #define ASIC_REV_5784 0x5784 187*4882a593Smuzhiyun #define ASIC_REV_5761 0x5761 188*4882a593Smuzhiyun #define ASIC_REV_5785 0x5785 189*4882a593Smuzhiyun #define ASIC_REV_57780 0x57780 190*4882a593Smuzhiyun #define ASIC_REV_5717 0x5717 191*4882a593Smuzhiyun #define ASIC_REV_57765 0x57785 192*4882a593Smuzhiyun #define ASIC_REV_5719 0x5719 193*4882a593Smuzhiyun #define ASIC_REV_5720 0x5720 194*4882a593Smuzhiyun #define ASIC_REV_57766 0x57766 195*4882a593Smuzhiyun #define ASIC_REV_5762 0x5762 196*4882a593Smuzhiyun #define CHIPREV_5700_AX 0x70 197*4882a593Smuzhiyun #define CHIPREV_5700_BX 0x71 198*4882a593Smuzhiyun #define CHIPREV_5700_CX 0x72 199*4882a593Smuzhiyun #define CHIPREV_5701_AX 0x00 200*4882a593Smuzhiyun #define CHIPREV_5703_AX 0x10 201*4882a593Smuzhiyun #define CHIPREV_5704_AX 0x20 202*4882a593Smuzhiyun #define CHIPREV_5704_BX 0x21 203*4882a593Smuzhiyun #define CHIPREV_5750_AX 0x40 204*4882a593Smuzhiyun #define CHIPREV_5750_BX 0x41 205*4882a593Smuzhiyun #define CHIPREV_5784_AX 0x57840 206*4882a593Smuzhiyun #define CHIPREV_5761_AX 0x57610 207*4882a593Smuzhiyun #define CHIPREV_57765_AX 0x577650 208*4882a593Smuzhiyun #define METAL_REV_A0 0x00 209*4882a593Smuzhiyun #define METAL_REV_A1 0x01 210*4882a593Smuzhiyun #define METAL_REV_B0 0x00 211*4882a593Smuzhiyun #define METAL_REV_B1 0x01 212*4882a593Smuzhiyun #define METAL_REV_B2 0x02 213*4882a593Smuzhiyun #define TG3PCI_DMA_RW_CTRL 0x0000006c 214*4882a593Smuzhiyun #define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001 215*4882a593Smuzhiyun #define DMA_RWCTRL_TAGGED_STAT_WA 0x00000080 216*4882a593Smuzhiyun #define DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK 0x00000380 217*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700 218*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000 219*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_16 0x00000100 220*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100 221*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_32 0x00000200 222*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200 223*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_64 0x00000300 224*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300 225*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_128 0x00000400 226*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_256 0x00000500 227*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_512 0x00000600 228*4882a593Smuzhiyun #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700 229*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800 230*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000 231*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800 232*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800 233*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000 234*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000 235*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800 236*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800 237*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000 238*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800 239*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000 240*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800 241*4882a593Smuzhiyun #define DMA_RWCTRL_ONE_DMA 0x00004000 242*4882a593Smuzhiyun #define DMA_RWCTRL_READ_WATER 0x00070000 243*4882a593Smuzhiyun #define DMA_RWCTRL_READ_WATER_SHIFT 16 244*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_WATER 0x00380000 245*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_WATER_SHIFT 19 246*4882a593Smuzhiyun #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000 247*4882a593Smuzhiyun #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000 248*4882a593Smuzhiyun #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000 249*4882a593Smuzhiyun #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24 250*4882a593Smuzhiyun #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000 251*4882a593Smuzhiyun #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28 252*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000 253*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000 254*4882a593Smuzhiyun #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000 255*4882a593Smuzhiyun #define TG3PCI_PCISTATE 0x00000070 256*4882a593Smuzhiyun #define PCISTATE_FORCE_RESET 0x00000001 257*4882a593Smuzhiyun #define PCISTATE_INT_NOT_ACTIVE 0x00000002 258*4882a593Smuzhiyun #define PCISTATE_CONV_PCI_MODE 0x00000004 259*4882a593Smuzhiyun #define PCISTATE_BUS_SPEED_HIGH 0x00000008 260*4882a593Smuzhiyun #define PCISTATE_BUS_32BIT 0x00000010 261*4882a593Smuzhiyun #define PCISTATE_ROM_ENABLE 0x00000020 262*4882a593Smuzhiyun #define PCISTATE_ROM_RETRY_ENABLE 0x00000040 263*4882a593Smuzhiyun #define PCISTATE_FLAT_VIEW 0x00000100 264*4882a593Smuzhiyun #define PCISTATE_RETRY_SAME_DMA 0x00002000 265*4882a593Smuzhiyun #define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 266*4882a593Smuzhiyun #define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 267*4882a593Smuzhiyun #define PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 268*4882a593Smuzhiyun #define TG3PCI_CLOCK_CTRL 0x00000074 269*4882a593Smuzhiyun #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200 270*4882a593Smuzhiyun #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400 271*4882a593Smuzhiyun #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800 272*4882a593Smuzhiyun #define CLOCK_CTRL_ALTCLK 0x00001000 273*4882a593Smuzhiyun #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000 274*4882a593Smuzhiyun #define CLOCK_CTRL_44MHZ_CORE 0x00040000 275*4882a593Smuzhiyun #define CLOCK_CTRL_625_CORE 0x00100000 276*4882a593Smuzhiyun #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000 277*4882a593Smuzhiyun #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000 278*4882a593Smuzhiyun #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000 279*4882a593Smuzhiyun #define TG3PCI_REG_BASE_ADDR 0x00000078 280*4882a593Smuzhiyun #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c 281*4882a593Smuzhiyun #define TG3PCI_REG_DATA 0x00000080 282*4882a593Smuzhiyun #define TG3PCI_MEM_WIN_DATA 0x00000084 283*4882a593Smuzhiyun #define TG3PCI_MISC_LOCAL_CTRL 0x00000090 284*4882a593Smuzhiyun /* 0x94 --> 0x98 unused */ 285*4882a593Smuzhiyun #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */ 286*4882a593Smuzhiyun #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */ 287*4882a593Smuzhiyun /* 0xa8 --> 0xb8 unused */ 288*4882a593Smuzhiyun #define TG3PCI_DEV_STATUS_CTRL 0x000000b4 289*4882a593Smuzhiyun #define MAX_READ_REQ_SIZE_2048 0x00004000 290*4882a593Smuzhiyun #define MAX_READ_REQ_MASK 0x00007000 291*4882a593Smuzhiyun #define TG3PCI_DUAL_MAC_CTRL 0x000000b8 292*4882a593Smuzhiyun #define DUAL_MAC_CTRL_CH_MASK 0x00000003 293*4882a593Smuzhiyun #define DUAL_MAC_CTRL_ID 0x00000004 294*4882a593Smuzhiyun #define TG3PCI_PRODID_ASICREV 0x000000bc 295*4882a593Smuzhiyun #define PROD_ID_ASIC_REV_MASK 0x0fffffff 296*4882a593Smuzhiyun /* 0xc0 --> 0xf4 unused */ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4 299*4882a593Smuzhiyun #define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc 300*4882a593Smuzhiyun /* 0xf8 --> 0x200 unused */ 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define TG3_CORR_ERR_STAT 0x00000110 303*4882a593Smuzhiyun #define TG3_CORR_ERR_STAT_CLEAR 0xffffffff 304*4882a593Smuzhiyun /* 0x114 --> 0x200 unused */ 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* Mailbox registers */ 307*4882a593Smuzhiyun #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */ 308*4882a593Smuzhiyun #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */ 309*4882a593Smuzhiyun #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */ 310*4882a593Smuzhiyun #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */ 311*4882a593Smuzhiyun #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */ 312*4882a593Smuzhiyun #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */ 313*4882a593Smuzhiyun #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */ 314*4882a593Smuzhiyun #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */ 315*4882a593Smuzhiyun #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */ 316*4882a593Smuzhiyun #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */ 317*4882a593Smuzhiyun #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */ 318*4882a593Smuzhiyun #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */ 319*4882a593Smuzhiyun #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */ 320*4882a593Smuzhiyun #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */ 321*4882a593Smuzhiyun #define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \ 322*4882a593Smuzhiyun TG3_64BIT_REG_LOW) 323*4882a593Smuzhiyun #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */ 324*4882a593Smuzhiyun #define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \ 325*4882a593Smuzhiyun TG3_64BIT_REG_LOW) 326*4882a593Smuzhiyun #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */ 327*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */ 328*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */ 329*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */ 330*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */ 331*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */ 332*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */ 333*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */ 334*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */ 335*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */ 336*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */ 337*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */ 338*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */ 339*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */ 340*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */ 341*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */ 342*4882a593Smuzhiyun #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */ 343*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */ 344*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */ 345*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */ 346*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */ 347*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */ 348*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */ 349*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */ 350*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */ 351*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */ 352*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */ 353*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */ 354*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */ 355*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */ 356*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */ 357*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */ 358*4882a593Smuzhiyun #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */ 359*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */ 360*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */ 361*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */ 362*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */ 363*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */ 364*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */ 365*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */ 366*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */ 367*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */ 368*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */ 369*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */ 370*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */ 371*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */ 372*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */ 373*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */ 374*4882a593Smuzhiyun #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */ 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun /* MAC control registers */ 377*4882a593Smuzhiyun #define MAC_MODE 0x00000400 378*4882a593Smuzhiyun #define MAC_MODE_RESET 0x00000001 379*4882a593Smuzhiyun #define MAC_MODE_HALF_DUPLEX 0x00000002 380*4882a593Smuzhiyun #define MAC_MODE_PORT_MODE_MASK 0x0000000c 381*4882a593Smuzhiyun #define MAC_MODE_PORT_MODE_TBI 0x0000000c 382*4882a593Smuzhiyun #define MAC_MODE_PORT_MODE_GMII 0x00000008 383*4882a593Smuzhiyun #define MAC_MODE_PORT_MODE_MII 0x00000004 384*4882a593Smuzhiyun #define MAC_MODE_PORT_MODE_NONE 0x00000000 385*4882a593Smuzhiyun #define MAC_MODE_PORT_INT_LPBACK 0x00000010 386*4882a593Smuzhiyun #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080 387*4882a593Smuzhiyun #define MAC_MODE_TX_BURSTING 0x00000100 388*4882a593Smuzhiyun #define MAC_MODE_MAX_DEFER 0x00000200 389*4882a593Smuzhiyun #define MAC_MODE_LINK_POLARITY 0x00000400 390*4882a593Smuzhiyun #define MAC_MODE_RXSTAT_ENABLE 0x00000800 391*4882a593Smuzhiyun #define MAC_MODE_RXSTAT_CLEAR 0x00001000 392*4882a593Smuzhiyun #define MAC_MODE_RXSTAT_FLUSH 0x00002000 393*4882a593Smuzhiyun #define MAC_MODE_TXSTAT_ENABLE 0x00004000 394*4882a593Smuzhiyun #define MAC_MODE_TXSTAT_CLEAR 0x00008000 395*4882a593Smuzhiyun #define MAC_MODE_TXSTAT_FLUSH 0x00010000 396*4882a593Smuzhiyun #define MAC_MODE_SEND_CONFIGS 0x00020000 397*4882a593Smuzhiyun #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000 398*4882a593Smuzhiyun #define MAC_MODE_ACPI_ENABLE 0x00080000 399*4882a593Smuzhiyun #define MAC_MODE_MIP_ENABLE 0x00100000 400*4882a593Smuzhiyun #define MAC_MODE_TDE_ENABLE 0x00200000 401*4882a593Smuzhiyun #define MAC_MODE_RDE_ENABLE 0x00400000 402*4882a593Smuzhiyun #define MAC_MODE_FHDE_ENABLE 0x00800000 403*4882a593Smuzhiyun #define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000 404*4882a593Smuzhiyun #define MAC_MODE_APE_RX_EN 0x08000000 405*4882a593Smuzhiyun #define MAC_MODE_APE_TX_EN 0x10000000 406*4882a593Smuzhiyun #define MAC_STATUS 0x00000404 407*4882a593Smuzhiyun #define MAC_STATUS_PCS_SYNCED 0x00000001 408*4882a593Smuzhiyun #define MAC_STATUS_SIGNAL_DET 0x00000002 409*4882a593Smuzhiyun #define MAC_STATUS_RCVD_CFG 0x00000004 410*4882a593Smuzhiyun #define MAC_STATUS_CFG_CHANGED 0x00000008 411*4882a593Smuzhiyun #define MAC_STATUS_SYNC_CHANGED 0x00000010 412*4882a593Smuzhiyun #define MAC_STATUS_PORT_DEC_ERR 0x00000400 413*4882a593Smuzhiyun #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000 414*4882a593Smuzhiyun #define MAC_STATUS_MI_COMPLETION 0x00400000 415*4882a593Smuzhiyun #define MAC_STATUS_MI_INTERRUPT 0x00800000 416*4882a593Smuzhiyun #define MAC_STATUS_AP_ERROR 0x01000000 417*4882a593Smuzhiyun #define MAC_STATUS_ODI_ERROR 0x02000000 418*4882a593Smuzhiyun #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000 419*4882a593Smuzhiyun #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000 420*4882a593Smuzhiyun #define MAC_EVENT 0x00000408 421*4882a593Smuzhiyun #define MAC_EVENT_PORT_DECODE_ERR 0x00000400 422*4882a593Smuzhiyun #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000 423*4882a593Smuzhiyun #define MAC_EVENT_MI_COMPLETION 0x00400000 424*4882a593Smuzhiyun #define MAC_EVENT_MI_INTERRUPT 0x00800000 425*4882a593Smuzhiyun #define MAC_EVENT_AP_ERROR 0x01000000 426*4882a593Smuzhiyun #define MAC_EVENT_ODI_ERROR 0x02000000 427*4882a593Smuzhiyun #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000 428*4882a593Smuzhiyun #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000 429*4882a593Smuzhiyun #define MAC_LED_CTRL 0x0000040c 430*4882a593Smuzhiyun #define LED_CTRL_LNKLED_OVERRIDE 0x00000001 431*4882a593Smuzhiyun #define LED_CTRL_1000MBPS_ON 0x00000002 432*4882a593Smuzhiyun #define LED_CTRL_100MBPS_ON 0x00000004 433*4882a593Smuzhiyun #define LED_CTRL_10MBPS_ON 0x00000008 434*4882a593Smuzhiyun #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010 435*4882a593Smuzhiyun #define LED_CTRL_TRAFFIC_BLINK 0x00000020 436*4882a593Smuzhiyun #define LED_CTRL_TRAFFIC_LED 0x00000040 437*4882a593Smuzhiyun #define LED_CTRL_1000MBPS_STATUS 0x00000080 438*4882a593Smuzhiyun #define LED_CTRL_100MBPS_STATUS 0x00000100 439*4882a593Smuzhiyun #define LED_CTRL_10MBPS_STATUS 0x00000200 440*4882a593Smuzhiyun #define LED_CTRL_TRAFFIC_STATUS 0x00000400 441*4882a593Smuzhiyun #define LED_CTRL_MODE_MAC 0x00000000 442*4882a593Smuzhiyun #define LED_CTRL_MODE_PHY_1 0x00000800 443*4882a593Smuzhiyun #define LED_CTRL_MODE_PHY_2 0x00001000 444*4882a593Smuzhiyun #define LED_CTRL_MODE_SHASTA_MAC 0x00002000 445*4882a593Smuzhiyun #define LED_CTRL_MODE_SHARED 0x00004000 446*4882a593Smuzhiyun #define LED_CTRL_MODE_COMBO 0x00008000 447*4882a593Smuzhiyun #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000 448*4882a593Smuzhiyun #define LED_CTRL_BLINK_RATE_SHIFT 19 449*4882a593Smuzhiyun #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000 450*4882a593Smuzhiyun #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000 451*4882a593Smuzhiyun #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */ 452*4882a593Smuzhiyun #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */ 453*4882a593Smuzhiyun #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */ 454*4882a593Smuzhiyun #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */ 455*4882a593Smuzhiyun #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */ 456*4882a593Smuzhiyun #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */ 457*4882a593Smuzhiyun #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */ 458*4882a593Smuzhiyun #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */ 459*4882a593Smuzhiyun #define MAC_ACPI_MBUF_PTR 0x00000430 460*4882a593Smuzhiyun #define MAC_ACPI_LEN_OFFSET 0x00000434 461*4882a593Smuzhiyun #define ACPI_LENOFF_LEN_MASK 0x0000ffff 462*4882a593Smuzhiyun #define ACPI_LENOFF_LEN_SHIFT 0 463*4882a593Smuzhiyun #define ACPI_LENOFF_OFF_MASK 0x0fff0000 464*4882a593Smuzhiyun #define ACPI_LENOFF_OFF_SHIFT 16 465*4882a593Smuzhiyun #define MAC_TX_BACKOFF_SEED 0x00000438 466*4882a593Smuzhiyun #define TX_BACKOFF_SEED_MASK 0x000003ff 467*4882a593Smuzhiyun #define MAC_RX_MTU_SIZE 0x0000043c 468*4882a593Smuzhiyun #define RX_MTU_SIZE_MASK 0x0000ffff 469*4882a593Smuzhiyun #define MAC_PCS_TEST 0x00000440 470*4882a593Smuzhiyun #define PCS_TEST_PATTERN_MASK 0x000fffff 471*4882a593Smuzhiyun #define PCS_TEST_PATTERN_SHIFT 0 472*4882a593Smuzhiyun #define PCS_TEST_ENABLE 0x00100000 473*4882a593Smuzhiyun #define MAC_TX_AUTO_NEG 0x00000444 474*4882a593Smuzhiyun #define TX_AUTO_NEG_MASK 0x0000ffff 475*4882a593Smuzhiyun #define TX_AUTO_NEG_SHIFT 0 476*4882a593Smuzhiyun #define MAC_RX_AUTO_NEG 0x00000448 477*4882a593Smuzhiyun #define RX_AUTO_NEG_MASK 0x0000ffff 478*4882a593Smuzhiyun #define RX_AUTO_NEG_SHIFT 0 479*4882a593Smuzhiyun #define MAC_MI_COM 0x0000044c 480*4882a593Smuzhiyun #define MI_COM_CMD_MASK 0x0c000000 481*4882a593Smuzhiyun #define MI_COM_CMD_WRITE 0x04000000 482*4882a593Smuzhiyun #define MI_COM_CMD_READ 0x08000000 483*4882a593Smuzhiyun #define MI_COM_READ_FAILED 0x10000000 484*4882a593Smuzhiyun #define MI_COM_START 0x20000000 485*4882a593Smuzhiyun #define MI_COM_BUSY 0x20000000 486*4882a593Smuzhiyun #define MI_COM_PHY_ADDR_MASK 0x03e00000 487*4882a593Smuzhiyun #define MI_COM_PHY_ADDR_SHIFT 21 488*4882a593Smuzhiyun #define MI_COM_REG_ADDR_MASK 0x001f0000 489*4882a593Smuzhiyun #define MI_COM_REG_ADDR_SHIFT 16 490*4882a593Smuzhiyun #define MI_COM_DATA_MASK 0x0000ffff 491*4882a593Smuzhiyun #define MAC_MI_STAT 0x00000450 492*4882a593Smuzhiyun #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001 493*4882a593Smuzhiyun #define MAC_MI_STAT_10MBPS_MODE 0x00000002 494*4882a593Smuzhiyun #define MAC_MI_MODE 0x00000454 495*4882a593Smuzhiyun #define MAC_MI_MODE_CLK_10MHZ 0x00000001 496*4882a593Smuzhiyun #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002 497*4882a593Smuzhiyun #define MAC_MI_MODE_AUTO_POLL 0x00000010 498*4882a593Smuzhiyun #define MAC_MI_MODE_500KHZ_CONST 0x00008000 499*4882a593Smuzhiyun #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */ 500*4882a593Smuzhiyun #define MAC_AUTO_POLL_STATUS 0x00000458 501*4882a593Smuzhiyun #define MAC_AUTO_POLL_ERROR 0x00000001 502*4882a593Smuzhiyun #define MAC_TX_MODE 0x0000045c 503*4882a593Smuzhiyun #define TX_MODE_RESET 0x00000001 504*4882a593Smuzhiyun #define TX_MODE_ENABLE 0x00000002 505*4882a593Smuzhiyun #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010 506*4882a593Smuzhiyun #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020 507*4882a593Smuzhiyun #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040 508*4882a593Smuzhiyun #define TX_MODE_MBUF_LOCKUP_FIX 0x00000100 509*4882a593Smuzhiyun #define TX_MODE_JMB_FRM_LEN 0x00400000 510*4882a593Smuzhiyun #define TX_MODE_CNT_DN_MODE 0x00800000 511*4882a593Smuzhiyun #define MAC_TX_STATUS 0x00000460 512*4882a593Smuzhiyun #define TX_STATUS_XOFFED 0x00000001 513*4882a593Smuzhiyun #define TX_STATUS_SENT_XOFF 0x00000002 514*4882a593Smuzhiyun #define TX_STATUS_SENT_XON 0x00000004 515*4882a593Smuzhiyun #define TX_STATUS_LINK_UP 0x00000008 516*4882a593Smuzhiyun #define TX_STATUS_ODI_UNDERRUN 0x00000010 517*4882a593Smuzhiyun #define TX_STATUS_ODI_OVERRUN 0x00000020 518*4882a593Smuzhiyun #define MAC_TX_LENGTHS 0x00000464 519*4882a593Smuzhiyun #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff 520*4882a593Smuzhiyun #define TX_LENGTHS_SLOT_TIME_SHIFT 0 521*4882a593Smuzhiyun #define TX_LENGTHS_IPG_MASK 0x00000f00 522*4882a593Smuzhiyun #define TX_LENGTHS_IPG_SHIFT 8 523*4882a593Smuzhiyun #define TX_LENGTHS_IPG_CRS_MASK 0x00003000 524*4882a593Smuzhiyun #define TX_LENGTHS_IPG_CRS_SHIFT 12 525*4882a593Smuzhiyun #define TX_LENGTHS_JMB_FRM_LEN_MSK 0x00ff0000 526*4882a593Smuzhiyun #define TX_LENGTHS_CNT_DWN_VAL_MSK 0xff000000 527*4882a593Smuzhiyun #define MAC_RX_MODE 0x00000468 528*4882a593Smuzhiyun #define RX_MODE_RESET 0x00000001 529*4882a593Smuzhiyun #define RX_MODE_ENABLE 0x00000002 530*4882a593Smuzhiyun #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004 531*4882a593Smuzhiyun #define RX_MODE_KEEP_MAC_CTRL 0x00000008 532*4882a593Smuzhiyun #define RX_MODE_KEEP_PAUSE 0x00000010 533*4882a593Smuzhiyun #define RX_MODE_ACCEPT_OVERSIZED 0x00000020 534*4882a593Smuzhiyun #define RX_MODE_ACCEPT_RUNTS 0x00000040 535*4882a593Smuzhiyun #define RX_MODE_LEN_CHECK 0x00000080 536*4882a593Smuzhiyun #define RX_MODE_PROMISC 0x00000100 537*4882a593Smuzhiyun #define RX_MODE_NO_CRC_CHECK 0x00000200 538*4882a593Smuzhiyun #define RX_MODE_KEEP_VLAN_TAG 0x00000400 539*4882a593Smuzhiyun #define RX_MODE_RSS_IPV4_HASH_EN 0x00010000 540*4882a593Smuzhiyun #define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000 541*4882a593Smuzhiyun #define RX_MODE_RSS_IPV6_HASH_EN 0x00040000 542*4882a593Smuzhiyun #define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000 543*4882a593Smuzhiyun #define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000 544*4882a593Smuzhiyun #define RX_MODE_RSS_ENABLE 0x00800000 545*4882a593Smuzhiyun #define RX_MODE_IPV6_CSUM_ENABLE 0x01000000 546*4882a593Smuzhiyun #define RX_MODE_IPV4_FRAG_FIX 0x02000000 547*4882a593Smuzhiyun #define MAC_RX_STATUS 0x0000046c 548*4882a593Smuzhiyun #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001 549*4882a593Smuzhiyun #define RX_STATUS_XOFF_RCVD 0x00000002 550*4882a593Smuzhiyun #define RX_STATUS_XON_RCVD 0x00000004 551*4882a593Smuzhiyun #define MAC_HASH_REG_0 0x00000470 552*4882a593Smuzhiyun #define MAC_HASH_REG_1 0x00000474 553*4882a593Smuzhiyun #define MAC_HASH_REG_2 0x00000478 554*4882a593Smuzhiyun #define MAC_HASH_REG_3 0x0000047c 555*4882a593Smuzhiyun #define MAC_RCV_RULE_0 0x00000480 556*4882a593Smuzhiyun #define MAC_RCV_VALUE_0 0x00000484 557*4882a593Smuzhiyun #define MAC_RCV_RULE_1 0x00000488 558*4882a593Smuzhiyun #define MAC_RCV_VALUE_1 0x0000048c 559*4882a593Smuzhiyun #define MAC_RCV_RULE_2 0x00000490 560*4882a593Smuzhiyun #define MAC_RCV_VALUE_2 0x00000494 561*4882a593Smuzhiyun #define MAC_RCV_RULE_3 0x00000498 562*4882a593Smuzhiyun #define MAC_RCV_VALUE_3 0x0000049c 563*4882a593Smuzhiyun #define MAC_RCV_RULE_4 0x000004a0 564*4882a593Smuzhiyun #define MAC_RCV_VALUE_4 0x000004a4 565*4882a593Smuzhiyun #define MAC_RCV_RULE_5 0x000004a8 566*4882a593Smuzhiyun #define MAC_RCV_VALUE_5 0x000004ac 567*4882a593Smuzhiyun #define MAC_RCV_RULE_6 0x000004b0 568*4882a593Smuzhiyun #define MAC_RCV_VALUE_6 0x000004b4 569*4882a593Smuzhiyun #define MAC_RCV_RULE_7 0x000004b8 570*4882a593Smuzhiyun #define MAC_RCV_VALUE_7 0x000004bc 571*4882a593Smuzhiyun #define MAC_RCV_RULE_8 0x000004c0 572*4882a593Smuzhiyun #define MAC_RCV_VALUE_8 0x000004c4 573*4882a593Smuzhiyun #define MAC_RCV_RULE_9 0x000004c8 574*4882a593Smuzhiyun #define MAC_RCV_VALUE_9 0x000004cc 575*4882a593Smuzhiyun #define MAC_RCV_RULE_10 0x000004d0 576*4882a593Smuzhiyun #define MAC_RCV_VALUE_10 0x000004d4 577*4882a593Smuzhiyun #define MAC_RCV_RULE_11 0x000004d8 578*4882a593Smuzhiyun #define MAC_RCV_VALUE_11 0x000004dc 579*4882a593Smuzhiyun #define MAC_RCV_RULE_12 0x000004e0 580*4882a593Smuzhiyun #define MAC_RCV_VALUE_12 0x000004e4 581*4882a593Smuzhiyun #define MAC_RCV_RULE_13 0x000004e8 582*4882a593Smuzhiyun #define MAC_RCV_VALUE_13 0x000004ec 583*4882a593Smuzhiyun #define MAC_RCV_RULE_14 0x000004f0 584*4882a593Smuzhiyun #define MAC_RCV_VALUE_14 0x000004f4 585*4882a593Smuzhiyun #define MAC_RCV_RULE_15 0x000004f8 586*4882a593Smuzhiyun #define MAC_RCV_VALUE_15 0x000004fc 587*4882a593Smuzhiyun #define RCV_RULE_DISABLE_MASK 0x7fffffff 588*4882a593Smuzhiyun #define MAC_RCV_RULE_CFG 0x00000500 589*4882a593Smuzhiyun #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008 590*4882a593Smuzhiyun #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504 591*4882a593Smuzhiyun /* 0x508 --> 0x520 unused */ 592*4882a593Smuzhiyun #define MAC_HASHREGU_0 0x00000520 593*4882a593Smuzhiyun #define MAC_HASHREGU_1 0x00000524 594*4882a593Smuzhiyun #define MAC_HASHREGU_2 0x00000528 595*4882a593Smuzhiyun #define MAC_HASHREGU_3 0x0000052c 596*4882a593Smuzhiyun #define MAC_EXTADDR_0_HIGH 0x00000530 597*4882a593Smuzhiyun #define MAC_EXTADDR_0_LOW 0x00000534 598*4882a593Smuzhiyun #define MAC_EXTADDR_1_HIGH 0x00000538 599*4882a593Smuzhiyun #define MAC_EXTADDR_1_LOW 0x0000053c 600*4882a593Smuzhiyun #define MAC_EXTADDR_2_HIGH 0x00000540 601*4882a593Smuzhiyun #define MAC_EXTADDR_2_LOW 0x00000544 602*4882a593Smuzhiyun #define MAC_EXTADDR_3_HIGH 0x00000548 603*4882a593Smuzhiyun #define MAC_EXTADDR_3_LOW 0x0000054c 604*4882a593Smuzhiyun #define MAC_EXTADDR_4_HIGH 0x00000550 605*4882a593Smuzhiyun #define MAC_EXTADDR_4_LOW 0x00000554 606*4882a593Smuzhiyun #define MAC_EXTADDR_5_HIGH 0x00000558 607*4882a593Smuzhiyun #define MAC_EXTADDR_5_LOW 0x0000055c 608*4882a593Smuzhiyun #define MAC_EXTADDR_6_HIGH 0x00000560 609*4882a593Smuzhiyun #define MAC_EXTADDR_6_LOW 0x00000564 610*4882a593Smuzhiyun #define MAC_EXTADDR_7_HIGH 0x00000568 611*4882a593Smuzhiyun #define MAC_EXTADDR_7_LOW 0x0000056c 612*4882a593Smuzhiyun #define MAC_EXTADDR_8_HIGH 0x00000570 613*4882a593Smuzhiyun #define MAC_EXTADDR_8_LOW 0x00000574 614*4882a593Smuzhiyun #define MAC_EXTADDR_9_HIGH 0x00000578 615*4882a593Smuzhiyun #define MAC_EXTADDR_9_LOW 0x0000057c 616*4882a593Smuzhiyun #define MAC_EXTADDR_10_HIGH 0x00000580 617*4882a593Smuzhiyun #define MAC_EXTADDR_10_LOW 0x00000584 618*4882a593Smuzhiyun #define MAC_EXTADDR_11_HIGH 0x00000588 619*4882a593Smuzhiyun #define MAC_EXTADDR_11_LOW 0x0000058c 620*4882a593Smuzhiyun #define MAC_SERDES_CFG 0x00000590 621*4882a593Smuzhiyun #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000 622*4882a593Smuzhiyun #define MAC_SERDES_STAT 0x00000594 623*4882a593Smuzhiyun /* 0x598 --> 0x5a0 unused */ 624*4882a593Smuzhiyun #define MAC_PHYCFG1 0x000005a0 625*4882a593Smuzhiyun #define MAC_PHYCFG1_RGMII_INT 0x00000001 626*4882a593Smuzhiyun #define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0 627*4882a593Smuzhiyun #define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000 628*4882a593Smuzhiyun #define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000 629*4882a593Smuzhiyun #define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000 630*4882a593Smuzhiyun #define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000 631*4882a593Smuzhiyun #define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000 632*4882a593Smuzhiyun #define MAC_PHYCFG1_TXC_DRV 0x20000000 633*4882a593Smuzhiyun #define MAC_PHYCFG2 0x000005a4 634*4882a593Smuzhiyun #define MAC_PHYCFG2_INBAND_ENABLE 0x00000001 635*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0 636*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0 637*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100 638*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000 639*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0 640*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00 641*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600 642*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400 643*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800 644*4882a593Smuzhiyun #define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000 645*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000 646*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000 647*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000 648*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000 649*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000 650*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000 651*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000 652*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000 653*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000 654*4882a593Smuzhiyun #define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000 655*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000 656*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000 657*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000 658*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000 659*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000 660*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000 661*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000 662*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000 663*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000 664*4882a593Smuzhiyun #define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000 665*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000 666*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000 667*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_MASK_50610 0x01000000 668*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000 669*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000 670*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000 671*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000 672*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_COMP_50610 0x00000000 673*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000 674*4882a593Smuzhiyun #define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000 675*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000 676*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000 677*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000 678*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000 679*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000 680*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000 681*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000 682*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000 683*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000 684*4882a593Smuzhiyun #define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000 685*4882a593Smuzhiyun #define MAC_PHYCFG2_50610_LED_MODES \ 686*4882a593Smuzhiyun (MAC_PHYCFG2_EMODE_MASK_50610 | \ 687*4882a593Smuzhiyun MAC_PHYCFG2_EMODE_COMP_50610 | \ 688*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_MASK_50610 | \ 689*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_COMP_50610 | \ 690*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_MASK_50610 | \ 691*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_COMP_50610 | \ 692*4882a593Smuzhiyun MAC_PHYCFG2_ACT_MASK_50610 | \ 693*4882a593Smuzhiyun MAC_PHYCFG2_ACT_COMP_50610 | \ 694*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_MASK_50610 | \ 695*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_COMP_50610) 696*4882a593Smuzhiyun #define MAC_PHYCFG2_AC131_LED_MODES \ 697*4882a593Smuzhiyun (MAC_PHYCFG2_EMODE_MASK_AC131 | \ 698*4882a593Smuzhiyun MAC_PHYCFG2_EMODE_COMP_AC131 | \ 699*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_MASK_AC131 | \ 700*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_COMP_AC131 | \ 701*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_MASK_AC131 | \ 702*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_COMP_AC131 | \ 703*4882a593Smuzhiyun MAC_PHYCFG2_ACT_MASK_AC131 | \ 704*4882a593Smuzhiyun MAC_PHYCFG2_ACT_COMP_AC131 | \ 705*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_MASK_AC131 | \ 706*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_COMP_AC131) 707*4882a593Smuzhiyun #define MAC_PHYCFG2_RTL8211C_LED_MODES \ 708*4882a593Smuzhiyun (MAC_PHYCFG2_EMODE_MASK_RT8211 | \ 709*4882a593Smuzhiyun MAC_PHYCFG2_EMODE_COMP_RT8211 | \ 710*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_MASK_RT8211 | \ 711*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_COMP_RT8211 | \ 712*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_MASK_RT8211 | \ 713*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_COMP_RT8211 | \ 714*4882a593Smuzhiyun MAC_PHYCFG2_ACT_MASK_RT8211 | \ 715*4882a593Smuzhiyun MAC_PHYCFG2_ACT_COMP_RT8211 | \ 716*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_MASK_RT8211 | \ 717*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_COMP_RT8211) 718*4882a593Smuzhiyun #define MAC_PHYCFG2_RTL8201E_LED_MODES \ 719*4882a593Smuzhiyun (MAC_PHYCFG2_EMODE_MASK_RT8201 | \ 720*4882a593Smuzhiyun MAC_PHYCFG2_EMODE_COMP_RT8201 | \ 721*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_MASK_RT8201 | \ 722*4882a593Smuzhiyun MAC_PHYCFG2_FMODE_COMP_RT8201 | \ 723*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_MASK_RT8201 | \ 724*4882a593Smuzhiyun MAC_PHYCFG2_GMODE_COMP_RT8201 | \ 725*4882a593Smuzhiyun MAC_PHYCFG2_ACT_MASK_RT8201 | \ 726*4882a593Smuzhiyun MAC_PHYCFG2_ACT_COMP_RT8201 | \ 727*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_MASK_RT8201 | \ 728*4882a593Smuzhiyun MAC_PHYCFG2_QUAL_COMP_RT8201) 729*4882a593Smuzhiyun #define MAC_EXT_RGMII_MODE 0x000005a8 730*4882a593Smuzhiyun #define MAC_RGMII_MODE_TX_ENABLE 0x00000001 731*4882a593Smuzhiyun #define MAC_RGMII_MODE_TX_LOWPWR 0x00000002 732*4882a593Smuzhiyun #define MAC_RGMII_MODE_TX_RESET 0x00000004 733*4882a593Smuzhiyun #define MAC_RGMII_MODE_RX_INT_B 0x00000100 734*4882a593Smuzhiyun #define MAC_RGMII_MODE_RX_QUALITY 0x00000200 735*4882a593Smuzhiyun #define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400 736*4882a593Smuzhiyun #define MAC_RGMII_MODE_RX_ENG_DET 0x00000800 737*4882a593Smuzhiyun /* 0x5ac --> 0x5b0 unused */ 738*4882a593Smuzhiyun #define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */ 739*4882a593Smuzhiyun #define SERDES_RX_SIG_DETECT 0x00000400 740*4882a593Smuzhiyun #define SG_DIG_CTRL 0x000005b0 741*4882a593Smuzhiyun #define SG_DIG_USING_HW_AUTONEG 0x80000000 742*4882a593Smuzhiyun #define SG_DIG_SOFT_RESET 0x40000000 743*4882a593Smuzhiyun #define SG_DIG_DISABLE_LINKRDY 0x20000000 744*4882a593Smuzhiyun #define SG_DIG_CRC16_CLEAR_N 0x01000000 745*4882a593Smuzhiyun #define SG_DIG_EN10B 0x00800000 746*4882a593Smuzhiyun #define SG_DIG_CLEAR_STATUS 0x00400000 747*4882a593Smuzhiyun #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000 748*4882a593Smuzhiyun #define SG_DIG_LOCAL_LINK_STATUS 0x00100000 749*4882a593Smuzhiyun #define SG_DIG_SPEED_STATUS_MASK 0x000c0000 750*4882a593Smuzhiyun #define SG_DIG_SPEED_STATUS_SHIFT 18 751*4882a593Smuzhiyun #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000 752*4882a593Smuzhiyun #define SG_DIG_RESTART_AUTONEG 0x00010000 753*4882a593Smuzhiyun #define SG_DIG_FIBER_MODE 0x00008000 754*4882a593Smuzhiyun #define SG_DIG_REMOTE_FAULT_MASK 0x00006000 755*4882a593Smuzhiyun #define SG_DIG_PAUSE_MASK 0x00001800 756*4882a593Smuzhiyun #define SG_DIG_PAUSE_CAP 0x00000800 757*4882a593Smuzhiyun #define SG_DIG_ASYM_PAUSE 0x00001000 758*4882a593Smuzhiyun #define SG_DIG_GBIC_ENABLE 0x00000400 759*4882a593Smuzhiyun #define SG_DIG_CHECK_END_ENABLE 0x00000200 760*4882a593Smuzhiyun #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100 761*4882a593Smuzhiyun #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080 762*4882a593Smuzhiyun #define SG_DIG_GMII_INPUT_SELECT 0x00000040 763*4882a593Smuzhiyun #define SG_DIG_MRADV_CRC16_SELECT 0x00000020 764*4882a593Smuzhiyun #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010 765*4882a593Smuzhiyun #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008 766*4882a593Smuzhiyun #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004 767*4882a593Smuzhiyun #define SG_DIG_REMOTE_LOOPBACK 0x00000002 768*4882a593Smuzhiyun #define SG_DIG_LOOPBACK 0x00000001 769*4882a593Smuzhiyun #define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \ 770*4882a593Smuzhiyun SG_DIG_LOCAL_DUPLEX_STATUS | \ 771*4882a593Smuzhiyun SG_DIG_LOCAL_LINK_STATUS | \ 772*4882a593Smuzhiyun (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \ 773*4882a593Smuzhiyun SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE) 774*4882a593Smuzhiyun #define SG_DIG_STATUS 0x000005b4 775*4882a593Smuzhiyun #define SG_DIG_CRC16_BUS_MASK 0xffff0000 776*4882a593Smuzhiyun #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */ 777*4882a593Smuzhiyun #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */ 778*4882a593Smuzhiyun #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */ 779*4882a593Smuzhiyun #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */ 780*4882a593Smuzhiyun #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */ 781*4882a593Smuzhiyun #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */ 782*4882a593Smuzhiyun #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0 783*4882a593Smuzhiyun #define SG_DIG_IS_SERDES 0x00000100 784*4882a593Smuzhiyun #define SG_DIG_COMMA_DETECTOR 0x00000008 785*4882a593Smuzhiyun #define SG_DIG_MAC_ACK_STATUS 0x00000004 786*4882a593Smuzhiyun #define SG_DIG_AUTONEG_COMPLETE 0x00000002 787*4882a593Smuzhiyun #define SG_DIG_AUTONEG_ERROR 0x00000001 788*4882a593Smuzhiyun #define TG3_TX_TSTAMP_LSB 0x000005c0 789*4882a593Smuzhiyun #define TG3_TX_TSTAMP_MSB 0x000005c4 790*4882a593Smuzhiyun #define TG3_TSTAMP_MASK 0x7fffffffffffffffLL 791*4882a593Smuzhiyun /* 0x5c8 --> 0x600 unused */ 792*4882a593Smuzhiyun #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */ 793*4882a593Smuzhiyun #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */ 794*4882a593Smuzhiyun /* 0x624 --> 0x670 unused */ 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun #define MAC_RSS_INDIR_TBL_0 0x00000630 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_0 0x00000670 799*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_1 0x00000674 800*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_2 0x00000678 801*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_3 0x0000067c 802*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_4 0x00000680 803*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_5 0x00000684 804*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_6 0x00000688 805*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_7 0x0000068c 806*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_8 0x00000690 807*4882a593Smuzhiyun #define MAC_RSS_HASH_KEY_9 0x00000694 808*4882a593Smuzhiyun /* 0x698 --> 0x6b0 unused */ 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun #define TG3_RX_TSTAMP_LSB 0x000006b0 811*4882a593Smuzhiyun #define TG3_RX_TSTAMP_MSB 0x000006b4 812*4882a593Smuzhiyun /* 0x6b8 --> 0x6c8 unused */ 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun #define TG3_RX_PTP_CTL 0x000006c8 815*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_SYNC_EVNT 0x00000001 816*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_DELAY_REQ 0x00000002 817*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_PDLAY_REQ 0x00000004 818*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_PDLAY_RES 0x00000008 819*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_ALL_V1_EVENTS (TG3_RX_PTP_CTL_SYNC_EVNT | \ 820*4882a593Smuzhiyun TG3_RX_PTP_CTL_DELAY_REQ) 821*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_ALL_V2_EVENTS (TG3_RX_PTP_CTL_SYNC_EVNT | \ 822*4882a593Smuzhiyun TG3_RX_PTP_CTL_DELAY_REQ | \ 823*4882a593Smuzhiyun TG3_RX_PTP_CTL_PDLAY_REQ | \ 824*4882a593Smuzhiyun TG3_RX_PTP_CTL_PDLAY_RES) 825*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_FOLLOW_UP 0x00000100 826*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_DELAY_RES 0x00000200 827*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_PDRES_FLW_UP 0x00000400 828*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_ANNOUNCE 0x00000800 829*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_SIGNALING 0x00001000 830*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_MANAGEMENT 0x00002000 831*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN 0x00800000 832*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN 0x01000000 833*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_RX_PTP_V2_EN (TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | \ 834*4882a593Smuzhiyun TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN) 835*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_RX_PTP_V1_EN 0x02000000 836*4882a593Smuzhiyun #define TG3_RX_PTP_CTL_HWTS_INTERLOCK 0x04000000 837*4882a593Smuzhiyun /* 0x6cc --> 0x800 unused */ 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun #define MAC_TX_STATS_OCTETS 0x00000800 840*4882a593Smuzhiyun #define MAC_TX_STATS_RESV1 0x00000804 841*4882a593Smuzhiyun #define MAC_TX_STATS_COLLISIONS 0x00000808 842*4882a593Smuzhiyun #define MAC_TX_STATS_XON_SENT 0x0000080c 843*4882a593Smuzhiyun #define MAC_TX_STATS_XOFF_SENT 0x00000810 844*4882a593Smuzhiyun #define MAC_TX_STATS_RESV2 0x00000814 845*4882a593Smuzhiyun #define MAC_TX_STATS_MAC_ERRORS 0x00000818 846*4882a593Smuzhiyun #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c 847*4882a593Smuzhiyun #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820 848*4882a593Smuzhiyun #define MAC_TX_STATS_DEFERRED 0x00000824 849*4882a593Smuzhiyun #define MAC_TX_STATS_RESV3 0x00000828 850*4882a593Smuzhiyun #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c 851*4882a593Smuzhiyun #define MAC_TX_STATS_LATE_COL 0x00000830 852*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_1 0x00000834 853*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_2 0x00000838 854*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_3 0x0000083c 855*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_4 0x00000840 856*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_5 0x00000844 857*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_6 0x00000848 858*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_7 0x0000084c 859*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_8 0x00000850 860*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_9 0x00000854 861*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_10 0x00000858 862*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_11 0x0000085c 863*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_12 0x00000860 864*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_13 0x00000864 865*4882a593Smuzhiyun #define MAC_TX_STATS_RESV4_14 0x00000868 866*4882a593Smuzhiyun #define MAC_TX_STATS_UCAST 0x0000086c 867*4882a593Smuzhiyun #define MAC_TX_STATS_MCAST 0x00000870 868*4882a593Smuzhiyun #define MAC_TX_STATS_BCAST 0x00000874 869*4882a593Smuzhiyun #define MAC_TX_STATS_RESV5_1 0x00000878 870*4882a593Smuzhiyun #define MAC_TX_STATS_RESV5_2 0x0000087c 871*4882a593Smuzhiyun #define MAC_RX_STATS_OCTETS 0x00000880 872*4882a593Smuzhiyun #define MAC_RX_STATS_RESV1 0x00000884 873*4882a593Smuzhiyun #define MAC_RX_STATS_FRAGMENTS 0x00000888 874*4882a593Smuzhiyun #define MAC_RX_STATS_UCAST 0x0000088c 875*4882a593Smuzhiyun #define MAC_RX_STATS_MCAST 0x00000890 876*4882a593Smuzhiyun #define MAC_RX_STATS_BCAST 0x00000894 877*4882a593Smuzhiyun #define MAC_RX_STATS_FCS_ERRORS 0x00000898 878*4882a593Smuzhiyun #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c 879*4882a593Smuzhiyun #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0 880*4882a593Smuzhiyun #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4 881*4882a593Smuzhiyun #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8 882*4882a593Smuzhiyun #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac 883*4882a593Smuzhiyun #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0 884*4882a593Smuzhiyun #define MAC_RX_STATS_JABBERS 0x000008b4 885*4882a593Smuzhiyun #define MAC_RX_STATS_UNDERSIZE 0x000008b8 886*4882a593Smuzhiyun /* 0x8bc --> 0xc00 unused */ 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* Send data initiator control registers */ 889*4882a593Smuzhiyun #define SNDDATAI_MODE 0x00000c00 890*4882a593Smuzhiyun #define SNDDATAI_MODE_RESET 0x00000001 891*4882a593Smuzhiyun #define SNDDATAI_MODE_ENABLE 0x00000002 892*4882a593Smuzhiyun #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004 893*4882a593Smuzhiyun #define SNDDATAI_STATUS 0x00000c04 894*4882a593Smuzhiyun #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004 895*4882a593Smuzhiyun #define SNDDATAI_STATSCTRL 0x00000c08 896*4882a593Smuzhiyun #define SNDDATAI_SCTRL_ENABLE 0x00000001 897*4882a593Smuzhiyun #define SNDDATAI_SCTRL_FASTUPD 0x00000002 898*4882a593Smuzhiyun #define SNDDATAI_SCTRL_CLEAR 0x00000004 899*4882a593Smuzhiyun #define SNDDATAI_SCTRL_FLUSH 0x00000008 900*4882a593Smuzhiyun #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010 901*4882a593Smuzhiyun #define SNDDATAI_STATSENAB 0x00000c0c 902*4882a593Smuzhiyun #define SNDDATAI_STATSINCMASK 0x00000c10 903*4882a593Smuzhiyun #define ISO_PKT_TX 0x00000c20 904*4882a593Smuzhiyun /* 0xc24 --> 0xc80 unused */ 905*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_0 0x00000c80 906*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_1 0x00000c84 907*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_2 0x00000c88 908*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_3 0x00000c8c 909*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_4 0x00000c90 910*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_5 0x00000c94 911*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_6 0x00000c98 912*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_7 0x00000c9c 913*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_8 0x00000ca0 914*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_9 0x00000ca4 915*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_10 0x00000ca8 916*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_11 0x00000cac 917*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_12 0x00000cb0 918*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_13 0x00000cb4 919*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_14 0x00000cb8 920*4882a593Smuzhiyun #define SNDDATAI_COS_CNT_15 0x00000cbc 921*4882a593Smuzhiyun #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0 922*4882a593Smuzhiyun #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4 923*4882a593Smuzhiyun #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8 924*4882a593Smuzhiyun #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc 925*4882a593Smuzhiyun #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0 926*4882a593Smuzhiyun #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4 927*4882a593Smuzhiyun #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8 928*4882a593Smuzhiyun #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc 929*4882a593Smuzhiyun /* 0xce0 --> 0x1000 unused */ 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun /* Send data completion control registers */ 932*4882a593Smuzhiyun #define SNDDATAC_MODE 0x00001000 933*4882a593Smuzhiyun #define SNDDATAC_MODE_RESET 0x00000001 934*4882a593Smuzhiyun #define SNDDATAC_MODE_ENABLE 0x00000002 935*4882a593Smuzhiyun #define SNDDATAC_MODE_CDELAY 0x00000010 936*4882a593Smuzhiyun /* 0x1004 --> 0x1400 unused */ 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun /* Send BD ring selector */ 939*4882a593Smuzhiyun #define SNDBDS_MODE 0x00001400 940*4882a593Smuzhiyun #define SNDBDS_MODE_RESET 0x00000001 941*4882a593Smuzhiyun #define SNDBDS_MODE_ENABLE 0x00000002 942*4882a593Smuzhiyun #define SNDBDS_MODE_ATTN_ENABLE 0x00000004 943*4882a593Smuzhiyun #define SNDBDS_STATUS 0x00001404 944*4882a593Smuzhiyun #define SNDBDS_STATUS_ERROR_ATTN 0x00000004 945*4882a593Smuzhiyun #define SNDBDS_HWDIAG 0x00001408 946*4882a593Smuzhiyun /* 0x140c --> 0x1440 */ 947*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_0 0x00001440 948*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_1 0x00001444 949*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_2 0x00001448 950*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_3 0x0000144c 951*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_4 0x00001450 952*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_5 0x00001454 953*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_6 0x00001458 954*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_7 0x0000145c 955*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_8 0x00001460 956*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_9 0x00001464 957*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_10 0x00001468 958*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_11 0x0000146c 959*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_12 0x00001470 960*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_13 0x00001474 961*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_14 0x00001478 962*4882a593Smuzhiyun #define SNDBDS_SEL_CON_IDX_15 0x0000147c 963*4882a593Smuzhiyun /* 0x1480 --> 0x1800 unused */ 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun /* Send BD initiator control registers */ 966*4882a593Smuzhiyun #define SNDBDI_MODE 0x00001800 967*4882a593Smuzhiyun #define SNDBDI_MODE_RESET 0x00000001 968*4882a593Smuzhiyun #define SNDBDI_MODE_ENABLE 0x00000002 969*4882a593Smuzhiyun #define SNDBDI_MODE_ATTN_ENABLE 0x00000004 970*4882a593Smuzhiyun #define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020 971*4882a593Smuzhiyun #define SNDBDI_STATUS 0x00001804 972*4882a593Smuzhiyun #define SNDBDI_STATUS_ERROR_ATTN 0x00000004 973*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_0 0x00001808 974*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_1 0x0000180c 975*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_2 0x00001810 976*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_3 0x00001814 977*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_4 0x00001818 978*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_5 0x0000181c 979*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_6 0x00001820 980*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_7 0x00001824 981*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_8 0x00001828 982*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_9 0x0000182c 983*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_10 0x00001830 984*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_11 0x00001834 985*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_12 0x00001838 986*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_13 0x0000183c 987*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_14 0x00001840 988*4882a593Smuzhiyun #define SNDBDI_IN_PROD_IDX_15 0x00001844 989*4882a593Smuzhiyun /* 0x1848 --> 0x1c00 unused */ 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun /* Send BD completion control registers */ 992*4882a593Smuzhiyun #define SNDBDC_MODE 0x00001c00 993*4882a593Smuzhiyun #define SNDBDC_MODE_RESET 0x00000001 994*4882a593Smuzhiyun #define SNDBDC_MODE_ENABLE 0x00000002 995*4882a593Smuzhiyun #define SNDBDC_MODE_ATTN_ENABLE 0x00000004 996*4882a593Smuzhiyun /* 0x1c04 --> 0x2000 unused */ 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun /* Receive list placement control registers */ 999*4882a593Smuzhiyun #define RCVLPC_MODE 0x00002000 1000*4882a593Smuzhiyun #define RCVLPC_MODE_RESET 0x00000001 1001*4882a593Smuzhiyun #define RCVLPC_MODE_ENABLE 0x00000002 1002*4882a593Smuzhiyun #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004 1003*4882a593Smuzhiyun #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008 1004*4882a593Smuzhiyun #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010 1005*4882a593Smuzhiyun #define RCVLPC_STATUS 0x00002004 1006*4882a593Smuzhiyun #define RCVLPC_STATUS_CLASS0 0x00000004 1007*4882a593Smuzhiyun #define RCVLPC_STATUS_MAPOOR 0x00000008 1008*4882a593Smuzhiyun #define RCVLPC_STATUS_STAT_OFLOW 0x00000010 1009*4882a593Smuzhiyun #define RCVLPC_LOCK 0x00002008 1010*4882a593Smuzhiyun #define RCVLPC_LOCK_REQ_MASK 0x0000ffff 1011*4882a593Smuzhiyun #define RCVLPC_LOCK_REQ_SHIFT 0 1012*4882a593Smuzhiyun #define RCVLPC_LOCK_GRANT_MASK 0xffff0000 1013*4882a593Smuzhiyun #define RCVLPC_LOCK_GRANT_SHIFT 16 1014*4882a593Smuzhiyun #define RCVLPC_NON_EMPTY_BITS 0x0000200c 1015*4882a593Smuzhiyun #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff 1016*4882a593Smuzhiyun #define RCVLPC_CONFIG 0x00002010 1017*4882a593Smuzhiyun #define RCVLPC_STATSCTRL 0x00002014 1018*4882a593Smuzhiyun #define RCVLPC_STATSCTRL_ENABLE 0x00000001 1019*4882a593Smuzhiyun #define RCVLPC_STATSCTRL_FASTUPD 0x00000002 1020*4882a593Smuzhiyun #define RCVLPC_STATS_ENABLE 0x00002018 1021*4882a593Smuzhiyun #define RCVLPC_STATSENAB_ASF_FIX 0x00000002 1022*4882a593Smuzhiyun #define RCVLPC_STATSENAB_DACK_FIX 0x00040000 1023*4882a593Smuzhiyun #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000 1024*4882a593Smuzhiyun #define RCVLPC_STATS_INCMASK 0x0000201c 1025*4882a593Smuzhiyun /* 0x2020 --> 0x2100 unused */ 1026*4882a593Smuzhiyun #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */ 1027*4882a593Smuzhiyun #define SELLST_TAIL 0x00000004 1028*4882a593Smuzhiyun #define SELLST_CONT 0x00000008 1029*4882a593Smuzhiyun #define SELLST_UNUSED 0x0000000c 1030*4882a593Smuzhiyun #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */ 1031*4882a593Smuzhiyun #define RCVLPC_DROP_FILTER_CNT 0x00002240 1032*4882a593Smuzhiyun #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244 1033*4882a593Smuzhiyun #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248 1034*4882a593Smuzhiyun #define RCVLPC_NO_RCV_BD_CNT 0x0000224c 1035*4882a593Smuzhiyun #define RCVLPC_IN_DISCARDS_CNT 0x00002250 1036*4882a593Smuzhiyun #define RCVLPC_IN_ERRORS_CNT 0x00002254 1037*4882a593Smuzhiyun #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258 1038*4882a593Smuzhiyun /* 0x225c --> 0x2400 unused */ 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun /* Receive Data and Receive BD Initiator Control */ 1041*4882a593Smuzhiyun #define RCVDBDI_MODE 0x00002400 1042*4882a593Smuzhiyun #define RCVDBDI_MODE_RESET 0x00000001 1043*4882a593Smuzhiyun #define RCVDBDI_MODE_ENABLE 0x00000002 1044*4882a593Smuzhiyun #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004 1045*4882a593Smuzhiyun #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008 1046*4882a593Smuzhiyun #define RCVDBDI_MODE_INV_RING_SZ 0x00000010 1047*4882a593Smuzhiyun #define RCVDBDI_MODE_LRG_RING_SZ 0x00010000 1048*4882a593Smuzhiyun #define RCVDBDI_STATUS 0x00002404 1049*4882a593Smuzhiyun #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004 1050*4882a593Smuzhiyun #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008 1051*4882a593Smuzhiyun #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010 1052*4882a593Smuzhiyun #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408 1053*4882a593Smuzhiyun /* 0x240c --> 0x2440 unused */ 1054*4882a593Smuzhiyun #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */ 1055*4882a593Smuzhiyun #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */ 1056*4882a593Smuzhiyun #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */ 1057*4882a593Smuzhiyun #define RCVDBDI_JUMBO_CON_IDX 0x00002470 1058*4882a593Smuzhiyun #define RCVDBDI_STD_CON_IDX 0x00002474 1059*4882a593Smuzhiyun #define RCVDBDI_MINI_CON_IDX 0x00002478 1060*4882a593Smuzhiyun /* 0x247c --> 0x2480 unused */ 1061*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_0 0x00002480 1062*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_1 0x00002484 1063*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_2 0x00002488 1064*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_3 0x0000248c 1065*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_4 0x00002490 1066*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_5 0x00002494 1067*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_6 0x00002498 1068*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_7 0x0000249c 1069*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_8 0x000024a0 1070*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_9 0x000024a4 1071*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_10 0x000024a8 1072*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_11 0x000024ac 1073*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_12 0x000024b0 1074*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_13 0x000024b4 1075*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_14 0x000024b8 1076*4882a593Smuzhiyun #define RCVDBDI_BD_PROD_IDX_15 0x000024bc 1077*4882a593Smuzhiyun #define RCVDBDI_HWDIAG 0x000024c0 1078*4882a593Smuzhiyun /* 0x24c4 --> 0x2800 unused */ 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun /* Receive Data Completion Control */ 1081*4882a593Smuzhiyun #define RCVDCC_MODE 0x00002800 1082*4882a593Smuzhiyun #define RCVDCC_MODE_RESET 0x00000001 1083*4882a593Smuzhiyun #define RCVDCC_MODE_ENABLE 0x00000002 1084*4882a593Smuzhiyun #define RCVDCC_MODE_ATTN_ENABLE 0x00000004 1085*4882a593Smuzhiyun /* 0x2804 --> 0x2c00 unused */ 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /* Receive BD Initiator Control Registers */ 1088*4882a593Smuzhiyun #define RCVBDI_MODE 0x00002c00 1089*4882a593Smuzhiyun #define RCVBDI_MODE_RESET 0x00000001 1090*4882a593Smuzhiyun #define RCVBDI_MODE_ENABLE 0x00000002 1091*4882a593Smuzhiyun #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004 1092*4882a593Smuzhiyun #define RCVBDI_STATUS 0x00002c04 1093*4882a593Smuzhiyun #define RCVBDI_STATUS_RCB_ATTN 0x00000004 1094*4882a593Smuzhiyun #define RCVBDI_JUMBO_PROD_IDX 0x00002c08 1095*4882a593Smuzhiyun #define RCVBDI_STD_PROD_IDX 0x00002c0c 1096*4882a593Smuzhiyun #define RCVBDI_MINI_PROD_IDX 0x00002c10 1097*4882a593Smuzhiyun #define RCVBDI_MINI_THRESH 0x00002c14 1098*4882a593Smuzhiyun #define RCVBDI_STD_THRESH 0x00002c18 1099*4882a593Smuzhiyun #define RCVBDI_JUMBO_THRESH 0x00002c1c 1100*4882a593Smuzhiyun /* 0x2c20 --> 0x2d00 unused */ 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define STD_REPLENISH_LWM 0x00002d00 1103*4882a593Smuzhiyun #define JMB_REPLENISH_LWM 0x00002d04 1104*4882a593Smuzhiyun /* 0x2d08 --> 0x3000 unused */ 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun /* Receive BD Completion Control Registers */ 1107*4882a593Smuzhiyun #define RCVCC_MODE 0x00003000 1108*4882a593Smuzhiyun #define RCVCC_MODE_RESET 0x00000001 1109*4882a593Smuzhiyun #define RCVCC_MODE_ENABLE 0x00000002 1110*4882a593Smuzhiyun #define RCVCC_MODE_ATTN_ENABLE 0x00000004 1111*4882a593Smuzhiyun #define RCVCC_STATUS 0x00003004 1112*4882a593Smuzhiyun #define RCVCC_STATUS_ERROR_ATTN 0x00000004 1113*4882a593Smuzhiyun #define RCVCC_JUMP_PROD_IDX 0x00003008 1114*4882a593Smuzhiyun #define RCVCC_STD_PROD_IDX 0x0000300c 1115*4882a593Smuzhiyun #define RCVCC_MINI_PROD_IDX 0x00003010 1116*4882a593Smuzhiyun /* 0x3014 --> 0x3400 unused */ 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun /* Receive list selector control registers */ 1119*4882a593Smuzhiyun #define RCVLSC_MODE 0x00003400 1120*4882a593Smuzhiyun #define RCVLSC_MODE_RESET 0x00000001 1121*4882a593Smuzhiyun #define RCVLSC_MODE_ENABLE 0x00000002 1122*4882a593Smuzhiyun #define RCVLSC_MODE_ATTN_ENABLE 0x00000004 1123*4882a593Smuzhiyun #define RCVLSC_STATUS 0x00003404 1124*4882a593Smuzhiyun #define RCVLSC_STATUS_ERROR_ATTN 0x00000004 1125*4882a593Smuzhiyun /* 0x3408 --> 0x3600 unused */ 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun #define TG3_CPMU_DRV_STATUS 0x0000344c 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun /* CPMU registers */ 1130*4882a593Smuzhiyun #define TG3_CPMU_CTRL 0x00003600 1131*4882a593Smuzhiyun #define CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1132*4882a593Smuzhiyun #define CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1133*4882a593Smuzhiyun #define CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1134*4882a593Smuzhiyun #define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1135*4882a593Smuzhiyun #define TG3_CPMU_LSPD_10MB_CLK 0x00003604 1136*4882a593Smuzhiyun #define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000 1137*4882a593Smuzhiyun #define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1138*4882a593Smuzhiyun /* 0x3608 --> 0x360c unused */ 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun #define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c 1141*4882a593Smuzhiyun #define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1142*4882a593Smuzhiyun #define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1143*4882a593Smuzhiyun #define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000 1144*4882a593Smuzhiyun #define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610 1145*4882a593Smuzhiyun #define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000 1146*4882a593Smuzhiyun #define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1147*4882a593Smuzhiyun /* 0x3614 --> 0x361c unused */ 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun #define TG3_CPMU_HST_ACC 0x0000361c 1150*4882a593Smuzhiyun #define CPMU_HST_ACC_MACCLK_MASK 0x001f0000 1151*4882a593Smuzhiyun #define CPMU_HST_ACC_MACCLK_6_25 0x00130000 1152*4882a593Smuzhiyun /* 0x3620 --> 0x3630 unused */ 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun #define TG3_CPMU_CLCK_ORIDE 0x00003624 1155*4882a593Smuzhiyun #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun #define TG3_CPMU_CLCK_ORIDE_ENABLE 0x00003628 1158*4882a593Smuzhiyun #define TG3_CPMU_MAC_ORIDE_ENABLE (1 << 13) 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun #define TG3_CPMU_STATUS 0x0000362c 1161*4882a593Smuzhiyun #define TG3_CPMU_STATUS_FMSK_5717 0x20000000 1162*4882a593Smuzhiyun #define TG3_CPMU_STATUS_FMSK_5719 0xc0000000 1163*4882a593Smuzhiyun #define TG3_CPMU_STATUS_FSHFT_5719 30 1164*4882a593Smuzhiyun #define TG3_CPMU_STATUS_LINK_MASK 0x180000 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun #define TG3_CPMU_CLCK_STAT 0x00003630 1167*4882a593Smuzhiyun #define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000 1168*4882a593Smuzhiyun #define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1169*4882a593Smuzhiyun #define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1170*4882a593Smuzhiyun #define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1171*4882a593Smuzhiyun /* 0x3634 --> 0x365c unused */ 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun #define TG3_CPMU_MUTEX_REQ 0x0000365c 1174*4882a593Smuzhiyun #define CPMU_MUTEX_REQ_DRIVER 0x00001000 1175*4882a593Smuzhiyun #define TG3_CPMU_MUTEX_GNT 0x00003660 1176*4882a593Smuzhiyun #define CPMU_MUTEX_GNT_DRIVER 0x00001000 1177*4882a593Smuzhiyun #define TG3_CPMU_PHY_STRAP 0x00003664 1178*4882a593Smuzhiyun #define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1179*4882a593Smuzhiyun #define TG3_CPMU_PADRNG_CTL 0x00003668 1180*4882a593Smuzhiyun #define TG3_CPMU_PADRNG_CTL_RDIV2 0x00040000 1181*4882a593Smuzhiyun /* 0x3664 --> 0x36b0 unused */ 1182*4882a593Smuzhiyun 1183*4882a593Smuzhiyun #define TG3_CPMU_EEE_MODE 0x000036b0 1184*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_APE_TX_DET_EN 0x00000004 1185*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_ERLY_L1_XIT_DET 0x00000008 1186*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_SND_IDX_DET_EN 0x00000040 1187*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_LPI_ENABLE 0x00000080 1188*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_LPI_IN_TX 0x00000100 1189*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_LPI_IN_RX 0x00000200 1190*4882a593Smuzhiyun #define TG3_CPMU_EEEMD_EEE_ENABLE 0x00100000 1191*4882a593Smuzhiyun #define TG3_CPMU_EEE_DBTMR1 0x000036b4 1192*4882a593Smuzhiyun #define TG3_CPMU_DBTMR1_PCIEXIT_2047US 0x07ff0000 1193*4882a593Smuzhiyun #define TG3_CPMU_DBTMR1_LNKIDLE_2047US 0x000007ff 1194*4882a593Smuzhiyun #define TG3_CPMU_DBTMR1_LNKIDLE_MAX 0x0000ffff 1195*4882a593Smuzhiyun #define TG3_CPMU_EEE_DBTMR2 0x000036b8 1196*4882a593Smuzhiyun #define TG3_CPMU_DBTMR2_APE_TX_2047US 0x07ff0000 1197*4882a593Smuzhiyun #define TG3_CPMU_DBTMR2_TXIDXEQ_2047US 0x000007ff 1198*4882a593Smuzhiyun #define TG3_CPMU_EEE_LNKIDL_CTRL 0x000036bc 1199*4882a593Smuzhiyun #define TG3_CPMU_EEE_LNKIDL_PCIE_NL0 0x01000000 1200*4882a593Smuzhiyun #define TG3_CPMU_EEE_LNKIDL_UART_IDL 0x00000004 1201*4882a593Smuzhiyun #define TG3_CPMU_EEE_LNKIDL_APE_TX_MT 0x00000002 1202*4882a593Smuzhiyun /* 0x36c0 --> 0x36d0 unused */ 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun #define TG3_CPMU_EEE_CTRL 0x000036d0 1205*4882a593Smuzhiyun #define TG3_CPMU_EEE_CTRL_EXIT_16_5_US 0x0000019d 1206*4882a593Smuzhiyun #define TG3_CPMU_EEE_CTRL_EXIT_36_US 0x00000384 1207*4882a593Smuzhiyun #define TG3_CPMU_EEE_CTRL_EXIT_20_1_US 0x000001f8 1208*4882a593Smuzhiyun /* 0x36d4 --> 0x3800 unused */ 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun /* Mbuf cluster free registers */ 1211*4882a593Smuzhiyun #define MBFREE_MODE 0x00003800 1212*4882a593Smuzhiyun #define MBFREE_MODE_RESET 0x00000001 1213*4882a593Smuzhiyun #define MBFREE_MODE_ENABLE 0x00000002 1214*4882a593Smuzhiyun #define MBFREE_STATUS 0x00003804 1215*4882a593Smuzhiyun /* 0x3808 --> 0x3c00 unused */ 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun /* Host coalescing control registers */ 1218*4882a593Smuzhiyun #define HOSTCC_MODE 0x00003c00 1219*4882a593Smuzhiyun #define HOSTCC_MODE_RESET 0x00000001 1220*4882a593Smuzhiyun #define HOSTCC_MODE_ENABLE 0x00000002 1221*4882a593Smuzhiyun #define HOSTCC_MODE_ATTN 0x00000004 1222*4882a593Smuzhiyun #define HOSTCC_MODE_NOW 0x00000008 1223*4882a593Smuzhiyun #define HOSTCC_MODE_FULL_STATUS 0x00000000 1224*4882a593Smuzhiyun #define HOSTCC_MODE_64BYTE 0x00000080 1225*4882a593Smuzhiyun #define HOSTCC_MODE_32BYTE 0x00000100 1226*4882a593Smuzhiyun #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200 1227*4882a593Smuzhiyun #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400 1228*4882a593Smuzhiyun #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800 1229*4882a593Smuzhiyun #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000 1230*4882a593Smuzhiyun #define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000 1231*4882a593Smuzhiyun #define HOSTCC_STATUS 0x00003c04 1232*4882a593Smuzhiyun #define HOSTCC_STATUS_ERROR_ATTN 0x00000004 1233*4882a593Smuzhiyun #define HOSTCC_RXCOL_TICKS 0x00003c08 1234*4882a593Smuzhiyun #define LOW_RXCOL_TICKS 0x00000032 1235*4882a593Smuzhiyun #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014 1236*4882a593Smuzhiyun #define DEFAULT_RXCOL_TICKS 0x00000048 1237*4882a593Smuzhiyun #define HIGH_RXCOL_TICKS 0x00000096 1238*4882a593Smuzhiyun #define MAX_RXCOL_TICKS 0x000003ff 1239*4882a593Smuzhiyun #define HOSTCC_TXCOL_TICKS 0x00003c0c 1240*4882a593Smuzhiyun #define LOW_TXCOL_TICKS 0x00000096 1241*4882a593Smuzhiyun #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048 1242*4882a593Smuzhiyun #define DEFAULT_TXCOL_TICKS 0x0000012c 1243*4882a593Smuzhiyun #define HIGH_TXCOL_TICKS 0x00000145 1244*4882a593Smuzhiyun #define MAX_TXCOL_TICKS 0x000003ff 1245*4882a593Smuzhiyun #define HOSTCC_RXMAX_FRAMES 0x00003c10 1246*4882a593Smuzhiyun #define LOW_RXMAX_FRAMES 0x00000005 1247*4882a593Smuzhiyun #define DEFAULT_RXMAX_FRAMES 0x00000008 1248*4882a593Smuzhiyun #define HIGH_RXMAX_FRAMES 0x00000012 1249*4882a593Smuzhiyun #define MAX_RXMAX_FRAMES 0x000000ff 1250*4882a593Smuzhiyun #define HOSTCC_TXMAX_FRAMES 0x00003c14 1251*4882a593Smuzhiyun #define LOW_TXMAX_FRAMES 0x00000035 1252*4882a593Smuzhiyun #define DEFAULT_TXMAX_FRAMES 0x0000004b 1253*4882a593Smuzhiyun #define HIGH_TXMAX_FRAMES 0x00000052 1254*4882a593Smuzhiyun #define MAX_TXMAX_FRAMES 0x000000ff 1255*4882a593Smuzhiyun #define HOSTCC_RXCOAL_TICK_INT 0x00003c18 1256*4882a593Smuzhiyun #define DEFAULT_RXCOAL_TICK_INT 0x00000019 1257*4882a593Smuzhiyun #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014 1258*4882a593Smuzhiyun #define MAX_RXCOAL_TICK_INT 0x000003ff 1259*4882a593Smuzhiyun #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c 1260*4882a593Smuzhiyun #define DEFAULT_TXCOAL_TICK_INT 0x00000019 1261*4882a593Smuzhiyun #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014 1262*4882a593Smuzhiyun #define MAX_TXCOAL_TICK_INT 0x000003ff 1263*4882a593Smuzhiyun #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20 1264*4882a593Smuzhiyun #define DEFAULT_RXCOAL_MAXF_INT 0x00000005 1265*4882a593Smuzhiyun #define MAX_RXCOAL_MAXF_INT 0x000000ff 1266*4882a593Smuzhiyun #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24 1267*4882a593Smuzhiyun #define DEFAULT_TXCOAL_MAXF_INT 0x00000005 1268*4882a593Smuzhiyun #define MAX_TXCOAL_MAXF_INT 0x000000ff 1269*4882a593Smuzhiyun #define HOSTCC_STAT_COAL_TICKS 0x00003c28 1270*4882a593Smuzhiyun #define DEFAULT_STAT_COAL_TICKS 0x000f4240 1271*4882a593Smuzhiyun #define MAX_STAT_COAL_TICKS 0xd693d400 1272*4882a593Smuzhiyun #define MIN_STAT_COAL_TICKS 0x00000064 1273*4882a593Smuzhiyun /* 0x3c2c --> 0x3c30 unused */ 1274*4882a593Smuzhiyun #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */ 1275*4882a593Smuzhiyun #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */ 1276*4882a593Smuzhiyun #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40 1277*4882a593Smuzhiyun #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44 1278*4882a593Smuzhiyun #define HOSTCC_FLOW_ATTN 0x00003c48 1279*4882a593Smuzhiyun #define HOSTCC_FLOW_ATTN_MBUF_LWM 0x00000040 1280*4882a593Smuzhiyun /* 0x3c4c --> 0x3c50 unused */ 1281*4882a593Smuzhiyun #define HOSTCC_JUMBO_CON_IDX 0x00003c50 1282*4882a593Smuzhiyun #define HOSTCC_STD_CON_IDX 0x00003c54 1283*4882a593Smuzhiyun #define HOSTCC_MINI_CON_IDX 0x00003c58 1284*4882a593Smuzhiyun /* 0x3c5c --> 0x3c80 unused */ 1285*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_0 0x00003c80 1286*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_1 0x00003c84 1287*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_2 0x00003c88 1288*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_3 0x00003c8c 1289*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_4 0x00003c90 1290*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_5 0x00003c94 1291*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_6 0x00003c98 1292*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_7 0x00003c9c 1293*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_8 0x00003ca0 1294*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_9 0x00003ca4 1295*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_10 0x00003ca8 1296*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_11 0x00003cac 1297*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_12 0x00003cb0 1298*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_13 0x00003cb4 1299*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_14 0x00003cb8 1300*4882a593Smuzhiyun #define HOSTCC_RET_PROD_IDX_15 0x00003cbc 1301*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_0 0x00003cc0 1302*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_1 0x00003cc4 1303*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_2 0x00003cc8 1304*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_3 0x00003ccc 1305*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_4 0x00003cd0 1306*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_5 0x00003cd4 1307*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_6 0x00003cd8 1308*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_7 0x00003cdc 1309*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_8 0x00003ce0 1310*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_9 0x00003ce4 1311*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_10 0x00003ce8 1312*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_11 0x00003cec 1313*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_12 0x00003cf0 1314*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_13 0x00003cf4 1315*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_14 0x00003cf8 1316*4882a593Smuzhiyun #define HOSTCC_SND_CON_IDX_15 0x00003cfc 1317*4882a593Smuzhiyun #define HOSTCC_STATBLCK_RING1 0x00003d00 1318*4882a593Smuzhiyun /* 0x3d00 --> 0x3d80 unused */ 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun #define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80 1321*4882a593Smuzhiyun #define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84 1322*4882a593Smuzhiyun #define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88 1323*4882a593Smuzhiyun #define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c 1324*4882a593Smuzhiyun #define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90 1325*4882a593Smuzhiyun #define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94 1326*4882a593Smuzhiyun /* 0x3d98 --> 0x4000 unused */ 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun /* Memory arbiter control registers */ 1329*4882a593Smuzhiyun #define MEMARB_MODE 0x00004000 1330*4882a593Smuzhiyun #define MEMARB_MODE_RESET 0x00000001 1331*4882a593Smuzhiyun #define MEMARB_MODE_ENABLE 0x00000002 1332*4882a593Smuzhiyun #define MEMARB_STATUS 0x00004004 1333*4882a593Smuzhiyun #define MEMARB_TRAP_ADDR_LOW 0x00004008 1334*4882a593Smuzhiyun #define MEMARB_TRAP_ADDR_HIGH 0x0000400c 1335*4882a593Smuzhiyun /* 0x4010 --> 0x4400 unused */ 1336*4882a593Smuzhiyun 1337*4882a593Smuzhiyun /* Buffer manager control registers */ 1338*4882a593Smuzhiyun #define BUFMGR_MODE 0x00004400 1339*4882a593Smuzhiyun #define BUFMGR_MODE_RESET 0x00000001 1340*4882a593Smuzhiyun #define BUFMGR_MODE_ENABLE 0x00000002 1341*4882a593Smuzhiyun #define BUFMGR_MODE_ATTN_ENABLE 0x00000004 1342*4882a593Smuzhiyun #define BUFMGR_MODE_BM_TEST 0x00000008 1343*4882a593Smuzhiyun #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010 1344*4882a593Smuzhiyun #define BUFMGR_MODE_NO_TX_UNDERRUN 0x80000000 1345*4882a593Smuzhiyun #define BUFMGR_STATUS 0x00004404 1346*4882a593Smuzhiyun #define BUFMGR_STATUS_ERROR 0x00000004 1347*4882a593Smuzhiyun #define BUFMGR_STATUS_MBLOW 0x00000010 1348*4882a593Smuzhiyun #define BUFMGR_MB_POOL_ADDR 0x00004408 1349*4882a593Smuzhiyun #define BUFMGR_MB_POOL_SIZE 0x0000440c 1350*4882a593Smuzhiyun #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410 1351*4882a593Smuzhiyun #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050 1352*4882a593Smuzhiyun #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000 1353*4882a593Smuzhiyun #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130 1354*4882a593Smuzhiyun #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000 1355*4882a593Smuzhiyun #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414 1356*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020 1357*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010 1358*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004 1359*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_57765 0x0000002a 1360*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098 1361*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b 1362*4882a593Smuzhiyun #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765 0x0000007e 1363*4882a593Smuzhiyun #define BUFMGR_MB_HIGH_WATER 0x00004418 1364*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER 0x00000060 1365*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_5705 0x00000060 1366*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_5906 0x00000010 1367*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_57765 0x000000a0 1368*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c 1369*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096 1370*4882a593Smuzhiyun #define DEFAULT_MB_HIGH_WATER_JUMBO_57765 0x000000ea 1371*4882a593Smuzhiyun #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c 1372*4882a593Smuzhiyun #define BUFMGR_MB_ALLOC_BIT 0x10000000 1373*4882a593Smuzhiyun #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420 1374*4882a593Smuzhiyun #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424 1375*4882a593Smuzhiyun #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428 1376*4882a593Smuzhiyun #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c 1377*4882a593Smuzhiyun #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430 1378*4882a593Smuzhiyun #define BUFMGR_DMA_LOW_WATER 0x00004434 1379*4882a593Smuzhiyun #define DEFAULT_DMA_LOW_WATER 0x00000005 1380*4882a593Smuzhiyun #define BUFMGR_DMA_HIGH_WATER 0x00004438 1381*4882a593Smuzhiyun #define DEFAULT_DMA_HIGH_WATER 0x0000000a 1382*4882a593Smuzhiyun #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c 1383*4882a593Smuzhiyun #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440 1384*4882a593Smuzhiyun #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444 1385*4882a593Smuzhiyun #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448 1386*4882a593Smuzhiyun #define BUFMGR_HWDIAG_0 0x0000444c 1387*4882a593Smuzhiyun #define BUFMGR_HWDIAG_1 0x00004450 1388*4882a593Smuzhiyun #define BUFMGR_HWDIAG_2 0x00004454 1389*4882a593Smuzhiyun /* 0x4458 --> 0x4800 unused */ 1390*4882a593Smuzhiyun 1391*4882a593Smuzhiyun /* Read DMA control registers */ 1392*4882a593Smuzhiyun #define RDMAC_MODE 0x00004800 1393*4882a593Smuzhiyun #define RDMAC_MODE_RESET 0x00000001 1394*4882a593Smuzhiyun #define RDMAC_MODE_ENABLE 0x00000002 1395*4882a593Smuzhiyun #define RDMAC_MODE_TGTABORT_ENAB 0x00000004 1396*4882a593Smuzhiyun #define RDMAC_MODE_MSTABORT_ENAB 0x00000008 1397*4882a593Smuzhiyun #define RDMAC_MODE_PARITYERR_ENAB 0x00000010 1398*4882a593Smuzhiyun #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020 1399*4882a593Smuzhiyun #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040 1400*4882a593Smuzhiyun #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080 1401*4882a593Smuzhiyun #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100 1402*4882a593Smuzhiyun #define RDMAC_MODE_LNGREAD_ENAB 0x00000200 1403*4882a593Smuzhiyun #define RDMAC_MODE_SPLIT_ENABLE 0x00000800 1404*4882a593Smuzhiyun #define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800 1405*4882a593Smuzhiyun #define RDMAC_MODE_SPLIT_RESET 0x00001000 1406*4882a593Smuzhiyun #define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000 1407*4882a593Smuzhiyun #define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000 1408*4882a593Smuzhiyun #define RDMAC_MODE_FIFO_SIZE_128 0x00020000 1409*4882a593Smuzhiyun #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000 1410*4882a593Smuzhiyun #define RDMAC_MODE_JMB_2K_MMRR 0x00800000 1411*4882a593Smuzhiyun #define RDMAC_MODE_MULT_DMA_RD_DIS 0x01000000 1412*4882a593Smuzhiyun #define RDMAC_MODE_IPV4_LSO_EN 0x08000000 1413*4882a593Smuzhiyun #define RDMAC_MODE_IPV6_LSO_EN 0x10000000 1414*4882a593Smuzhiyun #define RDMAC_MODE_H2BNC_VLAN_DET 0x20000000 1415*4882a593Smuzhiyun #define RDMAC_STATUS 0x00004804 1416*4882a593Smuzhiyun #define RDMAC_STATUS_TGTABORT 0x00000004 1417*4882a593Smuzhiyun #define RDMAC_STATUS_MSTABORT 0x00000008 1418*4882a593Smuzhiyun #define RDMAC_STATUS_PARITYERR 0x00000010 1419*4882a593Smuzhiyun #define RDMAC_STATUS_ADDROFLOW 0x00000020 1420*4882a593Smuzhiyun #define RDMAC_STATUS_FIFOOFLOW 0x00000040 1421*4882a593Smuzhiyun #define RDMAC_STATUS_FIFOURUN 0x00000080 1422*4882a593Smuzhiyun #define RDMAC_STATUS_FIFOOREAD 0x00000100 1423*4882a593Smuzhiyun #define RDMAC_STATUS_LNGREAD 0x00000200 1424*4882a593Smuzhiyun /* 0x4808 --> 0x4890 unused */ 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_REG2 0x00004890 1427*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_CRPTEN_CTRL2 0x000048a0 1428*4882a593Smuzhiyun 1429*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_REG 0x00004900 1430*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1431*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000c00 1432*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000ff0 1433*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000c0000 1434*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000ff000 1435*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1436*4882a593Smuzhiyun #define TG3_RDMA_RSRVCTRL_TXMRGN_MASK 0xffe00000 1437*4882a593Smuzhiyun /* 0x4904 --> 0x4910 unused */ 1438*4882a593Smuzhiyun 1439*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_CRPTEN_CTRL 0x00004910 1440*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1441*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K 0x000c0000 1442*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_TX_LENGTH_WA_5719 0x02000000 1443*4882a593Smuzhiyun #define TG3_LSO_RD_DMA_TX_LENGTH_WA_5720 0x00200000 1444*4882a593Smuzhiyun /* 0x4914 --> 0x4be0 unused */ 1445*4882a593Smuzhiyun 1446*4882a593Smuzhiyun #define TG3_NUM_RDMA_CHANNELS 4 1447*4882a593Smuzhiyun #define TG3_RDMA_LENGTH 0x00004be0 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun /* Write DMA control registers */ 1450*4882a593Smuzhiyun #define WDMAC_MODE 0x00004c00 1451*4882a593Smuzhiyun #define WDMAC_MODE_RESET 0x00000001 1452*4882a593Smuzhiyun #define WDMAC_MODE_ENABLE 0x00000002 1453*4882a593Smuzhiyun #define WDMAC_MODE_TGTABORT_ENAB 0x00000004 1454*4882a593Smuzhiyun #define WDMAC_MODE_MSTABORT_ENAB 0x00000008 1455*4882a593Smuzhiyun #define WDMAC_MODE_PARITYERR_ENAB 0x00000010 1456*4882a593Smuzhiyun #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020 1457*4882a593Smuzhiyun #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040 1458*4882a593Smuzhiyun #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080 1459*4882a593Smuzhiyun #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100 1460*4882a593Smuzhiyun #define WDMAC_MODE_LNGREAD_ENAB 0x00000200 1461*4882a593Smuzhiyun #define WDMAC_MODE_RX_ACCEL 0x00000400 1462*4882a593Smuzhiyun #define WDMAC_MODE_STATUS_TAG_FIX 0x20000000 1463*4882a593Smuzhiyun #define WDMAC_MODE_BURST_ALL_DATA 0xc0000000 1464*4882a593Smuzhiyun #define WDMAC_STATUS 0x00004c04 1465*4882a593Smuzhiyun #define WDMAC_STATUS_TGTABORT 0x00000004 1466*4882a593Smuzhiyun #define WDMAC_STATUS_MSTABORT 0x00000008 1467*4882a593Smuzhiyun #define WDMAC_STATUS_PARITYERR 0x00000010 1468*4882a593Smuzhiyun #define WDMAC_STATUS_ADDROFLOW 0x00000020 1469*4882a593Smuzhiyun #define WDMAC_STATUS_FIFOOFLOW 0x00000040 1470*4882a593Smuzhiyun #define WDMAC_STATUS_FIFOURUN 0x00000080 1471*4882a593Smuzhiyun #define WDMAC_STATUS_FIFOOREAD 0x00000100 1472*4882a593Smuzhiyun #define WDMAC_STATUS_LNGREAD 0x00000200 1473*4882a593Smuzhiyun /* 0x4c08 --> 0x5000 unused */ 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun /* Per-cpu register offsets (arm9) */ 1476*4882a593Smuzhiyun #define CPU_MODE 0x00000000 1477*4882a593Smuzhiyun #define CPU_MODE_RESET 0x00000001 1478*4882a593Smuzhiyun #define CPU_MODE_HALT 0x00000400 1479*4882a593Smuzhiyun #define CPU_STATE 0x00000004 1480*4882a593Smuzhiyun #define CPU_EVTMASK 0x00000008 1481*4882a593Smuzhiyun /* 0xc --> 0x1c reserved */ 1482*4882a593Smuzhiyun #define CPU_PC 0x0000001c 1483*4882a593Smuzhiyun #define CPU_INSN 0x00000020 1484*4882a593Smuzhiyun #define CPU_SPAD_UFLOW 0x00000024 1485*4882a593Smuzhiyun #define CPU_WDOG_CLEAR 0x00000028 1486*4882a593Smuzhiyun #define CPU_WDOG_VECTOR 0x0000002c 1487*4882a593Smuzhiyun #define CPU_WDOG_PC 0x00000030 1488*4882a593Smuzhiyun #define CPU_HW_BP 0x00000034 1489*4882a593Smuzhiyun /* 0x38 --> 0x44 unused */ 1490*4882a593Smuzhiyun #define CPU_WDOG_SAVED_STATE 0x00000044 1491*4882a593Smuzhiyun #define CPU_LAST_BRANCH_ADDR 0x00000048 1492*4882a593Smuzhiyun #define CPU_SPAD_UFLOW_SET 0x0000004c 1493*4882a593Smuzhiyun /* 0x50 --> 0x200 unused */ 1494*4882a593Smuzhiyun #define CPU_R0 0x00000200 1495*4882a593Smuzhiyun #define CPU_R1 0x00000204 1496*4882a593Smuzhiyun #define CPU_R2 0x00000208 1497*4882a593Smuzhiyun #define CPU_R3 0x0000020c 1498*4882a593Smuzhiyun #define CPU_R4 0x00000210 1499*4882a593Smuzhiyun #define CPU_R5 0x00000214 1500*4882a593Smuzhiyun #define CPU_R6 0x00000218 1501*4882a593Smuzhiyun #define CPU_R7 0x0000021c 1502*4882a593Smuzhiyun #define CPU_R8 0x00000220 1503*4882a593Smuzhiyun #define CPU_R9 0x00000224 1504*4882a593Smuzhiyun #define CPU_R10 0x00000228 1505*4882a593Smuzhiyun #define CPU_R11 0x0000022c 1506*4882a593Smuzhiyun #define CPU_R12 0x00000230 1507*4882a593Smuzhiyun #define CPU_R13 0x00000234 1508*4882a593Smuzhiyun #define CPU_R14 0x00000238 1509*4882a593Smuzhiyun #define CPU_R15 0x0000023c 1510*4882a593Smuzhiyun #define CPU_R16 0x00000240 1511*4882a593Smuzhiyun #define CPU_R17 0x00000244 1512*4882a593Smuzhiyun #define CPU_R18 0x00000248 1513*4882a593Smuzhiyun #define CPU_R19 0x0000024c 1514*4882a593Smuzhiyun #define CPU_R20 0x00000250 1515*4882a593Smuzhiyun #define CPU_R21 0x00000254 1516*4882a593Smuzhiyun #define CPU_R22 0x00000258 1517*4882a593Smuzhiyun #define CPU_R23 0x0000025c 1518*4882a593Smuzhiyun #define CPU_R24 0x00000260 1519*4882a593Smuzhiyun #define CPU_R25 0x00000264 1520*4882a593Smuzhiyun #define CPU_R26 0x00000268 1521*4882a593Smuzhiyun #define CPU_R27 0x0000026c 1522*4882a593Smuzhiyun #define CPU_R28 0x00000270 1523*4882a593Smuzhiyun #define CPU_R29 0x00000274 1524*4882a593Smuzhiyun #define CPU_R30 0x00000278 1525*4882a593Smuzhiyun #define CPU_R31 0x0000027c 1526*4882a593Smuzhiyun /* 0x280 --> 0x400 unused */ 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun #define RX_CPU_BASE 0x00005000 1529*4882a593Smuzhiyun #define RX_CPU_MODE 0x00005000 1530*4882a593Smuzhiyun #define RX_CPU_STATE 0x00005004 1531*4882a593Smuzhiyun #define RX_CPU_PGMCTR 0x0000501c 1532*4882a593Smuzhiyun #define RX_CPU_HWBKPT 0x00005034 1533*4882a593Smuzhiyun #define TX_CPU_BASE 0x00005400 1534*4882a593Smuzhiyun #define TX_CPU_MODE 0x00005400 1535*4882a593Smuzhiyun #define TX_CPU_STATE 0x00005404 1536*4882a593Smuzhiyun #define TX_CPU_PGMCTR 0x0000541c 1537*4882a593Smuzhiyun 1538*4882a593Smuzhiyun #define VCPU_STATUS 0x00005100 1539*4882a593Smuzhiyun #define VCPU_STATUS_INIT_DONE 0x04000000 1540*4882a593Smuzhiyun #define VCPU_STATUS_DRV_RESET 0x08000000 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun #define VCPU_CFGSHDW 0x00005104 1543*4882a593Smuzhiyun #define VCPU_CFGSHDW_WOL_ENABLE 0x00000001 1544*4882a593Smuzhiyun #define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004 1545*4882a593Smuzhiyun #define VCPU_CFGSHDW_ASPM_DBNC 0x00001000 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun /* Mailboxes */ 1548*4882a593Smuzhiyun #define GRCMBOX_BASE 0x00005600 1549*4882a593Smuzhiyun #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */ 1550*4882a593Smuzhiyun #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */ 1551*4882a593Smuzhiyun #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */ 1552*4882a593Smuzhiyun #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */ 1553*4882a593Smuzhiyun #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */ 1554*4882a593Smuzhiyun #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */ 1555*4882a593Smuzhiyun #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */ 1556*4882a593Smuzhiyun #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */ 1557*4882a593Smuzhiyun #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */ 1558*4882a593Smuzhiyun #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */ 1559*4882a593Smuzhiyun #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */ 1560*4882a593Smuzhiyun #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */ 1561*4882a593Smuzhiyun #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */ 1562*4882a593Smuzhiyun #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */ 1563*4882a593Smuzhiyun #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */ 1564*4882a593Smuzhiyun #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */ 1565*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */ 1566*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */ 1567*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */ 1568*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */ 1569*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */ 1570*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */ 1571*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */ 1572*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */ 1573*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */ 1574*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */ 1575*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */ 1576*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */ 1577*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */ 1578*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */ 1579*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */ 1580*4882a593Smuzhiyun #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */ 1581*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */ 1582*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */ 1583*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */ 1584*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */ 1585*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */ 1586*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */ 1587*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */ 1588*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */ 1589*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */ 1590*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */ 1591*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */ 1592*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */ 1593*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */ 1594*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */ 1595*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */ 1596*4882a593Smuzhiyun #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */ 1597*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */ 1598*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */ 1599*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */ 1600*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */ 1601*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */ 1602*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */ 1603*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */ 1604*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */ 1605*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */ 1606*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */ 1607*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */ 1608*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */ 1609*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */ 1610*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */ 1611*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */ 1612*4882a593Smuzhiyun #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */ 1613*4882a593Smuzhiyun #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00 1614*4882a593Smuzhiyun #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04 1615*4882a593Smuzhiyun #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08 1616*4882a593Smuzhiyun #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c 1617*4882a593Smuzhiyun /* 0x5a10 --> 0x5c00 */ 1618*4882a593Smuzhiyun 1619*4882a593Smuzhiyun /* Flow Through queues */ 1620*4882a593Smuzhiyun #define FTQ_RESET 0x00005c00 1621*4882a593Smuzhiyun /* 0x5c04 --> 0x5c10 unused */ 1622*4882a593Smuzhiyun #define FTQ_DMA_NORM_READ_CTL 0x00005c10 1623*4882a593Smuzhiyun #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14 1624*4882a593Smuzhiyun #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18 1625*4882a593Smuzhiyun #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c 1626*4882a593Smuzhiyun #define FTQ_DMA_HIGH_READ_CTL 0x00005c20 1627*4882a593Smuzhiyun #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24 1628*4882a593Smuzhiyun #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28 1629*4882a593Smuzhiyun #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c 1630*4882a593Smuzhiyun #define FTQ_DMA_COMP_DISC_CTL 0x00005c30 1631*4882a593Smuzhiyun #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34 1632*4882a593Smuzhiyun #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38 1633*4882a593Smuzhiyun #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c 1634*4882a593Smuzhiyun #define FTQ_SEND_BD_COMP_CTL 0x00005c40 1635*4882a593Smuzhiyun #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44 1636*4882a593Smuzhiyun #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48 1637*4882a593Smuzhiyun #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c 1638*4882a593Smuzhiyun #define FTQ_SEND_DATA_INIT_CTL 0x00005c50 1639*4882a593Smuzhiyun #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54 1640*4882a593Smuzhiyun #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58 1641*4882a593Smuzhiyun #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c 1642*4882a593Smuzhiyun #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60 1643*4882a593Smuzhiyun #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64 1644*4882a593Smuzhiyun #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68 1645*4882a593Smuzhiyun #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c 1646*4882a593Smuzhiyun #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70 1647*4882a593Smuzhiyun #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74 1648*4882a593Smuzhiyun #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78 1649*4882a593Smuzhiyun #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c 1650*4882a593Smuzhiyun #define FTQ_SWTYPE1_CTL 0x00005c80 1651*4882a593Smuzhiyun #define FTQ_SWTYPE1_FULL_CNT 0x00005c84 1652*4882a593Smuzhiyun #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88 1653*4882a593Smuzhiyun #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c 1654*4882a593Smuzhiyun #define FTQ_SEND_DATA_COMP_CTL 0x00005c90 1655*4882a593Smuzhiyun #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94 1656*4882a593Smuzhiyun #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98 1657*4882a593Smuzhiyun #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c 1658*4882a593Smuzhiyun #define FTQ_HOST_COAL_CTL 0x00005ca0 1659*4882a593Smuzhiyun #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4 1660*4882a593Smuzhiyun #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8 1661*4882a593Smuzhiyun #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac 1662*4882a593Smuzhiyun #define FTQ_MAC_TX_CTL 0x00005cb0 1663*4882a593Smuzhiyun #define FTQ_MAC_TX_FULL_CNT 0x00005cb4 1664*4882a593Smuzhiyun #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8 1665*4882a593Smuzhiyun #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc 1666*4882a593Smuzhiyun #define FTQ_MB_FREE_CTL 0x00005cc0 1667*4882a593Smuzhiyun #define FTQ_MB_FREE_FULL_CNT 0x00005cc4 1668*4882a593Smuzhiyun #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8 1669*4882a593Smuzhiyun #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc 1670*4882a593Smuzhiyun #define FTQ_RCVBD_COMP_CTL 0x00005cd0 1671*4882a593Smuzhiyun #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4 1672*4882a593Smuzhiyun #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8 1673*4882a593Smuzhiyun #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc 1674*4882a593Smuzhiyun #define FTQ_RCVLST_PLMT_CTL 0x00005ce0 1675*4882a593Smuzhiyun #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4 1676*4882a593Smuzhiyun #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8 1677*4882a593Smuzhiyun #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec 1678*4882a593Smuzhiyun #define FTQ_RCVDATA_INI_CTL 0x00005cf0 1679*4882a593Smuzhiyun #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4 1680*4882a593Smuzhiyun #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8 1681*4882a593Smuzhiyun #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc 1682*4882a593Smuzhiyun #define FTQ_RCVDATA_COMP_CTL 0x00005d00 1683*4882a593Smuzhiyun #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04 1684*4882a593Smuzhiyun #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08 1685*4882a593Smuzhiyun #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c 1686*4882a593Smuzhiyun #define FTQ_SWTYPE2_CTL 0x00005d10 1687*4882a593Smuzhiyun #define FTQ_SWTYPE2_FULL_CNT 0x00005d14 1688*4882a593Smuzhiyun #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18 1689*4882a593Smuzhiyun #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c 1690*4882a593Smuzhiyun /* 0x5d20 --> 0x6000 unused */ 1691*4882a593Smuzhiyun 1692*4882a593Smuzhiyun /* Message signaled interrupt registers */ 1693*4882a593Smuzhiyun #define MSGINT_MODE 0x00006000 1694*4882a593Smuzhiyun #define MSGINT_MODE_RESET 0x00000001 1695*4882a593Smuzhiyun #define MSGINT_MODE_ENABLE 0x00000002 1696*4882a593Smuzhiyun #define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020 1697*4882a593Smuzhiyun #define MSGINT_MODE_MULTIVEC_EN 0x00000080 1698*4882a593Smuzhiyun #define MSGINT_STATUS 0x00006004 1699*4882a593Smuzhiyun #define MSGINT_STATUS_MSI_REQ 0x00000001 1700*4882a593Smuzhiyun #define MSGINT_FIFO 0x00006008 1701*4882a593Smuzhiyun /* 0x600c --> 0x6400 unused */ 1702*4882a593Smuzhiyun 1703*4882a593Smuzhiyun /* DMA completion registers */ 1704*4882a593Smuzhiyun #define DMAC_MODE 0x00006400 1705*4882a593Smuzhiyun #define DMAC_MODE_RESET 0x00000001 1706*4882a593Smuzhiyun #define DMAC_MODE_ENABLE 0x00000002 1707*4882a593Smuzhiyun /* 0x6404 --> 0x6800 unused */ 1708*4882a593Smuzhiyun 1709*4882a593Smuzhiyun /* GRC registers */ 1710*4882a593Smuzhiyun #define GRC_MODE 0x00006800 1711*4882a593Smuzhiyun #define GRC_MODE_UPD_ON_COAL 0x00000001 1712*4882a593Smuzhiyun #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002 1713*4882a593Smuzhiyun #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004 1714*4882a593Smuzhiyun #define GRC_MODE_BSWAP_DATA 0x00000010 1715*4882a593Smuzhiyun #define GRC_MODE_WSWAP_DATA 0x00000020 1716*4882a593Smuzhiyun #define GRC_MODE_BYTE_SWAP_B2HRX_DATA 0x00000040 1717*4882a593Smuzhiyun #define GRC_MODE_WORD_SWAP_B2HRX_DATA 0x00000080 1718*4882a593Smuzhiyun #define GRC_MODE_SPLITHDR 0x00000100 1719*4882a593Smuzhiyun #define GRC_MODE_NOFRM_CRACKING 0x00000200 1720*4882a593Smuzhiyun #define GRC_MODE_INCL_CRC 0x00000400 1721*4882a593Smuzhiyun #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800 1722*4882a593Smuzhiyun #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000 1723*4882a593Smuzhiyun #define GRC_MODE_NOIRQ_ON_RCV 0x00004000 1724*4882a593Smuzhiyun #define GRC_MODE_FORCE_PCI32BIT 0x00008000 1725*4882a593Smuzhiyun #define GRC_MODE_B2HRX_ENABLE 0x00008000 1726*4882a593Smuzhiyun #define GRC_MODE_HOST_STACKUP 0x00010000 1727*4882a593Smuzhiyun #define GRC_MODE_HOST_SENDBDS 0x00020000 1728*4882a593Smuzhiyun #define GRC_MODE_HTX2B_ENABLE 0x00040000 1729*4882a593Smuzhiyun #define GRC_MODE_TIME_SYNC_ENABLE 0x00080000 1730*4882a593Smuzhiyun #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000 1731*4882a593Smuzhiyun #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000 1732*4882a593Smuzhiyun #define GRC_MODE_PCIE_TL_SEL 0x00000000 1733*4882a593Smuzhiyun #define GRC_MODE_PCIE_PL_SEL 0x00400000 1734*4882a593Smuzhiyun #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000 1735*4882a593Smuzhiyun #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000 1736*4882a593Smuzhiyun #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000 1737*4882a593Smuzhiyun #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000 1738*4882a593Smuzhiyun #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000 1739*4882a593Smuzhiyun #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000 1740*4882a593Smuzhiyun #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000 1741*4882a593Smuzhiyun #define GRC_MODE_PCIE_DL_SEL 0x20000000 1742*4882a593Smuzhiyun #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000 1743*4882a593Smuzhiyun #define GRC_MODE_PCIE_HI_1K_EN 0x80000000 1744*4882a593Smuzhiyun #define GRC_MODE_PCIE_PORT_MASK (GRC_MODE_PCIE_TL_SEL | \ 1745*4882a593Smuzhiyun GRC_MODE_PCIE_PL_SEL | \ 1746*4882a593Smuzhiyun GRC_MODE_PCIE_DL_SEL | \ 1747*4882a593Smuzhiyun GRC_MODE_PCIE_HI_1K_EN) 1748*4882a593Smuzhiyun #define GRC_MISC_CFG 0x00006804 1749*4882a593Smuzhiyun #define GRC_MISC_CFG_CORECLK_RESET 0x00000001 1750*4882a593Smuzhiyun #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe 1751*4882a593Smuzhiyun #define GRC_MISC_CFG_PRESCALAR_SHIFT 1 1752*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000 1753*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000 1754*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000 1755*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000 1756*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000 1757*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000 1758*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000 1759*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000 1760*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000 1761*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000 1762*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000 1763*4882a593Smuzhiyun #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000 1764*4882a593Smuzhiyun #define GRC_MISC_CFG_EPHY_IDDQ 0x00200000 1765*4882a593Smuzhiyun #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000 1766*4882a593Smuzhiyun #define GRC_LOCAL_CTRL 0x00006808 1767*4882a593Smuzhiyun #define GRC_LCLCTRL_INT_ACTIVE 0x00000001 1768*4882a593Smuzhiyun #define GRC_LCLCTRL_CLEARINT 0x00000002 1769*4882a593Smuzhiyun #define GRC_LCLCTRL_SETINT 0x00000004 1770*4882a593Smuzhiyun #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008 1771*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */ 1772*4882a593Smuzhiyun #define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */ 1773*4882a593Smuzhiyun #define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */ 1774*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020 1775*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OE3 0x00000040 1776*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080 1777*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100 1778*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200 1779*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400 1780*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OE0 0x00000800 1781*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OE1 0x00001000 1782*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OE2 0x00002000 1783*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000 1784*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000 1785*4882a593Smuzhiyun #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000 1786*4882a593Smuzhiyun #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000 1787*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000 1788*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_256K 0x00000000 1789*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_512K 0x00040000 1790*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_1M 0x00080000 1791*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000 1792*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_4M 0x00100000 1793*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_8M 0x00140000 1794*4882a593Smuzhiyun #define GRC_LCLCTRL_MEMSZ_16M 0x00180000 1795*4882a593Smuzhiyun #define GRC_LCLCTRL_BANK_SELECT 0x00200000 1796*4882a593Smuzhiyun #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000 1797*4882a593Smuzhiyun #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000 1798*4882a593Smuzhiyun #define GRC_TIMER 0x0000680c 1799*4882a593Smuzhiyun #define GRC_RX_CPU_EVENT 0x00006810 1800*4882a593Smuzhiyun #define GRC_RX_CPU_DRIVER_EVENT 0x00004000 1801*4882a593Smuzhiyun #define GRC_RX_TIMER_REF 0x00006814 1802*4882a593Smuzhiyun #define GRC_RX_CPU_SEM 0x00006818 1803*4882a593Smuzhiyun #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c 1804*4882a593Smuzhiyun #define GRC_TX_CPU_EVENT 0x00006820 1805*4882a593Smuzhiyun #define GRC_TX_TIMER_REF 0x00006824 1806*4882a593Smuzhiyun #define GRC_TX_CPU_SEM 0x00006828 1807*4882a593Smuzhiyun #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c 1808*4882a593Smuzhiyun #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */ 1809*4882a593Smuzhiyun #define GRC_EEPROM_ADDR 0x00006838 1810*4882a593Smuzhiyun #define EEPROM_ADDR_WRITE 0x00000000 1811*4882a593Smuzhiyun #define EEPROM_ADDR_READ 0x80000000 1812*4882a593Smuzhiyun #define EEPROM_ADDR_COMPLETE 0x40000000 1813*4882a593Smuzhiyun #define EEPROM_ADDR_FSM_RESET 0x20000000 1814*4882a593Smuzhiyun #define EEPROM_ADDR_DEVID_MASK 0x1c000000 1815*4882a593Smuzhiyun #define EEPROM_ADDR_DEVID_SHIFT 26 1816*4882a593Smuzhiyun #define EEPROM_ADDR_START 0x02000000 1817*4882a593Smuzhiyun #define EEPROM_ADDR_CLKPERD_SHIFT 16 1818*4882a593Smuzhiyun #define EEPROM_ADDR_ADDR_MASK 0x0000ffff 1819*4882a593Smuzhiyun #define EEPROM_ADDR_ADDR_SHIFT 0 1820*4882a593Smuzhiyun #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60 1821*4882a593Smuzhiyun #define EEPROM_CHIP_SIZE (64 * 1024) 1822*4882a593Smuzhiyun #define GRC_EEPROM_DATA 0x0000683c 1823*4882a593Smuzhiyun #define GRC_EEPROM_CTRL 0x00006840 1824*4882a593Smuzhiyun #define GRC_MDI_CTRL 0x00006844 1825*4882a593Smuzhiyun #define GRC_SEEPROM_DELAY 0x00006848 1826*4882a593Smuzhiyun /* 0x684c --> 0x6890 unused */ 1827*4882a593Smuzhiyun #define GRC_VCPU_EXT_CTRL 0x00006890 1828*4882a593Smuzhiyun #define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1829*4882a593Smuzhiyun #define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1830*4882a593Smuzhiyun #define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */ 1831*4882a593Smuzhiyun 1832*4882a593Smuzhiyun #define TG3_EAV_REF_CLCK_LSB 0x00006900 1833*4882a593Smuzhiyun #define TG3_EAV_REF_CLCK_MSB 0x00006904 1834*4882a593Smuzhiyun #define TG3_EAV_REF_CLCK_CTL 0x00006908 1835*4882a593Smuzhiyun #define TG3_EAV_REF_CLCK_CTL_STOP 0x00000002 1836*4882a593Smuzhiyun #define TG3_EAV_REF_CLCK_CTL_RESUME 0x00000004 1837*4882a593Smuzhiyun #define TG3_EAV_CTL_TSYNC_GPIO_MASK (0x3 << 16) 1838*4882a593Smuzhiyun #define TG3_EAV_CTL_TSYNC_WDOG0 (1 << 17) 1839*4882a593Smuzhiyun 1840*4882a593Smuzhiyun #define TG3_EAV_WATCHDOG0_LSB 0x00006918 1841*4882a593Smuzhiyun #define TG3_EAV_WATCHDOG0_MSB 0x0000691c 1842*4882a593Smuzhiyun #define TG3_EAV_WATCHDOG0_EN (1 << 31) 1843*4882a593Smuzhiyun #define TG3_EAV_WATCHDOG_MSB_MASK 0x7fffffff 1844*4882a593Smuzhiyun 1845*4882a593Smuzhiyun #define TG3_EAV_REF_CLK_CORRECT_CTL 0x00006928 1846*4882a593Smuzhiyun #define TG3_EAV_REF_CLK_CORRECT_EN (1 << 31) 1847*4882a593Smuzhiyun #define TG3_EAV_REF_CLK_CORRECT_NEG (1 << 30) 1848*4882a593Smuzhiyun 1849*4882a593Smuzhiyun #define TG3_EAV_REF_CLK_CORRECT_MASK 0xffffff 1850*4882a593Smuzhiyun 1851*4882a593Smuzhiyun /* 0x692c --> 0x7000 unused */ 1852*4882a593Smuzhiyun 1853*4882a593Smuzhiyun /* NVRAM Control registers */ 1854*4882a593Smuzhiyun #define NVRAM_CMD 0x00007000 1855*4882a593Smuzhiyun #define NVRAM_CMD_RESET 0x00000001 1856*4882a593Smuzhiyun #define NVRAM_CMD_DONE 0x00000008 1857*4882a593Smuzhiyun #define NVRAM_CMD_GO 0x00000010 1858*4882a593Smuzhiyun #define NVRAM_CMD_WR 0x00000020 1859*4882a593Smuzhiyun #define NVRAM_CMD_RD 0x00000000 1860*4882a593Smuzhiyun #define NVRAM_CMD_ERASE 0x00000040 1861*4882a593Smuzhiyun #define NVRAM_CMD_FIRST 0x00000080 1862*4882a593Smuzhiyun #define NVRAM_CMD_LAST 0x00000100 1863*4882a593Smuzhiyun #define NVRAM_CMD_WREN 0x00010000 1864*4882a593Smuzhiyun #define NVRAM_CMD_WRDI 0x00020000 1865*4882a593Smuzhiyun #define NVRAM_STAT 0x00007004 1866*4882a593Smuzhiyun #define NVRAM_WRDATA 0x00007008 1867*4882a593Smuzhiyun #define NVRAM_ADDR 0x0000700c 1868*4882a593Smuzhiyun #define NVRAM_ADDR_MSK 0x07ffffff 1869*4882a593Smuzhiyun #define NVRAM_RDDATA 0x00007010 1870*4882a593Smuzhiyun #define NVRAM_CFG1 0x00007014 1871*4882a593Smuzhiyun #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001 1872*4882a593Smuzhiyun #define NVRAM_CFG1_BUFFERED_MODE 0x00000002 1873*4882a593Smuzhiyun #define NVRAM_CFG1_PASS_THRU 0x00000004 1874*4882a593Smuzhiyun #define NVRAM_CFG1_STATUS_BITS 0x00000070 1875*4882a593Smuzhiyun #define NVRAM_CFG1_BIT_BANG 0x00000008 1876*4882a593Smuzhiyun #define NVRAM_CFG1_FLASH_SIZE 0x02000000 1877*4882a593Smuzhiyun #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000 1878*4882a593Smuzhiyun #define NVRAM_CFG1_VENDOR_MASK 0x03000003 1879*4882a593Smuzhiyun #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000 1880*4882a593Smuzhiyun #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003 1881*4882a593Smuzhiyun #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003 1882*4882a593Smuzhiyun #define FLASH_VENDOR_ST 0x03000001 1883*4882a593Smuzhiyun #define FLASH_VENDOR_SAIFUN 0x01000003 1884*4882a593Smuzhiyun #define FLASH_VENDOR_SST_SMALL 0x00000001 1885*4882a593Smuzhiyun #define FLASH_VENDOR_SST_LARGE 0x02000001 1886*4882a593Smuzhiyun #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003 1887*4882a593Smuzhiyun #define NVRAM_CFG1_5762VENDOR_MASK 0x03e00003 1888*4882a593Smuzhiyun #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000 1889*4882a593Smuzhiyun #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000 1890*4882a593Smuzhiyun #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003 1891*4882a593Smuzhiyun #define FLASH_5752VENDOR_ST_M45PE10 0x02400000 1892*4882a593Smuzhiyun #define FLASH_5752VENDOR_ST_M45PE20 0x02400002 1893*4882a593Smuzhiyun #define FLASH_5752VENDOR_ST_M45PE40 0x02400001 1894*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001 1895*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002 1896*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000 1897*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003 1898*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003 1899*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003 1900*4882a593Smuzhiyun #define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002 1901*4882a593Smuzhiyun #define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003 1902*4882a593Smuzhiyun #define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002 1903*4882a593Smuzhiyun #define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000 1904*4882a593Smuzhiyun #define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000 1905*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003 1906*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000 1907*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002 1908*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001 1909*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003 1910*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000 1911*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002 1912*4882a593Smuzhiyun #define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001 1913*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001 1914*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000 1915*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002 1916*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003 1917*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001 1918*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000 1919*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002 1920*4882a593Smuzhiyun #define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003 1921*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000 1922*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000 1923*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002 1924*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002 1925*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001 1926*4882a593Smuzhiyun #define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001 1927*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001 1928*4882a593Smuzhiyun #define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003 1929*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001 1930*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003 1931*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000 1932*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002 1933*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001 1934*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003 1935*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000 1936*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002 1937*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001 1938*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003 1939*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000 1940*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002 1941*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001 1942*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003 1943*4882a593Smuzhiyun #define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000 1944*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_25USPT 0x03400002 1945*4882a593Smuzhiyun #define FLASH_5717VENDOR_ST_45USPT 0x03400001 1946*4882a593Smuzhiyun #define FLASH_5720_EEPROM_HD 0x00000001 1947*4882a593Smuzhiyun #define FLASH_5720_EEPROM_LD 0x00000003 1948*4882a593Smuzhiyun #define FLASH_5762_EEPROM_HD 0x02000001 1949*4882a593Smuzhiyun #define FLASH_5762_EEPROM_LD 0x02000003 1950*4882a593Smuzhiyun #define FLASH_5762_MX25L_100 0x00800000 1951*4882a593Smuzhiyun #define FLASH_5762_MX25L_200 0x00800002 1952*4882a593Smuzhiyun #define FLASH_5762_MX25L_400 0x00800001 1953*4882a593Smuzhiyun #define FLASH_5762_MX25L_800 0x00800003 1954*4882a593Smuzhiyun #define FLASH_5762_MX25L_160_320 0x03800002 1955*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ATMEL_DB011D 0x01000000 1956*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ATMEL_DB021D 0x01000002 1957*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ATMEL_DB041D 0x01000001 1958*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ATMEL_DB081D 0x01000003 1959*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M25PE10 0x02000000 1960*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M25PE20 0x02000002 1961*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M25PE40 0x02000001 1962*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M25PE80 0x02000003 1963*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M45PE10 0x03000000 1964*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M45PE20 0x03000002 1965*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M45PE40 0x03000001 1966*4882a593Smuzhiyun #define FLASH_5720VENDOR_M_ST_M45PE80 0x03000003 1967*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB011B 0x01800000 1968*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB021B 0x01800002 1969*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB041B 0x01800001 1970*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB011D 0x01c00000 1971*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB021D 0x01c00002 1972*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB041D 0x01c00001 1973*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ATMEL_DB081D 0x01c00003 1974*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M25PE10 0x02800000 1975*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M25PE20 0x02800002 1976*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M25PE40 0x02800001 1977*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M25PE80 0x02800003 1978*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M45PE10 0x02c00000 1979*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M45PE20 0x02c00002 1980*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M45PE40 0x02c00001 1981*4882a593Smuzhiyun #define FLASH_5720VENDOR_A_ST_M45PE80 0x02c00003 1982*4882a593Smuzhiyun #define FLASH_5720VENDOR_ATMEL_45USPT 0x03c00000 1983*4882a593Smuzhiyun #define FLASH_5720VENDOR_ST_25USPT 0x03c00002 1984*4882a593Smuzhiyun #define FLASH_5720VENDOR_ST_45USPT 0x03c00001 1985*4882a593Smuzhiyun #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000 1986*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_256 0x00000000 1987*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_512 0x10000000 1988*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_1K 0x20000000 1989*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_2K 0x30000000 1990*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_4K 0x40000000 1991*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_264 0x50000000 1992*4882a593Smuzhiyun #define FLASH_5752PAGE_SIZE_528 0x60000000 1993*4882a593Smuzhiyun #define NVRAM_CFG2 0x00007018 1994*4882a593Smuzhiyun #define NVRAM_CFG3 0x0000701c 1995*4882a593Smuzhiyun #define NVRAM_SWARB 0x00007020 1996*4882a593Smuzhiyun #define SWARB_REQ_SET0 0x00000001 1997*4882a593Smuzhiyun #define SWARB_REQ_SET1 0x00000002 1998*4882a593Smuzhiyun #define SWARB_REQ_SET2 0x00000004 1999*4882a593Smuzhiyun #define SWARB_REQ_SET3 0x00000008 2000*4882a593Smuzhiyun #define SWARB_REQ_CLR0 0x00000010 2001*4882a593Smuzhiyun #define SWARB_REQ_CLR1 0x00000020 2002*4882a593Smuzhiyun #define SWARB_REQ_CLR2 0x00000040 2003*4882a593Smuzhiyun #define SWARB_REQ_CLR3 0x00000080 2004*4882a593Smuzhiyun #define SWARB_GNT0 0x00000100 2005*4882a593Smuzhiyun #define SWARB_GNT1 0x00000200 2006*4882a593Smuzhiyun #define SWARB_GNT2 0x00000400 2007*4882a593Smuzhiyun #define SWARB_GNT3 0x00000800 2008*4882a593Smuzhiyun #define SWARB_REQ0 0x00001000 2009*4882a593Smuzhiyun #define SWARB_REQ1 0x00002000 2010*4882a593Smuzhiyun #define SWARB_REQ2 0x00004000 2011*4882a593Smuzhiyun #define SWARB_REQ3 0x00008000 2012*4882a593Smuzhiyun #define NVRAM_ACCESS 0x00007024 2013*4882a593Smuzhiyun #define ACCESS_ENABLE 0x00000001 2014*4882a593Smuzhiyun #define ACCESS_WR_ENABLE 0x00000002 2015*4882a593Smuzhiyun #define NVRAM_WRITE1 0x00007028 2016*4882a593Smuzhiyun /* 0x702c unused */ 2017*4882a593Smuzhiyun 2018*4882a593Smuzhiyun #define NVRAM_ADDR_LOCKOUT 0x00007030 2019*4882a593Smuzhiyun #define NVRAM_AUTOSENSE_STATUS 0x00007038 2020*4882a593Smuzhiyun #define AUTOSENSE_DEVID 0x00000010 2021*4882a593Smuzhiyun #define AUTOSENSE_DEVID_MASK 0x00000007 2022*4882a593Smuzhiyun #define AUTOSENSE_SIZE_IN_MB 17 2023*4882a593Smuzhiyun /* 0x703c --> 0x7500 unused */ 2024*4882a593Smuzhiyun 2025*4882a593Smuzhiyun #define OTP_MODE 0x00007500 2026*4882a593Smuzhiyun #define OTP_MODE_OTP_THRU_GRC 0x00000001 2027*4882a593Smuzhiyun #define OTP_CTRL 0x00007504 2028*4882a593Smuzhiyun #define OTP_CTRL_OTP_PROG_ENABLE 0x00200000 2029*4882a593Smuzhiyun #define OTP_CTRL_OTP_CMD_READ 0x00000000 2030*4882a593Smuzhiyun #define OTP_CTRL_OTP_CMD_INIT 0x00000008 2031*4882a593Smuzhiyun #define OTP_CTRL_OTP_CMD_START 0x00000001 2032*4882a593Smuzhiyun #define OTP_STATUS 0x00007508 2033*4882a593Smuzhiyun #define OTP_STATUS_CMD_DONE 0x00000001 2034*4882a593Smuzhiyun #define OTP_ADDRESS 0x0000750c 2035*4882a593Smuzhiyun #define OTP_ADDRESS_MAGIC1 0x000000a0 2036*4882a593Smuzhiyun #define OTP_ADDRESS_MAGIC2 0x00000080 2037*4882a593Smuzhiyun /* 0x7510 unused */ 2038*4882a593Smuzhiyun 2039*4882a593Smuzhiyun #define OTP_READ_DATA 0x00007514 2040*4882a593Smuzhiyun /* 0x7518 --> 0x7c04 unused */ 2041*4882a593Smuzhiyun 2042*4882a593Smuzhiyun #define PCIE_TRANSACTION_CFG 0x00007c04 2043*4882a593Smuzhiyun #define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000 2044*4882a593Smuzhiyun #define PCIE_TRANS_CFG_LOM 0x00000020 2045*4882a593Smuzhiyun /* 0x7c08 --> 0x7d28 unused */ 2046*4882a593Smuzhiyun 2047*4882a593Smuzhiyun #define PCIE_PWR_MGMT_THRESH 0x00007d28 2048*4882a593Smuzhiyun #define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00 2049*4882a593Smuzhiyun #define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00 2050*4882a593Smuzhiyun #define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000 2051*4882a593Smuzhiyun /* 0x7d2c --> 0x7d54 unused */ 2052*4882a593Smuzhiyun 2053*4882a593Smuzhiyun #define TG3_PCIE_LNKCTL 0x00007d54 2054*4882a593Smuzhiyun #define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008 2055*4882a593Smuzhiyun #define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080 2056*4882a593Smuzhiyun /* 0x7d58 --> 0x7e70 unused */ 2057*4882a593Smuzhiyun 2058*4882a593Smuzhiyun #define TG3_PCIE_PHY_TSTCTL 0x00007e2c 2059*4882a593Smuzhiyun #define TG3_PCIE_PHY_TSTCTL_PCIE10 0x00000040 2060*4882a593Smuzhiyun #define TG3_PCIE_PHY_TSTCTL_PSCRAM 0x00000020 2061*4882a593Smuzhiyun 2062*4882a593Smuzhiyun #define TG3_PCIE_EIDLE_DELAY 0x00007e70 2063*4882a593Smuzhiyun #define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f 2064*4882a593Smuzhiyun #define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c 2065*4882a593Smuzhiyun /* 0x7e74 --> 0x8000 unused */ 2066*4882a593Smuzhiyun 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun /* Alternate PCIE definitions */ 2069*4882a593Smuzhiyun #define TG3_PCIE_TLDLPL_PORT 0x00007c00 2070*4882a593Smuzhiyun #define TG3_PCIE_DL_LO_FTSMAX 0x0000000c 2071*4882a593Smuzhiyun #define TG3_PCIE_DL_LO_FTSMAX_MSK 0x000000ff 2072*4882a593Smuzhiyun #define TG3_PCIE_DL_LO_FTSMAX_VAL 0x0000002c 2073*4882a593Smuzhiyun #define TG3_PCIE_PL_LO_PHYCTL1 0x00000004 2074*4882a593Smuzhiyun #define TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN 0x00001000 2075*4882a593Smuzhiyun #define TG3_PCIE_PL_LO_PHYCTL5 0x00000014 2076*4882a593Smuzhiyun #define TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ 0x80000000 2077*4882a593Smuzhiyun 2078*4882a593Smuzhiyun #define TG3_REG_BLK_SIZE 0x00008000 2079*4882a593Smuzhiyun 2080*4882a593Smuzhiyun /* OTP bit definitions */ 2081*4882a593Smuzhiyun #define TG3_OTP_AGCTGT_MASK 0x000000e0 2082*4882a593Smuzhiyun #define TG3_OTP_AGCTGT_SHIFT 1 2083*4882a593Smuzhiyun #define TG3_OTP_HPFFLTR_MASK 0x00000300 2084*4882a593Smuzhiyun #define TG3_OTP_HPFFLTR_SHIFT 1 2085*4882a593Smuzhiyun #define TG3_OTP_HPFOVER_MASK 0x00000400 2086*4882a593Smuzhiyun #define TG3_OTP_HPFOVER_SHIFT 1 2087*4882a593Smuzhiyun #define TG3_OTP_LPFDIS_MASK 0x00000800 2088*4882a593Smuzhiyun #define TG3_OTP_LPFDIS_SHIFT 11 2089*4882a593Smuzhiyun #define TG3_OTP_VDAC_MASK 0xff000000 2090*4882a593Smuzhiyun #define TG3_OTP_VDAC_SHIFT 24 2091*4882a593Smuzhiyun #define TG3_OTP_10BTAMP_MASK 0x0000f000 2092*4882a593Smuzhiyun #define TG3_OTP_10BTAMP_SHIFT 8 2093*4882a593Smuzhiyun #define TG3_OTP_ROFF_MASK 0x00e00000 2094*4882a593Smuzhiyun #define TG3_OTP_ROFF_SHIFT 11 2095*4882a593Smuzhiyun #define TG3_OTP_RCOFF_MASK 0x001c0000 2096*4882a593Smuzhiyun #define TG3_OTP_RCOFF_SHIFT 16 2097*4882a593Smuzhiyun 2098*4882a593Smuzhiyun #define TG3_OTP_DEFAULT 0x286c1640 2099*4882a593Smuzhiyun 2100*4882a593Smuzhiyun 2101*4882a593Smuzhiyun /* Hardware Legacy NVRAM layout */ 2102*4882a593Smuzhiyun #define TG3_NVM_VPD_OFF 0x100 2103*4882a593Smuzhiyun #define TG3_NVM_VPD_LEN 256 2104*4882a593Smuzhiyun 2105*4882a593Smuzhiyun /* Hardware Selfboot NVRAM layout */ 2106*4882a593Smuzhiyun #define TG3_NVM_HWSB_CFG1 0x00000004 2107*4882a593Smuzhiyun #define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000 2108*4882a593Smuzhiyun #define TG3_NVM_HWSB_CFG1_MAJSFT 27 2109*4882a593Smuzhiyun #define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000 2110*4882a593Smuzhiyun #define TG3_NVM_HWSB_CFG1_MINSFT 22 2111*4882a593Smuzhiyun 2112*4882a593Smuzhiyun #define TG3_EEPROM_MAGIC 0x669955aa 2113*4882a593Smuzhiyun #define TG3_EEPROM_MAGIC_FW 0xa5000000 2114*4882a593Smuzhiyun #define TG3_EEPROM_MAGIC_FW_MSK 0xff000000 2115*4882a593Smuzhiyun #define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000 2116*4882a593Smuzhiyun #define TG3_EEPROM_SB_FORMAT_1 0x00200000 2117*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_MASK 0x001f0000 2118*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_0 0x00000000 2119*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_2 0x00020000 2120*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_3 0x00030000 2121*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_4 0x00040000 2122*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_5 0x00050000 2123*4882a593Smuzhiyun #define TG3_EEPROM_SB_REVISION_6 0x00060000 2124*4882a593Smuzhiyun #define TG3_EEPROM_MAGIC_HW 0xabcd 2125*4882a593Smuzhiyun #define TG3_EEPROM_MAGIC_HW_MSK 0xffff 2126*4882a593Smuzhiyun 2127*4882a593Smuzhiyun #define TG3_NVM_DIR_START 0x18 2128*4882a593Smuzhiyun #define TG3_NVM_DIR_END 0x78 2129*4882a593Smuzhiyun #define TG3_NVM_DIRENT_SIZE 0xc 2130*4882a593Smuzhiyun #define TG3_NVM_DIRTYPE_SHIFT 24 2131*4882a593Smuzhiyun #define TG3_NVM_DIRTYPE_LENMSK 0x003fffff 2132*4882a593Smuzhiyun #define TG3_NVM_DIRTYPE_ASFINI 1 2133*4882a593Smuzhiyun #define TG3_NVM_DIRTYPE_EXTVPD 20 2134*4882a593Smuzhiyun #define TG3_NVM_PTREV_BCVER 0x94 2135*4882a593Smuzhiyun #define TG3_NVM_BCVER_MAJMSK 0x0000ff00 2136*4882a593Smuzhiyun #define TG3_NVM_BCVER_MAJSFT 8 2137*4882a593Smuzhiyun #define TG3_NVM_BCVER_MINMSK 0x000000ff 2138*4882a593Smuzhiyun 2139*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10 2140*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14 2141*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10 2142*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18 2143*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R4_EDH_OFF 0x1c 2144*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R5_EDH_OFF 0x20 2145*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R6_EDH_OFF 0x4c 2146*4882a593Smuzhiyun #define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700 2147*4882a593Smuzhiyun #define TG3_EEPROM_SB_EDH_MAJ_SHFT 8 2148*4882a593Smuzhiyun #define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff 2149*4882a593Smuzhiyun #define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800 2150*4882a593Smuzhiyun #define TG3_EEPROM_SB_EDH_BLD_SHFT 11 2151*4882a593Smuzhiyun 2152*4882a593Smuzhiyun 2153*4882a593Smuzhiyun /* 32K Window into NIC internal memory */ 2154*4882a593Smuzhiyun #define NIC_SRAM_WIN_BASE 0x00008000 2155*4882a593Smuzhiyun 2156*4882a593Smuzhiyun /* Offsets into first 32k of NIC internal memory. */ 2157*4882a593Smuzhiyun #define NIC_SRAM_PAGE_ZERO 0x00000000 2158*4882a593Smuzhiyun #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */ 2159*4882a593Smuzhiyun #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */ 2160*4882a593Smuzhiyun #define NIC_SRAM_STATS_BLK 0x00000300 2161*4882a593Smuzhiyun #define NIC_SRAM_STATUS_BLK 0x00000b00 2162*4882a593Smuzhiyun 2163*4882a593Smuzhiyun #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50 2164*4882a593Smuzhiyun #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654 2165*4882a593Smuzhiyun #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */ 2166*4882a593Smuzhiyun 2167*4882a593Smuzhiyun #define NIC_SRAM_DATA_SIG 0x00000b54 2168*4882a593Smuzhiyun #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */ 2169*4882a593Smuzhiyun 2170*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG 0x00000b58 2171*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c 2172*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000 2173*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004 2174*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008 2175*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030 2176*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000 2177*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010 2178*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020 2179*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040 2180*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080 2181*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100 2182*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000 2183*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000 2184*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000 2185*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000 2186*4882a593Smuzhiyun 2187*4882a593Smuzhiyun #define NIC_SRAM_DATA_VER 0x00000b5c 2188*4882a593Smuzhiyun #define NIC_SRAM_DATA_VER_SHIFT 16 2189*4882a593Smuzhiyun 2190*4882a593Smuzhiyun #define NIC_SRAM_DATA_PHY_ID 0x00000b74 2191*4882a593Smuzhiyun #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000 2192*4882a593Smuzhiyun #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff 2193*4882a593Smuzhiyun 2194*4882a593Smuzhiyun #define NIC_SRAM_FW_CMD_MBOX 0x00000b78 2195*4882a593Smuzhiyun #define FWCMD_NICDRV_ALIVE 0x00000001 2196*4882a593Smuzhiyun #define FWCMD_NICDRV_PAUSE_FW 0x00000002 2197*4882a593Smuzhiyun #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003 2198*4882a593Smuzhiyun #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004 2199*4882a593Smuzhiyun #define FWCMD_NICDRV_FIX_DMAR 0x00000005 2200*4882a593Smuzhiyun #define FWCMD_NICDRV_FIX_DMAW 0x00000006 2201*4882a593Smuzhiyun #define FWCMD_NICDRV_LINK_UPDATE 0x0000000c 2202*4882a593Smuzhiyun #define FWCMD_NICDRV_ALIVE2 0x0000000d 2203*4882a593Smuzhiyun #define FWCMD_NICDRV_ALIVE3 0x0000000e 2204*4882a593Smuzhiyun #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c 2205*4882a593Smuzhiyun #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80 2206*4882a593Smuzhiyun #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00 2207*4882a593Smuzhiyun #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04 2208*4882a593Smuzhiyun #define DRV_STATE_START 0x00000001 2209*4882a593Smuzhiyun #define DRV_STATE_START_DONE 0x80000001 2210*4882a593Smuzhiyun #define DRV_STATE_UNLOAD 0x00000002 2211*4882a593Smuzhiyun #define DRV_STATE_UNLOAD_DONE 0x80000002 2212*4882a593Smuzhiyun #define DRV_STATE_WOL 0x00000003 2213*4882a593Smuzhiyun #define DRV_STATE_SUSPEND 0x00000004 2214*4882a593Smuzhiyun 2215*4882a593Smuzhiyun #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08 2216*4882a593Smuzhiyun 2217*4882a593Smuzhiyun #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14 2218*4882a593Smuzhiyun #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18 2219*4882a593Smuzhiyun 2220*4882a593Smuzhiyun #define NIC_SRAM_WOL_MBOX 0x00000d30 2221*4882a593Smuzhiyun #define WOL_SIGNATURE 0x474c0000 2222*4882a593Smuzhiyun #define WOL_DRV_STATE_SHUTDOWN 0x00000001 2223*4882a593Smuzhiyun #define WOL_DRV_WOL 0x00000002 2224*4882a593Smuzhiyun #define WOL_SET_MAGIC_PKT 0x00000004 2225*4882a593Smuzhiyun 2226*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_2 0x00000d38 2227*4882a593Smuzhiyun 2228*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_2_APD_EN 0x00004000 2229*4882a593Smuzhiyun #define SHASTA_EXT_LED_MODE_MASK 0x00018000 2230*4882a593Smuzhiyun #define SHASTA_EXT_LED_LEGACY 0x00000000 2231*4882a593Smuzhiyun #define SHASTA_EXT_LED_SHARED 0x00008000 2232*4882a593Smuzhiyun #define SHASTA_EXT_LED_MAC 0x00010000 2233*4882a593Smuzhiyun #define SHASTA_EXT_LED_COMBO 0x00018000 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_3 0x00000d3c 2236*4882a593Smuzhiyun #define NIC_SRAM_ASPM_DEBOUNCE 0x00000002 2237*4882a593Smuzhiyun #define NIC_SRAM_LNK_FLAP_AVOID 0x00400000 2238*4882a593Smuzhiyun #define NIC_SRAM_1G_ON_VAUX_OK 0x00800000 2239*4882a593Smuzhiyun 2240*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_4 0x00000d60 2241*4882a593Smuzhiyun #define NIC_SRAM_GMII_MODE 0x00000002 2242*4882a593Smuzhiyun #define NIC_SRAM_RGMII_INBAND_DISABLE 0x00000004 2243*4882a593Smuzhiyun #define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008 2244*4882a593Smuzhiyun #define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010 2245*4882a593Smuzhiyun 2246*4882a593Smuzhiyun #define NIC_SRAM_CPMU_STATUS 0x00000e00 2247*4882a593Smuzhiyun #define NIC_SRAM_CPMUSTAT_SIG 0x0000362c 2248*4882a593Smuzhiyun #define NIC_SRAM_CPMUSTAT_SIG_MSK 0x0000ffff 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun #define NIC_SRAM_DATA_CFG_5 0x00000e0c 2251*4882a593Smuzhiyun #define NIC_SRAM_DISABLE_1G_HALF_ADV 0x00000002 2252*4882a593Smuzhiyun 2253*4882a593Smuzhiyun #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000 2254*4882a593Smuzhiyun 2255*4882a593Smuzhiyun #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000 2256*4882a593Smuzhiyun #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000 2257*4882a593Smuzhiyun #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */ 2258*4882a593Smuzhiyun #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */ 2259*4882a593Smuzhiyun #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */ 2260*4882a593Smuzhiyun #define NIC_SRAM_MBUF_POOL_BASE 0x00008000 2261*4882a593Smuzhiyun #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000 2262*4882a593Smuzhiyun #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000 2263*4882a593Smuzhiyun #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000 2264*4882a593Smuzhiyun #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000 2265*4882a593Smuzhiyun 2266*4882a593Smuzhiyun #define TG3_SRAM_RXCPU_SCRATCH_BASE_57766 0x00030000 2267*4882a593Smuzhiyun #define TG3_SRAM_RXCPU_SCRATCH_SIZE_57766 0x00010000 2268*4882a593Smuzhiyun #define TG3_57766_FW_BASE_ADDR 0x00030000 2269*4882a593Smuzhiyun #define TG3_57766_FW_HANDSHAKE 0x0003fccc 2270*4882a593Smuzhiyun #define TG3_SBROM_IN_SERVICE_LOOP 0x51 2271*4882a593Smuzhiyun 2272*4882a593Smuzhiyun #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5700 128 2273*4882a593Smuzhiyun #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5755 64 2274*4882a593Smuzhiyun #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5906 32 2275*4882a593Smuzhiyun 2276*4882a593Smuzhiyun #define TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700 64 2277*4882a593Smuzhiyun #define TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717 16 2278*4882a593Smuzhiyun 2279*4882a593Smuzhiyun 2280*4882a593Smuzhiyun /* Currently this is fixed. */ 2281*4882a593Smuzhiyun #define TG3_PHY_MII_ADDR 0x01 2282*4882a593Smuzhiyun 2283*4882a593Smuzhiyun 2284*4882a593Smuzhiyun /*** Tigon3 specific PHY MII registers. ***/ 2285*4882a593Smuzhiyun #define MII_TG3_MMD_CTRL 0x0d /* MMD Access Control register */ 2286*4882a593Smuzhiyun #define MII_TG3_MMD_CTRL_DATA_NOINC 0x4000 2287*4882a593Smuzhiyun #define MII_TG3_MMD_ADDRESS 0x0e /* MMD Address Data register */ 2288*4882a593Smuzhiyun 2289*4882a593Smuzhiyun #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */ 2290*4882a593Smuzhiyun #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001 2291*4882a593Smuzhiyun #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002 2292*4882a593Smuzhiyun #define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008 2293*4882a593Smuzhiyun #define MII_TG3_EXT_CTRL_TBI 0x8000 2294*4882a593Smuzhiyun 2295*4882a593Smuzhiyun #define MII_TG3_EXT_STAT 0x11 /* Extended status register */ 2296*4882a593Smuzhiyun #define MII_TG3_EXT_STAT_MDIX 0x2000 2297*4882a593Smuzhiyun #define MII_TG3_EXT_STAT_LPASS 0x0100 2298*4882a593Smuzhiyun 2299*4882a593Smuzhiyun #define MII_TG3_RXR_COUNTERS 0x14 /* Local/Remote Receiver Counts */ 2300*4882a593Smuzhiyun #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */ 2301*4882a593Smuzhiyun #define MII_TG3_DSP_CONTROL 0x16 /* DSP control register */ 2302*4882a593Smuzhiyun #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */ 2303*4882a593Smuzhiyun 2304*4882a593Smuzhiyun #define MII_TG3_DSP_TAP1 0x0001 2305*4882a593Smuzhiyun #define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007 2306*4882a593Smuzhiyun #define MII_TG3_DSP_TAP26 0x001a 2307*4882a593Smuzhiyun #define MII_TG3_DSP_TAP26_ALNOKO 0x0001 2308*4882a593Smuzhiyun #define MII_TG3_DSP_TAP26_RMRXSTO 0x0002 2309*4882a593Smuzhiyun #define MII_TG3_DSP_TAP26_OPCSINPT 0x0004 2310*4882a593Smuzhiyun #define MII_TG3_DSP_AADJ1CH0 0x001f 2311*4882a593Smuzhiyun #define MII_TG3_DSP_CH34TP2 0x4022 2312*4882a593Smuzhiyun #define MII_TG3_DSP_CH34TP2_HIBW01 0x01ff 2313*4882a593Smuzhiyun #define MII_TG3_DSP_AADJ1CH3 0x601f 2314*4882a593Smuzhiyun #define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002 2315*4882a593Smuzhiyun #define MII_TG3_DSP_EXP1_INT_STAT 0x0f01 2316*4882a593Smuzhiyun #define MII_TG3_DSP_EXP8 0x0f08 2317*4882a593Smuzhiyun #define MII_TG3_DSP_EXP8_REJ2MHz 0x0001 2318*4882a593Smuzhiyun #define MII_TG3_DSP_EXP8_AEDW 0x0200 2319*4882a593Smuzhiyun #define MII_TG3_DSP_EXP75 0x0f75 2320*4882a593Smuzhiyun #define MII_TG3_DSP_EXP96 0x0f96 2321*4882a593Smuzhiyun #define MII_TG3_DSP_EXP97 0x0f97 2322*4882a593Smuzhiyun 2323*4882a593Smuzhiyun #define MII_TG3_AUX_CTRL 0x18 /* auxiliary control register */ 2324*4882a593Smuzhiyun 2325*4882a593Smuzhiyun #define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000 2326*4882a593Smuzhiyun #define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400 2327*4882a593Smuzhiyun #define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800 2328*4882a593Smuzhiyun #define MII_TG3_AUXCTL_ACTL_EXTPKTLEN 0x4000 2329*4882a593Smuzhiyun #define MII_TG3_AUXCTL_ACTL_EXTLOOPBK 0x8000 2330*4882a593Smuzhiyun 2331*4882a593Smuzhiyun #define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002 2332*4882a593Smuzhiyun #define MII_TG3_AUXCTL_PCTL_WOL_EN 0x0008 2333*4882a593Smuzhiyun #define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010 2334*4882a593Smuzhiyun #define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020 2335*4882a593Smuzhiyun #define MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC 0x0040 2336*4882a593Smuzhiyun #define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180 2337*4882a593Smuzhiyun 2338*4882a593Smuzhiyun #define MII_TG3_AUXCTL_SHDWSEL_MISCTEST 0x0004 2339*4882a593Smuzhiyun 2340*4882a593Smuzhiyun #define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007 2341*4882a593Smuzhiyun #define MII_TG3_AUXCTL_MISC_WIRESPD_EN 0x0010 2342*4882a593Smuzhiyun #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200 2343*4882a593Smuzhiyun #define MII_TG3_AUXCTL_MISC_RDSEL_SHIFT 12 2344*4882a593Smuzhiyun #define MII_TG3_AUXCTL_MISC_WREN 0x8000 2345*4882a593Smuzhiyun 2346*4882a593Smuzhiyun 2347*4882a593Smuzhiyun #define MII_TG3_AUX_STAT 0x19 /* auxiliary status register */ 2348*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_LPASS 0x0004 2349*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_SPDMASK 0x0700 2350*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_10HALF 0x0100 2351*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_10FULL 0x0200 2352*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_100HALF 0x0300 2353*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_100_4 0x0400 2354*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_100FULL 0x0500 2355*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_1000HALF 0x0600 2356*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_1000FULL 0x0700 2357*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_100 0x0008 2358*4882a593Smuzhiyun #define MII_TG3_AUX_STAT_FULL 0x0001 2359*4882a593Smuzhiyun 2360*4882a593Smuzhiyun #define MII_TG3_ISTAT 0x1a /* IRQ status register */ 2361*4882a593Smuzhiyun #define MII_TG3_IMASK 0x1b /* IRQ mask register */ 2362*4882a593Smuzhiyun 2363*4882a593Smuzhiyun /* ISTAT/IMASK event bits */ 2364*4882a593Smuzhiyun #define MII_TG3_INT_LINKCHG 0x0002 2365*4882a593Smuzhiyun #define MII_TG3_INT_SPEEDCHG 0x0004 2366*4882a593Smuzhiyun #define MII_TG3_INT_DUPLEXCHG 0x0008 2367*4882a593Smuzhiyun #define MII_TG3_INT_ANEG_PAGE_RX 0x0400 2368*4882a593Smuzhiyun 2369*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW 0x1c 2370*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_WREN 0x8000 2371*4882a593Smuzhiyun 2372*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001 2373*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020 2374*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_APD_SEL 0x2800 2375*4882a593Smuzhiyun 2376*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001 2377*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002 2378*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004 2379*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008 2380*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010 2381*4882a593Smuzhiyun #define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400 2382*4882a593Smuzhiyun 2383*4882a593Smuzhiyun #define MII_TG3_TEST1 0x1e 2384*4882a593Smuzhiyun #define MII_TG3_TEST1_TRIM_EN 0x0010 2385*4882a593Smuzhiyun #define MII_TG3_TEST1_CRC_EN 0x8000 2386*4882a593Smuzhiyun 2387*4882a593Smuzhiyun /* Clause 45 expansion registers */ 2388*4882a593Smuzhiyun #define TG3_CL45_D7_EEERES_STAT 0x803e 2389*4882a593Smuzhiyun #define TG3_CL45_D7_EEERES_STAT_LP_100TX 0x0002 2390*4882a593Smuzhiyun #define TG3_CL45_D7_EEERES_STAT_LP_1000T 0x0004 2391*4882a593Smuzhiyun 2392*4882a593Smuzhiyun 2393*4882a593Smuzhiyun /* Fast Ethernet Tranceiver definitions */ 2394*4882a593Smuzhiyun #define MII_TG3_FET_PTEST 0x17 2395*4882a593Smuzhiyun #define MII_TG3_FET_PTEST_TRIM_SEL 0x0010 2396*4882a593Smuzhiyun #define MII_TG3_FET_PTEST_TRIM_2 0x0002 2397*4882a593Smuzhiyun #define MII_TG3_FET_PTEST_FRC_TX_LINK 0x1000 2398*4882a593Smuzhiyun #define MII_TG3_FET_PTEST_FRC_TX_LOCK 0x0800 2399*4882a593Smuzhiyun 2400*4882a593Smuzhiyun #define MII_TG3_FET_GEN_STAT 0x1c 2401*4882a593Smuzhiyun #define MII_TG3_FET_GEN_STAT_MDIXSTAT 0x2000 2402*4882a593Smuzhiyun 2403*4882a593Smuzhiyun #define MII_TG3_FET_TEST 0x1f 2404*4882a593Smuzhiyun #define MII_TG3_FET_SHADOW_EN 0x0080 2405*4882a593Smuzhiyun 2406*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_MISCCTRL 0x10 2407*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000 2408*4882a593Smuzhiyun 2409*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_AUXMODE4 0x1a 2410*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008 2411*4882a593Smuzhiyun 2412*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_AUXSTAT2 0x1b 2413*4882a593Smuzhiyun #define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020 2414*4882a593Smuzhiyun 2415*4882a593Smuzhiyun /* Serdes PHY Register Definitions */ 2416*4882a593Smuzhiyun #define SERDES_TG3_1000X_STATUS 0x14 2417*4882a593Smuzhiyun #define SERDES_TG3_SGMII_MODE 0x0001 2418*4882a593Smuzhiyun #define SERDES_TG3_LINK_UP 0x0002 2419*4882a593Smuzhiyun #define SERDES_TG3_FULL_DUPLEX 0x0004 2420*4882a593Smuzhiyun #define SERDES_TG3_SPEED_100 0x0008 2421*4882a593Smuzhiyun #define SERDES_TG3_SPEED_1000 0x0010 2422*4882a593Smuzhiyun 2423*4882a593Smuzhiyun /* APE registers. Accessible through BAR1 */ 2424*4882a593Smuzhiyun #define TG3_APE_GPIO_MSG 0x0008 2425*4882a593Smuzhiyun #define TG3_APE_GPIO_MSG_SHIFT 4 2426*4882a593Smuzhiyun #define TG3_APE_EVENT 0x000c 2427*4882a593Smuzhiyun #define APE_EVENT_1 0x00000001 2428*4882a593Smuzhiyun #define TG3_APE_LOCK_REQ 0x002c 2429*4882a593Smuzhiyun #define APE_LOCK_REQ_DRIVER 0x00001000 2430*4882a593Smuzhiyun #define TG3_APE_LOCK_GRANT 0x004c 2431*4882a593Smuzhiyun #define APE_LOCK_GRANT_DRIVER 0x00001000 2432*4882a593Smuzhiyun #define TG3_APE_OTP_CTRL 0x00e8 2433*4882a593Smuzhiyun #define APE_OTP_CTRL_PROG_EN 0x200000 2434*4882a593Smuzhiyun #define APE_OTP_CTRL_CMD_RD 0x000000 2435*4882a593Smuzhiyun #define APE_OTP_CTRL_START 0x000001 2436*4882a593Smuzhiyun #define TG3_APE_OTP_STATUS 0x00ec 2437*4882a593Smuzhiyun #define APE_OTP_STATUS_CMD_DONE 0x000001 2438*4882a593Smuzhiyun #define TG3_APE_OTP_ADDR 0x00f0 2439*4882a593Smuzhiyun #define APE_OTP_ADDR_CPU_ENABLE 0x80000000 2440*4882a593Smuzhiyun #define TG3_APE_OTP_RD_DATA 0x00f8 2441*4882a593Smuzhiyun 2442*4882a593Smuzhiyun #define OTP_ADDRESS_MAGIC0 0x00000050 2443*4882a593Smuzhiyun #define TG3_OTP_MAGIC0_VALID(val) \ 2444*4882a593Smuzhiyun ((((val) & 0xf0000000) == 0xa0000000) ||\ 2445*4882a593Smuzhiyun (((val) & 0x0f000000) == 0x0a000000)) 2446*4882a593Smuzhiyun 2447*4882a593Smuzhiyun /* APE shared memory. Accessible through BAR1 */ 2448*4882a593Smuzhiyun #define TG3_APE_SHMEM_BASE 0x4000 2449*4882a593Smuzhiyun #define TG3_APE_SEG_SIG 0x4000 2450*4882a593Smuzhiyun #define APE_SEG_SIG_MAGIC 0x41504521 2451*4882a593Smuzhiyun #define TG3_APE_FW_STATUS 0x400c 2452*4882a593Smuzhiyun #define APE_FW_STATUS_READY 0x00000100 2453*4882a593Smuzhiyun #define TG3_APE_FW_FEATURES 0x4010 2454*4882a593Smuzhiyun #define TG3_APE_FW_FEATURE_NCSI 0x00000002 2455*4882a593Smuzhiyun #define TG3_APE_FW_VERSION 0x4018 2456*4882a593Smuzhiyun #define APE_FW_VERSION_MAJMSK 0xff000000 2457*4882a593Smuzhiyun #define APE_FW_VERSION_MAJSFT 24 2458*4882a593Smuzhiyun #define APE_FW_VERSION_MINMSK 0x00ff0000 2459*4882a593Smuzhiyun #define APE_FW_VERSION_MINSFT 16 2460*4882a593Smuzhiyun #define APE_FW_VERSION_REVMSK 0x0000ff00 2461*4882a593Smuzhiyun #define APE_FW_VERSION_REVSFT 8 2462*4882a593Smuzhiyun #define APE_FW_VERSION_BLDMSK 0x000000ff 2463*4882a593Smuzhiyun #define TG3_APE_SEG_MSG_BUF_OFF 0x401c 2464*4882a593Smuzhiyun #define TG3_APE_SEG_MSG_BUF_LEN 0x4020 2465*4882a593Smuzhiyun #define TG3_APE_HOST_SEG_SIG 0x4200 2466*4882a593Smuzhiyun #define APE_HOST_SEG_SIG_MAGIC 0x484f5354 2467*4882a593Smuzhiyun #define TG3_APE_HOST_SEG_LEN 0x4204 2468*4882a593Smuzhiyun #define APE_HOST_SEG_LEN_MAGIC 0x00000020 2469*4882a593Smuzhiyun #define TG3_APE_HOST_INIT_COUNT 0x4208 2470*4882a593Smuzhiyun #define TG3_APE_HOST_DRIVER_ID 0x420c 2471*4882a593Smuzhiyun #define APE_HOST_DRIVER_ID_LINUX 0xf0000000 2472*4882a593Smuzhiyun #define APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2473*4882a593Smuzhiyun (APE_HOST_DRIVER_ID_LINUX | (maj & 0xff) << 16 | (min & 0xff) << 8) 2474*4882a593Smuzhiyun #define TG3_APE_HOST_BEHAVIOR 0x4210 2475*4882a593Smuzhiyun #define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2476*4882a593Smuzhiyun #define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214 2477*4882a593Smuzhiyun #define APE_HOST_HEARTBEAT_INT_DISABLE 0 2478*4882a593Smuzhiyun #define APE_HOST_HEARTBEAT_INT_5SEC 5000 2479*4882a593Smuzhiyun #define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218 2480*4882a593Smuzhiyun #define TG3_APE_HOST_DRVR_STATE 0x421c 2481*4882a593Smuzhiyun #define TG3_APE_HOST_DRVR_STATE_START 0x00000001 2482*4882a593Smuzhiyun #define TG3_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2483*4882a593Smuzhiyun #define TG3_APE_HOST_DRVR_STATE_WOL 0x00000003 2484*4882a593Smuzhiyun #define TG3_APE_HOST_WOL_SPEED 0x4224 2485*4882a593Smuzhiyun #define TG3_APE_HOST_WOL_SPEED_AUTO 0x00008000 2486*4882a593Smuzhiyun 2487*4882a593Smuzhiyun #define TG3_APE_EVENT_STATUS 0x4300 2488*4882a593Smuzhiyun 2489*4882a593Smuzhiyun #define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2490*4882a593Smuzhiyun #define APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2491*4882a593Smuzhiyun #define APE_EVENT_STATUS_SCRTCHPD_READ 0x00001600 2492*4882a593Smuzhiyun #define APE_EVENT_STATUS_SCRTCHPD_WRITE 0x00001700 2493*4882a593Smuzhiyun #define APE_EVENT_STATUS_STATE_START 0x00010000 2494*4882a593Smuzhiyun #define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2495*4882a593Smuzhiyun #define APE_EVENT_STATUS_STATE_WOL 0x00030000 2496*4882a593Smuzhiyun #define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2497*4882a593Smuzhiyun #define APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2498*4882a593Smuzhiyun 2499*4882a593Smuzhiyun #define TG3_APE_PER_LOCK_REQ 0x8400 2500*4882a593Smuzhiyun #define APE_LOCK_PER_REQ_DRIVER 0x00001000 2501*4882a593Smuzhiyun #define TG3_APE_PER_LOCK_GRANT 0x8420 2502*4882a593Smuzhiyun #define APE_PER_LOCK_GRANT_DRIVER 0x00001000 2503*4882a593Smuzhiyun 2504*4882a593Smuzhiyun /* APE convenience enumerations. */ 2505*4882a593Smuzhiyun #define TG3_APE_LOCK_PHY0 0 2506*4882a593Smuzhiyun #define TG3_APE_LOCK_GRC 1 2507*4882a593Smuzhiyun #define TG3_APE_LOCK_PHY1 2 2508*4882a593Smuzhiyun #define TG3_APE_LOCK_PHY2 3 2509*4882a593Smuzhiyun #define TG3_APE_LOCK_MEM 4 2510*4882a593Smuzhiyun #define TG3_APE_LOCK_PHY3 5 2511*4882a593Smuzhiyun #define TG3_APE_LOCK_GPIO 7 2512*4882a593Smuzhiyun 2513*4882a593Smuzhiyun #define TG3_APE_HB_INTERVAL (tp->ape_hb_interval) 2514*4882a593Smuzhiyun #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10 2515*4882a593Smuzhiyun 2516*4882a593Smuzhiyun 2517*4882a593Smuzhiyun /* There are two ways to manage the TX descriptors on the tigon3. 2518*4882a593Smuzhiyun * Either the descriptors are in host DMA'able memory, or they 2519*4882a593Smuzhiyun * exist only in the cards on-chip SRAM. All 16 send bds are under 2520*4882a593Smuzhiyun * the same mode, they may not be configured individually. 2521*4882a593Smuzhiyun * 2522*4882a593Smuzhiyun * This driver always uses host memory TX descriptors. 2523*4882a593Smuzhiyun * 2524*4882a593Smuzhiyun * To use host memory TX descriptors: 2525*4882a593Smuzhiyun * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register. 2526*4882a593Smuzhiyun * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear. 2527*4882a593Smuzhiyun * 2) Allocate DMA'able memory. 2528*4882a593Smuzhiyun * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM: 2529*4882a593Smuzhiyun * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory 2530*4882a593Smuzhiyun * obtained in step 2 2531*4882a593Smuzhiyun * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC. 2532*4882a593Smuzhiyun * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number 2533*4882a593Smuzhiyun * of TX descriptors. Leave flags field clear. 2534*4882a593Smuzhiyun * 4) Access TX descriptors via host memory. The chip 2535*4882a593Smuzhiyun * will refetch into local SRAM as needed when producer 2536*4882a593Smuzhiyun * index mailboxes are updated. 2537*4882a593Smuzhiyun * 2538*4882a593Smuzhiyun * To use on-chip TX descriptors: 2539*4882a593Smuzhiyun * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register. 2540*4882a593Smuzhiyun * Make sure GRC_MODE_HOST_SENDBDS is clear. 2541*4882a593Smuzhiyun * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM: 2542*4882a593Smuzhiyun * a) Set TG3_BDINFO_HOST_ADDR to zero. 2543*4882a593Smuzhiyun * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC 2544*4882a593Smuzhiyun * c) TG3_BDINFO_MAXLEN_FLAGS is don't care. 2545*4882a593Smuzhiyun * 3) Access TX descriptors directly in on-chip SRAM 2546*4882a593Smuzhiyun * using normal {read,write}l(). (and not using 2547*4882a593Smuzhiyun * pointer dereferencing of ioremap()'d memory like 2548*4882a593Smuzhiyun * the broken Broadcom driver does) 2549*4882a593Smuzhiyun * 2550*4882a593Smuzhiyun * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of 2551*4882a593Smuzhiyun * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices. 2552*4882a593Smuzhiyun */ 2553*4882a593Smuzhiyun struct tg3_tx_buffer_desc { 2554*4882a593Smuzhiyun u32 addr_hi; 2555*4882a593Smuzhiyun u32 addr_lo; 2556*4882a593Smuzhiyun 2557*4882a593Smuzhiyun u32 len_flags; 2558*4882a593Smuzhiyun #define TXD_FLAG_TCPUDP_CSUM 0x0001 2559*4882a593Smuzhiyun #define TXD_FLAG_IP_CSUM 0x0002 2560*4882a593Smuzhiyun #define TXD_FLAG_END 0x0004 2561*4882a593Smuzhiyun #define TXD_FLAG_IP_FRAG 0x0008 2562*4882a593Smuzhiyun #define TXD_FLAG_JMB_PKT 0x0008 2563*4882a593Smuzhiyun #define TXD_FLAG_IP_FRAG_END 0x0010 2564*4882a593Smuzhiyun #define TXD_FLAG_HWTSTAMP 0x0020 2565*4882a593Smuzhiyun #define TXD_FLAG_VLAN 0x0040 2566*4882a593Smuzhiyun #define TXD_FLAG_COAL_NOW 0x0080 2567*4882a593Smuzhiyun #define TXD_FLAG_CPU_PRE_DMA 0x0100 2568*4882a593Smuzhiyun #define TXD_FLAG_CPU_POST_DMA 0x0200 2569*4882a593Smuzhiyun #define TXD_FLAG_ADD_SRC_ADDR 0x1000 2570*4882a593Smuzhiyun #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000 2571*4882a593Smuzhiyun #define TXD_FLAG_NO_CRC 0x8000 2572*4882a593Smuzhiyun #define TXD_LEN_SHIFT 16 2573*4882a593Smuzhiyun 2574*4882a593Smuzhiyun u32 vlan_tag; 2575*4882a593Smuzhiyun #define TXD_VLAN_TAG_SHIFT 0 2576*4882a593Smuzhiyun #define TXD_MSS_SHIFT 16 2577*4882a593Smuzhiyun }; 2578*4882a593Smuzhiyun 2579*4882a593Smuzhiyun #define TXD_ADDR 0x00UL /* 64-bit */ 2580*4882a593Smuzhiyun #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */ 2581*4882a593Smuzhiyun #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */ 2582*4882a593Smuzhiyun #define TXD_SIZE 0x10UL 2583*4882a593Smuzhiyun 2584*4882a593Smuzhiyun struct tg3_rx_buffer_desc { 2585*4882a593Smuzhiyun u32 addr_hi; 2586*4882a593Smuzhiyun u32 addr_lo; 2587*4882a593Smuzhiyun 2588*4882a593Smuzhiyun u32 idx_len; 2589*4882a593Smuzhiyun #define RXD_IDX_MASK 0xffff0000 2590*4882a593Smuzhiyun #define RXD_IDX_SHIFT 16 2591*4882a593Smuzhiyun #define RXD_LEN_MASK 0x0000ffff 2592*4882a593Smuzhiyun #define RXD_LEN_SHIFT 0 2593*4882a593Smuzhiyun 2594*4882a593Smuzhiyun u32 type_flags; 2595*4882a593Smuzhiyun #define RXD_TYPE_SHIFT 16 2596*4882a593Smuzhiyun #define RXD_FLAGS_SHIFT 0 2597*4882a593Smuzhiyun 2598*4882a593Smuzhiyun #define RXD_FLAG_END 0x0004 2599*4882a593Smuzhiyun #define RXD_FLAG_MINI 0x0800 2600*4882a593Smuzhiyun #define RXD_FLAG_JUMBO 0x0020 2601*4882a593Smuzhiyun #define RXD_FLAG_VLAN 0x0040 2602*4882a593Smuzhiyun #define RXD_FLAG_ERROR 0x0400 2603*4882a593Smuzhiyun #define RXD_FLAG_IP_CSUM 0x1000 2604*4882a593Smuzhiyun #define RXD_FLAG_TCPUDP_CSUM 0x2000 2605*4882a593Smuzhiyun #define RXD_FLAG_IS_TCP 0x4000 2606*4882a593Smuzhiyun #define RXD_FLAG_PTPSTAT_MASK 0x0210 2607*4882a593Smuzhiyun #define RXD_FLAG_PTPSTAT_PTPV1 0x0010 2608*4882a593Smuzhiyun #define RXD_FLAG_PTPSTAT_PTPV2 0x0200 2609*4882a593Smuzhiyun 2610*4882a593Smuzhiyun u32 ip_tcp_csum; 2611*4882a593Smuzhiyun #define RXD_IPCSUM_MASK 0xffff0000 2612*4882a593Smuzhiyun #define RXD_IPCSUM_SHIFT 16 2613*4882a593Smuzhiyun #define RXD_TCPCSUM_MASK 0x0000ffff 2614*4882a593Smuzhiyun #define RXD_TCPCSUM_SHIFT 0 2615*4882a593Smuzhiyun 2616*4882a593Smuzhiyun u32 err_vlan; 2617*4882a593Smuzhiyun 2618*4882a593Smuzhiyun #define RXD_VLAN_MASK 0x0000ffff 2619*4882a593Smuzhiyun 2620*4882a593Smuzhiyun #define RXD_ERR_BAD_CRC 0x00010000 2621*4882a593Smuzhiyun #define RXD_ERR_COLLISION 0x00020000 2622*4882a593Smuzhiyun #define RXD_ERR_LINK_LOST 0x00040000 2623*4882a593Smuzhiyun #define RXD_ERR_PHY_DECODE 0x00080000 2624*4882a593Smuzhiyun #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000 2625*4882a593Smuzhiyun #define RXD_ERR_MAC_ABRT 0x00200000 2626*4882a593Smuzhiyun #define RXD_ERR_TOO_SMALL 0x00400000 2627*4882a593Smuzhiyun #define RXD_ERR_NO_RESOURCES 0x00800000 2628*4882a593Smuzhiyun #define RXD_ERR_HUGE_FRAME 0x01000000 2629*4882a593Smuzhiyun 2630*4882a593Smuzhiyun #define RXD_ERR_MASK (RXD_ERR_BAD_CRC | RXD_ERR_COLLISION | \ 2631*4882a593Smuzhiyun RXD_ERR_LINK_LOST | RXD_ERR_PHY_DECODE | \ 2632*4882a593Smuzhiyun RXD_ERR_MAC_ABRT | RXD_ERR_TOO_SMALL | \ 2633*4882a593Smuzhiyun RXD_ERR_NO_RESOURCES | RXD_ERR_HUGE_FRAME) 2634*4882a593Smuzhiyun 2635*4882a593Smuzhiyun u32 reserved; 2636*4882a593Smuzhiyun u32 opaque; 2637*4882a593Smuzhiyun #define RXD_OPAQUE_INDEX_MASK 0x0000ffff 2638*4882a593Smuzhiyun #define RXD_OPAQUE_INDEX_SHIFT 0 2639*4882a593Smuzhiyun #define RXD_OPAQUE_RING_STD 0x00010000 2640*4882a593Smuzhiyun #define RXD_OPAQUE_RING_JUMBO 0x00020000 2641*4882a593Smuzhiyun #define RXD_OPAQUE_RING_MINI 0x00040000 2642*4882a593Smuzhiyun #define RXD_OPAQUE_RING_MASK 0x00070000 2643*4882a593Smuzhiyun }; 2644*4882a593Smuzhiyun 2645*4882a593Smuzhiyun struct tg3_ext_rx_buffer_desc { 2646*4882a593Smuzhiyun struct { 2647*4882a593Smuzhiyun u32 addr_hi; 2648*4882a593Smuzhiyun u32 addr_lo; 2649*4882a593Smuzhiyun } addrlist[3]; 2650*4882a593Smuzhiyun u32 len2_len1; 2651*4882a593Smuzhiyun u32 resv_len3; 2652*4882a593Smuzhiyun struct tg3_rx_buffer_desc std; 2653*4882a593Smuzhiyun }; 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun /* We only use this when testing out the DMA engine 2656*4882a593Smuzhiyun * at probe time. This is the internal format of buffer 2657*4882a593Smuzhiyun * descriptors used by the chip at NIC_SRAM_DMA_DESCS. 2658*4882a593Smuzhiyun */ 2659*4882a593Smuzhiyun struct tg3_internal_buffer_desc { 2660*4882a593Smuzhiyun u32 addr_hi; 2661*4882a593Smuzhiyun u32 addr_lo; 2662*4882a593Smuzhiyun u32 nic_mbuf; 2663*4882a593Smuzhiyun /* XXX FIX THIS */ 2664*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 2665*4882a593Smuzhiyun u16 cqid_sqid; 2666*4882a593Smuzhiyun u16 len; 2667*4882a593Smuzhiyun #else 2668*4882a593Smuzhiyun u16 len; 2669*4882a593Smuzhiyun u16 cqid_sqid; 2670*4882a593Smuzhiyun #endif 2671*4882a593Smuzhiyun u32 flags; 2672*4882a593Smuzhiyun u32 __cookie1; 2673*4882a593Smuzhiyun u32 __cookie2; 2674*4882a593Smuzhiyun u32 __cookie3; 2675*4882a593Smuzhiyun }; 2676*4882a593Smuzhiyun 2677*4882a593Smuzhiyun #define TG3_HW_STATUS_SIZE 0x50 2678*4882a593Smuzhiyun struct tg3_hw_status { 2679*4882a593Smuzhiyun u32 status; 2680*4882a593Smuzhiyun #define SD_STATUS_UPDATED 0x00000001 2681*4882a593Smuzhiyun #define SD_STATUS_LINK_CHG 0x00000002 2682*4882a593Smuzhiyun #define SD_STATUS_ERROR 0x00000004 2683*4882a593Smuzhiyun 2684*4882a593Smuzhiyun u32 status_tag; 2685*4882a593Smuzhiyun 2686*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 2687*4882a593Smuzhiyun u16 rx_consumer; 2688*4882a593Smuzhiyun u16 rx_jumbo_consumer; 2689*4882a593Smuzhiyun #else 2690*4882a593Smuzhiyun u16 rx_jumbo_consumer; 2691*4882a593Smuzhiyun u16 rx_consumer; 2692*4882a593Smuzhiyun #endif 2693*4882a593Smuzhiyun 2694*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 2695*4882a593Smuzhiyun u16 reserved; 2696*4882a593Smuzhiyun u16 rx_mini_consumer; 2697*4882a593Smuzhiyun #else 2698*4882a593Smuzhiyun u16 rx_mini_consumer; 2699*4882a593Smuzhiyun u16 reserved; 2700*4882a593Smuzhiyun #endif 2701*4882a593Smuzhiyun struct { 2702*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 2703*4882a593Smuzhiyun u16 tx_consumer; 2704*4882a593Smuzhiyun u16 rx_producer; 2705*4882a593Smuzhiyun #else 2706*4882a593Smuzhiyun u16 rx_producer; 2707*4882a593Smuzhiyun u16 tx_consumer; 2708*4882a593Smuzhiyun #endif 2709*4882a593Smuzhiyun } idx[16]; 2710*4882a593Smuzhiyun }; 2711*4882a593Smuzhiyun 2712*4882a593Smuzhiyun typedef struct { 2713*4882a593Smuzhiyun u32 high, low; 2714*4882a593Smuzhiyun } tg3_stat64_t; 2715*4882a593Smuzhiyun 2716*4882a593Smuzhiyun struct tg3_hw_stats { 2717*4882a593Smuzhiyun u8 __reserved0[0x400-0x300]; 2718*4882a593Smuzhiyun 2719*4882a593Smuzhiyun /* Statistics maintained by Receive MAC. */ 2720*4882a593Smuzhiyun tg3_stat64_t rx_octets; 2721*4882a593Smuzhiyun u64 __reserved1; 2722*4882a593Smuzhiyun tg3_stat64_t rx_fragments; 2723*4882a593Smuzhiyun tg3_stat64_t rx_ucast_packets; 2724*4882a593Smuzhiyun tg3_stat64_t rx_mcast_packets; 2725*4882a593Smuzhiyun tg3_stat64_t rx_bcast_packets; 2726*4882a593Smuzhiyun tg3_stat64_t rx_fcs_errors; 2727*4882a593Smuzhiyun tg3_stat64_t rx_align_errors; 2728*4882a593Smuzhiyun tg3_stat64_t rx_xon_pause_rcvd; 2729*4882a593Smuzhiyun tg3_stat64_t rx_xoff_pause_rcvd; 2730*4882a593Smuzhiyun tg3_stat64_t rx_mac_ctrl_rcvd; 2731*4882a593Smuzhiyun tg3_stat64_t rx_xoff_entered; 2732*4882a593Smuzhiyun tg3_stat64_t rx_frame_too_long_errors; 2733*4882a593Smuzhiyun tg3_stat64_t rx_jabbers; 2734*4882a593Smuzhiyun tg3_stat64_t rx_undersize_packets; 2735*4882a593Smuzhiyun tg3_stat64_t rx_in_length_errors; 2736*4882a593Smuzhiyun tg3_stat64_t rx_out_length_errors; 2737*4882a593Smuzhiyun tg3_stat64_t rx_64_or_less_octet_packets; 2738*4882a593Smuzhiyun tg3_stat64_t rx_65_to_127_octet_packets; 2739*4882a593Smuzhiyun tg3_stat64_t rx_128_to_255_octet_packets; 2740*4882a593Smuzhiyun tg3_stat64_t rx_256_to_511_octet_packets; 2741*4882a593Smuzhiyun tg3_stat64_t rx_512_to_1023_octet_packets; 2742*4882a593Smuzhiyun tg3_stat64_t rx_1024_to_1522_octet_packets; 2743*4882a593Smuzhiyun tg3_stat64_t rx_1523_to_2047_octet_packets; 2744*4882a593Smuzhiyun tg3_stat64_t rx_2048_to_4095_octet_packets; 2745*4882a593Smuzhiyun tg3_stat64_t rx_4096_to_8191_octet_packets; 2746*4882a593Smuzhiyun tg3_stat64_t rx_8192_to_9022_octet_packets; 2747*4882a593Smuzhiyun 2748*4882a593Smuzhiyun u64 __unused0[37]; 2749*4882a593Smuzhiyun 2750*4882a593Smuzhiyun /* Statistics maintained by Transmit MAC. */ 2751*4882a593Smuzhiyun tg3_stat64_t tx_octets; 2752*4882a593Smuzhiyun u64 __reserved2; 2753*4882a593Smuzhiyun tg3_stat64_t tx_collisions; 2754*4882a593Smuzhiyun tg3_stat64_t tx_xon_sent; 2755*4882a593Smuzhiyun tg3_stat64_t tx_xoff_sent; 2756*4882a593Smuzhiyun tg3_stat64_t tx_flow_control; 2757*4882a593Smuzhiyun tg3_stat64_t tx_mac_errors; 2758*4882a593Smuzhiyun tg3_stat64_t tx_single_collisions; 2759*4882a593Smuzhiyun tg3_stat64_t tx_mult_collisions; 2760*4882a593Smuzhiyun tg3_stat64_t tx_deferred; 2761*4882a593Smuzhiyun u64 __reserved3; 2762*4882a593Smuzhiyun tg3_stat64_t tx_excessive_collisions; 2763*4882a593Smuzhiyun tg3_stat64_t tx_late_collisions; 2764*4882a593Smuzhiyun tg3_stat64_t tx_collide_2times; 2765*4882a593Smuzhiyun tg3_stat64_t tx_collide_3times; 2766*4882a593Smuzhiyun tg3_stat64_t tx_collide_4times; 2767*4882a593Smuzhiyun tg3_stat64_t tx_collide_5times; 2768*4882a593Smuzhiyun tg3_stat64_t tx_collide_6times; 2769*4882a593Smuzhiyun tg3_stat64_t tx_collide_7times; 2770*4882a593Smuzhiyun tg3_stat64_t tx_collide_8times; 2771*4882a593Smuzhiyun tg3_stat64_t tx_collide_9times; 2772*4882a593Smuzhiyun tg3_stat64_t tx_collide_10times; 2773*4882a593Smuzhiyun tg3_stat64_t tx_collide_11times; 2774*4882a593Smuzhiyun tg3_stat64_t tx_collide_12times; 2775*4882a593Smuzhiyun tg3_stat64_t tx_collide_13times; 2776*4882a593Smuzhiyun tg3_stat64_t tx_collide_14times; 2777*4882a593Smuzhiyun tg3_stat64_t tx_collide_15times; 2778*4882a593Smuzhiyun tg3_stat64_t tx_ucast_packets; 2779*4882a593Smuzhiyun tg3_stat64_t tx_mcast_packets; 2780*4882a593Smuzhiyun tg3_stat64_t tx_bcast_packets; 2781*4882a593Smuzhiyun tg3_stat64_t tx_carrier_sense_errors; 2782*4882a593Smuzhiyun tg3_stat64_t tx_discards; 2783*4882a593Smuzhiyun tg3_stat64_t tx_errors; 2784*4882a593Smuzhiyun 2785*4882a593Smuzhiyun u64 __unused1[31]; 2786*4882a593Smuzhiyun 2787*4882a593Smuzhiyun /* Statistics maintained by Receive List Placement. */ 2788*4882a593Smuzhiyun tg3_stat64_t COS_rx_packets[16]; 2789*4882a593Smuzhiyun tg3_stat64_t COS_rx_filter_dropped; 2790*4882a593Smuzhiyun tg3_stat64_t dma_writeq_full; 2791*4882a593Smuzhiyun tg3_stat64_t dma_write_prioq_full; 2792*4882a593Smuzhiyun tg3_stat64_t rxbds_empty; 2793*4882a593Smuzhiyun tg3_stat64_t rx_discards; 2794*4882a593Smuzhiyun tg3_stat64_t rx_errors; 2795*4882a593Smuzhiyun tg3_stat64_t rx_threshold_hit; 2796*4882a593Smuzhiyun 2797*4882a593Smuzhiyun u64 __unused2[9]; 2798*4882a593Smuzhiyun 2799*4882a593Smuzhiyun /* Statistics maintained by Send Data Initiator. */ 2800*4882a593Smuzhiyun tg3_stat64_t COS_out_packets[16]; 2801*4882a593Smuzhiyun tg3_stat64_t dma_readq_full; 2802*4882a593Smuzhiyun tg3_stat64_t dma_read_prioq_full; 2803*4882a593Smuzhiyun tg3_stat64_t tx_comp_queue_full; 2804*4882a593Smuzhiyun 2805*4882a593Smuzhiyun /* Statistics maintained by Host Coalescing. */ 2806*4882a593Smuzhiyun tg3_stat64_t ring_set_send_prod_index; 2807*4882a593Smuzhiyun tg3_stat64_t ring_status_update; 2808*4882a593Smuzhiyun tg3_stat64_t nic_irqs; 2809*4882a593Smuzhiyun tg3_stat64_t nic_avoided_irqs; 2810*4882a593Smuzhiyun tg3_stat64_t nic_tx_threshold_hit; 2811*4882a593Smuzhiyun 2812*4882a593Smuzhiyun /* NOT a part of the hardware statistics block format. 2813*4882a593Smuzhiyun * These stats are here as storage for tg3_periodic_fetch_stats(). 2814*4882a593Smuzhiyun */ 2815*4882a593Smuzhiyun tg3_stat64_t mbuf_lwm_thresh_hit; 2816*4882a593Smuzhiyun 2817*4882a593Smuzhiyun u8 __reserved4[0xb00-0x9c8]; 2818*4882a593Smuzhiyun }; 2819*4882a593Smuzhiyun 2820*4882a593Smuzhiyun #define TG3_SD_NUM_RECS 3 2821*4882a593Smuzhiyun #define TG3_OCIR_LEN (sizeof(struct tg3_ocir)) 2822*4882a593Smuzhiyun #define TG3_OCIR_SIG_MAGIC 0x5253434f 2823*4882a593Smuzhiyun #define TG3_OCIR_FLAG_ACTIVE 0x00000001 2824*4882a593Smuzhiyun 2825*4882a593Smuzhiyun #define TG3_TEMP_CAUTION_OFFSET 0xc8 2826*4882a593Smuzhiyun #define TG3_TEMP_MAX_OFFSET 0xcc 2827*4882a593Smuzhiyun #define TG3_TEMP_SENSOR_OFFSET 0xd4 2828*4882a593Smuzhiyun 2829*4882a593Smuzhiyun 2830*4882a593Smuzhiyun struct tg3_ocir { 2831*4882a593Smuzhiyun u32 signature; 2832*4882a593Smuzhiyun u16 version_flags; 2833*4882a593Smuzhiyun u16 refresh_int; 2834*4882a593Smuzhiyun u32 refresh_tmr; 2835*4882a593Smuzhiyun u32 update_tmr; 2836*4882a593Smuzhiyun u32 dst_base_addr; 2837*4882a593Smuzhiyun u16 src_hdr_offset; 2838*4882a593Smuzhiyun u16 src_hdr_length; 2839*4882a593Smuzhiyun u16 src_data_offset; 2840*4882a593Smuzhiyun u16 src_data_length; 2841*4882a593Smuzhiyun u16 dst_hdr_offset; 2842*4882a593Smuzhiyun u16 dst_data_offset; 2843*4882a593Smuzhiyun u16 dst_reg_upd_offset; 2844*4882a593Smuzhiyun u16 dst_sem_offset; 2845*4882a593Smuzhiyun u32 reserved1[2]; 2846*4882a593Smuzhiyun u32 port0_flags; 2847*4882a593Smuzhiyun u32 port1_flags; 2848*4882a593Smuzhiyun u32 port2_flags; 2849*4882a593Smuzhiyun u32 port3_flags; 2850*4882a593Smuzhiyun u32 reserved2; 2851*4882a593Smuzhiyun }; 2852*4882a593Smuzhiyun 2853*4882a593Smuzhiyun 2854*4882a593Smuzhiyun /* 'mapping' is superfluous as the chip does not write into 2855*4882a593Smuzhiyun * the tx/rx post rings so we could just fetch it from there. 2856*4882a593Smuzhiyun * But the cache behavior is better how we are doing it now. 2857*4882a593Smuzhiyun * 2858*4882a593Smuzhiyun * This driver uses new build_skb() API : 2859*4882a593Smuzhiyun * RX ring buffer contains pointer to kmalloc() data only, 2860*4882a593Smuzhiyun * skb are built only after Hardware filled the frame. 2861*4882a593Smuzhiyun */ 2862*4882a593Smuzhiyun struct ring_info { 2863*4882a593Smuzhiyun u8 *data; 2864*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping); 2865*4882a593Smuzhiyun }; 2866*4882a593Smuzhiyun 2867*4882a593Smuzhiyun struct tg3_tx_ring_info { 2868*4882a593Smuzhiyun struct sk_buff *skb; 2869*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping); 2870*4882a593Smuzhiyun bool fragmented; 2871*4882a593Smuzhiyun }; 2872*4882a593Smuzhiyun 2873*4882a593Smuzhiyun struct tg3_link_config { 2874*4882a593Smuzhiyun /* Describes what we're trying to get. */ 2875*4882a593Smuzhiyun u32 advertising; 2876*4882a593Smuzhiyun u32 speed; 2877*4882a593Smuzhiyun u8 duplex; 2878*4882a593Smuzhiyun u8 autoneg; 2879*4882a593Smuzhiyun u8 flowctrl; 2880*4882a593Smuzhiyun 2881*4882a593Smuzhiyun /* Describes what we actually have. */ 2882*4882a593Smuzhiyun u8 active_flowctrl; 2883*4882a593Smuzhiyun 2884*4882a593Smuzhiyun u8 active_duplex; 2885*4882a593Smuzhiyun u32 active_speed; 2886*4882a593Smuzhiyun u32 rmt_adv; 2887*4882a593Smuzhiyun }; 2888*4882a593Smuzhiyun 2889*4882a593Smuzhiyun struct tg3_bufmgr_config { 2890*4882a593Smuzhiyun u32 mbuf_read_dma_low_water; 2891*4882a593Smuzhiyun u32 mbuf_mac_rx_low_water; 2892*4882a593Smuzhiyun u32 mbuf_high_water; 2893*4882a593Smuzhiyun 2894*4882a593Smuzhiyun u32 mbuf_read_dma_low_water_jumbo; 2895*4882a593Smuzhiyun u32 mbuf_mac_rx_low_water_jumbo; 2896*4882a593Smuzhiyun u32 mbuf_high_water_jumbo; 2897*4882a593Smuzhiyun 2898*4882a593Smuzhiyun u32 dma_low_water; 2899*4882a593Smuzhiyun u32 dma_high_water; 2900*4882a593Smuzhiyun }; 2901*4882a593Smuzhiyun 2902*4882a593Smuzhiyun struct tg3_ethtool_stats { 2903*4882a593Smuzhiyun /* Statistics maintained by Receive MAC. */ 2904*4882a593Smuzhiyun u64 rx_octets; 2905*4882a593Smuzhiyun u64 rx_fragments; 2906*4882a593Smuzhiyun u64 rx_ucast_packets; 2907*4882a593Smuzhiyun u64 rx_mcast_packets; 2908*4882a593Smuzhiyun u64 rx_bcast_packets; 2909*4882a593Smuzhiyun u64 rx_fcs_errors; 2910*4882a593Smuzhiyun u64 rx_align_errors; 2911*4882a593Smuzhiyun u64 rx_xon_pause_rcvd; 2912*4882a593Smuzhiyun u64 rx_xoff_pause_rcvd; 2913*4882a593Smuzhiyun u64 rx_mac_ctrl_rcvd; 2914*4882a593Smuzhiyun u64 rx_xoff_entered; 2915*4882a593Smuzhiyun u64 rx_frame_too_long_errors; 2916*4882a593Smuzhiyun u64 rx_jabbers; 2917*4882a593Smuzhiyun u64 rx_undersize_packets; 2918*4882a593Smuzhiyun u64 rx_in_length_errors; 2919*4882a593Smuzhiyun u64 rx_out_length_errors; 2920*4882a593Smuzhiyun u64 rx_64_or_less_octet_packets; 2921*4882a593Smuzhiyun u64 rx_65_to_127_octet_packets; 2922*4882a593Smuzhiyun u64 rx_128_to_255_octet_packets; 2923*4882a593Smuzhiyun u64 rx_256_to_511_octet_packets; 2924*4882a593Smuzhiyun u64 rx_512_to_1023_octet_packets; 2925*4882a593Smuzhiyun u64 rx_1024_to_1522_octet_packets; 2926*4882a593Smuzhiyun u64 rx_1523_to_2047_octet_packets; 2927*4882a593Smuzhiyun u64 rx_2048_to_4095_octet_packets; 2928*4882a593Smuzhiyun u64 rx_4096_to_8191_octet_packets; 2929*4882a593Smuzhiyun u64 rx_8192_to_9022_octet_packets; 2930*4882a593Smuzhiyun 2931*4882a593Smuzhiyun /* Statistics maintained by Transmit MAC. */ 2932*4882a593Smuzhiyun u64 tx_octets; 2933*4882a593Smuzhiyun u64 tx_collisions; 2934*4882a593Smuzhiyun u64 tx_xon_sent; 2935*4882a593Smuzhiyun u64 tx_xoff_sent; 2936*4882a593Smuzhiyun u64 tx_flow_control; 2937*4882a593Smuzhiyun u64 tx_mac_errors; 2938*4882a593Smuzhiyun u64 tx_single_collisions; 2939*4882a593Smuzhiyun u64 tx_mult_collisions; 2940*4882a593Smuzhiyun u64 tx_deferred; 2941*4882a593Smuzhiyun u64 tx_excessive_collisions; 2942*4882a593Smuzhiyun u64 tx_late_collisions; 2943*4882a593Smuzhiyun u64 tx_collide_2times; 2944*4882a593Smuzhiyun u64 tx_collide_3times; 2945*4882a593Smuzhiyun u64 tx_collide_4times; 2946*4882a593Smuzhiyun u64 tx_collide_5times; 2947*4882a593Smuzhiyun u64 tx_collide_6times; 2948*4882a593Smuzhiyun u64 tx_collide_7times; 2949*4882a593Smuzhiyun u64 tx_collide_8times; 2950*4882a593Smuzhiyun u64 tx_collide_9times; 2951*4882a593Smuzhiyun u64 tx_collide_10times; 2952*4882a593Smuzhiyun u64 tx_collide_11times; 2953*4882a593Smuzhiyun u64 tx_collide_12times; 2954*4882a593Smuzhiyun u64 tx_collide_13times; 2955*4882a593Smuzhiyun u64 tx_collide_14times; 2956*4882a593Smuzhiyun u64 tx_collide_15times; 2957*4882a593Smuzhiyun u64 tx_ucast_packets; 2958*4882a593Smuzhiyun u64 tx_mcast_packets; 2959*4882a593Smuzhiyun u64 tx_bcast_packets; 2960*4882a593Smuzhiyun u64 tx_carrier_sense_errors; 2961*4882a593Smuzhiyun u64 tx_discards; 2962*4882a593Smuzhiyun u64 tx_errors; 2963*4882a593Smuzhiyun 2964*4882a593Smuzhiyun /* Statistics maintained by Receive List Placement. */ 2965*4882a593Smuzhiyun u64 dma_writeq_full; 2966*4882a593Smuzhiyun u64 dma_write_prioq_full; 2967*4882a593Smuzhiyun u64 rxbds_empty; 2968*4882a593Smuzhiyun u64 rx_discards; 2969*4882a593Smuzhiyun u64 rx_errors; 2970*4882a593Smuzhiyun u64 rx_threshold_hit; 2971*4882a593Smuzhiyun 2972*4882a593Smuzhiyun /* Statistics maintained by Send Data Initiator. */ 2973*4882a593Smuzhiyun u64 dma_readq_full; 2974*4882a593Smuzhiyun u64 dma_read_prioq_full; 2975*4882a593Smuzhiyun u64 tx_comp_queue_full; 2976*4882a593Smuzhiyun 2977*4882a593Smuzhiyun /* Statistics maintained by Host Coalescing. */ 2978*4882a593Smuzhiyun u64 ring_set_send_prod_index; 2979*4882a593Smuzhiyun u64 ring_status_update; 2980*4882a593Smuzhiyun u64 nic_irqs; 2981*4882a593Smuzhiyun u64 nic_avoided_irqs; 2982*4882a593Smuzhiyun u64 nic_tx_threshold_hit; 2983*4882a593Smuzhiyun 2984*4882a593Smuzhiyun u64 mbuf_lwm_thresh_hit; 2985*4882a593Smuzhiyun }; 2986*4882a593Smuzhiyun 2987*4882a593Smuzhiyun struct tg3_rx_prodring_set { 2988*4882a593Smuzhiyun u32 rx_std_prod_idx; 2989*4882a593Smuzhiyun u32 rx_std_cons_idx; 2990*4882a593Smuzhiyun u32 rx_jmb_prod_idx; 2991*4882a593Smuzhiyun u32 rx_jmb_cons_idx; 2992*4882a593Smuzhiyun struct tg3_rx_buffer_desc *rx_std; 2993*4882a593Smuzhiyun struct tg3_ext_rx_buffer_desc *rx_jmb; 2994*4882a593Smuzhiyun struct ring_info *rx_std_buffers; 2995*4882a593Smuzhiyun struct ring_info *rx_jmb_buffers; 2996*4882a593Smuzhiyun dma_addr_t rx_std_mapping; 2997*4882a593Smuzhiyun dma_addr_t rx_jmb_mapping; 2998*4882a593Smuzhiyun }; 2999*4882a593Smuzhiyun 3000*4882a593Smuzhiyun #define TG3_RSS_MAX_NUM_QS 4 3001*4882a593Smuzhiyun #define TG3_IRQ_MAX_VECS_RSS (TG3_RSS_MAX_NUM_QS + 1) 3002*4882a593Smuzhiyun #define TG3_IRQ_MAX_VECS TG3_IRQ_MAX_VECS_RSS 3003*4882a593Smuzhiyun 3004*4882a593Smuzhiyun struct tg3_napi { 3005*4882a593Smuzhiyun struct napi_struct napi ____cacheline_aligned; 3006*4882a593Smuzhiyun struct tg3 *tp; 3007*4882a593Smuzhiyun struct tg3_hw_status *hw_status; 3008*4882a593Smuzhiyun 3009*4882a593Smuzhiyun u32 chk_msi_cnt; 3010*4882a593Smuzhiyun u32 last_tag; 3011*4882a593Smuzhiyun u32 last_irq_tag; 3012*4882a593Smuzhiyun u32 int_mbox; 3013*4882a593Smuzhiyun u32 coal_now; 3014*4882a593Smuzhiyun 3015*4882a593Smuzhiyun u32 consmbox ____cacheline_aligned; 3016*4882a593Smuzhiyun u32 rx_rcb_ptr; 3017*4882a593Smuzhiyun u32 last_rx_cons; 3018*4882a593Smuzhiyun u16 *rx_rcb_prod_idx; 3019*4882a593Smuzhiyun struct tg3_rx_prodring_set prodring; 3020*4882a593Smuzhiyun struct tg3_rx_buffer_desc *rx_rcb; 3021*4882a593Smuzhiyun 3022*4882a593Smuzhiyun u32 tx_prod ____cacheline_aligned; 3023*4882a593Smuzhiyun u32 tx_cons; 3024*4882a593Smuzhiyun u32 tx_pending; 3025*4882a593Smuzhiyun u32 last_tx_cons; 3026*4882a593Smuzhiyun u32 prodmbox; 3027*4882a593Smuzhiyun struct tg3_tx_buffer_desc *tx_ring; 3028*4882a593Smuzhiyun struct tg3_tx_ring_info *tx_buffers; 3029*4882a593Smuzhiyun 3030*4882a593Smuzhiyun dma_addr_t status_mapping; 3031*4882a593Smuzhiyun dma_addr_t rx_rcb_mapping; 3032*4882a593Smuzhiyun dma_addr_t tx_desc_mapping; 3033*4882a593Smuzhiyun 3034*4882a593Smuzhiyun char irq_lbl[IFNAMSIZ]; 3035*4882a593Smuzhiyun unsigned int irq_vec; 3036*4882a593Smuzhiyun }; 3037*4882a593Smuzhiyun 3038*4882a593Smuzhiyun enum TG3_FLAGS { 3039*4882a593Smuzhiyun TG3_FLAG_TAGGED_STATUS = 0, 3040*4882a593Smuzhiyun TG3_FLAG_TXD_MBOX_HWBUG, 3041*4882a593Smuzhiyun TG3_FLAG_USE_LINKCHG_REG, 3042*4882a593Smuzhiyun TG3_FLAG_ERROR_PROCESSED, 3043*4882a593Smuzhiyun TG3_FLAG_ENABLE_ASF, 3044*4882a593Smuzhiyun TG3_FLAG_ASPM_WORKAROUND, 3045*4882a593Smuzhiyun TG3_FLAG_POLL_SERDES, 3046*4882a593Smuzhiyun TG3_FLAG_POLL_CPMU_LINK, 3047*4882a593Smuzhiyun TG3_FLAG_MBOX_WRITE_REORDER, 3048*4882a593Smuzhiyun TG3_FLAG_PCIX_TARGET_HWBUG, 3049*4882a593Smuzhiyun TG3_FLAG_WOL_SPEED_100MB, 3050*4882a593Smuzhiyun TG3_FLAG_WOL_ENABLE, 3051*4882a593Smuzhiyun TG3_FLAG_EEPROM_WRITE_PROT, 3052*4882a593Smuzhiyun TG3_FLAG_NVRAM, 3053*4882a593Smuzhiyun TG3_FLAG_NVRAM_BUFFERED, 3054*4882a593Smuzhiyun TG3_FLAG_SUPPORT_MSI, 3055*4882a593Smuzhiyun TG3_FLAG_SUPPORT_MSIX, 3056*4882a593Smuzhiyun TG3_FLAG_USING_MSI, 3057*4882a593Smuzhiyun TG3_FLAG_USING_MSIX, 3058*4882a593Smuzhiyun TG3_FLAG_PCIX_MODE, 3059*4882a593Smuzhiyun TG3_FLAG_PCI_HIGH_SPEED, 3060*4882a593Smuzhiyun TG3_FLAG_PCI_32BIT, 3061*4882a593Smuzhiyun TG3_FLAG_SRAM_USE_CONFIG, 3062*4882a593Smuzhiyun TG3_FLAG_TX_RECOVERY_PENDING, 3063*4882a593Smuzhiyun TG3_FLAG_WOL_CAP, 3064*4882a593Smuzhiyun TG3_FLAG_JUMBO_RING_ENABLE, 3065*4882a593Smuzhiyun TG3_FLAG_PAUSE_AUTONEG, 3066*4882a593Smuzhiyun TG3_FLAG_CPMU_PRESENT, 3067*4882a593Smuzhiyun TG3_FLAG_40BIT_DMA_BUG, 3068*4882a593Smuzhiyun TG3_FLAG_BROKEN_CHECKSUMS, 3069*4882a593Smuzhiyun TG3_FLAG_JUMBO_CAPABLE, 3070*4882a593Smuzhiyun TG3_FLAG_CHIP_RESETTING, 3071*4882a593Smuzhiyun TG3_FLAG_INIT_COMPLETE, 3072*4882a593Smuzhiyun TG3_FLAG_MAX_RXPEND_64, 3073*4882a593Smuzhiyun TG3_FLAG_PCI_EXPRESS, /* BCM5785 + pci_is_pcie() */ 3074*4882a593Smuzhiyun TG3_FLAG_ASF_NEW_HANDSHAKE, 3075*4882a593Smuzhiyun TG3_FLAG_HW_AUTONEG, 3076*4882a593Smuzhiyun TG3_FLAG_IS_NIC, 3077*4882a593Smuzhiyun TG3_FLAG_FLASH, 3078*4882a593Smuzhiyun TG3_FLAG_FW_TSO, 3079*4882a593Smuzhiyun TG3_FLAG_HW_TSO_1, 3080*4882a593Smuzhiyun TG3_FLAG_HW_TSO_2, 3081*4882a593Smuzhiyun TG3_FLAG_HW_TSO_3, 3082*4882a593Smuzhiyun TG3_FLAG_TSO_CAPABLE, 3083*4882a593Smuzhiyun TG3_FLAG_TSO_BUG, 3084*4882a593Smuzhiyun TG3_FLAG_ICH_WORKAROUND, 3085*4882a593Smuzhiyun TG3_FLAG_1SHOT_MSI, 3086*4882a593Smuzhiyun TG3_FLAG_NO_FWARE_REPORTED, 3087*4882a593Smuzhiyun TG3_FLAG_NO_NVRAM_ADDR_TRANS, 3088*4882a593Smuzhiyun TG3_FLAG_ENABLE_APE, 3089*4882a593Smuzhiyun TG3_FLAG_PROTECTED_NVRAM, 3090*4882a593Smuzhiyun TG3_FLAG_5701_DMA_BUG, 3091*4882a593Smuzhiyun TG3_FLAG_USE_PHYLIB, 3092*4882a593Smuzhiyun TG3_FLAG_MDIOBUS_INITED, 3093*4882a593Smuzhiyun TG3_FLAG_LRG_PROD_RING_CAP, 3094*4882a593Smuzhiyun TG3_FLAG_RGMII_INBAND_DISABLE, 3095*4882a593Smuzhiyun TG3_FLAG_RGMII_EXT_IBND_RX_EN, 3096*4882a593Smuzhiyun TG3_FLAG_RGMII_EXT_IBND_TX_EN, 3097*4882a593Smuzhiyun TG3_FLAG_CLKREQ_BUG, 3098*4882a593Smuzhiyun TG3_FLAG_NO_NVRAM, 3099*4882a593Smuzhiyun TG3_FLAG_ENABLE_RSS, 3100*4882a593Smuzhiyun TG3_FLAG_ENABLE_TSS, 3101*4882a593Smuzhiyun TG3_FLAG_SHORT_DMA_BUG, 3102*4882a593Smuzhiyun TG3_FLAG_USE_JUMBO_BDFLAG, 3103*4882a593Smuzhiyun TG3_FLAG_L1PLLPD_EN, 3104*4882a593Smuzhiyun TG3_FLAG_APE_HAS_NCSI, 3105*4882a593Smuzhiyun TG3_FLAG_TX_TSTAMP_EN, 3106*4882a593Smuzhiyun TG3_FLAG_4K_FIFO_LIMIT, 3107*4882a593Smuzhiyun TG3_FLAG_5719_5720_RDMA_BUG, 3108*4882a593Smuzhiyun TG3_FLAG_RESET_TASK_PENDING, 3109*4882a593Smuzhiyun TG3_FLAG_PTP_CAPABLE, 3110*4882a593Smuzhiyun TG3_FLAG_5705_PLUS, 3111*4882a593Smuzhiyun TG3_FLAG_IS_5788, 3112*4882a593Smuzhiyun TG3_FLAG_5750_PLUS, 3113*4882a593Smuzhiyun TG3_FLAG_5780_CLASS, 3114*4882a593Smuzhiyun TG3_FLAG_5755_PLUS, 3115*4882a593Smuzhiyun TG3_FLAG_57765_PLUS, 3116*4882a593Smuzhiyun TG3_FLAG_57765_CLASS, 3117*4882a593Smuzhiyun TG3_FLAG_5717_PLUS, 3118*4882a593Smuzhiyun TG3_FLAG_IS_SSB_CORE, 3119*4882a593Smuzhiyun TG3_FLAG_FLUSH_POSTED_WRITES, 3120*4882a593Smuzhiyun TG3_FLAG_ROBOSWITCH, 3121*4882a593Smuzhiyun TG3_FLAG_ONE_DMA_AT_ONCE, 3122*4882a593Smuzhiyun TG3_FLAG_RGMII_MODE, 3123*4882a593Smuzhiyun 3124*4882a593Smuzhiyun /* Add new flags before this comment and TG3_FLAG_NUMBER_OF_FLAGS */ 3125*4882a593Smuzhiyun TG3_FLAG_NUMBER_OF_FLAGS, /* Last entry in enum TG3_FLAGS */ 3126*4882a593Smuzhiyun }; 3127*4882a593Smuzhiyun 3128*4882a593Smuzhiyun struct tg3_firmware_hdr { 3129*4882a593Smuzhiyun __be32 version; /* unused for fragments */ 3130*4882a593Smuzhiyun __be32 base_addr; 3131*4882a593Smuzhiyun __be32 len; 3132*4882a593Smuzhiyun }; 3133*4882a593Smuzhiyun #define TG3_FW_HDR_LEN (sizeof(struct tg3_firmware_hdr)) 3134*4882a593Smuzhiyun 3135*4882a593Smuzhiyun struct tg3 { 3136*4882a593Smuzhiyun /* begin "general, frequently-used members" cacheline section */ 3137*4882a593Smuzhiyun 3138*4882a593Smuzhiyun /* If the IRQ handler (which runs lockless) needs to be 3139*4882a593Smuzhiyun * quiesced, the following bitmask state is used. The 3140*4882a593Smuzhiyun * SYNC flag is set by non-IRQ context code to initiate 3141*4882a593Smuzhiyun * the quiescence. 3142*4882a593Smuzhiyun * 3143*4882a593Smuzhiyun * When the IRQ handler notices that SYNC is set, it 3144*4882a593Smuzhiyun * disables interrupts and returns. 3145*4882a593Smuzhiyun * 3146*4882a593Smuzhiyun * When all outstanding IRQ handlers have returned after 3147*4882a593Smuzhiyun * the SYNC flag has been set, the setter can be assured 3148*4882a593Smuzhiyun * that interrupts will no longer get run. 3149*4882a593Smuzhiyun * 3150*4882a593Smuzhiyun * In this way all SMP driver locks are never acquired 3151*4882a593Smuzhiyun * in hw IRQ context, only sw IRQ context or lower. 3152*4882a593Smuzhiyun */ 3153*4882a593Smuzhiyun unsigned int irq_sync; 3154*4882a593Smuzhiyun 3155*4882a593Smuzhiyun /* SMP locking strategy: 3156*4882a593Smuzhiyun * 3157*4882a593Smuzhiyun * lock: Held during reset, PHY access, timer, and when 3158*4882a593Smuzhiyun * updating tg3_flags. 3159*4882a593Smuzhiyun * 3160*4882a593Smuzhiyun * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds 3161*4882a593Smuzhiyun * netif_tx_lock when it needs to call 3162*4882a593Smuzhiyun * netif_wake_queue. 3163*4882a593Smuzhiyun * 3164*4882a593Smuzhiyun * Both of these locks are to be held with BH safety. 3165*4882a593Smuzhiyun * 3166*4882a593Smuzhiyun * Because the IRQ handler, tg3_poll, and tg3_start_xmit 3167*4882a593Smuzhiyun * are running lockless, it is necessary to completely 3168*4882a593Smuzhiyun * quiesce the chip with tg3_netif_stop and tg3_full_lock 3169*4882a593Smuzhiyun * before reconfiguring the device. 3170*4882a593Smuzhiyun * 3171*4882a593Smuzhiyun * indirect_lock: Held when accessing registers indirectly 3172*4882a593Smuzhiyun * with IRQ disabling. 3173*4882a593Smuzhiyun */ 3174*4882a593Smuzhiyun spinlock_t lock; 3175*4882a593Smuzhiyun spinlock_t indirect_lock; 3176*4882a593Smuzhiyun 3177*4882a593Smuzhiyun u32 (*read32) (struct tg3 *, u32); 3178*4882a593Smuzhiyun void (*write32) (struct tg3 *, u32, u32); 3179*4882a593Smuzhiyun u32 (*read32_mbox) (struct tg3 *, u32); 3180*4882a593Smuzhiyun void (*write32_mbox) (struct tg3 *, u32, 3181*4882a593Smuzhiyun u32); 3182*4882a593Smuzhiyun void __iomem *regs; 3183*4882a593Smuzhiyun void __iomem *aperegs; 3184*4882a593Smuzhiyun struct net_device *dev; 3185*4882a593Smuzhiyun struct pci_dev *pdev; 3186*4882a593Smuzhiyun 3187*4882a593Smuzhiyun u32 coal_now; 3188*4882a593Smuzhiyun u32 msg_enable; 3189*4882a593Smuzhiyun 3190*4882a593Smuzhiyun struct ptp_clock_info ptp_info; 3191*4882a593Smuzhiyun struct ptp_clock *ptp_clock; 3192*4882a593Smuzhiyun s64 ptp_adjust; 3193*4882a593Smuzhiyun 3194*4882a593Smuzhiyun /* begin "tx thread" cacheline section */ 3195*4882a593Smuzhiyun void (*write32_tx_mbox) (struct tg3 *, u32, 3196*4882a593Smuzhiyun u32); 3197*4882a593Smuzhiyun u32 dma_limit; 3198*4882a593Smuzhiyun u32 txq_req; 3199*4882a593Smuzhiyun u32 txq_cnt; 3200*4882a593Smuzhiyun u32 txq_max; 3201*4882a593Smuzhiyun 3202*4882a593Smuzhiyun /* begin "rx thread" cacheline section */ 3203*4882a593Smuzhiyun struct tg3_napi napi[TG3_IRQ_MAX_VECS]; 3204*4882a593Smuzhiyun void (*write32_rx_mbox) (struct tg3 *, u32, 3205*4882a593Smuzhiyun u32); 3206*4882a593Smuzhiyun u32 rx_copy_thresh; 3207*4882a593Smuzhiyun u32 rx_std_ring_mask; 3208*4882a593Smuzhiyun u32 rx_jmb_ring_mask; 3209*4882a593Smuzhiyun u32 rx_ret_ring_mask; 3210*4882a593Smuzhiyun u32 rx_pending; 3211*4882a593Smuzhiyun u32 rx_jumbo_pending; 3212*4882a593Smuzhiyun u32 rx_std_max_post; 3213*4882a593Smuzhiyun u32 rx_offset; 3214*4882a593Smuzhiyun u32 rx_pkt_map_sz; 3215*4882a593Smuzhiyun u32 rxq_req; 3216*4882a593Smuzhiyun u32 rxq_cnt; 3217*4882a593Smuzhiyun u32 rxq_max; 3218*4882a593Smuzhiyun bool rx_refill; 3219*4882a593Smuzhiyun 3220*4882a593Smuzhiyun 3221*4882a593Smuzhiyun /* begin "everything else" cacheline(s) section */ 3222*4882a593Smuzhiyun unsigned long rx_dropped; 3223*4882a593Smuzhiyun unsigned long tx_dropped; 3224*4882a593Smuzhiyun struct rtnl_link_stats64 net_stats_prev; 3225*4882a593Smuzhiyun struct tg3_ethtool_stats estats_prev; 3226*4882a593Smuzhiyun 3227*4882a593Smuzhiyun DECLARE_BITMAP(tg3_flags, TG3_FLAG_NUMBER_OF_FLAGS); 3228*4882a593Smuzhiyun 3229*4882a593Smuzhiyun union { 3230*4882a593Smuzhiyun unsigned long phy_crc_errors; 3231*4882a593Smuzhiyun unsigned long last_event_jiffies; 3232*4882a593Smuzhiyun }; 3233*4882a593Smuzhiyun 3234*4882a593Smuzhiyun struct timer_list timer; 3235*4882a593Smuzhiyun u16 timer_counter; 3236*4882a593Smuzhiyun u16 timer_multiplier; 3237*4882a593Smuzhiyun u32 timer_offset; 3238*4882a593Smuzhiyun u16 asf_counter; 3239*4882a593Smuzhiyun u16 asf_multiplier; 3240*4882a593Smuzhiyun 3241*4882a593Smuzhiyun /* 1 second counter for transient serdes link events */ 3242*4882a593Smuzhiyun u32 serdes_counter; 3243*4882a593Smuzhiyun #define SERDES_AN_TIMEOUT_5704S 2 3244*4882a593Smuzhiyun #define SERDES_PARALLEL_DET_TIMEOUT 1 3245*4882a593Smuzhiyun #define SERDES_AN_TIMEOUT_5714S 1 3246*4882a593Smuzhiyun 3247*4882a593Smuzhiyun struct tg3_link_config link_config; 3248*4882a593Smuzhiyun struct tg3_bufmgr_config bufmgr_config; 3249*4882a593Smuzhiyun 3250*4882a593Smuzhiyun /* cache h/w values, often passed straight to h/w */ 3251*4882a593Smuzhiyun u32 rx_mode; 3252*4882a593Smuzhiyun u32 tx_mode; 3253*4882a593Smuzhiyun u32 mac_mode; 3254*4882a593Smuzhiyun u32 mi_mode; 3255*4882a593Smuzhiyun u32 misc_host_ctrl; 3256*4882a593Smuzhiyun u32 grc_mode; 3257*4882a593Smuzhiyun u32 grc_local_ctrl; 3258*4882a593Smuzhiyun u32 dma_rwctrl; 3259*4882a593Smuzhiyun u32 coalesce_mode; 3260*4882a593Smuzhiyun u32 pwrmgmt_thresh; 3261*4882a593Smuzhiyun u32 rxptpctl; 3262*4882a593Smuzhiyun 3263*4882a593Smuzhiyun /* PCI block */ 3264*4882a593Smuzhiyun u32 pci_chip_rev_id; 3265*4882a593Smuzhiyun u16 pci_cmd; 3266*4882a593Smuzhiyun u8 pci_cacheline_sz; 3267*4882a593Smuzhiyun u8 pci_lat_timer; 3268*4882a593Smuzhiyun 3269*4882a593Smuzhiyun int pci_fn; 3270*4882a593Smuzhiyun int msi_cap; 3271*4882a593Smuzhiyun int pcix_cap; 3272*4882a593Smuzhiyun int pcie_readrq; 3273*4882a593Smuzhiyun 3274*4882a593Smuzhiyun struct mii_bus *mdio_bus; 3275*4882a593Smuzhiyun int old_link; 3276*4882a593Smuzhiyun 3277*4882a593Smuzhiyun u8 phy_addr; 3278*4882a593Smuzhiyun u8 phy_ape_lock; 3279*4882a593Smuzhiyun 3280*4882a593Smuzhiyun /* PHY info */ 3281*4882a593Smuzhiyun u32 phy_id; 3282*4882a593Smuzhiyun #define TG3_PHY_ID_MASK 0xfffffff0 3283*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5400 0x60008040 3284*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5401 0x60008050 3285*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5411 0x60008070 3286*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5701 0x60008110 3287*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5703 0x60008160 3288*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5704 0x60008190 3289*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5705 0x600081a0 3290*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5750 0x60008180 3291*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5752 0x60008100 3292*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5714 0x60008340 3293*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5780 0x60008350 3294*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5755 0xbc050cc0 3295*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5787 0xbc050ce0 3296*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5756 0xbc050ed0 3297*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5784 0xbc050fa0 3298*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5761 0xbc050fd0 3299*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5718C 0x5c0d8a00 3300*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5718S 0xbc050ff0 3301*4882a593Smuzhiyun #define TG3_PHY_ID_BCM57765 0x5c0d8a40 3302*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5719C 0x5c0d8a20 3303*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5720C 0x5c0d8b60 3304*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5762 0x85803780 3305*4882a593Smuzhiyun #define TG3_PHY_ID_BCM5906 0xdc00ac40 3306*4882a593Smuzhiyun #define TG3_PHY_ID_BCM8002 0x60010140 3307*4882a593Smuzhiyun #define TG3_PHY_ID_INVALID 0xffffffff 3308*4882a593Smuzhiyun 3309*4882a593Smuzhiyun #define PHY_ID_RTL8211C 0x001cc910 3310*4882a593Smuzhiyun #define PHY_ID_RTL8201E 0x00008200 3311*4882a593Smuzhiyun 3312*4882a593Smuzhiyun #define TG3_PHY_ID_REV_MASK 0x0000000f 3313*4882a593Smuzhiyun #define TG3_PHY_REV_BCM5401_B0 0x1 3314*4882a593Smuzhiyun 3315*4882a593Smuzhiyun /* This macro assumes the passed PHY ID is 3316*4882a593Smuzhiyun * already masked with TG3_PHY_ID_MASK. 3317*4882a593Smuzhiyun */ 3318*4882a593Smuzhiyun #define TG3_KNOWN_PHY_ID(X) \ 3319*4882a593Smuzhiyun ((X) == TG3_PHY_ID_BCM5400 || (X) == TG3_PHY_ID_BCM5401 || \ 3320*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5411 || (X) == TG3_PHY_ID_BCM5701 || \ 3321*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5703 || (X) == TG3_PHY_ID_BCM5704 || \ 3322*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5705 || (X) == TG3_PHY_ID_BCM5750 || \ 3323*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5752 || (X) == TG3_PHY_ID_BCM5714 || \ 3324*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5780 || (X) == TG3_PHY_ID_BCM5787 || \ 3325*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5755 || (X) == TG3_PHY_ID_BCM5756 || \ 3326*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5906 || (X) == TG3_PHY_ID_BCM5761 || \ 3327*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5718C || (X) == TG3_PHY_ID_BCM5718S || \ 3328*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM57765 || (X) == TG3_PHY_ID_BCM5719C || \ 3329*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM5720C || (X) == TG3_PHY_ID_BCM5762 || \ 3330*4882a593Smuzhiyun (X) == TG3_PHY_ID_BCM8002) 3331*4882a593Smuzhiyun 3332*4882a593Smuzhiyun u32 phy_flags; 3333*4882a593Smuzhiyun #define TG3_PHYFLG_IS_LOW_POWER 0x00000001 3334*4882a593Smuzhiyun #define TG3_PHYFLG_IS_CONNECTED 0x00000002 3335*4882a593Smuzhiyun #define TG3_PHYFLG_USE_MI_INTERRUPT 0x00000004 3336*4882a593Smuzhiyun #define TG3_PHYFLG_USER_CONFIGURED 0x00000008 3337*4882a593Smuzhiyun #define TG3_PHYFLG_PHY_SERDES 0x00000010 3338*4882a593Smuzhiyun #define TG3_PHYFLG_MII_SERDES 0x00000020 3339*4882a593Smuzhiyun #define TG3_PHYFLG_ANY_SERDES (TG3_PHYFLG_PHY_SERDES | \ 3340*4882a593Smuzhiyun TG3_PHYFLG_MII_SERDES) 3341*4882a593Smuzhiyun #define TG3_PHYFLG_IS_FET 0x00000040 3342*4882a593Smuzhiyun #define TG3_PHYFLG_10_100_ONLY 0x00000080 3343*4882a593Smuzhiyun #define TG3_PHYFLG_ENABLE_APD 0x00000100 3344*4882a593Smuzhiyun #define TG3_PHYFLG_CAPACITIVE_COUPLING 0x00000200 3345*4882a593Smuzhiyun #define TG3_PHYFLG_NO_ETH_WIRE_SPEED 0x00000400 3346*4882a593Smuzhiyun #define TG3_PHYFLG_JITTER_BUG 0x00000800 3347*4882a593Smuzhiyun #define TG3_PHYFLG_ADJUST_TRIM 0x00001000 3348*4882a593Smuzhiyun #define TG3_PHYFLG_ADC_BUG 0x00002000 3349*4882a593Smuzhiyun #define TG3_PHYFLG_5704_A0_BUG 0x00004000 3350*4882a593Smuzhiyun #define TG3_PHYFLG_BER_BUG 0x00008000 3351*4882a593Smuzhiyun #define TG3_PHYFLG_SERDES_PREEMPHASIS 0x00010000 3352*4882a593Smuzhiyun #define TG3_PHYFLG_PARALLEL_DETECT 0x00020000 3353*4882a593Smuzhiyun #define TG3_PHYFLG_EEE_CAP 0x00040000 3354*4882a593Smuzhiyun #define TG3_PHYFLG_1G_ON_VAUX_OK 0x00080000 3355*4882a593Smuzhiyun #define TG3_PHYFLG_KEEP_LINK_ON_PWRDN 0x00100000 3356*4882a593Smuzhiyun #define TG3_PHYFLG_MDIX_STATE 0x00200000 3357*4882a593Smuzhiyun #define TG3_PHYFLG_DISABLE_1G_HD_ADV 0x00400000 3358*4882a593Smuzhiyun 3359*4882a593Smuzhiyun u32 led_ctrl; 3360*4882a593Smuzhiyun u32 phy_otp; 3361*4882a593Smuzhiyun u32 setlpicnt; 3362*4882a593Smuzhiyun u8 rss_ind_tbl[TG3_RSS_INDIR_TBL_SIZE]; 3363*4882a593Smuzhiyun 3364*4882a593Smuzhiyun #define TG3_BPN_SIZE 24 3365*4882a593Smuzhiyun char board_part_number[TG3_BPN_SIZE]; 3366*4882a593Smuzhiyun #define TG3_VER_SIZE ETHTOOL_FWVERS_LEN 3367*4882a593Smuzhiyun char fw_ver[TG3_VER_SIZE]; 3368*4882a593Smuzhiyun u32 nic_sram_data_cfg; 3369*4882a593Smuzhiyun u32 pci_clock_ctrl; 3370*4882a593Smuzhiyun struct pci_dev *pdev_peer; 3371*4882a593Smuzhiyun 3372*4882a593Smuzhiyun struct tg3_hw_stats *hw_stats; 3373*4882a593Smuzhiyun dma_addr_t stats_mapping; 3374*4882a593Smuzhiyun struct work_struct reset_task; 3375*4882a593Smuzhiyun 3376*4882a593Smuzhiyun int nvram_lock_cnt; 3377*4882a593Smuzhiyun u32 nvram_size; 3378*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_2KB 0x00000800 3379*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_64KB 0x00010000 3380*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_128KB 0x00020000 3381*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_256KB 0x00040000 3382*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_512KB 0x00080000 3383*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_1MB 0x00100000 3384*4882a593Smuzhiyun #define TG3_NVRAM_SIZE_2MB 0x00200000 3385*4882a593Smuzhiyun 3386*4882a593Smuzhiyun u32 nvram_pagesize; 3387*4882a593Smuzhiyun u32 nvram_jedecnum; 3388*4882a593Smuzhiyun 3389*4882a593Smuzhiyun #define JEDEC_ATMEL 0x1f 3390*4882a593Smuzhiyun #define JEDEC_ST 0x20 3391*4882a593Smuzhiyun #define JEDEC_SAIFUN 0x4f 3392*4882a593Smuzhiyun #define JEDEC_SST 0xbf 3393*4882a593Smuzhiyun #define JEDEC_MACRONIX 0xc2 3394*4882a593Smuzhiyun 3395*4882a593Smuzhiyun #define ATMEL_AT24C02_CHIP_SIZE TG3_NVRAM_SIZE_2KB 3396*4882a593Smuzhiyun #define ATMEL_AT24C02_PAGE_SIZE (8) 3397*4882a593Smuzhiyun 3398*4882a593Smuzhiyun #define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB 3399*4882a593Smuzhiyun #define ATMEL_AT24C64_PAGE_SIZE (32) 3400*4882a593Smuzhiyun 3401*4882a593Smuzhiyun #define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB 3402*4882a593Smuzhiyun #define ATMEL_AT24C512_PAGE_SIZE (128) 3403*4882a593Smuzhiyun 3404*4882a593Smuzhiyun #define ATMEL_AT45DB0X1B_PAGE_POS 9 3405*4882a593Smuzhiyun #define ATMEL_AT45DB0X1B_PAGE_SIZE 264 3406*4882a593Smuzhiyun 3407*4882a593Smuzhiyun #define ATMEL_AT25F512_PAGE_SIZE 256 3408*4882a593Smuzhiyun 3409*4882a593Smuzhiyun #define ST_M45PEX0_PAGE_SIZE 256 3410*4882a593Smuzhiyun 3411*4882a593Smuzhiyun #define SAIFUN_SA25F0XX_PAGE_SIZE 256 3412*4882a593Smuzhiyun 3413*4882a593Smuzhiyun #define SST_25VF0X0_PAGE_SIZE 4098 3414*4882a593Smuzhiyun 3415*4882a593Smuzhiyun unsigned int irq_max; 3416*4882a593Smuzhiyun unsigned int irq_cnt; 3417*4882a593Smuzhiyun 3418*4882a593Smuzhiyun struct ethtool_coalesce coal; 3419*4882a593Smuzhiyun struct ethtool_eee eee; 3420*4882a593Smuzhiyun 3421*4882a593Smuzhiyun /* firmware info */ 3422*4882a593Smuzhiyun const char *fw_needed; 3423*4882a593Smuzhiyun const struct firmware *fw; 3424*4882a593Smuzhiyun u32 fw_len; /* includes BSS */ 3425*4882a593Smuzhiyun 3426*4882a593Smuzhiyun struct device *hwmon_dev; 3427*4882a593Smuzhiyun bool link_up; 3428*4882a593Smuzhiyun bool pcierr_recovery; 3429*4882a593Smuzhiyun 3430*4882a593Smuzhiyun u32 ape_hb; 3431*4882a593Smuzhiyun unsigned long ape_hb_interval; 3432*4882a593Smuzhiyun unsigned long ape_hb_jiffies; 3433*4882a593Smuzhiyun }; 3434*4882a593Smuzhiyun 3435*4882a593Smuzhiyun /* Accessor macros for chip and asic attributes 3436*4882a593Smuzhiyun * 3437*4882a593Smuzhiyun * nb: Using static inlines equivalent to the accessor macros generates 3438*4882a593Smuzhiyun * larger object code with gcc 4.7. 3439*4882a593Smuzhiyun * Using statement expression macros to check tp with 3440*4882a593Smuzhiyun * typecheck(struct tg3 *, tp) also creates larger objects. 3441*4882a593Smuzhiyun */ 3442*4882a593Smuzhiyun #define tg3_chip_rev_id(tp) \ 3443*4882a593Smuzhiyun ((tp)->pci_chip_rev_id) 3444*4882a593Smuzhiyun #define tg3_asic_rev(tp) \ 3445*4882a593Smuzhiyun ((tp)->pci_chip_rev_id >> 12) 3446*4882a593Smuzhiyun #define tg3_chip_rev(tp) \ 3447*4882a593Smuzhiyun ((tp)->pci_chip_rev_id >> 8) 3448*4882a593Smuzhiyun 3449*4882a593Smuzhiyun #endif /* !(_T3_H) */ 3450