xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/broadcom/genet/bcmgenet.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014-2020 Broadcom
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __BCMGENET_H__
7*4882a593Smuzhiyun #define __BCMGENET_H__
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/skbuff.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/mii.h>
14*4882a593Smuzhiyun #include <linux/if_vlan.h>
15*4882a593Smuzhiyun #include <linux/phy.h>
16*4882a593Smuzhiyun #include <linux/dim.h>
17*4882a593Smuzhiyun #include <linux/ethtool.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* total number of Buffer Descriptors, same for Rx/Tx */
20*4882a593Smuzhiyun #define TOTAL_DESC				256
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* which ring is descriptor based */
23*4882a593Smuzhiyun #define DESC_INDEX				16
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(6) + FCS(4) = 1528.
26*4882a593Smuzhiyun  * 1536 is multiple of 256 bytes
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #define ENET_BRCM_TAG_LEN	6
29*4882a593Smuzhiyun #define ENET_PAD		8
30*4882a593Smuzhiyun #define ENET_MAX_MTU_SIZE	(ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
31*4882a593Smuzhiyun 				 ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
32*4882a593Smuzhiyun #define DMA_MAX_BURST_LENGTH    0x10
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* misc. configuration */
35*4882a593Smuzhiyun #define MAX_NUM_OF_FS_RULES		16
36*4882a593Smuzhiyun #define CLEAR_ALL_HFB			0xFF
37*4882a593Smuzhiyun #define DMA_FC_THRESH_HI		(TOTAL_DESC >> 4)
38*4882a593Smuzhiyun #define DMA_FC_THRESH_LO		5
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* 64B receive/transmit status block */
41*4882a593Smuzhiyun struct status_64 {
42*4882a593Smuzhiyun 	u32	length_status;		/* length and peripheral status */
43*4882a593Smuzhiyun 	u32	ext_status;		/* Extended status*/
44*4882a593Smuzhiyun 	u32	rx_csum;		/* partial rx checksum */
45*4882a593Smuzhiyun 	u32	unused1[9];		/* unused */
46*4882a593Smuzhiyun 	u32	tx_csum_info;		/* Tx checksum info. */
47*4882a593Smuzhiyun 	u32	unused2[3];		/* unused */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Rx status bits */
51*4882a593Smuzhiyun #define STATUS_RX_EXT_MASK		0x1FFFFF
52*4882a593Smuzhiyun #define STATUS_RX_CSUM_MASK		0xFFFF
53*4882a593Smuzhiyun #define STATUS_RX_CSUM_OK		0x10000
54*4882a593Smuzhiyun #define STATUS_RX_CSUM_FR		0x20000
55*4882a593Smuzhiyun #define STATUS_RX_PROTO_TCP		0
56*4882a593Smuzhiyun #define STATUS_RX_PROTO_UDP		1
57*4882a593Smuzhiyun #define STATUS_RX_PROTO_ICMP		2
58*4882a593Smuzhiyun #define STATUS_RX_PROTO_OTHER		3
59*4882a593Smuzhiyun #define STATUS_RX_PROTO_MASK		3
60*4882a593Smuzhiyun #define STATUS_RX_PROTO_SHIFT		18
61*4882a593Smuzhiyun #define STATUS_FILTER_INDEX_MASK	0xFFFF
62*4882a593Smuzhiyun /* Tx status bits */
63*4882a593Smuzhiyun #define STATUS_TX_CSUM_START_MASK	0X7FFF
64*4882a593Smuzhiyun #define STATUS_TX_CSUM_START_SHIFT	16
65*4882a593Smuzhiyun #define STATUS_TX_CSUM_PROTO_UDP	0x8000
66*4882a593Smuzhiyun #define STATUS_TX_CSUM_OFFSET_MASK	0x7FFF
67*4882a593Smuzhiyun #define STATUS_TX_CSUM_LV		0x80000000
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* DMA Descriptor */
70*4882a593Smuzhiyun #define DMA_DESC_LENGTH_STATUS	0x00	/* in bytes of data in buffer */
71*4882a593Smuzhiyun #define DMA_DESC_ADDRESS_LO	0x04	/* lower bits of PA */
72*4882a593Smuzhiyun #define DMA_DESC_ADDRESS_HI	0x08	/* upper 32 bits of PA, GENETv4+ */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Rx/Tx common counter group */
75*4882a593Smuzhiyun struct bcmgenet_pkt_counters {
76*4882a593Smuzhiyun 	u32	cnt_64;		/* RO Received/Transmited 64 bytes packet */
77*4882a593Smuzhiyun 	u32	cnt_127;	/* RO Rx/Tx 127 bytes packet */
78*4882a593Smuzhiyun 	u32	cnt_255;	/* RO Rx/Tx 65-255 bytes packet */
79*4882a593Smuzhiyun 	u32	cnt_511;	/* RO Rx/Tx 256-511 bytes packet */
80*4882a593Smuzhiyun 	u32	cnt_1023;	/* RO Rx/Tx 512-1023 bytes packet */
81*4882a593Smuzhiyun 	u32	cnt_1518;	/* RO Rx/Tx 1024-1518 bytes packet */
82*4882a593Smuzhiyun 	u32	cnt_mgv;	/* RO Rx/Tx 1519-1522 good VLAN packet */
83*4882a593Smuzhiyun 	u32	cnt_2047;	/* RO Rx/Tx 1522-2047 bytes packet*/
84*4882a593Smuzhiyun 	u32	cnt_4095;	/* RO Rx/Tx 2048-4095 bytes packet*/
85*4882a593Smuzhiyun 	u32	cnt_9216;	/* RO Rx/Tx 4096-9216 bytes packet*/
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* RSV, Receive Status Vector */
89*4882a593Smuzhiyun struct bcmgenet_rx_counters {
90*4882a593Smuzhiyun 	struct  bcmgenet_pkt_counters pkt_cnt;
91*4882a593Smuzhiyun 	u32	pkt;		/* RO (0x428) Received pkt count*/
92*4882a593Smuzhiyun 	u32	bytes;		/* RO Received byte count */
93*4882a593Smuzhiyun 	u32	mca;		/* RO # of Received multicast pkt */
94*4882a593Smuzhiyun 	u32	bca;		/* RO # of Receive broadcast pkt */
95*4882a593Smuzhiyun 	u32	fcs;		/* RO # of Received FCS error  */
96*4882a593Smuzhiyun 	u32	cf;		/* RO # of Received control frame pkt*/
97*4882a593Smuzhiyun 	u32	pf;		/* RO # of Received pause frame pkt */
98*4882a593Smuzhiyun 	u32	uo;		/* RO # of unknown op code pkt */
99*4882a593Smuzhiyun 	u32	aln;		/* RO # of alignment error count */
100*4882a593Smuzhiyun 	u32	flr;		/* RO # of frame length out of range count */
101*4882a593Smuzhiyun 	u32	cde;		/* RO # of code error pkt */
102*4882a593Smuzhiyun 	u32	fcr;		/* RO # of carrier sense error pkt */
103*4882a593Smuzhiyun 	u32	ovr;		/* RO # of oversize pkt*/
104*4882a593Smuzhiyun 	u32	jbr;		/* RO # of jabber count */
105*4882a593Smuzhiyun 	u32	mtue;		/* RO # of MTU error pkt*/
106*4882a593Smuzhiyun 	u32	pok;		/* RO # of Received good pkt */
107*4882a593Smuzhiyun 	u32	uc;		/* RO # of unicast pkt */
108*4882a593Smuzhiyun 	u32	ppp;		/* RO # of PPP pkt */
109*4882a593Smuzhiyun 	u32	rcrc;		/* RO (0x470),# of CRC match pkt */
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* TSV, Transmit Status Vector */
113*4882a593Smuzhiyun struct bcmgenet_tx_counters {
114*4882a593Smuzhiyun 	struct bcmgenet_pkt_counters pkt_cnt;
115*4882a593Smuzhiyun 	u32	pkts;		/* RO (0x4a8) Transmited pkt */
116*4882a593Smuzhiyun 	u32	mca;		/* RO # of xmited multicast pkt */
117*4882a593Smuzhiyun 	u32	bca;		/* RO # of xmited broadcast pkt */
118*4882a593Smuzhiyun 	u32	pf;		/* RO # of xmited pause frame count */
119*4882a593Smuzhiyun 	u32	cf;		/* RO # of xmited control frame count */
120*4882a593Smuzhiyun 	u32	fcs;		/* RO # of xmited FCS error count */
121*4882a593Smuzhiyun 	u32	ovr;		/* RO # of xmited oversize pkt */
122*4882a593Smuzhiyun 	u32	drf;		/* RO # of xmited deferral pkt */
123*4882a593Smuzhiyun 	u32	edf;		/* RO # of xmited Excessive deferral pkt*/
124*4882a593Smuzhiyun 	u32	scl;		/* RO # of xmited single collision pkt */
125*4882a593Smuzhiyun 	u32	mcl;		/* RO # of xmited multiple collision pkt*/
126*4882a593Smuzhiyun 	u32	lcl;		/* RO # of xmited late collision pkt */
127*4882a593Smuzhiyun 	u32	ecl;		/* RO # of xmited excessive collision pkt*/
128*4882a593Smuzhiyun 	u32	frg;		/* RO # of xmited fragments pkt*/
129*4882a593Smuzhiyun 	u32	ncl;		/* RO # of xmited total collision count */
130*4882a593Smuzhiyun 	u32	jbr;		/* RO # of xmited jabber count*/
131*4882a593Smuzhiyun 	u32	bytes;		/* RO # of xmited byte count */
132*4882a593Smuzhiyun 	u32	pok;		/* RO # of xmited good pkt */
133*4882a593Smuzhiyun 	u32	uc;		/* RO (0x0x4f0)# of xmited unitcast pkt */
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct bcmgenet_mib_counters {
137*4882a593Smuzhiyun 	struct bcmgenet_rx_counters rx;
138*4882a593Smuzhiyun 	struct bcmgenet_tx_counters tx;
139*4882a593Smuzhiyun 	u32	rx_runt_cnt;
140*4882a593Smuzhiyun 	u32	rx_runt_fcs;
141*4882a593Smuzhiyun 	u32	rx_runt_fcs_align;
142*4882a593Smuzhiyun 	u32	rx_runt_bytes;
143*4882a593Smuzhiyun 	u32	rbuf_ovflow_cnt;
144*4882a593Smuzhiyun 	u32	rbuf_err_cnt;
145*4882a593Smuzhiyun 	u32	mdf_err_cnt;
146*4882a593Smuzhiyun 	u32	alloc_rx_buff_failed;
147*4882a593Smuzhiyun 	u32	rx_dma_failed;
148*4882a593Smuzhiyun 	u32	tx_dma_failed;
149*4882a593Smuzhiyun 	u32	tx_realloc_tsb;
150*4882a593Smuzhiyun 	u32	tx_realloc_tsb_failed;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define UMAC_HD_BKP_CTRL		0x004
154*4882a593Smuzhiyun #define	 HD_FC_EN			(1 << 0)
155*4882a593Smuzhiyun #define  HD_FC_BKOFF_OK			(1 << 1)
156*4882a593Smuzhiyun #define  IPG_CONFIG_RX_SHIFT		2
157*4882a593Smuzhiyun #define  IPG_CONFIG_RX_MASK		0x1F
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define UMAC_CMD			0x008
160*4882a593Smuzhiyun #define  CMD_TX_EN			(1 << 0)
161*4882a593Smuzhiyun #define  CMD_RX_EN			(1 << 1)
162*4882a593Smuzhiyun #define  UMAC_SPEED_10			0
163*4882a593Smuzhiyun #define  UMAC_SPEED_100			1
164*4882a593Smuzhiyun #define  UMAC_SPEED_1000		2
165*4882a593Smuzhiyun #define  UMAC_SPEED_2500		3
166*4882a593Smuzhiyun #define  CMD_SPEED_SHIFT		2
167*4882a593Smuzhiyun #define  CMD_SPEED_MASK			3
168*4882a593Smuzhiyun #define  CMD_PROMISC			(1 << 4)
169*4882a593Smuzhiyun #define  CMD_PAD_EN			(1 << 5)
170*4882a593Smuzhiyun #define  CMD_CRC_FWD			(1 << 6)
171*4882a593Smuzhiyun #define  CMD_PAUSE_FWD			(1 << 7)
172*4882a593Smuzhiyun #define  CMD_RX_PAUSE_IGNORE		(1 << 8)
173*4882a593Smuzhiyun #define  CMD_TX_ADDR_INS		(1 << 9)
174*4882a593Smuzhiyun #define  CMD_HD_EN			(1 << 10)
175*4882a593Smuzhiyun #define  CMD_SW_RESET			(1 << 13)
176*4882a593Smuzhiyun #define  CMD_LCL_LOOP_EN		(1 << 15)
177*4882a593Smuzhiyun #define  CMD_AUTO_CONFIG		(1 << 22)
178*4882a593Smuzhiyun #define  CMD_CNTL_FRM_EN		(1 << 23)
179*4882a593Smuzhiyun #define  CMD_NO_LEN_CHK			(1 << 24)
180*4882a593Smuzhiyun #define  CMD_RMT_LOOP_EN		(1 << 25)
181*4882a593Smuzhiyun #define  CMD_PRBL_EN			(1 << 27)
182*4882a593Smuzhiyun #define  CMD_TX_PAUSE_IGNORE		(1 << 28)
183*4882a593Smuzhiyun #define  CMD_TX_RX_EN			(1 << 29)
184*4882a593Smuzhiyun #define  CMD_RUNT_FILTER_DIS		(1 << 30)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define UMAC_MAC0			0x00C
187*4882a593Smuzhiyun #define UMAC_MAC1			0x010
188*4882a593Smuzhiyun #define UMAC_MAX_FRAME_LEN		0x014
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define UMAC_MODE			0x44
191*4882a593Smuzhiyun #define  MODE_LINK_STATUS		(1 << 5)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define UMAC_EEE_CTRL			0x064
194*4882a593Smuzhiyun #define  EN_LPI_RX_PAUSE		(1 << 0)
195*4882a593Smuzhiyun #define  EN_LPI_TX_PFC			(1 << 1)
196*4882a593Smuzhiyun #define  EN_LPI_TX_PAUSE		(1 << 2)
197*4882a593Smuzhiyun #define  EEE_EN				(1 << 3)
198*4882a593Smuzhiyun #define  RX_FIFO_CHECK			(1 << 4)
199*4882a593Smuzhiyun #define  EEE_TX_CLK_DIS			(1 << 5)
200*4882a593Smuzhiyun #define  DIS_EEE_10M			(1 << 6)
201*4882a593Smuzhiyun #define  LP_IDLE_PREDICTION_MODE	(1 << 7)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define UMAC_EEE_LPI_TIMER		0x068
204*4882a593Smuzhiyun #define UMAC_EEE_WAKE_TIMER		0x06C
205*4882a593Smuzhiyun #define UMAC_EEE_REF_COUNT		0x070
206*4882a593Smuzhiyun #define  EEE_REFERENCE_COUNT_MASK	0xffff
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define UMAC_TX_FLUSH			0x334
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define UMAC_MIB_START			0x400
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define UMAC_MDIO_CMD			0x614
213*4882a593Smuzhiyun #define  MDIO_START_BUSY		(1 << 29)
214*4882a593Smuzhiyun #define  MDIO_READ_FAIL			(1 << 28)
215*4882a593Smuzhiyun #define  MDIO_RD			(2 << 26)
216*4882a593Smuzhiyun #define  MDIO_WR			(1 << 26)
217*4882a593Smuzhiyun #define  MDIO_PMD_SHIFT			21
218*4882a593Smuzhiyun #define  MDIO_PMD_MASK			0x1F
219*4882a593Smuzhiyun #define  MDIO_REG_SHIFT			16
220*4882a593Smuzhiyun #define  MDIO_REG_MASK			0x1F
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define UMAC_RBUF_OVFL_CNT_V1		0x61C
223*4882a593Smuzhiyun #define RBUF_OVFL_CNT_V2		0x80
224*4882a593Smuzhiyun #define RBUF_OVFL_CNT_V3PLUS		0x94
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define UMAC_MPD_CTRL			0x620
227*4882a593Smuzhiyun #define  MPD_EN				(1 << 0)
228*4882a593Smuzhiyun #define  MPD_PW_EN			(1 << 27)
229*4882a593Smuzhiyun #define  MPD_MSEQ_LEN_SHIFT		16
230*4882a593Smuzhiyun #define  MPD_MSEQ_LEN_MASK		0xFF
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define UMAC_MPD_PW_MS			0x624
233*4882a593Smuzhiyun #define UMAC_MPD_PW_LS			0x628
234*4882a593Smuzhiyun #define UMAC_RBUF_ERR_CNT_V1		0x634
235*4882a593Smuzhiyun #define RBUF_ERR_CNT_V2			0x84
236*4882a593Smuzhiyun #define RBUF_ERR_CNT_V3PLUS		0x98
237*4882a593Smuzhiyun #define UMAC_MDF_ERR_CNT		0x638
238*4882a593Smuzhiyun #define UMAC_MDF_CTRL			0x650
239*4882a593Smuzhiyun #define UMAC_MDF_ADDR			0x654
240*4882a593Smuzhiyun #define UMAC_MIB_CTRL			0x580
241*4882a593Smuzhiyun #define  MIB_RESET_RX			(1 << 0)
242*4882a593Smuzhiyun #define  MIB_RESET_RUNT			(1 << 1)
243*4882a593Smuzhiyun #define  MIB_RESET_TX			(1 << 2)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define RBUF_CTRL			0x00
246*4882a593Smuzhiyun #define  RBUF_64B_EN			(1 << 0)
247*4882a593Smuzhiyun #define  RBUF_ALIGN_2B			(1 << 1)
248*4882a593Smuzhiyun #define  RBUF_BAD_DIS			(1 << 2)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define RBUF_STATUS			0x0C
251*4882a593Smuzhiyun #define  RBUF_STATUS_WOL		(1 << 0)
252*4882a593Smuzhiyun #define  RBUF_STATUS_MPD_INTR_ACTIVE	(1 << 1)
253*4882a593Smuzhiyun #define  RBUF_STATUS_ACPI_INTR_ACTIVE	(1 << 2)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define RBUF_CHK_CTRL			0x14
256*4882a593Smuzhiyun #define  RBUF_RXCHK_EN			(1 << 0)
257*4882a593Smuzhiyun #define  RBUF_SKIP_FCS			(1 << 4)
258*4882a593Smuzhiyun #define  RBUF_L3_PARSE_DIS		(1 << 5)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define RBUF_ENERGY_CTRL		0x9c
261*4882a593Smuzhiyun #define  RBUF_EEE_EN			(1 << 0)
262*4882a593Smuzhiyun #define  RBUF_PM_EN			(1 << 1)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define RBUF_TBUF_SIZE_CTRL		0xb4
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define RBUF_HFB_CTRL_V1		0x38
267*4882a593Smuzhiyun #define  RBUF_HFB_FILTER_EN_SHIFT	16
268*4882a593Smuzhiyun #define  RBUF_HFB_FILTER_EN_MASK	0xffff0000
269*4882a593Smuzhiyun #define  RBUF_HFB_EN			(1 << 0)
270*4882a593Smuzhiyun #define  RBUF_HFB_256B			(1 << 1)
271*4882a593Smuzhiyun #define  RBUF_ACPI_EN			(1 << 2)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define RBUF_HFB_LEN_V1			0x3C
274*4882a593Smuzhiyun #define  RBUF_FLTR_LEN_MASK		0xFF
275*4882a593Smuzhiyun #define  RBUF_FLTR_LEN_SHIFT		8
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define TBUF_CTRL			0x00
278*4882a593Smuzhiyun #define  TBUF_64B_EN			(1 << 0)
279*4882a593Smuzhiyun #define TBUF_BP_MC			0x0C
280*4882a593Smuzhiyun #define TBUF_ENERGY_CTRL		0x14
281*4882a593Smuzhiyun #define  TBUF_EEE_EN			(1 << 0)
282*4882a593Smuzhiyun #define  TBUF_PM_EN			(1 << 1)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define TBUF_CTRL_V1			0x80
285*4882a593Smuzhiyun #define TBUF_BP_MC_V1			0xA0
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define HFB_CTRL			0x00
288*4882a593Smuzhiyun #define HFB_FLT_ENABLE_V3PLUS		0x04
289*4882a593Smuzhiyun #define HFB_FLT_LEN_V2			0x04
290*4882a593Smuzhiyun #define HFB_FLT_LEN_V3PLUS		0x1C
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* uniMac intrl2 registers */
293*4882a593Smuzhiyun #define INTRL2_CPU_STAT			0x00
294*4882a593Smuzhiyun #define INTRL2_CPU_SET			0x04
295*4882a593Smuzhiyun #define INTRL2_CPU_CLEAR		0x08
296*4882a593Smuzhiyun #define INTRL2_CPU_MASK_STATUS		0x0C
297*4882a593Smuzhiyun #define INTRL2_CPU_MASK_SET		0x10
298*4882a593Smuzhiyun #define INTRL2_CPU_MASK_CLEAR		0x14
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* INTRL2 instance 0 definitions */
301*4882a593Smuzhiyun #define UMAC_IRQ_SCB			(1 << 0)
302*4882a593Smuzhiyun #define UMAC_IRQ_EPHY			(1 << 1)
303*4882a593Smuzhiyun #define UMAC_IRQ_PHY_DET_R		(1 << 2)
304*4882a593Smuzhiyun #define UMAC_IRQ_PHY_DET_F		(1 << 3)
305*4882a593Smuzhiyun #define UMAC_IRQ_LINK_UP		(1 << 4)
306*4882a593Smuzhiyun #define UMAC_IRQ_LINK_DOWN		(1 << 5)
307*4882a593Smuzhiyun #define UMAC_IRQ_LINK_EVENT		(UMAC_IRQ_LINK_UP | UMAC_IRQ_LINK_DOWN)
308*4882a593Smuzhiyun #define UMAC_IRQ_UMAC			(1 << 6)
309*4882a593Smuzhiyun #define UMAC_IRQ_UMAC_TSV		(1 << 7)
310*4882a593Smuzhiyun #define UMAC_IRQ_TBUF_UNDERRUN		(1 << 8)
311*4882a593Smuzhiyun #define UMAC_IRQ_RBUF_OVERFLOW		(1 << 9)
312*4882a593Smuzhiyun #define UMAC_IRQ_HFB_SM			(1 << 10)
313*4882a593Smuzhiyun #define UMAC_IRQ_HFB_MM			(1 << 11)
314*4882a593Smuzhiyun #define UMAC_IRQ_MPD_R			(1 << 12)
315*4882a593Smuzhiyun #define UMAC_IRQ_WAKE_EVENT		(UMAC_IRQ_HFB_SM | UMAC_IRQ_HFB_MM | \
316*4882a593Smuzhiyun 					 UMAC_IRQ_MPD_R)
317*4882a593Smuzhiyun #define UMAC_IRQ_RXDMA_MBDONE		(1 << 13)
318*4882a593Smuzhiyun #define UMAC_IRQ_RXDMA_PDONE		(1 << 14)
319*4882a593Smuzhiyun #define UMAC_IRQ_RXDMA_BDONE		(1 << 15)
320*4882a593Smuzhiyun #define UMAC_IRQ_RXDMA_DONE		UMAC_IRQ_RXDMA_MBDONE
321*4882a593Smuzhiyun #define UMAC_IRQ_TXDMA_MBDONE		(1 << 16)
322*4882a593Smuzhiyun #define UMAC_IRQ_TXDMA_PDONE		(1 << 17)
323*4882a593Smuzhiyun #define UMAC_IRQ_TXDMA_BDONE		(1 << 18)
324*4882a593Smuzhiyun #define UMAC_IRQ_TXDMA_DONE		UMAC_IRQ_TXDMA_MBDONE
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* Only valid for GENETv3+ */
327*4882a593Smuzhiyun #define UMAC_IRQ_MDIO_DONE		(1 << 23)
328*4882a593Smuzhiyun #define UMAC_IRQ_MDIO_ERROR		(1 << 24)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* INTRL2 instance 1 definitions */
331*4882a593Smuzhiyun #define UMAC_IRQ1_TX_INTR_MASK		0xFFFF
332*4882a593Smuzhiyun #define UMAC_IRQ1_RX_INTR_MASK		0xFFFF
333*4882a593Smuzhiyun #define UMAC_IRQ1_RX_INTR_SHIFT		16
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* Register block offsets */
336*4882a593Smuzhiyun #define GENET_SYS_OFF			0x0000
337*4882a593Smuzhiyun #define GENET_GR_BRIDGE_OFF		0x0040
338*4882a593Smuzhiyun #define GENET_EXT_OFF			0x0080
339*4882a593Smuzhiyun #define GENET_INTRL2_0_OFF		0x0200
340*4882a593Smuzhiyun #define GENET_INTRL2_1_OFF		0x0240
341*4882a593Smuzhiyun #define GENET_RBUF_OFF			0x0300
342*4882a593Smuzhiyun #define GENET_UMAC_OFF			0x0800
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* SYS block offsets and register definitions */
345*4882a593Smuzhiyun #define SYS_REV_CTRL			0x00
346*4882a593Smuzhiyun #define SYS_PORT_CTRL			0x04
347*4882a593Smuzhiyun #define  PORT_MODE_INT_EPHY		0
348*4882a593Smuzhiyun #define  PORT_MODE_INT_GPHY		1
349*4882a593Smuzhiyun #define  PORT_MODE_EXT_EPHY		2
350*4882a593Smuzhiyun #define  PORT_MODE_EXT_GPHY		3
351*4882a593Smuzhiyun #define  PORT_MODE_EXT_RVMII_25		(4 | BIT(4))
352*4882a593Smuzhiyun #define  PORT_MODE_EXT_RVMII_50		4
353*4882a593Smuzhiyun #define  LED_ACT_SOURCE_MAC		(1 << 9)
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define SYS_RBUF_FLUSH_CTRL		0x08
356*4882a593Smuzhiyun #define SYS_TBUF_FLUSH_CTRL		0x0C
357*4882a593Smuzhiyun #define RBUF_FLUSH_CTRL_V1		0x04
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* Ext block register offsets and definitions */
360*4882a593Smuzhiyun #define EXT_EXT_PWR_MGMT		0x00
361*4882a593Smuzhiyun #define  EXT_PWR_DOWN_BIAS		(1 << 0)
362*4882a593Smuzhiyun #define  EXT_PWR_DOWN_DLL		(1 << 1)
363*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY		(1 << 2)
364*4882a593Smuzhiyun #define  EXT_PWR_DN_EN_LD		(1 << 3)
365*4882a593Smuzhiyun #define  EXT_ENERGY_DET			(1 << 4)
366*4882a593Smuzhiyun #define  EXT_IDDQ_FROM_PHY		(1 << 5)
367*4882a593Smuzhiyun #define  EXT_IDDQ_GLBL_PWR		(1 << 7)
368*4882a593Smuzhiyun #define  EXT_PHY_RESET			(1 << 8)
369*4882a593Smuzhiyun #define  EXT_ENERGY_DET_MASK		(1 << 12)
370*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY_TX		(1 << 16)
371*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY_RX		(1 << 17)
372*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY_SD		(1 << 18)
373*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY_RD		(1 << 19)
374*4882a593Smuzhiyun #define  EXT_PWR_DOWN_PHY_EN		(1 << 20)
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define EXT_RGMII_OOB_CTRL		0x0C
377*4882a593Smuzhiyun #define  RGMII_MODE_EN_V123		(1 << 0)
378*4882a593Smuzhiyun #define  RGMII_LINK			(1 << 4)
379*4882a593Smuzhiyun #define  OOB_DISABLE			(1 << 5)
380*4882a593Smuzhiyun #define  RGMII_MODE_EN			(1 << 6)
381*4882a593Smuzhiyun #define  ID_MODE_DIS			(1 << 16)
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define EXT_GPHY_CTRL			0x1C
384*4882a593Smuzhiyun #define  EXT_CFG_IDDQ_BIAS		(1 << 0)
385*4882a593Smuzhiyun #define  EXT_CFG_PWR_DOWN		(1 << 1)
386*4882a593Smuzhiyun #define  EXT_CK25_DIS			(1 << 4)
387*4882a593Smuzhiyun #define  EXT_GPHY_RESET			(1 << 5)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* DMA rings size */
390*4882a593Smuzhiyun #define DMA_RING_SIZE			(0x40)
391*4882a593Smuzhiyun #define DMA_RINGS_SIZE			(DMA_RING_SIZE * (DESC_INDEX + 1))
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /* DMA registers common definitions */
394*4882a593Smuzhiyun #define DMA_RW_POINTER_MASK		0x1FF
395*4882a593Smuzhiyun #define DMA_P_INDEX_DISCARD_CNT_MASK	0xFFFF
396*4882a593Smuzhiyun #define DMA_P_INDEX_DISCARD_CNT_SHIFT	16
397*4882a593Smuzhiyun #define DMA_BUFFER_DONE_CNT_MASK	0xFFFF
398*4882a593Smuzhiyun #define DMA_BUFFER_DONE_CNT_SHIFT	16
399*4882a593Smuzhiyun #define DMA_P_INDEX_MASK		0xFFFF
400*4882a593Smuzhiyun #define DMA_C_INDEX_MASK		0xFFFF
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* DMA ring size register */
403*4882a593Smuzhiyun #define DMA_RING_SIZE_MASK		0xFFFF
404*4882a593Smuzhiyun #define DMA_RING_SIZE_SHIFT		16
405*4882a593Smuzhiyun #define DMA_RING_BUFFER_SIZE_MASK	0xFFFF
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* DMA interrupt threshold register */
408*4882a593Smuzhiyun #define DMA_INTR_THRESHOLD_MASK		0x01FF
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* DMA XON/XOFF register */
411*4882a593Smuzhiyun #define DMA_XON_THREHOLD_MASK		0xFFFF
412*4882a593Smuzhiyun #define DMA_XOFF_THRESHOLD_MASK		0xFFFF
413*4882a593Smuzhiyun #define DMA_XOFF_THRESHOLD_SHIFT	16
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* DMA flow period register */
416*4882a593Smuzhiyun #define DMA_FLOW_PERIOD_MASK		0xFFFF
417*4882a593Smuzhiyun #define DMA_MAX_PKT_SIZE_MASK		0xFFFF
418*4882a593Smuzhiyun #define DMA_MAX_PKT_SIZE_SHIFT		16
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /* DMA control register */
422*4882a593Smuzhiyun #define DMA_EN				(1 << 0)
423*4882a593Smuzhiyun #define DMA_RING_BUF_EN_SHIFT		0x01
424*4882a593Smuzhiyun #define DMA_RING_BUF_EN_MASK		0xFFFF
425*4882a593Smuzhiyun #define DMA_TSB_SWAP_EN			(1 << 20)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /* DMA status register */
428*4882a593Smuzhiyun #define DMA_DISABLED			(1 << 0)
429*4882a593Smuzhiyun #define DMA_DESC_RAM_INIT_BUSY		(1 << 1)
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* DMA SCB burst size register */
432*4882a593Smuzhiyun #define DMA_SCB_BURST_SIZE_MASK		0x1F
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* DMA activity vector register */
435*4882a593Smuzhiyun #define DMA_ACTIVITY_VECTOR_MASK	0x1FFFF
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* DMA backpressure mask register */
438*4882a593Smuzhiyun #define DMA_BACKPRESSURE_MASK		0x1FFFF
439*4882a593Smuzhiyun #define DMA_PFC_ENABLE			(1 << 31)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* DMA backpressure status register */
442*4882a593Smuzhiyun #define DMA_BACKPRESSURE_STATUS_MASK	0x1FFFF
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* DMA override register */
445*4882a593Smuzhiyun #define DMA_LITTLE_ENDIAN_MODE		(1 << 0)
446*4882a593Smuzhiyun #define DMA_REGISTER_MODE		(1 << 1)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /* DMA timeout register */
449*4882a593Smuzhiyun #define DMA_TIMEOUT_MASK		0xFFFF
450*4882a593Smuzhiyun #define DMA_TIMEOUT_VAL			5000	/* micro seconds */
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* TDMA rate limiting control register */
453*4882a593Smuzhiyun #define DMA_RATE_LIMIT_EN_MASK		0xFFFF
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* TDMA arbitration control register */
456*4882a593Smuzhiyun #define DMA_ARBITER_MODE_MASK		0x03
457*4882a593Smuzhiyun #define DMA_RING_BUF_PRIORITY_MASK	0x1F
458*4882a593Smuzhiyun #define DMA_RING_BUF_PRIORITY_SHIFT	5
459*4882a593Smuzhiyun #define DMA_PRIO_REG_INDEX(q)		((q) / 6)
460*4882a593Smuzhiyun #define DMA_PRIO_REG_SHIFT(q)		(((q) % 6) * DMA_RING_BUF_PRIORITY_SHIFT)
461*4882a593Smuzhiyun #define DMA_RATE_ADJ_MASK		0xFF
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* Tx/Rx Dma Descriptor common bits*/
464*4882a593Smuzhiyun #define DMA_BUFLENGTH_MASK		0x0fff
465*4882a593Smuzhiyun #define DMA_BUFLENGTH_SHIFT		16
466*4882a593Smuzhiyun #define DMA_OWN				0x8000
467*4882a593Smuzhiyun #define DMA_EOP				0x4000
468*4882a593Smuzhiyun #define DMA_SOP				0x2000
469*4882a593Smuzhiyun #define DMA_WRAP			0x1000
470*4882a593Smuzhiyun /* Tx specific Dma descriptor bits */
471*4882a593Smuzhiyun #define DMA_TX_UNDERRUN			0x0200
472*4882a593Smuzhiyun #define DMA_TX_APPEND_CRC		0x0040
473*4882a593Smuzhiyun #define DMA_TX_OW_CRC			0x0020
474*4882a593Smuzhiyun #define DMA_TX_DO_CSUM			0x0010
475*4882a593Smuzhiyun #define DMA_TX_QTAG_SHIFT		7
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* Rx Specific Dma descriptor bits */
478*4882a593Smuzhiyun #define DMA_RX_CHK_V3PLUS		0x8000
479*4882a593Smuzhiyun #define DMA_RX_CHK_V12			0x1000
480*4882a593Smuzhiyun #define DMA_RX_BRDCAST			0x0040
481*4882a593Smuzhiyun #define DMA_RX_MULT			0x0020
482*4882a593Smuzhiyun #define DMA_RX_LG			0x0010
483*4882a593Smuzhiyun #define DMA_RX_NO			0x0008
484*4882a593Smuzhiyun #define DMA_RX_RXER			0x0004
485*4882a593Smuzhiyun #define DMA_RX_CRC_ERROR		0x0002
486*4882a593Smuzhiyun #define DMA_RX_OV			0x0001
487*4882a593Smuzhiyun #define DMA_RX_FI_MASK			0x001F
488*4882a593Smuzhiyun #define DMA_RX_FI_SHIFT			0x0007
489*4882a593Smuzhiyun #define DMA_DESC_ALLOC_MASK		0x00FF
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define DMA_ARBITER_RR			0x00
492*4882a593Smuzhiyun #define DMA_ARBITER_WRR			0x01
493*4882a593Smuzhiyun #define DMA_ARBITER_SP			0x02
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun struct enet_cb {
496*4882a593Smuzhiyun 	struct sk_buff      *skb;
497*4882a593Smuzhiyun 	void __iomem *bd_addr;
498*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_ADDR(dma_addr);
499*4882a593Smuzhiyun 	DEFINE_DMA_UNMAP_LEN(dma_len);
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* power management mode */
503*4882a593Smuzhiyun enum bcmgenet_power_mode {
504*4882a593Smuzhiyun 	GENET_POWER_CABLE_SENSE = 0,
505*4882a593Smuzhiyun 	GENET_POWER_PASSIVE,
506*4882a593Smuzhiyun 	GENET_POWER_WOL_MAGIC,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun struct bcmgenet_priv;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* We support both runtime GENET detection and compile-time
512*4882a593Smuzhiyun  * to optimize code-paths for a given hardware
513*4882a593Smuzhiyun  */
514*4882a593Smuzhiyun enum bcmgenet_version {
515*4882a593Smuzhiyun 	GENET_V1 = 1,
516*4882a593Smuzhiyun 	GENET_V2,
517*4882a593Smuzhiyun 	GENET_V3,
518*4882a593Smuzhiyun 	GENET_V4,
519*4882a593Smuzhiyun 	GENET_V5
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #define GENET_IS_V1(p)	((p)->version == GENET_V1)
523*4882a593Smuzhiyun #define GENET_IS_V2(p)	((p)->version == GENET_V2)
524*4882a593Smuzhiyun #define GENET_IS_V3(p)	((p)->version == GENET_V3)
525*4882a593Smuzhiyun #define GENET_IS_V4(p)	((p)->version == GENET_V4)
526*4882a593Smuzhiyun #define GENET_IS_V5(p)	((p)->version == GENET_V5)
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* Hardware flags */
529*4882a593Smuzhiyun #define GENET_HAS_40BITS	(1 << 0)
530*4882a593Smuzhiyun #define GENET_HAS_EXT		(1 << 1)
531*4882a593Smuzhiyun #define GENET_HAS_MDIO_INTR	(1 << 2)
532*4882a593Smuzhiyun #define GENET_HAS_MOCA_LINK_DET	(1 << 3)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* BCMGENET hardware parameters, keep this structure nicely aligned
535*4882a593Smuzhiyun  * since it is going to be used in hot paths
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun struct bcmgenet_hw_params {
538*4882a593Smuzhiyun 	u8		tx_queues;
539*4882a593Smuzhiyun 	u8		tx_bds_per_q;
540*4882a593Smuzhiyun 	u8		rx_queues;
541*4882a593Smuzhiyun 	u8		rx_bds_per_q;
542*4882a593Smuzhiyun 	u8		bp_in_en_shift;
543*4882a593Smuzhiyun 	u32		bp_in_mask;
544*4882a593Smuzhiyun 	u8		hfb_filter_cnt;
545*4882a593Smuzhiyun 	u8		hfb_filter_size;
546*4882a593Smuzhiyun 	u8		qtag_mask;
547*4882a593Smuzhiyun 	u16		tbuf_offset;
548*4882a593Smuzhiyun 	u32		hfb_offset;
549*4882a593Smuzhiyun 	u32		hfb_reg_offset;
550*4882a593Smuzhiyun 	u32		rdma_offset;
551*4882a593Smuzhiyun 	u32		tdma_offset;
552*4882a593Smuzhiyun 	u32		words_per_bd;
553*4882a593Smuzhiyun 	u32		flags;
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun struct bcmgenet_skb_cb {
557*4882a593Smuzhiyun 	struct enet_cb *first_cb;	/* First control block of SKB */
558*4882a593Smuzhiyun 	struct enet_cb *last_cb;	/* Last control block of SKB */
559*4882a593Smuzhiyun 	unsigned int bytes_sent;	/* bytes on the wire (no TSB) */
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #define GENET_CB(skb)	((struct bcmgenet_skb_cb *)((skb)->cb))
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun struct bcmgenet_tx_ring {
565*4882a593Smuzhiyun 	spinlock_t	lock;		/* ring lock */
566*4882a593Smuzhiyun 	struct napi_struct napi;	/* NAPI per tx queue */
567*4882a593Smuzhiyun 	unsigned long	packets;
568*4882a593Smuzhiyun 	unsigned long	bytes;
569*4882a593Smuzhiyun 	unsigned int	index;		/* ring index */
570*4882a593Smuzhiyun 	unsigned int	queue;		/* queue index */
571*4882a593Smuzhiyun 	struct enet_cb	*cbs;		/* tx ring buffer control block*/
572*4882a593Smuzhiyun 	unsigned int	size;		/* size of each tx ring */
573*4882a593Smuzhiyun 	unsigned int    clean_ptr;      /* Tx ring clean pointer */
574*4882a593Smuzhiyun 	unsigned int	c_index;	/* last consumer index of each ring*/
575*4882a593Smuzhiyun 	unsigned int	free_bds;	/* # of free bds for each ring */
576*4882a593Smuzhiyun 	unsigned int	write_ptr;	/* Tx ring write pointer SW copy */
577*4882a593Smuzhiyun 	unsigned int	prod_index;	/* Tx ring producer index SW copy */
578*4882a593Smuzhiyun 	unsigned int	cb_ptr;		/* Tx ring initial CB ptr */
579*4882a593Smuzhiyun 	unsigned int	end_ptr;	/* Tx ring end CB ptr */
580*4882a593Smuzhiyun 	void (*int_enable)(struct bcmgenet_tx_ring *);
581*4882a593Smuzhiyun 	void (*int_disable)(struct bcmgenet_tx_ring *);
582*4882a593Smuzhiyun 	struct bcmgenet_priv *priv;
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun struct bcmgenet_net_dim {
586*4882a593Smuzhiyun 	u16		use_dim;
587*4882a593Smuzhiyun 	u16		event_ctr;
588*4882a593Smuzhiyun 	unsigned long	packets;
589*4882a593Smuzhiyun 	unsigned long	bytes;
590*4882a593Smuzhiyun 	struct dim	dim;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct bcmgenet_rx_ring {
594*4882a593Smuzhiyun 	struct napi_struct napi;	/* Rx NAPI struct */
595*4882a593Smuzhiyun 	unsigned long	bytes;
596*4882a593Smuzhiyun 	unsigned long	packets;
597*4882a593Smuzhiyun 	unsigned long	errors;
598*4882a593Smuzhiyun 	unsigned long	dropped;
599*4882a593Smuzhiyun 	unsigned int	index;		/* Rx ring index */
600*4882a593Smuzhiyun 	struct enet_cb	*cbs;		/* Rx ring buffer control block */
601*4882a593Smuzhiyun 	unsigned int	size;		/* Rx ring size */
602*4882a593Smuzhiyun 	unsigned int	c_index;	/* Rx last consumer index */
603*4882a593Smuzhiyun 	unsigned int	read_ptr;	/* Rx ring read pointer */
604*4882a593Smuzhiyun 	unsigned int	cb_ptr;		/* Rx ring initial CB ptr */
605*4882a593Smuzhiyun 	unsigned int	end_ptr;	/* Rx ring end CB ptr */
606*4882a593Smuzhiyun 	unsigned int	old_discards;
607*4882a593Smuzhiyun 	struct bcmgenet_net_dim dim;
608*4882a593Smuzhiyun 	u32		rx_max_coalesced_frames;
609*4882a593Smuzhiyun 	u32		rx_coalesce_usecs;
610*4882a593Smuzhiyun 	void (*int_enable)(struct bcmgenet_rx_ring *);
611*4882a593Smuzhiyun 	void (*int_disable)(struct bcmgenet_rx_ring *);
612*4882a593Smuzhiyun 	struct bcmgenet_priv *priv;
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun enum bcmgenet_rxnfc_state {
616*4882a593Smuzhiyun 	BCMGENET_RXNFC_STATE_UNUSED = 0,
617*4882a593Smuzhiyun 	BCMGENET_RXNFC_STATE_DISABLED,
618*4882a593Smuzhiyun 	BCMGENET_RXNFC_STATE_ENABLED
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun struct bcmgenet_rxnfc_rule {
622*4882a593Smuzhiyun 	struct	list_head list;
623*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec	fs;
624*4882a593Smuzhiyun 	enum bcmgenet_rxnfc_state state;
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun /* device context */
628*4882a593Smuzhiyun struct bcmgenet_priv {
629*4882a593Smuzhiyun 	void __iomem *base;
630*4882a593Smuzhiyun 	enum bcmgenet_version version;
631*4882a593Smuzhiyun 	struct net_device *dev;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* transmit variables */
634*4882a593Smuzhiyun 	void __iomem *tx_bds;
635*4882a593Smuzhiyun 	struct enet_cb *tx_cbs;
636*4882a593Smuzhiyun 	unsigned int num_tx_bds;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	struct bcmgenet_tx_ring tx_rings[DESC_INDEX + 1];
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* receive variables */
641*4882a593Smuzhiyun 	void __iomem *rx_bds;
642*4882a593Smuzhiyun 	struct enet_cb *rx_cbs;
643*4882a593Smuzhiyun 	unsigned int num_rx_bds;
644*4882a593Smuzhiyun 	unsigned int rx_buf_len;
645*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule rxnfc_rules[MAX_NUM_OF_FS_RULES];
646*4882a593Smuzhiyun 	struct list_head rxnfc_list;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	struct bcmgenet_rx_ring rx_rings[DESC_INDEX + 1];
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* other misc variables */
651*4882a593Smuzhiyun 	struct bcmgenet_hw_params *hw_params;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* MDIO bus variables */
654*4882a593Smuzhiyun 	wait_queue_head_t wq;
655*4882a593Smuzhiyun 	bool internal_phy;
656*4882a593Smuzhiyun 	struct device_node *phy_dn;
657*4882a593Smuzhiyun 	struct device_node *mdio_dn;
658*4882a593Smuzhiyun 	struct mii_bus *mii_bus;
659*4882a593Smuzhiyun 	u16 gphy_rev;
660*4882a593Smuzhiyun 	struct clk *clk_eee;
661*4882a593Smuzhiyun 	bool clk_eee_enabled;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* PHY device variables */
664*4882a593Smuzhiyun 	int old_link;
665*4882a593Smuzhiyun 	int old_speed;
666*4882a593Smuzhiyun 	int old_duplex;
667*4882a593Smuzhiyun 	int old_pause;
668*4882a593Smuzhiyun 	phy_interface_t phy_interface;
669*4882a593Smuzhiyun 	int phy_addr;
670*4882a593Smuzhiyun 	int ext_phy;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Interrupt variables */
673*4882a593Smuzhiyun 	struct work_struct bcmgenet_irq_work;
674*4882a593Smuzhiyun 	int irq0;
675*4882a593Smuzhiyun 	int irq1;
676*4882a593Smuzhiyun 	int wol_irq;
677*4882a593Smuzhiyun 	bool wol_irq_disabled;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* shared status */
680*4882a593Smuzhiyun 	spinlock_t lock;
681*4882a593Smuzhiyun 	unsigned int irq0_stat;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/* HW descriptors/checksum variables */
684*4882a593Smuzhiyun 	bool crc_fwd_en;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	u32 dma_max_burst_length;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	u32 msg_enable;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	struct clk *clk;
691*4882a593Smuzhiyun 	struct platform_device *pdev;
692*4882a593Smuzhiyun 	struct platform_device *mii_pdev;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* WOL */
695*4882a593Smuzhiyun 	struct clk *clk_wol;
696*4882a593Smuzhiyun 	u32 wolopts;
697*4882a593Smuzhiyun 	u8 sopass[SOPASS_MAX];
698*4882a593Smuzhiyun 	bool wol_active;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	struct bcmgenet_mib_counters mib;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	struct ethtool_eee eee;
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define GENET_IO_MACRO(name, offset)					\
706*4882a593Smuzhiyun static inline u32 bcmgenet_##name##_readl(struct bcmgenet_priv *priv,	\
707*4882a593Smuzhiyun 					u32 off)			\
708*4882a593Smuzhiyun {									\
709*4882a593Smuzhiyun 	/* MIPS chips strapped for BE will automagically configure the	\
710*4882a593Smuzhiyun 	 * peripheral registers for CPU-native byte order.		\
711*4882a593Smuzhiyun 	 */								\
712*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) \
713*4882a593Smuzhiyun 		return __raw_readl(priv->base + offset + off);		\
714*4882a593Smuzhiyun 	else								\
715*4882a593Smuzhiyun 		return readl_relaxed(priv->base + offset + off);	\
716*4882a593Smuzhiyun }									\
717*4882a593Smuzhiyun static inline void bcmgenet_##name##_writel(struct bcmgenet_priv *priv,	\
718*4882a593Smuzhiyun 					u32 val, u32 off)		\
719*4882a593Smuzhiyun {									\
720*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) \
721*4882a593Smuzhiyun 		__raw_writel(val, priv->base + offset + off);		\
722*4882a593Smuzhiyun 	else								\
723*4882a593Smuzhiyun 		writel_relaxed(val, priv->base + offset + off);		\
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun GENET_IO_MACRO(ext, GENET_EXT_OFF);
727*4882a593Smuzhiyun GENET_IO_MACRO(umac, GENET_UMAC_OFF);
728*4882a593Smuzhiyun GENET_IO_MACRO(sys, GENET_SYS_OFF);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /* interrupt l2 registers accessors */
731*4882a593Smuzhiyun GENET_IO_MACRO(intrl2_0, GENET_INTRL2_0_OFF);
732*4882a593Smuzhiyun GENET_IO_MACRO(intrl2_1, GENET_INTRL2_1_OFF);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun /* HFB register accessors  */
735*4882a593Smuzhiyun GENET_IO_MACRO(hfb, priv->hw_params->hfb_offset);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* GENET v2+ HFB control and filter len helpers */
738*4882a593Smuzhiyun GENET_IO_MACRO(hfb_reg, priv->hw_params->hfb_reg_offset);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun /* RBUF register accessors */
741*4882a593Smuzhiyun GENET_IO_MACRO(rbuf, GENET_RBUF_OFF);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* MDIO routines */
744*4882a593Smuzhiyun int bcmgenet_mii_init(struct net_device *dev);
745*4882a593Smuzhiyun int bcmgenet_mii_config(struct net_device *dev, bool init);
746*4882a593Smuzhiyun int bcmgenet_mii_probe(struct net_device *dev);
747*4882a593Smuzhiyun void bcmgenet_mii_exit(struct net_device *dev);
748*4882a593Smuzhiyun void bcmgenet_phy_power_set(struct net_device *dev, bool enable);
749*4882a593Smuzhiyun void bcmgenet_mii_setup(struct net_device *dev);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* Wake-on-LAN routines */
752*4882a593Smuzhiyun void bcmgenet_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
753*4882a593Smuzhiyun int bcmgenet_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
754*4882a593Smuzhiyun int bcmgenet_wol_power_down_cfg(struct bcmgenet_priv *priv,
755*4882a593Smuzhiyun 				enum bcmgenet_power_mode mode);
756*4882a593Smuzhiyun void bcmgenet_wol_power_up_cfg(struct bcmgenet_priv *priv,
757*4882a593Smuzhiyun 			       enum bcmgenet_power_mode mode);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #endif /* __BCMGENET_H__ */
760