xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/broadcom/genet/bcmgenet.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom GENET (Gigabit Ethernet) controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014-2020 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define pr_fmt(fmt)				"bcmgenet: " fmt
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/acpi.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/fcntl.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/if_ether.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/pm.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <net/arp.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/mii.h>
29*4882a593Smuzhiyun #include <linux/ethtool.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/inetdevice.h>
32*4882a593Smuzhiyun #include <linux/etherdevice.h>
33*4882a593Smuzhiyun #include <linux/skbuff.h>
34*4882a593Smuzhiyun #include <linux/in.h>
35*4882a593Smuzhiyun #include <linux/ip.h>
36*4882a593Smuzhiyun #include <linux/ipv6.h>
37*4882a593Smuzhiyun #include <linux/phy.h>
38*4882a593Smuzhiyun #include <linux/platform_data/bcmgenet.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <asm/unaligned.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "bcmgenet.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Maximum number of hardware queues, downsized if needed */
45*4882a593Smuzhiyun #define GENET_MAX_MQ_CNT	4
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Default highest priority queue for multi queue support */
48*4882a593Smuzhiyun #define GENET_Q0_PRIORITY	0
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define GENET_Q16_RX_BD_CNT	\
51*4882a593Smuzhiyun 	(TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
52*4882a593Smuzhiyun #define GENET_Q16_TX_BD_CNT	\
53*4882a593Smuzhiyun 	(TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define RX_BUF_LENGTH		2048
56*4882a593Smuzhiyun #define SKB_ALIGNMENT		32
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Tx/Rx DMA register offset, skip 256 descriptors */
59*4882a593Smuzhiyun #define WORDS_PER_BD(p)		(p->hw_params->words_per_bd)
60*4882a593Smuzhiyun #define DMA_DESC_SIZE		(WORDS_PER_BD(priv) * sizeof(u32))
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define GENET_TDMA_REG_OFF	(priv->hw_params->tdma_offset + \
63*4882a593Smuzhiyun 				TOTAL_DESC * DMA_DESC_SIZE)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define GENET_RDMA_REG_OFF	(priv->hw_params->rdma_offset + \
66*4882a593Smuzhiyun 				TOTAL_DESC * DMA_DESC_SIZE)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Forward declarations */
69*4882a593Smuzhiyun static void bcmgenet_set_rx_mode(struct net_device *dev);
70*4882a593Smuzhiyun 
bcmgenet_writel(u32 value,void __iomem * offset)71*4882a593Smuzhiyun static inline void bcmgenet_writel(u32 value, void __iomem *offset)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	/* MIPS chips strapped for BE will automagically configure the
74*4882a593Smuzhiyun 	 * peripheral registers for CPU-native byte order.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
77*4882a593Smuzhiyun 		__raw_writel(value, offset);
78*4882a593Smuzhiyun 	else
79*4882a593Smuzhiyun 		writel_relaxed(value, offset);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
bcmgenet_readl(void __iomem * offset)82*4882a593Smuzhiyun static inline u32 bcmgenet_readl(void __iomem *offset)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
85*4882a593Smuzhiyun 		return __raw_readl(offset);
86*4882a593Smuzhiyun 	else
87*4882a593Smuzhiyun 		return readl_relaxed(offset);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
dmadesc_set_length_status(struct bcmgenet_priv * priv,void __iomem * d,u32 value)90*4882a593Smuzhiyun static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
91*4882a593Smuzhiyun 					     void __iomem *d, u32 value)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	bcmgenet_writel(value, d + DMA_DESC_LENGTH_STATUS);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
dmadesc_set_addr(struct bcmgenet_priv * priv,void __iomem * d,dma_addr_t addr)96*4882a593Smuzhiyun static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
97*4882a593Smuzhiyun 				    void __iomem *d,
98*4882a593Smuzhiyun 				    dma_addr_t addr)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	bcmgenet_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Register writes to GISB bus can take couple hundred nanoseconds
103*4882a593Smuzhiyun 	 * and are done for each packet, save these expensive writes unless
104*4882a593Smuzhiyun 	 * the platform is explicitly configured for 64-bits/LPAE.
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
107*4882a593Smuzhiyun 	if (priv->hw_params->flags & GENET_HAS_40BITS)
108*4882a593Smuzhiyun 		bcmgenet_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Combined address + length/status setter */
dmadesc_set(struct bcmgenet_priv * priv,void __iomem * d,dma_addr_t addr,u32 val)113*4882a593Smuzhiyun static inline void dmadesc_set(struct bcmgenet_priv *priv,
114*4882a593Smuzhiyun 			       void __iomem *d, dma_addr_t addr, u32 val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	dmadesc_set_addr(priv, d, addr);
117*4882a593Smuzhiyun 	dmadesc_set_length_status(priv, d, val);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
dmadesc_get_addr(struct bcmgenet_priv * priv,void __iomem * d)120*4882a593Smuzhiyun static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
121*4882a593Smuzhiyun 					  void __iomem *d)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	dma_addr_t addr;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	addr = bcmgenet_readl(d + DMA_DESC_ADDRESS_LO);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Register writes to GISB bus can take couple hundred nanoseconds
128*4882a593Smuzhiyun 	 * and are done for each packet, save these expensive writes unless
129*4882a593Smuzhiyun 	 * the platform is explicitly configured for 64-bits/LPAE.
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
132*4882a593Smuzhiyun 	if (priv->hw_params->flags & GENET_HAS_40BITS)
133*4882a593Smuzhiyun 		addr |= (u64)bcmgenet_readl(d + DMA_DESC_ADDRESS_HI) << 32;
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun 	return addr;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define GENET_VER_FMT	"%1d.%1d EPHY: 0x%04x"
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define GENET_MSG_DEFAULT	(NETIF_MSG_DRV | NETIF_MSG_PROBE | \
141*4882a593Smuzhiyun 				NETIF_MSG_LINK)
142*4882a593Smuzhiyun 
bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv * priv)143*4882a593Smuzhiyun static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
146*4882a593Smuzhiyun 		return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
147*4882a593Smuzhiyun 	else
148*4882a593Smuzhiyun 		return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv * priv,u32 val)151*4882a593Smuzhiyun static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
154*4882a593Smuzhiyun 		bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
155*4882a593Smuzhiyun 	else
156*4882a593Smuzhiyun 		bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* These macros are defined to deal with register map change
160*4882a593Smuzhiyun  * between GENET1.1 and GENET2. Only those currently being used
161*4882a593Smuzhiyun  * by driver are defined.
162*4882a593Smuzhiyun  */
bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv * priv)163*4882a593Smuzhiyun static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
166*4882a593Smuzhiyun 		return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
167*4882a593Smuzhiyun 	else
168*4882a593Smuzhiyun 		return bcmgenet_readl(priv->base +
169*4882a593Smuzhiyun 				      priv->hw_params->tbuf_offset + TBUF_CTRL);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv * priv,u32 val)172*4882a593Smuzhiyun static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
175*4882a593Smuzhiyun 		bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
176*4882a593Smuzhiyun 	else
177*4882a593Smuzhiyun 		bcmgenet_writel(val, priv->base +
178*4882a593Smuzhiyun 				priv->hw_params->tbuf_offset + TBUF_CTRL);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
bcmgenet_bp_mc_get(struct bcmgenet_priv * priv)181*4882a593Smuzhiyun static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
184*4882a593Smuzhiyun 		return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
185*4882a593Smuzhiyun 	else
186*4882a593Smuzhiyun 		return bcmgenet_readl(priv->base +
187*4882a593Smuzhiyun 				      priv->hw_params->tbuf_offset + TBUF_BP_MC);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
bcmgenet_bp_mc_set(struct bcmgenet_priv * priv,u32 val)190*4882a593Smuzhiyun static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
193*4882a593Smuzhiyun 		bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
194*4882a593Smuzhiyun 	else
195*4882a593Smuzhiyun 		bcmgenet_writel(val, priv->base +
196*4882a593Smuzhiyun 				priv->hw_params->tbuf_offset + TBUF_BP_MC);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* RX/TX DMA register accessors */
200*4882a593Smuzhiyun enum dma_reg {
201*4882a593Smuzhiyun 	DMA_RING_CFG = 0,
202*4882a593Smuzhiyun 	DMA_CTRL,
203*4882a593Smuzhiyun 	DMA_STATUS,
204*4882a593Smuzhiyun 	DMA_SCB_BURST_SIZE,
205*4882a593Smuzhiyun 	DMA_ARB_CTRL,
206*4882a593Smuzhiyun 	DMA_PRIORITY_0,
207*4882a593Smuzhiyun 	DMA_PRIORITY_1,
208*4882a593Smuzhiyun 	DMA_PRIORITY_2,
209*4882a593Smuzhiyun 	DMA_INDEX2RING_0,
210*4882a593Smuzhiyun 	DMA_INDEX2RING_1,
211*4882a593Smuzhiyun 	DMA_INDEX2RING_2,
212*4882a593Smuzhiyun 	DMA_INDEX2RING_3,
213*4882a593Smuzhiyun 	DMA_INDEX2RING_4,
214*4882a593Smuzhiyun 	DMA_INDEX2RING_5,
215*4882a593Smuzhiyun 	DMA_INDEX2RING_6,
216*4882a593Smuzhiyun 	DMA_INDEX2RING_7,
217*4882a593Smuzhiyun 	DMA_RING0_TIMEOUT,
218*4882a593Smuzhiyun 	DMA_RING1_TIMEOUT,
219*4882a593Smuzhiyun 	DMA_RING2_TIMEOUT,
220*4882a593Smuzhiyun 	DMA_RING3_TIMEOUT,
221*4882a593Smuzhiyun 	DMA_RING4_TIMEOUT,
222*4882a593Smuzhiyun 	DMA_RING5_TIMEOUT,
223*4882a593Smuzhiyun 	DMA_RING6_TIMEOUT,
224*4882a593Smuzhiyun 	DMA_RING7_TIMEOUT,
225*4882a593Smuzhiyun 	DMA_RING8_TIMEOUT,
226*4882a593Smuzhiyun 	DMA_RING9_TIMEOUT,
227*4882a593Smuzhiyun 	DMA_RING10_TIMEOUT,
228*4882a593Smuzhiyun 	DMA_RING11_TIMEOUT,
229*4882a593Smuzhiyun 	DMA_RING12_TIMEOUT,
230*4882a593Smuzhiyun 	DMA_RING13_TIMEOUT,
231*4882a593Smuzhiyun 	DMA_RING14_TIMEOUT,
232*4882a593Smuzhiyun 	DMA_RING15_TIMEOUT,
233*4882a593Smuzhiyun 	DMA_RING16_TIMEOUT,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const u8 bcmgenet_dma_regs_v3plus[] = {
237*4882a593Smuzhiyun 	[DMA_RING_CFG]		= 0x00,
238*4882a593Smuzhiyun 	[DMA_CTRL]		= 0x04,
239*4882a593Smuzhiyun 	[DMA_STATUS]		= 0x08,
240*4882a593Smuzhiyun 	[DMA_SCB_BURST_SIZE]	= 0x0C,
241*4882a593Smuzhiyun 	[DMA_ARB_CTRL]		= 0x2C,
242*4882a593Smuzhiyun 	[DMA_PRIORITY_0]	= 0x30,
243*4882a593Smuzhiyun 	[DMA_PRIORITY_1]	= 0x34,
244*4882a593Smuzhiyun 	[DMA_PRIORITY_2]	= 0x38,
245*4882a593Smuzhiyun 	[DMA_RING0_TIMEOUT]	= 0x2C,
246*4882a593Smuzhiyun 	[DMA_RING1_TIMEOUT]	= 0x30,
247*4882a593Smuzhiyun 	[DMA_RING2_TIMEOUT]	= 0x34,
248*4882a593Smuzhiyun 	[DMA_RING3_TIMEOUT]	= 0x38,
249*4882a593Smuzhiyun 	[DMA_RING4_TIMEOUT]	= 0x3c,
250*4882a593Smuzhiyun 	[DMA_RING5_TIMEOUT]	= 0x40,
251*4882a593Smuzhiyun 	[DMA_RING6_TIMEOUT]	= 0x44,
252*4882a593Smuzhiyun 	[DMA_RING7_TIMEOUT]	= 0x48,
253*4882a593Smuzhiyun 	[DMA_RING8_TIMEOUT]	= 0x4c,
254*4882a593Smuzhiyun 	[DMA_RING9_TIMEOUT]	= 0x50,
255*4882a593Smuzhiyun 	[DMA_RING10_TIMEOUT]	= 0x54,
256*4882a593Smuzhiyun 	[DMA_RING11_TIMEOUT]	= 0x58,
257*4882a593Smuzhiyun 	[DMA_RING12_TIMEOUT]	= 0x5c,
258*4882a593Smuzhiyun 	[DMA_RING13_TIMEOUT]	= 0x60,
259*4882a593Smuzhiyun 	[DMA_RING14_TIMEOUT]	= 0x64,
260*4882a593Smuzhiyun 	[DMA_RING15_TIMEOUT]	= 0x68,
261*4882a593Smuzhiyun 	[DMA_RING16_TIMEOUT]	= 0x6C,
262*4882a593Smuzhiyun 	[DMA_INDEX2RING_0]	= 0x70,
263*4882a593Smuzhiyun 	[DMA_INDEX2RING_1]	= 0x74,
264*4882a593Smuzhiyun 	[DMA_INDEX2RING_2]	= 0x78,
265*4882a593Smuzhiyun 	[DMA_INDEX2RING_3]	= 0x7C,
266*4882a593Smuzhiyun 	[DMA_INDEX2RING_4]	= 0x80,
267*4882a593Smuzhiyun 	[DMA_INDEX2RING_5]	= 0x84,
268*4882a593Smuzhiyun 	[DMA_INDEX2RING_6]	= 0x88,
269*4882a593Smuzhiyun 	[DMA_INDEX2RING_7]	= 0x8C,
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const u8 bcmgenet_dma_regs_v2[] = {
273*4882a593Smuzhiyun 	[DMA_RING_CFG]		= 0x00,
274*4882a593Smuzhiyun 	[DMA_CTRL]		= 0x04,
275*4882a593Smuzhiyun 	[DMA_STATUS]		= 0x08,
276*4882a593Smuzhiyun 	[DMA_SCB_BURST_SIZE]	= 0x0C,
277*4882a593Smuzhiyun 	[DMA_ARB_CTRL]		= 0x30,
278*4882a593Smuzhiyun 	[DMA_PRIORITY_0]	= 0x34,
279*4882a593Smuzhiyun 	[DMA_PRIORITY_1]	= 0x38,
280*4882a593Smuzhiyun 	[DMA_PRIORITY_2]	= 0x3C,
281*4882a593Smuzhiyun 	[DMA_RING0_TIMEOUT]	= 0x2C,
282*4882a593Smuzhiyun 	[DMA_RING1_TIMEOUT]	= 0x30,
283*4882a593Smuzhiyun 	[DMA_RING2_TIMEOUT]	= 0x34,
284*4882a593Smuzhiyun 	[DMA_RING3_TIMEOUT]	= 0x38,
285*4882a593Smuzhiyun 	[DMA_RING4_TIMEOUT]	= 0x3c,
286*4882a593Smuzhiyun 	[DMA_RING5_TIMEOUT]	= 0x40,
287*4882a593Smuzhiyun 	[DMA_RING6_TIMEOUT]	= 0x44,
288*4882a593Smuzhiyun 	[DMA_RING7_TIMEOUT]	= 0x48,
289*4882a593Smuzhiyun 	[DMA_RING8_TIMEOUT]	= 0x4c,
290*4882a593Smuzhiyun 	[DMA_RING9_TIMEOUT]	= 0x50,
291*4882a593Smuzhiyun 	[DMA_RING10_TIMEOUT]	= 0x54,
292*4882a593Smuzhiyun 	[DMA_RING11_TIMEOUT]	= 0x58,
293*4882a593Smuzhiyun 	[DMA_RING12_TIMEOUT]	= 0x5c,
294*4882a593Smuzhiyun 	[DMA_RING13_TIMEOUT]	= 0x60,
295*4882a593Smuzhiyun 	[DMA_RING14_TIMEOUT]	= 0x64,
296*4882a593Smuzhiyun 	[DMA_RING15_TIMEOUT]	= 0x68,
297*4882a593Smuzhiyun 	[DMA_RING16_TIMEOUT]	= 0x6C,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const u8 bcmgenet_dma_regs_v1[] = {
301*4882a593Smuzhiyun 	[DMA_CTRL]		= 0x00,
302*4882a593Smuzhiyun 	[DMA_STATUS]		= 0x04,
303*4882a593Smuzhiyun 	[DMA_SCB_BURST_SIZE]	= 0x0C,
304*4882a593Smuzhiyun 	[DMA_ARB_CTRL]		= 0x30,
305*4882a593Smuzhiyun 	[DMA_PRIORITY_0]	= 0x34,
306*4882a593Smuzhiyun 	[DMA_PRIORITY_1]	= 0x38,
307*4882a593Smuzhiyun 	[DMA_PRIORITY_2]	= 0x3C,
308*4882a593Smuzhiyun 	[DMA_RING0_TIMEOUT]	= 0x2C,
309*4882a593Smuzhiyun 	[DMA_RING1_TIMEOUT]	= 0x30,
310*4882a593Smuzhiyun 	[DMA_RING2_TIMEOUT]	= 0x34,
311*4882a593Smuzhiyun 	[DMA_RING3_TIMEOUT]	= 0x38,
312*4882a593Smuzhiyun 	[DMA_RING4_TIMEOUT]	= 0x3c,
313*4882a593Smuzhiyun 	[DMA_RING5_TIMEOUT]	= 0x40,
314*4882a593Smuzhiyun 	[DMA_RING6_TIMEOUT]	= 0x44,
315*4882a593Smuzhiyun 	[DMA_RING7_TIMEOUT]	= 0x48,
316*4882a593Smuzhiyun 	[DMA_RING8_TIMEOUT]	= 0x4c,
317*4882a593Smuzhiyun 	[DMA_RING9_TIMEOUT]	= 0x50,
318*4882a593Smuzhiyun 	[DMA_RING10_TIMEOUT]	= 0x54,
319*4882a593Smuzhiyun 	[DMA_RING11_TIMEOUT]	= 0x58,
320*4882a593Smuzhiyun 	[DMA_RING12_TIMEOUT]	= 0x5c,
321*4882a593Smuzhiyun 	[DMA_RING13_TIMEOUT]	= 0x60,
322*4882a593Smuzhiyun 	[DMA_RING14_TIMEOUT]	= 0x64,
323*4882a593Smuzhiyun 	[DMA_RING15_TIMEOUT]	= 0x68,
324*4882a593Smuzhiyun 	[DMA_RING16_TIMEOUT]	= 0x6C,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* Set at runtime once bcmgenet version is known */
328*4882a593Smuzhiyun static const u8 *bcmgenet_dma_regs;
329*4882a593Smuzhiyun 
dev_to_priv(struct device * dev)330*4882a593Smuzhiyun static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return netdev_priv(dev_get_drvdata(dev));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
bcmgenet_tdma_readl(struct bcmgenet_priv * priv,enum dma_reg r)335*4882a593Smuzhiyun static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
336*4882a593Smuzhiyun 				      enum dma_reg r)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
339*4882a593Smuzhiyun 			      DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
bcmgenet_tdma_writel(struct bcmgenet_priv * priv,u32 val,enum dma_reg r)342*4882a593Smuzhiyun static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
343*4882a593Smuzhiyun 					u32 val, enum dma_reg r)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
346*4882a593Smuzhiyun 			DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
bcmgenet_rdma_readl(struct bcmgenet_priv * priv,enum dma_reg r)349*4882a593Smuzhiyun static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
350*4882a593Smuzhiyun 				      enum dma_reg r)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
353*4882a593Smuzhiyun 			      DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
bcmgenet_rdma_writel(struct bcmgenet_priv * priv,u32 val,enum dma_reg r)356*4882a593Smuzhiyun static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
357*4882a593Smuzhiyun 					u32 val, enum dma_reg r)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
360*4882a593Smuzhiyun 			DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* RDMA/TDMA ring registers and accessors
364*4882a593Smuzhiyun  * we merge the common fields and just prefix with T/D the registers
365*4882a593Smuzhiyun  * having different meaning depending on the direction
366*4882a593Smuzhiyun  */
367*4882a593Smuzhiyun enum dma_ring_reg {
368*4882a593Smuzhiyun 	TDMA_READ_PTR = 0,
369*4882a593Smuzhiyun 	RDMA_WRITE_PTR = TDMA_READ_PTR,
370*4882a593Smuzhiyun 	TDMA_READ_PTR_HI,
371*4882a593Smuzhiyun 	RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
372*4882a593Smuzhiyun 	TDMA_CONS_INDEX,
373*4882a593Smuzhiyun 	RDMA_PROD_INDEX = TDMA_CONS_INDEX,
374*4882a593Smuzhiyun 	TDMA_PROD_INDEX,
375*4882a593Smuzhiyun 	RDMA_CONS_INDEX = TDMA_PROD_INDEX,
376*4882a593Smuzhiyun 	DMA_RING_BUF_SIZE,
377*4882a593Smuzhiyun 	DMA_START_ADDR,
378*4882a593Smuzhiyun 	DMA_START_ADDR_HI,
379*4882a593Smuzhiyun 	DMA_END_ADDR,
380*4882a593Smuzhiyun 	DMA_END_ADDR_HI,
381*4882a593Smuzhiyun 	DMA_MBUF_DONE_THRESH,
382*4882a593Smuzhiyun 	TDMA_FLOW_PERIOD,
383*4882a593Smuzhiyun 	RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
384*4882a593Smuzhiyun 	TDMA_WRITE_PTR,
385*4882a593Smuzhiyun 	RDMA_READ_PTR = TDMA_WRITE_PTR,
386*4882a593Smuzhiyun 	TDMA_WRITE_PTR_HI,
387*4882a593Smuzhiyun 	RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* GENET v4 supports 40-bits pointer addressing
391*4882a593Smuzhiyun  * for obvious reasons the LO and HI word parts
392*4882a593Smuzhiyun  * are contiguous, but this offsets the other
393*4882a593Smuzhiyun  * registers.
394*4882a593Smuzhiyun  */
395*4882a593Smuzhiyun static const u8 genet_dma_ring_regs_v4[] = {
396*4882a593Smuzhiyun 	[TDMA_READ_PTR]			= 0x00,
397*4882a593Smuzhiyun 	[TDMA_READ_PTR_HI]		= 0x04,
398*4882a593Smuzhiyun 	[TDMA_CONS_INDEX]		= 0x08,
399*4882a593Smuzhiyun 	[TDMA_PROD_INDEX]		= 0x0C,
400*4882a593Smuzhiyun 	[DMA_RING_BUF_SIZE]		= 0x10,
401*4882a593Smuzhiyun 	[DMA_START_ADDR]		= 0x14,
402*4882a593Smuzhiyun 	[DMA_START_ADDR_HI]		= 0x18,
403*4882a593Smuzhiyun 	[DMA_END_ADDR]			= 0x1C,
404*4882a593Smuzhiyun 	[DMA_END_ADDR_HI]		= 0x20,
405*4882a593Smuzhiyun 	[DMA_MBUF_DONE_THRESH]		= 0x24,
406*4882a593Smuzhiyun 	[TDMA_FLOW_PERIOD]		= 0x28,
407*4882a593Smuzhiyun 	[TDMA_WRITE_PTR]		= 0x2C,
408*4882a593Smuzhiyun 	[TDMA_WRITE_PTR_HI]		= 0x30,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const u8 genet_dma_ring_regs_v123[] = {
412*4882a593Smuzhiyun 	[TDMA_READ_PTR]			= 0x00,
413*4882a593Smuzhiyun 	[TDMA_CONS_INDEX]		= 0x04,
414*4882a593Smuzhiyun 	[TDMA_PROD_INDEX]		= 0x08,
415*4882a593Smuzhiyun 	[DMA_RING_BUF_SIZE]		= 0x0C,
416*4882a593Smuzhiyun 	[DMA_START_ADDR]		= 0x10,
417*4882a593Smuzhiyun 	[DMA_END_ADDR]			= 0x14,
418*4882a593Smuzhiyun 	[DMA_MBUF_DONE_THRESH]		= 0x18,
419*4882a593Smuzhiyun 	[TDMA_FLOW_PERIOD]		= 0x1C,
420*4882a593Smuzhiyun 	[TDMA_WRITE_PTR]		= 0x20,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* Set at runtime once GENET version is known */
424*4882a593Smuzhiyun static const u8 *genet_dma_ring_regs;
425*4882a593Smuzhiyun 
bcmgenet_tdma_ring_readl(struct bcmgenet_priv * priv,unsigned int ring,enum dma_ring_reg r)426*4882a593Smuzhiyun static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
427*4882a593Smuzhiyun 					   unsigned int ring,
428*4882a593Smuzhiyun 					   enum dma_ring_reg r)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
431*4882a593Smuzhiyun 			      (DMA_RING_SIZE * ring) +
432*4882a593Smuzhiyun 			      genet_dma_ring_regs[r]);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
bcmgenet_tdma_ring_writel(struct bcmgenet_priv * priv,unsigned int ring,u32 val,enum dma_ring_reg r)435*4882a593Smuzhiyun static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
436*4882a593Smuzhiyun 					     unsigned int ring, u32 val,
437*4882a593Smuzhiyun 					     enum dma_ring_reg r)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
440*4882a593Smuzhiyun 			(DMA_RING_SIZE * ring) +
441*4882a593Smuzhiyun 			genet_dma_ring_regs[r]);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
bcmgenet_rdma_ring_readl(struct bcmgenet_priv * priv,unsigned int ring,enum dma_ring_reg r)444*4882a593Smuzhiyun static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
445*4882a593Smuzhiyun 					   unsigned int ring,
446*4882a593Smuzhiyun 					   enum dma_ring_reg r)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
449*4882a593Smuzhiyun 			      (DMA_RING_SIZE * ring) +
450*4882a593Smuzhiyun 			      genet_dma_ring_regs[r]);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
bcmgenet_rdma_ring_writel(struct bcmgenet_priv * priv,unsigned int ring,u32 val,enum dma_ring_reg r)453*4882a593Smuzhiyun static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
454*4882a593Smuzhiyun 					     unsigned int ring, u32 val,
455*4882a593Smuzhiyun 					     enum dma_ring_reg r)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
458*4882a593Smuzhiyun 			(DMA_RING_SIZE * ring) +
459*4882a593Smuzhiyun 			genet_dma_ring_regs[r]);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
bcmgenet_hfb_enable_filter(struct bcmgenet_priv * priv,u32 f_index)462*4882a593Smuzhiyun static void bcmgenet_hfb_enable_filter(struct bcmgenet_priv *priv, u32 f_index)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	u32 offset;
465*4882a593Smuzhiyun 	u32 reg;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
468*4882a593Smuzhiyun 	reg = bcmgenet_hfb_reg_readl(priv, offset);
469*4882a593Smuzhiyun 	reg |= (1 << (f_index % 32));
470*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, reg, offset);
471*4882a593Smuzhiyun 	reg = bcmgenet_hfb_reg_readl(priv, HFB_CTRL);
472*4882a593Smuzhiyun 	reg |= RBUF_HFB_EN;
473*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, reg, HFB_CTRL);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
bcmgenet_hfb_disable_filter(struct bcmgenet_priv * priv,u32 f_index)476*4882a593Smuzhiyun static void bcmgenet_hfb_disable_filter(struct bcmgenet_priv *priv, u32 f_index)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	u32 offset, reg, reg1;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	offset = HFB_FLT_ENABLE_V3PLUS;
481*4882a593Smuzhiyun 	reg = bcmgenet_hfb_reg_readl(priv, offset);
482*4882a593Smuzhiyun 	reg1 = bcmgenet_hfb_reg_readl(priv, offset + sizeof(u32));
483*4882a593Smuzhiyun 	if  (f_index < 32) {
484*4882a593Smuzhiyun 		reg1 &= ~(1 << (f_index % 32));
485*4882a593Smuzhiyun 		bcmgenet_hfb_reg_writel(priv, reg1, offset + sizeof(u32));
486*4882a593Smuzhiyun 	} else {
487*4882a593Smuzhiyun 		reg &= ~(1 << (f_index % 32));
488*4882a593Smuzhiyun 		bcmgenet_hfb_reg_writel(priv, reg, offset);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	if (!reg && !reg1) {
491*4882a593Smuzhiyun 		reg = bcmgenet_hfb_reg_readl(priv, HFB_CTRL);
492*4882a593Smuzhiyun 		reg &= ~RBUF_HFB_EN;
493*4882a593Smuzhiyun 		bcmgenet_hfb_reg_writel(priv, reg, HFB_CTRL);
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv * priv,u32 f_index,u32 rx_queue)497*4882a593Smuzhiyun static void bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv *priv,
498*4882a593Smuzhiyun 						     u32 f_index, u32 rx_queue)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	u32 offset;
501*4882a593Smuzhiyun 	u32 reg;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	offset = f_index / 8;
504*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_INDEX2RING_0 + offset);
505*4882a593Smuzhiyun 	reg &= ~(0xF << (4 * (f_index % 8)));
506*4882a593Smuzhiyun 	reg |= ((rx_queue & 0xF) << (4 * (f_index % 8)));
507*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_INDEX2RING_0 + offset);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
bcmgenet_hfb_set_filter_length(struct bcmgenet_priv * priv,u32 f_index,u32 f_length)510*4882a593Smuzhiyun static void bcmgenet_hfb_set_filter_length(struct bcmgenet_priv *priv,
511*4882a593Smuzhiyun 					   u32 f_index, u32 f_length)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	u32 offset;
514*4882a593Smuzhiyun 	u32 reg;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	offset = HFB_FLT_LEN_V3PLUS +
517*4882a593Smuzhiyun 		 ((priv->hw_params->hfb_filter_cnt - 1 - f_index) / 4) *
518*4882a593Smuzhiyun 		 sizeof(u32);
519*4882a593Smuzhiyun 	reg = bcmgenet_hfb_reg_readl(priv, offset);
520*4882a593Smuzhiyun 	reg &= ~(0xFF << (8 * (f_index % 4)));
521*4882a593Smuzhiyun 	reg |= ((f_length & 0xFF) << (8 * (f_index % 4)));
522*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, reg, offset);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
bcmgenet_hfb_validate_mask(void * mask,size_t size)525*4882a593Smuzhiyun static int bcmgenet_hfb_validate_mask(void *mask, size_t size)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	while (size) {
528*4882a593Smuzhiyun 		switch (*(unsigned char *)mask++) {
529*4882a593Smuzhiyun 		case 0x00:
530*4882a593Smuzhiyun 		case 0x0f:
531*4882a593Smuzhiyun 		case 0xf0:
532*4882a593Smuzhiyun 		case 0xff:
533*4882a593Smuzhiyun 			size--;
534*4882a593Smuzhiyun 			continue;
535*4882a593Smuzhiyun 		default:
536*4882a593Smuzhiyun 			return -EINVAL;
537*4882a593Smuzhiyun 		}
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #define VALIDATE_MASK(x) \
544*4882a593Smuzhiyun 	bcmgenet_hfb_validate_mask(&(x), sizeof(x))
545*4882a593Smuzhiyun 
bcmgenet_hfb_insert_data(struct bcmgenet_priv * priv,u32 f_index,u32 offset,void * val,void * mask,size_t size)546*4882a593Smuzhiyun static int bcmgenet_hfb_insert_data(struct bcmgenet_priv *priv, u32 f_index,
547*4882a593Smuzhiyun 				    u32 offset, void *val, void *mask,
548*4882a593Smuzhiyun 				    size_t size)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	u32 index, tmp;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	index = f_index * priv->hw_params->hfb_filter_size + offset / 2;
553*4882a593Smuzhiyun 	tmp = bcmgenet_hfb_readl(priv, index * sizeof(u32));
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	while (size--) {
556*4882a593Smuzhiyun 		if (offset++ & 1) {
557*4882a593Smuzhiyun 			tmp &= ~0x300FF;
558*4882a593Smuzhiyun 			tmp |= (*(unsigned char *)val++);
559*4882a593Smuzhiyun 			switch ((*(unsigned char *)mask++)) {
560*4882a593Smuzhiyun 			case 0xFF:
561*4882a593Smuzhiyun 				tmp |= 0x30000;
562*4882a593Smuzhiyun 				break;
563*4882a593Smuzhiyun 			case 0xF0:
564*4882a593Smuzhiyun 				tmp |= 0x20000;
565*4882a593Smuzhiyun 				break;
566*4882a593Smuzhiyun 			case 0x0F:
567*4882a593Smuzhiyun 				tmp |= 0x10000;
568*4882a593Smuzhiyun 				break;
569*4882a593Smuzhiyun 			}
570*4882a593Smuzhiyun 			bcmgenet_hfb_writel(priv, tmp, index++ * sizeof(u32));
571*4882a593Smuzhiyun 			if (size)
572*4882a593Smuzhiyun 				tmp = bcmgenet_hfb_readl(priv,
573*4882a593Smuzhiyun 							 index * sizeof(u32));
574*4882a593Smuzhiyun 		} else {
575*4882a593Smuzhiyun 			tmp &= ~0xCFF00;
576*4882a593Smuzhiyun 			tmp |= (*(unsigned char *)val++) << 8;
577*4882a593Smuzhiyun 			switch ((*(unsigned char *)mask++)) {
578*4882a593Smuzhiyun 			case 0xFF:
579*4882a593Smuzhiyun 				tmp |= 0xC0000;
580*4882a593Smuzhiyun 				break;
581*4882a593Smuzhiyun 			case 0xF0:
582*4882a593Smuzhiyun 				tmp |= 0x80000;
583*4882a593Smuzhiyun 				break;
584*4882a593Smuzhiyun 			case 0x0F:
585*4882a593Smuzhiyun 				tmp |= 0x40000;
586*4882a593Smuzhiyun 				break;
587*4882a593Smuzhiyun 			}
588*4882a593Smuzhiyun 			if (!size)
589*4882a593Smuzhiyun 				bcmgenet_hfb_writel(priv, tmp, index * sizeof(u32));
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
bcmgenet_hfb_create_rxnfc_filter(struct bcmgenet_priv * priv,struct bcmgenet_rxnfc_rule * rule)596*4882a593Smuzhiyun static void bcmgenet_hfb_create_rxnfc_filter(struct bcmgenet_priv *priv,
597*4882a593Smuzhiyun 					     struct bcmgenet_rxnfc_rule *rule)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec *fs = &rule->fs;
600*4882a593Smuzhiyun 	u32 offset = 0, f_length = 0, f;
601*4882a593Smuzhiyun 	u8 val_8, mask_8;
602*4882a593Smuzhiyun 	__be16 val_16;
603*4882a593Smuzhiyun 	u16 mask_16;
604*4882a593Smuzhiyun 	size_t size;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	f = fs->location;
607*4882a593Smuzhiyun 	if (fs->flow_type & FLOW_MAC_EXT) {
608*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 0,
609*4882a593Smuzhiyun 					 &fs->h_ext.h_dest, &fs->m_ext.h_dest,
610*4882a593Smuzhiyun 					 sizeof(fs->h_ext.h_dest));
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (fs->flow_type & FLOW_EXT) {
614*4882a593Smuzhiyun 		if (fs->m_ext.vlan_etype ||
615*4882a593Smuzhiyun 		    fs->m_ext.vlan_tci) {
616*4882a593Smuzhiyun 			bcmgenet_hfb_insert_data(priv, f, 12,
617*4882a593Smuzhiyun 						 &fs->h_ext.vlan_etype,
618*4882a593Smuzhiyun 						 &fs->m_ext.vlan_etype,
619*4882a593Smuzhiyun 						 sizeof(fs->h_ext.vlan_etype));
620*4882a593Smuzhiyun 			bcmgenet_hfb_insert_data(priv, f, 14,
621*4882a593Smuzhiyun 						 &fs->h_ext.vlan_tci,
622*4882a593Smuzhiyun 						 &fs->m_ext.vlan_tci,
623*4882a593Smuzhiyun 						 sizeof(fs->h_ext.vlan_tci));
624*4882a593Smuzhiyun 			offset += VLAN_HLEN;
625*4882a593Smuzhiyun 			f_length += DIV_ROUND_UP(VLAN_HLEN, 2);
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	switch (fs->flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
630*4882a593Smuzhiyun 	case ETHER_FLOW:
631*4882a593Smuzhiyun 		f_length += DIV_ROUND_UP(ETH_HLEN, 2);
632*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 0,
633*4882a593Smuzhiyun 					 &fs->h_u.ether_spec.h_dest,
634*4882a593Smuzhiyun 					 &fs->m_u.ether_spec.h_dest,
635*4882a593Smuzhiyun 					 sizeof(fs->h_u.ether_spec.h_dest));
636*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, ETH_ALEN,
637*4882a593Smuzhiyun 					 &fs->h_u.ether_spec.h_source,
638*4882a593Smuzhiyun 					 &fs->m_u.ether_spec.h_source,
639*4882a593Smuzhiyun 					 sizeof(fs->h_u.ether_spec.h_source));
640*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, (2 * ETH_ALEN) + offset,
641*4882a593Smuzhiyun 					 &fs->h_u.ether_spec.h_proto,
642*4882a593Smuzhiyun 					 &fs->m_u.ether_spec.h_proto,
643*4882a593Smuzhiyun 					 sizeof(fs->h_u.ether_spec.h_proto));
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case IP_USER_FLOW:
646*4882a593Smuzhiyun 		f_length += DIV_ROUND_UP(ETH_HLEN + 20, 2);
647*4882a593Smuzhiyun 		/* Specify IP Ether Type */
648*4882a593Smuzhiyun 		val_16 = htons(ETH_P_IP);
649*4882a593Smuzhiyun 		mask_16 = 0xFFFF;
650*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, (2 * ETH_ALEN) + offset,
651*4882a593Smuzhiyun 					 &val_16, &mask_16, sizeof(val_16));
652*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 15 + offset,
653*4882a593Smuzhiyun 					 &fs->h_u.usr_ip4_spec.tos,
654*4882a593Smuzhiyun 					 &fs->m_u.usr_ip4_spec.tos,
655*4882a593Smuzhiyun 					 sizeof(fs->h_u.usr_ip4_spec.tos));
656*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 23 + offset,
657*4882a593Smuzhiyun 					 &fs->h_u.usr_ip4_spec.proto,
658*4882a593Smuzhiyun 					 &fs->m_u.usr_ip4_spec.proto,
659*4882a593Smuzhiyun 					 sizeof(fs->h_u.usr_ip4_spec.proto));
660*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 26 + offset,
661*4882a593Smuzhiyun 					 &fs->h_u.usr_ip4_spec.ip4src,
662*4882a593Smuzhiyun 					 &fs->m_u.usr_ip4_spec.ip4src,
663*4882a593Smuzhiyun 					 sizeof(fs->h_u.usr_ip4_spec.ip4src));
664*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, 30 + offset,
665*4882a593Smuzhiyun 					 &fs->h_u.usr_ip4_spec.ip4dst,
666*4882a593Smuzhiyun 					 &fs->m_u.usr_ip4_spec.ip4dst,
667*4882a593Smuzhiyun 					 sizeof(fs->h_u.usr_ip4_spec.ip4dst));
668*4882a593Smuzhiyun 		if (!fs->m_u.usr_ip4_spec.l4_4_bytes)
669*4882a593Smuzhiyun 			break;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		/* Only supports 20 byte IPv4 header */
672*4882a593Smuzhiyun 		val_8 = 0x45;
673*4882a593Smuzhiyun 		mask_8 = 0xFF;
674*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f, ETH_HLEN + offset,
675*4882a593Smuzhiyun 					 &val_8, &mask_8,
676*4882a593Smuzhiyun 					 sizeof(val_8));
677*4882a593Smuzhiyun 		size = sizeof(fs->h_u.usr_ip4_spec.l4_4_bytes);
678*4882a593Smuzhiyun 		bcmgenet_hfb_insert_data(priv, f,
679*4882a593Smuzhiyun 					 ETH_HLEN + 20 + offset,
680*4882a593Smuzhiyun 					 &fs->h_u.usr_ip4_spec.l4_4_bytes,
681*4882a593Smuzhiyun 					 &fs->m_u.usr_ip4_spec.l4_4_bytes,
682*4882a593Smuzhiyun 					 size);
683*4882a593Smuzhiyun 		f_length += DIV_ROUND_UP(size, 2);
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	bcmgenet_hfb_set_filter_length(priv, f, 2 * f_length);
688*4882a593Smuzhiyun 	if (!fs->ring_cookie || fs->ring_cookie == RX_CLS_FLOW_WAKE) {
689*4882a593Smuzhiyun 		/* Ring 0 flows can be handled by the default Descriptor Ring
690*4882a593Smuzhiyun 		 * We'll map them to ring 0, but don't enable the filter
691*4882a593Smuzhiyun 		 */
692*4882a593Smuzhiyun 		bcmgenet_hfb_set_filter_rx_queue_mapping(priv, f, 0);
693*4882a593Smuzhiyun 		rule->state = BCMGENET_RXNFC_STATE_DISABLED;
694*4882a593Smuzhiyun 	} else {
695*4882a593Smuzhiyun 		/* Other Rx rings are direct mapped here */
696*4882a593Smuzhiyun 		bcmgenet_hfb_set_filter_rx_queue_mapping(priv, f,
697*4882a593Smuzhiyun 							 fs->ring_cookie);
698*4882a593Smuzhiyun 		bcmgenet_hfb_enable_filter(priv, f);
699*4882a593Smuzhiyun 		rule->state = BCMGENET_RXNFC_STATE_ENABLED;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /* bcmgenet_hfb_clear
704*4882a593Smuzhiyun  *
705*4882a593Smuzhiyun  * Clear Hardware Filter Block and disable all filtering.
706*4882a593Smuzhiyun  */
bcmgenet_hfb_clear_filter(struct bcmgenet_priv * priv,u32 f_index)707*4882a593Smuzhiyun static void bcmgenet_hfb_clear_filter(struct bcmgenet_priv *priv, u32 f_index)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	u32 base, i;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	base = f_index * priv->hw_params->hfb_filter_size;
712*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->hfb_filter_size; i++)
713*4882a593Smuzhiyun 		bcmgenet_hfb_writel(priv, 0x0, (base + i) * sizeof(u32));
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
bcmgenet_hfb_clear(struct bcmgenet_priv * priv)716*4882a593Smuzhiyun static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	u32 i;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
721*4882a593Smuzhiyun 		return;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
724*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
725*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
728*4882a593Smuzhiyun 		bcmgenet_rdma_writel(priv, 0x0, i);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
731*4882a593Smuzhiyun 		bcmgenet_hfb_reg_writel(priv, 0x0,
732*4882a593Smuzhiyun 					HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->hfb_filter_cnt; i++)
735*4882a593Smuzhiyun 		bcmgenet_hfb_clear_filter(priv, i);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
bcmgenet_hfb_init(struct bcmgenet_priv * priv)738*4882a593Smuzhiyun static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	int i;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->rxnfc_list);
743*4882a593Smuzhiyun 	if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
744*4882a593Smuzhiyun 		return;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	for (i = 0; i < MAX_NUM_OF_FS_RULES; i++) {
747*4882a593Smuzhiyun 		INIT_LIST_HEAD(&priv->rxnfc_rules[i].list);
748*4882a593Smuzhiyun 		priv->rxnfc_rules[i].state = BCMGENET_RXNFC_STATE_UNUSED;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	bcmgenet_hfb_clear(priv);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
bcmgenet_begin(struct net_device * dev)754*4882a593Smuzhiyun static int bcmgenet_begin(struct net_device *dev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/* Turn on the clock */
759*4882a593Smuzhiyun 	return clk_prepare_enable(priv->clk);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
bcmgenet_complete(struct net_device * dev)762*4882a593Smuzhiyun static void bcmgenet_complete(struct net_device *dev)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Turn off the clock */
767*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
bcmgenet_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)770*4882a593Smuzhiyun static int bcmgenet_get_link_ksettings(struct net_device *dev,
771*4882a593Smuzhiyun 				       struct ethtool_link_ksettings *cmd)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	if (!netif_running(dev))
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (!dev->phydev)
777*4882a593Smuzhiyun 		return -ENODEV;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	phy_ethtool_ksettings_get(dev->phydev, cmd);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
bcmgenet_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)784*4882a593Smuzhiyun static int bcmgenet_set_link_ksettings(struct net_device *dev,
785*4882a593Smuzhiyun 				       const struct ethtool_link_ksettings *cmd)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	if (!netif_running(dev))
788*4882a593Smuzhiyun 		return -EINVAL;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (!dev->phydev)
791*4882a593Smuzhiyun 		return -ENODEV;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return phy_ethtool_ksettings_set(dev->phydev, cmd);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
bcmgenet_set_features(struct net_device * dev,netdev_features_t features)796*4882a593Smuzhiyun static int bcmgenet_set_features(struct net_device *dev,
797*4882a593Smuzhiyun 				 netdev_features_t features)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
800*4882a593Smuzhiyun 	u32 reg;
801*4882a593Smuzhiyun 	int ret;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
804*4882a593Smuzhiyun 	if (ret)
805*4882a593Smuzhiyun 		return ret;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Make sure we reflect the value of CRC_CMD_FWD */
808*4882a593Smuzhiyun 	reg = bcmgenet_umac_readl(priv, UMAC_CMD);
809*4882a593Smuzhiyun 	priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return ret;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
bcmgenet_get_msglevel(struct net_device * dev)816*4882a593Smuzhiyun static u32 bcmgenet_get_msglevel(struct net_device *dev)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return priv->msg_enable;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
bcmgenet_set_msglevel(struct net_device * dev,u32 level)823*4882a593Smuzhiyun static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	priv->msg_enable = level;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
bcmgenet_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)830*4882a593Smuzhiyun static int bcmgenet_get_coalesce(struct net_device *dev,
831*4882a593Smuzhiyun 				 struct ethtool_coalesce *ec)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
834*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring;
835*4882a593Smuzhiyun 	unsigned int i;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	ec->tx_max_coalesced_frames =
838*4882a593Smuzhiyun 		bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
839*4882a593Smuzhiyun 					 DMA_MBUF_DONE_THRESH);
840*4882a593Smuzhiyun 	ec->rx_max_coalesced_frames =
841*4882a593Smuzhiyun 		bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
842*4882a593Smuzhiyun 					 DMA_MBUF_DONE_THRESH);
843*4882a593Smuzhiyun 	ec->rx_coalesce_usecs =
844*4882a593Smuzhiyun 		bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++) {
847*4882a593Smuzhiyun 		ring = &priv->rx_rings[i];
848*4882a593Smuzhiyun 		ec->use_adaptive_rx_coalesce |= ring->dim.use_dim;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 	ring = &priv->rx_rings[DESC_INDEX];
851*4882a593Smuzhiyun 	ec->use_adaptive_rx_coalesce |= ring->dim.use_dim;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
bcmgenet_set_rx_coalesce(struct bcmgenet_rx_ring * ring,u32 usecs,u32 pkts)856*4882a593Smuzhiyun static void bcmgenet_set_rx_coalesce(struct bcmgenet_rx_ring *ring,
857*4882a593Smuzhiyun 				     u32 usecs, u32 pkts)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = ring->priv;
860*4882a593Smuzhiyun 	unsigned int i = ring->index;
861*4882a593Smuzhiyun 	u32 reg;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, i, pkts, DMA_MBUF_DONE_THRESH);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
866*4882a593Smuzhiyun 	reg &= ~DMA_TIMEOUT_MASK;
867*4882a593Smuzhiyun 	reg |= DIV_ROUND_UP(usecs * 1000, 8192);
868*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
bcmgenet_set_ring_rx_coalesce(struct bcmgenet_rx_ring * ring,struct ethtool_coalesce * ec)871*4882a593Smuzhiyun static void bcmgenet_set_ring_rx_coalesce(struct bcmgenet_rx_ring *ring,
872*4882a593Smuzhiyun 					  struct ethtool_coalesce *ec)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct dim_cq_moder moder;
875*4882a593Smuzhiyun 	u32 usecs, pkts;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	ring->rx_coalesce_usecs = ec->rx_coalesce_usecs;
878*4882a593Smuzhiyun 	ring->rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
879*4882a593Smuzhiyun 	usecs = ring->rx_coalesce_usecs;
880*4882a593Smuzhiyun 	pkts = ring->rx_max_coalesced_frames;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (ec->use_adaptive_rx_coalesce && !ring->dim.use_dim) {
883*4882a593Smuzhiyun 		moder = net_dim_get_def_rx_moderation(ring->dim.dim.mode);
884*4882a593Smuzhiyun 		usecs = moder.usec;
885*4882a593Smuzhiyun 		pkts = moder.pkts;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	ring->dim.use_dim = ec->use_adaptive_rx_coalesce;
889*4882a593Smuzhiyun 	bcmgenet_set_rx_coalesce(ring, usecs, pkts);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
bcmgenet_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)892*4882a593Smuzhiyun static int bcmgenet_set_coalesce(struct net_device *dev,
893*4882a593Smuzhiyun 				 struct ethtool_coalesce *ec)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
896*4882a593Smuzhiyun 	unsigned int i;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* Base system clock is 125Mhz, DMA timeout is this reference clock
899*4882a593Smuzhiyun 	 * divided by 1024, which yields roughly 8.192us, our maximum value
900*4882a593Smuzhiyun 	 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
901*4882a593Smuzhiyun 	 */
902*4882a593Smuzhiyun 	if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
903*4882a593Smuzhiyun 	    ec->tx_max_coalesced_frames == 0 ||
904*4882a593Smuzhiyun 	    ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
905*4882a593Smuzhiyun 	    ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
906*4882a593Smuzhiyun 		return -EINVAL;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
909*4882a593Smuzhiyun 		return -EINVAL;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* GENET TDMA hardware does not support a configurable timeout, but will
912*4882a593Smuzhiyun 	 * always generate an interrupt either after MBDONE packets have been
913*4882a593Smuzhiyun 	 * transmitted, or when the ring is empty.
914*4882a593Smuzhiyun 	 */
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Program all TX queues with the same values, as there is no
917*4882a593Smuzhiyun 	 * ethtool knob to do coalescing on a per-queue basis
918*4882a593Smuzhiyun 	 */
919*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; i++)
920*4882a593Smuzhiyun 		bcmgenet_tdma_ring_writel(priv, i,
921*4882a593Smuzhiyun 					  ec->tx_max_coalesced_frames,
922*4882a593Smuzhiyun 					  DMA_MBUF_DONE_THRESH);
923*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
924*4882a593Smuzhiyun 				  ec->tx_max_coalesced_frames,
925*4882a593Smuzhiyun 				  DMA_MBUF_DONE_THRESH);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++)
928*4882a593Smuzhiyun 		bcmgenet_set_ring_rx_coalesce(&priv->rx_rings[i], ec);
929*4882a593Smuzhiyun 	bcmgenet_set_ring_rx_coalesce(&priv->rx_rings[DESC_INDEX], ec);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /* standard ethtool support functions. */
935*4882a593Smuzhiyun enum bcmgenet_stat_type {
936*4882a593Smuzhiyun 	BCMGENET_STAT_NETDEV = -1,
937*4882a593Smuzhiyun 	BCMGENET_STAT_MIB_RX,
938*4882a593Smuzhiyun 	BCMGENET_STAT_MIB_TX,
939*4882a593Smuzhiyun 	BCMGENET_STAT_RUNT,
940*4882a593Smuzhiyun 	BCMGENET_STAT_MISC,
941*4882a593Smuzhiyun 	BCMGENET_STAT_SOFT,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun struct bcmgenet_stats {
945*4882a593Smuzhiyun 	char stat_string[ETH_GSTRING_LEN];
946*4882a593Smuzhiyun 	int stat_sizeof;
947*4882a593Smuzhiyun 	int stat_offset;
948*4882a593Smuzhiyun 	enum bcmgenet_stat_type type;
949*4882a593Smuzhiyun 	/* reg offset from UMAC base for misc counters */
950*4882a593Smuzhiyun 	u16 reg_offset;
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun #define STAT_NETDEV(m) { \
954*4882a593Smuzhiyun 	.stat_string = __stringify(m), \
955*4882a593Smuzhiyun 	.stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
956*4882a593Smuzhiyun 	.stat_offset = offsetof(struct net_device_stats, m), \
957*4882a593Smuzhiyun 	.type = BCMGENET_STAT_NETDEV, \
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun #define STAT_GENET_MIB(str, m, _type) { \
961*4882a593Smuzhiyun 	.stat_string = str, \
962*4882a593Smuzhiyun 	.stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
963*4882a593Smuzhiyun 	.stat_offset = offsetof(struct bcmgenet_priv, m), \
964*4882a593Smuzhiyun 	.type = _type, \
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
968*4882a593Smuzhiyun #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
969*4882a593Smuzhiyun #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
970*4882a593Smuzhiyun #define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun #define STAT_GENET_MISC(str, m, offset) { \
973*4882a593Smuzhiyun 	.stat_string = str, \
974*4882a593Smuzhiyun 	.stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
975*4882a593Smuzhiyun 	.stat_offset = offsetof(struct bcmgenet_priv, m), \
976*4882a593Smuzhiyun 	.type = BCMGENET_STAT_MISC, \
977*4882a593Smuzhiyun 	.reg_offset = offset, \
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun #define STAT_GENET_Q(num) \
981*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
982*4882a593Smuzhiyun 			tx_rings[num].packets), \
983*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
984*4882a593Smuzhiyun 			tx_rings[num].bytes), \
985*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
986*4882a593Smuzhiyun 			rx_rings[num].bytes),	 \
987*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
988*4882a593Smuzhiyun 			rx_rings[num].packets), \
989*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
990*4882a593Smuzhiyun 			rx_rings[num].errors), \
991*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
992*4882a593Smuzhiyun 			rx_rings[num].dropped)
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /* There is a 0xC gap between the end of RX and beginning of TX stats and then
995*4882a593Smuzhiyun  * between the end of TX stats and the beginning of the RX RUNT
996*4882a593Smuzhiyun  */
997*4882a593Smuzhiyun #define BCMGENET_STAT_OFFSET	0xc
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun /* Hardware counters must be kept in sync because the order/offset
1000*4882a593Smuzhiyun  * is important here (order in structure declaration = order in hardware)
1001*4882a593Smuzhiyun  */
1002*4882a593Smuzhiyun static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
1003*4882a593Smuzhiyun 	/* general stats */
1004*4882a593Smuzhiyun 	STAT_NETDEV(rx_packets),
1005*4882a593Smuzhiyun 	STAT_NETDEV(tx_packets),
1006*4882a593Smuzhiyun 	STAT_NETDEV(rx_bytes),
1007*4882a593Smuzhiyun 	STAT_NETDEV(tx_bytes),
1008*4882a593Smuzhiyun 	STAT_NETDEV(rx_errors),
1009*4882a593Smuzhiyun 	STAT_NETDEV(tx_errors),
1010*4882a593Smuzhiyun 	STAT_NETDEV(rx_dropped),
1011*4882a593Smuzhiyun 	STAT_NETDEV(tx_dropped),
1012*4882a593Smuzhiyun 	STAT_NETDEV(multicast),
1013*4882a593Smuzhiyun 	/* UniMAC RSV counters */
1014*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
1015*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
1016*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
1017*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
1018*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
1019*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
1020*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
1021*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
1022*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
1023*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
1024*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
1025*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
1026*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
1027*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
1028*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
1029*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
1030*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
1031*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
1032*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
1033*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
1034*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
1035*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
1036*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
1037*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
1038*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
1039*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
1040*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
1041*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
1042*4882a593Smuzhiyun 	STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
1043*4882a593Smuzhiyun 	/* UniMAC TSV counters */
1044*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
1045*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
1046*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
1047*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
1048*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
1049*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
1050*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
1051*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
1052*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
1053*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
1054*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
1055*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
1056*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
1057*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
1058*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
1059*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
1060*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
1061*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
1062*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
1063*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
1064*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
1065*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
1066*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
1067*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
1068*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
1069*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
1070*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
1071*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
1072*4882a593Smuzhiyun 	STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
1073*4882a593Smuzhiyun 	/* UniMAC RUNT counters */
1074*4882a593Smuzhiyun 	STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
1075*4882a593Smuzhiyun 	STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
1076*4882a593Smuzhiyun 	STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
1077*4882a593Smuzhiyun 	STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
1078*4882a593Smuzhiyun 	/* Misc UniMAC counters */
1079*4882a593Smuzhiyun 	STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
1080*4882a593Smuzhiyun 			UMAC_RBUF_OVFL_CNT_V1),
1081*4882a593Smuzhiyun 	STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
1082*4882a593Smuzhiyun 			UMAC_RBUF_ERR_CNT_V1),
1083*4882a593Smuzhiyun 	STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
1084*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
1085*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
1086*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
1087*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("tx_realloc_tsb", mib.tx_realloc_tsb),
1088*4882a593Smuzhiyun 	STAT_GENET_SOFT_MIB("tx_realloc_tsb_failed",
1089*4882a593Smuzhiyun 			    mib.tx_realloc_tsb_failed),
1090*4882a593Smuzhiyun 	/* Per TX queues */
1091*4882a593Smuzhiyun 	STAT_GENET_Q(0),
1092*4882a593Smuzhiyun 	STAT_GENET_Q(1),
1093*4882a593Smuzhiyun 	STAT_GENET_Q(2),
1094*4882a593Smuzhiyun 	STAT_GENET_Q(3),
1095*4882a593Smuzhiyun 	STAT_GENET_Q(16),
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun #define BCMGENET_STATS_LEN	ARRAY_SIZE(bcmgenet_gstrings_stats)
1099*4882a593Smuzhiyun 
bcmgenet_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1100*4882a593Smuzhiyun static void bcmgenet_get_drvinfo(struct net_device *dev,
1101*4882a593Smuzhiyun 				 struct ethtool_drvinfo *info)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
bcmgenet_get_sset_count(struct net_device * dev,int string_set)1106*4882a593Smuzhiyun static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	switch (string_set) {
1109*4882a593Smuzhiyun 	case ETH_SS_STATS:
1110*4882a593Smuzhiyun 		return BCMGENET_STATS_LEN;
1111*4882a593Smuzhiyun 	default:
1112*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
bcmgenet_get_strings(struct net_device * dev,u32 stringset,u8 * data)1116*4882a593Smuzhiyun static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
1117*4882a593Smuzhiyun 				 u8 *data)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	int i;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	switch (stringset) {
1122*4882a593Smuzhiyun 	case ETH_SS_STATS:
1123*4882a593Smuzhiyun 		for (i = 0; i < BCMGENET_STATS_LEN; i++) {
1124*4882a593Smuzhiyun 			memcpy(data + i * ETH_GSTRING_LEN,
1125*4882a593Smuzhiyun 			       bcmgenet_gstrings_stats[i].stat_string,
1126*4882a593Smuzhiyun 			       ETH_GSTRING_LEN);
1127*4882a593Smuzhiyun 		}
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
bcmgenet_update_stat_misc(struct bcmgenet_priv * priv,u16 offset)1132*4882a593Smuzhiyun static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	u16 new_offset;
1135*4882a593Smuzhiyun 	u32 val;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	switch (offset) {
1138*4882a593Smuzhiyun 	case UMAC_RBUF_OVFL_CNT_V1:
1139*4882a593Smuzhiyun 		if (GENET_IS_V2(priv))
1140*4882a593Smuzhiyun 			new_offset = RBUF_OVFL_CNT_V2;
1141*4882a593Smuzhiyun 		else
1142*4882a593Smuzhiyun 			new_offset = RBUF_OVFL_CNT_V3PLUS;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 		val = bcmgenet_rbuf_readl(priv,	new_offset);
1145*4882a593Smuzhiyun 		/* clear if overflowed */
1146*4882a593Smuzhiyun 		if (val == ~0)
1147*4882a593Smuzhiyun 			bcmgenet_rbuf_writel(priv, 0, new_offset);
1148*4882a593Smuzhiyun 		break;
1149*4882a593Smuzhiyun 	case UMAC_RBUF_ERR_CNT_V1:
1150*4882a593Smuzhiyun 		if (GENET_IS_V2(priv))
1151*4882a593Smuzhiyun 			new_offset = RBUF_ERR_CNT_V2;
1152*4882a593Smuzhiyun 		else
1153*4882a593Smuzhiyun 			new_offset = RBUF_ERR_CNT_V3PLUS;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		val = bcmgenet_rbuf_readl(priv,	new_offset);
1156*4882a593Smuzhiyun 		/* clear if overflowed */
1157*4882a593Smuzhiyun 		if (val == ~0)
1158*4882a593Smuzhiyun 			bcmgenet_rbuf_writel(priv, 0, new_offset);
1159*4882a593Smuzhiyun 		break;
1160*4882a593Smuzhiyun 	default:
1161*4882a593Smuzhiyun 		val = bcmgenet_umac_readl(priv, offset);
1162*4882a593Smuzhiyun 		/* clear if overflowed */
1163*4882a593Smuzhiyun 		if (val == ~0)
1164*4882a593Smuzhiyun 			bcmgenet_umac_writel(priv, 0, offset);
1165*4882a593Smuzhiyun 		break;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	return val;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
bcmgenet_update_mib_counters(struct bcmgenet_priv * priv)1171*4882a593Smuzhiyun static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	int i, j = 0;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	for (i = 0; i < BCMGENET_STATS_LEN; i++) {
1176*4882a593Smuzhiyun 		const struct bcmgenet_stats *s;
1177*4882a593Smuzhiyun 		u8 offset = 0;
1178*4882a593Smuzhiyun 		u32 val = 0;
1179*4882a593Smuzhiyun 		char *p;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 		s = &bcmgenet_gstrings_stats[i];
1182*4882a593Smuzhiyun 		switch (s->type) {
1183*4882a593Smuzhiyun 		case BCMGENET_STAT_NETDEV:
1184*4882a593Smuzhiyun 		case BCMGENET_STAT_SOFT:
1185*4882a593Smuzhiyun 			continue;
1186*4882a593Smuzhiyun 		case BCMGENET_STAT_RUNT:
1187*4882a593Smuzhiyun 			offset += BCMGENET_STAT_OFFSET;
1188*4882a593Smuzhiyun 			fallthrough;
1189*4882a593Smuzhiyun 		case BCMGENET_STAT_MIB_TX:
1190*4882a593Smuzhiyun 			offset += BCMGENET_STAT_OFFSET;
1191*4882a593Smuzhiyun 			fallthrough;
1192*4882a593Smuzhiyun 		case BCMGENET_STAT_MIB_RX:
1193*4882a593Smuzhiyun 			val = bcmgenet_umac_readl(priv,
1194*4882a593Smuzhiyun 						  UMAC_MIB_START + j + offset);
1195*4882a593Smuzhiyun 			offset = 0;	/* Reset Offset */
1196*4882a593Smuzhiyun 			break;
1197*4882a593Smuzhiyun 		case BCMGENET_STAT_MISC:
1198*4882a593Smuzhiyun 			if (GENET_IS_V1(priv)) {
1199*4882a593Smuzhiyun 				val = bcmgenet_umac_readl(priv, s->reg_offset);
1200*4882a593Smuzhiyun 				/* clear if overflowed */
1201*4882a593Smuzhiyun 				if (val == ~0)
1202*4882a593Smuzhiyun 					bcmgenet_umac_writel(priv, 0,
1203*4882a593Smuzhiyun 							     s->reg_offset);
1204*4882a593Smuzhiyun 			} else {
1205*4882a593Smuzhiyun 				val = bcmgenet_update_stat_misc(priv,
1206*4882a593Smuzhiyun 								s->reg_offset);
1207*4882a593Smuzhiyun 			}
1208*4882a593Smuzhiyun 			break;
1209*4882a593Smuzhiyun 		}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		j += s->stat_sizeof;
1212*4882a593Smuzhiyun 		p = (char *)priv + s->stat_offset;
1213*4882a593Smuzhiyun 		*(u32 *)p = val;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
bcmgenet_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)1217*4882a593Smuzhiyun static void bcmgenet_get_ethtool_stats(struct net_device *dev,
1218*4882a593Smuzhiyun 				       struct ethtool_stats *stats,
1219*4882a593Smuzhiyun 				       u64 *data)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1222*4882a593Smuzhiyun 	int i;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if (netif_running(dev))
1225*4882a593Smuzhiyun 		bcmgenet_update_mib_counters(priv);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	dev->netdev_ops->ndo_get_stats(dev);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	for (i = 0; i < BCMGENET_STATS_LEN; i++) {
1230*4882a593Smuzhiyun 		const struct bcmgenet_stats *s;
1231*4882a593Smuzhiyun 		char *p;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		s = &bcmgenet_gstrings_stats[i];
1234*4882a593Smuzhiyun 		if (s->type == BCMGENET_STAT_NETDEV)
1235*4882a593Smuzhiyun 			p = (char *)&dev->stats;
1236*4882a593Smuzhiyun 		else
1237*4882a593Smuzhiyun 			p = (char *)priv;
1238*4882a593Smuzhiyun 		p += s->stat_offset;
1239*4882a593Smuzhiyun 		if (sizeof(unsigned long) != sizeof(u32) &&
1240*4882a593Smuzhiyun 		    s->stat_sizeof == sizeof(unsigned long))
1241*4882a593Smuzhiyun 			data[i] = *(unsigned long *)p;
1242*4882a593Smuzhiyun 		else
1243*4882a593Smuzhiyun 			data[i] = *(u32 *)p;
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
bcmgenet_eee_enable_set(struct net_device * dev,bool enable)1247*4882a593Smuzhiyun static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1250*4882a593Smuzhiyun 	u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
1251*4882a593Smuzhiyun 	u32 reg;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (enable && !priv->clk_eee_enabled) {
1254*4882a593Smuzhiyun 		clk_prepare_enable(priv->clk_eee);
1255*4882a593Smuzhiyun 		priv->clk_eee_enabled = true;
1256*4882a593Smuzhiyun 	}
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
1259*4882a593Smuzhiyun 	if (enable)
1260*4882a593Smuzhiyun 		reg |= EEE_EN;
1261*4882a593Smuzhiyun 	else
1262*4882a593Smuzhiyun 		reg &= ~EEE_EN;
1263*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* Enable EEE and switch to a 27Mhz clock automatically */
1266*4882a593Smuzhiyun 	reg = bcmgenet_readl(priv->base + off);
1267*4882a593Smuzhiyun 	if (enable)
1268*4882a593Smuzhiyun 		reg |= TBUF_EEE_EN | TBUF_PM_EN;
1269*4882a593Smuzhiyun 	else
1270*4882a593Smuzhiyun 		reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
1271*4882a593Smuzhiyun 	bcmgenet_writel(reg, priv->base + off);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* Do the same for thing for RBUF */
1274*4882a593Smuzhiyun 	reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
1275*4882a593Smuzhiyun 	if (enable)
1276*4882a593Smuzhiyun 		reg |= RBUF_EEE_EN | RBUF_PM_EN;
1277*4882a593Smuzhiyun 	else
1278*4882a593Smuzhiyun 		reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
1279*4882a593Smuzhiyun 	bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (!enable && priv->clk_eee_enabled) {
1282*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk_eee);
1283*4882a593Smuzhiyun 		priv->clk_eee_enabled = false;
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	priv->eee.eee_enabled = enable;
1287*4882a593Smuzhiyun 	priv->eee.eee_active = enable;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
bcmgenet_get_eee(struct net_device * dev,struct ethtool_eee * e)1290*4882a593Smuzhiyun static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1293*4882a593Smuzhiyun 	struct ethtool_eee *p = &priv->eee;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
1296*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (!dev->phydev)
1299*4882a593Smuzhiyun 		return -ENODEV;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	e->eee_enabled = p->eee_enabled;
1302*4882a593Smuzhiyun 	e->eee_active = p->eee_active;
1303*4882a593Smuzhiyun 	e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	return phy_ethtool_get_eee(dev->phydev, e);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
bcmgenet_set_eee(struct net_device * dev,struct ethtool_eee * e)1308*4882a593Smuzhiyun static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1311*4882a593Smuzhiyun 	struct ethtool_eee *p = &priv->eee;
1312*4882a593Smuzhiyun 	int ret = 0;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	if (GENET_IS_V1(priv))
1315*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	if (!dev->phydev)
1318*4882a593Smuzhiyun 		return -ENODEV;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	p->eee_enabled = e->eee_enabled;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	if (!p->eee_enabled) {
1323*4882a593Smuzhiyun 		bcmgenet_eee_enable_set(dev, false);
1324*4882a593Smuzhiyun 	} else {
1325*4882a593Smuzhiyun 		ret = phy_init_eee(dev->phydev, 0);
1326*4882a593Smuzhiyun 		if (ret) {
1327*4882a593Smuzhiyun 			netif_err(priv, hw, dev, "EEE initialization failed\n");
1328*4882a593Smuzhiyun 			return ret;
1329*4882a593Smuzhiyun 		}
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 		bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1332*4882a593Smuzhiyun 		bcmgenet_eee_enable_set(dev, true);
1333*4882a593Smuzhiyun 	}
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	return phy_ethtool_set_eee(dev->phydev, e);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun 
bcmgenet_validate_flow(struct net_device * dev,struct ethtool_rxnfc * cmd)1338*4882a593Smuzhiyun static int bcmgenet_validate_flow(struct net_device *dev,
1339*4882a593Smuzhiyun 				  struct ethtool_rxnfc *cmd)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun 	struct ethtool_usrip4_spec *l4_mask;
1342*4882a593Smuzhiyun 	struct ethhdr *eth_mask;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	if (cmd->fs.location >= MAX_NUM_OF_FS_RULES) {
1345*4882a593Smuzhiyun 		netdev_err(dev, "rxnfc: Invalid location (%d)\n",
1346*4882a593Smuzhiyun 			   cmd->fs.location);
1347*4882a593Smuzhiyun 		return -EINVAL;
1348*4882a593Smuzhiyun 	}
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	switch (cmd->fs.flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
1351*4882a593Smuzhiyun 	case IP_USER_FLOW:
1352*4882a593Smuzhiyun 		l4_mask = &cmd->fs.m_u.usr_ip4_spec;
1353*4882a593Smuzhiyun 		/* don't allow mask which isn't valid */
1354*4882a593Smuzhiyun 		if (VALIDATE_MASK(l4_mask->ip4src) ||
1355*4882a593Smuzhiyun 		    VALIDATE_MASK(l4_mask->ip4dst) ||
1356*4882a593Smuzhiyun 		    VALIDATE_MASK(l4_mask->l4_4_bytes) ||
1357*4882a593Smuzhiyun 		    VALIDATE_MASK(l4_mask->proto) ||
1358*4882a593Smuzhiyun 		    VALIDATE_MASK(l4_mask->ip_ver) ||
1359*4882a593Smuzhiyun 		    VALIDATE_MASK(l4_mask->tos)) {
1360*4882a593Smuzhiyun 			netdev_err(dev, "rxnfc: Unsupported mask\n");
1361*4882a593Smuzhiyun 			return -EINVAL;
1362*4882a593Smuzhiyun 		}
1363*4882a593Smuzhiyun 		break;
1364*4882a593Smuzhiyun 	case ETHER_FLOW:
1365*4882a593Smuzhiyun 		eth_mask = &cmd->fs.m_u.ether_spec;
1366*4882a593Smuzhiyun 		/* don't allow mask which isn't valid */
1367*4882a593Smuzhiyun 		if (VALIDATE_MASK(eth_mask->h_dest) ||
1368*4882a593Smuzhiyun 		    VALIDATE_MASK(eth_mask->h_source) ||
1369*4882a593Smuzhiyun 		    VALIDATE_MASK(eth_mask->h_proto)) {
1370*4882a593Smuzhiyun 			netdev_err(dev, "rxnfc: Unsupported mask\n");
1371*4882a593Smuzhiyun 			return -EINVAL;
1372*4882a593Smuzhiyun 		}
1373*4882a593Smuzhiyun 		break;
1374*4882a593Smuzhiyun 	default:
1375*4882a593Smuzhiyun 		netdev_err(dev, "rxnfc: Unsupported flow type (0x%x)\n",
1376*4882a593Smuzhiyun 			   cmd->fs.flow_type);
1377*4882a593Smuzhiyun 		return -EINVAL;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	if ((cmd->fs.flow_type & FLOW_EXT)) {
1381*4882a593Smuzhiyun 		/* don't allow mask which isn't valid */
1382*4882a593Smuzhiyun 		if (VALIDATE_MASK(cmd->fs.m_ext.vlan_etype) ||
1383*4882a593Smuzhiyun 		    VALIDATE_MASK(cmd->fs.m_ext.vlan_tci)) {
1384*4882a593Smuzhiyun 			netdev_err(dev, "rxnfc: Unsupported mask\n");
1385*4882a593Smuzhiyun 			return -EINVAL;
1386*4882a593Smuzhiyun 		}
1387*4882a593Smuzhiyun 		if (cmd->fs.m_ext.data[0] || cmd->fs.m_ext.data[1]) {
1388*4882a593Smuzhiyun 			netdev_err(dev, "rxnfc: user-def not supported\n");
1389*4882a593Smuzhiyun 			return -EINVAL;
1390*4882a593Smuzhiyun 		}
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if ((cmd->fs.flow_type & FLOW_MAC_EXT)) {
1394*4882a593Smuzhiyun 		/* don't allow mask which isn't valid */
1395*4882a593Smuzhiyun 		if (VALIDATE_MASK(cmd->fs.m_ext.h_dest)) {
1396*4882a593Smuzhiyun 			netdev_err(dev, "rxnfc: Unsupported mask\n");
1397*4882a593Smuzhiyun 			return -EINVAL;
1398*4882a593Smuzhiyun 		}
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	return 0;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
bcmgenet_insert_flow(struct net_device * dev,struct ethtool_rxnfc * cmd)1404*4882a593Smuzhiyun static int bcmgenet_insert_flow(struct net_device *dev,
1405*4882a593Smuzhiyun 				struct ethtool_rxnfc *cmd)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1408*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule *loc_rule;
1409*4882a593Smuzhiyun 	int err;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (priv->hw_params->hfb_filter_size < 128) {
1412*4882a593Smuzhiyun 		netdev_err(dev, "rxnfc: Not supported by this device\n");
1413*4882a593Smuzhiyun 		return -EINVAL;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (cmd->fs.ring_cookie > priv->hw_params->rx_queues &&
1417*4882a593Smuzhiyun 	    cmd->fs.ring_cookie != RX_CLS_FLOW_WAKE) {
1418*4882a593Smuzhiyun 		netdev_err(dev, "rxnfc: Unsupported action (%llu)\n",
1419*4882a593Smuzhiyun 			   cmd->fs.ring_cookie);
1420*4882a593Smuzhiyun 		return -EINVAL;
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	err = bcmgenet_validate_flow(dev, cmd);
1424*4882a593Smuzhiyun 	if (err)
1425*4882a593Smuzhiyun 		return err;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	loc_rule = &priv->rxnfc_rules[cmd->fs.location];
1428*4882a593Smuzhiyun 	if (loc_rule->state == BCMGENET_RXNFC_STATE_ENABLED)
1429*4882a593Smuzhiyun 		bcmgenet_hfb_disable_filter(priv, cmd->fs.location);
1430*4882a593Smuzhiyun 	if (loc_rule->state != BCMGENET_RXNFC_STATE_UNUSED) {
1431*4882a593Smuzhiyun 		list_del(&loc_rule->list);
1432*4882a593Smuzhiyun 		bcmgenet_hfb_clear_filter(priv, cmd->fs.location);
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 	loc_rule->state = BCMGENET_RXNFC_STATE_UNUSED;
1435*4882a593Smuzhiyun 	memcpy(&loc_rule->fs, &cmd->fs,
1436*4882a593Smuzhiyun 	       sizeof(struct ethtool_rx_flow_spec));
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	bcmgenet_hfb_create_rxnfc_filter(priv, loc_rule);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	list_add_tail(&loc_rule->list, &priv->rxnfc_list);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
bcmgenet_delete_flow(struct net_device * dev,struct ethtool_rxnfc * cmd)1445*4882a593Smuzhiyun static int bcmgenet_delete_flow(struct net_device *dev,
1446*4882a593Smuzhiyun 				struct ethtool_rxnfc *cmd)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1449*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule *rule;
1450*4882a593Smuzhiyun 	int err = 0;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (cmd->fs.location >= MAX_NUM_OF_FS_RULES)
1453*4882a593Smuzhiyun 		return -EINVAL;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	rule = &priv->rxnfc_rules[cmd->fs.location];
1456*4882a593Smuzhiyun 	if (rule->state == BCMGENET_RXNFC_STATE_UNUSED) {
1457*4882a593Smuzhiyun 		err =  -ENOENT;
1458*4882a593Smuzhiyun 		goto out;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	if (rule->state == BCMGENET_RXNFC_STATE_ENABLED)
1462*4882a593Smuzhiyun 		bcmgenet_hfb_disable_filter(priv, cmd->fs.location);
1463*4882a593Smuzhiyun 	if (rule->state != BCMGENET_RXNFC_STATE_UNUSED) {
1464*4882a593Smuzhiyun 		list_del(&rule->list);
1465*4882a593Smuzhiyun 		bcmgenet_hfb_clear_filter(priv, cmd->fs.location);
1466*4882a593Smuzhiyun 	}
1467*4882a593Smuzhiyun 	rule->state = BCMGENET_RXNFC_STATE_UNUSED;
1468*4882a593Smuzhiyun 	memset(&rule->fs, 0, sizeof(struct ethtool_rx_flow_spec));
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun out:
1471*4882a593Smuzhiyun 	return err;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
bcmgenet_set_rxnfc(struct net_device * dev,struct ethtool_rxnfc * cmd)1474*4882a593Smuzhiyun static int bcmgenet_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1477*4882a593Smuzhiyun 	int err = 0;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	switch (cmd->cmd) {
1480*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLINS:
1481*4882a593Smuzhiyun 		err = bcmgenet_insert_flow(dev, cmd);
1482*4882a593Smuzhiyun 		break;
1483*4882a593Smuzhiyun 	case ETHTOOL_SRXCLSRLDEL:
1484*4882a593Smuzhiyun 		err = bcmgenet_delete_flow(dev, cmd);
1485*4882a593Smuzhiyun 		break;
1486*4882a593Smuzhiyun 	default:
1487*4882a593Smuzhiyun 		netdev_warn(priv->dev, "Unsupported ethtool command. (%d)\n",
1488*4882a593Smuzhiyun 			    cmd->cmd);
1489*4882a593Smuzhiyun 		return -EINVAL;
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	return err;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
bcmgenet_get_flow(struct net_device * dev,struct ethtool_rxnfc * cmd,int loc)1495*4882a593Smuzhiyun static int bcmgenet_get_flow(struct net_device *dev, struct ethtool_rxnfc *cmd,
1496*4882a593Smuzhiyun 			     int loc)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1499*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule *rule;
1500*4882a593Smuzhiyun 	int err = 0;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (loc < 0 || loc >= MAX_NUM_OF_FS_RULES)
1503*4882a593Smuzhiyun 		return -EINVAL;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	rule = &priv->rxnfc_rules[loc];
1506*4882a593Smuzhiyun 	if (rule->state == BCMGENET_RXNFC_STATE_UNUSED)
1507*4882a593Smuzhiyun 		err = -ENOENT;
1508*4882a593Smuzhiyun 	else
1509*4882a593Smuzhiyun 		memcpy(&cmd->fs, &rule->fs,
1510*4882a593Smuzhiyun 		       sizeof(struct ethtool_rx_flow_spec));
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	return err;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
bcmgenet_get_num_flows(struct bcmgenet_priv * priv)1515*4882a593Smuzhiyun static int bcmgenet_get_num_flows(struct bcmgenet_priv *priv)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun 	struct list_head *pos;
1518*4882a593Smuzhiyun 	int res = 0;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	list_for_each(pos, &priv->rxnfc_list)
1521*4882a593Smuzhiyun 		res++;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return res;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
bcmgenet_get_rxnfc(struct net_device * dev,struct ethtool_rxnfc * cmd,u32 * rule_locs)1526*4882a593Smuzhiyun static int bcmgenet_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
1527*4882a593Smuzhiyun 			      u32 *rule_locs)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1530*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule *rule;
1531*4882a593Smuzhiyun 	int err = 0;
1532*4882a593Smuzhiyun 	int i = 0;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	switch (cmd->cmd) {
1535*4882a593Smuzhiyun 	case ETHTOOL_GRXRINGS:
1536*4882a593Smuzhiyun 		cmd->data = priv->hw_params->rx_queues ?: 1;
1537*4882a593Smuzhiyun 		break;
1538*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLCNT:
1539*4882a593Smuzhiyun 		cmd->rule_cnt = bcmgenet_get_num_flows(priv);
1540*4882a593Smuzhiyun 		cmd->data = MAX_NUM_OF_FS_RULES;
1541*4882a593Smuzhiyun 		break;
1542*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRULE:
1543*4882a593Smuzhiyun 		err = bcmgenet_get_flow(dev, cmd, cmd->fs.location);
1544*4882a593Smuzhiyun 		break;
1545*4882a593Smuzhiyun 	case ETHTOOL_GRXCLSRLALL:
1546*4882a593Smuzhiyun 		list_for_each_entry(rule, &priv->rxnfc_list, list)
1547*4882a593Smuzhiyun 			if (i < cmd->rule_cnt)
1548*4882a593Smuzhiyun 				rule_locs[i++] = rule->fs.location;
1549*4882a593Smuzhiyun 		cmd->rule_cnt = i;
1550*4882a593Smuzhiyun 		cmd->data = MAX_NUM_OF_FS_RULES;
1551*4882a593Smuzhiyun 		break;
1552*4882a593Smuzhiyun 	default:
1553*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
1554*4882a593Smuzhiyun 		break;
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	return err;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun /* standard ethtool support functions. */
1561*4882a593Smuzhiyun static const struct ethtool_ops bcmgenet_ethtool_ops = {
1562*4882a593Smuzhiyun 	.supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS |
1563*4882a593Smuzhiyun 				     ETHTOOL_COALESCE_MAX_FRAMES |
1564*4882a593Smuzhiyun 				     ETHTOOL_COALESCE_USE_ADAPTIVE_RX,
1565*4882a593Smuzhiyun 	.begin			= bcmgenet_begin,
1566*4882a593Smuzhiyun 	.complete		= bcmgenet_complete,
1567*4882a593Smuzhiyun 	.get_strings		= bcmgenet_get_strings,
1568*4882a593Smuzhiyun 	.get_sset_count		= bcmgenet_get_sset_count,
1569*4882a593Smuzhiyun 	.get_ethtool_stats	= bcmgenet_get_ethtool_stats,
1570*4882a593Smuzhiyun 	.get_drvinfo		= bcmgenet_get_drvinfo,
1571*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
1572*4882a593Smuzhiyun 	.get_msglevel		= bcmgenet_get_msglevel,
1573*4882a593Smuzhiyun 	.set_msglevel		= bcmgenet_set_msglevel,
1574*4882a593Smuzhiyun 	.get_wol		= bcmgenet_get_wol,
1575*4882a593Smuzhiyun 	.set_wol		= bcmgenet_set_wol,
1576*4882a593Smuzhiyun 	.get_eee		= bcmgenet_get_eee,
1577*4882a593Smuzhiyun 	.set_eee		= bcmgenet_set_eee,
1578*4882a593Smuzhiyun 	.nway_reset		= phy_ethtool_nway_reset,
1579*4882a593Smuzhiyun 	.get_coalesce		= bcmgenet_get_coalesce,
1580*4882a593Smuzhiyun 	.set_coalesce		= bcmgenet_set_coalesce,
1581*4882a593Smuzhiyun 	.get_link_ksettings	= bcmgenet_get_link_ksettings,
1582*4882a593Smuzhiyun 	.set_link_ksettings	= bcmgenet_set_link_ksettings,
1583*4882a593Smuzhiyun 	.get_ts_info		= ethtool_op_get_ts_info,
1584*4882a593Smuzhiyun 	.get_rxnfc		= bcmgenet_get_rxnfc,
1585*4882a593Smuzhiyun 	.set_rxnfc		= bcmgenet_set_rxnfc,
1586*4882a593Smuzhiyun };
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun /* Power down the unimac, based on mode. */
bcmgenet_power_down(struct bcmgenet_priv * priv,enum bcmgenet_power_mode mode)1589*4882a593Smuzhiyun static int bcmgenet_power_down(struct bcmgenet_priv *priv,
1590*4882a593Smuzhiyun 				enum bcmgenet_power_mode mode)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	int ret = 0;
1593*4882a593Smuzhiyun 	u32 reg;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	switch (mode) {
1596*4882a593Smuzhiyun 	case GENET_POWER_CABLE_SENSE:
1597*4882a593Smuzhiyun 		phy_detach(priv->dev->phydev);
1598*4882a593Smuzhiyun 		break;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	case GENET_POWER_WOL_MAGIC:
1601*4882a593Smuzhiyun 		ret = bcmgenet_wol_power_down_cfg(priv, mode);
1602*4882a593Smuzhiyun 		break;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	case GENET_POWER_PASSIVE:
1605*4882a593Smuzhiyun 		/* Power down LED */
1606*4882a593Smuzhiyun 		if (priv->hw_params->flags & GENET_HAS_EXT) {
1607*4882a593Smuzhiyun 			reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1608*4882a593Smuzhiyun 			if (GENET_IS_V5(priv))
1609*4882a593Smuzhiyun 				reg |= EXT_PWR_DOWN_PHY_EN |
1610*4882a593Smuzhiyun 				       EXT_PWR_DOWN_PHY_RD |
1611*4882a593Smuzhiyun 				       EXT_PWR_DOWN_PHY_SD |
1612*4882a593Smuzhiyun 				       EXT_PWR_DOWN_PHY_RX |
1613*4882a593Smuzhiyun 				       EXT_PWR_DOWN_PHY_TX |
1614*4882a593Smuzhiyun 				       EXT_IDDQ_GLBL_PWR;
1615*4882a593Smuzhiyun 			else
1616*4882a593Smuzhiyun 				reg |= EXT_PWR_DOWN_PHY;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 			reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1619*4882a593Smuzhiyun 			bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 			bcmgenet_phy_power_set(priv->dev, false);
1622*4882a593Smuzhiyun 		}
1623*4882a593Smuzhiyun 		break;
1624*4882a593Smuzhiyun 	default:
1625*4882a593Smuzhiyun 		break;
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	return ret;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun 
bcmgenet_power_up(struct bcmgenet_priv * priv,enum bcmgenet_power_mode mode)1631*4882a593Smuzhiyun static void bcmgenet_power_up(struct bcmgenet_priv *priv,
1632*4882a593Smuzhiyun 			      enum bcmgenet_power_mode mode)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	u32 reg;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	if (!(priv->hw_params->flags & GENET_HAS_EXT))
1637*4882a593Smuzhiyun 		return;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	switch (mode) {
1642*4882a593Smuzhiyun 	case GENET_POWER_PASSIVE:
1643*4882a593Smuzhiyun 		reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS |
1644*4882a593Smuzhiyun 			 EXT_ENERGY_DET_MASK);
1645*4882a593Smuzhiyun 		if (GENET_IS_V5(priv)) {
1646*4882a593Smuzhiyun 			reg &= ~(EXT_PWR_DOWN_PHY_EN |
1647*4882a593Smuzhiyun 				 EXT_PWR_DOWN_PHY_RD |
1648*4882a593Smuzhiyun 				 EXT_PWR_DOWN_PHY_SD |
1649*4882a593Smuzhiyun 				 EXT_PWR_DOWN_PHY_RX |
1650*4882a593Smuzhiyun 				 EXT_PWR_DOWN_PHY_TX |
1651*4882a593Smuzhiyun 				 EXT_IDDQ_GLBL_PWR);
1652*4882a593Smuzhiyun 			reg |=   EXT_PHY_RESET;
1653*4882a593Smuzhiyun 			bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1654*4882a593Smuzhiyun 			mdelay(1);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 			reg &=  ~EXT_PHY_RESET;
1657*4882a593Smuzhiyun 		} else {
1658*4882a593Smuzhiyun 			reg &= ~EXT_PWR_DOWN_PHY;
1659*4882a593Smuzhiyun 			reg |= EXT_PWR_DN_EN_LD;
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 		bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1662*4882a593Smuzhiyun 		bcmgenet_phy_power_set(priv->dev, true);
1663*4882a593Smuzhiyun 		break;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	case GENET_POWER_CABLE_SENSE:
1666*4882a593Smuzhiyun 		/* enable APD */
1667*4882a593Smuzhiyun 		if (!GENET_IS_V5(priv)) {
1668*4882a593Smuzhiyun 			reg |= EXT_PWR_DN_EN_LD;
1669*4882a593Smuzhiyun 			bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1670*4882a593Smuzhiyun 		}
1671*4882a593Smuzhiyun 		break;
1672*4882a593Smuzhiyun 	case GENET_POWER_WOL_MAGIC:
1673*4882a593Smuzhiyun 		bcmgenet_wol_power_up_cfg(priv, mode);
1674*4882a593Smuzhiyun 		return;
1675*4882a593Smuzhiyun 	default:
1676*4882a593Smuzhiyun 		break;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
bcmgenet_get_txcb(struct bcmgenet_priv * priv,struct bcmgenet_tx_ring * ring)1680*4882a593Smuzhiyun static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1681*4882a593Smuzhiyun 					 struct bcmgenet_tx_ring *ring)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	struct enet_cb *tx_cb_ptr;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	tx_cb_ptr = ring->cbs;
1686*4882a593Smuzhiyun 	tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	/* Advancing local write pointer */
1689*4882a593Smuzhiyun 	if (ring->write_ptr == ring->end_ptr)
1690*4882a593Smuzhiyun 		ring->write_ptr = ring->cb_ptr;
1691*4882a593Smuzhiyun 	else
1692*4882a593Smuzhiyun 		ring->write_ptr++;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	return tx_cb_ptr;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
bcmgenet_put_txcb(struct bcmgenet_priv * priv,struct bcmgenet_tx_ring * ring)1697*4882a593Smuzhiyun static struct enet_cb *bcmgenet_put_txcb(struct bcmgenet_priv *priv,
1698*4882a593Smuzhiyun 					 struct bcmgenet_tx_ring *ring)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun 	struct enet_cb *tx_cb_ptr;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	tx_cb_ptr = ring->cbs;
1703*4882a593Smuzhiyun 	tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	/* Rewinding local write pointer */
1706*4882a593Smuzhiyun 	if (ring->write_ptr == ring->cb_ptr)
1707*4882a593Smuzhiyun 		ring->write_ptr = ring->end_ptr;
1708*4882a593Smuzhiyun 	else
1709*4882a593Smuzhiyun 		ring->write_ptr--;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	return tx_cb_ptr;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun 
bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring * ring)1714*4882a593Smuzhiyun static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
1717*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_SET);
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun 
bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring * ring)1720*4882a593Smuzhiyun static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
1723*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_CLEAR);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun 
bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring * ring)1726*4882a593Smuzhiyun static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(ring->priv,
1729*4882a593Smuzhiyun 				 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1730*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_SET);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring * ring)1733*4882a593Smuzhiyun static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(ring->priv,
1736*4882a593Smuzhiyun 				 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1737*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_CLEAR);
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring * ring)1740*4882a593Smuzhiyun static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
1743*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_SET);
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun 
bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring * ring)1746*4882a593Smuzhiyun static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
1749*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_CLEAR);
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun 
bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring * ring)1752*4882a593Smuzhiyun static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
1755*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_CLEAR);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring * ring)1758*4882a593Smuzhiyun static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
1761*4882a593Smuzhiyun 				 INTRL2_CPU_MASK_SET);
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun /* Simple helper to free a transmit control block's resources
1765*4882a593Smuzhiyun  * Returns an skb when the last transmit control block associated with the
1766*4882a593Smuzhiyun  * skb is freed.  The skb should be freed by the caller if necessary.
1767*4882a593Smuzhiyun  */
bcmgenet_free_tx_cb(struct device * dev,struct enet_cb * cb)1768*4882a593Smuzhiyun static struct sk_buff *bcmgenet_free_tx_cb(struct device *dev,
1769*4882a593Smuzhiyun 					   struct enet_cb *cb)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	struct sk_buff *skb;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	skb = cb->skb;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	if (skb) {
1776*4882a593Smuzhiyun 		cb->skb = NULL;
1777*4882a593Smuzhiyun 		if (cb == GENET_CB(skb)->first_cb)
1778*4882a593Smuzhiyun 			dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1779*4882a593Smuzhiyun 					 dma_unmap_len(cb, dma_len),
1780*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
1781*4882a593Smuzhiyun 		else
1782*4882a593Smuzhiyun 			dma_unmap_page(dev, dma_unmap_addr(cb, dma_addr),
1783*4882a593Smuzhiyun 				       dma_unmap_len(cb, dma_len),
1784*4882a593Smuzhiyun 				       DMA_TO_DEVICE);
1785*4882a593Smuzhiyun 		dma_unmap_addr_set(cb, dma_addr, 0);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 		if (cb == GENET_CB(skb)->last_cb)
1788*4882a593Smuzhiyun 			return skb;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	} else if (dma_unmap_addr(cb, dma_addr)) {
1791*4882a593Smuzhiyun 		dma_unmap_page(dev,
1792*4882a593Smuzhiyun 			       dma_unmap_addr(cb, dma_addr),
1793*4882a593Smuzhiyun 			       dma_unmap_len(cb, dma_len),
1794*4882a593Smuzhiyun 			       DMA_TO_DEVICE);
1795*4882a593Smuzhiyun 		dma_unmap_addr_set(cb, dma_addr, 0);
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	return NULL;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun /* Simple helper to free a receive control block's resources */
bcmgenet_free_rx_cb(struct device * dev,struct enet_cb * cb)1802*4882a593Smuzhiyun static struct sk_buff *bcmgenet_free_rx_cb(struct device *dev,
1803*4882a593Smuzhiyun 					   struct enet_cb *cb)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	struct sk_buff *skb;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	skb = cb->skb;
1808*4882a593Smuzhiyun 	cb->skb = NULL;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	if (dma_unmap_addr(cb, dma_addr)) {
1811*4882a593Smuzhiyun 		dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1812*4882a593Smuzhiyun 				 dma_unmap_len(cb, dma_len), DMA_FROM_DEVICE);
1813*4882a593Smuzhiyun 		dma_unmap_addr_set(cb, dma_addr, 0);
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	return skb;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun /* Unlocked version of the reclaim routine */
__bcmgenet_tx_reclaim(struct net_device * dev,struct bcmgenet_tx_ring * ring)1820*4882a593Smuzhiyun static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1821*4882a593Smuzhiyun 					  struct bcmgenet_tx_ring *ring)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1824*4882a593Smuzhiyun 	unsigned int txbds_processed = 0;
1825*4882a593Smuzhiyun 	unsigned int bytes_compl = 0;
1826*4882a593Smuzhiyun 	unsigned int pkts_compl = 0;
1827*4882a593Smuzhiyun 	unsigned int txbds_ready;
1828*4882a593Smuzhiyun 	unsigned int c_index;
1829*4882a593Smuzhiyun 	struct sk_buff *skb;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/* Clear status before servicing to reduce spurious interrupts */
1832*4882a593Smuzhiyun 	if (ring->index == DESC_INDEX)
1833*4882a593Smuzhiyun 		bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1834*4882a593Smuzhiyun 					 INTRL2_CPU_CLEAR);
1835*4882a593Smuzhiyun 	else
1836*4882a593Smuzhiyun 		bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1837*4882a593Smuzhiyun 					 INTRL2_CPU_CLEAR);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* Compute how many buffers are transmitted since last xmit call */
1840*4882a593Smuzhiyun 	c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1841*4882a593Smuzhiyun 		& DMA_C_INDEX_MASK;
1842*4882a593Smuzhiyun 	txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	netif_dbg(priv, tx_done, dev,
1845*4882a593Smuzhiyun 		  "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1846*4882a593Smuzhiyun 		  __func__, ring->index, ring->c_index, c_index, txbds_ready);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	/* Reclaim transmitted buffers */
1849*4882a593Smuzhiyun 	while (txbds_processed < txbds_ready) {
1850*4882a593Smuzhiyun 		skb = bcmgenet_free_tx_cb(&priv->pdev->dev,
1851*4882a593Smuzhiyun 					  &priv->tx_cbs[ring->clean_ptr]);
1852*4882a593Smuzhiyun 		if (skb) {
1853*4882a593Smuzhiyun 			pkts_compl++;
1854*4882a593Smuzhiyun 			bytes_compl += GENET_CB(skb)->bytes_sent;
1855*4882a593Smuzhiyun 			dev_consume_skb_any(skb);
1856*4882a593Smuzhiyun 		}
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 		txbds_processed++;
1859*4882a593Smuzhiyun 		if (likely(ring->clean_ptr < ring->end_ptr))
1860*4882a593Smuzhiyun 			ring->clean_ptr++;
1861*4882a593Smuzhiyun 		else
1862*4882a593Smuzhiyun 			ring->clean_ptr = ring->cb_ptr;
1863*4882a593Smuzhiyun 	}
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	ring->free_bds += txbds_processed;
1866*4882a593Smuzhiyun 	ring->c_index = c_index;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	ring->packets += pkts_compl;
1869*4882a593Smuzhiyun 	ring->bytes += bytes_compl;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
1872*4882a593Smuzhiyun 				  pkts_compl, bytes_compl);
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	return txbds_processed;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
bcmgenet_tx_reclaim(struct net_device * dev,struct bcmgenet_tx_ring * ring)1877*4882a593Smuzhiyun static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
1878*4882a593Smuzhiyun 				struct bcmgenet_tx_ring *ring)
1879*4882a593Smuzhiyun {
1880*4882a593Smuzhiyun 	unsigned int released;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	spin_lock_bh(&ring->lock);
1883*4882a593Smuzhiyun 	released = __bcmgenet_tx_reclaim(dev, ring);
1884*4882a593Smuzhiyun 	spin_unlock_bh(&ring->lock);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	return released;
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun 
bcmgenet_tx_poll(struct napi_struct * napi,int budget)1889*4882a593Smuzhiyun static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring =
1892*4882a593Smuzhiyun 		container_of(napi, struct bcmgenet_tx_ring, napi);
1893*4882a593Smuzhiyun 	unsigned int work_done = 0;
1894*4882a593Smuzhiyun 	struct netdev_queue *txq;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	spin_lock(&ring->lock);
1897*4882a593Smuzhiyun 	work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
1898*4882a593Smuzhiyun 	if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1899*4882a593Smuzhiyun 		txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
1900*4882a593Smuzhiyun 		netif_tx_wake_queue(txq);
1901*4882a593Smuzhiyun 	}
1902*4882a593Smuzhiyun 	spin_unlock(&ring->lock);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	if (work_done == 0) {
1905*4882a593Smuzhiyun 		napi_complete(napi);
1906*4882a593Smuzhiyun 		ring->int_enable(ring);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 		return 0;
1909*4882a593Smuzhiyun 	}
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	return budget;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun 
bcmgenet_tx_reclaim_all(struct net_device * dev)1914*4882a593Smuzhiyun static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1917*4882a593Smuzhiyun 	int i;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	if (netif_is_multiqueue(dev)) {
1920*4882a593Smuzhiyun 		for (i = 0; i < priv->hw_params->tx_queues; i++)
1921*4882a593Smuzhiyun 			bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun /* Reallocate the SKB to put enough headroom in front of it and insert
1928*4882a593Smuzhiyun  * the transmit checksum offsets in the descriptors
1929*4882a593Smuzhiyun  */
bcmgenet_add_tsb(struct net_device * dev,struct sk_buff * skb)1930*4882a593Smuzhiyun static struct sk_buff *bcmgenet_add_tsb(struct net_device *dev,
1931*4882a593Smuzhiyun 					struct sk_buff *skb)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1934*4882a593Smuzhiyun 	struct status_64 *status = NULL;
1935*4882a593Smuzhiyun 	struct sk_buff *new_skb;
1936*4882a593Smuzhiyun 	u16 offset;
1937*4882a593Smuzhiyun 	u8 ip_proto;
1938*4882a593Smuzhiyun 	__be16 ip_ver;
1939*4882a593Smuzhiyun 	u32 tx_csum_info;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1942*4882a593Smuzhiyun 		/* If 64 byte status block enabled, must make sure skb has
1943*4882a593Smuzhiyun 		 * enough headroom for us to insert 64B status block.
1944*4882a593Smuzhiyun 		 */
1945*4882a593Smuzhiyun 		new_skb = skb_realloc_headroom(skb, sizeof(*status));
1946*4882a593Smuzhiyun 		if (!new_skb) {
1947*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
1948*4882a593Smuzhiyun 			priv->mib.tx_realloc_tsb_failed++;
1949*4882a593Smuzhiyun 			dev->stats.tx_dropped++;
1950*4882a593Smuzhiyun 			return NULL;
1951*4882a593Smuzhiyun 		}
1952*4882a593Smuzhiyun 		dev_consume_skb_any(skb);
1953*4882a593Smuzhiyun 		skb = new_skb;
1954*4882a593Smuzhiyun 		priv->mib.tx_realloc_tsb++;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	skb_push(skb, sizeof(*status));
1958*4882a593Smuzhiyun 	status = (struct status_64 *)skb->data;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	if (skb->ip_summed  == CHECKSUM_PARTIAL) {
1961*4882a593Smuzhiyun 		ip_ver = skb->protocol;
1962*4882a593Smuzhiyun 		switch (ip_ver) {
1963*4882a593Smuzhiyun 		case htons(ETH_P_IP):
1964*4882a593Smuzhiyun 			ip_proto = ip_hdr(skb)->protocol;
1965*4882a593Smuzhiyun 			break;
1966*4882a593Smuzhiyun 		case htons(ETH_P_IPV6):
1967*4882a593Smuzhiyun 			ip_proto = ipv6_hdr(skb)->nexthdr;
1968*4882a593Smuzhiyun 			break;
1969*4882a593Smuzhiyun 		default:
1970*4882a593Smuzhiyun 			/* don't use UDP flag */
1971*4882a593Smuzhiyun 			ip_proto = 0;
1972*4882a593Smuzhiyun 			break;
1973*4882a593Smuzhiyun 		}
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 		offset = skb_checksum_start_offset(skb) - sizeof(*status);
1976*4882a593Smuzhiyun 		tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1977*4882a593Smuzhiyun 				(offset + skb->csum_offset) |
1978*4882a593Smuzhiyun 				STATUS_TX_CSUM_LV;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 		/* Set the special UDP flag for UDP */
1981*4882a593Smuzhiyun 		if (ip_proto == IPPROTO_UDP)
1982*4882a593Smuzhiyun 			tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 		status->tx_csum_info = tx_csum_info;
1985*4882a593Smuzhiyun 	}
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	return skb;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun 
bcmgenet_hide_tsb(struct sk_buff * skb)1990*4882a593Smuzhiyun static void bcmgenet_hide_tsb(struct sk_buff *skb)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun 	__skb_pull(skb, sizeof(struct status_64));
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun 
bcmgenet_xmit(struct sk_buff * skb,struct net_device * dev)1995*4882a593Smuzhiyun static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
1998*4882a593Smuzhiyun 	struct device *kdev = &priv->pdev->dev;
1999*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring = NULL;
2000*4882a593Smuzhiyun 	struct enet_cb *tx_cb_ptr;
2001*4882a593Smuzhiyun 	struct netdev_queue *txq;
2002*4882a593Smuzhiyun 	int nr_frags, index;
2003*4882a593Smuzhiyun 	dma_addr_t mapping;
2004*4882a593Smuzhiyun 	unsigned int size;
2005*4882a593Smuzhiyun 	skb_frag_t *frag;
2006*4882a593Smuzhiyun 	u32 len_stat;
2007*4882a593Smuzhiyun 	int ret;
2008*4882a593Smuzhiyun 	int i;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	index = skb_get_queue_mapping(skb);
2011*4882a593Smuzhiyun 	/* Mapping strategy:
2012*4882a593Smuzhiyun 	 * queue_mapping = 0, unclassified, packet xmited through ring16
2013*4882a593Smuzhiyun 	 * queue_mapping = 1, goes to ring 0. (highest priority queue
2014*4882a593Smuzhiyun 	 * queue_mapping = 2, goes to ring 1.
2015*4882a593Smuzhiyun 	 * queue_mapping = 3, goes to ring 2.
2016*4882a593Smuzhiyun 	 * queue_mapping = 4, goes to ring 3.
2017*4882a593Smuzhiyun 	 */
2018*4882a593Smuzhiyun 	if (index == 0)
2019*4882a593Smuzhiyun 		index = DESC_INDEX;
2020*4882a593Smuzhiyun 	else
2021*4882a593Smuzhiyun 		index -= 1;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	ring = &priv->tx_rings[index];
2024*4882a593Smuzhiyun 	txq = netdev_get_tx_queue(dev, ring->queue);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	nr_frags = skb_shinfo(skb)->nr_frags;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	spin_lock(&ring->lock);
2029*4882a593Smuzhiyun 	if (ring->free_bds <= (nr_frags + 1)) {
2030*4882a593Smuzhiyun 		if (!netif_tx_queue_stopped(txq)) {
2031*4882a593Smuzhiyun 			netif_tx_stop_queue(txq);
2032*4882a593Smuzhiyun 			netdev_err(dev,
2033*4882a593Smuzhiyun 				   "%s: tx ring %d full when queue %d awake\n",
2034*4882a593Smuzhiyun 				   __func__, index, ring->queue);
2035*4882a593Smuzhiyun 		}
2036*4882a593Smuzhiyun 		ret = NETDEV_TX_BUSY;
2037*4882a593Smuzhiyun 		goto out;
2038*4882a593Smuzhiyun 	}
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	/* Retain how many bytes will be sent on the wire, without TSB inserted
2041*4882a593Smuzhiyun 	 * by transmit checksum offload
2042*4882a593Smuzhiyun 	 */
2043*4882a593Smuzhiyun 	GENET_CB(skb)->bytes_sent = skb->len;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	/* add the Transmit Status Block */
2046*4882a593Smuzhiyun 	skb = bcmgenet_add_tsb(dev, skb);
2047*4882a593Smuzhiyun 	if (!skb) {
2048*4882a593Smuzhiyun 		ret = NETDEV_TX_OK;
2049*4882a593Smuzhiyun 		goto out;
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	for (i = 0; i <= nr_frags; i++) {
2053*4882a593Smuzhiyun 		tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 		BUG_ON(!tx_cb_ptr);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 		if (!i) {
2058*4882a593Smuzhiyun 			/* Transmit single SKB or head of fragment list */
2059*4882a593Smuzhiyun 			GENET_CB(skb)->first_cb = tx_cb_ptr;
2060*4882a593Smuzhiyun 			size = skb_headlen(skb);
2061*4882a593Smuzhiyun 			mapping = dma_map_single(kdev, skb->data, size,
2062*4882a593Smuzhiyun 						 DMA_TO_DEVICE);
2063*4882a593Smuzhiyun 		} else {
2064*4882a593Smuzhiyun 			/* xmit fragment */
2065*4882a593Smuzhiyun 			frag = &skb_shinfo(skb)->frags[i - 1];
2066*4882a593Smuzhiyun 			size = skb_frag_size(frag);
2067*4882a593Smuzhiyun 			mapping = skb_frag_dma_map(kdev, frag, 0, size,
2068*4882a593Smuzhiyun 						   DMA_TO_DEVICE);
2069*4882a593Smuzhiyun 		}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 		ret = dma_mapping_error(kdev, mapping);
2072*4882a593Smuzhiyun 		if (ret) {
2073*4882a593Smuzhiyun 			priv->mib.tx_dma_failed++;
2074*4882a593Smuzhiyun 			netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
2075*4882a593Smuzhiyun 			ret = NETDEV_TX_OK;
2076*4882a593Smuzhiyun 			goto out_unmap_frags;
2077*4882a593Smuzhiyun 		}
2078*4882a593Smuzhiyun 		dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
2079*4882a593Smuzhiyun 		dma_unmap_len_set(tx_cb_ptr, dma_len, size);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 		tx_cb_ptr->skb = skb;
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 		len_stat = (size << DMA_BUFLENGTH_SHIFT) |
2084*4882a593Smuzhiyun 			   (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 		/* Note: if we ever change from DMA_TX_APPEND_CRC below we
2087*4882a593Smuzhiyun 		 * will need to restore software padding of "runt" packets
2088*4882a593Smuzhiyun 		 */
2089*4882a593Smuzhiyun 		if (!i) {
2090*4882a593Smuzhiyun 			len_stat |= DMA_TX_APPEND_CRC | DMA_SOP;
2091*4882a593Smuzhiyun 			if (skb->ip_summed == CHECKSUM_PARTIAL)
2092*4882a593Smuzhiyun 				len_stat |= DMA_TX_DO_CSUM;
2093*4882a593Smuzhiyun 		}
2094*4882a593Smuzhiyun 		if (i == nr_frags)
2095*4882a593Smuzhiyun 			len_stat |= DMA_EOP;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 		dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, len_stat);
2098*4882a593Smuzhiyun 	}
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	GENET_CB(skb)->last_cb = tx_cb_ptr;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	bcmgenet_hide_tsb(skb);
2103*4882a593Smuzhiyun 	skb_tx_timestamp(skb);
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	/* Decrement total BD count and advance our write pointer */
2106*4882a593Smuzhiyun 	ring->free_bds -= nr_frags + 1;
2107*4882a593Smuzhiyun 	ring->prod_index += nr_frags + 1;
2108*4882a593Smuzhiyun 	ring->prod_index &= DMA_P_INDEX_MASK;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
2113*4882a593Smuzhiyun 		netif_tx_stop_queue(txq);
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	if (!netdev_xmit_more() || netif_xmit_stopped(txq))
2116*4882a593Smuzhiyun 		/* Packets are ready, update producer index */
2117*4882a593Smuzhiyun 		bcmgenet_tdma_ring_writel(priv, ring->index,
2118*4882a593Smuzhiyun 					  ring->prod_index, TDMA_PROD_INDEX);
2119*4882a593Smuzhiyun out:
2120*4882a593Smuzhiyun 	spin_unlock(&ring->lock);
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	return ret;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun out_unmap_frags:
2125*4882a593Smuzhiyun 	/* Back up for failed control block mapping */
2126*4882a593Smuzhiyun 	bcmgenet_put_txcb(priv, ring);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	/* Unmap successfully mapped control blocks */
2129*4882a593Smuzhiyun 	while (i-- > 0) {
2130*4882a593Smuzhiyun 		tx_cb_ptr = bcmgenet_put_txcb(priv, ring);
2131*4882a593Smuzhiyun 		bcmgenet_free_tx_cb(kdev, tx_cb_ptr);
2132*4882a593Smuzhiyun 	}
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	dev_kfree_skb(skb);
2135*4882a593Smuzhiyun 	goto out;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun 
bcmgenet_rx_refill(struct bcmgenet_priv * priv,struct enet_cb * cb)2138*4882a593Smuzhiyun static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
2139*4882a593Smuzhiyun 					  struct enet_cb *cb)
2140*4882a593Smuzhiyun {
2141*4882a593Smuzhiyun 	struct device *kdev = &priv->pdev->dev;
2142*4882a593Smuzhiyun 	struct sk_buff *skb;
2143*4882a593Smuzhiyun 	struct sk_buff *rx_skb;
2144*4882a593Smuzhiyun 	dma_addr_t mapping;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	/* Allocate a new Rx skb */
2147*4882a593Smuzhiyun 	skb = __netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT,
2148*4882a593Smuzhiyun 				 GFP_ATOMIC | __GFP_NOWARN);
2149*4882a593Smuzhiyun 	if (!skb) {
2150*4882a593Smuzhiyun 		priv->mib.alloc_rx_buff_failed++;
2151*4882a593Smuzhiyun 		netif_err(priv, rx_err, priv->dev,
2152*4882a593Smuzhiyun 			  "%s: Rx skb allocation failed\n", __func__);
2153*4882a593Smuzhiyun 		return NULL;
2154*4882a593Smuzhiyun 	}
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	/* DMA-map the new Rx skb */
2157*4882a593Smuzhiyun 	mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
2158*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
2159*4882a593Smuzhiyun 	if (dma_mapping_error(kdev, mapping)) {
2160*4882a593Smuzhiyun 		priv->mib.rx_dma_failed++;
2161*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2162*4882a593Smuzhiyun 		netif_err(priv, rx_err, priv->dev,
2163*4882a593Smuzhiyun 			  "%s: Rx skb DMA mapping failed\n", __func__);
2164*4882a593Smuzhiyun 		return NULL;
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	/* Grab the current Rx skb from the ring and DMA-unmap it */
2168*4882a593Smuzhiyun 	rx_skb = bcmgenet_free_rx_cb(kdev, cb);
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	/* Put the new Rx skb on the ring */
2171*4882a593Smuzhiyun 	cb->skb = skb;
2172*4882a593Smuzhiyun 	dma_unmap_addr_set(cb, dma_addr, mapping);
2173*4882a593Smuzhiyun 	dma_unmap_len_set(cb, dma_len, priv->rx_buf_len);
2174*4882a593Smuzhiyun 	dmadesc_set_addr(priv, cb->bd_addr, mapping);
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	/* Return the current Rx skb to caller */
2177*4882a593Smuzhiyun 	return rx_skb;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun /* bcmgenet_desc_rx - descriptor based rx process.
2181*4882a593Smuzhiyun  * this could be called from bottom half, or from NAPI polling method.
2182*4882a593Smuzhiyun  */
bcmgenet_desc_rx(struct bcmgenet_rx_ring * ring,unsigned int budget)2183*4882a593Smuzhiyun static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
2184*4882a593Smuzhiyun 				     unsigned int budget)
2185*4882a593Smuzhiyun {
2186*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = ring->priv;
2187*4882a593Smuzhiyun 	struct net_device *dev = priv->dev;
2188*4882a593Smuzhiyun 	struct enet_cb *cb;
2189*4882a593Smuzhiyun 	struct sk_buff *skb;
2190*4882a593Smuzhiyun 	u32 dma_length_status;
2191*4882a593Smuzhiyun 	unsigned long dma_flag;
2192*4882a593Smuzhiyun 	int len;
2193*4882a593Smuzhiyun 	unsigned int rxpktprocessed = 0, rxpkttoprocess;
2194*4882a593Smuzhiyun 	unsigned int bytes_processed = 0;
2195*4882a593Smuzhiyun 	unsigned int p_index, mask;
2196*4882a593Smuzhiyun 	unsigned int discards;
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	/* Clear status before servicing to reduce spurious interrupts */
2199*4882a593Smuzhiyun 	if (ring->index == DESC_INDEX) {
2200*4882a593Smuzhiyun 		bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
2201*4882a593Smuzhiyun 					 INTRL2_CPU_CLEAR);
2202*4882a593Smuzhiyun 	} else {
2203*4882a593Smuzhiyun 		mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
2204*4882a593Smuzhiyun 		bcmgenet_intrl2_1_writel(priv,
2205*4882a593Smuzhiyun 					 mask,
2206*4882a593Smuzhiyun 					 INTRL2_CPU_CLEAR);
2207*4882a593Smuzhiyun 	}
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
2212*4882a593Smuzhiyun 		   DMA_P_INDEX_DISCARD_CNT_MASK;
2213*4882a593Smuzhiyun 	if (discards > ring->old_discards) {
2214*4882a593Smuzhiyun 		discards = discards - ring->old_discards;
2215*4882a593Smuzhiyun 		ring->errors += discards;
2216*4882a593Smuzhiyun 		ring->old_discards += discards;
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun 		/* Clear HW register when we reach 75% of maximum 0xFFFF */
2219*4882a593Smuzhiyun 		if (ring->old_discards >= 0xC000) {
2220*4882a593Smuzhiyun 			ring->old_discards = 0;
2221*4882a593Smuzhiyun 			bcmgenet_rdma_ring_writel(priv, ring->index, 0,
2222*4882a593Smuzhiyun 						  RDMA_PROD_INDEX);
2223*4882a593Smuzhiyun 		}
2224*4882a593Smuzhiyun 	}
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	p_index &= DMA_P_INDEX_MASK;
2227*4882a593Smuzhiyun 	rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	netif_dbg(priv, rx_status, dev,
2230*4882a593Smuzhiyun 		  "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	while ((rxpktprocessed < rxpkttoprocess) &&
2233*4882a593Smuzhiyun 	       (rxpktprocessed < budget)) {
2234*4882a593Smuzhiyun 		struct status_64 *status;
2235*4882a593Smuzhiyun 		__be16 rx_csum;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 		cb = &priv->rx_cbs[ring->read_ptr];
2238*4882a593Smuzhiyun 		skb = bcmgenet_rx_refill(priv, cb);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 		if (unlikely(!skb)) {
2241*4882a593Smuzhiyun 			ring->dropped++;
2242*4882a593Smuzhiyun 			goto next;
2243*4882a593Smuzhiyun 		}
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 		status = (struct status_64 *)skb->data;
2246*4882a593Smuzhiyun 		dma_length_status = status->length_status;
2247*4882a593Smuzhiyun 		if (dev->features & NETIF_F_RXCSUM) {
2248*4882a593Smuzhiyun 			rx_csum = (__force __be16)(status->rx_csum & 0xffff);
2249*4882a593Smuzhiyun 			if (rx_csum) {
2250*4882a593Smuzhiyun 				skb->csum = (__force __wsum)ntohs(rx_csum);
2251*4882a593Smuzhiyun 				skb->ip_summed = CHECKSUM_COMPLETE;
2252*4882a593Smuzhiyun 			}
2253*4882a593Smuzhiyun 		}
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 		/* DMA flags and length are still valid no matter how
2256*4882a593Smuzhiyun 		 * we got the Receive Status Vector (64B RSB or register)
2257*4882a593Smuzhiyun 		 */
2258*4882a593Smuzhiyun 		dma_flag = dma_length_status & 0xffff;
2259*4882a593Smuzhiyun 		len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 		netif_dbg(priv, rx_status, dev,
2262*4882a593Smuzhiyun 			  "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
2263*4882a593Smuzhiyun 			  __func__, p_index, ring->c_index,
2264*4882a593Smuzhiyun 			  ring->read_ptr, dma_length_status);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 		if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
2267*4882a593Smuzhiyun 			netif_err(priv, rx_status, dev,
2268*4882a593Smuzhiyun 				  "dropping fragmented packet!\n");
2269*4882a593Smuzhiyun 			ring->errors++;
2270*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2271*4882a593Smuzhiyun 			goto next;
2272*4882a593Smuzhiyun 		}
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 		/* report errors */
2275*4882a593Smuzhiyun 		if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
2276*4882a593Smuzhiyun 						DMA_RX_OV |
2277*4882a593Smuzhiyun 						DMA_RX_NO |
2278*4882a593Smuzhiyun 						DMA_RX_LG |
2279*4882a593Smuzhiyun 						DMA_RX_RXER))) {
2280*4882a593Smuzhiyun 			netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
2281*4882a593Smuzhiyun 				  (unsigned int)dma_flag);
2282*4882a593Smuzhiyun 			if (dma_flag & DMA_RX_CRC_ERROR)
2283*4882a593Smuzhiyun 				dev->stats.rx_crc_errors++;
2284*4882a593Smuzhiyun 			if (dma_flag & DMA_RX_OV)
2285*4882a593Smuzhiyun 				dev->stats.rx_over_errors++;
2286*4882a593Smuzhiyun 			if (dma_flag & DMA_RX_NO)
2287*4882a593Smuzhiyun 				dev->stats.rx_frame_errors++;
2288*4882a593Smuzhiyun 			if (dma_flag & DMA_RX_LG)
2289*4882a593Smuzhiyun 				dev->stats.rx_length_errors++;
2290*4882a593Smuzhiyun 			dev->stats.rx_errors++;
2291*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2292*4882a593Smuzhiyun 			goto next;
2293*4882a593Smuzhiyun 		} /* error packet */
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 		skb_put(skb, len);
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 		/* remove RSB and hardware 2bytes added for IP alignment */
2298*4882a593Smuzhiyun 		skb_pull(skb, 66);
2299*4882a593Smuzhiyun 		len -= 66;
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 		if (priv->crc_fwd_en) {
2302*4882a593Smuzhiyun 			skb_trim(skb, len - ETH_FCS_LEN);
2303*4882a593Smuzhiyun 			len -= ETH_FCS_LEN;
2304*4882a593Smuzhiyun 		}
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 		bytes_processed += len;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 		/*Finish setting up the received SKB and send it to the kernel*/
2309*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, priv->dev);
2310*4882a593Smuzhiyun 		ring->packets++;
2311*4882a593Smuzhiyun 		ring->bytes += len;
2312*4882a593Smuzhiyun 		if (dma_flag & DMA_RX_MULT)
2313*4882a593Smuzhiyun 			dev->stats.multicast++;
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 		/* Notify kernel */
2316*4882a593Smuzhiyun 		napi_gro_receive(&ring->napi, skb);
2317*4882a593Smuzhiyun 		netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun next:
2320*4882a593Smuzhiyun 		rxpktprocessed++;
2321*4882a593Smuzhiyun 		if (likely(ring->read_ptr < ring->end_ptr))
2322*4882a593Smuzhiyun 			ring->read_ptr++;
2323*4882a593Smuzhiyun 		else
2324*4882a593Smuzhiyun 			ring->read_ptr = ring->cb_ptr;
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 		ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
2327*4882a593Smuzhiyun 		bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
2328*4882a593Smuzhiyun 	}
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	ring->dim.bytes = bytes_processed;
2331*4882a593Smuzhiyun 	ring->dim.packets = rxpktprocessed;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	return rxpktprocessed;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun /* Rx NAPI polling method */
bcmgenet_rx_poll(struct napi_struct * napi,int budget)2337*4882a593Smuzhiyun static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring = container_of(napi,
2340*4882a593Smuzhiyun 			struct bcmgenet_rx_ring, napi);
2341*4882a593Smuzhiyun 	struct dim_sample dim_sample = {};
2342*4882a593Smuzhiyun 	unsigned int work_done;
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	work_done = bcmgenet_desc_rx(ring, budget);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if (work_done < budget) {
2347*4882a593Smuzhiyun 		napi_complete_done(napi, work_done);
2348*4882a593Smuzhiyun 		ring->int_enable(ring);
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	if (ring->dim.use_dim) {
2352*4882a593Smuzhiyun 		dim_update_sample(ring->dim.event_ctr, ring->dim.packets,
2353*4882a593Smuzhiyun 				  ring->dim.bytes, &dim_sample);
2354*4882a593Smuzhiyun 		net_dim(&ring->dim.dim, dim_sample);
2355*4882a593Smuzhiyun 	}
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	return work_done;
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun 
bcmgenet_dim_work(struct work_struct * work)2360*4882a593Smuzhiyun static void bcmgenet_dim_work(struct work_struct *work)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun 	struct dim *dim = container_of(work, struct dim, work);
2363*4882a593Smuzhiyun 	struct bcmgenet_net_dim *ndim =
2364*4882a593Smuzhiyun 			container_of(dim, struct bcmgenet_net_dim, dim);
2365*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring =
2366*4882a593Smuzhiyun 			container_of(ndim, struct bcmgenet_rx_ring, dim);
2367*4882a593Smuzhiyun 	struct dim_cq_moder cur_profile =
2368*4882a593Smuzhiyun 			net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	bcmgenet_set_rx_coalesce(ring, cur_profile.usec, cur_profile.pkts);
2371*4882a593Smuzhiyun 	dim->state = DIM_START_MEASURE;
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun /* Assign skb to RX DMA descriptor. */
bcmgenet_alloc_rx_buffers(struct bcmgenet_priv * priv,struct bcmgenet_rx_ring * ring)2375*4882a593Smuzhiyun static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
2376*4882a593Smuzhiyun 				     struct bcmgenet_rx_ring *ring)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun 	struct enet_cb *cb;
2379*4882a593Smuzhiyun 	struct sk_buff *skb;
2380*4882a593Smuzhiyun 	int i;
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	/* loop here for each buffer needing assign */
2385*4882a593Smuzhiyun 	for (i = 0; i < ring->size; i++) {
2386*4882a593Smuzhiyun 		cb = ring->cbs + i;
2387*4882a593Smuzhiyun 		skb = bcmgenet_rx_refill(priv, cb);
2388*4882a593Smuzhiyun 		if (skb)
2389*4882a593Smuzhiyun 			dev_consume_skb_any(skb);
2390*4882a593Smuzhiyun 		if (!cb->skb)
2391*4882a593Smuzhiyun 			return -ENOMEM;
2392*4882a593Smuzhiyun 	}
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	return 0;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun 
bcmgenet_free_rx_buffers(struct bcmgenet_priv * priv)2397*4882a593Smuzhiyun static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
2398*4882a593Smuzhiyun {
2399*4882a593Smuzhiyun 	struct sk_buff *skb;
2400*4882a593Smuzhiyun 	struct enet_cb *cb;
2401*4882a593Smuzhiyun 	int i;
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 	for (i = 0; i < priv->num_rx_bds; i++) {
2404*4882a593Smuzhiyun 		cb = &priv->rx_cbs[i];
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		skb = bcmgenet_free_rx_cb(&priv->pdev->dev, cb);
2407*4882a593Smuzhiyun 		if (skb)
2408*4882a593Smuzhiyun 			dev_consume_skb_any(skb);
2409*4882a593Smuzhiyun 	}
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun 
umac_enable_set(struct bcmgenet_priv * priv,u32 mask,bool enable)2412*4882a593Smuzhiyun static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
2413*4882a593Smuzhiyun {
2414*4882a593Smuzhiyun 	u32 reg;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2417*4882a593Smuzhiyun 	if (reg & CMD_SW_RESET)
2418*4882a593Smuzhiyun 		return;
2419*4882a593Smuzhiyun 	if (enable)
2420*4882a593Smuzhiyun 		reg |= mask;
2421*4882a593Smuzhiyun 	else
2422*4882a593Smuzhiyun 		reg &= ~mask;
2423*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	/* UniMAC stops on a packet boundary, wait for a full-size packet
2426*4882a593Smuzhiyun 	 * to be processed
2427*4882a593Smuzhiyun 	 */
2428*4882a593Smuzhiyun 	if (enable == 0)
2429*4882a593Smuzhiyun 		usleep_range(1000, 2000);
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun 
reset_umac(struct bcmgenet_priv * priv)2432*4882a593Smuzhiyun static void reset_umac(struct bcmgenet_priv *priv)
2433*4882a593Smuzhiyun {
2434*4882a593Smuzhiyun 	/* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
2435*4882a593Smuzhiyun 	bcmgenet_rbuf_ctrl_set(priv, 0);
2436*4882a593Smuzhiyun 	udelay(10);
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	/* issue soft reset and disable MAC while updating its registers */
2439*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
2440*4882a593Smuzhiyun 	udelay(2);
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun 
bcmgenet_intr_disable(struct bcmgenet_priv * priv)2443*4882a593Smuzhiyun static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
2444*4882a593Smuzhiyun {
2445*4882a593Smuzhiyun 	/* Mask all interrupts.*/
2446*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
2447*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
2448*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
2449*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun 
bcmgenet_link_intr_enable(struct bcmgenet_priv * priv)2452*4882a593Smuzhiyun static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
2453*4882a593Smuzhiyun {
2454*4882a593Smuzhiyun 	u32 int0_enable = 0;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	/* Monitor cable plug/unplugged event for internal PHY, external PHY
2457*4882a593Smuzhiyun 	 * and MoCA PHY
2458*4882a593Smuzhiyun 	 */
2459*4882a593Smuzhiyun 	if (priv->internal_phy) {
2460*4882a593Smuzhiyun 		int0_enable |= UMAC_IRQ_LINK_EVENT;
2461*4882a593Smuzhiyun 		if (GENET_IS_V1(priv) || GENET_IS_V2(priv) || GENET_IS_V3(priv))
2462*4882a593Smuzhiyun 			int0_enable |= UMAC_IRQ_PHY_DET_R;
2463*4882a593Smuzhiyun 	} else if (priv->ext_phy) {
2464*4882a593Smuzhiyun 		int0_enable |= UMAC_IRQ_LINK_EVENT;
2465*4882a593Smuzhiyun 	} else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
2466*4882a593Smuzhiyun 		if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
2467*4882a593Smuzhiyun 			int0_enable |= UMAC_IRQ_LINK_EVENT;
2468*4882a593Smuzhiyun 	}
2469*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun 
init_umac(struct bcmgenet_priv * priv)2472*4882a593Smuzhiyun static void init_umac(struct bcmgenet_priv *priv)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun 	struct device *kdev = &priv->pdev->dev;
2475*4882a593Smuzhiyun 	u32 reg;
2476*4882a593Smuzhiyun 	u32 int0_enable = 0;
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	reset_umac(priv);
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun 	/* clear tx/rx counter */
2483*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv,
2484*4882a593Smuzhiyun 			     MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
2485*4882a593Smuzhiyun 			     UMAC_MIB_CTRL);
2486*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	/* init tx registers, enable TSB */
2491*4882a593Smuzhiyun 	reg = bcmgenet_tbuf_ctrl_get(priv);
2492*4882a593Smuzhiyun 	reg |= TBUF_64B_EN;
2493*4882a593Smuzhiyun 	bcmgenet_tbuf_ctrl_set(priv, reg);
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	/* init rx registers, enable ip header optimization and RSB */
2496*4882a593Smuzhiyun 	reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
2497*4882a593Smuzhiyun 	reg |= RBUF_ALIGN_2B | RBUF_64B_EN;
2498*4882a593Smuzhiyun 	bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	/* enable rx checksumming */
2501*4882a593Smuzhiyun 	reg = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
2502*4882a593Smuzhiyun 	reg |= RBUF_RXCHK_EN | RBUF_L3_PARSE_DIS;
2503*4882a593Smuzhiyun 	/* If UniMAC forwards CRC, we need to skip over it to get
2504*4882a593Smuzhiyun 	 * a valid CHK bit to be set in the per-packet status word
2505*4882a593Smuzhiyun 	 */
2506*4882a593Smuzhiyun 	if (priv->crc_fwd_en)
2507*4882a593Smuzhiyun 		reg |= RBUF_SKIP_FCS;
2508*4882a593Smuzhiyun 	else
2509*4882a593Smuzhiyun 		reg &= ~RBUF_SKIP_FCS;
2510*4882a593Smuzhiyun 	bcmgenet_rbuf_writel(priv, reg, RBUF_CHK_CTRL);
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
2513*4882a593Smuzhiyun 		bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	bcmgenet_intr_disable(priv);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	/* Configure backpressure vectors for MoCA */
2518*4882a593Smuzhiyun 	if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
2519*4882a593Smuzhiyun 		reg = bcmgenet_bp_mc_get(priv);
2520*4882a593Smuzhiyun 		reg |= BIT(priv->hw_params->bp_in_en_shift);
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 		/* bp_mask: back pressure mask */
2523*4882a593Smuzhiyun 		if (netif_is_multiqueue(priv->dev))
2524*4882a593Smuzhiyun 			reg |= priv->hw_params->bp_in_mask;
2525*4882a593Smuzhiyun 		else
2526*4882a593Smuzhiyun 			reg &= ~priv->hw_params->bp_in_mask;
2527*4882a593Smuzhiyun 		bcmgenet_bp_mc_set(priv, reg);
2528*4882a593Smuzhiyun 	}
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	/* Enable MDIO interrupts on GENET v3+ */
2531*4882a593Smuzhiyun 	if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
2532*4882a593Smuzhiyun 		int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	dev_dbg(kdev, "done init umac\n");
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun 
bcmgenet_init_dim(struct bcmgenet_rx_ring * ring,void (* cb)(struct work_struct * work))2539*4882a593Smuzhiyun static void bcmgenet_init_dim(struct bcmgenet_rx_ring *ring,
2540*4882a593Smuzhiyun 			      void (*cb)(struct work_struct *work))
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun 	struct bcmgenet_net_dim *dim = &ring->dim;
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	INIT_WORK(&dim->dim.work, cb);
2545*4882a593Smuzhiyun 	dim->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
2546*4882a593Smuzhiyun 	dim->event_ctr = 0;
2547*4882a593Smuzhiyun 	dim->packets = 0;
2548*4882a593Smuzhiyun 	dim->bytes = 0;
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun 
bcmgenet_init_rx_coalesce(struct bcmgenet_rx_ring * ring)2551*4882a593Smuzhiyun static void bcmgenet_init_rx_coalesce(struct bcmgenet_rx_ring *ring)
2552*4882a593Smuzhiyun {
2553*4882a593Smuzhiyun 	struct bcmgenet_net_dim *dim = &ring->dim;
2554*4882a593Smuzhiyun 	struct dim_cq_moder moder;
2555*4882a593Smuzhiyun 	u32 usecs, pkts;
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	usecs = ring->rx_coalesce_usecs;
2558*4882a593Smuzhiyun 	pkts = ring->rx_max_coalesced_frames;
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	/* If DIM was enabled, re-apply default parameters */
2561*4882a593Smuzhiyun 	if (dim->use_dim) {
2562*4882a593Smuzhiyun 		moder = net_dim_get_def_rx_moderation(dim->dim.mode);
2563*4882a593Smuzhiyun 		usecs = moder.usec;
2564*4882a593Smuzhiyun 		pkts = moder.pkts;
2565*4882a593Smuzhiyun 	}
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	bcmgenet_set_rx_coalesce(ring, usecs, pkts);
2568*4882a593Smuzhiyun }
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun /* Initialize a Tx ring along with corresponding hardware registers */
bcmgenet_init_tx_ring(struct bcmgenet_priv * priv,unsigned int index,unsigned int size,unsigned int start_ptr,unsigned int end_ptr)2571*4882a593Smuzhiyun static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2572*4882a593Smuzhiyun 				  unsigned int index, unsigned int size,
2573*4882a593Smuzhiyun 				  unsigned int start_ptr, unsigned int end_ptr)
2574*4882a593Smuzhiyun {
2575*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2576*4882a593Smuzhiyun 	u32 words_per_bd = WORDS_PER_BD(priv);
2577*4882a593Smuzhiyun 	u32 flow_period_val = 0;
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	spin_lock_init(&ring->lock);
2580*4882a593Smuzhiyun 	ring->priv = priv;
2581*4882a593Smuzhiyun 	ring->index = index;
2582*4882a593Smuzhiyun 	if (index == DESC_INDEX) {
2583*4882a593Smuzhiyun 		ring->queue = 0;
2584*4882a593Smuzhiyun 		ring->int_enable = bcmgenet_tx_ring16_int_enable;
2585*4882a593Smuzhiyun 		ring->int_disable = bcmgenet_tx_ring16_int_disable;
2586*4882a593Smuzhiyun 	} else {
2587*4882a593Smuzhiyun 		ring->queue = index + 1;
2588*4882a593Smuzhiyun 		ring->int_enable = bcmgenet_tx_ring_int_enable;
2589*4882a593Smuzhiyun 		ring->int_disable = bcmgenet_tx_ring_int_disable;
2590*4882a593Smuzhiyun 	}
2591*4882a593Smuzhiyun 	ring->cbs = priv->tx_cbs + start_ptr;
2592*4882a593Smuzhiyun 	ring->size = size;
2593*4882a593Smuzhiyun 	ring->clean_ptr = start_ptr;
2594*4882a593Smuzhiyun 	ring->c_index = 0;
2595*4882a593Smuzhiyun 	ring->free_bds = size;
2596*4882a593Smuzhiyun 	ring->write_ptr = start_ptr;
2597*4882a593Smuzhiyun 	ring->cb_ptr = start_ptr;
2598*4882a593Smuzhiyun 	ring->end_ptr = end_ptr - 1;
2599*4882a593Smuzhiyun 	ring->prod_index = 0;
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	/* Set flow period for ring != 16 */
2602*4882a593Smuzhiyun 	if (index != DESC_INDEX)
2603*4882a593Smuzhiyun 		flow_period_val = ENET_MAX_MTU_SIZE << 16;
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2606*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2607*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2608*4882a593Smuzhiyun 	/* Disable rate control for now */
2609*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
2610*4882a593Smuzhiyun 				  TDMA_FLOW_PERIOD);
2611*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index,
2612*4882a593Smuzhiyun 				  ((size << DMA_RING_SIZE_SHIFT) |
2613*4882a593Smuzhiyun 				   RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	/* Set start and end address, read and write pointers */
2616*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
2617*4882a593Smuzhiyun 				  DMA_START_ADDR);
2618*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
2619*4882a593Smuzhiyun 				  TDMA_READ_PTR);
2620*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
2621*4882a593Smuzhiyun 				  TDMA_WRITE_PTR);
2622*4882a593Smuzhiyun 	bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
2623*4882a593Smuzhiyun 				  DMA_END_ADDR);
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	/* Initialize Tx NAPI */
2626*4882a593Smuzhiyun 	netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll,
2627*4882a593Smuzhiyun 			  NAPI_POLL_WEIGHT);
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun /* Initialize a RDMA ring */
bcmgenet_init_rx_ring(struct bcmgenet_priv * priv,unsigned int index,unsigned int size,unsigned int start_ptr,unsigned int end_ptr)2631*4882a593Smuzhiyun static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
2632*4882a593Smuzhiyun 				 unsigned int index, unsigned int size,
2633*4882a593Smuzhiyun 				 unsigned int start_ptr, unsigned int end_ptr)
2634*4882a593Smuzhiyun {
2635*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
2636*4882a593Smuzhiyun 	u32 words_per_bd = WORDS_PER_BD(priv);
2637*4882a593Smuzhiyun 	int ret;
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	ring->priv = priv;
2640*4882a593Smuzhiyun 	ring->index = index;
2641*4882a593Smuzhiyun 	if (index == DESC_INDEX) {
2642*4882a593Smuzhiyun 		ring->int_enable = bcmgenet_rx_ring16_int_enable;
2643*4882a593Smuzhiyun 		ring->int_disable = bcmgenet_rx_ring16_int_disable;
2644*4882a593Smuzhiyun 	} else {
2645*4882a593Smuzhiyun 		ring->int_enable = bcmgenet_rx_ring_int_enable;
2646*4882a593Smuzhiyun 		ring->int_disable = bcmgenet_rx_ring_int_disable;
2647*4882a593Smuzhiyun 	}
2648*4882a593Smuzhiyun 	ring->cbs = priv->rx_cbs + start_ptr;
2649*4882a593Smuzhiyun 	ring->size = size;
2650*4882a593Smuzhiyun 	ring->c_index = 0;
2651*4882a593Smuzhiyun 	ring->read_ptr = start_ptr;
2652*4882a593Smuzhiyun 	ring->cb_ptr = start_ptr;
2653*4882a593Smuzhiyun 	ring->end_ptr = end_ptr - 1;
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 	ret = bcmgenet_alloc_rx_buffers(priv, ring);
2656*4882a593Smuzhiyun 	if (ret)
2657*4882a593Smuzhiyun 		return ret;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 	bcmgenet_init_dim(ring, bcmgenet_dim_work);
2660*4882a593Smuzhiyun 	bcmgenet_init_rx_coalesce(ring);
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	/* Initialize Rx NAPI */
2663*4882a593Smuzhiyun 	netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll,
2664*4882a593Smuzhiyun 		       NAPI_POLL_WEIGHT);
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2667*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
2668*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index,
2669*4882a593Smuzhiyun 				  ((size << DMA_RING_SIZE_SHIFT) |
2670*4882a593Smuzhiyun 				   RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
2671*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index,
2672*4882a593Smuzhiyun 				  (DMA_FC_THRESH_LO <<
2673*4882a593Smuzhiyun 				   DMA_XOFF_THRESHOLD_SHIFT) |
2674*4882a593Smuzhiyun 				   DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	/* Set start and end address, read and write pointers */
2677*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2678*4882a593Smuzhiyun 				  DMA_START_ADDR);
2679*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2680*4882a593Smuzhiyun 				  RDMA_READ_PTR);
2681*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2682*4882a593Smuzhiyun 				  RDMA_WRITE_PTR);
2683*4882a593Smuzhiyun 	bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
2684*4882a593Smuzhiyun 				  DMA_END_ADDR);
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 	return ret;
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun 
bcmgenet_enable_tx_napi(struct bcmgenet_priv * priv)2689*4882a593Smuzhiyun static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun 	unsigned int i;
2692*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring;
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2695*4882a593Smuzhiyun 		ring = &priv->tx_rings[i];
2696*4882a593Smuzhiyun 		napi_enable(&ring->napi);
2697*4882a593Smuzhiyun 		ring->int_enable(ring);
2698*4882a593Smuzhiyun 	}
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	ring = &priv->tx_rings[DESC_INDEX];
2701*4882a593Smuzhiyun 	napi_enable(&ring->napi);
2702*4882a593Smuzhiyun 	ring->int_enable(ring);
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun 
bcmgenet_disable_tx_napi(struct bcmgenet_priv * priv)2705*4882a593Smuzhiyun static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2706*4882a593Smuzhiyun {
2707*4882a593Smuzhiyun 	unsigned int i;
2708*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2711*4882a593Smuzhiyun 		ring = &priv->tx_rings[i];
2712*4882a593Smuzhiyun 		napi_disable(&ring->napi);
2713*4882a593Smuzhiyun 	}
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	ring = &priv->tx_rings[DESC_INDEX];
2716*4882a593Smuzhiyun 	napi_disable(&ring->napi);
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun 
bcmgenet_fini_tx_napi(struct bcmgenet_priv * priv)2719*4882a593Smuzhiyun static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun 	unsigned int i;
2722*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *ring;
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2725*4882a593Smuzhiyun 		ring = &priv->tx_rings[i];
2726*4882a593Smuzhiyun 		netif_napi_del(&ring->napi);
2727*4882a593Smuzhiyun 	}
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	ring = &priv->tx_rings[DESC_INDEX];
2730*4882a593Smuzhiyun 	netif_napi_del(&ring->napi);
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun /* Initialize Tx queues
2734*4882a593Smuzhiyun  *
2735*4882a593Smuzhiyun  * Queues 0-3 are priority-based, each one has 32 descriptors,
2736*4882a593Smuzhiyun  * with queue 0 being the highest priority queue.
2737*4882a593Smuzhiyun  *
2738*4882a593Smuzhiyun  * Queue 16 is the default Tx queue with
2739*4882a593Smuzhiyun  * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
2740*4882a593Smuzhiyun  *
2741*4882a593Smuzhiyun  * The transmit control block pool is then partitioned as follows:
2742*4882a593Smuzhiyun  * - Tx queue 0 uses tx_cbs[0..31]
2743*4882a593Smuzhiyun  * - Tx queue 1 uses tx_cbs[32..63]
2744*4882a593Smuzhiyun  * - Tx queue 2 uses tx_cbs[64..95]
2745*4882a593Smuzhiyun  * - Tx queue 3 uses tx_cbs[96..127]
2746*4882a593Smuzhiyun  * - Tx queue 16 uses tx_cbs[128..255]
2747*4882a593Smuzhiyun  */
bcmgenet_init_tx_queues(struct net_device * dev)2748*4882a593Smuzhiyun static void bcmgenet_init_tx_queues(struct net_device *dev)
2749*4882a593Smuzhiyun {
2750*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
2751*4882a593Smuzhiyun 	u32 i, dma_enable;
2752*4882a593Smuzhiyun 	u32 dma_ctrl, ring_cfg;
2753*4882a593Smuzhiyun 	u32 dma_priority[3] = {0, 0, 0};
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2756*4882a593Smuzhiyun 	dma_enable = dma_ctrl & DMA_EN;
2757*4882a593Smuzhiyun 	dma_ctrl &= ~DMA_EN;
2758*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	dma_ctrl = 0;
2761*4882a593Smuzhiyun 	ring_cfg = 0;
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 	/* Enable strict priority arbiter mode */
2764*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	/* Initialize Tx priority queues */
2767*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; i++) {
2768*4882a593Smuzhiyun 		bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2769*4882a593Smuzhiyun 				      i * priv->hw_params->tx_bds_per_q,
2770*4882a593Smuzhiyun 				      (i + 1) * priv->hw_params->tx_bds_per_q);
2771*4882a593Smuzhiyun 		ring_cfg |= (1 << i);
2772*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2773*4882a593Smuzhiyun 		dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2774*4882a593Smuzhiyun 			((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
2775*4882a593Smuzhiyun 	}
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 	/* Initialize Tx default queue 16 */
2778*4882a593Smuzhiyun 	bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
2779*4882a593Smuzhiyun 			      priv->hw_params->tx_queues *
2780*4882a593Smuzhiyun 			      priv->hw_params->tx_bds_per_q,
2781*4882a593Smuzhiyun 			      TOTAL_DESC);
2782*4882a593Smuzhiyun 	ring_cfg |= (1 << DESC_INDEX);
2783*4882a593Smuzhiyun 	dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2784*4882a593Smuzhiyun 	dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2785*4882a593Smuzhiyun 		((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2786*4882a593Smuzhiyun 		 DMA_PRIO_REG_SHIFT(DESC_INDEX));
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	/* Set Tx queue priorities */
2789*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2790*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2791*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	/* Enable Tx queues */
2794*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	/* Enable Tx DMA */
2797*4882a593Smuzhiyun 	if (dma_enable)
2798*4882a593Smuzhiyun 		dma_ctrl |= DMA_EN;
2799*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun 
bcmgenet_enable_rx_napi(struct bcmgenet_priv * priv)2802*4882a593Smuzhiyun static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	unsigned int i;
2805*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring;
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2808*4882a593Smuzhiyun 		ring = &priv->rx_rings[i];
2809*4882a593Smuzhiyun 		napi_enable(&ring->napi);
2810*4882a593Smuzhiyun 		ring->int_enable(ring);
2811*4882a593Smuzhiyun 	}
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	ring = &priv->rx_rings[DESC_INDEX];
2814*4882a593Smuzhiyun 	napi_enable(&ring->napi);
2815*4882a593Smuzhiyun 	ring->int_enable(ring);
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun 
bcmgenet_disable_rx_napi(struct bcmgenet_priv * priv)2818*4882a593Smuzhiyun static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun 	unsigned int i;
2821*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring;
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2824*4882a593Smuzhiyun 		ring = &priv->rx_rings[i];
2825*4882a593Smuzhiyun 		napi_disable(&ring->napi);
2826*4882a593Smuzhiyun 		cancel_work_sync(&ring->dim.dim.work);
2827*4882a593Smuzhiyun 	}
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	ring = &priv->rx_rings[DESC_INDEX];
2830*4882a593Smuzhiyun 	napi_disable(&ring->napi);
2831*4882a593Smuzhiyun 	cancel_work_sync(&ring->dim.dim.work);
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun 
bcmgenet_fini_rx_napi(struct bcmgenet_priv * priv)2834*4882a593Smuzhiyun static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun 	unsigned int i;
2837*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *ring;
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2840*4882a593Smuzhiyun 		ring = &priv->rx_rings[i];
2841*4882a593Smuzhiyun 		netif_napi_del(&ring->napi);
2842*4882a593Smuzhiyun 	}
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	ring = &priv->rx_rings[DESC_INDEX];
2845*4882a593Smuzhiyun 	netif_napi_del(&ring->napi);
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun /* Initialize Rx queues
2849*4882a593Smuzhiyun  *
2850*4882a593Smuzhiyun  * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2851*4882a593Smuzhiyun  * used to direct traffic to these queues.
2852*4882a593Smuzhiyun  *
2853*4882a593Smuzhiyun  * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2854*4882a593Smuzhiyun  */
bcmgenet_init_rx_queues(struct net_device * dev)2855*4882a593Smuzhiyun static int bcmgenet_init_rx_queues(struct net_device *dev)
2856*4882a593Smuzhiyun {
2857*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
2858*4882a593Smuzhiyun 	u32 i;
2859*4882a593Smuzhiyun 	u32 dma_enable;
2860*4882a593Smuzhiyun 	u32 dma_ctrl;
2861*4882a593Smuzhiyun 	u32 ring_cfg;
2862*4882a593Smuzhiyun 	int ret;
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2865*4882a593Smuzhiyun 	dma_enable = dma_ctrl & DMA_EN;
2866*4882a593Smuzhiyun 	dma_ctrl &= ~DMA_EN;
2867*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	dma_ctrl = 0;
2870*4882a593Smuzhiyun 	ring_cfg = 0;
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	/* Initialize Rx priority queues */
2873*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++) {
2874*4882a593Smuzhiyun 		ret = bcmgenet_init_rx_ring(priv, i,
2875*4882a593Smuzhiyun 					    priv->hw_params->rx_bds_per_q,
2876*4882a593Smuzhiyun 					    i * priv->hw_params->rx_bds_per_q,
2877*4882a593Smuzhiyun 					    (i + 1) *
2878*4882a593Smuzhiyun 					    priv->hw_params->rx_bds_per_q);
2879*4882a593Smuzhiyun 		if (ret)
2880*4882a593Smuzhiyun 			return ret;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 		ring_cfg |= (1 << i);
2883*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2884*4882a593Smuzhiyun 	}
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	/* Initialize Rx default queue 16 */
2887*4882a593Smuzhiyun 	ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2888*4882a593Smuzhiyun 				    priv->hw_params->rx_queues *
2889*4882a593Smuzhiyun 				    priv->hw_params->rx_bds_per_q,
2890*4882a593Smuzhiyun 				    TOTAL_DESC);
2891*4882a593Smuzhiyun 	if (ret)
2892*4882a593Smuzhiyun 		return ret;
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 	ring_cfg |= (1 << DESC_INDEX);
2895*4882a593Smuzhiyun 	dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	/* Enable rings */
2898*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun 	/* Configure ring as descriptor ring and re-enable DMA if enabled */
2901*4882a593Smuzhiyun 	if (dma_enable)
2902*4882a593Smuzhiyun 		dma_ctrl |= DMA_EN;
2903*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	return 0;
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun 
bcmgenet_dma_teardown(struct bcmgenet_priv * priv)2908*4882a593Smuzhiyun static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2909*4882a593Smuzhiyun {
2910*4882a593Smuzhiyun 	int ret = 0;
2911*4882a593Smuzhiyun 	int timeout = 0;
2912*4882a593Smuzhiyun 	u32 reg;
2913*4882a593Smuzhiyun 	u32 dma_ctrl;
2914*4882a593Smuzhiyun 	int i;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	/* Disable TDMA to stop add more frames in TX DMA */
2917*4882a593Smuzhiyun 	reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2918*4882a593Smuzhiyun 	reg &= ~DMA_EN;
2919*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	/* Check TDMA status register to confirm TDMA is disabled */
2922*4882a593Smuzhiyun 	while (timeout++ < DMA_TIMEOUT_VAL) {
2923*4882a593Smuzhiyun 		reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2924*4882a593Smuzhiyun 		if (reg & DMA_DISABLED)
2925*4882a593Smuzhiyun 			break;
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 		udelay(1);
2928*4882a593Smuzhiyun 	}
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 	if (timeout == DMA_TIMEOUT_VAL) {
2931*4882a593Smuzhiyun 		netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2932*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2933*4882a593Smuzhiyun 	}
2934*4882a593Smuzhiyun 
2935*4882a593Smuzhiyun 	/* Wait 10ms for packet drain in both tx and rx dma */
2936*4882a593Smuzhiyun 	usleep_range(10000, 20000);
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	/* Disable RDMA */
2939*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2940*4882a593Smuzhiyun 	reg &= ~DMA_EN;
2941*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	timeout = 0;
2944*4882a593Smuzhiyun 	/* Check RDMA status register to confirm RDMA is disabled */
2945*4882a593Smuzhiyun 	while (timeout++ < DMA_TIMEOUT_VAL) {
2946*4882a593Smuzhiyun 		reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2947*4882a593Smuzhiyun 		if (reg & DMA_DISABLED)
2948*4882a593Smuzhiyun 			break;
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 		udelay(1);
2951*4882a593Smuzhiyun 	}
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	if (timeout == DMA_TIMEOUT_VAL) {
2954*4882a593Smuzhiyun 		netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2955*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2956*4882a593Smuzhiyun 	}
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	dma_ctrl = 0;
2959*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++)
2960*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2961*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2962*4882a593Smuzhiyun 	reg &= ~dma_ctrl;
2963*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	dma_ctrl = 0;
2966*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; i++)
2967*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2968*4882a593Smuzhiyun 	reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2969*4882a593Smuzhiyun 	reg &= ~dma_ctrl;
2970*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 	return ret;
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun 
bcmgenet_fini_dma(struct bcmgenet_priv * priv)2975*4882a593Smuzhiyun static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
2976*4882a593Smuzhiyun {
2977*4882a593Smuzhiyun 	struct netdev_queue *txq;
2978*4882a593Smuzhiyun 	int i;
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	bcmgenet_fini_rx_napi(priv);
2981*4882a593Smuzhiyun 	bcmgenet_fini_tx_napi(priv);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	for (i = 0; i < priv->num_tx_bds; i++)
2984*4882a593Smuzhiyun 		dev_kfree_skb(bcmgenet_free_tx_cb(&priv->pdev->dev,
2985*4882a593Smuzhiyun 						  priv->tx_cbs + i));
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; i++) {
2988*4882a593Smuzhiyun 		txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2989*4882a593Smuzhiyun 		netdev_tx_reset_queue(txq);
2990*4882a593Smuzhiyun 	}
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2993*4882a593Smuzhiyun 	netdev_tx_reset_queue(txq);
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun 	bcmgenet_free_rx_buffers(priv);
2996*4882a593Smuzhiyun 	kfree(priv->rx_cbs);
2997*4882a593Smuzhiyun 	kfree(priv->tx_cbs);
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun /* init_edma: Initialize DMA control register */
bcmgenet_init_dma(struct bcmgenet_priv * priv)3001*4882a593Smuzhiyun static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun 	int ret;
3004*4882a593Smuzhiyun 	unsigned int i;
3005*4882a593Smuzhiyun 	struct enet_cb *cb;
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	/* Initialize common Rx ring structures */
3010*4882a593Smuzhiyun 	priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
3011*4882a593Smuzhiyun 	priv->num_rx_bds = TOTAL_DESC;
3012*4882a593Smuzhiyun 	priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
3013*4882a593Smuzhiyun 			       GFP_KERNEL);
3014*4882a593Smuzhiyun 	if (!priv->rx_cbs)
3015*4882a593Smuzhiyun 		return -ENOMEM;
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	for (i = 0; i < priv->num_rx_bds; i++) {
3018*4882a593Smuzhiyun 		cb = priv->rx_cbs + i;
3019*4882a593Smuzhiyun 		cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
3020*4882a593Smuzhiyun 	}
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun 	/* Initialize common TX ring structures */
3023*4882a593Smuzhiyun 	priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
3024*4882a593Smuzhiyun 	priv->num_tx_bds = TOTAL_DESC;
3025*4882a593Smuzhiyun 	priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
3026*4882a593Smuzhiyun 			       GFP_KERNEL);
3027*4882a593Smuzhiyun 	if (!priv->tx_cbs) {
3028*4882a593Smuzhiyun 		kfree(priv->rx_cbs);
3029*4882a593Smuzhiyun 		return -ENOMEM;
3030*4882a593Smuzhiyun 	}
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun 	for (i = 0; i < priv->num_tx_bds; i++) {
3033*4882a593Smuzhiyun 		cb = priv->tx_cbs + i;
3034*4882a593Smuzhiyun 		cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
3035*4882a593Smuzhiyun 	}
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	/* Init rDma */
3038*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, priv->dma_max_burst_length,
3039*4882a593Smuzhiyun 			     DMA_SCB_BURST_SIZE);
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	/* Initialize Rx queues */
3042*4882a593Smuzhiyun 	ret = bcmgenet_init_rx_queues(priv->dev);
3043*4882a593Smuzhiyun 	if (ret) {
3044*4882a593Smuzhiyun 		netdev_err(priv->dev, "failed to initialize Rx queues\n");
3045*4882a593Smuzhiyun 		bcmgenet_free_rx_buffers(priv);
3046*4882a593Smuzhiyun 		kfree(priv->rx_cbs);
3047*4882a593Smuzhiyun 		kfree(priv->tx_cbs);
3048*4882a593Smuzhiyun 		return ret;
3049*4882a593Smuzhiyun 	}
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	/* Init tDma */
3052*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, priv->dma_max_burst_length,
3053*4882a593Smuzhiyun 			     DMA_SCB_BURST_SIZE);
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun 	/* Initialize Tx queues */
3056*4882a593Smuzhiyun 	bcmgenet_init_tx_queues(priv->dev);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	return 0;
3059*4882a593Smuzhiyun }
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun /* Interrupt bottom half */
bcmgenet_irq_task(struct work_struct * work)3062*4882a593Smuzhiyun static void bcmgenet_irq_task(struct work_struct *work)
3063*4882a593Smuzhiyun {
3064*4882a593Smuzhiyun 	unsigned int status;
3065*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = container_of(
3066*4882a593Smuzhiyun 			work, struct bcmgenet_priv, bcmgenet_irq_work);
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
3069*4882a593Smuzhiyun 
3070*4882a593Smuzhiyun 	spin_lock_irq(&priv->lock);
3071*4882a593Smuzhiyun 	status = priv->irq0_stat;
3072*4882a593Smuzhiyun 	priv->irq0_stat = 0;
3073*4882a593Smuzhiyun 	spin_unlock_irq(&priv->lock);
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	if (status & UMAC_IRQ_PHY_DET_R &&
3076*4882a593Smuzhiyun 	    priv->dev->phydev->autoneg != AUTONEG_ENABLE) {
3077*4882a593Smuzhiyun 		phy_init_hw(priv->dev->phydev);
3078*4882a593Smuzhiyun 		genphy_config_aneg(priv->dev->phydev);
3079*4882a593Smuzhiyun 	}
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 	/* Link UP/DOWN event */
3082*4882a593Smuzhiyun 	if (status & UMAC_IRQ_LINK_EVENT)
3083*4882a593Smuzhiyun 		phy_mac_interrupt(priv->dev->phydev);
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun /* bcmgenet_isr1: handle Rx and Tx priority queues */
bcmgenet_isr1(int irq,void * dev_id)3088*4882a593Smuzhiyun static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
3089*4882a593Smuzhiyun {
3090*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = dev_id;
3091*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *rx_ring;
3092*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *tx_ring;
3093*4882a593Smuzhiyun 	unsigned int index, status;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	/* Read irq status */
3096*4882a593Smuzhiyun 	status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
3097*4882a593Smuzhiyun 		~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	/* clear interrupts */
3100*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	netif_dbg(priv, intr, priv->dev,
3103*4882a593Smuzhiyun 		  "%s: IRQ=0x%x\n", __func__, status);
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	/* Check Rx priority queue interrupts */
3106*4882a593Smuzhiyun 	for (index = 0; index < priv->hw_params->rx_queues; index++) {
3107*4882a593Smuzhiyun 		if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
3108*4882a593Smuzhiyun 			continue;
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun 		rx_ring = &priv->rx_rings[index];
3111*4882a593Smuzhiyun 		rx_ring->dim.event_ctr++;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 		if (likely(napi_schedule_prep(&rx_ring->napi))) {
3114*4882a593Smuzhiyun 			rx_ring->int_disable(rx_ring);
3115*4882a593Smuzhiyun 			__napi_schedule_irqoff(&rx_ring->napi);
3116*4882a593Smuzhiyun 		}
3117*4882a593Smuzhiyun 	}
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	/* Check Tx priority queue interrupts */
3120*4882a593Smuzhiyun 	for (index = 0; index < priv->hw_params->tx_queues; index++) {
3121*4882a593Smuzhiyun 		if (!(status & BIT(index)))
3122*4882a593Smuzhiyun 			continue;
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun 		tx_ring = &priv->tx_rings[index];
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 		if (likely(napi_schedule_prep(&tx_ring->napi))) {
3127*4882a593Smuzhiyun 			tx_ring->int_disable(tx_ring);
3128*4882a593Smuzhiyun 			__napi_schedule_irqoff(&tx_ring->napi);
3129*4882a593Smuzhiyun 		}
3130*4882a593Smuzhiyun 	}
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun 	return IRQ_HANDLED;
3133*4882a593Smuzhiyun }
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun /* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
bcmgenet_isr0(int irq,void * dev_id)3136*4882a593Smuzhiyun static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
3137*4882a593Smuzhiyun {
3138*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = dev_id;
3139*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *rx_ring;
3140*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *tx_ring;
3141*4882a593Smuzhiyun 	unsigned int status;
3142*4882a593Smuzhiyun 	unsigned long flags;
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	/* Read irq status */
3145*4882a593Smuzhiyun 	status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
3146*4882a593Smuzhiyun 		~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun 	/* clear interrupts */
3149*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	netif_dbg(priv, intr, priv->dev,
3152*4882a593Smuzhiyun 		  "IRQ=0x%x\n", status);
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	if (status & UMAC_IRQ_RXDMA_DONE) {
3155*4882a593Smuzhiyun 		rx_ring = &priv->rx_rings[DESC_INDEX];
3156*4882a593Smuzhiyun 		rx_ring->dim.event_ctr++;
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 		if (likely(napi_schedule_prep(&rx_ring->napi))) {
3159*4882a593Smuzhiyun 			rx_ring->int_disable(rx_ring);
3160*4882a593Smuzhiyun 			__napi_schedule_irqoff(&rx_ring->napi);
3161*4882a593Smuzhiyun 		}
3162*4882a593Smuzhiyun 	}
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	if (status & UMAC_IRQ_TXDMA_DONE) {
3165*4882a593Smuzhiyun 		tx_ring = &priv->tx_rings[DESC_INDEX];
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 		if (likely(napi_schedule_prep(&tx_ring->napi))) {
3168*4882a593Smuzhiyun 			tx_ring->int_disable(tx_ring);
3169*4882a593Smuzhiyun 			__napi_schedule_irqoff(&tx_ring->napi);
3170*4882a593Smuzhiyun 		}
3171*4882a593Smuzhiyun 	}
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
3174*4882a593Smuzhiyun 		status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
3175*4882a593Smuzhiyun 		wake_up(&priv->wq);
3176*4882a593Smuzhiyun 	}
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	/* all other interested interrupts handled in bottom half */
3179*4882a593Smuzhiyun 	status &= (UMAC_IRQ_LINK_EVENT | UMAC_IRQ_PHY_DET_R);
3180*4882a593Smuzhiyun 	if (status) {
3181*4882a593Smuzhiyun 		/* Save irq status for bottom-half processing. */
3182*4882a593Smuzhiyun 		spin_lock_irqsave(&priv->lock, flags);
3183*4882a593Smuzhiyun 		priv->irq0_stat |= status;
3184*4882a593Smuzhiyun 		spin_unlock_irqrestore(&priv->lock, flags);
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun 		schedule_work(&priv->bcmgenet_irq_work);
3187*4882a593Smuzhiyun 	}
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	return IRQ_HANDLED;
3190*4882a593Smuzhiyun }
3191*4882a593Smuzhiyun 
bcmgenet_wol_isr(int irq,void * dev_id)3192*4882a593Smuzhiyun static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
3193*4882a593Smuzhiyun {
3194*4882a593Smuzhiyun 	/* Acknowledge the interrupt */
3195*4882a593Smuzhiyun 	return IRQ_HANDLED;
3196*4882a593Smuzhiyun }
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
bcmgenet_poll_controller(struct net_device * dev)3199*4882a593Smuzhiyun static void bcmgenet_poll_controller(struct net_device *dev)
3200*4882a593Smuzhiyun {
3201*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	/* Invoke the main RX/TX interrupt handler */
3204*4882a593Smuzhiyun 	disable_irq(priv->irq0);
3205*4882a593Smuzhiyun 	bcmgenet_isr0(priv->irq0, priv);
3206*4882a593Smuzhiyun 	enable_irq(priv->irq0);
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	/* And the interrupt handler for RX/TX priority queues */
3209*4882a593Smuzhiyun 	disable_irq(priv->irq1);
3210*4882a593Smuzhiyun 	bcmgenet_isr1(priv->irq1, priv);
3211*4882a593Smuzhiyun 	enable_irq(priv->irq1);
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun #endif
3214*4882a593Smuzhiyun 
bcmgenet_umac_reset(struct bcmgenet_priv * priv)3215*4882a593Smuzhiyun static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
3216*4882a593Smuzhiyun {
3217*4882a593Smuzhiyun 	u32 reg;
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	reg = bcmgenet_rbuf_ctrl_get(priv);
3220*4882a593Smuzhiyun 	reg |= BIT(1);
3221*4882a593Smuzhiyun 	bcmgenet_rbuf_ctrl_set(priv, reg);
3222*4882a593Smuzhiyun 	udelay(10);
3223*4882a593Smuzhiyun 
3224*4882a593Smuzhiyun 	reg &= ~BIT(1);
3225*4882a593Smuzhiyun 	bcmgenet_rbuf_ctrl_set(priv, reg);
3226*4882a593Smuzhiyun 	udelay(10);
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun 
bcmgenet_set_hw_addr(struct bcmgenet_priv * priv,unsigned char * addr)3229*4882a593Smuzhiyun static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
3230*4882a593Smuzhiyun 				 unsigned char *addr)
3231*4882a593Smuzhiyun {
3232*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, get_unaligned_be32(&addr[0]), UMAC_MAC0);
3233*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, get_unaligned_be16(&addr[4]), UMAC_MAC1);
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun 
bcmgenet_get_hw_addr(struct bcmgenet_priv * priv,unsigned char * addr)3236*4882a593Smuzhiyun static void bcmgenet_get_hw_addr(struct bcmgenet_priv *priv,
3237*4882a593Smuzhiyun 				 unsigned char *addr)
3238*4882a593Smuzhiyun {
3239*4882a593Smuzhiyun 	u32 addr_tmp;
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun 	addr_tmp = bcmgenet_umac_readl(priv, UMAC_MAC0);
3242*4882a593Smuzhiyun 	put_unaligned_be32(addr_tmp, &addr[0]);
3243*4882a593Smuzhiyun 	addr_tmp = bcmgenet_umac_readl(priv, UMAC_MAC1);
3244*4882a593Smuzhiyun 	put_unaligned_be16(addr_tmp, &addr[4]);
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun /* Returns a reusable dma control register value */
bcmgenet_dma_disable(struct bcmgenet_priv * priv)3248*4882a593Smuzhiyun static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun 	unsigned int i;
3251*4882a593Smuzhiyun 	u32 reg;
3252*4882a593Smuzhiyun 	u32 dma_ctrl;
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun 	/* disable DMA */
3255*4882a593Smuzhiyun 	dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
3256*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->tx_queues; i++)
3257*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
3258*4882a593Smuzhiyun 	reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
3259*4882a593Smuzhiyun 	reg &= ~dma_ctrl;
3260*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 	dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
3263*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++)
3264*4882a593Smuzhiyun 		dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
3265*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
3266*4882a593Smuzhiyun 	reg &= ~dma_ctrl;
3267*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
3270*4882a593Smuzhiyun 	udelay(10);
3271*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun 	return dma_ctrl;
3274*4882a593Smuzhiyun }
3275*4882a593Smuzhiyun 
bcmgenet_enable_dma(struct bcmgenet_priv * priv,u32 dma_ctrl)3276*4882a593Smuzhiyun static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
3277*4882a593Smuzhiyun {
3278*4882a593Smuzhiyun 	u32 reg;
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 	reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
3281*4882a593Smuzhiyun 	reg |= dma_ctrl;
3282*4882a593Smuzhiyun 	bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun 	reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
3285*4882a593Smuzhiyun 	reg |= dma_ctrl;
3286*4882a593Smuzhiyun 	bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun 
bcmgenet_netif_start(struct net_device * dev)3289*4882a593Smuzhiyun static void bcmgenet_netif_start(struct net_device *dev)
3290*4882a593Smuzhiyun {
3291*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	/* Start the network engine */
3294*4882a593Smuzhiyun 	bcmgenet_set_rx_mode(dev);
3295*4882a593Smuzhiyun 	bcmgenet_enable_rx_napi(priv);
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 	umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	bcmgenet_enable_tx_napi(priv);
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	/* Monitor link interrupts now */
3302*4882a593Smuzhiyun 	bcmgenet_link_intr_enable(priv);
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun 	phy_start(dev->phydev);
3305*4882a593Smuzhiyun }
3306*4882a593Smuzhiyun 
bcmgenet_open(struct net_device * dev)3307*4882a593Smuzhiyun static int bcmgenet_open(struct net_device *dev)
3308*4882a593Smuzhiyun {
3309*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3310*4882a593Smuzhiyun 	unsigned long dma_ctrl;
3311*4882a593Smuzhiyun 	int ret;
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 	/* Turn on the clock */
3316*4882a593Smuzhiyun 	clk_prepare_enable(priv->clk);
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	/* If this is an internal GPHY, power it back on now, before UniMAC is
3319*4882a593Smuzhiyun 	 * brought out of reset as absolutely no UniMAC activity is allowed
3320*4882a593Smuzhiyun 	 */
3321*4882a593Smuzhiyun 	if (priv->internal_phy)
3322*4882a593Smuzhiyun 		bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun 	/* take MAC out of reset */
3325*4882a593Smuzhiyun 	bcmgenet_umac_reset(priv);
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	init_umac(priv);
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	/* Apply features again in case we changed them while interface was
3330*4882a593Smuzhiyun 	 * down
3331*4882a593Smuzhiyun 	 */
3332*4882a593Smuzhiyun 	bcmgenet_set_features(dev, dev->features);
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	bcmgenet_set_hw_addr(priv, dev->dev_addr);
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	/* Disable RX/TX DMA and flush TX queues */
3337*4882a593Smuzhiyun 	dma_ctrl = bcmgenet_dma_disable(priv);
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun 	/* Reinitialize TDMA and RDMA and SW housekeeping */
3340*4882a593Smuzhiyun 	ret = bcmgenet_init_dma(priv);
3341*4882a593Smuzhiyun 	if (ret) {
3342*4882a593Smuzhiyun 		netdev_err(dev, "failed to initialize DMA\n");
3343*4882a593Smuzhiyun 		goto err_clk_disable;
3344*4882a593Smuzhiyun 	}
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	/* Always enable ring 16 - descriptor ring */
3347*4882a593Smuzhiyun 	bcmgenet_enable_dma(priv, dma_ctrl);
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	/* HFB init */
3350*4882a593Smuzhiyun 	bcmgenet_hfb_init(priv);
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
3353*4882a593Smuzhiyun 			  dev->name, priv);
3354*4882a593Smuzhiyun 	if (ret < 0) {
3355*4882a593Smuzhiyun 		netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
3356*4882a593Smuzhiyun 		goto err_fini_dma;
3357*4882a593Smuzhiyun 	}
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 	ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
3360*4882a593Smuzhiyun 			  dev->name, priv);
3361*4882a593Smuzhiyun 	if (ret < 0) {
3362*4882a593Smuzhiyun 		netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
3363*4882a593Smuzhiyun 		goto err_irq0;
3364*4882a593Smuzhiyun 	}
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	ret = bcmgenet_mii_probe(dev);
3367*4882a593Smuzhiyun 	if (ret) {
3368*4882a593Smuzhiyun 		netdev_err(dev, "failed to connect to PHY\n");
3369*4882a593Smuzhiyun 		goto err_irq1;
3370*4882a593Smuzhiyun 	}
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun 	bcmgenet_netif_start(dev);
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 	netif_tx_start_all_queues(dev);
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 	return 0;
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun err_irq1:
3379*4882a593Smuzhiyun 	free_irq(priv->irq1, priv);
3380*4882a593Smuzhiyun err_irq0:
3381*4882a593Smuzhiyun 	free_irq(priv->irq0, priv);
3382*4882a593Smuzhiyun err_fini_dma:
3383*4882a593Smuzhiyun 	bcmgenet_dma_teardown(priv);
3384*4882a593Smuzhiyun 	bcmgenet_fini_dma(priv);
3385*4882a593Smuzhiyun err_clk_disable:
3386*4882a593Smuzhiyun 	if (priv->internal_phy)
3387*4882a593Smuzhiyun 		bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
3388*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
3389*4882a593Smuzhiyun 	return ret;
3390*4882a593Smuzhiyun }
3391*4882a593Smuzhiyun 
bcmgenet_netif_stop(struct net_device * dev)3392*4882a593Smuzhiyun static void bcmgenet_netif_stop(struct net_device *dev)
3393*4882a593Smuzhiyun {
3394*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3395*4882a593Smuzhiyun 
3396*4882a593Smuzhiyun 	bcmgenet_disable_tx_napi(priv);
3397*4882a593Smuzhiyun 	netif_tx_disable(dev);
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun 	/* Disable MAC receive */
3400*4882a593Smuzhiyun 	umac_enable_set(priv, CMD_RX_EN, false);
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	bcmgenet_dma_teardown(priv);
3403*4882a593Smuzhiyun 
3404*4882a593Smuzhiyun 	/* Disable MAC transmit. TX DMA disabled must be done before this */
3405*4882a593Smuzhiyun 	umac_enable_set(priv, CMD_TX_EN, false);
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	phy_stop(dev->phydev);
3408*4882a593Smuzhiyun 	bcmgenet_disable_rx_napi(priv);
3409*4882a593Smuzhiyun 	bcmgenet_intr_disable(priv);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	/* Wait for pending work items to complete. Since interrupts are
3412*4882a593Smuzhiyun 	 * disabled no new work will be scheduled.
3413*4882a593Smuzhiyun 	 */
3414*4882a593Smuzhiyun 	cancel_work_sync(&priv->bcmgenet_irq_work);
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	priv->old_link = -1;
3417*4882a593Smuzhiyun 	priv->old_speed = -1;
3418*4882a593Smuzhiyun 	priv->old_duplex = -1;
3419*4882a593Smuzhiyun 	priv->old_pause = -1;
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	/* tx reclaim */
3422*4882a593Smuzhiyun 	bcmgenet_tx_reclaim_all(dev);
3423*4882a593Smuzhiyun 	bcmgenet_fini_dma(priv);
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun 
bcmgenet_close(struct net_device * dev)3426*4882a593Smuzhiyun static int bcmgenet_close(struct net_device *dev)
3427*4882a593Smuzhiyun {
3428*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3429*4882a593Smuzhiyun 	int ret = 0;
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	bcmgenet_netif_stop(dev);
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	/* Really kill the PHY state machine and disconnect from it */
3436*4882a593Smuzhiyun 	phy_disconnect(dev->phydev);
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	free_irq(priv->irq0, priv);
3439*4882a593Smuzhiyun 	free_irq(priv->irq1, priv);
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 	if (priv->internal_phy)
3442*4882a593Smuzhiyun 		ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun 	return ret;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun 
bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring * ring)3449*4882a593Smuzhiyun static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
3450*4882a593Smuzhiyun {
3451*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = ring->priv;
3452*4882a593Smuzhiyun 	u32 p_index, c_index, intsts, intmsk;
3453*4882a593Smuzhiyun 	struct netdev_queue *txq;
3454*4882a593Smuzhiyun 	unsigned int free_bds;
3455*4882a593Smuzhiyun 	bool txq_stopped;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	if (!netif_msg_tx_err(priv))
3458*4882a593Smuzhiyun 		return;
3459*4882a593Smuzhiyun 
3460*4882a593Smuzhiyun 	txq = netdev_get_tx_queue(priv->dev, ring->queue);
3461*4882a593Smuzhiyun 
3462*4882a593Smuzhiyun 	spin_lock(&ring->lock);
3463*4882a593Smuzhiyun 	if (ring->index == DESC_INDEX) {
3464*4882a593Smuzhiyun 		intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
3465*4882a593Smuzhiyun 		intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
3466*4882a593Smuzhiyun 	} else {
3467*4882a593Smuzhiyun 		intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
3468*4882a593Smuzhiyun 		intmsk = 1 << ring->index;
3469*4882a593Smuzhiyun 	}
3470*4882a593Smuzhiyun 	c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
3471*4882a593Smuzhiyun 	p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
3472*4882a593Smuzhiyun 	txq_stopped = netif_tx_queue_stopped(txq);
3473*4882a593Smuzhiyun 	free_bds = ring->free_bds;
3474*4882a593Smuzhiyun 	spin_unlock(&ring->lock);
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 	netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
3477*4882a593Smuzhiyun 		  "TX queue status: %s, interrupts: %s\n"
3478*4882a593Smuzhiyun 		  "(sw)free_bds: %d (sw)size: %d\n"
3479*4882a593Smuzhiyun 		  "(sw)p_index: %d (hw)p_index: %d\n"
3480*4882a593Smuzhiyun 		  "(sw)c_index: %d (hw)c_index: %d\n"
3481*4882a593Smuzhiyun 		  "(sw)clean_p: %d (sw)write_p: %d\n"
3482*4882a593Smuzhiyun 		  "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
3483*4882a593Smuzhiyun 		  ring->index, ring->queue,
3484*4882a593Smuzhiyun 		  txq_stopped ? "stopped" : "active",
3485*4882a593Smuzhiyun 		  intsts & intmsk ? "enabled" : "disabled",
3486*4882a593Smuzhiyun 		  free_bds, ring->size,
3487*4882a593Smuzhiyun 		  ring->prod_index, p_index & DMA_P_INDEX_MASK,
3488*4882a593Smuzhiyun 		  ring->c_index, c_index & DMA_C_INDEX_MASK,
3489*4882a593Smuzhiyun 		  ring->clean_ptr, ring->write_ptr,
3490*4882a593Smuzhiyun 		  ring->cb_ptr, ring->end_ptr);
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun 
bcmgenet_timeout(struct net_device * dev,unsigned int txqueue)3493*4882a593Smuzhiyun static void bcmgenet_timeout(struct net_device *dev, unsigned int txqueue)
3494*4882a593Smuzhiyun {
3495*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3496*4882a593Smuzhiyun 	u32 int0_enable = 0;
3497*4882a593Smuzhiyun 	u32 int1_enable = 0;
3498*4882a593Smuzhiyun 	unsigned int q;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun 	for (q = 0; q < priv->hw_params->tx_queues; q++)
3503*4882a593Smuzhiyun 		bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
3504*4882a593Smuzhiyun 	bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun 	bcmgenet_tx_reclaim_all(dev);
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	for (q = 0; q < priv->hw_params->tx_queues; q++)
3509*4882a593Smuzhiyun 		int1_enable |= (1 << q);
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 	int0_enable = UMAC_IRQ_TXDMA_DONE;
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	/* Re-enable TX interrupts if disabled */
3514*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3515*4882a593Smuzhiyun 	bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 	netif_trans_update(dev);
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 	dev->stats.tx_errors++;
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	netif_tx_wake_all_queues(dev);
3522*4882a593Smuzhiyun }
3523*4882a593Smuzhiyun 
3524*4882a593Smuzhiyun #define MAX_MDF_FILTER	17
3525*4882a593Smuzhiyun 
bcmgenet_set_mdf_addr(struct bcmgenet_priv * priv,unsigned char * addr,int * i)3526*4882a593Smuzhiyun static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3527*4882a593Smuzhiyun 					 unsigned char *addr,
3528*4882a593Smuzhiyun 					 int *i)
3529*4882a593Smuzhiyun {
3530*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3531*4882a593Smuzhiyun 			     UMAC_MDF_ADDR + (*i * 4));
3532*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3533*4882a593Smuzhiyun 			     addr[4] << 8 | addr[5],
3534*4882a593Smuzhiyun 			     UMAC_MDF_ADDR + ((*i + 1) * 4));
3535*4882a593Smuzhiyun 	*i += 2;
3536*4882a593Smuzhiyun }
3537*4882a593Smuzhiyun 
bcmgenet_set_rx_mode(struct net_device * dev)3538*4882a593Smuzhiyun static void bcmgenet_set_rx_mode(struct net_device *dev)
3539*4882a593Smuzhiyun {
3540*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3541*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
3542*4882a593Smuzhiyun 	int i, nfilter;
3543*4882a593Smuzhiyun 	u32 reg;
3544*4882a593Smuzhiyun 
3545*4882a593Smuzhiyun 	netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun 	/* Number of filters needed */
3548*4882a593Smuzhiyun 	nfilter = netdev_uc_count(dev) + netdev_mc_count(dev) + 2;
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	/*
3551*4882a593Smuzhiyun 	 * Turn on promicuous mode for three scenarios
3552*4882a593Smuzhiyun 	 * 1. IFF_PROMISC flag is set
3553*4882a593Smuzhiyun 	 * 2. IFF_ALLMULTI flag is set
3554*4882a593Smuzhiyun 	 * 3. The number of filters needed exceeds the number filters
3555*4882a593Smuzhiyun 	 *    supported by the hardware.
3556*4882a593Smuzhiyun 	*/
3557*4882a593Smuzhiyun 	reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3558*4882a593Smuzhiyun 	if ((dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) ||
3559*4882a593Smuzhiyun 	    (nfilter > MAX_MDF_FILTER)) {
3560*4882a593Smuzhiyun 		reg |= CMD_PROMISC;
3561*4882a593Smuzhiyun 		bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3562*4882a593Smuzhiyun 		bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3563*4882a593Smuzhiyun 		return;
3564*4882a593Smuzhiyun 	} else {
3565*4882a593Smuzhiyun 		reg &= ~CMD_PROMISC;
3566*4882a593Smuzhiyun 		bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3567*4882a593Smuzhiyun 	}
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 	/* update MDF filter */
3570*4882a593Smuzhiyun 	i = 0;
3571*4882a593Smuzhiyun 	/* Broadcast */
3572*4882a593Smuzhiyun 	bcmgenet_set_mdf_addr(priv, dev->broadcast, &i);
3573*4882a593Smuzhiyun 	/* my own address.*/
3574*4882a593Smuzhiyun 	bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i);
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 	/* Unicast */
3577*4882a593Smuzhiyun 	netdev_for_each_uc_addr(ha, dev)
3578*4882a593Smuzhiyun 		bcmgenet_set_mdf_addr(priv, ha->addr, &i);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun 	/* Multicast */
3581*4882a593Smuzhiyun 	netdev_for_each_mc_addr(ha, dev)
3582*4882a593Smuzhiyun 		bcmgenet_set_mdf_addr(priv, ha->addr, &i);
3583*4882a593Smuzhiyun 
3584*4882a593Smuzhiyun 	/* Enable filters */
3585*4882a593Smuzhiyun 	reg = GENMASK(MAX_MDF_FILTER - 1, MAX_MDF_FILTER - nfilter);
3586*4882a593Smuzhiyun 	bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3587*4882a593Smuzhiyun }
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun /* Set the hardware MAC address. */
bcmgenet_set_mac_addr(struct net_device * dev,void * p)3590*4882a593Smuzhiyun static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3591*4882a593Smuzhiyun {
3592*4882a593Smuzhiyun 	struct sockaddr *addr = p;
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun 	/* Setting the MAC address at the hardware level is not possible
3595*4882a593Smuzhiyun 	 * without disabling the UniMAC RX/TX enable bits.
3596*4882a593Smuzhiyun 	 */
3597*4882a593Smuzhiyun 	if (netif_running(dev))
3598*4882a593Smuzhiyun 		return -EBUSY;
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 	ether_addr_copy(dev->dev_addr, addr->sa_data);
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	return 0;
3603*4882a593Smuzhiyun }
3604*4882a593Smuzhiyun 
bcmgenet_get_stats(struct net_device * dev)3605*4882a593Smuzhiyun static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
3606*4882a593Smuzhiyun {
3607*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3608*4882a593Smuzhiyun 	unsigned long tx_bytes = 0, tx_packets = 0;
3609*4882a593Smuzhiyun 	unsigned long rx_bytes = 0, rx_packets = 0;
3610*4882a593Smuzhiyun 	unsigned long rx_errors = 0, rx_dropped = 0;
3611*4882a593Smuzhiyun 	struct bcmgenet_tx_ring *tx_ring;
3612*4882a593Smuzhiyun 	struct bcmgenet_rx_ring *rx_ring;
3613*4882a593Smuzhiyun 	unsigned int q;
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	for (q = 0; q < priv->hw_params->tx_queues; q++) {
3616*4882a593Smuzhiyun 		tx_ring = &priv->tx_rings[q];
3617*4882a593Smuzhiyun 		tx_bytes += tx_ring->bytes;
3618*4882a593Smuzhiyun 		tx_packets += tx_ring->packets;
3619*4882a593Smuzhiyun 	}
3620*4882a593Smuzhiyun 	tx_ring = &priv->tx_rings[DESC_INDEX];
3621*4882a593Smuzhiyun 	tx_bytes += tx_ring->bytes;
3622*4882a593Smuzhiyun 	tx_packets += tx_ring->packets;
3623*4882a593Smuzhiyun 
3624*4882a593Smuzhiyun 	for (q = 0; q < priv->hw_params->rx_queues; q++) {
3625*4882a593Smuzhiyun 		rx_ring = &priv->rx_rings[q];
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun 		rx_bytes += rx_ring->bytes;
3628*4882a593Smuzhiyun 		rx_packets += rx_ring->packets;
3629*4882a593Smuzhiyun 		rx_errors += rx_ring->errors;
3630*4882a593Smuzhiyun 		rx_dropped += rx_ring->dropped;
3631*4882a593Smuzhiyun 	}
3632*4882a593Smuzhiyun 	rx_ring = &priv->rx_rings[DESC_INDEX];
3633*4882a593Smuzhiyun 	rx_bytes += rx_ring->bytes;
3634*4882a593Smuzhiyun 	rx_packets += rx_ring->packets;
3635*4882a593Smuzhiyun 	rx_errors += rx_ring->errors;
3636*4882a593Smuzhiyun 	rx_dropped += rx_ring->dropped;
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	dev->stats.tx_bytes = tx_bytes;
3639*4882a593Smuzhiyun 	dev->stats.tx_packets = tx_packets;
3640*4882a593Smuzhiyun 	dev->stats.rx_bytes = rx_bytes;
3641*4882a593Smuzhiyun 	dev->stats.rx_packets = rx_packets;
3642*4882a593Smuzhiyun 	dev->stats.rx_errors = rx_errors;
3643*4882a593Smuzhiyun 	dev->stats.rx_missed_errors = rx_errors;
3644*4882a593Smuzhiyun 	dev->stats.rx_dropped = rx_dropped;
3645*4882a593Smuzhiyun 	return &dev->stats;
3646*4882a593Smuzhiyun }
3647*4882a593Smuzhiyun 
bcmgenet_change_carrier(struct net_device * dev,bool new_carrier)3648*4882a593Smuzhiyun static int bcmgenet_change_carrier(struct net_device *dev, bool new_carrier)
3649*4882a593Smuzhiyun {
3650*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 	if (!dev->phydev || !phy_is_pseudo_fixed_link(dev->phydev) ||
3653*4882a593Smuzhiyun 	    priv->phy_interface != PHY_INTERFACE_MODE_MOCA)
3654*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3655*4882a593Smuzhiyun 
3656*4882a593Smuzhiyun 	if (new_carrier)
3657*4882a593Smuzhiyun 		netif_carrier_on(dev);
3658*4882a593Smuzhiyun 	else
3659*4882a593Smuzhiyun 		netif_carrier_off(dev);
3660*4882a593Smuzhiyun 
3661*4882a593Smuzhiyun 	return 0;
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun 
3664*4882a593Smuzhiyun static const struct net_device_ops bcmgenet_netdev_ops = {
3665*4882a593Smuzhiyun 	.ndo_open		= bcmgenet_open,
3666*4882a593Smuzhiyun 	.ndo_stop		= bcmgenet_close,
3667*4882a593Smuzhiyun 	.ndo_start_xmit		= bcmgenet_xmit,
3668*4882a593Smuzhiyun 	.ndo_tx_timeout		= bcmgenet_timeout,
3669*4882a593Smuzhiyun 	.ndo_set_rx_mode	= bcmgenet_set_rx_mode,
3670*4882a593Smuzhiyun 	.ndo_set_mac_address	= bcmgenet_set_mac_addr,
3671*4882a593Smuzhiyun 	.ndo_do_ioctl		= phy_do_ioctl_running,
3672*4882a593Smuzhiyun 	.ndo_set_features	= bcmgenet_set_features,
3673*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3674*4882a593Smuzhiyun 	.ndo_poll_controller	= bcmgenet_poll_controller,
3675*4882a593Smuzhiyun #endif
3676*4882a593Smuzhiyun 	.ndo_get_stats		= bcmgenet_get_stats,
3677*4882a593Smuzhiyun 	.ndo_change_carrier	= bcmgenet_change_carrier,
3678*4882a593Smuzhiyun };
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun /* Array of GENET hardware parameters/characteristics */
3681*4882a593Smuzhiyun static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3682*4882a593Smuzhiyun 	[GENET_V1] = {
3683*4882a593Smuzhiyun 		.tx_queues = 0,
3684*4882a593Smuzhiyun 		.tx_bds_per_q = 0,
3685*4882a593Smuzhiyun 		.rx_queues = 0,
3686*4882a593Smuzhiyun 		.rx_bds_per_q = 0,
3687*4882a593Smuzhiyun 		.bp_in_en_shift = 16,
3688*4882a593Smuzhiyun 		.bp_in_mask = 0xffff,
3689*4882a593Smuzhiyun 		.hfb_filter_cnt = 16,
3690*4882a593Smuzhiyun 		.qtag_mask = 0x1F,
3691*4882a593Smuzhiyun 		.hfb_offset = 0x1000,
3692*4882a593Smuzhiyun 		.rdma_offset = 0x2000,
3693*4882a593Smuzhiyun 		.tdma_offset = 0x3000,
3694*4882a593Smuzhiyun 		.words_per_bd = 2,
3695*4882a593Smuzhiyun 	},
3696*4882a593Smuzhiyun 	[GENET_V2] = {
3697*4882a593Smuzhiyun 		.tx_queues = 4,
3698*4882a593Smuzhiyun 		.tx_bds_per_q = 32,
3699*4882a593Smuzhiyun 		.rx_queues = 0,
3700*4882a593Smuzhiyun 		.rx_bds_per_q = 0,
3701*4882a593Smuzhiyun 		.bp_in_en_shift = 16,
3702*4882a593Smuzhiyun 		.bp_in_mask = 0xffff,
3703*4882a593Smuzhiyun 		.hfb_filter_cnt = 16,
3704*4882a593Smuzhiyun 		.qtag_mask = 0x1F,
3705*4882a593Smuzhiyun 		.tbuf_offset = 0x0600,
3706*4882a593Smuzhiyun 		.hfb_offset = 0x1000,
3707*4882a593Smuzhiyun 		.hfb_reg_offset = 0x2000,
3708*4882a593Smuzhiyun 		.rdma_offset = 0x3000,
3709*4882a593Smuzhiyun 		.tdma_offset = 0x4000,
3710*4882a593Smuzhiyun 		.words_per_bd = 2,
3711*4882a593Smuzhiyun 		.flags = GENET_HAS_EXT,
3712*4882a593Smuzhiyun 	},
3713*4882a593Smuzhiyun 	[GENET_V3] = {
3714*4882a593Smuzhiyun 		.tx_queues = 4,
3715*4882a593Smuzhiyun 		.tx_bds_per_q = 32,
3716*4882a593Smuzhiyun 		.rx_queues = 0,
3717*4882a593Smuzhiyun 		.rx_bds_per_q = 0,
3718*4882a593Smuzhiyun 		.bp_in_en_shift = 17,
3719*4882a593Smuzhiyun 		.bp_in_mask = 0x1ffff,
3720*4882a593Smuzhiyun 		.hfb_filter_cnt = 48,
3721*4882a593Smuzhiyun 		.hfb_filter_size = 128,
3722*4882a593Smuzhiyun 		.qtag_mask = 0x3F,
3723*4882a593Smuzhiyun 		.tbuf_offset = 0x0600,
3724*4882a593Smuzhiyun 		.hfb_offset = 0x8000,
3725*4882a593Smuzhiyun 		.hfb_reg_offset = 0xfc00,
3726*4882a593Smuzhiyun 		.rdma_offset = 0x10000,
3727*4882a593Smuzhiyun 		.tdma_offset = 0x11000,
3728*4882a593Smuzhiyun 		.words_per_bd = 2,
3729*4882a593Smuzhiyun 		.flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3730*4882a593Smuzhiyun 			 GENET_HAS_MOCA_LINK_DET,
3731*4882a593Smuzhiyun 	},
3732*4882a593Smuzhiyun 	[GENET_V4] = {
3733*4882a593Smuzhiyun 		.tx_queues = 4,
3734*4882a593Smuzhiyun 		.tx_bds_per_q = 32,
3735*4882a593Smuzhiyun 		.rx_queues = 0,
3736*4882a593Smuzhiyun 		.rx_bds_per_q = 0,
3737*4882a593Smuzhiyun 		.bp_in_en_shift = 17,
3738*4882a593Smuzhiyun 		.bp_in_mask = 0x1ffff,
3739*4882a593Smuzhiyun 		.hfb_filter_cnt = 48,
3740*4882a593Smuzhiyun 		.hfb_filter_size = 128,
3741*4882a593Smuzhiyun 		.qtag_mask = 0x3F,
3742*4882a593Smuzhiyun 		.tbuf_offset = 0x0600,
3743*4882a593Smuzhiyun 		.hfb_offset = 0x8000,
3744*4882a593Smuzhiyun 		.hfb_reg_offset = 0xfc00,
3745*4882a593Smuzhiyun 		.rdma_offset = 0x2000,
3746*4882a593Smuzhiyun 		.tdma_offset = 0x4000,
3747*4882a593Smuzhiyun 		.words_per_bd = 3,
3748*4882a593Smuzhiyun 		.flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3749*4882a593Smuzhiyun 			 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3750*4882a593Smuzhiyun 	},
3751*4882a593Smuzhiyun 	[GENET_V5] = {
3752*4882a593Smuzhiyun 		.tx_queues = 4,
3753*4882a593Smuzhiyun 		.tx_bds_per_q = 32,
3754*4882a593Smuzhiyun 		.rx_queues = 0,
3755*4882a593Smuzhiyun 		.rx_bds_per_q = 0,
3756*4882a593Smuzhiyun 		.bp_in_en_shift = 17,
3757*4882a593Smuzhiyun 		.bp_in_mask = 0x1ffff,
3758*4882a593Smuzhiyun 		.hfb_filter_cnt = 48,
3759*4882a593Smuzhiyun 		.hfb_filter_size = 128,
3760*4882a593Smuzhiyun 		.qtag_mask = 0x3F,
3761*4882a593Smuzhiyun 		.tbuf_offset = 0x0600,
3762*4882a593Smuzhiyun 		.hfb_offset = 0x8000,
3763*4882a593Smuzhiyun 		.hfb_reg_offset = 0xfc00,
3764*4882a593Smuzhiyun 		.rdma_offset = 0x2000,
3765*4882a593Smuzhiyun 		.tdma_offset = 0x4000,
3766*4882a593Smuzhiyun 		.words_per_bd = 3,
3767*4882a593Smuzhiyun 		.flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3768*4882a593Smuzhiyun 			 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3769*4882a593Smuzhiyun 	},
3770*4882a593Smuzhiyun };
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun /* Infer hardware parameters from the detected GENET version */
bcmgenet_set_hw_params(struct bcmgenet_priv * priv)3773*4882a593Smuzhiyun static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3774*4882a593Smuzhiyun {
3775*4882a593Smuzhiyun 	struct bcmgenet_hw_params *params;
3776*4882a593Smuzhiyun 	u32 reg;
3777*4882a593Smuzhiyun 	u8 major;
3778*4882a593Smuzhiyun 	u16 gphy_rev;
3779*4882a593Smuzhiyun 
3780*4882a593Smuzhiyun 	if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
3781*4882a593Smuzhiyun 		bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3782*4882a593Smuzhiyun 		genet_dma_ring_regs = genet_dma_ring_regs_v4;
3783*4882a593Smuzhiyun 	} else if (GENET_IS_V3(priv)) {
3784*4882a593Smuzhiyun 		bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3785*4882a593Smuzhiyun 		genet_dma_ring_regs = genet_dma_ring_regs_v123;
3786*4882a593Smuzhiyun 	} else if (GENET_IS_V2(priv)) {
3787*4882a593Smuzhiyun 		bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3788*4882a593Smuzhiyun 		genet_dma_ring_regs = genet_dma_ring_regs_v123;
3789*4882a593Smuzhiyun 	} else if (GENET_IS_V1(priv)) {
3790*4882a593Smuzhiyun 		bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3791*4882a593Smuzhiyun 		genet_dma_ring_regs = genet_dma_ring_regs_v123;
3792*4882a593Smuzhiyun 	}
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 	/* enum genet_version starts at 1 */
3795*4882a593Smuzhiyun 	priv->hw_params = &bcmgenet_hw_params[priv->version];
3796*4882a593Smuzhiyun 	params = priv->hw_params;
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	/* Read GENET HW version */
3799*4882a593Smuzhiyun 	reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3800*4882a593Smuzhiyun 	major = (reg >> 24 & 0x0f);
3801*4882a593Smuzhiyun 	if (major == 6)
3802*4882a593Smuzhiyun 		major = 5;
3803*4882a593Smuzhiyun 	else if (major == 5)
3804*4882a593Smuzhiyun 		major = 4;
3805*4882a593Smuzhiyun 	else if (major == 0)
3806*4882a593Smuzhiyun 		major = 1;
3807*4882a593Smuzhiyun 	if (major != priv->version) {
3808*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev,
3809*4882a593Smuzhiyun 			"GENET version mismatch, got: %d, configured for: %d\n",
3810*4882a593Smuzhiyun 			major, priv->version);
3811*4882a593Smuzhiyun 	}
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	/* Print the GENET core version */
3814*4882a593Smuzhiyun 	dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
3815*4882a593Smuzhiyun 		 major, (reg >> 16) & 0x0f, reg & 0xffff);
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	/* Store the integrated PHY revision for the MDIO probing function
3818*4882a593Smuzhiyun 	 * to pass this information to the PHY driver. The PHY driver expects
3819*4882a593Smuzhiyun 	 * to find the PHY major revision in bits 15:8 while the GENET register
3820*4882a593Smuzhiyun 	 * stores that information in bits 7:0, account for that.
3821*4882a593Smuzhiyun 	 *
3822*4882a593Smuzhiyun 	 * On newer chips, starting with PHY revision G0, a new scheme is
3823*4882a593Smuzhiyun 	 * deployed similar to the Starfighter 2 switch with GPHY major
3824*4882a593Smuzhiyun 	 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3825*4882a593Smuzhiyun 	 * is reserved as well as special value 0x01ff, we have a small
3826*4882a593Smuzhiyun 	 * heuristic to check for the new GPHY revision and re-arrange things
3827*4882a593Smuzhiyun 	 * so the GPHY driver is happy.
3828*4882a593Smuzhiyun 	 */
3829*4882a593Smuzhiyun 	gphy_rev = reg & 0xffff;
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	if (GENET_IS_V5(priv)) {
3832*4882a593Smuzhiyun 		/* The EPHY revision should come from the MDIO registers of
3833*4882a593Smuzhiyun 		 * the PHY not from GENET.
3834*4882a593Smuzhiyun 		 */
3835*4882a593Smuzhiyun 		if (gphy_rev != 0) {
3836*4882a593Smuzhiyun 			pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
3837*4882a593Smuzhiyun 				gphy_rev);
3838*4882a593Smuzhiyun 		}
3839*4882a593Smuzhiyun 	/* This is reserved so should require special treatment */
3840*4882a593Smuzhiyun 	} else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3841*4882a593Smuzhiyun 		pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3842*4882a593Smuzhiyun 		return;
3843*4882a593Smuzhiyun 	/* This is the good old scheme, just GPHY major, no minor nor patch */
3844*4882a593Smuzhiyun 	} else if ((gphy_rev & 0xf0) != 0) {
3845*4882a593Smuzhiyun 		priv->gphy_rev = gphy_rev << 8;
3846*4882a593Smuzhiyun 	/* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3847*4882a593Smuzhiyun 	} else if ((gphy_rev & 0xff00) != 0) {
3848*4882a593Smuzhiyun 		priv->gphy_rev = gphy_rev;
3849*4882a593Smuzhiyun 	}
3850*4882a593Smuzhiyun 
3851*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
3852*4882a593Smuzhiyun 	if (!(params->flags & GENET_HAS_40BITS))
3853*4882a593Smuzhiyun 		pr_warn("GENET does not support 40-bits PA\n");
3854*4882a593Smuzhiyun #endif
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 	pr_debug("Configuration for version: %d\n"
3857*4882a593Smuzhiyun 		"TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
3858*4882a593Smuzhiyun 		"BP << en: %2d, BP msk: 0x%05x\n"
3859*4882a593Smuzhiyun 		"HFB count: %2d, QTAQ msk: 0x%05x\n"
3860*4882a593Smuzhiyun 		"TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3861*4882a593Smuzhiyun 		"RDMA: 0x%05x, TDMA: 0x%05x\n"
3862*4882a593Smuzhiyun 		"Words/BD: %d\n",
3863*4882a593Smuzhiyun 		priv->version,
3864*4882a593Smuzhiyun 		params->tx_queues, params->tx_bds_per_q,
3865*4882a593Smuzhiyun 		params->rx_queues, params->rx_bds_per_q,
3866*4882a593Smuzhiyun 		params->bp_in_en_shift, params->bp_in_mask,
3867*4882a593Smuzhiyun 		params->hfb_filter_cnt, params->qtag_mask,
3868*4882a593Smuzhiyun 		params->tbuf_offset, params->hfb_offset,
3869*4882a593Smuzhiyun 		params->hfb_reg_offset,
3870*4882a593Smuzhiyun 		params->rdma_offset, params->tdma_offset,
3871*4882a593Smuzhiyun 		params->words_per_bd);
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun struct bcmgenet_plat_data {
3875*4882a593Smuzhiyun 	enum bcmgenet_version version;
3876*4882a593Smuzhiyun 	u32 dma_max_burst_length;
3877*4882a593Smuzhiyun };
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun static const struct bcmgenet_plat_data v1_plat_data = {
3880*4882a593Smuzhiyun 	.version = GENET_V1,
3881*4882a593Smuzhiyun 	.dma_max_burst_length = DMA_MAX_BURST_LENGTH,
3882*4882a593Smuzhiyun };
3883*4882a593Smuzhiyun 
3884*4882a593Smuzhiyun static const struct bcmgenet_plat_data v2_plat_data = {
3885*4882a593Smuzhiyun 	.version = GENET_V2,
3886*4882a593Smuzhiyun 	.dma_max_burst_length = DMA_MAX_BURST_LENGTH,
3887*4882a593Smuzhiyun };
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun static const struct bcmgenet_plat_data v3_plat_data = {
3890*4882a593Smuzhiyun 	.version = GENET_V3,
3891*4882a593Smuzhiyun 	.dma_max_burst_length = DMA_MAX_BURST_LENGTH,
3892*4882a593Smuzhiyun };
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun static const struct bcmgenet_plat_data v4_plat_data = {
3895*4882a593Smuzhiyun 	.version = GENET_V4,
3896*4882a593Smuzhiyun 	.dma_max_burst_length = DMA_MAX_BURST_LENGTH,
3897*4882a593Smuzhiyun };
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun static const struct bcmgenet_plat_data v5_plat_data = {
3900*4882a593Smuzhiyun 	.version = GENET_V5,
3901*4882a593Smuzhiyun 	.dma_max_burst_length = DMA_MAX_BURST_LENGTH,
3902*4882a593Smuzhiyun };
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun static const struct bcmgenet_plat_data bcm2711_plat_data = {
3905*4882a593Smuzhiyun 	.version = GENET_V5,
3906*4882a593Smuzhiyun 	.dma_max_burst_length = 0x08,
3907*4882a593Smuzhiyun };
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun static const struct of_device_id bcmgenet_match[] = {
3910*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-v1", .data = &v1_plat_data },
3911*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-v2", .data = &v2_plat_data },
3912*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-v3", .data = &v3_plat_data },
3913*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-v4", .data = &v4_plat_data },
3914*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-v5", .data = &v5_plat_data },
3915*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm2711-genet-v5", .data = &bcm2711_plat_data },
3916*4882a593Smuzhiyun 	{ },
3917*4882a593Smuzhiyun };
3918*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcmgenet_match);
3919*4882a593Smuzhiyun 
bcmgenet_probe(struct platform_device * pdev)3920*4882a593Smuzhiyun static int bcmgenet_probe(struct platform_device *pdev)
3921*4882a593Smuzhiyun {
3922*4882a593Smuzhiyun 	struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
3923*4882a593Smuzhiyun 	const struct bcmgenet_plat_data *pdata;
3924*4882a593Smuzhiyun 	struct bcmgenet_priv *priv;
3925*4882a593Smuzhiyun 	struct net_device *dev;
3926*4882a593Smuzhiyun 	unsigned int i;
3927*4882a593Smuzhiyun 	int err = -EIO;
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	/* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3930*4882a593Smuzhiyun 	dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3931*4882a593Smuzhiyun 				 GENET_MAX_MQ_CNT + 1);
3932*4882a593Smuzhiyun 	if (!dev) {
3933*4882a593Smuzhiyun 		dev_err(&pdev->dev, "can't allocate net device\n");
3934*4882a593Smuzhiyun 		return -ENOMEM;
3935*4882a593Smuzhiyun 	}
3936*4882a593Smuzhiyun 
3937*4882a593Smuzhiyun 	priv = netdev_priv(dev);
3938*4882a593Smuzhiyun 	priv->irq0 = platform_get_irq(pdev, 0);
3939*4882a593Smuzhiyun 	if (priv->irq0 < 0) {
3940*4882a593Smuzhiyun 		err = priv->irq0;
3941*4882a593Smuzhiyun 		goto err;
3942*4882a593Smuzhiyun 	}
3943*4882a593Smuzhiyun 	priv->irq1 = platform_get_irq(pdev, 1);
3944*4882a593Smuzhiyun 	if (priv->irq1 < 0) {
3945*4882a593Smuzhiyun 		err = priv->irq1;
3946*4882a593Smuzhiyun 		goto err;
3947*4882a593Smuzhiyun 	}
3948*4882a593Smuzhiyun 	priv->wol_irq = platform_get_irq_optional(pdev, 2);
3949*4882a593Smuzhiyun 	if (priv->wol_irq == -EPROBE_DEFER) {
3950*4882a593Smuzhiyun 		err = priv->wol_irq;
3951*4882a593Smuzhiyun 		goto err;
3952*4882a593Smuzhiyun 	}
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun 	priv->base = devm_platform_ioremap_resource(pdev, 0);
3955*4882a593Smuzhiyun 	if (IS_ERR(priv->base)) {
3956*4882a593Smuzhiyun 		err = PTR_ERR(priv->base);
3957*4882a593Smuzhiyun 		goto err;
3958*4882a593Smuzhiyun 	}
3959*4882a593Smuzhiyun 
3960*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
3963*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, dev);
3964*4882a593Smuzhiyun 	dev->watchdog_timeo = 2 * HZ;
3965*4882a593Smuzhiyun 	dev->ethtool_ops = &bcmgenet_ethtool_ops;
3966*4882a593Smuzhiyun 	dev->netdev_ops = &bcmgenet_netdev_ops;
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3969*4882a593Smuzhiyun 
3970*4882a593Smuzhiyun 	/* Set default features */
3971*4882a593Smuzhiyun 	dev->features |= NETIF_F_SG | NETIF_F_HIGHDMA | NETIF_F_HW_CSUM |
3972*4882a593Smuzhiyun 			 NETIF_F_RXCSUM;
3973*4882a593Smuzhiyun 	dev->hw_features |= dev->features;
3974*4882a593Smuzhiyun 	dev->vlan_features |= dev->features;
3975*4882a593Smuzhiyun 
3976*4882a593Smuzhiyun 	/* Request the WOL interrupt and advertise suspend if available */
3977*4882a593Smuzhiyun 	priv->wol_irq_disabled = true;
3978*4882a593Smuzhiyun 	if (priv->wol_irq > 0) {
3979*4882a593Smuzhiyun 		err = devm_request_irq(&pdev->dev, priv->wol_irq,
3980*4882a593Smuzhiyun 				       bcmgenet_wol_isr, 0, dev->name, priv);
3981*4882a593Smuzhiyun 		if (!err)
3982*4882a593Smuzhiyun 			device_set_wakeup_capable(&pdev->dev, 1);
3983*4882a593Smuzhiyun 	}
3984*4882a593Smuzhiyun 
3985*4882a593Smuzhiyun 	/* Set the needed headroom to account for any possible
3986*4882a593Smuzhiyun 	 * features enabling/disabling at runtime
3987*4882a593Smuzhiyun 	 */
3988*4882a593Smuzhiyun 	dev->needed_headroom += 64;
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	netdev_boot_setup_check(dev);
3991*4882a593Smuzhiyun 
3992*4882a593Smuzhiyun 	priv->dev = dev;
3993*4882a593Smuzhiyun 	priv->pdev = pdev;
3994*4882a593Smuzhiyun 
3995*4882a593Smuzhiyun 	pdata = device_get_match_data(&pdev->dev);
3996*4882a593Smuzhiyun 	if (pdata) {
3997*4882a593Smuzhiyun 		priv->version = pdata->version;
3998*4882a593Smuzhiyun 		priv->dma_max_burst_length = pdata->dma_max_burst_length;
3999*4882a593Smuzhiyun 	} else {
4000*4882a593Smuzhiyun 		priv->version = pd->genet_version;
4001*4882a593Smuzhiyun 		priv->dma_max_burst_length = DMA_MAX_BURST_LENGTH;
4002*4882a593Smuzhiyun 	}
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	priv->clk = devm_clk_get_optional(&priv->pdev->dev, "enet");
4005*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
4006*4882a593Smuzhiyun 		dev_dbg(&priv->pdev->dev, "failed to get enet clock\n");
4007*4882a593Smuzhiyun 		err = PTR_ERR(priv->clk);
4008*4882a593Smuzhiyun 		goto err;
4009*4882a593Smuzhiyun 	}
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun 	err = clk_prepare_enable(priv->clk);
4012*4882a593Smuzhiyun 	if (err)
4013*4882a593Smuzhiyun 		goto err;
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun 	bcmgenet_set_hw_params(priv);
4016*4882a593Smuzhiyun 
4017*4882a593Smuzhiyun 	err = -EIO;
4018*4882a593Smuzhiyun 	if (priv->hw_params->flags & GENET_HAS_40BITS)
4019*4882a593Smuzhiyun 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(40));
4020*4882a593Smuzhiyun 	if (err)
4021*4882a593Smuzhiyun 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
4022*4882a593Smuzhiyun 	if (err)
4023*4882a593Smuzhiyun 		goto err_clk_disable;
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	/* Mii wait queue */
4026*4882a593Smuzhiyun 	init_waitqueue_head(&priv->wq);
4027*4882a593Smuzhiyun 	/* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
4028*4882a593Smuzhiyun 	priv->rx_buf_len = RX_BUF_LENGTH;
4029*4882a593Smuzhiyun 	INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
4030*4882a593Smuzhiyun 
4031*4882a593Smuzhiyun 	priv->clk_wol = devm_clk_get_optional(&priv->pdev->dev, "enet-wol");
4032*4882a593Smuzhiyun 	if (IS_ERR(priv->clk_wol)) {
4033*4882a593Smuzhiyun 		dev_dbg(&priv->pdev->dev, "failed to get enet-wol clock\n");
4034*4882a593Smuzhiyun 		err = PTR_ERR(priv->clk_wol);
4035*4882a593Smuzhiyun 		goto err_clk_disable;
4036*4882a593Smuzhiyun 	}
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	priv->clk_eee = devm_clk_get_optional(&priv->pdev->dev, "enet-eee");
4039*4882a593Smuzhiyun 	if (IS_ERR(priv->clk_eee)) {
4040*4882a593Smuzhiyun 		dev_dbg(&priv->pdev->dev, "failed to get enet-eee clock\n");
4041*4882a593Smuzhiyun 		err = PTR_ERR(priv->clk_eee);
4042*4882a593Smuzhiyun 		goto err_clk_disable;
4043*4882a593Smuzhiyun 	}
4044*4882a593Smuzhiyun 
4045*4882a593Smuzhiyun 	/* If this is an internal GPHY, power it on now, before UniMAC is
4046*4882a593Smuzhiyun 	 * brought out of reset as absolutely no UniMAC activity is allowed
4047*4882a593Smuzhiyun 	 */
4048*4882a593Smuzhiyun 	if (device_get_phy_mode(&pdev->dev) == PHY_INTERFACE_MODE_INTERNAL)
4049*4882a593Smuzhiyun 		bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
4050*4882a593Smuzhiyun 
4051*4882a593Smuzhiyun 	if (pd && !IS_ERR_OR_NULL(pd->mac_address))
4052*4882a593Smuzhiyun 		ether_addr_copy(dev->dev_addr, pd->mac_address);
4053*4882a593Smuzhiyun 	else
4054*4882a593Smuzhiyun 		if (!device_get_mac_address(&pdev->dev, dev->dev_addr, ETH_ALEN))
4055*4882a593Smuzhiyun 			if (has_acpi_companion(&pdev->dev))
4056*4882a593Smuzhiyun 				bcmgenet_get_hw_addr(priv, dev->dev_addr);
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun 	if (!is_valid_ether_addr(dev->dev_addr)) {
4059*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "using random Ethernet MAC\n");
4060*4882a593Smuzhiyun 		eth_hw_addr_random(dev);
4061*4882a593Smuzhiyun 	}
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun 	reset_umac(priv);
4064*4882a593Smuzhiyun 
4065*4882a593Smuzhiyun 	err = bcmgenet_mii_init(dev);
4066*4882a593Smuzhiyun 	if (err)
4067*4882a593Smuzhiyun 		goto err_clk_disable;
4068*4882a593Smuzhiyun 
4069*4882a593Smuzhiyun 	/* setup number of real queues  + 1 (GENET_V1 has 0 hardware queues
4070*4882a593Smuzhiyun 	 * just the ring 16 descriptor based TX
4071*4882a593Smuzhiyun 	 */
4072*4882a593Smuzhiyun 	netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
4073*4882a593Smuzhiyun 	netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	/* Set default coalescing parameters */
4076*4882a593Smuzhiyun 	for (i = 0; i < priv->hw_params->rx_queues; i++)
4077*4882a593Smuzhiyun 		priv->rx_rings[i].rx_max_coalesced_frames = 1;
4078*4882a593Smuzhiyun 	priv->rx_rings[DESC_INDEX].rx_max_coalesced_frames = 1;
4079*4882a593Smuzhiyun 
4080*4882a593Smuzhiyun 	/* libphy will determine the link state */
4081*4882a593Smuzhiyun 	netif_carrier_off(dev);
4082*4882a593Smuzhiyun 
4083*4882a593Smuzhiyun 	/* Turn off the main clock, WOL clock is handled separately */
4084*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 	err = register_netdev(dev);
4087*4882a593Smuzhiyun 	if (err) {
4088*4882a593Smuzhiyun 		bcmgenet_mii_exit(dev);
4089*4882a593Smuzhiyun 		goto err;
4090*4882a593Smuzhiyun 	}
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun 	return err;
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun err_clk_disable:
4095*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
4096*4882a593Smuzhiyun err:
4097*4882a593Smuzhiyun 	free_netdev(dev);
4098*4882a593Smuzhiyun 	return err;
4099*4882a593Smuzhiyun }
4100*4882a593Smuzhiyun 
bcmgenet_remove(struct platform_device * pdev)4101*4882a593Smuzhiyun static int bcmgenet_remove(struct platform_device *pdev)
4102*4882a593Smuzhiyun {
4103*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
4104*4882a593Smuzhiyun 
4105*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, NULL);
4106*4882a593Smuzhiyun 	unregister_netdev(priv->dev);
4107*4882a593Smuzhiyun 	bcmgenet_mii_exit(priv->dev);
4108*4882a593Smuzhiyun 	free_netdev(priv->dev);
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun 	return 0;
4111*4882a593Smuzhiyun }
4112*4882a593Smuzhiyun 
bcmgenet_shutdown(struct platform_device * pdev)4113*4882a593Smuzhiyun static void bcmgenet_shutdown(struct platform_device *pdev)
4114*4882a593Smuzhiyun {
4115*4882a593Smuzhiyun 	bcmgenet_remove(pdev);
4116*4882a593Smuzhiyun }
4117*4882a593Smuzhiyun 
4118*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
bcmgenet_resume_noirq(struct device * d)4119*4882a593Smuzhiyun static int bcmgenet_resume_noirq(struct device *d)
4120*4882a593Smuzhiyun {
4121*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(d);
4122*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
4123*4882a593Smuzhiyun 	int ret;
4124*4882a593Smuzhiyun 	u32 reg;
4125*4882a593Smuzhiyun 
4126*4882a593Smuzhiyun 	if (!netif_running(dev))
4127*4882a593Smuzhiyun 		return 0;
4128*4882a593Smuzhiyun 
4129*4882a593Smuzhiyun 	/* Turn on the clock */
4130*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
4131*4882a593Smuzhiyun 	if (ret)
4132*4882a593Smuzhiyun 		return ret;
4133*4882a593Smuzhiyun 
4134*4882a593Smuzhiyun 	if (device_may_wakeup(d) && priv->wolopts) {
4135*4882a593Smuzhiyun 		/* Account for Wake-on-LAN events and clear those events
4136*4882a593Smuzhiyun 		 * (Some devices need more time between enabling the clocks
4137*4882a593Smuzhiyun 		 *  and the interrupt register reflecting the wake event so
4138*4882a593Smuzhiyun 		 *  read the register twice)
4139*4882a593Smuzhiyun 		 */
4140*4882a593Smuzhiyun 		reg = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT);
4141*4882a593Smuzhiyun 		reg = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT);
4142*4882a593Smuzhiyun 		if (reg & UMAC_IRQ_WAKE_EVENT)
4143*4882a593Smuzhiyun 			pm_wakeup_event(&priv->pdev->dev, 0);
4144*4882a593Smuzhiyun 	}
4145*4882a593Smuzhiyun 
4146*4882a593Smuzhiyun 	bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_WAKE_EVENT, INTRL2_CPU_CLEAR);
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun 	return 0;
4149*4882a593Smuzhiyun }
4150*4882a593Smuzhiyun 
bcmgenet_resume(struct device * d)4151*4882a593Smuzhiyun static int bcmgenet_resume(struct device *d)
4152*4882a593Smuzhiyun {
4153*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(d);
4154*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
4155*4882a593Smuzhiyun 	struct bcmgenet_rxnfc_rule *rule;
4156*4882a593Smuzhiyun 	unsigned long dma_ctrl;
4157*4882a593Smuzhiyun 	int ret;
4158*4882a593Smuzhiyun 
4159*4882a593Smuzhiyun 	if (!netif_running(dev))
4160*4882a593Smuzhiyun 		return 0;
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 	/* From WOL-enabled suspend, switch to regular clock */
4163*4882a593Smuzhiyun 	if (device_may_wakeup(d) && priv->wolopts)
4164*4882a593Smuzhiyun 		bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
4165*4882a593Smuzhiyun 
4166*4882a593Smuzhiyun 	/* If this is an internal GPHY, power it back on now, before UniMAC is
4167*4882a593Smuzhiyun 	 * brought out of reset as absolutely no UniMAC activity is allowed
4168*4882a593Smuzhiyun 	 */
4169*4882a593Smuzhiyun 	if (priv->internal_phy)
4170*4882a593Smuzhiyun 		bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
4171*4882a593Smuzhiyun 
4172*4882a593Smuzhiyun 	bcmgenet_umac_reset(priv);
4173*4882a593Smuzhiyun 
4174*4882a593Smuzhiyun 	init_umac(priv);
4175*4882a593Smuzhiyun 
4176*4882a593Smuzhiyun 	phy_init_hw(dev->phydev);
4177*4882a593Smuzhiyun 
4178*4882a593Smuzhiyun 	/* Speed settings must be restored */
4179*4882a593Smuzhiyun 	genphy_config_aneg(dev->phydev);
4180*4882a593Smuzhiyun 	bcmgenet_mii_config(priv->dev, false);
4181*4882a593Smuzhiyun 
4182*4882a593Smuzhiyun 	/* Restore enabled features */
4183*4882a593Smuzhiyun 	bcmgenet_set_features(dev, dev->features);
4184*4882a593Smuzhiyun 
4185*4882a593Smuzhiyun 	bcmgenet_set_hw_addr(priv, dev->dev_addr);
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	/* Restore hardware filters */
4188*4882a593Smuzhiyun 	bcmgenet_hfb_clear(priv);
4189*4882a593Smuzhiyun 	list_for_each_entry(rule, &priv->rxnfc_list, list)
4190*4882a593Smuzhiyun 		if (rule->state != BCMGENET_RXNFC_STATE_UNUSED)
4191*4882a593Smuzhiyun 			bcmgenet_hfb_create_rxnfc_filter(priv, rule);
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun 	/* Disable RX/TX DMA and flush TX queues */
4194*4882a593Smuzhiyun 	dma_ctrl = bcmgenet_dma_disable(priv);
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun 	/* Reinitialize TDMA and RDMA and SW housekeeping */
4197*4882a593Smuzhiyun 	ret = bcmgenet_init_dma(priv);
4198*4882a593Smuzhiyun 	if (ret) {
4199*4882a593Smuzhiyun 		netdev_err(dev, "failed to initialize DMA\n");
4200*4882a593Smuzhiyun 		goto out_clk_disable;
4201*4882a593Smuzhiyun 	}
4202*4882a593Smuzhiyun 
4203*4882a593Smuzhiyun 	/* Always enable ring 16 - descriptor ring */
4204*4882a593Smuzhiyun 	bcmgenet_enable_dma(priv, dma_ctrl);
4205*4882a593Smuzhiyun 
4206*4882a593Smuzhiyun 	if (!device_may_wakeup(d))
4207*4882a593Smuzhiyun 		phy_resume(dev->phydev);
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun 	if (priv->eee.eee_enabled)
4210*4882a593Smuzhiyun 		bcmgenet_eee_enable_set(dev, true);
4211*4882a593Smuzhiyun 
4212*4882a593Smuzhiyun 	bcmgenet_netif_start(dev);
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	netif_device_attach(dev);
4215*4882a593Smuzhiyun 
4216*4882a593Smuzhiyun 	return 0;
4217*4882a593Smuzhiyun 
4218*4882a593Smuzhiyun out_clk_disable:
4219*4882a593Smuzhiyun 	if (priv->internal_phy)
4220*4882a593Smuzhiyun 		bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
4221*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
4222*4882a593Smuzhiyun 	return ret;
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun 
bcmgenet_suspend(struct device * d)4225*4882a593Smuzhiyun static int bcmgenet_suspend(struct device *d)
4226*4882a593Smuzhiyun {
4227*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(d);
4228*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun 	if (!netif_running(dev))
4231*4882a593Smuzhiyun 		return 0;
4232*4882a593Smuzhiyun 
4233*4882a593Smuzhiyun 	netif_device_detach(dev);
4234*4882a593Smuzhiyun 
4235*4882a593Smuzhiyun 	bcmgenet_netif_stop(dev);
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	if (!device_may_wakeup(d))
4238*4882a593Smuzhiyun 		phy_suspend(dev->phydev);
4239*4882a593Smuzhiyun 
4240*4882a593Smuzhiyun 	/* Disable filtering */
4241*4882a593Smuzhiyun 	bcmgenet_hfb_reg_writel(priv, 0, HFB_CTRL);
4242*4882a593Smuzhiyun 
4243*4882a593Smuzhiyun 	return 0;
4244*4882a593Smuzhiyun }
4245*4882a593Smuzhiyun 
bcmgenet_suspend_noirq(struct device * d)4246*4882a593Smuzhiyun static int bcmgenet_suspend_noirq(struct device *d)
4247*4882a593Smuzhiyun {
4248*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(d);
4249*4882a593Smuzhiyun 	struct bcmgenet_priv *priv = netdev_priv(dev);
4250*4882a593Smuzhiyun 	int ret = 0;
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	if (!netif_running(dev))
4253*4882a593Smuzhiyun 		return 0;
4254*4882a593Smuzhiyun 
4255*4882a593Smuzhiyun 	/* Prepare the device for Wake-on-LAN and switch to the slow clock */
4256*4882a593Smuzhiyun 	if (device_may_wakeup(d) && priv->wolopts)
4257*4882a593Smuzhiyun 		ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
4258*4882a593Smuzhiyun 	else if (priv->internal_phy)
4259*4882a593Smuzhiyun 		ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
4260*4882a593Smuzhiyun 
4261*4882a593Smuzhiyun 	/* Let the framework handle resumption and leave the clocks on */
4262*4882a593Smuzhiyun 	if (ret)
4263*4882a593Smuzhiyun 		return ret;
4264*4882a593Smuzhiyun 
4265*4882a593Smuzhiyun 	/* Turn off the clocks */
4266*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
4267*4882a593Smuzhiyun 
4268*4882a593Smuzhiyun 	return 0;
4269*4882a593Smuzhiyun }
4270*4882a593Smuzhiyun #else
4271*4882a593Smuzhiyun #define bcmgenet_suspend	NULL
4272*4882a593Smuzhiyun #define bcmgenet_suspend_noirq	NULL
4273*4882a593Smuzhiyun #define bcmgenet_resume		NULL
4274*4882a593Smuzhiyun #define bcmgenet_resume_noirq	NULL
4275*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
4276*4882a593Smuzhiyun 
4277*4882a593Smuzhiyun static const struct dev_pm_ops bcmgenet_pm_ops = {
4278*4882a593Smuzhiyun 	.suspend	= bcmgenet_suspend,
4279*4882a593Smuzhiyun 	.suspend_noirq	= bcmgenet_suspend_noirq,
4280*4882a593Smuzhiyun 	.resume		= bcmgenet_resume,
4281*4882a593Smuzhiyun 	.resume_noirq	= bcmgenet_resume_noirq,
4282*4882a593Smuzhiyun };
4283*4882a593Smuzhiyun 
4284*4882a593Smuzhiyun static const struct acpi_device_id genet_acpi_match[] = {
4285*4882a593Smuzhiyun 	{ "BCM6E4E", (kernel_ulong_t)&bcm2711_plat_data },
4286*4882a593Smuzhiyun 	{ },
4287*4882a593Smuzhiyun };
4288*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, genet_acpi_match);
4289*4882a593Smuzhiyun 
4290*4882a593Smuzhiyun static struct platform_driver bcmgenet_driver = {
4291*4882a593Smuzhiyun 	.probe	= bcmgenet_probe,
4292*4882a593Smuzhiyun 	.remove	= bcmgenet_remove,
4293*4882a593Smuzhiyun 	.shutdown = bcmgenet_shutdown,
4294*4882a593Smuzhiyun 	.driver	= {
4295*4882a593Smuzhiyun 		.name	= "bcmgenet",
4296*4882a593Smuzhiyun 		.of_match_table = bcmgenet_match,
4297*4882a593Smuzhiyun 		.pm	= &bcmgenet_pm_ops,
4298*4882a593Smuzhiyun 		.acpi_match_table = genet_acpi_match,
4299*4882a593Smuzhiyun 	},
4300*4882a593Smuzhiyun };
4301*4882a593Smuzhiyun module_platform_driver(bcmgenet_driver);
4302*4882a593Smuzhiyun 
4303*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
4304*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
4305*4882a593Smuzhiyun MODULE_ALIAS("platform:bcmgenet");
4306*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4307*4882a593Smuzhiyun MODULE_SOFTDEP("pre: mdio-bcm-unimac");
4308