xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/broadcom/cnic_if.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* cnic_if.h: QLogic cnic core network driver.
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (c) 2006-2014 Broadcom Corporation
4*4882a593Smuzhiyun  * Copyright (c) 2014-2015 QLogic Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun  * it under the terms of the GNU General Public License as published by
8*4882a593Smuzhiyun  * the Free Software Foundation.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef CNIC_IF_H
14*4882a593Smuzhiyun #define CNIC_IF_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "bnx2x/bnx2x_mfw_req.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CNIC_MODULE_VERSION	"2.5.22"
19*4882a593Smuzhiyun #define CNIC_MODULE_RELDATE	"July 20, 2015"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CNIC_ULP_RDMA		0
22*4882a593Smuzhiyun #define CNIC_ULP_ISCSI		1
23*4882a593Smuzhiyun #define CNIC_ULP_FCOE		2
24*4882a593Smuzhiyun #define CNIC_ULP_L4		3
25*4882a593Smuzhiyun #define MAX_CNIC_ULP_TYPE_EXT	3
26*4882a593Smuzhiyun #define MAX_CNIC_ULP_TYPE	4
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Use CPU native page size up to 16K for cnic ring sizes.  */
29*4882a593Smuzhiyun #if (PAGE_SHIFT > 14)
30*4882a593Smuzhiyun #define CNIC_PAGE_BITS	14
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #define CNIC_PAGE_BITS	PAGE_SHIFT
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun #define CNIC_PAGE_SIZE	(1 << (CNIC_PAGE_BITS))
35*4882a593Smuzhiyun #define CNIC_PAGE_ALIGN(addr) ALIGN(addr, CNIC_PAGE_SIZE)
36*4882a593Smuzhiyun #define CNIC_PAGE_MASK	(~((CNIC_PAGE_SIZE) - 1))
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct kwqe {
39*4882a593Smuzhiyun 	u32 kwqe_op_flag;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define KWQE_QID_SHIFT		8
42*4882a593Smuzhiyun #define KWQE_OPCODE_MASK	0x00ff0000
43*4882a593Smuzhiyun #define KWQE_OPCODE_SHIFT	16
44*4882a593Smuzhiyun #define KWQE_OPCODE(x)		((x & KWQE_OPCODE_MASK) >> KWQE_OPCODE_SHIFT)
45*4882a593Smuzhiyun #define KWQE_LAYER_MASK			0x70000000
46*4882a593Smuzhiyun #define KWQE_LAYER_SHIFT		28
47*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L2	(2<<28)
48*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L3	(3<<28)
49*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L4	(4<<28)
50*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L5_RDMA	(5<<28)
51*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L5_ISCSI	(6<<28)
52*4882a593Smuzhiyun #define KWQE_FLAGS_LAYER_MASK_L5_FCOE	(7<<28)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	u32 kwqe_info0;
55*4882a593Smuzhiyun 	u32 kwqe_info1;
56*4882a593Smuzhiyun 	u32 kwqe_info2;
57*4882a593Smuzhiyun 	u32 kwqe_info3;
58*4882a593Smuzhiyun 	u32 kwqe_info4;
59*4882a593Smuzhiyun 	u32 kwqe_info5;
60*4882a593Smuzhiyun 	u32 kwqe_info6;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct kwqe_16 {
64*4882a593Smuzhiyun 	u32 kwqe_info0;
65*4882a593Smuzhiyun 	u32 kwqe_info1;
66*4882a593Smuzhiyun 	u32 kwqe_info2;
67*4882a593Smuzhiyun 	u32 kwqe_info3;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct kcqe {
71*4882a593Smuzhiyun 	u32 kcqe_info0;
72*4882a593Smuzhiyun 	u32 kcqe_info1;
73*4882a593Smuzhiyun 	u32 kcqe_info2;
74*4882a593Smuzhiyun 	u32 kcqe_info3;
75*4882a593Smuzhiyun 	u32 kcqe_info4;
76*4882a593Smuzhiyun 	u32 kcqe_info5;
77*4882a593Smuzhiyun 	u32 kcqe_info6;
78*4882a593Smuzhiyun 	u32 kcqe_op_flag;
79*4882a593Smuzhiyun 		#define KCQE_RAMROD_COMPLETION		(0x1<<27) /* Everest */
80*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK		(0x7<<28)
81*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_MISC	(0<<28)
82*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L2	(2<<28)
83*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L3	(3<<28)
84*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L4	(4<<28)
85*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L5_RDMA	(5<<28)
86*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L5_ISCSI	(6<<28)
87*4882a593Smuzhiyun 		#define KCQE_FLAGS_LAYER_MASK_L5_FCOE	(7<<28)
88*4882a593Smuzhiyun 		#define KCQE_FLAGS_NEXT 		(1<<31)
89*4882a593Smuzhiyun 		#define KCQE_FLAGS_OPCODE_MASK		(0xff<<16)
90*4882a593Smuzhiyun 		#define KCQE_FLAGS_OPCODE_SHIFT		(16)
91*4882a593Smuzhiyun 		#define KCQE_OPCODE(op)			\
92*4882a593Smuzhiyun 		(((op) & KCQE_FLAGS_OPCODE_MASK) >> KCQE_FLAGS_OPCODE_SHIFT)
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define MAX_CNIC_CTL_DATA	64
96*4882a593Smuzhiyun #define MAX_DRV_CTL_DATA	64
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define CNIC_CTL_STOP_CMD		1
99*4882a593Smuzhiyun #define CNIC_CTL_START_CMD		2
100*4882a593Smuzhiyun #define CNIC_CTL_COMPLETION_CMD		3
101*4882a593Smuzhiyun #define CNIC_CTL_STOP_ISCSI_CMD		4
102*4882a593Smuzhiyun #define CNIC_CTL_FCOE_STATS_GET_CMD	5
103*4882a593Smuzhiyun #define CNIC_CTL_ISCSI_STATS_GET_CMD	6
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define DRV_CTL_IO_WR_CMD		0x101
106*4882a593Smuzhiyun #define DRV_CTL_IO_RD_CMD		0x102
107*4882a593Smuzhiyun #define DRV_CTL_CTX_WR_CMD		0x103
108*4882a593Smuzhiyun #define DRV_CTL_CTXTBL_WR_CMD		0x104
109*4882a593Smuzhiyun #define DRV_CTL_RET_L5_SPQ_CREDIT_CMD	0x105
110*4882a593Smuzhiyun #define DRV_CTL_START_L2_CMD		0x106
111*4882a593Smuzhiyun #define DRV_CTL_STOP_L2_CMD		0x107
112*4882a593Smuzhiyun #define DRV_CTL_RET_L2_SPQ_CREDIT_CMD	0x10c
113*4882a593Smuzhiyun #define DRV_CTL_ISCSI_STOPPED_CMD	0x10d
114*4882a593Smuzhiyun #define DRV_CTL_ULP_REGISTER_CMD	0x10e
115*4882a593Smuzhiyun #define DRV_CTL_ULP_UNREGISTER_CMD	0x10f
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct cnic_ctl_completion {
118*4882a593Smuzhiyun 	u32	cid;
119*4882a593Smuzhiyun 	u8	opcode;
120*4882a593Smuzhiyun 	u8	error;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct cnic_ctl_info {
124*4882a593Smuzhiyun 	int	cmd;
125*4882a593Smuzhiyun 	union {
126*4882a593Smuzhiyun 		struct cnic_ctl_completion comp;
127*4882a593Smuzhiyun 		char bytes[MAX_CNIC_CTL_DATA];
128*4882a593Smuzhiyun 	} data;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct drv_ctl_spq_credit {
132*4882a593Smuzhiyun 	u32	credit_count;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct drv_ctl_io {
136*4882a593Smuzhiyun 	u32		cid_addr;
137*4882a593Smuzhiyun 	u32		offset;
138*4882a593Smuzhiyun 	u32		data;
139*4882a593Smuzhiyun 	dma_addr_t	dma_addr;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct drv_ctl_l2_ring {
143*4882a593Smuzhiyun 	u32		client_id;
144*4882a593Smuzhiyun 	u32		cid;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun struct drv_ctl_register_data {
148*4882a593Smuzhiyun 	int ulp_type;
149*4882a593Smuzhiyun 	struct fcoe_capabilities fcoe_features;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun struct drv_ctl_info {
153*4882a593Smuzhiyun 	int	cmd;
154*4882a593Smuzhiyun 	int     drv_state;
155*4882a593Smuzhiyun #define DRV_NOP		0
156*4882a593Smuzhiyun #define DRV_ACTIVE	1
157*4882a593Smuzhiyun #define DRV_INACTIVE	2
158*4882a593Smuzhiyun #define DRV_UNLOADED	3
159*4882a593Smuzhiyun 	union {
160*4882a593Smuzhiyun 		struct drv_ctl_spq_credit credit;
161*4882a593Smuzhiyun 		struct drv_ctl_io io;
162*4882a593Smuzhiyun 		struct drv_ctl_l2_ring ring;
163*4882a593Smuzhiyun 		int ulp_type;
164*4882a593Smuzhiyun 		struct drv_ctl_register_data register_data;
165*4882a593Smuzhiyun 		char bytes[MAX_DRV_CTL_DATA];
166*4882a593Smuzhiyun 	} data;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MAX_NPIV_ENTRIES 64
170*4882a593Smuzhiyun #define FC_NPIV_WWN_SIZE 8
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun struct cnic_fc_npiv_tbl {
173*4882a593Smuzhiyun 	u8 wwpn[MAX_NPIV_ENTRIES][FC_NPIV_WWN_SIZE];
174*4882a593Smuzhiyun 	u8 wwnn[MAX_NPIV_ENTRIES][FC_NPIV_WWN_SIZE];
175*4882a593Smuzhiyun 	u32 count;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct cnic_ops {
179*4882a593Smuzhiyun 	struct module	*cnic_owner;
180*4882a593Smuzhiyun 	/* Calls to these functions are protected by RCU.  When
181*4882a593Smuzhiyun 	 * unregistering, we wait for any calls to complete before
182*4882a593Smuzhiyun 	 * continuing.
183*4882a593Smuzhiyun 	 */
184*4882a593Smuzhiyun 	int		(*cnic_handler)(void *, void *);
185*4882a593Smuzhiyun 	int		(*cnic_ctl)(void *, struct cnic_ctl_info *);
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define MAX_CNIC_VEC	8
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun struct cnic_irq {
191*4882a593Smuzhiyun 	unsigned int	vector;
192*4882a593Smuzhiyun 	void		*status_blk;
193*4882a593Smuzhiyun 	u32		status_blk_num;
194*4882a593Smuzhiyun 	u32		status_blk_num2;
195*4882a593Smuzhiyun 	u32		irq_flags;
196*4882a593Smuzhiyun #define CNIC_IRQ_FL_MSIX		0x00000001
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun struct cnic_eth_dev {
200*4882a593Smuzhiyun 	struct module	*drv_owner;
201*4882a593Smuzhiyun 	u32		drv_state;
202*4882a593Smuzhiyun #define CNIC_DRV_STATE_REGD		0x00000001
203*4882a593Smuzhiyun #define CNIC_DRV_STATE_USING_MSIX	0x00000002
204*4882a593Smuzhiyun #define CNIC_DRV_STATE_NO_ISCSI_OOO	0x00000004
205*4882a593Smuzhiyun #define CNIC_DRV_STATE_NO_ISCSI		0x00000008
206*4882a593Smuzhiyun #define CNIC_DRV_STATE_NO_FCOE		0x00000010
207*4882a593Smuzhiyun #define CNIC_DRV_STATE_HANDLES_IRQ	0x00000020
208*4882a593Smuzhiyun 	u32		chip_id;
209*4882a593Smuzhiyun 	u32		max_kwqe_pending;
210*4882a593Smuzhiyun 	struct pci_dev	*pdev;
211*4882a593Smuzhiyun 	void __iomem	*io_base;
212*4882a593Smuzhiyun 	void __iomem	*io_base2;
213*4882a593Smuzhiyun 	const void	*iro_arr;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	u32		ctx_tbl_offset;
216*4882a593Smuzhiyun 	u32		ctx_tbl_len;
217*4882a593Smuzhiyun 	int		ctx_blk_size;
218*4882a593Smuzhiyun 	u32		starting_cid;
219*4882a593Smuzhiyun 	u32		max_iscsi_conn;
220*4882a593Smuzhiyun 	u32		max_fcoe_conn;
221*4882a593Smuzhiyun 	u32		max_rdma_conn;
222*4882a593Smuzhiyun 	u32		fcoe_init_cid;
223*4882a593Smuzhiyun 	u32		max_fcoe_exchanges;
224*4882a593Smuzhiyun 	u32		fcoe_wwn_port_name_hi;
225*4882a593Smuzhiyun 	u32		fcoe_wwn_port_name_lo;
226*4882a593Smuzhiyun 	u32		fcoe_wwn_node_name_hi;
227*4882a593Smuzhiyun 	u32		fcoe_wwn_node_name_lo;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	u16		iscsi_l2_client_id;
230*4882a593Smuzhiyun 	u16		iscsi_l2_cid;
231*4882a593Smuzhiyun 	u8		iscsi_mac[ETH_ALEN];
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	int		num_irq;
234*4882a593Smuzhiyun 	struct cnic_irq	irq_arr[MAX_CNIC_VEC];
235*4882a593Smuzhiyun 	int		(*drv_register_cnic)(struct net_device *,
236*4882a593Smuzhiyun 					     struct cnic_ops *, void *);
237*4882a593Smuzhiyun 	int		(*drv_unregister_cnic)(struct net_device *);
238*4882a593Smuzhiyun 	int		(*drv_submit_kwqes_32)(struct net_device *,
239*4882a593Smuzhiyun 					       struct kwqe *[], u32);
240*4882a593Smuzhiyun 	int		(*drv_submit_kwqes_16)(struct net_device *,
241*4882a593Smuzhiyun 					       struct kwqe_16 *[], u32);
242*4882a593Smuzhiyun 	int		(*drv_ctl)(struct net_device *, struct drv_ctl_info *);
243*4882a593Smuzhiyun 	int		(*drv_get_fc_npiv_tbl)(struct net_device *,
244*4882a593Smuzhiyun 					       struct cnic_fc_npiv_tbl *);
245*4882a593Smuzhiyun 	unsigned long	reserved1[2];
246*4882a593Smuzhiyun 	union drv_info_to_mcp	*addr_drv_info_to_mcp;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun struct cnic_sockaddr {
250*4882a593Smuzhiyun 	union {
251*4882a593Smuzhiyun 		struct sockaddr_in	v4;
252*4882a593Smuzhiyun 		struct sockaddr_in6	v6;
253*4882a593Smuzhiyun 	} local;
254*4882a593Smuzhiyun 	union {
255*4882a593Smuzhiyun 		struct sockaddr_in	v4;
256*4882a593Smuzhiyun 		struct sockaddr_in6	v6;
257*4882a593Smuzhiyun 	} remote;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun struct cnic_sock {
261*4882a593Smuzhiyun 	struct cnic_dev *dev;
262*4882a593Smuzhiyun 	void	*context;
263*4882a593Smuzhiyun 	u32	src_ip[4];
264*4882a593Smuzhiyun 	u32	dst_ip[4];
265*4882a593Smuzhiyun 	u16	src_port;
266*4882a593Smuzhiyun 	u16	dst_port;
267*4882a593Smuzhiyun 	u16	vlan_id;
268*4882a593Smuzhiyun 	unsigned char old_ha[ETH_ALEN];
269*4882a593Smuzhiyun 	unsigned char ha[ETH_ALEN];
270*4882a593Smuzhiyun 	u32	mtu;
271*4882a593Smuzhiyun 	u32	cid;
272*4882a593Smuzhiyun 	u32	l5_cid;
273*4882a593Smuzhiyun 	u32	pg_cid;
274*4882a593Smuzhiyun 	int	ulp_type;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	u32	ka_timeout;
277*4882a593Smuzhiyun 	u32	ka_interval;
278*4882a593Smuzhiyun 	u8	ka_max_probe_count;
279*4882a593Smuzhiyun 	u8	tos;
280*4882a593Smuzhiyun 	u8	ttl;
281*4882a593Smuzhiyun 	u8	snd_seq_scale;
282*4882a593Smuzhiyun 	u32	rcv_buf;
283*4882a593Smuzhiyun 	u32	snd_buf;
284*4882a593Smuzhiyun 	u32	seed;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	unsigned long	tcp_flags;
287*4882a593Smuzhiyun #define SK_TCP_NO_DELAY_ACK	0x1
288*4882a593Smuzhiyun #define SK_TCP_KEEP_ALIVE	0x2
289*4882a593Smuzhiyun #define SK_TCP_NAGLE		0x4
290*4882a593Smuzhiyun #define SK_TCP_TIMESTAMP	0x8
291*4882a593Smuzhiyun #define SK_TCP_SACK		0x10
292*4882a593Smuzhiyun #define SK_TCP_SEG_SCALING	0x20
293*4882a593Smuzhiyun 	unsigned long	flags;
294*4882a593Smuzhiyun #define SK_F_INUSE		0
295*4882a593Smuzhiyun #define SK_F_OFFLD_COMPLETE	1
296*4882a593Smuzhiyun #define SK_F_OFFLD_SCHED	2
297*4882a593Smuzhiyun #define SK_F_PG_OFFLD_COMPLETE	3
298*4882a593Smuzhiyun #define SK_F_CONNECT_START	4
299*4882a593Smuzhiyun #define SK_F_IPV6		5
300*4882a593Smuzhiyun #define SK_F_CLOSING		7
301*4882a593Smuzhiyun #define SK_F_HW_ERR		8
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	atomic_t ref_count;
304*4882a593Smuzhiyun 	u32 state;
305*4882a593Smuzhiyun 	struct kwqe kwqe1;
306*4882a593Smuzhiyun 	struct kwqe kwqe2;
307*4882a593Smuzhiyun 	struct kwqe kwqe3;
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct cnic_dev {
311*4882a593Smuzhiyun 	struct net_device	*netdev;
312*4882a593Smuzhiyun 	struct pci_dev		*pcidev;
313*4882a593Smuzhiyun 	void __iomem		*regview;
314*4882a593Smuzhiyun 	struct list_head	list;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	int (*register_device)(struct cnic_dev *dev, int ulp_type,
317*4882a593Smuzhiyun 			       void *ulp_ctx);
318*4882a593Smuzhiyun 	int (*unregister_device)(struct cnic_dev *dev, int ulp_type);
319*4882a593Smuzhiyun 	int (*submit_kwqes)(struct cnic_dev *dev, struct kwqe *wqes[],
320*4882a593Smuzhiyun 				u32 num_wqes);
321*4882a593Smuzhiyun 	int (*submit_kwqes_16)(struct cnic_dev *dev, struct kwqe_16 *wqes[],
322*4882a593Smuzhiyun 				u32 num_wqes);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	int (*cm_create)(struct cnic_dev *, int, u32, u32, struct cnic_sock **,
325*4882a593Smuzhiyun 			 void *);
326*4882a593Smuzhiyun 	int (*cm_destroy)(struct cnic_sock *);
327*4882a593Smuzhiyun 	int (*cm_connect)(struct cnic_sock *, struct cnic_sockaddr *);
328*4882a593Smuzhiyun 	int (*cm_abort)(struct cnic_sock *);
329*4882a593Smuzhiyun 	int (*cm_close)(struct cnic_sock *);
330*4882a593Smuzhiyun 	struct cnic_dev *(*cm_select_dev)(struct sockaddr_in *, int ulp_type);
331*4882a593Smuzhiyun 	int (*iscsi_nl_msg_recv)(struct cnic_dev *dev, u32 msg_type,
332*4882a593Smuzhiyun 				 char *data, u16 data_size);
333*4882a593Smuzhiyun 	int (*get_fc_npiv_tbl)(struct cnic_dev *, struct cnic_fc_npiv_tbl *);
334*4882a593Smuzhiyun 	unsigned long	flags;
335*4882a593Smuzhiyun #define CNIC_F_CNIC_UP		1
336*4882a593Smuzhiyun #define CNIC_F_BNX2_CLASS	3
337*4882a593Smuzhiyun #define CNIC_F_BNX2X_CLASS	4
338*4882a593Smuzhiyun 	atomic_t	ref_count;
339*4882a593Smuzhiyun 	u8		mac_addr[ETH_ALEN];
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	int		max_iscsi_conn;
342*4882a593Smuzhiyun 	int		max_fcoe_conn;
343*4882a593Smuzhiyun 	int		max_rdma_conn;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	int		max_fcoe_exchanges;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	union drv_info_to_mcp	*stats_addr;
348*4882a593Smuzhiyun 	struct fcoe_capabilities	*fcoe_cap;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	void		*cnic_priv;
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define CNIC_WR(dev, off, val)		writel(val, dev->regview + off)
354*4882a593Smuzhiyun #define CNIC_WR16(dev, off, val)	writew(val, dev->regview + off)
355*4882a593Smuzhiyun #define CNIC_WR8(dev, off, val)		writeb(val, dev->regview + off)
356*4882a593Smuzhiyun #define CNIC_RD(dev, off)		readl(dev->regview + off)
357*4882a593Smuzhiyun #define CNIC_RD16(dev, off)		readw(dev->regview + off)
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun struct cnic_ulp_ops {
360*4882a593Smuzhiyun 	/* Calls to these functions are protected by RCU.  When
361*4882a593Smuzhiyun 	 * unregistering, we wait for any calls to complete before
362*4882a593Smuzhiyun 	 * continuing.
363*4882a593Smuzhiyun 	 */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	void (*cnic_init)(struct cnic_dev *dev);
366*4882a593Smuzhiyun 	void (*cnic_exit)(struct cnic_dev *dev);
367*4882a593Smuzhiyun 	void (*cnic_start)(void *ulp_ctx);
368*4882a593Smuzhiyun 	void (*cnic_stop)(void *ulp_ctx);
369*4882a593Smuzhiyun 	void (*indicate_kcqes)(void *ulp_ctx, struct kcqe *cqes[],
370*4882a593Smuzhiyun 				u32 num_cqes);
371*4882a593Smuzhiyun 	void (*indicate_netevent)(void *ulp_ctx, unsigned long event, u16 vid);
372*4882a593Smuzhiyun 	void (*cm_connect_complete)(struct cnic_sock *);
373*4882a593Smuzhiyun 	void (*cm_close_complete)(struct cnic_sock *);
374*4882a593Smuzhiyun 	void (*cm_abort_complete)(struct cnic_sock *);
375*4882a593Smuzhiyun 	void (*cm_remote_close)(struct cnic_sock *);
376*4882a593Smuzhiyun 	void (*cm_remote_abort)(struct cnic_sock *);
377*4882a593Smuzhiyun 	int (*iscsi_nl_send_msg)(void *ulp_ctx, u32 msg_type,
378*4882a593Smuzhiyun 				  char *data, u16 data_size);
379*4882a593Smuzhiyun 	int (*cnic_get_stats)(void *ulp_ctx);
380*4882a593Smuzhiyun 	struct module *owner;
381*4882a593Smuzhiyun 	atomic_t ref_count;
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun int cnic_register_driver(int ulp_type, struct cnic_ulp_ops *ulp_ops);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun int cnic_unregister_driver(int ulp_type);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #endif
389