1*4882a593Smuzhiyun /* Broadcom NetXtreme-C/E network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2014-2016 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2016-2017 Broadcom Limited
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
8*4882a593Smuzhiyun * the Free Software Foundation.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/netdevice.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/rtnetlink.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/etherdevice.h>
18*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
19*4882a593Smuzhiyun #include "bnxt_hsi.h"
20*4882a593Smuzhiyun #include "bnxt.h"
21*4882a593Smuzhiyun #include "bnxt_dcb.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifdef CONFIG_BNXT_DCB
bnxt_queue_to_tc(struct bnxt * bp,u8 queue_id)24*4882a593Smuzhiyun static int bnxt_queue_to_tc(struct bnxt *bp, u8 queue_id)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun int i, j;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun for (i = 0; i < bp->max_tc; i++) {
29*4882a593Smuzhiyun if (bp->q_info[i].queue_id == queue_id) {
30*4882a593Smuzhiyun for (j = 0; j < bp->max_tc; j++) {
31*4882a593Smuzhiyun if (bp->tc_to_qidx[j] == i)
32*4882a593Smuzhiyun return j;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun return -EINVAL;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
bnxt_hwrm_queue_pri2cos_cfg(struct bnxt * bp,struct ieee_ets * ets)39*4882a593Smuzhiyun static int bnxt_hwrm_queue_pri2cos_cfg(struct bnxt *bp, struct ieee_ets *ets)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct hwrm_queue_pri2cos_cfg_input req = {0};
42*4882a593Smuzhiyun u8 *pri2cos;
43*4882a593Smuzhiyun int i;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_PRI2COS_CFG, -1, -1);
46*4882a593Smuzhiyun req.flags = cpu_to_le32(QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR |
47*4882a593Smuzhiyun QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun pri2cos = &req.pri0_cos_queue_id;
50*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
51*4882a593Smuzhiyun u8 qidx;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun req.enables |= cpu_to_le32(
54*4882a593Smuzhiyun QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID << i);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun qidx = bp->tc_to_qidx[ets->prio_tc[i]];
57*4882a593Smuzhiyun pri2cos[i] = bp->q_info[qidx].queue_id;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
bnxt_hwrm_queue_pri2cos_qcfg(struct bnxt * bp,struct ieee_ets * ets)62*4882a593Smuzhiyun static int bnxt_hwrm_queue_pri2cos_qcfg(struct bnxt *bp, struct ieee_ets *ets)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct hwrm_queue_pri2cos_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
65*4882a593Smuzhiyun struct hwrm_queue_pri2cos_qcfg_input req = {0};
66*4882a593Smuzhiyun int rc = 0;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_PRI2COS_QCFG, -1, -1);
69*4882a593Smuzhiyun req.flags = cpu_to_le32(QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun mutex_lock(&bp->hwrm_cmd_lock);
72*4882a593Smuzhiyun rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
73*4882a593Smuzhiyun if (!rc) {
74*4882a593Smuzhiyun u8 *pri2cos = &resp->pri0_cos_queue_id;
75*4882a593Smuzhiyun int i;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
78*4882a593Smuzhiyun u8 queue_id = pri2cos[i];
79*4882a593Smuzhiyun int tc;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun tc = bnxt_queue_to_tc(bp, queue_id);
82*4882a593Smuzhiyun if (tc >= 0)
83*4882a593Smuzhiyun ets->prio_tc[i] = tc;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
87*4882a593Smuzhiyun return rc;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
bnxt_hwrm_queue_cos2bw_cfg(struct bnxt * bp,struct ieee_ets * ets,u8 max_tc)90*4882a593Smuzhiyun static int bnxt_hwrm_queue_cos2bw_cfg(struct bnxt *bp, struct ieee_ets *ets,
91*4882a593Smuzhiyun u8 max_tc)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct hwrm_queue_cos2bw_cfg_input req = {0};
94*4882a593Smuzhiyun struct bnxt_cos2bw_cfg cos2bw;
95*4882a593Smuzhiyun void *data;
96*4882a593Smuzhiyun int i;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_COS2BW_CFG, -1, -1);
99*4882a593Smuzhiyun for (i = 0; i < max_tc; i++) {
100*4882a593Smuzhiyun u8 qidx = bp->tc_to_qidx[i];
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun req.enables |= cpu_to_le32(
103*4882a593Smuzhiyun QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID <<
104*4882a593Smuzhiyun qidx);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun memset(&cos2bw, 0, sizeof(cos2bw));
107*4882a593Smuzhiyun cos2bw.queue_id = bp->q_info[qidx].queue_id;
108*4882a593Smuzhiyun if (ets->tc_tsa[i] == IEEE_8021QAZ_TSA_STRICT) {
109*4882a593Smuzhiyun cos2bw.tsa =
110*4882a593Smuzhiyun QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP;
111*4882a593Smuzhiyun cos2bw.pri_lvl = i;
112*4882a593Smuzhiyun } else {
113*4882a593Smuzhiyun cos2bw.tsa =
114*4882a593Smuzhiyun QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS;
115*4882a593Smuzhiyun cos2bw.bw_weight = ets->tc_tx_bw[i];
116*4882a593Smuzhiyun /* older firmware requires min_bw to be set to the
117*4882a593Smuzhiyun * same weight value in percent.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun cos2bw.min_bw =
120*4882a593Smuzhiyun cpu_to_le32((ets->tc_tx_bw[i] * 100) |
121*4882a593Smuzhiyun BW_VALUE_UNIT_PERCENT1_100);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun data = &req.unused_0 + qidx * (sizeof(cos2bw) - 4);
124*4882a593Smuzhiyun memcpy(data, &cos2bw.queue_id, sizeof(cos2bw) - 4);
125*4882a593Smuzhiyun if (qidx == 0) {
126*4882a593Smuzhiyun req.queue_id0 = cos2bw.queue_id;
127*4882a593Smuzhiyun req.unused_0 = 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
bnxt_hwrm_queue_cos2bw_qcfg(struct bnxt * bp,struct ieee_ets * ets)133*4882a593Smuzhiyun static int bnxt_hwrm_queue_cos2bw_qcfg(struct bnxt *bp, struct ieee_ets *ets)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct hwrm_queue_cos2bw_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
136*4882a593Smuzhiyun struct hwrm_queue_cos2bw_qcfg_input req = {0};
137*4882a593Smuzhiyun struct bnxt_cos2bw_cfg cos2bw;
138*4882a593Smuzhiyun void *data;
139*4882a593Smuzhiyun int rc, i;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_COS2BW_QCFG, -1, -1);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun mutex_lock(&bp->hwrm_cmd_lock);
144*4882a593Smuzhiyun rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
145*4882a593Smuzhiyun if (rc) {
146*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
147*4882a593Smuzhiyun return rc;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun data = &resp->queue_id0 + offsetof(struct bnxt_cos2bw_cfg, queue_id);
151*4882a593Smuzhiyun for (i = 0; i < bp->max_tc; i++, data += sizeof(cos2bw) - 4) {
152*4882a593Smuzhiyun int tc;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun memcpy(&cos2bw.queue_id, data, sizeof(cos2bw) - 4);
155*4882a593Smuzhiyun if (i == 0)
156*4882a593Smuzhiyun cos2bw.queue_id = resp->queue_id0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun tc = bnxt_queue_to_tc(bp, cos2bw.queue_id);
159*4882a593Smuzhiyun if (tc < 0)
160*4882a593Smuzhiyun continue;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (cos2bw.tsa ==
163*4882a593Smuzhiyun QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP) {
164*4882a593Smuzhiyun ets->tc_tsa[tc] = IEEE_8021QAZ_TSA_STRICT;
165*4882a593Smuzhiyun } else {
166*4882a593Smuzhiyun ets->tc_tsa[tc] = IEEE_8021QAZ_TSA_ETS;
167*4882a593Smuzhiyun ets->tc_tx_bw[tc] = cos2bw.bw_weight;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
bnxt_queue_remap(struct bnxt * bp,unsigned int lltc_mask)174*4882a593Smuzhiyun static int bnxt_queue_remap(struct bnxt *bp, unsigned int lltc_mask)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned long qmap = 0;
177*4882a593Smuzhiyun int max = bp->max_tc;
178*4882a593Smuzhiyun int i, j, rc;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Assign lossless TCs first */
181*4882a593Smuzhiyun for (i = 0, j = 0; i < max; ) {
182*4882a593Smuzhiyun if (lltc_mask & (1 << i)) {
183*4882a593Smuzhiyun if (BNXT_LLQ(bp->q_info[j].queue_profile)) {
184*4882a593Smuzhiyun bp->tc_to_qidx[i] = j;
185*4882a593Smuzhiyun __set_bit(j, &qmap);
186*4882a593Smuzhiyun i++;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun j++;
189*4882a593Smuzhiyun continue;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun i++;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun for (i = 0, j = 0; i < max; i++) {
195*4882a593Smuzhiyun if (lltc_mask & (1 << i))
196*4882a593Smuzhiyun continue;
197*4882a593Smuzhiyun j = find_next_zero_bit(&qmap, max, j);
198*4882a593Smuzhiyun bp->tc_to_qidx[i] = j;
199*4882a593Smuzhiyun __set_bit(j, &qmap);
200*4882a593Smuzhiyun j++;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (netif_running(bp->dev)) {
204*4882a593Smuzhiyun bnxt_close_nic(bp, false, false);
205*4882a593Smuzhiyun rc = bnxt_open_nic(bp, false, false);
206*4882a593Smuzhiyun if (rc) {
207*4882a593Smuzhiyun netdev_warn(bp->dev, "failed to open NIC, rc = %d\n", rc);
208*4882a593Smuzhiyun return rc;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun if (bp->ieee_ets) {
212*4882a593Smuzhiyun int tc = netdev_get_num_tc(bp->dev);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (!tc)
215*4882a593Smuzhiyun tc = 1;
216*4882a593Smuzhiyun rc = bnxt_hwrm_queue_cos2bw_cfg(bp, bp->ieee_ets, tc);
217*4882a593Smuzhiyun if (rc) {
218*4882a593Smuzhiyun netdev_warn(bp->dev, "failed to config BW, rc = %d\n", rc);
219*4882a593Smuzhiyun return rc;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun rc = bnxt_hwrm_queue_pri2cos_cfg(bp, bp->ieee_ets);
222*4882a593Smuzhiyun if (rc) {
223*4882a593Smuzhiyun netdev_warn(bp->dev, "failed to config prio, rc = %d\n", rc);
224*4882a593Smuzhiyun return rc;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
bnxt_hwrm_queue_pfc_cfg(struct bnxt * bp,struct ieee_pfc * pfc)230*4882a593Smuzhiyun static int bnxt_hwrm_queue_pfc_cfg(struct bnxt *bp, struct ieee_pfc *pfc)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct hwrm_queue_pfcenable_cfg_input req = {0};
233*4882a593Smuzhiyun struct ieee_ets *my_ets = bp->ieee_ets;
234*4882a593Smuzhiyun unsigned int tc_mask = 0, pri_mask = 0;
235*4882a593Smuzhiyun u8 i, pri, lltc_count = 0;
236*4882a593Smuzhiyun bool need_q_remap = false;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (!my_ets)
239*4882a593Smuzhiyun return -EINVAL;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun for (i = 0; i < bp->max_tc; i++) {
242*4882a593Smuzhiyun for (pri = 0; pri < IEEE_8021QAZ_MAX_TCS; pri++) {
243*4882a593Smuzhiyun if ((pfc->pfc_en & (1 << pri)) &&
244*4882a593Smuzhiyun (my_ets->prio_tc[pri] == i)) {
245*4882a593Smuzhiyun pri_mask |= 1 << pri;
246*4882a593Smuzhiyun tc_mask |= 1 << i;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun if (tc_mask & (1 << i))
250*4882a593Smuzhiyun lltc_count++;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun if (lltc_count > bp->max_lltc)
253*4882a593Smuzhiyun return -EINVAL;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun for (i = 0; i < bp->max_tc; i++) {
256*4882a593Smuzhiyun if (tc_mask & (1 << i)) {
257*4882a593Smuzhiyun u8 qidx = bp->tc_to_qidx[i];
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (!BNXT_LLQ(bp->q_info[qidx].queue_profile)) {
260*4882a593Smuzhiyun need_q_remap = true;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (need_q_remap)
267*4882a593Smuzhiyun bnxt_queue_remap(bp, tc_mask);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_PFCENABLE_CFG, -1, -1);
270*4882a593Smuzhiyun req.flags = cpu_to_le32(pri_mask);
271*4882a593Smuzhiyun return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
bnxt_hwrm_queue_pfc_qcfg(struct bnxt * bp,struct ieee_pfc * pfc)274*4882a593Smuzhiyun static int bnxt_hwrm_queue_pfc_qcfg(struct bnxt *bp, struct ieee_pfc *pfc)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct hwrm_queue_pfcenable_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
277*4882a593Smuzhiyun struct hwrm_queue_pfcenable_qcfg_input req = {0};
278*4882a593Smuzhiyun u8 pri_mask;
279*4882a593Smuzhiyun int rc;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_PFCENABLE_QCFG, -1, -1);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_lock(&bp->hwrm_cmd_lock);
284*4882a593Smuzhiyun rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
285*4882a593Smuzhiyun if (rc) {
286*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
287*4882a593Smuzhiyun return rc;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun pri_mask = le32_to_cpu(resp->flags);
291*4882a593Smuzhiyun pfc->pfc_en = pri_mask;
292*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
bnxt_hwrm_set_dcbx_app(struct bnxt * bp,struct dcb_app * app,bool add)296*4882a593Smuzhiyun static int bnxt_hwrm_set_dcbx_app(struct bnxt *bp, struct dcb_app *app,
297*4882a593Smuzhiyun bool add)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct hwrm_fw_set_structured_data_input set = {0};
300*4882a593Smuzhiyun struct hwrm_fw_get_structured_data_input get = {0};
301*4882a593Smuzhiyun struct hwrm_struct_data_dcbx_app *fw_app;
302*4882a593Smuzhiyun struct hwrm_struct_hdr *data;
303*4882a593Smuzhiyun dma_addr_t mapping;
304*4882a593Smuzhiyun size_t data_len;
305*4882a593Smuzhiyun int rc, n, i;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (bp->hwrm_spec_code < 0x10601)
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun n = IEEE_8021QAZ_MAX_TCS;
311*4882a593Smuzhiyun data_len = sizeof(*data) + sizeof(*fw_app) * n;
312*4882a593Smuzhiyun data = dma_alloc_coherent(&bp->pdev->dev, data_len, &mapping,
313*4882a593Smuzhiyun GFP_KERNEL);
314*4882a593Smuzhiyun if (!data)
315*4882a593Smuzhiyun return -ENOMEM;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &get, HWRM_FW_GET_STRUCTURED_DATA, -1, -1);
318*4882a593Smuzhiyun get.dest_data_addr = cpu_to_le64(mapping);
319*4882a593Smuzhiyun get.structure_id = cpu_to_le16(STRUCT_HDR_STRUCT_ID_DCBX_APP);
320*4882a593Smuzhiyun get.subtype = cpu_to_le16(HWRM_STRUCT_DATA_SUBTYPE_HOST_OPERATIONAL);
321*4882a593Smuzhiyun get.count = 0;
322*4882a593Smuzhiyun rc = hwrm_send_message(bp, &get, sizeof(get), HWRM_CMD_TIMEOUT);
323*4882a593Smuzhiyun if (rc)
324*4882a593Smuzhiyun goto set_app_exit;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun fw_app = (struct hwrm_struct_data_dcbx_app *)(data + 1);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (data->struct_id != cpu_to_le16(STRUCT_HDR_STRUCT_ID_DCBX_APP)) {
329*4882a593Smuzhiyun rc = -ENODEV;
330*4882a593Smuzhiyun goto set_app_exit;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun n = data->count;
334*4882a593Smuzhiyun for (i = 0; i < n; i++, fw_app++) {
335*4882a593Smuzhiyun if (fw_app->protocol_id == cpu_to_be16(app->protocol) &&
336*4882a593Smuzhiyun fw_app->protocol_selector == app->selector &&
337*4882a593Smuzhiyun fw_app->priority == app->priority) {
338*4882a593Smuzhiyun if (add)
339*4882a593Smuzhiyun goto set_app_exit;
340*4882a593Smuzhiyun else
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun if (add) {
345*4882a593Smuzhiyun /* append */
346*4882a593Smuzhiyun n++;
347*4882a593Smuzhiyun fw_app->protocol_id = cpu_to_be16(app->protocol);
348*4882a593Smuzhiyun fw_app->protocol_selector = app->selector;
349*4882a593Smuzhiyun fw_app->priority = app->priority;
350*4882a593Smuzhiyun fw_app->valid = 1;
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun size_t len = 0;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* not found, nothing to delete */
355*4882a593Smuzhiyun if (n == i)
356*4882a593Smuzhiyun goto set_app_exit;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun len = (n - 1 - i) * sizeof(*fw_app);
359*4882a593Smuzhiyun if (len)
360*4882a593Smuzhiyun memmove(fw_app, fw_app + 1, len);
361*4882a593Smuzhiyun n--;
362*4882a593Smuzhiyun memset(fw_app + n, 0, sizeof(*fw_app));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun data->count = n;
365*4882a593Smuzhiyun data->len = cpu_to_le16(sizeof(*fw_app) * n);
366*4882a593Smuzhiyun data->subtype = cpu_to_le16(HWRM_STRUCT_DATA_SUBTYPE_HOST_OPERATIONAL);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &set, HWRM_FW_SET_STRUCTURED_DATA, -1, -1);
369*4882a593Smuzhiyun set.src_data_addr = cpu_to_le64(mapping);
370*4882a593Smuzhiyun set.data_len = cpu_to_le16(sizeof(*data) + sizeof(*fw_app) * n);
371*4882a593Smuzhiyun set.hdr_cnt = 1;
372*4882a593Smuzhiyun rc = hwrm_send_message(bp, &set, sizeof(set), HWRM_CMD_TIMEOUT);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun set_app_exit:
375*4882a593Smuzhiyun dma_free_coherent(&bp->pdev->dev, data_len, data, mapping);
376*4882a593Smuzhiyun return rc;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
bnxt_hwrm_queue_dscp_qcaps(struct bnxt * bp)379*4882a593Smuzhiyun static int bnxt_hwrm_queue_dscp_qcaps(struct bnxt *bp)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct hwrm_queue_dscp_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
382*4882a593Smuzhiyun struct hwrm_queue_dscp_qcaps_input req = {0};
383*4882a593Smuzhiyun int rc;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun bp->max_dscp_value = 0;
386*4882a593Smuzhiyun if (bp->hwrm_spec_code < 0x10800 || BNXT_VF(bp))
387*4882a593Smuzhiyun return 0;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_DSCP_QCAPS, -1, -1);
390*4882a593Smuzhiyun mutex_lock(&bp->hwrm_cmd_lock);
391*4882a593Smuzhiyun rc = _hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
392*4882a593Smuzhiyun if (!rc) {
393*4882a593Smuzhiyun bp->max_dscp_value = (1 << resp->num_dscp_bits) - 1;
394*4882a593Smuzhiyun if (bp->max_dscp_value < 0x3f)
395*4882a593Smuzhiyun bp->max_dscp_value = 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun mutex_unlock(&bp->hwrm_cmd_lock);
399*4882a593Smuzhiyun return rc;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
bnxt_hwrm_queue_dscp2pri_cfg(struct bnxt * bp,struct dcb_app * app,bool add)402*4882a593Smuzhiyun static int bnxt_hwrm_queue_dscp2pri_cfg(struct bnxt *bp, struct dcb_app *app,
403*4882a593Smuzhiyun bool add)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct hwrm_queue_dscp2pri_cfg_input req = {0};
406*4882a593Smuzhiyun struct bnxt_dscp2pri_entry *dscp2pri;
407*4882a593Smuzhiyun dma_addr_t mapping;
408*4882a593Smuzhiyun int rc;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (bp->hwrm_spec_code < 0x10800)
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_DSCP2PRI_CFG, -1, -1);
414*4882a593Smuzhiyun dscp2pri = dma_alloc_coherent(&bp->pdev->dev, sizeof(*dscp2pri),
415*4882a593Smuzhiyun &mapping, GFP_KERNEL);
416*4882a593Smuzhiyun if (!dscp2pri)
417*4882a593Smuzhiyun return -ENOMEM;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun req.src_data_addr = cpu_to_le64(mapping);
420*4882a593Smuzhiyun dscp2pri->dscp = app->protocol;
421*4882a593Smuzhiyun if (add)
422*4882a593Smuzhiyun dscp2pri->mask = 0x3f;
423*4882a593Smuzhiyun else
424*4882a593Smuzhiyun dscp2pri->mask = 0;
425*4882a593Smuzhiyun dscp2pri->pri = app->priority;
426*4882a593Smuzhiyun req.entry_cnt = cpu_to_le16(1);
427*4882a593Smuzhiyun rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
428*4882a593Smuzhiyun dma_free_coherent(&bp->pdev->dev, sizeof(*dscp2pri), dscp2pri,
429*4882a593Smuzhiyun mapping);
430*4882a593Smuzhiyun return rc;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
bnxt_ets_validate(struct bnxt * bp,struct ieee_ets * ets,u8 * tc)433*4882a593Smuzhiyun static int bnxt_ets_validate(struct bnxt *bp, struct ieee_ets *ets, u8 *tc)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun int total_ets_bw = 0;
436*4882a593Smuzhiyun u8 max_tc = 0;
437*4882a593Smuzhiyun int i;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
440*4882a593Smuzhiyun if (ets->prio_tc[i] > bp->max_tc) {
441*4882a593Smuzhiyun netdev_err(bp->dev, "priority to TC mapping exceeds TC count %d\n",
442*4882a593Smuzhiyun ets->prio_tc[i]);
443*4882a593Smuzhiyun return -EINVAL;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun if (ets->prio_tc[i] > max_tc)
446*4882a593Smuzhiyun max_tc = ets->prio_tc[i];
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if ((ets->tc_tx_bw[i] || ets->tc_tsa[i]) && i > bp->max_tc)
449*4882a593Smuzhiyun return -EINVAL;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun switch (ets->tc_tsa[i]) {
452*4882a593Smuzhiyun case IEEE_8021QAZ_TSA_STRICT:
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun case IEEE_8021QAZ_TSA_ETS:
455*4882a593Smuzhiyun total_ets_bw += ets->tc_tx_bw[i];
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun default:
458*4882a593Smuzhiyun return -ENOTSUPP;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun if (total_ets_bw > 100)
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (max_tc >= bp->max_tc)
465*4882a593Smuzhiyun *tc = bp->max_tc;
466*4882a593Smuzhiyun else
467*4882a593Smuzhiyun *tc = max_tc + 1;
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
bnxt_dcbnl_ieee_getets(struct net_device * dev,struct ieee_ets * ets)471*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_getets(struct net_device *dev, struct ieee_ets *ets)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
474*4882a593Smuzhiyun struct ieee_ets *my_ets = bp->ieee_ets;
475*4882a593Smuzhiyun int rc;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun ets->ets_cap = bp->max_tc;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (!my_ets) {
480*4882a593Smuzhiyun if (bp->dcbx_cap & DCB_CAP_DCBX_HOST)
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun my_ets = kzalloc(sizeof(*my_ets), GFP_KERNEL);
484*4882a593Smuzhiyun if (!my_ets)
485*4882a593Smuzhiyun return -ENOMEM;
486*4882a593Smuzhiyun rc = bnxt_hwrm_queue_cos2bw_qcfg(bp, my_ets);
487*4882a593Smuzhiyun if (rc)
488*4882a593Smuzhiyun goto error;
489*4882a593Smuzhiyun rc = bnxt_hwrm_queue_pri2cos_qcfg(bp, my_ets);
490*4882a593Smuzhiyun if (rc)
491*4882a593Smuzhiyun goto error;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* cache result */
494*4882a593Smuzhiyun bp->ieee_ets = my_ets;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ets->cbs = my_ets->cbs;
498*4882a593Smuzhiyun memcpy(ets->tc_tx_bw, my_ets->tc_tx_bw, sizeof(ets->tc_tx_bw));
499*4882a593Smuzhiyun memcpy(ets->tc_rx_bw, my_ets->tc_rx_bw, sizeof(ets->tc_rx_bw));
500*4882a593Smuzhiyun memcpy(ets->tc_tsa, my_ets->tc_tsa, sizeof(ets->tc_tsa));
501*4882a593Smuzhiyun memcpy(ets->prio_tc, my_ets->prio_tc, sizeof(ets->prio_tc));
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun error:
504*4882a593Smuzhiyun kfree(my_ets);
505*4882a593Smuzhiyun return rc;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
bnxt_dcbnl_ieee_setets(struct net_device * dev,struct ieee_ets * ets)508*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_setets(struct net_device *dev, struct ieee_ets *ets)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
511*4882a593Smuzhiyun struct ieee_ets *my_ets = bp->ieee_ets;
512*4882a593Smuzhiyun u8 max_tc = 0;
513*4882a593Smuzhiyun int rc, i;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (!(bp->dcbx_cap & DCB_CAP_DCBX_VER_IEEE) ||
516*4882a593Smuzhiyun !(bp->dcbx_cap & DCB_CAP_DCBX_HOST))
517*4882a593Smuzhiyun return -EINVAL;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun rc = bnxt_ets_validate(bp, ets, &max_tc);
520*4882a593Smuzhiyun if (!rc) {
521*4882a593Smuzhiyun if (!my_ets) {
522*4882a593Smuzhiyun my_ets = kzalloc(sizeof(*my_ets), GFP_KERNEL);
523*4882a593Smuzhiyun if (!my_ets)
524*4882a593Smuzhiyun return -ENOMEM;
525*4882a593Smuzhiyun /* initialize PRI2TC mappings to invalid value */
526*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++)
527*4882a593Smuzhiyun my_ets->prio_tc[i] = IEEE_8021QAZ_MAX_TCS;
528*4882a593Smuzhiyun bp->ieee_ets = my_ets;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun rc = bnxt_setup_mq_tc(dev, max_tc);
531*4882a593Smuzhiyun if (rc)
532*4882a593Smuzhiyun return rc;
533*4882a593Smuzhiyun rc = bnxt_hwrm_queue_cos2bw_cfg(bp, ets, max_tc);
534*4882a593Smuzhiyun if (rc)
535*4882a593Smuzhiyun return rc;
536*4882a593Smuzhiyun rc = bnxt_hwrm_queue_pri2cos_cfg(bp, ets);
537*4882a593Smuzhiyun if (rc)
538*4882a593Smuzhiyun return rc;
539*4882a593Smuzhiyun memcpy(my_ets, ets, sizeof(*my_ets));
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun return rc;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
bnxt_dcbnl_ieee_getpfc(struct net_device * dev,struct ieee_pfc * pfc)544*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_getpfc(struct net_device *dev, struct ieee_pfc *pfc)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
547*4882a593Smuzhiyun __le64 *stats = bp->port_stats.hw_stats;
548*4882a593Smuzhiyun struct ieee_pfc *my_pfc = bp->ieee_pfc;
549*4882a593Smuzhiyun long rx_off, tx_off;
550*4882a593Smuzhiyun int i, rc;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun pfc->pfc_cap = bp->max_lltc;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (!my_pfc) {
555*4882a593Smuzhiyun if (bp->dcbx_cap & DCB_CAP_DCBX_HOST)
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun my_pfc = kzalloc(sizeof(*my_pfc), GFP_KERNEL);
559*4882a593Smuzhiyun if (!my_pfc)
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun bp->ieee_pfc = my_pfc;
562*4882a593Smuzhiyun rc = bnxt_hwrm_queue_pfc_qcfg(bp, my_pfc);
563*4882a593Smuzhiyun if (rc)
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun pfc->pfc_en = my_pfc->pfc_en;
568*4882a593Smuzhiyun pfc->mbc = my_pfc->mbc;
569*4882a593Smuzhiyun pfc->delay = my_pfc->delay;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (!stats)
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun rx_off = BNXT_RX_STATS_OFFSET(rx_pfc_ena_frames_pri0);
575*4882a593Smuzhiyun tx_off = BNXT_TX_STATS_OFFSET(tx_pfc_ena_frames_pri0);
576*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++, rx_off++, tx_off++) {
577*4882a593Smuzhiyun pfc->requests[i] = le64_to_cpu(*(stats + tx_off));
578*4882a593Smuzhiyun pfc->indications[i] = le64_to_cpu(*(stats + rx_off));
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
bnxt_dcbnl_ieee_setpfc(struct net_device * dev,struct ieee_pfc * pfc)584*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_setpfc(struct net_device *dev, struct ieee_pfc *pfc)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
587*4882a593Smuzhiyun struct ieee_pfc *my_pfc = bp->ieee_pfc;
588*4882a593Smuzhiyun int rc;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (!(bp->dcbx_cap & DCB_CAP_DCBX_VER_IEEE) ||
591*4882a593Smuzhiyun !(bp->dcbx_cap & DCB_CAP_DCBX_HOST))
592*4882a593Smuzhiyun return -EINVAL;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (!my_pfc) {
595*4882a593Smuzhiyun my_pfc = kzalloc(sizeof(*my_pfc), GFP_KERNEL);
596*4882a593Smuzhiyun if (!my_pfc)
597*4882a593Smuzhiyun return -ENOMEM;
598*4882a593Smuzhiyun bp->ieee_pfc = my_pfc;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun rc = bnxt_hwrm_queue_pfc_cfg(bp, pfc);
601*4882a593Smuzhiyun if (!rc)
602*4882a593Smuzhiyun memcpy(my_pfc, pfc, sizeof(*my_pfc));
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun return rc;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
bnxt_dcbnl_ieee_dscp_app_prep(struct bnxt * bp,struct dcb_app * app)607*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_dscp_app_prep(struct bnxt *bp, struct dcb_app *app)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun if (app->selector == IEEE_8021QAZ_APP_SEL_DSCP) {
610*4882a593Smuzhiyun if (!bp->max_dscp_value)
611*4882a593Smuzhiyun return -ENOTSUPP;
612*4882a593Smuzhiyun if (app->protocol > bp->max_dscp_value)
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
bnxt_dcbnl_ieee_setapp(struct net_device * dev,struct dcb_app * app)618*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_setapp(struct net_device *dev, struct dcb_app *app)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
621*4882a593Smuzhiyun int rc;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (!(bp->dcbx_cap & DCB_CAP_DCBX_VER_IEEE) ||
624*4882a593Smuzhiyun !(bp->dcbx_cap & DCB_CAP_DCBX_HOST))
625*4882a593Smuzhiyun return -EINVAL;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun rc = bnxt_dcbnl_ieee_dscp_app_prep(bp, app);
628*4882a593Smuzhiyun if (rc)
629*4882a593Smuzhiyun return rc;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun rc = dcb_ieee_setapp(dev, app);
632*4882a593Smuzhiyun if (rc)
633*4882a593Smuzhiyun return rc;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if ((app->selector == IEEE_8021QAZ_APP_SEL_ETHERTYPE &&
636*4882a593Smuzhiyun app->protocol == ETH_P_IBOE) ||
637*4882a593Smuzhiyun (app->selector == IEEE_8021QAZ_APP_SEL_DGRAM &&
638*4882a593Smuzhiyun app->protocol == ROCE_V2_UDP_DPORT))
639*4882a593Smuzhiyun rc = bnxt_hwrm_set_dcbx_app(bp, app, true);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (app->selector == IEEE_8021QAZ_APP_SEL_DSCP)
642*4882a593Smuzhiyun rc = bnxt_hwrm_queue_dscp2pri_cfg(bp, app, true);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return rc;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
bnxt_dcbnl_ieee_delapp(struct net_device * dev,struct dcb_app * app)647*4882a593Smuzhiyun static int bnxt_dcbnl_ieee_delapp(struct net_device *dev, struct dcb_app *app)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
650*4882a593Smuzhiyun int rc;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (!(bp->dcbx_cap & DCB_CAP_DCBX_VER_IEEE) ||
653*4882a593Smuzhiyun !(bp->dcbx_cap & DCB_CAP_DCBX_HOST))
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun rc = bnxt_dcbnl_ieee_dscp_app_prep(bp, app);
657*4882a593Smuzhiyun if (rc)
658*4882a593Smuzhiyun return rc;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun rc = dcb_ieee_delapp(dev, app);
661*4882a593Smuzhiyun if (rc)
662*4882a593Smuzhiyun return rc;
663*4882a593Smuzhiyun if ((app->selector == IEEE_8021QAZ_APP_SEL_ETHERTYPE &&
664*4882a593Smuzhiyun app->protocol == ETH_P_IBOE) ||
665*4882a593Smuzhiyun (app->selector == IEEE_8021QAZ_APP_SEL_DGRAM &&
666*4882a593Smuzhiyun app->protocol == ROCE_V2_UDP_DPORT))
667*4882a593Smuzhiyun rc = bnxt_hwrm_set_dcbx_app(bp, app, false);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (app->selector == IEEE_8021QAZ_APP_SEL_DSCP)
670*4882a593Smuzhiyun rc = bnxt_hwrm_queue_dscp2pri_cfg(bp, app, false);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return rc;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
bnxt_dcbnl_getdcbx(struct net_device * dev)675*4882a593Smuzhiyun static u8 bnxt_dcbnl_getdcbx(struct net_device *dev)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return bp->dcbx_cap;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
bnxt_dcbnl_setdcbx(struct net_device * dev,u8 mode)682*4882a593Smuzhiyun static u8 bnxt_dcbnl_setdcbx(struct net_device *dev, u8 mode)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct bnxt *bp = netdev_priv(dev);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* All firmware DCBX settings are set in NVRAM */
687*4882a593Smuzhiyun if (bp->dcbx_cap & DCB_CAP_DCBX_LLD_MANAGED)
688*4882a593Smuzhiyun return 1;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (mode & DCB_CAP_DCBX_HOST) {
691*4882a593Smuzhiyun if (BNXT_VF(bp) || (bp->fw_cap & BNXT_FW_CAP_LLDP_AGENT))
692*4882a593Smuzhiyun return 1;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* only support IEEE */
695*4882a593Smuzhiyun if ((mode & DCB_CAP_DCBX_VER_CEE) ||
696*4882a593Smuzhiyun !(mode & DCB_CAP_DCBX_VER_IEEE))
697*4882a593Smuzhiyun return 1;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (mode == bp->dcbx_cap)
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun bp->dcbx_cap = mode;
704*4882a593Smuzhiyun return 0;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static const struct dcbnl_rtnl_ops dcbnl_ops = {
708*4882a593Smuzhiyun .ieee_getets = bnxt_dcbnl_ieee_getets,
709*4882a593Smuzhiyun .ieee_setets = bnxt_dcbnl_ieee_setets,
710*4882a593Smuzhiyun .ieee_getpfc = bnxt_dcbnl_ieee_getpfc,
711*4882a593Smuzhiyun .ieee_setpfc = bnxt_dcbnl_ieee_setpfc,
712*4882a593Smuzhiyun .ieee_setapp = bnxt_dcbnl_ieee_setapp,
713*4882a593Smuzhiyun .ieee_delapp = bnxt_dcbnl_ieee_delapp,
714*4882a593Smuzhiyun .getdcbx = bnxt_dcbnl_getdcbx,
715*4882a593Smuzhiyun .setdcbx = bnxt_dcbnl_setdcbx,
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
bnxt_dcb_init(struct bnxt * bp)718*4882a593Smuzhiyun void bnxt_dcb_init(struct bnxt *bp)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun bp->dcbx_cap = 0;
721*4882a593Smuzhiyun if (bp->hwrm_spec_code < 0x10501)
722*4882a593Smuzhiyun return;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun bnxt_hwrm_queue_dscp_qcaps(bp);
725*4882a593Smuzhiyun bp->dcbx_cap = DCB_CAP_DCBX_VER_IEEE;
726*4882a593Smuzhiyun if (BNXT_PF(bp) && !(bp->fw_cap & BNXT_FW_CAP_LLDP_AGENT))
727*4882a593Smuzhiyun bp->dcbx_cap |= DCB_CAP_DCBX_HOST;
728*4882a593Smuzhiyun else if (bp->fw_cap & BNXT_FW_CAP_DCBX_AGENT)
729*4882a593Smuzhiyun bp->dcbx_cap |= DCB_CAP_DCBX_LLD_MANAGED;
730*4882a593Smuzhiyun bp->dev->dcbnl_ops = &dcbnl_ops;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
bnxt_dcb_free(struct bnxt * bp)733*4882a593Smuzhiyun void bnxt_dcb_free(struct bnxt *bp)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun kfree(bp->ieee_pfc);
736*4882a593Smuzhiyun kfree(bp->ieee_ets);
737*4882a593Smuzhiyun bp->ieee_pfc = NULL;
738*4882a593Smuzhiyun bp->ieee_ets = NULL;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun #else
742*4882a593Smuzhiyun
bnxt_dcb_init(struct bnxt * bp)743*4882a593Smuzhiyun void bnxt_dcb_init(struct bnxt *bp)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
bnxt_dcb_free(struct bnxt * bp)747*4882a593Smuzhiyun void bnxt_dcb_free(struct bnxt *bp)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun #endif
752