1*4882a593Smuzhiyun /* Broadcom NetXtreme-C/E network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2014-2016 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2016-2018 Broadcom Limited
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
8*4882a593Smuzhiyun * the Free Software Foundation.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef BNXT_H
12*4882a593Smuzhiyun #define BNXT_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DRV_MODULE_NAME "bnxt_en"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* DO NOT CHANGE DRV_VER_* defines
17*4882a593Smuzhiyun * FIXME: Delete them
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #define DRV_VER_MAJ 1
20*4882a593Smuzhiyun #define DRV_VER_MIN 10
21*4882a593Smuzhiyun #define DRV_VER_UPD 1
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/rhashtable.h>
25*4882a593Smuzhiyun #include <linux/crash_dump.h>
26*4882a593Smuzhiyun #include <net/devlink.h>
27*4882a593Smuzhiyun #include <net/dst_metadata.h>
28*4882a593Smuzhiyun #include <net/xdp.h>
29*4882a593Smuzhiyun #include <linux/dim.h>
30*4882a593Smuzhiyun #ifdef CONFIG_TEE_BNXT_FW
31*4882a593Smuzhiyun #include <linux/firmware/broadcom/tee_bnxt_fw.h>
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun extern struct list_head bnxt_block_cb_list;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct page_pool;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct tx_bd {
39*4882a593Smuzhiyun __le32 tx_bd_len_flags_type;
40*4882a593Smuzhiyun #define TX_BD_TYPE (0x3f << 0)
41*4882a593Smuzhiyun #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0)
42*4882a593Smuzhiyun #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0)
43*4882a593Smuzhiyun #define TX_BD_FLAGS_PACKET_END (1 << 6)
44*4882a593Smuzhiyun #define TX_BD_FLAGS_NO_CMPL (1 << 7)
45*4882a593Smuzhiyun #define TX_BD_FLAGS_BD_CNT (0x1f << 8)
46*4882a593Smuzhiyun #define TX_BD_FLAGS_BD_CNT_SHIFT 8
47*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT (3 << 13)
48*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT_SHIFT 13
49*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13)
50*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13)
51*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13)
52*4882a593Smuzhiyun #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13)
53*4882a593Smuzhiyun #define TX_BD_FLAGS_COAL_NOW (1 << 15)
54*4882a593Smuzhiyun #define TX_BD_LEN (0xffff << 16)
55*4882a593Smuzhiyun #define TX_BD_LEN_SHIFT 16
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun u32 tx_bd_opaque;
58*4882a593Smuzhiyun __le64 tx_bd_haddr;
59*4882a593Smuzhiyun } __packed;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct tx_bd_ext {
62*4882a593Smuzhiyun __le32 tx_bd_hsize_lflags;
63*4882a593Smuzhiyun #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0)
64*4882a593Smuzhiyun #define TX_BD_FLAGS_IP_CKSUM (1 << 1)
65*4882a593Smuzhiyun #define TX_BD_FLAGS_NO_CRC (1 << 2)
66*4882a593Smuzhiyun #define TX_BD_FLAGS_STAMP (1 << 3)
67*4882a593Smuzhiyun #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4)
68*4882a593Smuzhiyun #define TX_BD_FLAGS_LSO (1 << 5)
69*4882a593Smuzhiyun #define TX_BD_FLAGS_IPID_FMT (1 << 6)
70*4882a593Smuzhiyun #define TX_BD_FLAGS_T_IPID (1 << 7)
71*4882a593Smuzhiyun #define TX_BD_HSIZE (0xff << 16)
72*4882a593Smuzhiyun #define TX_BD_HSIZE_SHIFT 16
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun __le32 tx_bd_mss;
75*4882a593Smuzhiyun __le32 tx_bd_cfa_action;
76*4882a593Smuzhiyun #define TX_BD_CFA_ACTION (0xffff << 16)
77*4882a593Smuzhiyun #define TX_BD_CFA_ACTION_SHIFT 16
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun __le32 tx_bd_cfa_meta;
80*4882a593Smuzhiyun #define TX_BD_CFA_META_MASK 0xfffffff
81*4882a593Smuzhiyun #define TX_BD_CFA_META_VID_MASK 0xfff
82*4882a593Smuzhiyun #define TX_BD_CFA_META_PRI_MASK (0xf << 12)
83*4882a593Smuzhiyun #define TX_BD_CFA_META_PRI_SHIFT 12
84*4882a593Smuzhiyun #define TX_BD_CFA_META_TPID_MASK (3 << 16)
85*4882a593Smuzhiyun #define TX_BD_CFA_META_TPID_SHIFT 16
86*4882a593Smuzhiyun #define TX_BD_CFA_META_KEY (0xf << 28)
87*4882a593Smuzhiyun #define TX_BD_CFA_META_KEY_SHIFT 28
88*4882a593Smuzhiyun #define TX_BD_CFA_META_KEY_VLAN (1 << 28)
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct rx_bd {
92*4882a593Smuzhiyun __le32 rx_bd_len_flags_type;
93*4882a593Smuzhiyun #define RX_BD_TYPE (0x3f << 0)
94*4882a593Smuzhiyun #define RX_BD_TYPE_RX_PACKET_BD 0x4
95*4882a593Smuzhiyun #define RX_BD_TYPE_RX_BUFFER_BD 0x5
96*4882a593Smuzhiyun #define RX_BD_TYPE_RX_AGG_BD 0x6
97*4882a593Smuzhiyun #define RX_BD_TYPE_16B_BD_SIZE (0 << 4)
98*4882a593Smuzhiyun #define RX_BD_TYPE_32B_BD_SIZE (1 << 4)
99*4882a593Smuzhiyun #define RX_BD_TYPE_48B_BD_SIZE (2 << 4)
100*4882a593Smuzhiyun #define RX_BD_TYPE_64B_BD_SIZE (3 << 4)
101*4882a593Smuzhiyun #define RX_BD_FLAGS_SOP (1 << 6)
102*4882a593Smuzhiyun #define RX_BD_FLAGS_EOP (1 << 7)
103*4882a593Smuzhiyun #define RX_BD_FLAGS_BUFFERS (3 << 8)
104*4882a593Smuzhiyun #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8)
105*4882a593Smuzhiyun #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8)
106*4882a593Smuzhiyun #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8)
107*4882a593Smuzhiyun #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8)
108*4882a593Smuzhiyun #define RX_BD_LEN (0xffff << 16)
109*4882a593Smuzhiyun #define RX_BD_LEN_SHIFT 16
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun u32 rx_bd_opaque;
112*4882a593Smuzhiyun __le64 rx_bd_haddr;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct tx_cmp {
116*4882a593Smuzhiyun __le32 tx_cmp_flags_type;
117*4882a593Smuzhiyun #define CMP_TYPE (0x3f << 0)
118*4882a593Smuzhiyun #define CMP_TYPE_TX_L2_CMP 0
119*4882a593Smuzhiyun #define CMP_TYPE_RX_L2_CMP 17
120*4882a593Smuzhiyun #define CMP_TYPE_RX_AGG_CMP 18
121*4882a593Smuzhiyun #define CMP_TYPE_RX_L2_TPA_START_CMP 19
122*4882a593Smuzhiyun #define CMP_TYPE_RX_L2_TPA_END_CMP 21
123*4882a593Smuzhiyun #define CMP_TYPE_RX_TPA_AGG_CMP 22
124*4882a593Smuzhiyun #define CMP_TYPE_STATUS_CMP 32
125*4882a593Smuzhiyun #define CMP_TYPE_REMOTE_DRIVER_REQ 34
126*4882a593Smuzhiyun #define CMP_TYPE_REMOTE_DRIVER_RESP 36
127*4882a593Smuzhiyun #define CMP_TYPE_ERROR_STATUS 48
128*4882a593Smuzhiyun #define CMPL_BASE_TYPE_STAT_EJECT 0x1aUL
129*4882a593Smuzhiyun #define CMPL_BASE_TYPE_HWRM_DONE 0x20UL
130*4882a593Smuzhiyun #define CMPL_BASE_TYPE_HWRM_FWD_REQ 0x22UL
131*4882a593Smuzhiyun #define CMPL_BASE_TYPE_HWRM_FWD_RESP 0x24UL
132*4882a593Smuzhiyun #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define TX_CMP_FLAGS_ERROR (1 << 6)
135*4882a593Smuzhiyun #define TX_CMP_FLAGS_PUSH (1 << 7)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun u32 tx_cmp_opaque;
138*4882a593Smuzhiyun __le32 tx_cmp_errors_v;
139*4882a593Smuzhiyun #define TX_CMP_V (1 << 0)
140*4882a593Smuzhiyun #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1)
141*4882a593Smuzhiyun #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0
142*4882a593Smuzhiyun #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2
143*4882a593Smuzhiyun #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4
144*4882a593Smuzhiyun #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5
145*4882a593Smuzhiyun #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4)
146*4882a593Smuzhiyun #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5)
147*4882a593Smuzhiyun #define TX_CMP_ERRORS_DMA_ERROR (1 << 6)
148*4882a593Smuzhiyun #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun __le32 tx_cmp_unsed_3;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct rx_cmp {
154*4882a593Smuzhiyun __le32 rx_cmp_len_flags_type;
155*4882a593Smuzhiyun #define RX_CMP_CMP_TYPE (0x3f << 0)
156*4882a593Smuzhiyun #define RX_CMP_FLAGS_ERROR (1 << 6)
157*4882a593Smuzhiyun #define RX_CMP_FLAGS_PLACEMENT (7 << 7)
158*4882a593Smuzhiyun #define RX_CMP_FLAGS_RSS_VALID (1 << 10)
159*4882a593Smuzhiyun #define RX_CMP_FLAGS_UNUSED (1 << 11)
160*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPES_SHIFT 12
161*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12)
162*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_IP (1 << 12)
163*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12)
164*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12)
165*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12)
166*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12)
167*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12)
168*4882a593Smuzhiyun #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12)
169*4882a593Smuzhiyun #define RX_CMP_LEN (0xffff << 16)
170*4882a593Smuzhiyun #define RX_CMP_LEN_SHIFT 16
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun u32 rx_cmp_opaque;
173*4882a593Smuzhiyun __le32 rx_cmp_misc_v1;
174*4882a593Smuzhiyun #define RX_CMP_V1 (1 << 0)
175*4882a593Smuzhiyun #define RX_CMP_AGG_BUFS (0x1f << 1)
176*4882a593Smuzhiyun #define RX_CMP_AGG_BUFS_SHIFT 1
177*4882a593Smuzhiyun #define RX_CMP_RSS_HASH_TYPE (0x7f << 9)
178*4882a593Smuzhiyun #define RX_CMP_RSS_HASH_TYPE_SHIFT 9
179*4882a593Smuzhiyun #define RX_CMP_PAYLOAD_OFFSET (0xff << 16)
180*4882a593Smuzhiyun #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun __le32 rx_cmp_rss_hash;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define RX_CMP_HASH_VALID(rxcmp) \
186*4882a593Smuzhiyun ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define RSS_PROFILE_ID_MASK 0x1f
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define RX_CMP_HASH_TYPE(rxcmp) \
191*4882a593Smuzhiyun (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
192*4882a593Smuzhiyun RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct rx_cmp_ext {
195*4882a593Smuzhiyun __le32 rx_cmp_flags2;
196*4882a593Smuzhiyun #define RX_CMP_FLAGS2_IP_CS_CALC 0x1
197*4882a593Smuzhiyun #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
198*4882a593Smuzhiyun #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
199*4882a593Smuzhiyun #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
200*4882a593Smuzhiyun #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4)
201*4882a593Smuzhiyun __le32 rx_cmp_meta_data;
202*4882a593Smuzhiyun #define RX_CMP_FLAGS2_METADATA_TCI_MASK 0xffff
203*4882a593Smuzhiyun #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff
204*4882a593Smuzhiyun #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000
205*4882a593Smuzhiyun #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16
206*4882a593Smuzhiyun __le32 rx_cmp_cfa_code_errors_v2;
207*4882a593Smuzhiyun #define RX_CMP_V (1 << 0)
208*4882a593Smuzhiyun #define RX_CMPL_ERRORS_MASK (0x7fff << 1)
209*4882a593Smuzhiyun #define RX_CMPL_ERRORS_SFT 1
210*4882a593Smuzhiyun #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
211*4882a593Smuzhiyun #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
212*4882a593Smuzhiyun #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1)
213*4882a593Smuzhiyun #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
214*4882a593Smuzhiyun #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
215*4882a593Smuzhiyun #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4)
216*4882a593Smuzhiyun #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5)
217*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6)
218*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7)
219*4882a593Smuzhiyun #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8)
220*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9)
221*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9)
222*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9)
223*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9)
224*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9)
225*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9)
226*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9)
227*4882a593Smuzhiyun #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9)
228*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12)
229*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12)
230*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12)
231*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12)
232*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12)
233*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12)
234*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12)
235*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12)
236*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
237*4882a593Smuzhiyun #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define RX_CMPL_CFA_CODE_MASK (0xffff << 16)
240*4882a593Smuzhiyun #define RX_CMPL_CFA_CODE_SFT 16
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun __le32 rx_cmp_unused3;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define RX_CMP_L2_ERRORS \
246*4882a593Smuzhiyun cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define RX_CMP_L4_CS_BITS \
249*4882a593Smuzhiyun (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #define RX_CMP_L4_CS_ERR_BITS \
252*4882a593Smuzhiyun (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define RX_CMP_L4_CS_OK(rxcmp1) \
255*4882a593Smuzhiyun (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \
256*4882a593Smuzhiyun !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define RX_CMP_ENCAP(rxcmp1) \
259*4882a593Smuzhiyun ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \
260*4882a593Smuzhiyun RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define RX_CMP_CFA_CODE(rxcmpl1) \
263*4882a593Smuzhiyun ((le32_to_cpu((rxcmpl1)->rx_cmp_cfa_code_errors_v2) & \
264*4882a593Smuzhiyun RX_CMPL_CFA_CODE_MASK) >> RX_CMPL_CFA_CODE_SFT)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun struct rx_agg_cmp {
267*4882a593Smuzhiyun __le32 rx_agg_cmp_len_flags_type;
268*4882a593Smuzhiyun #define RX_AGG_CMP_TYPE (0x3f << 0)
269*4882a593Smuzhiyun #define RX_AGG_CMP_LEN (0xffff << 16)
270*4882a593Smuzhiyun #define RX_AGG_CMP_LEN_SHIFT 16
271*4882a593Smuzhiyun u32 rx_agg_cmp_opaque;
272*4882a593Smuzhiyun __le32 rx_agg_cmp_v;
273*4882a593Smuzhiyun #define RX_AGG_CMP_V (1 << 0)
274*4882a593Smuzhiyun #define RX_AGG_CMP_AGG_ID (0xffff << 16)
275*4882a593Smuzhiyun #define RX_AGG_CMP_AGG_ID_SHIFT 16
276*4882a593Smuzhiyun __le32 rx_agg_cmp_unused;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define TPA_AGG_AGG_ID(rx_agg) \
280*4882a593Smuzhiyun ((le32_to_cpu((rx_agg)->rx_agg_cmp_v) & \
281*4882a593Smuzhiyun RX_AGG_CMP_AGG_ID) >> RX_AGG_CMP_AGG_ID_SHIFT)
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun struct rx_tpa_start_cmp {
284*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_len_flags_type;
285*4882a593Smuzhiyun #define RX_TPA_START_CMP_TYPE (0x3f << 0)
286*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS (0x3ff << 6)
287*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_SHIFT 6
288*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_ERROR (0x1 << 6)
289*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7)
290*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7
291*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
292*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
293*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
294*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
295*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10)
296*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_TIMESTAMP (0x1 << 11)
297*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12)
298*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12
299*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
300*4882a593Smuzhiyun #define RX_TPA_START_CMP_LEN (0xffff << 16)
301*4882a593Smuzhiyun #define RX_TPA_START_CMP_LEN_SHIFT 16
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun u32 rx_tpa_start_cmp_opaque;
304*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_misc_v1;
305*4882a593Smuzhiyun #define RX_TPA_START_CMP_V1 (0x1 << 0)
306*4882a593Smuzhiyun #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9)
307*4882a593Smuzhiyun #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9
308*4882a593Smuzhiyun #define RX_TPA_START_CMP_AGG_ID (0x7f << 25)
309*4882a593Smuzhiyun #define RX_TPA_START_CMP_AGG_ID_SHIFT 25
310*4882a593Smuzhiyun #define RX_TPA_START_CMP_AGG_ID_P5 (0xffff << 16)
311*4882a593Smuzhiyun #define RX_TPA_START_CMP_AGG_ID_SHIFT_P5 16
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_rss_hash;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define TPA_START_HASH_VALID(rx_tpa_start) \
317*4882a593Smuzhiyun ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
318*4882a593Smuzhiyun cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define TPA_START_HASH_TYPE(rx_tpa_start) \
321*4882a593Smuzhiyun (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
322*4882a593Smuzhiyun RX_TPA_START_CMP_RSS_HASH_TYPE) >> \
323*4882a593Smuzhiyun RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define TPA_START_AGG_ID(rx_tpa_start) \
326*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
327*4882a593Smuzhiyun RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define TPA_START_AGG_ID_P5(rx_tpa_start) \
330*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
331*4882a593Smuzhiyun RX_TPA_START_CMP_AGG_ID_P5) >> RX_TPA_START_CMP_AGG_ID_SHIFT_P5)
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun #define TPA_START_ERROR(rx_tpa_start) \
334*4882a593Smuzhiyun ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
335*4882a593Smuzhiyun cpu_to_le32(RX_TPA_START_CMP_FLAGS_ERROR))
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun struct rx_tpa_start_cmp_ext {
338*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_flags2;
339*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0)
340*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
341*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
342*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
343*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8)
344*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL_VALID (0x1 << 9)
345*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_EXT_META_FORMAT (0x3 << 10)
346*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_EXT_META_FORMAT_SHIFT 10
347*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL (0xffff << 16)
348*4882a593Smuzhiyun #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL_SHIFT 16
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_metadata;
351*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_cfa_code_v2;
352*4882a593Smuzhiyun #define RX_TPA_START_CMP_V2 (0x1 << 0)
353*4882a593Smuzhiyun #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
354*4882a593Smuzhiyun #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_SHIFT 1
355*4882a593Smuzhiyun #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
356*4882a593Smuzhiyun #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
357*4882a593Smuzhiyun #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_FLUSH (0x5 << 1)
358*4882a593Smuzhiyun #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16)
359*4882a593Smuzhiyun #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16
360*4882a593Smuzhiyun __le32 rx_tpa_start_cmp_hdr_info;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #define TPA_START_CFA_CODE(rx_tpa_start) \
364*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) & \
365*4882a593Smuzhiyun RX_TPA_START_CMP_CFA_CODE) >> RX_TPA_START_CMPL_CFA_CODE_SHIFT)
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define TPA_START_IS_IPV6(rx_tpa_start) \
368*4882a593Smuzhiyun (!!((rx_tpa_start)->rx_tpa_start_cmp_flags2 & \
369*4882a593Smuzhiyun cpu_to_le32(RX_TPA_START_CMP_FLAGS2_IP_TYPE)))
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define TPA_START_ERROR_CODE(rx_tpa_start) \
372*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) & \
373*4882a593Smuzhiyun RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_MASK) >> \
374*4882a593Smuzhiyun RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_SHIFT)
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun struct rx_tpa_end_cmp {
377*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_len_flags_type;
378*4882a593Smuzhiyun #define RX_TPA_END_CMP_TYPE (0x3f << 0)
379*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS (0x3ff << 6)
380*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_SHIFT 6
381*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7)
382*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7
383*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
384*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
385*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
386*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
387*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10)
388*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12)
389*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12
390*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
391*4882a593Smuzhiyun #define RX_TPA_END_CMP_LEN (0xffff << 16)
392*4882a593Smuzhiyun #define RX_TPA_END_CMP_LEN_SHIFT 16
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun u32 rx_tpa_end_cmp_opaque;
395*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_misc_v1;
396*4882a593Smuzhiyun #define RX_TPA_END_CMP_V1 (0x1 << 0)
397*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1)
398*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1
399*4882a593Smuzhiyun #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8)
400*4882a593Smuzhiyun #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8
401*4882a593Smuzhiyun #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16)
402*4882a593Smuzhiyun #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16
403*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_ID (0x7f << 25)
404*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_ID_SHIFT 25
405*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_ID_P5 (0xffff << 16)
406*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_ID_SHIFT_P5 16
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_tsdelta;
409*4882a593Smuzhiyun #define RX_TPA_END_GRO_TS (0x1 << 31)
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #define TPA_END_AGG_ID(rx_tpa_end) \
413*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
414*4882a593Smuzhiyun RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #define TPA_END_AGG_ID_P5(rx_tpa_end) \
417*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
418*4882a593Smuzhiyun RX_TPA_END_CMP_AGG_ID_P5) >> RX_TPA_END_CMP_AGG_ID_SHIFT_P5)
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define TPA_END_PAYLOAD_OFF(rx_tpa_end) \
421*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
422*4882a593Smuzhiyun RX_TPA_END_CMP_PAYLOAD_OFFSET) >> RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun #define TPA_END_AGG_BUFS(rx_tpa_end) \
425*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
426*4882a593Smuzhiyun RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT)
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #define TPA_END_TPA_SEGS(rx_tpa_end) \
429*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
430*4882a593Smuzhiyun RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun #define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \
433*4882a593Smuzhiyun cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \
434*4882a593Smuzhiyun RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define TPA_END_GRO(rx_tpa_end) \
437*4882a593Smuzhiyun ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \
438*4882a593Smuzhiyun RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define TPA_END_GRO_TS(rx_tpa_end) \
441*4882a593Smuzhiyun (!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & \
442*4882a593Smuzhiyun cpu_to_le32(RX_TPA_END_GRO_TS)))
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun struct rx_tpa_end_cmp_ext {
445*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_dup_acks;
446*4882a593Smuzhiyun #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0)
447*4882a593Smuzhiyun #define RX_TPA_END_CMP_PAYLOAD_OFFSET_P5 (0xff << 16)
448*4882a593Smuzhiyun #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT_P5 16
449*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_BUFS_P5 (0xff << 24)
450*4882a593Smuzhiyun #define RX_TPA_END_CMP_AGG_BUFS_SHIFT_P5 24
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_seg_len;
453*4882a593Smuzhiyun #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0)
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun __le32 rx_tpa_end_cmp_errors_v2;
456*4882a593Smuzhiyun #define RX_TPA_END_CMP_V2 (0x1 << 0)
457*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS (0x3 << 1)
458*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_P5 (0x7 << 1)
459*4882a593Smuzhiyun #define RX_TPA_END_CMPL_ERRORS_SHIFT 1
460*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
461*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
462*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
463*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_RSV_ERROR (0x4 << 1)
464*4882a593Smuzhiyun #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_FLUSH (0x5 << 1)
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun u32 rx_tpa_end_cmp_start_opaque;
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun #define TPA_END_ERRORS(rx_tpa_end_ext) \
470*4882a593Smuzhiyun ((rx_tpa_end_ext)->rx_tpa_end_cmp_errors_v2 & \
471*4882a593Smuzhiyun cpu_to_le32(RX_TPA_END_CMP_ERRORS))
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun #define TPA_END_PAYLOAD_OFF_P5(rx_tpa_end_ext) \
474*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end_ext)->rx_tpa_end_cmp_dup_acks) & \
475*4882a593Smuzhiyun RX_TPA_END_CMP_PAYLOAD_OFFSET_P5) >> \
476*4882a593Smuzhiyun RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT_P5)
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun #define TPA_END_AGG_BUFS_P5(rx_tpa_end_ext) \
479*4882a593Smuzhiyun ((le32_to_cpu((rx_tpa_end_ext)->rx_tpa_end_cmp_dup_acks) & \
480*4882a593Smuzhiyun RX_TPA_END_CMP_AGG_BUFS_P5) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT_P5)
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #define EVENT_DATA1_RESET_NOTIFY_FATAL(data1) \
483*4882a593Smuzhiyun (((data1) & \
484*4882a593Smuzhiyun ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_MASK) ==\
485*4882a593Smuzhiyun ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_EXCEPTION_FATAL)
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #define EVENT_DATA1_RECOVERY_MASTER_FUNC(data1) \
488*4882a593Smuzhiyun !!((data1) & \
489*4882a593Smuzhiyun ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_MASTER_FUNC)
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun #define EVENT_DATA1_RECOVERY_ENABLED(data1) \
492*4882a593Smuzhiyun !!((data1) & \
493*4882a593Smuzhiyun ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_RECOVERY_ENABLED)
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun struct nqe_cn {
496*4882a593Smuzhiyun __le16 type;
497*4882a593Smuzhiyun #define NQ_CN_TYPE_MASK 0x3fUL
498*4882a593Smuzhiyun #define NQ_CN_TYPE_SFT 0
499*4882a593Smuzhiyun #define NQ_CN_TYPE_CQ_NOTIFICATION 0x30UL
500*4882a593Smuzhiyun #define NQ_CN_TYPE_LAST NQ_CN_TYPE_CQ_NOTIFICATION
501*4882a593Smuzhiyun __le16 reserved16;
502*4882a593Smuzhiyun __le32 cq_handle_low;
503*4882a593Smuzhiyun __le32 v;
504*4882a593Smuzhiyun #define NQ_CN_V 0x1UL
505*4882a593Smuzhiyun __le32 cq_handle_high;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define DB_IDX_MASK 0xffffff
509*4882a593Smuzhiyun #define DB_IDX_VALID (0x1 << 26)
510*4882a593Smuzhiyun #define DB_IRQ_DIS (0x1 << 27)
511*4882a593Smuzhiyun #define DB_KEY_TX (0x0 << 28)
512*4882a593Smuzhiyun #define DB_KEY_RX (0x1 << 28)
513*4882a593Smuzhiyun #define DB_KEY_CP (0x2 << 28)
514*4882a593Smuzhiyun #define DB_KEY_ST (0x3 << 28)
515*4882a593Smuzhiyun #define DB_KEY_TX_PUSH (0x4 << 28)
516*4882a593Smuzhiyun #define DB_LONG_TX_PUSH (0x2 << 24)
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun #define BNXT_MIN_ROCE_CP_RINGS 2
519*4882a593Smuzhiyun #define BNXT_MIN_ROCE_STAT_CTXS 1
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* 64-bit doorbell */
522*4882a593Smuzhiyun #define DBR_INDEX_MASK 0x0000000000ffffffULL
523*4882a593Smuzhiyun #define DBR_XID_MASK 0x000fffff00000000ULL
524*4882a593Smuzhiyun #define DBR_XID_SFT 32
525*4882a593Smuzhiyun #define DBR_PATH_L2 (0x1ULL << 56)
526*4882a593Smuzhiyun #define DBR_TYPE_SQ (0x0ULL << 60)
527*4882a593Smuzhiyun #define DBR_TYPE_RQ (0x1ULL << 60)
528*4882a593Smuzhiyun #define DBR_TYPE_SRQ (0x2ULL << 60)
529*4882a593Smuzhiyun #define DBR_TYPE_SRQ_ARM (0x3ULL << 60)
530*4882a593Smuzhiyun #define DBR_TYPE_CQ (0x4ULL << 60)
531*4882a593Smuzhiyun #define DBR_TYPE_CQ_ARMSE (0x5ULL << 60)
532*4882a593Smuzhiyun #define DBR_TYPE_CQ_ARMALL (0x6ULL << 60)
533*4882a593Smuzhiyun #define DBR_TYPE_CQ_ARMENA (0x7ULL << 60)
534*4882a593Smuzhiyun #define DBR_TYPE_SRQ_ARMENA (0x8ULL << 60)
535*4882a593Smuzhiyun #define DBR_TYPE_CQ_CUTOFF_ACK (0x9ULL << 60)
536*4882a593Smuzhiyun #define DBR_TYPE_NQ (0xaULL << 60)
537*4882a593Smuzhiyun #define DBR_TYPE_NQ_ARM (0xbULL << 60)
538*4882a593Smuzhiyun #define DBR_TYPE_NULL (0xfULL << 60)
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #define DB_PF_OFFSET_P5 0x10000
541*4882a593Smuzhiyun #define DB_VF_OFFSET_P5 0x4000
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun #define INVALID_HW_RING_ID ((u16)-1)
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* The hardware supports certain page sizes. Use the supported page sizes
546*4882a593Smuzhiyun * to allocate the rings.
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun #if (PAGE_SHIFT < 12)
549*4882a593Smuzhiyun #define BNXT_PAGE_SHIFT 12
550*4882a593Smuzhiyun #elif (PAGE_SHIFT <= 13)
551*4882a593Smuzhiyun #define BNXT_PAGE_SHIFT PAGE_SHIFT
552*4882a593Smuzhiyun #elif (PAGE_SHIFT < 16)
553*4882a593Smuzhiyun #define BNXT_PAGE_SHIFT 13
554*4882a593Smuzhiyun #else
555*4882a593Smuzhiyun #define BNXT_PAGE_SHIFT 16
556*4882a593Smuzhiyun #endif
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT)
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* The RXBD length is 16-bit so we can only support page sizes < 64K */
561*4882a593Smuzhiyun #if (PAGE_SHIFT > 15)
562*4882a593Smuzhiyun #define BNXT_RX_PAGE_SHIFT 15
563*4882a593Smuzhiyun #else
564*4882a593Smuzhiyun #define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
565*4882a593Smuzhiyun #endif
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun #define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #define BNXT_MAX_MTU 9500
570*4882a593Smuzhiyun #define BNXT_MAX_PAGE_MODE_MTU \
571*4882a593Smuzhiyun ((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN - \
572*4882a593Smuzhiyun XDP_PACKET_HEADROOM - \
573*4882a593Smuzhiyun SKB_DATA_ALIGN((unsigned int)sizeof(struct skb_shared_info)))
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define BNXT_MIN_PKT_SIZE 52
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define BNXT_DEFAULT_RX_RING_SIZE 511
578*4882a593Smuzhiyun #define BNXT_DEFAULT_TX_RING_SIZE 511
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun #define MAX_TPA 64
581*4882a593Smuzhiyun #define MAX_TPA_P5 256
582*4882a593Smuzhiyun #define MAX_TPA_P5_MASK (MAX_TPA_P5 - 1)
583*4882a593Smuzhiyun #define MAX_TPA_SEGS_P5 0x3f
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun #if (BNXT_PAGE_SHIFT == 16)
586*4882a593Smuzhiyun #define MAX_RX_PAGES 1
587*4882a593Smuzhiyun #define MAX_RX_AGG_PAGES 4
588*4882a593Smuzhiyun #define MAX_TX_PAGES 1
589*4882a593Smuzhiyun #define MAX_CP_PAGES 8
590*4882a593Smuzhiyun #else
591*4882a593Smuzhiyun #define MAX_RX_PAGES 8
592*4882a593Smuzhiyun #define MAX_RX_AGG_PAGES 32
593*4882a593Smuzhiyun #define MAX_TX_PAGES 8
594*4882a593Smuzhiyun #define MAX_CP_PAGES 64
595*4882a593Smuzhiyun #endif
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun #define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
598*4882a593Smuzhiyun #define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
599*4882a593Smuzhiyun #define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
602*4882a593Smuzhiyun #define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
607*4882a593Smuzhiyun #define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1)
612*4882a593Smuzhiyun #define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
613*4882a593Smuzhiyun #define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1)
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Minimum TX BDs for a TX packet with MAX_SKB_FRAGS + 1. We need one extra
616*4882a593Smuzhiyun * BD because the first TX BD is always a long BD.
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun #define BNXT_MIN_TX_DESC_CNT (MAX_SKB_FRAGS + 2)
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun #define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
621*4882a593Smuzhiyun #define RX_IDX(x) ((x) & (RX_DESC_CNT - 1))
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun #define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
624*4882a593Smuzhiyun #define TX_IDX(x) ((x) & (TX_DESC_CNT - 1))
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun #define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
627*4882a593Smuzhiyun #define CP_IDX(x) ((x) & (CP_DESC_CNT - 1))
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun #define TX_CMP_VALID(txcmp, raw_cons) \
630*4882a593Smuzhiyun (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \
631*4882a593Smuzhiyun !((raw_cons) & bp->cp_bit))
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #define RX_CMP_VALID(rxcmp1, raw_cons) \
634*4882a593Smuzhiyun (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
635*4882a593Smuzhiyun !((raw_cons) & bp->cp_bit))
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #define RX_AGG_CMP_VALID(agg, raw_cons) \
638*4882a593Smuzhiyun (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \
639*4882a593Smuzhiyun !((raw_cons) & bp->cp_bit))
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #define NQ_CMP_VALID(nqcmp, raw_cons) \
642*4882a593Smuzhiyun (!!((nqcmp)->v & cpu_to_le32(NQ_CN_V)) == !((raw_cons) & bp->cp_bit))
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #define TX_CMP_TYPE(txcmp) \
645*4882a593Smuzhiyun (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun #define RX_CMP_TYPE(rxcmp) \
648*4882a593Smuzhiyun (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun #define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask)
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun #define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask)
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun #define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask)
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #define ADV_RAW_CMP(idx, n) ((idx) + (n))
657*4882a593Smuzhiyun #define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1)
658*4882a593Smuzhiyun #define RING_CMP(idx) ((idx) & bp->cp_ring_mask)
659*4882a593Smuzhiyun #define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1))
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun #define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len)
662*4882a593Smuzhiyun #define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input)
663*4882a593Smuzhiyun #define DFLT_HWRM_CMD_TIMEOUT 500
664*4882a593Smuzhiyun #define SHORT_HWRM_CMD_TIMEOUT 20
665*4882a593Smuzhiyun #define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout)
666*4882a593Smuzhiyun #define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4)
667*4882a593Smuzhiyun #define HWRM_COREDUMP_TIMEOUT ((HWRM_CMD_TIMEOUT) * 12)
668*4882a593Smuzhiyun #define BNXT_HWRM_REQ_MAX_SIZE 128
669*4882a593Smuzhiyun #define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \
670*4882a593Smuzhiyun BNXT_HWRM_REQ_MAX_SIZE)
671*4882a593Smuzhiyun #define HWRM_SHORT_MIN_TIMEOUT 3
672*4882a593Smuzhiyun #define HWRM_SHORT_MAX_TIMEOUT 10
673*4882a593Smuzhiyun #define HWRM_SHORT_TIMEOUT_COUNTER 5
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun #define HWRM_MIN_TIMEOUT 25
676*4882a593Smuzhiyun #define HWRM_MAX_TIMEOUT 40
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun #define HWRM_TOTAL_TIMEOUT(n) (((n) <= HWRM_SHORT_TIMEOUT_COUNTER) ? \
679*4882a593Smuzhiyun ((n) * HWRM_SHORT_MIN_TIMEOUT) : \
680*4882a593Smuzhiyun (HWRM_SHORT_TIMEOUT_COUNTER * HWRM_SHORT_MIN_TIMEOUT + \
681*4882a593Smuzhiyun ((n) - HWRM_SHORT_TIMEOUT_COUNTER) * HWRM_MIN_TIMEOUT))
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun #define HWRM_VALID_BIT_DELAY_USEC 150
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define BNXT_HWRM_CHNL_CHIMP 0
686*4882a593Smuzhiyun #define BNXT_HWRM_CHNL_KONG 1
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun #define BNXT_RX_EVENT 1
689*4882a593Smuzhiyun #define BNXT_AGG_EVENT 2
690*4882a593Smuzhiyun #define BNXT_TX_EVENT 4
691*4882a593Smuzhiyun #define BNXT_REDIRECT_EVENT 8
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun struct bnxt_sw_tx_bd {
694*4882a593Smuzhiyun union {
695*4882a593Smuzhiyun struct sk_buff *skb;
696*4882a593Smuzhiyun struct xdp_frame *xdpf;
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
699*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
700*4882a593Smuzhiyun u8 is_gso;
701*4882a593Smuzhiyun u8 is_push;
702*4882a593Smuzhiyun u8 action;
703*4882a593Smuzhiyun union {
704*4882a593Smuzhiyun unsigned short nr_frags;
705*4882a593Smuzhiyun u16 rx_prod;
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun struct bnxt_sw_rx_bd {
710*4882a593Smuzhiyun void *data;
711*4882a593Smuzhiyun u8 *data_ptr;
712*4882a593Smuzhiyun dma_addr_t mapping;
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct bnxt_sw_rx_agg_bd {
716*4882a593Smuzhiyun struct page *page;
717*4882a593Smuzhiyun unsigned int offset;
718*4882a593Smuzhiyun dma_addr_t mapping;
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun struct bnxt_ring_mem_info {
722*4882a593Smuzhiyun int nr_pages;
723*4882a593Smuzhiyun int page_size;
724*4882a593Smuzhiyun u16 flags;
725*4882a593Smuzhiyun #define BNXT_RMEM_VALID_PTE_FLAG 1
726*4882a593Smuzhiyun #define BNXT_RMEM_RING_PTE_FLAG 2
727*4882a593Smuzhiyun #define BNXT_RMEM_USE_FULL_PAGE_FLAG 4
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun u16 depth;
730*4882a593Smuzhiyun u8 init_val;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun void **pg_arr;
733*4882a593Smuzhiyun dma_addr_t *dma_arr;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun __le64 *pg_tbl;
736*4882a593Smuzhiyun dma_addr_t pg_tbl_map;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun int vmem_size;
739*4882a593Smuzhiyun void **vmem;
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun struct bnxt_ring_struct {
743*4882a593Smuzhiyun struct bnxt_ring_mem_info ring_mem;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun u16 fw_ring_id; /* Ring id filled by Chimp FW */
746*4882a593Smuzhiyun union {
747*4882a593Smuzhiyun u16 grp_idx;
748*4882a593Smuzhiyun u16 map_idx; /* Used by cmpl rings */
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun u32 handle;
751*4882a593Smuzhiyun u8 queue_id;
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun struct tx_push_bd {
755*4882a593Smuzhiyun __le32 doorbell;
756*4882a593Smuzhiyun __le32 tx_bd_len_flags_type;
757*4882a593Smuzhiyun u32 tx_bd_opaque;
758*4882a593Smuzhiyun struct tx_bd_ext txbd2;
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun struct tx_push_buffer {
762*4882a593Smuzhiyun struct tx_push_bd push_bd;
763*4882a593Smuzhiyun u32 data[25];
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun struct bnxt_db_info {
767*4882a593Smuzhiyun void __iomem *doorbell;
768*4882a593Smuzhiyun union {
769*4882a593Smuzhiyun u64 db_key64;
770*4882a593Smuzhiyun u32 db_key32;
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun struct bnxt_tx_ring_info {
775*4882a593Smuzhiyun struct bnxt_napi *bnapi;
776*4882a593Smuzhiyun u16 tx_prod;
777*4882a593Smuzhiyun u16 tx_cons;
778*4882a593Smuzhiyun u16 txq_index;
779*4882a593Smuzhiyun u8 kick_pending;
780*4882a593Smuzhiyun struct bnxt_db_info tx_db;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun struct tx_bd *tx_desc_ring[MAX_TX_PAGES];
783*4882a593Smuzhiyun struct bnxt_sw_tx_bd *tx_buf_ring;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun dma_addr_t tx_desc_mapping[MAX_TX_PAGES];
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun struct tx_push_buffer *tx_push;
788*4882a593Smuzhiyun dma_addr_t tx_push_mapping;
789*4882a593Smuzhiyun __le64 data_mapping;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun #define BNXT_DEV_STATE_CLOSING 0x1
792*4882a593Smuzhiyun u32 dev_state;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun struct bnxt_ring_struct tx_ring_struct;
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun #define BNXT_LEGACY_COAL_CMPL_PARAMS \
798*4882a593Smuzhiyun (RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN | \
799*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MAX | \
800*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET | \
801*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE | \
802*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR | \
803*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT | \
804*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR | \
805*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR_DURING_INT | \
806*4882a593Smuzhiyun RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_AGGR_INT)
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun #define BNXT_COAL_CMPL_ENABLES \
809*4882a593Smuzhiyun (RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR | \
810*4882a593Smuzhiyun RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_CMPL_AGGR_DMA_TMR | \
811*4882a593Smuzhiyun RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MAX | \
812*4882a593Smuzhiyun RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_AGGR_INT)
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun #define BNXT_COAL_CMPL_MIN_TMR_ENABLE \
815*4882a593Smuzhiyun RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MIN
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun #define BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE \
818*4882a593Smuzhiyun RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR_DURING_INT
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun struct bnxt_coal_cap {
821*4882a593Smuzhiyun u32 cmpl_params;
822*4882a593Smuzhiyun u32 nq_params;
823*4882a593Smuzhiyun u16 num_cmpl_dma_aggr_max;
824*4882a593Smuzhiyun u16 num_cmpl_dma_aggr_during_int_max;
825*4882a593Smuzhiyun u16 cmpl_aggr_dma_tmr_max;
826*4882a593Smuzhiyun u16 cmpl_aggr_dma_tmr_during_int_max;
827*4882a593Smuzhiyun u16 int_lat_tmr_min_max;
828*4882a593Smuzhiyun u16 int_lat_tmr_max_max;
829*4882a593Smuzhiyun u16 num_cmpl_aggr_int_max;
830*4882a593Smuzhiyun u16 timer_units;
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun struct bnxt_coal {
834*4882a593Smuzhiyun u16 coal_ticks;
835*4882a593Smuzhiyun u16 coal_ticks_irq;
836*4882a593Smuzhiyun u16 coal_bufs;
837*4882a593Smuzhiyun u16 coal_bufs_irq;
838*4882a593Smuzhiyun /* RING_IDLE enabled when coal ticks < idle_thresh */
839*4882a593Smuzhiyun u16 idle_thresh;
840*4882a593Smuzhiyun u8 bufs_per_record;
841*4882a593Smuzhiyun u8 budget;
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun struct bnxt_tpa_info {
845*4882a593Smuzhiyun void *data;
846*4882a593Smuzhiyun u8 *data_ptr;
847*4882a593Smuzhiyun dma_addr_t mapping;
848*4882a593Smuzhiyun u16 len;
849*4882a593Smuzhiyun unsigned short gso_type;
850*4882a593Smuzhiyun u32 flags2;
851*4882a593Smuzhiyun u32 metadata;
852*4882a593Smuzhiyun enum pkt_hash_types hash_type;
853*4882a593Smuzhiyun u32 rss_hash;
854*4882a593Smuzhiyun u32 hdr_info;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun #define BNXT_TPA_L4_SIZE(hdr_info) \
857*4882a593Smuzhiyun (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun #define BNXT_TPA_INNER_L3_OFF(hdr_info) \
860*4882a593Smuzhiyun (((hdr_info) >> 18) & 0x1ff)
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun #define BNXT_TPA_INNER_L2_OFF(hdr_info) \
863*4882a593Smuzhiyun (((hdr_info) >> 9) & 0x1ff)
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun #define BNXT_TPA_OUTER_L3_OFF(hdr_info) \
866*4882a593Smuzhiyun ((hdr_info) & 0x1ff)
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun u16 cfa_code; /* cfa_code in TPA start compl */
869*4882a593Smuzhiyun u8 agg_count;
870*4882a593Smuzhiyun struct rx_agg_cmp *agg_arr;
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun #define BNXT_AGG_IDX_BMAP_SIZE (MAX_TPA_P5 / BITS_PER_LONG)
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun struct bnxt_tpa_idx_map {
876*4882a593Smuzhiyun u16 agg_id_tbl[1024];
877*4882a593Smuzhiyun unsigned long agg_idx_bmap[BNXT_AGG_IDX_BMAP_SIZE];
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun struct bnxt_rx_ring_info {
881*4882a593Smuzhiyun struct bnxt_napi *bnapi;
882*4882a593Smuzhiyun u16 rx_prod;
883*4882a593Smuzhiyun u16 rx_agg_prod;
884*4882a593Smuzhiyun u16 rx_sw_agg_prod;
885*4882a593Smuzhiyun u16 rx_next_cons;
886*4882a593Smuzhiyun struct bnxt_db_info rx_db;
887*4882a593Smuzhiyun struct bnxt_db_info rx_agg_db;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun struct bpf_prog *xdp_prog;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun struct rx_bd *rx_desc_ring[MAX_RX_PAGES];
892*4882a593Smuzhiyun struct bnxt_sw_rx_bd *rx_buf_ring;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES];
895*4882a593Smuzhiyun struct bnxt_sw_rx_agg_bd *rx_agg_ring;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun unsigned long *rx_agg_bmap;
898*4882a593Smuzhiyun u16 rx_agg_bmap_size;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun struct page *rx_page;
901*4882a593Smuzhiyun unsigned int rx_page_offset;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun dma_addr_t rx_desc_mapping[MAX_RX_PAGES];
904*4882a593Smuzhiyun dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun struct bnxt_tpa_info *rx_tpa;
907*4882a593Smuzhiyun struct bnxt_tpa_idx_map *rx_tpa_idx_map;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun struct bnxt_ring_struct rx_ring_struct;
910*4882a593Smuzhiyun struct bnxt_ring_struct rx_agg_ring_struct;
911*4882a593Smuzhiyun struct xdp_rxq_info xdp_rxq;
912*4882a593Smuzhiyun struct page_pool *page_pool;
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun struct bnxt_rx_sw_stats {
916*4882a593Smuzhiyun u64 rx_l4_csum_errors;
917*4882a593Smuzhiyun u64 rx_resets;
918*4882a593Smuzhiyun u64 rx_buf_errors;
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun struct bnxt_cmn_sw_stats {
922*4882a593Smuzhiyun u64 missed_irqs;
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun struct bnxt_sw_stats {
926*4882a593Smuzhiyun struct bnxt_rx_sw_stats rx;
927*4882a593Smuzhiyun struct bnxt_cmn_sw_stats cmn;
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun struct bnxt_stats_mem {
931*4882a593Smuzhiyun u64 *sw_stats;
932*4882a593Smuzhiyun u64 *hw_masks;
933*4882a593Smuzhiyun void *hw_stats;
934*4882a593Smuzhiyun dma_addr_t hw_stats_map;
935*4882a593Smuzhiyun int len;
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun struct bnxt_cp_ring_info {
939*4882a593Smuzhiyun struct bnxt_napi *bnapi;
940*4882a593Smuzhiyun u32 cp_raw_cons;
941*4882a593Smuzhiyun struct bnxt_db_info cp_db;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun u8 had_work_done:1;
944*4882a593Smuzhiyun u8 has_more_work:1;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun u32 last_cp_raw_cons;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun struct bnxt_coal rx_ring_coal;
949*4882a593Smuzhiyun u64 rx_packets;
950*4882a593Smuzhiyun u64 rx_bytes;
951*4882a593Smuzhiyun u64 event_ctr;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun struct dim dim;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun union {
956*4882a593Smuzhiyun struct tx_cmp *cp_desc_ring[MAX_CP_PAGES];
957*4882a593Smuzhiyun struct nqe_cn *nq_desc_ring[MAX_CP_PAGES];
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun dma_addr_t cp_desc_mapping[MAX_CP_PAGES];
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun struct bnxt_stats_mem stats;
963*4882a593Smuzhiyun u32 hw_stats_ctx_id;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun struct bnxt_sw_stats sw_stats;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun struct bnxt_ring_struct cp_ring_struct;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun struct bnxt_cp_ring_info *cp_ring_arr[2];
970*4882a593Smuzhiyun #define BNXT_RX_HDL 0
971*4882a593Smuzhiyun #define BNXT_TX_HDL 1
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun struct bnxt_napi {
975*4882a593Smuzhiyun struct napi_struct napi;
976*4882a593Smuzhiyun struct bnxt *bp;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun int index;
979*4882a593Smuzhiyun struct bnxt_cp_ring_info cp_ring;
980*4882a593Smuzhiyun struct bnxt_rx_ring_info *rx_ring;
981*4882a593Smuzhiyun struct bnxt_tx_ring_info *tx_ring;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun void (*tx_int)(struct bnxt *, struct bnxt_napi *,
984*4882a593Smuzhiyun int);
985*4882a593Smuzhiyun int tx_pkts;
986*4882a593Smuzhiyun u8 events;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun u32 flags;
989*4882a593Smuzhiyun #define BNXT_NAPI_FLAG_XDP 0x1
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun bool in_reset;
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun struct bnxt_irq {
995*4882a593Smuzhiyun irq_handler_t handler;
996*4882a593Smuzhiyun unsigned int vector;
997*4882a593Smuzhiyun u8 requested:1;
998*4882a593Smuzhiyun u8 have_cpumask:1;
999*4882a593Smuzhiyun char name[IFNAMSIZ + 2];
1000*4882a593Smuzhiyun cpumask_var_t cpu_mask;
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun #define HWRM_RING_ALLOC_TX 0x1
1004*4882a593Smuzhiyun #define HWRM_RING_ALLOC_RX 0x2
1005*4882a593Smuzhiyun #define HWRM_RING_ALLOC_AGG 0x4
1006*4882a593Smuzhiyun #define HWRM_RING_ALLOC_CMPL 0x8
1007*4882a593Smuzhiyun #define HWRM_RING_ALLOC_NQ 0x10
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun #define INVALID_STATS_CTX_ID -1
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun struct bnxt_ring_grp_info {
1012*4882a593Smuzhiyun u16 fw_stats_ctx;
1013*4882a593Smuzhiyun u16 fw_grp_id;
1014*4882a593Smuzhiyun u16 rx_fw_ring_id;
1015*4882a593Smuzhiyun u16 agg_fw_ring_id;
1016*4882a593Smuzhiyun u16 cp_fw_ring_id;
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun struct bnxt_vnic_info {
1020*4882a593Smuzhiyun u16 fw_vnic_id; /* returned by Chimp during alloc */
1021*4882a593Smuzhiyun #define BNXT_MAX_CTX_PER_VNIC 8
1022*4882a593Smuzhiyun u16 fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
1023*4882a593Smuzhiyun u16 fw_l2_ctx_id;
1024*4882a593Smuzhiyun #define BNXT_MAX_UC_ADDRS 4
1025*4882a593Smuzhiyun __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
1026*4882a593Smuzhiyun /* index 0 always dev_addr */
1027*4882a593Smuzhiyun u16 uc_filter_count;
1028*4882a593Smuzhiyun u8 *uc_list;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun u16 *fw_grp_ids;
1031*4882a593Smuzhiyun dma_addr_t rss_table_dma_addr;
1032*4882a593Smuzhiyun __le16 *rss_table;
1033*4882a593Smuzhiyun dma_addr_t rss_hash_key_dma_addr;
1034*4882a593Smuzhiyun u64 *rss_hash_key;
1035*4882a593Smuzhiyun int rss_table_size;
1036*4882a593Smuzhiyun #define BNXT_RSS_TABLE_ENTRIES_P5 64
1037*4882a593Smuzhiyun #define BNXT_RSS_TABLE_SIZE_P5 (BNXT_RSS_TABLE_ENTRIES_P5 * 4)
1038*4882a593Smuzhiyun #define BNXT_RSS_TABLE_MAX_TBL_P5 8
1039*4882a593Smuzhiyun #define BNXT_MAX_RSS_TABLE_SIZE_P5 \
1040*4882a593Smuzhiyun (BNXT_RSS_TABLE_SIZE_P5 * BNXT_RSS_TABLE_MAX_TBL_P5)
1041*4882a593Smuzhiyun #define BNXT_MAX_RSS_TABLE_ENTRIES_P5 \
1042*4882a593Smuzhiyun (BNXT_RSS_TABLE_ENTRIES_P5 * BNXT_RSS_TABLE_MAX_TBL_P5)
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun u32 rx_mask;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun u8 *mc_list;
1047*4882a593Smuzhiyun int mc_list_size;
1048*4882a593Smuzhiyun int mc_list_count;
1049*4882a593Smuzhiyun dma_addr_t mc_list_mapping;
1050*4882a593Smuzhiyun #define BNXT_MAX_MC_ADDRS 16
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun u32 flags;
1053*4882a593Smuzhiyun #define BNXT_VNIC_RSS_FLAG 1
1054*4882a593Smuzhiyun #define BNXT_VNIC_RFS_FLAG 2
1055*4882a593Smuzhiyun #define BNXT_VNIC_MCAST_FLAG 4
1056*4882a593Smuzhiyun #define BNXT_VNIC_UCAST_FLAG 8
1057*4882a593Smuzhiyun #define BNXT_VNIC_RFS_NEW_RSS_FLAG 0x10
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun struct bnxt_hw_resc {
1061*4882a593Smuzhiyun u16 min_rsscos_ctxs;
1062*4882a593Smuzhiyun u16 max_rsscos_ctxs;
1063*4882a593Smuzhiyun u16 min_cp_rings;
1064*4882a593Smuzhiyun u16 max_cp_rings;
1065*4882a593Smuzhiyun u16 resv_cp_rings;
1066*4882a593Smuzhiyun u16 min_tx_rings;
1067*4882a593Smuzhiyun u16 max_tx_rings;
1068*4882a593Smuzhiyun u16 resv_tx_rings;
1069*4882a593Smuzhiyun u16 max_tx_sch_inputs;
1070*4882a593Smuzhiyun u16 min_rx_rings;
1071*4882a593Smuzhiyun u16 max_rx_rings;
1072*4882a593Smuzhiyun u16 resv_rx_rings;
1073*4882a593Smuzhiyun u16 min_hw_ring_grps;
1074*4882a593Smuzhiyun u16 max_hw_ring_grps;
1075*4882a593Smuzhiyun u16 resv_hw_ring_grps;
1076*4882a593Smuzhiyun u16 min_l2_ctxs;
1077*4882a593Smuzhiyun u16 max_l2_ctxs;
1078*4882a593Smuzhiyun u16 min_vnics;
1079*4882a593Smuzhiyun u16 max_vnics;
1080*4882a593Smuzhiyun u16 resv_vnics;
1081*4882a593Smuzhiyun u16 min_stat_ctxs;
1082*4882a593Smuzhiyun u16 max_stat_ctxs;
1083*4882a593Smuzhiyun u16 resv_stat_ctxs;
1084*4882a593Smuzhiyun u16 max_nqs;
1085*4882a593Smuzhiyun u16 max_irqs;
1086*4882a593Smuzhiyun u16 resv_irqs;
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun #if defined(CONFIG_BNXT_SRIOV)
1090*4882a593Smuzhiyun struct bnxt_vf_info {
1091*4882a593Smuzhiyun u16 fw_fid;
1092*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; /* PF assigned MAC Address */
1093*4882a593Smuzhiyun u8 vf_mac_addr[ETH_ALEN]; /* VF assigned MAC address, only
1094*4882a593Smuzhiyun * stored by PF.
1095*4882a593Smuzhiyun */
1096*4882a593Smuzhiyun u16 vlan;
1097*4882a593Smuzhiyun u16 func_qcfg_flags;
1098*4882a593Smuzhiyun u32 flags;
1099*4882a593Smuzhiyun #define BNXT_VF_QOS 0x1
1100*4882a593Smuzhiyun #define BNXT_VF_SPOOFCHK 0x2
1101*4882a593Smuzhiyun #define BNXT_VF_LINK_FORCED 0x4
1102*4882a593Smuzhiyun #define BNXT_VF_LINK_UP 0x8
1103*4882a593Smuzhiyun #define BNXT_VF_TRUST 0x10
1104*4882a593Smuzhiyun u32 min_tx_rate;
1105*4882a593Smuzhiyun u32 max_tx_rate;
1106*4882a593Smuzhiyun void *hwrm_cmd_req_addr;
1107*4882a593Smuzhiyun dma_addr_t hwrm_cmd_req_dma_addr;
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun #endif
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun struct bnxt_pf_info {
1112*4882a593Smuzhiyun #define BNXT_FIRST_PF_FID 1
1113*4882a593Smuzhiyun #define BNXT_FIRST_VF_FID 128
1114*4882a593Smuzhiyun u16 fw_fid;
1115*4882a593Smuzhiyun u16 port_id;
1116*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN];
1117*4882a593Smuzhiyun u32 first_vf_id;
1118*4882a593Smuzhiyun u16 active_vfs;
1119*4882a593Smuzhiyun u16 registered_vfs;
1120*4882a593Smuzhiyun u16 max_vfs;
1121*4882a593Smuzhiyun u32 max_encap_records;
1122*4882a593Smuzhiyun u32 max_decap_records;
1123*4882a593Smuzhiyun u32 max_tx_em_flows;
1124*4882a593Smuzhiyun u32 max_tx_wm_flows;
1125*4882a593Smuzhiyun u32 max_rx_em_flows;
1126*4882a593Smuzhiyun u32 max_rx_wm_flows;
1127*4882a593Smuzhiyun unsigned long *vf_event_bmap;
1128*4882a593Smuzhiyun u16 hwrm_cmd_req_pages;
1129*4882a593Smuzhiyun u8 vf_resv_strategy;
1130*4882a593Smuzhiyun #define BNXT_VF_RESV_STRATEGY_MAXIMAL 0
1131*4882a593Smuzhiyun #define BNXT_VF_RESV_STRATEGY_MINIMAL 1
1132*4882a593Smuzhiyun #define BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC 2
1133*4882a593Smuzhiyun void *hwrm_cmd_req_addr[4];
1134*4882a593Smuzhiyun dma_addr_t hwrm_cmd_req_dma_addr[4];
1135*4882a593Smuzhiyun struct bnxt_vf_info *vf;
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun struct bnxt_ntuple_filter {
1139*4882a593Smuzhiyun struct hlist_node hash;
1140*4882a593Smuzhiyun u8 dst_mac_addr[ETH_ALEN];
1141*4882a593Smuzhiyun u8 src_mac_addr[ETH_ALEN];
1142*4882a593Smuzhiyun struct flow_keys fkeys;
1143*4882a593Smuzhiyun __le64 filter_id;
1144*4882a593Smuzhiyun u16 sw_id;
1145*4882a593Smuzhiyun u8 l2_fltr_idx;
1146*4882a593Smuzhiyun u16 rxq;
1147*4882a593Smuzhiyun u32 flow_id;
1148*4882a593Smuzhiyun unsigned long state;
1149*4882a593Smuzhiyun #define BNXT_FLTR_VALID 0
1150*4882a593Smuzhiyun #define BNXT_FLTR_UPDATE 1
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun struct bnxt_link_info {
1154*4882a593Smuzhiyun u8 phy_type;
1155*4882a593Smuzhiyun u8 media_type;
1156*4882a593Smuzhiyun u8 transceiver;
1157*4882a593Smuzhiyun u8 phy_addr;
1158*4882a593Smuzhiyun u8 phy_link_status;
1159*4882a593Smuzhiyun #define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK
1160*4882a593Smuzhiyun #define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL
1161*4882a593Smuzhiyun #define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK
1162*4882a593Smuzhiyun u8 wire_speed;
1163*4882a593Smuzhiyun u8 phy_state;
1164*4882a593Smuzhiyun #define BNXT_PHY_STATE_ENABLED 0
1165*4882a593Smuzhiyun #define BNXT_PHY_STATE_DISABLED 1
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun u8 link_up;
1168*4882a593Smuzhiyun u8 duplex;
1169*4882a593Smuzhiyun #define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF
1170*4882a593Smuzhiyun #define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
1171*4882a593Smuzhiyun u8 pause;
1172*4882a593Smuzhiyun #define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX
1173*4882a593Smuzhiyun #define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX
1174*4882a593Smuzhiyun #define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \
1175*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_PAUSE_TX)
1176*4882a593Smuzhiyun u8 lp_pause;
1177*4882a593Smuzhiyun u8 auto_pause_setting;
1178*4882a593Smuzhiyun u8 force_pause_setting;
1179*4882a593Smuzhiyun u8 duplex_setting;
1180*4882a593Smuzhiyun u8 auto_mode;
1181*4882a593Smuzhiyun #define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \
1182*4882a593Smuzhiyun (mode) <= BNXT_LINK_AUTO_MSK)
1183*4882a593Smuzhiyun #define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
1184*4882a593Smuzhiyun #define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
1185*4882a593Smuzhiyun #define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
1186*4882a593Smuzhiyun #define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
1187*4882a593Smuzhiyun #define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
1188*4882a593Smuzhiyun #define PHY_VER_LEN 3
1189*4882a593Smuzhiyun u8 phy_ver[PHY_VER_LEN];
1190*4882a593Smuzhiyun u16 link_speed;
1191*4882a593Smuzhiyun #define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
1192*4882a593Smuzhiyun #define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
1193*4882a593Smuzhiyun #define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
1194*4882a593Smuzhiyun #define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
1195*4882a593Smuzhiyun #define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
1196*4882a593Smuzhiyun #define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
1197*4882a593Smuzhiyun #define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
1198*4882a593Smuzhiyun #define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
1199*4882a593Smuzhiyun #define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
1200*4882a593Smuzhiyun #define BNXT_LINK_SPEED_100GB PORT_PHY_QCFG_RESP_LINK_SPEED_100GB
1201*4882a593Smuzhiyun u16 support_speeds;
1202*4882a593Smuzhiyun u16 support_pam4_speeds;
1203*4882a593Smuzhiyun u16 auto_link_speeds; /* fw adv setting */
1204*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
1205*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
1206*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
1207*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
1208*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
1209*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
1210*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
1211*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
1212*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
1213*4882a593Smuzhiyun #define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB
1214*4882a593Smuzhiyun u16 auto_pam4_link_speeds;
1215*4882a593Smuzhiyun #define BNXT_LINK_PAM4_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_50G
1216*4882a593Smuzhiyun #define BNXT_LINK_PAM4_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_100G
1217*4882a593Smuzhiyun #define BNXT_LINK_PAM4_SPEED_MSK_200GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_200G
1218*4882a593Smuzhiyun u16 support_auto_speeds;
1219*4882a593Smuzhiyun u16 support_pam4_auto_speeds;
1220*4882a593Smuzhiyun u16 lp_auto_link_speeds;
1221*4882a593Smuzhiyun u16 lp_auto_pam4_link_speeds;
1222*4882a593Smuzhiyun u16 force_link_speed;
1223*4882a593Smuzhiyun u16 force_pam4_link_speed;
1224*4882a593Smuzhiyun u32 preemphasis;
1225*4882a593Smuzhiyun u8 module_status;
1226*4882a593Smuzhiyun u8 active_fec_sig_mode;
1227*4882a593Smuzhiyun u16 fec_cfg;
1228*4882a593Smuzhiyun #define BNXT_FEC_NONE PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED
1229*4882a593Smuzhiyun #define BNXT_FEC_AUTONEG_CAP PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED
1230*4882a593Smuzhiyun #define BNXT_FEC_AUTONEG PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
1231*4882a593Smuzhiyun #define BNXT_FEC_ENC_BASE_R_CAP \
1232*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED
1233*4882a593Smuzhiyun #define BNXT_FEC_ENC_BASE_R PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
1234*4882a593Smuzhiyun #define BNXT_FEC_ENC_RS_CAP \
1235*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED
1236*4882a593Smuzhiyun #define BNXT_FEC_ENC_LLRS_CAP \
1237*4882a593Smuzhiyun (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_SUPPORTED | \
1238*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_SUPPORTED)
1239*4882a593Smuzhiyun #define BNXT_FEC_ENC_RS \
1240*4882a593Smuzhiyun (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED | \
1241*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_1XN_ENABLED | \
1242*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_IEEE_ENABLED)
1243*4882a593Smuzhiyun #define BNXT_FEC_ENC_LLRS \
1244*4882a593Smuzhiyun (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_ENABLED | \
1245*4882a593Smuzhiyun PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_ENABLED)
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* copy of requested setting from ethtool cmd */
1248*4882a593Smuzhiyun u8 autoneg;
1249*4882a593Smuzhiyun #define BNXT_AUTONEG_SPEED 1
1250*4882a593Smuzhiyun #define BNXT_AUTONEG_FLOW_CTRL 2
1251*4882a593Smuzhiyun u8 req_signal_mode;
1252*4882a593Smuzhiyun #define BNXT_SIG_MODE_NRZ PORT_PHY_QCFG_RESP_SIGNAL_MODE_NRZ
1253*4882a593Smuzhiyun #define BNXT_SIG_MODE_PAM4 PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4
1254*4882a593Smuzhiyun u8 req_duplex;
1255*4882a593Smuzhiyun u8 req_flow_ctrl;
1256*4882a593Smuzhiyun u16 req_link_speed;
1257*4882a593Smuzhiyun u16 advertising; /* user adv setting */
1258*4882a593Smuzhiyun u16 advertising_pam4;
1259*4882a593Smuzhiyun bool force_link_chng;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun bool phy_retry;
1262*4882a593Smuzhiyun unsigned long phy_retry_expires;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /* a copy of phy_qcfg output used to report link
1265*4882a593Smuzhiyun * info to VF
1266*4882a593Smuzhiyun */
1267*4882a593Smuzhiyun struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun #define BNXT_FEC_RS544_ON \
1271*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_1XN_ENABLE | \
1272*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_IEEE_ENABLE)
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun #define BNXT_FEC_RS544_OFF \
1275*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_1XN_DISABLE | \
1276*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_IEEE_DISABLE)
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun #define BNXT_FEC_RS272_ON \
1279*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_1XN_ENABLE | \
1280*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_IEEE_ENABLE)
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun #define BNXT_FEC_RS272_OFF \
1283*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_1XN_DISABLE | \
1284*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_IEEE_DISABLE)
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun #define BNXT_PAM4_SUPPORTED(link_info) \
1287*4882a593Smuzhiyun ((link_info)->support_pam4_speeds)
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun #define BNXT_FEC_RS_ON(link_info) \
1290*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE | \
1291*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE | \
1292*4882a593Smuzhiyun (BNXT_PAM4_SUPPORTED(link_info) ? \
1293*4882a593Smuzhiyun (BNXT_FEC_RS544_ON | BNXT_FEC_RS272_OFF) : 0))
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun #define BNXT_FEC_LLRS_ON \
1296*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE | \
1297*4882a593Smuzhiyun PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE | \
1298*4882a593Smuzhiyun BNXT_FEC_RS272_ON | BNXT_FEC_RS544_OFF)
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun #define BNXT_FEC_RS_OFF(link_info) \
1301*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE | \
1302*4882a593Smuzhiyun (BNXT_PAM4_SUPPORTED(link_info) ? \
1303*4882a593Smuzhiyun (BNXT_FEC_RS544_OFF | BNXT_FEC_RS272_OFF) : 0))
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define BNXT_FEC_BASE_R_ON(link_info) \
1306*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE | \
1307*4882a593Smuzhiyun BNXT_FEC_RS_OFF(link_info))
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun #define BNXT_FEC_ALL_OFF(link_info) \
1310*4882a593Smuzhiyun (PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE | \
1311*4882a593Smuzhiyun BNXT_FEC_RS_OFF(link_info))
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun #define BNXT_MAX_QUEUE 8
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun struct bnxt_queue_info {
1316*4882a593Smuzhiyun u8 queue_id;
1317*4882a593Smuzhiyun u8 queue_profile;
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun #define BNXT_MAX_LED 4
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun struct bnxt_led_info {
1323*4882a593Smuzhiyun u8 led_id;
1324*4882a593Smuzhiyun u8 led_type;
1325*4882a593Smuzhiyun u8 led_group_id;
1326*4882a593Smuzhiyun u8 unused;
1327*4882a593Smuzhiyun __le16 led_state_caps;
1328*4882a593Smuzhiyun #define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
1329*4882a593Smuzhiyun cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun __le16 led_color_caps;
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun #define BNXT_MAX_TEST 8
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun struct bnxt_test_info {
1337*4882a593Smuzhiyun u8 offline_mask;
1338*4882a593Smuzhiyun u8 flags;
1339*4882a593Smuzhiyun #define BNXT_TEST_FL_EXT_LPBK 0x1
1340*4882a593Smuzhiyun #define BNXT_TEST_FL_AN_PHY_LPBK 0x2
1341*4882a593Smuzhiyun u16 timeout;
1342*4882a593Smuzhiyun char string[BNXT_MAX_TEST][ETH_GSTRING_LEN];
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #define CHIMP_REG_VIEW_ADDR \
1346*4882a593Smuzhiyun ((bp->flags & BNXT_FLAG_CHIP_P5) ? 0x80000000 : 0xb1000000)
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun #define BNXT_GRCPF_REG_CHIMP_COMM 0x0
1349*4882a593Smuzhiyun #define BNXT_GRCPF_REG_CHIMP_COMM_TRIGGER 0x100
1350*4882a593Smuzhiyun #define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
1351*4882a593Smuzhiyun #define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014
1352*4882a593Smuzhiyun #define BNXT_CAG_REG_BASE 0x300000
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun #define BNXT_GRCPF_REG_KONG_COMM 0xA00
1355*4882a593Smuzhiyun #define BNXT_GRCPF_REG_KONG_COMM_TRIGGER 0xB00
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun #define BNXT_GRC_BASE_MASK 0xfffff000
1358*4882a593Smuzhiyun #define BNXT_GRC_OFFSET_MASK 0x00000ffc
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun struct bnxt_tc_flow_stats {
1361*4882a593Smuzhiyun u64 packets;
1362*4882a593Smuzhiyun u64 bytes;
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun #ifdef CONFIG_BNXT_FLOWER_OFFLOAD
1366*4882a593Smuzhiyun struct bnxt_flower_indr_block_cb_priv {
1367*4882a593Smuzhiyun struct net_device *tunnel_netdev;
1368*4882a593Smuzhiyun struct bnxt *bp;
1369*4882a593Smuzhiyun struct list_head list;
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun #endif
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun struct bnxt_tc_info {
1374*4882a593Smuzhiyun bool enabled;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* hash table to store TC offloaded flows */
1377*4882a593Smuzhiyun struct rhashtable flow_table;
1378*4882a593Smuzhiyun struct rhashtable_params flow_ht_params;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* hash table to store L2 keys of TC flows */
1381*4882a593Smuzhiyun struct rhashtable l2_table;
1382*4882a593Smuzhiyun struct rhashtable_params l2_ht_params;
1383*4882a593Smuzhiyun /* hash table to store L2 keys for TC tunnel decap */
1384*4882a593Smuzhiyun struct rhashtable decap_l2_table;
1385*4882a593Smuzhiyun struct rhashtable_params decap_l2_ht_params;
1386*4882a593Smuzhiyun /* hash table to store tunnel decap entries */
1387*4882a593Smuzhiyun struct rhashtable decap_table;
1388*4882a593Smuzhiyun struct rhashtable_params decap_ht_params;
1389*4882a593Smuzhiyun /* hash table to store tunnel encap entries */
1390*4882a593Smuzhiyun struct rhashtable encap_table;
1391*4882a593Smuzhiyun struct rhashtable_params encap_ht_params;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* lock to atomically add/del an l2 node when a flow is
1394*4882a593Smuzhiyun * added or deleted.
1395*4882a593Smuzhiyun */
1396*4882a593Smuzhiyun struct mutex lock;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* Fields used for batching stats query */
1399*4882a593Smuzhiyun struct rhashtable_iter iter;
1400*4882a593Smuzhiyun #define BNXT_FLOW_STATS_BATCH_MAX 10
1401*4882a593Smuzhiyun struct bnxt_tc_stats_batch {
1402*4882a593Smuzhiyun void *flow_node;
1403*4882a593Smuzhiyun struct bnxt_tc_flow_stats hw_stats;
1404*4882a593Smuzhiyun } stats_batch[BNXT_FLOW_STATS_BATCH_MAX];
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* Stat counter mask (width) */
1407*4882a593Smuzhiyun u64 bytes_mask;
1408*4882a593Smuzhiyun u64 packets_mask;
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun struct bnxt_vf_rep_stats {
1412*4882a593Smuzhiyun u64 packets;
1413*4882a593Smuzhiyun u64 bytes;
1414*4882a593Smuzhiyun u64 dropped;
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun struct bnxt_vf_rep {
1418*4882a593Smuzhiyun struct bnxt *bp;
1419*4882a593Smuzhiyun struct net_device *dev;
1420*4882a593Smuzhiyun struct metadata_dst *dst;
1421*4882a593Smuzhiyun u16 vf_idx;
1422*4882a593Smuzhiyun u16 tx_cfa_action;
1423*4882a593Smuzhiyun u16 rx_cfa_code;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun struct bnxt_vf_rep_stats rx_stats;
1426*4882a593Smuzhiyun struct bnxt_vf_rep_stats tx_stats;
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun #define PTU_PTE_VALID 0x1UL
1430*4882a593Smuzhiyun #define PTU_PTE_LAST 0x2UL
1431*4882a593Smuzhiyun #define PTU_PTE_NEXT_TO_LAST 0x4UL
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun #define MAX_CTX_PAGES (BNXT_PAGE_SIZE / 8)
1434*4882a593Smuzhiyun #define MAX_CTX_TOTAL_PAGES (MAX_CTX_PAGES * MAX_CTX_PAGES)
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun struct bnxt_ctx_pg_info {
1437*4882a593Smuzhiyun u32 entries;
1438*4882a593Smuzhiyun u32 nr_pages;
1439*4882a593Smuzhiyun void *ctx_pg_arr[MAX_CTX_PAGES];
1440*4882a593Smuzhiyun dma_addr_t ctx_dma_arr[MAX_CTX_PAGES];
1441*4882a593Smuzhiyun struct bnxt_ring_mem_info ring_mem;
1442*4882a593Smuzhiyun struct bnxt_ctx_pg_info **ctx_pg_tbl;
1443*4882a593Smuzhiyun };
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun #define BNXT_MAX_TQM_SP_RINGS 1
1446*4882a593Smuzhiyun #define BNXT_MAX_TQM_FP_RINGS 8
1447*4882a593Smuzhiyun #define BNXT_MAX_TQM_RINGS \
1448*4882a593Smuzhiyun (BNXT_MAX_TQM_SP_RINGS + BNXT_MAX_TQM_FP_RINGS)
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun #define BNXT_SET_CTX_PAGE_ATTR(attr) \
1451*4882a593Smuzhiyun do { \
1452*4882a593Smuzhiyun if (BNXT_PAGE_SIZE == 0x2000) \
1453*4882a593Smuzhiyun attr = FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_8K; \
1454*4882a593Smuzhiyun else if (BNXT_PAGE_SIZE == 0x10000) \
1455*4882a593Smuzhiyun attr = FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_64K; \
1456*4882a593Smuzhiyun else \
1457*4882a593Smuzhiyun attr = FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_4K; \
1458*4882a593Smuzhiyun } while (0)
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun struct bnxt_ctx_mem_info {
1461*4882a593Smuzhiyun u32 qp_max_entries;
1462*4882a593Smuzhiyun u16 qp_min_qp1_entries;
1463*4882a593Smuzhiyun u16 qp_max_l2_entries;
1464*4882a593Smuzhiyun u16 qp_entry_size;
1465*4882a593Smuzhiyun u16 srq_max_l2_entries;
1466*4882a593Smuzhiyun u32 srq_max_entries;
1467*4882a593Smuzhiyun u16 srq_entry_size;
1468*4882a593Smuzhiyun u16 cq_max_l2_entries;
1469*4882a593Smuzhiyun u32 cq_max_entries;
1470*4882a593Smuzhiyun u16 cq_entry_size;
1471*4882a593Smuzhiyun u16 vnic_max_vnic_entries;
1472*4882a593Smuzhiyun u16 vnic_max_ring_table_entries;
1473*4882a593Smuzhiyun u16 vnic_entry_size;
1474*4882a593Smuzhiyun u32 stat_max_entries;
1475*4882a593Smuzhiyun u16 stat_entry_size;
1476*4882a593Smuzhiyun u16 tqm_entry_size;
1477*4882a593Smuzhiyun u32 tqm_min_entries_per_ring;
1478*4882a593Smuzhiyun u32 tqm_max_entries_per_ring;
1479*4882a593Smuzhiyun u32 mrav_max_entries;
1480*4882a593Smuzhiyun u16 mrav_entry_size;
1481*4882a593Smuzhiyun u16 tim_entry_size;
1482*4882a593Smuzhiyun u32 tim_max_entries;
1483*4882a593Smuzhiyun u16 mrav_num_entries_units;
1484*4882a593Smuzhiyun u8 tqm_entries_multiple;
1485*4882a593Smuzhiyun u8 ctx_kind_initializer;
1486*4882a593Smuzhiyun u8 tqm_fp_rings_count;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun u32 flags;
1489*4882a593Smuzhiyun #define BNXT_CTX_FLAG_INITED 0x01
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun struct bnxt_ctx_pg_info qp_mem;
1492*4882a593Smuzhiyun struct bnxt_ctx_pg_info srq_mem;
1493*4882a593Smuzhiyun struct bnxt_ctx_pg_info cq_mem;
1494*4882a593Smuzhiyun struct bnxt_ctx_pg_info vnic_mem;
1495*4882a593Smuzhiyun struct bnxt_ctx_pg_info stat_mem;
1496*4882a593Smuzhiyun struct bnxt_ctx_pg_info mrav_mem;
1497*4882a593Smuzhiyun struct bnxt_ctx_pg_info tim_mem;
1498*4882a593Smuzhiyun struct bnxt_ctx_pg_info *tqm_mem[BNXT_MAX_TQM_RINGS];
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun struct bnxt_fw_health {
1502*4882a593Smuzhiyun u32 flags;
1503*4882a593Smuzhiyun u32 polling_dsecs;
1504*4882a593Smuzhiyun u32 master_func_wait_dsecs;
1505*4882a593Smuzhiyun u32 normal_func_wait_dsecs;
1506*4882a593Smuzhiyun u32 post_reset_wait_dsecs;
1507*4882a593Smuzhiyun u32 post_reset_max_wait_dsecs;
1508*4882a593Smuzhiyun u32 regs[4];
1509*4882a593Smuzhiyun u32 mapped_regs[4];
1510*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG 0
1511*4882a593Smuzhiyun #define BNXT_FW_HEARTBEAT_REG 1
1512*4882a593Smuzhiyun #define BNXT_FW_RESET_CNT_REG 2
1513*4882a593Smuzhiyun #define BNXT_FW_RESET_INPROG_REG 3
1514*4882a593Smuzhiyun u32 fw_reset_inprog_reg_mask;
1515*4882a593Smuzhiyun u32 last_fw_heartbeat;
1516*4882a593Smuzhiyun u32 last_fw_reset_cnt;
1517*4882a593Smuzhiyun u8 enabled:1;
1518*4882a593Smuzhiyun u8 master:1;
1519*4882a593Smuzhiyun u8 fatal:1;
1520*4882a593Smuzhiyun u8 status_reliable:1;
1521*4882a593Smuzhiyun u8 tmr_multiplier;
1522*4882a593Smuzhiyun u8 tmr_counter;
1523*4882a593Smuzhiyun u8 fw_reset_seq_cnt;
1524*4882a593Smuzhiyun u32 fw_reset_seq_regs[16];
1525*4882a593Smuzhiyun u32 fw_reset_seq_vals[16];
1526*4882a593Smuzhiyun u32 fw_reset_seq_delay_msec[16];
1527*4882a593Smuzhiyun struct devlink_health_reporter *fw_reporter;
1528*4882a593Smuzhiyun struct devlink_health_reporter *fw_reset_reporter;
1529*4882a593Smuzhiyun struct devlink_health_reporter *fw_fatal_reporter;
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun struct bnxt_fw_reporter_ctx {
1533*4882a593Smuzhiyun unsigned long sp_event;
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE_MASK 3
1537*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE_CFG 0
1538*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE_GRC 1
1539*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE_BAR0 2
1540*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE_BAR1 3
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_TYPE(reg) ((reg) & BNXT_FW_HEALTH_REG_TYPE_MASK)
1543*4882a593Smuzhiyun #define BNXT_FW_HEALTH_REG_OFF(reg) ((reg) & ~BNXT_FW_HEALTH_REG_TYPE_MASK)
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun #define BNXT_FW_HEALTH_WIN_BASE 0x3000
1546*4882a593Smuzhiyun #define BNXT_FW_HEALTH_WIN_MAP_OFF 8
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun #define BNXT_FW_HEALTH_WIN_OFF(reg) (BNXT_FW_HEALTH_WIN_BASE + \
1549*4882a593Smuzhiyun ((reg) & BNXT_GRC_OFFSET_MASK))
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun #define BNXT_FW_STATUS_HEALTHY 0x8000
1552*4882a593Smuzhiyun #define BNXT_FW_STATUS_SHUTDOWN 0x100000
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun struct bnxt {
1555*4882a593Smuzhiyun void __iomem *bar0;
1556*4882a593Smuzhiyun void __iomem *bar1;
1557*4882a593Smuzhiyun void __iomem *bar2;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun u32 reg_base;
1560*4882a593Smuzhiyun u16 chip_num;
1561*4882a593Smuzhiyun #define CHIP_NUM_57301 0x16c8
1562*4882a593Smuzhiyun #define CHIP_NUM_57302 0x16c9
1563*4882a593Smuzhiyun #define CHIP_NUM_57304 0x16ca
1564*4882a593Smuzhiyun #define CHIP_NUM_58700 0x16cd
1565*4882a593Smuzhiyun #define CHIP_NUM_57402 0x16d0
1566*4882a593Smuzhiyun #define CHIP_NUM_57404 0x16d1
1567*4882a593Smuzhiyun #define CHIP_NUM_57406 0x16d2
1568*4882a593Smuzhiyun #define CHIP_NUM_57407 0x16d5
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun #define CHIP_NUM_57311 0x16ce
1571*4882a593Smuzhiyun #define CHIP_NUM_57312 0x16cf
1572*4882a593Smuzhiyun #define CHIP_NUM_57314 0x16df
1573*4882a593Smuzhiyun #define CHIP_NUM_57317 0x16e0
1574*4882a593Smuzhiyun #define CHIP_NUM_57412 0x16d6
1575*4882a593Smuzhiyun #define CHIP_NUM_57414 0x16d7
1576*4882a593Smuzhiyun #define CHIP_NUM_57416 0x16d8
1577*4882a593Smuzhiyun #define CHIP_NUM_57417 0x16d9
1578*4882a593Smuzhiyun #define CHIP_NUM_57412L 0x16da
1579*4882a593Smuzhiyun #define CHIP_NUM_57414L 0x16db
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun #define CHIP_NUM_5745X 0xd730
1582*4882a593Smuzhiyun #define CHIP_NUM_57452 0xc452
1583*4882a593Smuzhiyun #define CHIP_NUM_57454 0xc454
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun #define CHIP_NUM_57508 0x1750
1586*4882a593Smuzhiyun #define CHIP_NUM_57504 0x1751
1587*4882a593Smuzhiyun #define CHIP_NUM_57502 0x1752
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun #define CHIP_NUM_58802 0xd802
1590*4882a593Smuzhiyun #define CHIP_NUM_58804 0xd804
1591*4882a593Smuzhiyun #define CHIP_NUM_58808 0xd808
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun u8 chip_rev;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun #define CHIP_NUM_58818 0xd818
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun #define BNXT_CHIP_NUM_5730X(chip_num) \
1598*4882a593Smuzhiyun ((chip_num) >= CHIP_NUM_57301 && \
1599*4882a593Smuzhiyun (chip_num) <= CHIP_NUM_57304)
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun #define BNXT_CHIP_NUM_5740X(chip_num) \
1602*4882a593Smuzhiyun (((chip_num) >= CHIP_NUM_57402 && \
1603*4882a593Smuzhiyun (chip_num) <= CHIP_NUM_57406) || \
1604*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57407)
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun #define BNXT_CHIP_NUM_5731X(chip_num) \
1607*4882a593Smuzhiyun ((chip_num) == CHIP_NUM_57311 || \
1608*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57312 || \
1609*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57314 || \
1610*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57317)
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun #define BNXT_CHIP_NUM_5741X(chip_num) \
1613*4882a593Smuzhiyun ((chip_num) >= CHIP_NUM_57412 && \
1614*4882a593Smuzhiyun (chip_num) <= CHIP_NUM_57414L)
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun #define BNXT_CHIP_NUM_58700(chip_num) \
1617*4882a593Smuzhiyun ((chip_num) == CHIP_NUM_58700)
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun #define BNXT_CHIP_NUM_5745X(chip_num) \
1620*4882a593Smuzhiyun ((chip_num) == CHIP_NUM_5745X || \
1621*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57452 || \
1622*4882a593Smuzhiyun (chip_num) == CHIP_NUM_57454)
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun #define BNXT_CHIP_NUM_57X0X(chip_num) \
1626*4882a593Smuzhiyun (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun #define BNXT_CHIP_NUM_57X1X(chip_num) \
1629*4882a593Smuzhiyun (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun #define BNXT_CHIP_NUM_588XX(chip_num) \
1632*4882a593Smuzhiyun ((chip_num) == CHIP_NUM_58802 || \
1633*4882a593Smuzhiyun (chip_num) == CHIP_NUM_58804 || \
1634*4882a593Smuzhiyun (chip_num) == CHIP_NUM_58808)
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun #define BNXT_VPD_FLD_LEN 32
1637*4882a593Smuzhiyun char board_partno[BNXT_VPD_FLD_LEN];
1638*4882a593Smuzhiyun char board_serialno[BNXT_VPD_FLD_LEN];
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun struct net_device *dev;
1641*4882a593Smuzhiyun struct pci_dev *pdev;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun atomic_t intr_sem;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun u32 flags;
1646*4882a593Smuzhiyun #define BNXT_FLAG_CHIP_P5 0x1
1647*4882a593Smuzhiyun #define BNXT_FLAG_VF 0x2
1648*4882a593Smuzhiyun #define BNXT_FLAG_LRO 0x4
1649*4882a593Smuzhiyun #ifdef CONFIG_INET
1650*4882a593Smuzhiyun #define BNXT_FLAG_GRO 0x8
1651*4882a593Smuzhiyun #else
1652*4882a593Smuzhiyun /* Cannot support hardware GRO if CONFIG_INET is not set */
1653*4882a593Smuzhiyun #define BNXT_FLAG_GRO 0x0
1654*4882a593Smuzhiyun #endif
1655*4882a593Smuzhiyun #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO)
1656*4882a593Smuzhiyun #define BNXT_FLAG_JUMBO 0x10
1657*4882a593Smuzhiyun #define BNXT_FLAG_STRIP_VLAN 0x20
1658*4882a593Smuzhiyun #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
1659*4882a593Smuzhiyun BNXT_FLAG_LRO)
1660*4882a593Smuzhiyun #define BNXT_FLAG_USING_MSIX 0x40
1661*4882a593Smuzhiyun #define BNXT_FLAG_MSIX_CAP 0x80
1662*4882a593Smuzhiyun #define BNXT_FLAG_RFS 0x100
1663*4882a593Smuzhiyun #define BNXT_FLAG_SHARED_RINGS 0x200
1664*4882a593Smuzhiyun #define BNXT_FLAG_PORT_STATS 0x400
1665*4882a593Smuzhiyun #define BNXT_FLAG_UDP_RSS_CAP 0x800
1666*4882a593Smuzhiyun #define BNXT_FLAG_EEE_CAP 0x1000
1667*4882a593Smuzhiyun #define BNXT_FLAG_NEW_RSS_CAP 0x2000
1668*4882a593Smuzhiyun #define BNXT_FLAG_WOL_CAP 0x4000
1669*4882a593Smuzhiyun #define BNXT_FLAG_ROCEV1_CAP 0x8000
1670*4882a593Smuzhiyun #define BNXT_FLAG_ROCEV2_CAP 0x10000
1671*4882a593Smuzhiyun #define BNXT_FLAG_ROCE_CAP (BNXT_FLAG_ROCEV1_CAP | \
1672*4882a593Smuzhiyun BNXT_FLAG_ROCEV2_CAP)
1673*4882a593Smuzhiyun #define BNXT_FLAG_NO_AGG_RINGS 0x20000
1674*4882a593Smuzhiyun #define BNXT_FLAG_RX_PAGE_MODE 0x40000
1675*4882a593Smuzhiyun #define BNXT_FLAG_CHIP_SR2 0x80000
1676*4882a593Smuzhiyun #define BNXT_FLAG_MULTI_HOST 0x100000
1677*4882a593Smuzhiyun #define BNXT_FLAG_DSN_VALID 0x200000
1678*4882a593Smuzhiyun #define BNXT_FLAG_DOUBLE_DB 0x400000
1679*4882a593Smuzhiyun #define BNXT_FLAG_CHIP_NITRO_A0 0x1000000
1680*4882a593Smuzhiyun #define BNXT_FLAG_DIM 0x2000000
1681*4882a593Smuzhiyun #define BNXT_FLAG_ROCE_MIRROR_CAP 0x4000000
1682*4882a593Smuzhiyun #define BNXT_FLAG_PORT_STATS_EXT 0x10000000
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \
1685*4882a593Smuzhiyun BNXT_FLAG_RFS | \
1686*4882a593Smuzhiyun BNXT_FLAG_STRIP_VLAN)
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun #define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
1689*4882a593Smuzhiyun #define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
1690*4882a593Smuzhiyun #define BNXT_NPAR(bp) ((bp)->port_partition_type)
1691*4882a593Smuzhiyun #define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST)
1692*4882a593Smuzhiyun #define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
1693*4882a593Smuzhiyun #define BNXT_PHY_CFG_ABLE(bp) ((BNXT_SINGLE_PF(bp) || \
1694*4882a593Smuzhiyun ((bp)->fw_cap & BNXT_FW_CAP_SHARED_PORT_CFG)) && \
1695*4882a593Smuzhiyun (bp)->link_info.phy_state == BNXT_PHY_STATE_ENABLED)
1696*4882a593Smuzhiyun #define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
1697*4882a593Smuzhiyun #define BNXT_RX_PAGE_MODE(bp) ((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
1698*4882a593Smuzhiyun #define BNXT_SUPPORTS_TPA(bp) (!BNXT_CHIP_TYPE_NITRO_A0(bp) && \
1699*4882a593Smuzhiyun (!((bp)->flags & BNXT_FLAG_CHIP_P5) || \
1700*4882a593Smuzhiyun (bp)->max_tpa_v2) && !is_kdump_kernel())
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun #define BNXT_CHIP_SR2(bp) \
1703*4882a593Smuzhiyun ((bp)->chip_num == CHIP_NUM_58818)
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun #define BNXT_CHIP_P5_THOR(bp) \
1706*4882a593Smuzhiyun ((bp)->chip_num == CHIP_NUM_57508 || \
1707*4882a593Smuzhiyun (bp)->chip_num == CHIP_NUM_57504 || \
1708*4882a593Smuzhiyun (bp)->chip_num == CHIP_NUM_57502)
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun /* Chip class phase 5 */
1711*4882a593Smuzhiyun #define BNXT_CHIP_P5(bp) \
1712*4882a593Smuzhiyun (BNXT_CHIP_P5_THOR(bp) || BNXT_CHIP_SR2(bp))
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* Chip class phase 4.x */
1715*4882a593Smuzhiyun #define BNXT_CHIP_P4(bp) \
1716*4882a593Smuzhiyun (BNXT_CHIP_NUM_57X1X((bp)->chip_num) || \
1717*4882a593Smuzhiyun BNXT_CHIP_NUM_5745X((bp)->chip_num) || \
1718*4882a593Smuzhiyun BNXT_CHIP_NUM_588XX((bp)->chip_num) || \
1719*4882a593Smuzhiyun (BNXT_CHIP_NUM_58700((bp)->chip_num) && \
1720*4882a593Smuzhiyun !BNXT_CHIP_TYPE_NITRO_A0(bp)))
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun #define BNXT_CHIP_P4_PLUS(bp) \
1723*4882a593Smuzhiyun (BNXT_CHIP_P4(bp) || BNXT_CHIP_P5(bp))
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun struct bnxt_en_dev *edev;
1726*4882a593Smuzhiyun struct bnxt_en_dev * (*ulp_probe)(struct net_device *);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun struct bnxt_napi **bnapi;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun struct bnxt_rx_ring_info *rx_ring;
1731*4882a593Smuzhiyun struct bnxt_tx_ring_info *tx_ring;
1732*4882a593Smuzhiyun u16 *tx_ring_map;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int,
1735*4882a593Smuzhiyun struct sk_buff *);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun struct sk_buff * (*rx_skb_func)(struct bnxt *,
1738*4882a593Smuzhiyun struct bnxt_rx_ring_info *,
1739*4882a593Smuzhiyun u16, void *, u8 *, dma_addr_t,
1740*4882a593Smuzhiyun unsigned int);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun u16 max_tpa_v2;
1743*4882a593Smuzhiyun u16 max_tpa;
1744*4882a593Smuzhiyun u32 rx_buf_size;
1745*4882a593Smuzhiyun u32 rx_buf_use_size; /* useable size */
1746*4882a593Smuzhiyun u16 rx_offset;
1747*4882a593Smuzhiyun u16 rx_dma_offset;
1748*4882a593Smuzhiyun enum dma_data_direction rx_dir;
1749*4882a593Smuzhiyun u32 rx_ring_size;
1750*4882a593Smuzhiyun u32 rx_agg_ring_size;
1751*4882a593Smuzhiyun u32 rx_copy_thresh;
1752*4882a593Smuzhiyun u32 rx_ring_mask;
1753*4882a593Smuzhiyun u32 rx_agg_ring_mask;
1754*4882a593Smuzhiyun int rx_nr_pages;
1755*4882a593Smuzhiyun int rx_agg_nr_pages;
1756*4882a593Smuzhiyun int rx_nr_rings;
1757*4882a593Smuzhiyun int rsscos_nr_ctxs;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun u32 tx_ring_size;
1760*4882a593Smuzhiyun u32 tx_ring_mask;
1761*4882a593Smuzhiyun int tx_nr_pages;
1762*4882a593Smuzhiyun int tx_nr_rings;
1763*4882a593Smuzhiyun int tx_nr_rings_per_tc;
1764*4882a593Smuzhiyun int tx_nr_rings_xdp;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun int tx_wake_thresh;
1767*4882a593Smuzhiyun int tx_push_thresh;
1768*4882a593Smuzhiyun int tx_push_size;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun u32 cp_ring_size;
1771*4882a593Smuzhiyun u32 cp_ring_mask;
1772*4882a593Smuzhiyun u32 cp_bit;
1773*4882a593Smuzhiyun int cp_nr_pages;
1774*4882a593Smuzhiyun int cp_nr_rings;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /* grp_info indexed by completion ring index */
1777*4882a593Smuzhiyun struct bnxt_ring_grp_info *grp_info;
1778*4882a593Smuzhiyun struct bnxt_vnic_info *vnic_info;
1779*4882a593Smuzhiyun int nr_vnics;
1780*4882a593Smuzhiyun u16 *rss_indir_tbl;
1781*4882a593Smuzhiyun u16 rss_indir_tbl_entries;
1782*4882a593Smuzhiyun u32 rss_hash_cfg;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun u16 max_mtu;
1785*4882a593Smuzhiyun u8 max_tc;
1786*4882a593Smuzhiyun u8 max_lltc; /* lossless TCs */
1787*4882a593Smuzhiyun struct bnxt_queue_info q_info[BNXT_MAX_QUEUE];
1788*4882a593Smuzhiyun u8 tc_to_qidx[BNXT_MAX_QUEUE];
1789*4882a593Smuzhiyun u8 q_ids[BNXT_MAX_QUEUE];
1790*4882a593Smuzhiyun u8 max_q;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun unsigned int current_interval;
1793*4882a593Smuzhiyun #define BNXT_TIMER_INTERVAL HZ
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun struct timer_list timer;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun unsigned long state;
1798*4882a593Smuzhiyun #define BNXT_STATE_OPEN 0
1799*4882a593Smuzhiyun #define BNXT_STATE_IN_SP_TASK 1
1800*4882a593Smuzhiyun #define BNXT_STATE_READ_STATS 2
1801*4882a593Smuzhiyun #define BNXT_STATE_FW_RESET_DET 3
1802*4882a593Smuzhiyun #define BNXT_STATE_IN_FW_RESET 4
1803*4882a593Smuzhiyun #define BNXT_STATE_ABORT_ERR 5
1804*4882a593Smuzhiyun #define BNXT_STATE_FW_FATAL_COND 6
1805*4882a593Smuzhiyun #define BNXT_STATE_DRV_REGISTERED 7
1806*4882a593Smuzhiyun #define BNXT_STATE_PCI_CHANNEL_IO_FROZEN 8
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun #define BNXT_NO_FW_ACCESS(bp) \
1809*4882a593Smuzhiyun (test_bit(BNXT_STATE_FW_FATAL_COND, &(bp)->state) || \
1810*4882a593Smuzhiyun pci_channel_offline((bp)->pdev))
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun struct bnxt_irq *irq_tbl;
1813*4882a593Smuzhiyun int total_irqs;
1814*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN];
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun #ifdef CONFIG_BNXT_DCB
1817*4882a593Smuzhiyun struct ieee_pfc *ieee_pfc;
1818*4882a593Smuzhiyun struct ieee_ets *ieee_ets;
1819*4882a593Smuzhiyun u8 dcbx_cap;
1820*4882a593Smuzhiyun u8 default_pri;
1821*4882a593Smuzhiyun u8 max_dscp_value;
1822*4882a593Smuzhiyun #endif /* CONFIG_BNXT_DCB */
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun u32 msg_enable;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun u32 fw_cap;
1827*4882a593Smuzhiyun #define BNXT_FW_CAP_SHORT_CMD 0x00000001
1828*4882a593Smuzhiyun #define BNXT_FW_CAP_LLDP_AGENT 0x00000002
1829*4882a593Smuzhiyun #define BNXT_FW_CAP_DCBX_AGENT 0x00000004
1830*4882a593Smuzhiyun #define BNXT_FW_CAP_NEW_RM 0x00000008
1831*4882a593Smuzhiyun #define BNXT_FW_CAP_IF_CHANGE 0x00000010
1832*4882a593Smuzhiyun #define BNXT_FW_CAP_KONG_MB_CHNL 0x00000080
1833*4882a593Smuzhiyun #define BNXT_FW_CAP_OVS_64BIT_HANDLE 0x00000400
1834*4882a593Smuzhiyun #define BNXT_FW_CAP_TRUSTED_VF 0x00000800
1835*4882a593Smuzhiyun #define BNXT_FW_CAP_ERROR_RECOVERY 0x00002000
1836*4882a593Smuzhiyun #define BNXT_FW_CAP_PKG_VER 0x00004000
1837*4882a593Smuzhiyun #define BNXT_FW_CAP_CFA_ADV_FLOW 0x00008000
1838*4882a593Smuzhiyun #define BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2 0x00010000
1839*4882a593Smuzhiyun #define BNXT_FW_CAP_PCIE_STATS_SUPPORTED 0x00020000
1840*4882a593Smuzhiyun #define BNXT_FW_CAP_EXT_STATS_SUPPORTED 0x00040000
1841*4882a593Smuzhiyun #define BNXT_FW_CAP_ERR_RECOVER_RELOAD 0x00100000
1842*4882a593Smuzhiyun #define BNXT_FW_CAP_HOT_RESET 0x00200000
1843*4882a593Smuzhiyun #define BNXT_FW_CAP_SHARED_PORT_CFG 0x00400000
1844*4882a593Smuzhiyun #define BNXT_FW_CAP_VLAN_RX_STRIP 0x01000000
1845*4882a593Smuzhiyun #define BNXT_FW_CAP_VLAN_TX_INSERT 0x02000000
1846*4882a593Smuzhiyun #define BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED 0x04000000
1847*4882a593Smuzhiyun #define BNXT_FW_CAP_PORT_STATS_NO_RESET 0x10000000
1848*4882a593Smuzhiyun #define BNXT_FW_CAP_RING_MONITOR 0x40000000
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun #define BNXT_NEW_RM(bp) ((bp)->fw_cap & BNXT_FW_CAP_NEW_RM)
1851*4882a593Smuzhiyun u32 hwrm_spec_code;
1852*4882a593Smuzhiyun u16 hwrm_cmd_seq;
1853*4882a593Smuzhiyun u16 hwrm_cmd_kong_seq;
1854*4882a593Smuzhiyun u16 hwrm_intr_seq_id;
1855*4882a593Smuzhiyun void *hwrm_short_cmd_req_addr;
1856*4882a593Smuzhiyun dma_addr_t hwrm_short_cmd_req_dma_addr;
1857*4882a593Smuzhiyun void *hwrm_cmd_resp_addr;
1858*4882a593Smuzhiyun dma_addr_t hwrm_cmd_resp_dma_addr;
1859*4882a593Smuzhiyun void *hwrm_cmd_kong_resp_addr;
1860*4882a593Smuzhiyun dma_addr_t hwrm_cmd_kong_resp_dma_addr;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun struct rtnl_link_stats64 net_stats_prev;
1863*4882a593Smuzhiyun struct bnxt_stats_mem port_stats;
1864*4882a593Smuzhiyun struct bnxt_stats_mem rx_port_stats_ext;
1865*4882a593Smuzhiyun struct bnxt_stats_mem tx_port_stats_ext;
1866*4882a593Smuzhiyun u16 fw_rx_stats_ext_size;
1867*4882a593Smuzhiyun u16 fw_tx_stats_ext_size;
1868*4882a593Smuzhiyun u16 hw_ring_stats_size;
1869*4882a593Smuzhiyun u8 pri2cos_idx[8];
1870*4882a593Smuzhiyun u8 pri2cos_valid;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun u16 hwrm_max_req_len;
1873*4882a593Smuzhiyun u16 hwrm_max_ext_req_len;
1874*4882a593Smuzhiyun int hwrm_cmd_timeout;
1875*4882a593Smuzhiyun struct mutex hwrm_cmd_lock; /* serialize hwrm messages */
1876*4882a593Smuzhiyun struct hwrm_ver_get_output ver_resp;
1877*4882a593Smuzhiyun #define FW_VER_STR_LEN 32
1878*4882a593Smuzhiyun #define BC_HWRM_STR_LEN 21
1879*4882a593Smuzhiyun #define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1880*4882a593Smuzhiyun char fw_ver_str[FW_VER_STR_LEN];
1881*4882a593Smuzhiyun char hwrm_ver_supp[FW_VER_STR_LEN];
1882*4882a593Smuzhiyun char nvm_cfg_ver[FW_VER_STR_LEN];
1883*4882a593Smuzhiyun u64 fw_ver_code;
1884*4882a593Smuzhiyun #define BNXT_FW_VER_CODE(maj, min, bld, rsv) \
1885*4882a593Smuzhiyun ((u64)(maj) << 48 | (u64)(min) << 32 | (u64)(bld) << 16 | (rsv))
1886*4882a593Smuzhiyun #define BNXT_FW_MAJ(bp) ((bp)->fw_ver_code >> 48)
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun u16 vxlan_fw_dst_port_id;
1889*4882a593Smuzhiyun u16 nge_fw_dst_port_id;
1890*4882a593Smuzhiyun u8 port_partition_type;
1891*4882a593Smuzhiyun u8 port_count;
1892*4882a593Smuzhiyun u16 br_mode;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun struct bnxt_coal_cap coal_cap;
1895*4882a593Smuzhiyun struct bnxt_coal rx_coal;
1896*4882a593Smuzhiyun struct bnxt_coal tx_coal;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun u32 stats_coal_ticks;
1899*4882a593Smuzhiyun #define BNXT_DEF_STATS_COAL_TICKS 1000000
1900*4882a593Smuzhiyun #define BNXT_MIN_STATS_COAL_TICKS 250000
1901*4882a593Smuzhiyun #define BNXT_MAX_STATS_COAL_TICKS 1000000
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun struct work_struct sp_task;
1904*4882a593Smuzhiyun unsigned long sp_event;
1905*4882a593Smuzhiyun #define BNXT_RX_MASK_SP_EVENT 0
1906*4882a593Smuzhiyun #define BNXT_RX_NTP_FLTR_SP_EVENT 1
1907*4882a593Smuzhiyun #define BNXT_LINK_CHNG_SP_EVENT 2
1908*4882a593Smuzhiyun #define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3
1909*4882a593Smuzhiyun #define BNXT_RESET_TASK_SP_EVENT 6
1910*4882a593Smuzhiyun #define BNXT_RST_RING_SP_EVENT 7
1911*4882a593Smuzhiyun #define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8
1912*4882a593Smuzhiyun #define BNXT_PERIODIC_STATS_SP_EVENT 9
1913*4882a593Smuzhiyun #define BNXT_HWRM_PORT_MODULE_SP_EVENT 10
1914*4882a593Smuzhiyun #define BNXT_RESET_TASK_SILENT_SP_EVENT 11
1915*4882a593Smuzhiyun #define BNXT_LINK_SPEED_CHNG_SP_EVENT 14
1916*4882a593Smuzhiyun #define BNXT_FLOW_STATS_SP_EVENT 15
1917*4882a593Smuzhiyun #define BNXT_UPDATE_PHY_SP_EVENT 16
1918*4882a593Smuzhiyun #define BNXT_RING_COAL_NOW_SP_EVENT 17
1919*4882a593Smuzhiyun #define BNXT_FW_RESET_NOTIFY_SP_EVENT 18
1920*4882a593Smuzhiyun #define BNXT_FW_EXCEPTION_SP_EVENT 19
1921*4882a593Smuzhiyun #define BNXT_LINK_CFG_CHANGE_SP_EVENT 21
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun struct delayed_work fw_reset_task;
1924*4882a593Smuzhiyun int fw_reset_state;
1925*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_POLL_VF 1
1926*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_RESET_FW 2
1927*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_ENABLE_DEV 3
1928*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_POLL_FW 4
1929*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_OPENING 5
1930*4882a593Smuzhiyun #define BNXT_FW_RESET_STATE_POLL_FW_DOWN 6
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun u16 fw_reset_min_dsecs;
1933*4882a593Smuzhiyun #define BNXT_DFLT_FW_RST_MIN_DSECS 20
1934*4882a593Smuzhiyun u16 fw_reset_max_dsecs;
1935*4882a593Smuzhiyun #define BNXT_DFLT_FW_RST_MAX_DSECS 60
1936*4882a593Smuzhiyun unsigned long fw_reset_timestamp;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun struct bnxt_fw_health *fw_health;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun struct bnxt_hw_resc hw_resc;
1941*4882a593Smuzhiyun struct bnxt_pf_info pf;
1942*4882a593Smuzhiyun struct bnxt_ctx_mem_info *ctx;
1943*4882a593Smuzhiyun #ifdef CONFIG_BNXT_SRIOV
1944*4882a593Smuzhiyun int nr_vfs;
1945*4882a593Smuzhiyun struct bnxt_vf_info vf;
1946*4882a593Smuzhiyun wait_queue_head_t sriov_cfg_wait;
1947*4882a593Smuzhiyun bool sriov_cfg;
1948*4882a593Smuzhiyun #define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000)
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /* lock to protect VF-rep creation/cleanup via
1951*4882a593Smuzhiyun * multiple paths such as ->sriov_configure() and
1952*4882a593Smuzhiyun * devlink ->eswitch_mode_set()
1953*4882a593Smuzhiyun */
1954*4882a593Smuzhiyun struct mutex sriov_lock;
1955*4882a593Smuzhiyun #endif
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun #if BITS_PER_LONG == 32
1958*4882a593Smuzhiyun /* ensure atomic 64-bit doorbell writes on 32-bit systems. */
1959*4882a593Smuzhiyun spinlock_t db_lock;
1960*4882a593Smuzhiyun #endif
1961*4882a593Smuzhiyun int db_size;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun #define BNXT_NTP_FLTR_MAX_FLTR 4096
1964*4882a593Smuzhiyun #define BNXT_NTP_FLTR_HASH_SIZE 512
1965*4882a593Smuzhiyun #define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1)
1966*4882a593Smuzhiyun struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1967*4882a593Smuzhiyun spinlock_t ntp_fltr_lock; /* for hash table add, del */
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun unsigned long *ntp_fltr_bmap;
1970*4882a593Smuzhiyun int ntp_fltr_count;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* To protect link related settings during link changes and
1973*4882a593Smuzhiyun * ethtool settings changes.
1974*4882a593Smuzhiyun */
1975*4882a593Smuzhiyun struct mutex link_lock;
1976*4882a593Smuzhiyun struct bnxt_link_info link_info;
1977*4882a593Smuzhiyun struct ethtool_eee eee;
1978*4882a593Smuzhiyun u32 lpi_tmr_lo;
1979*4882a593Smuzhiyun u32 lpi_tmr_hi;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun u8 num_tests;
1982*4882a593Smuzhiyun struct bnxt_test_info *test_info;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun u8 wol_filter_id;
1985*4882a593Smuzhiyun u8 wol;
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun u8 num_leds;
1988*4882a593Smuzhiyun struct bnxt_led_info leds[BNXT_MAX_LED];
1989*4882a593Smuzhiyun u16 dump_flag;
1990*4882a593Smuzhiyun #define BNXT_DUMP_LIVE 0
1991*4882a593Smuzhiyun #define BNXT_DUMP_CRASH 1
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun struct bpf_prog *xdp_prog;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* devlink interface and vf-rep structs */
1996*4882a593Smuzhiyun struct devlink *dl;
1997*4882a593Smuzhiyun struct devlink_port dl_port;
1998*4882a593Smuzhiyun enum devlink_eswitch_mode eswitch_mode;
1999*4882a593Smuzhiyun struct bnxt_vf_rep **vf_reps; /* array of vf-rep ptrs */
2000*4882a593Smuzhiyun u16 *cfa_code_map; /* cfa_code -> vf_idx map */
2001*4882a593Smuzhiyun u8 dsn[8];
2002*4882a593Smuzhiyun struct bnxt_tc_info *tc_info;
2003*4882a593Smuzhiyun struct list_head tc_indr_block_list;
2004*4882a593Smuzhiyun struct dentry *debugfs_pdev;
2005*4882a593Smuzhiyun struct device *hwmon_dev;
2006*4882a593Smuzhiyun };
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun #define BNXT_NUM_RX_RING_STATS 8
2009*4882a593Smuzhiyun #define BNXT_NUM_TX_RING_STATS 8
2010*4882a593Smuzhiyun #define BNXT_NUM_TPA_RING_STATS 4
2011*4882a593Smuzhiyun #define BNXT_NUM_TPA_RING_STATS_P5 5
2012*4882a593Smuzhiyun #define BNXT_NUM_TPA_RING_STATS_P5_SR2 6
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun #define BNXT_RING_STATS_SIZE_P5 \
2015*4882a593Smuzhiyun ((BNXT_NUM_RX_RING_STATS + BNXT_NUM_TX_RING_STATS + \
2016*4882a593Smuzhiyun BNXT_NUM_TPA_RING_STATS_P5) * 8)
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun #define BNXT_RING_STATS_SIZE_P5_SR2 \
2019*4882a593Smuzhiyun ((BNXT_NUM_RX_RING_STATS + BNXT_NUM_TX_RING_STATS + \
2020*4882a593Smuzhiyun BNXT_NUM_TPA_RING_STATS_P5_SR2) * 8)
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun #define BNXT_GET_RING_STATS64(sw, counter) \
2023*4882a593Smuzhiyun (*((sw) + offsetof(struct ctx_hw_stats, counter) / 8))
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun #define BNXT_GET_RX_PORT_STATS64(sw, counter) \
2026*4882a593Smuzhiyun (*((sw) + offsetof(struct rx_port_stats, counter) / 8))
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun #define BNXT_GET_TX_PORT_STATS64(sw, counter) \
2029*4882a593Smuzhiyun (*((sw) + offsetof(struct tx_port_stats, counter) / 8))
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun #define BNXT_PORT_STATS_SIZE \
2032*4882a593Smuzhiyun (sizeof(struct rx_port_stats) + sizeof(struct tx_port_stats) + 1024)
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun #define BNXT_TX_PORT_STATS_BYTE_OFFSET \
2035*4882a593Smuzhiyun (sizeof(struct rx_port_stats) + 512)
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun #define BNXT_RX_STATS_OFFSET(counter) \
2038*4882a593Smuzhiyun (offsetof(struct rx_port_stats, counter) / 8)
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun #define BNXT_TX_STATS_OFFSET(counter) \
2041*4882a593Smuzhiyun ((offsetof(struct tx_port_stats, counter) + \
2042*4882a593Smuzhiyun BNXT_TX_PORT_STATS_BYTE_OFFSET) / 8)
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun #define BNXT_RX_STATS_EXT_OFFSET(counter) \
2045*4882a593Smuzhiyun (offsetof(struct rx_port_stats_ext, counter) / 8)
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun #define BNXT_TX_STATS_EXT_OFFSET(counter) \
2048*4882a593Smuzhiyun (offsetof(struct tx_port_stats_ext, counter) / 8)
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun #define BNXT_HW_FEATURE_VLAN_ALL_RX \
2051*4882a593Smuzhiyun (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)
2052*4882a593Smuzhiyun #define BNXT_HW_FEATURE_VLAN_ALL_TX \
2053*4882a593Smuzhiyun (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_STAG_TX)
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun #define I2C_DEV_ADDR_A0 0xa0
2056*4882a593Smuzhiyun #define I2C_DEV_ADDR_A2 0xa2
2057*4882a593Smuzhiyun #define SFF_DIAG_SUPPORT_OFFSET 0x5c
2058*4882a593Smuzhiyun #define SFF_MODULE_ID_SFP 0x3
2059*4882a593Smuzhiyun #define SFF_MODULE_ID_QSFP 0xc
2060*4882a593Smuzhiyun #define SFF_MODULE_ID_QSFP_PLUS 0xd
2061*4882a593Smuzhiyun #define SFF_MODULE_ID_QSFP28 0x11
2062*4882a593Smuzhiyun #define BNXT_MAX_PHY_I2C_RESP_SIZE 64
2063*4882a593Smuzhiyun
bnxt_tx_avail(struct bnxt * bp,struct bnxt_tx_ring_info * txr)2064*4882a593Smuzhiyun static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun /* Tell compiler to fetch tx indices from memory. */
2067*4882a593Smuzhiyun barrier();
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun return bp->tx_ring_size -
2070*4882a593Smuzhiyun ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun #if BITS_PER_LONG == 32
2074*4882a593Smuzhiyun #define writeq(val64, db) \
2075*4882a593Smuzhiyun do { \
2076*4882a593Smuzhiyun spin_lock(&bp->db_lock); \
2077*4882a593Smuzhiyun writel((val64) & 0xffffffff, db); \
2078*4882a593Smuzhiyun writel((val64) >> 32, (db) + 4); \
2079*4882a593Smuzhiyun spin_unlock(&bp->db_lock); \
2080*4882a593Smuzhiyun } while (0)
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun #define writeq_relaxed writeq
2083*4882a593Smuzhiyun #endif
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* For TX and RX ring doorbells with no ordering guarantee*/
bnxt_db_write_relaxed(struct bnxt * bp,struct bnxt_db_info * db,u32 idx)2086*4882a593Smuzhiyun static inline void bnxt_db_write_relaxed(struct bnxt *bp,
2087*4882a593Smuzhiyun struct bnxt_db_info *db, u32 idx)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun if (bp->flags & BNXT_FLAG_CHIP_P5) {
2090*4882a593Smuzhiyun writeq_relaxed(db->db_key64 | idx, db->doorbell);
2091*4882a593Smuzhiyun } else {
2092*4882a593Smuzhiyun u32 db_val = db->db_key32 | idx;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun writel_relaxed(db_val, db->doorbell);
2095*4882a593Smuzhiyun if (bp->flags & BNXT_FLAG_DOUBLE_DB)
2096*4882a593Smuzhiyun writel_relaxed(db_val, db->doorbell);
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun /* For TX and RX ring doorbells */
bnxt_db_write(struct bnxt * bp,struct bnxt_db_info * db,u32 idx)2101*4882a593Smuzhiyun static inline void bnxt_db_write(struct bnxt *bp, struct bnxt_db_info *db,
2102*4882a593Smuzhiyun u32 idx)
2103*4882a593Smuzhiyun {
2104*4882a593Smuzhiyun if (bp->flags & BNXT_FLAG_CHIP_P5) {
2105*4882a593Smuzhiyun writeq(db->db_key64 | idx, db->doorbell);
2106*4882a593Smuzhiyun } else {
2107*4882a593Smuzhiyun u32 db_val = db->db_key32 | idx;
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun writel(db_val, db->doorbell);
2110*4882a593Smuzhiyun if (bp->flags & BNXT_FLAG_DOUBLE_DB)
2111*4882a593Smuzhiyun writel(db_val, db->doorbell);
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
bnxt_cfa_hwrm_message(u16 req_type)2115*4882a593Smuzhiyun static inline bool bnxt_cfa_hwrm_message(u16 req_type)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun switch (req_type) {
2118*4882a593Smuzhiyun case HWRM_CFA_ENCAP_RECORD_ALLOC:
2119*4882a593Smuzhiyun case HWRM_CFA_ENCAP_RECORD_FREE:
2120*4882a593Smuzhiyun case HWRM_CFA_DECAP_FILTER_ALLOC:
2121*4882a593Smuzhiyun case HWRM_CFA_DECAP_FILTER_FREE:
2122*4882a593Smuzhiyun case HWRM_CFA_EM_FLOW_ALLOC:
2123*4882a593Smuzhiyun case HWRM_CFA_EM_FLOW_FREE:
2124*4882a593Smuzhiyun case HWRM_CFA_EM_FLOW_CFG:
2125*4882a593Smuzhiyun case HWRM_CFA_FLOW_ALLOC:
2126*4882a593Smuzhiyun case HWRM_CFA_FLOW_FREE:
2127*4882a593Smuzhiyun case HWRM_CFA_FLOW_INFO:
2128*4882a593Smuzhiyun case HWRM_CFA_FLOW_FLUSH:
2129*4882a593Smuzhiyun case HWRM_CFA_FLOW_STATS:
2130*4882a593Smuzhiyun case HWRM_CFA_METER_PROFILE_ALLOC:
2131*4882a593Smuzhiyun case HWRM_CFA_METER_PROFILE_FREE:
2132*4882a593Smuzhiyun case HWRM_CFA_METER_PROFILE_CFG:
2133*4882a593Smuzhiyun case HWRM_CFA_METER_INSTANCE_ALLOC:
2134*4882a593Smuzhiyun case HWRM_CFA_METER_INSTANCE_FREE:
2135*4882a593Smuzhiyun return true;
2136*4882a593Smuzhiyun default:
2137*4882a593Smuzhiyun return false;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
bnxt_kong_hwrm_message(struct bnxt * bp,struct input * req)2141*4882a593Smuzhiyun static inline bool bnxt_kong_hwrm_message(struct bnxt *bp, struct input *req)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun return (bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL &&
2144*4882a593Smuzhiyun bnxt_cfa_hwrm_message(le16_to_cpu(req->req_type)));
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun
bnxt_hwrm_kong_chnl(struct bnxt * bp,struct input * req)2147*4882a593Smuzhiyun static inline bool bnxt_hwrm_kong_chnl(struct bnxt *bp, struct input *req)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun return (bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL &&
2150*4882a593Smuzhiyun req->resp_addr == cpu_to_le64(bp->hwrm_cmd_kong_resp_dma_addr));
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun
bnxt_get_hwrm_resp_addr(struct bnxt * bp,void * req)2153*4882a593Smuzhiyun static inline void *bnxt_get_hwrm_resp_addr(struct bnxt *bp, void *req)
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun if (bnxt_hwrm_kong_chnl(bp, (struct input *)req))
2156*4882a593Smuzhiyun return bp->hwrm_cmd_kong_resp_addr;
2157*4882a593Smuzhiyun else
2158*4882a593Smuzhiyun return bp->hwrm_cmd_resp_addr;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun
bnxt_get_hwrm_seq_id(struct bnxt * bp,u16 dst)2161*4882a593Smuzhiyun static inline u16 bnxt_get_hwrm_seq_id(struct bnxt *bp, u16 dst)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun u16 seq_id;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun if (dst == BNXT_HWRM_CHNL_CHIMP)
2166*4882a593Smuzhiyun seq_id = bp->hwrm_cmd_seq++;
2167*4882a593Smuzhiyun else
2168*4882a593Smuzhiyun seq_id = bp->hwrm_cmd_kong_seq++;
2169*4882a593Smuzhiyun return seq_id;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun extern const u16 bnxt_lhint_arr[];
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
2175*4882a593Smuzhiyun u16 prod, gfp_t gfp);
2176*4882a593Smuzhiyun void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
2177*4882a593Smuzhiyun u32 bnxt_fw_health_readl(struct bnxt *bp, int reg_idx);
2178*4882a593Smuzhiyun void bnxt_set_tpa_flags(struct bnxt *bp);
2179*4882a593Smuzhiyun void bnxt_set_ring_params(struct bnxt *);
2180*4882a593Smuzhiyun int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
2181*4882a593Smuzhiyun void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
2182*4882a593Smuzhiyun int _hwrm_send_message(struct bnxt *, void *, u32, int);
2183*4882a593Smuzhiyun int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 len, int timeout);
2184*4882a593Smuzhiyun int hwrm_send_message(struct bnxt *, void *, u32, int);
2185*4882a593Smuzhiyun int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
2186*4882a593Smuzhiyun int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp, unsigned long *bmap,
2187*4882a593Smuzhiyun int bmap_size, bool async_only);
2188*4882a593Smuzhiyun int bnxt_get_nr_rss_ctxs(struct bnxt *bp, int rx_rings);
2189*4882a593Smuzhiyun int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
2190*4882a593Smuzhiyun int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
2191*4882a593Smuzhiyun int bnxt_nq_rings_in_use(struct bnxt *bp);
2192*4882a593Smuzhiyun int bnxt_hwrm_set_coal(struct bnxt *);
2193*4882a593Smuzhiyun unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
2194*4882a593Smuzhiyun unsigned int bnxt_get_avail_stat_ctxs_for_en(struct bnxt *bp);
2195*4882a593Smuzhiyun unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
2196*4882a593Smuzhiyun unsigned int bnxt_get_avail_cp_rings_for_en(struct bnxt *bp);
2197*4882a593Smuzhiyun int bnxt_get_avail_msix(struct bnxt *bp, int num);
2198*4882a593Smuzhiyun int bnxt_reserve_rings(struct bnxt *bp, bool irq_re_init);
2199*4882a593Smuzhiyun void bnxt_tx_disable(struct bnxt *bp);
2200*4882a593Smuzhiyun void bnxt_tx_enable(struct bnxt *bp);
2201*4882a593Smuzhiyun int bnxt_update_link(struct bnxt *bp, bool chng_link_state);
2202*4882a593Smuzhiyun int bnxt_hwrm_set_pause(struct bnxt *);
2203*4882a593Smuzhiyun int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
2204*4882a593Smuzhiyun int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp);
2205*4882a593Smuzhiyun int bnxt_hwrm_free_wol_fltr(struct bnxt *bp);
2206*4882a593Smuzhiyun int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all);
2207*4882a593Smuzhiyun int bnxt_hwrm_fw_set_time(struct bnxt *);
2208*4882a593Smuzhiyun int bnxt_open_nic(struct bnxt *, bool, bool);
2209*4882a593Smuzhiyun int bnxt_half_open_nic(struct bnxt *bp);
2210*4882a593Smuzhiyun void bnxt_half_close_nic(struct bnxt *bp);
2211*4882a593Smuzhiyun int bnxt_close_nic(struct bnxt *, bool, bool);
2212*4882a593Smuzhiyun int bnxt_dbg_hwrm_rd_reg(struct bnxt *bp, u32 reg_off, u16 num_words,
2213*4882a593Smuzhiyun u32 *reg_buf);
2214*4882a593Smuzhiyun void bnxt_fw_exception(struct bnxt *bp);
2215*4882a593Smuzhiyun void bnxt_fw_reset(struct bnxt *bp);
2216*4882a593Smuzhiyun int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
2217*4882a593Smuzhiyun int tx_xdp);
2218*4882a593Smuzhiyun int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
2219*4882a593Smuzhiyun int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
2220*4882a593Smuzhiyun int bnxt_restore_pf_fw_resources(struct bnxt *bp);
2221*4882a593Smuzhiyun int bnxt_get_port_parent_id(struct net_device *dev,
2222*4882a593Smuzhiyun struct netdev_phys_item_id *ppid);
2223*4882a593Smuzhiyun void bnxt_dim_work(struct work_struct *work);
2224*4882a593Smuzhiyun int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi);
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun #endif
2227