1*4882a593Smuzhiyun /* bnx2x_sp.c: Qlogic Everest network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright 2011-2013 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2014 QLogic Corporation
5*4882a593Smuzhiyun * All rights reserved
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Unless you and Qlogic execute a separate written software license
8*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you
9*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2, available
10*4882a593Smuzhiyun * at http://www.gnu.org/licenses/gpl-2.0.html (the "GPL").
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this
13*4882a593Smuzhiyun * software in any way with any other Qlogic software provided under a
14*4882a593Smuzhiyun * license other than the GPL, without Qlogic's express prior written
15*4882a593Smuzhiyun * consent.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
18*4882a593Smuzhiyun * Written by: Vladislav Zolotarov
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/crc32.h>
26*4882a593Smuzhiyun #include <linux/netdevice.h>
27*4882a593Smuzhiyun #include <linux/etherdevice.h>
28*4882a593Smuzhiyun #include <linux/crc32c.h>
29*4882a593Smuzhiyun #include "bnx2x.h"
30*4882a593Smuzhiyun #include "bnx2x_cmn.h"
31*4882a593Smuzhiyun #include "bnx2x_sp.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define BNX2X_MAX_EMUL_MULTI 16
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /**** Exe Queue interfaces ****/
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /**
38*4882a593Smuzhiyun * bnx2x_exe_queue_init - init the Exe Queue object
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * @bp: driver handle
41*4882a593Smuzhiyun * @o: pointer to the object
42*4882a593Smuzhiyun * @exe_len: length
43*4882a593Smuzhiyun * @owner: pointer to the owner
44*4882a593Smuzhiyun * @validate: validate function pointer
45*4882a593Smuzhiyun * @remove: remove function pointer
46*4882a593Smuzhiyun * @optimize: optimize function pointer
47*4882a593Smuzhiyun * @exec: execute function pointer
48*4882a593Smuzhiyun * @get: get function pointer
49*4882a593Smuzhiyun */
bnx2x_exe_queue_init(struct bnx2x * bp,struct bnx2x_exe_queue_obj * o,int exe_len,union bnx2x_qable_obj * owner,exe_q_validate validate,exe_q_remove remove,exe_q_optimize optimize,exe_q_execute exec,exe_q_get get)50*4882a593Smuzhiyun static inline void bnx2x_exe_queue_init(struct bnx2x *bp,
51*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
52*4882a593Smuzhiyun int exe_len,
53*4882a593Smuzhiyun union bnx2x_qable_obj *owner,
54*4882a593Smuzhiyun exe_q_validate validate,
55*4882a593Smuzhiyun exe_q_remove remove,
56*4882a593Smuzhiyun exe_q_optimize optimize,
57*4882a593Smuzhiyun exe_q_execute exec,
58*4882a593Smuzhiyun exe_q_get get)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun memset(o, 0, sizeof(*o));
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun INIT_LIST_HEAD(&o->exe_queue);
63*4882a593Smuzhiyun INIT_LIST_HEAD(&o->pending_comp);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun spin_lock_init(&o->lock);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun o->exe_chunk_len = exe_len;
68*4882a593Smuzhiyun o->owner = owner;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Owner specific callbacks */
71*4882a593Smuzhiyun o->validate = validate;
72*4882a593Smuzhiyun o->remove = remove;
73*4882a593Smuzhiyun o->optimize = optimize;
74*4882a593Smuzhiyun o->execute = exec;
75*4882a593Smuzhiyun o->get = get;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Setup the execution queue with the chunk length of %d\n",
78*4882a593Smuzhiyun exe_len);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
bnx2x_exe_queue_free_elem(struct bnx2x * bp,struct bnx2x_exeq_elem * elem)81*4882a593Smuzhiyun static inline void bnx2x_exe_queue_free_elem(struct bnx2x *bp,
82*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Deleting an exe_queue element\n");
85*4882a593Smuzhiyun kfree(elem);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
bnx2x_exe_queue_length(struct bnx2x_exe_queue_obj * o)88*4882a593Smuzhiyun static inline int bnx2x_exe_queue_length(struct bnx2x_exe_queue_obj *o)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem;
91*4882a593Smuzhiyun int cnt = 0;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun spin_lock_bh(&o->lock);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun list_for_each_entry(elem, &o->exe_queue, link)
96*4882a593Smuzhiyun cnt++;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun spin_unlock_bh(&o->lock);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return cnt;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /**
104*4882a593Smuzhiyun * bnx2x_exe_queue_add - add a new element to the execution queue
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun * @bp: driver handle
107*4882a593Smuzhiyun * @o: queue
108*4882a593Smuzhiyun * @elem: new command to add
109*4882a593Smuzhiyun * @restore: true - do not optimize the command
110*4882a593Smuzhiyun *
111*4882a593Smuzhiyun * If the element is optimized or is illegal, frees it.
112*4882a593Smuzhiyun */
bnx2x_exe_queue_add(struct bnx2x * bp,struct bnx2x_exe_queue_obj * o,struct bnx2x_exeq_elem * elem,bool restore)113*4882a593Smuzhiyun static inline int bnx2x_exe_queue_add(struct bnx2x *bp,
114*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
115*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem,
116*4882a593Smuzhiyun bool restore)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun int rc;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun spin_lock_bh(&o->lock);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (!restore) {
123*4882a593Smuzhiyun /* Try to cancel this element queue */
124*4882a593Smuzhiyun rc = o->optimize(bp, o->owner, elem);
125*4882a593Smuzhiyun if (rc)
126*4882a593Smuzhiyun goto free_and_exit;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Check if this request is ok */
129*4882a593Smuzhiyun rc = o->validate(bp, o->owner, elem);
130*4882a593Smuzhiyun if (rc) {
131*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Preamble failed: %d\n", rc);
132*4882a593Smuzhiyun goto free_and_exit;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* If so, add it to the execution queue */
137*4882a593Smuzhiyun list_add_tail(&elem->link, &o->exe_queue);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun spin_unlock_bh(&o->lock);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun free_and_exit:
144*4882a593Smuzhiyun bnx2x_exe_queue_free_elem(bp, elem);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun spin_unlock_bh(&o->lock);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return rc;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
__bnx2x_exe_queue_reset_pending(struct bnx2x * bp,struct bnx2x_exe_queue_obj * o)151*4882a593Smuzhiyun static inline void __bnx2x_exe_queue_reset_pending(
152*4882a593Smuzhiyun struct bnx2x *bp,
153*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun while (!list_empty(&o->pending_comp)) {
158*4882a593Smuzhiyun elem = list_first_entry(&o->pending_comp,
159*4882a593Smuzhiyun struct bnx2x_exeq_elem, link);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun list_del(&elem->link);
162*4882a593Smuzhiyun bnx2x_exe_queue_free_elem(bp, elem);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun * bnx2x_exe_queue_step - execute one execution chunk atomically
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun * @bp: driver handle
170*4882a593Smuzhiyun * @o: queue
171*4882a593Smuzhiyun * @ramrod_flags: flags
172*4882a593Smuzhiyun *
173*4882a593Smuzhiyun * (Should be called while holding the exe_queue->lock).
174*4882a593Smuzhiyun */
bnx2x_exe_queue_step(struct bnx2x * bp,struct bnx2x_exe_queue_obj * o,unsigned long * ramrod_flags)175*4882a593Smuzhiyun static inline int bnx2x_exe_queue_step(struct bnx2x *bp,
176*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
177*4882a593Smuzhiyun unsigned long *ramrod_flags)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem, spacer;
180*4882a593Smuzhiyun int cur_len = 0, rc;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun memset(&spacer, 0, sizeof(spacer));
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Next step should not be performed until the current is finished,
185*4882a593Smuzhiyun * unless a DRV_CLEAR_ONLY bit is set. In this case we just want to
186*4882a593Smuzhiyun * properly clear object internals without sending any command to the FW
187*4882a593Smuzhiyun * which also implies there won't be any completion to clear the
188*4882a593Smuzhiyun * 'pending' list.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun if (!list_empty(&o->pending_comp)) {
191*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
192*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: resetting a pending_comp list\n");
193*4882a593Smuzhiyun __bnx2x_exe_queue_reset_pending(bp, o);
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun return 1;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Run through the pending commands list and create a next
200*4882a593Smuzhiyun * execution chunk.
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun while (!list_empty(&o->exe_queue)) {
203*4882a593Smuzhiyun elem = list_first_entry(&o->exe_queue, struct bnx2x_exeq_elem,
204*4882a593Smuzhiyun link);
205*4882a593Smuzhiyun WARN_ON(!elem->cmd_len);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (cur_len + elem->cmd_len <= o->exe_chunk_len) {
208*4882a593Smuzhiyun cur_len += elem->cmd_len;
209*4882a593Smuzhiyun /* Prevent from both lists being empty when moving an
210*4882a593Smuzhiyun * element. This will allow the call of
211*4882a593Smuzhiyun * bnx2x_exe_queue_empty() without locking.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun list_add_tail(&spacer.link, &o->pending_comp);
214*4882a593Smuzhiyun mb();
215*4882a593Smuzhiyun list_move_tail(&elem->link, &o->pending_comp);
216*4882a593Smuzhiyun list_del(&spacer.link);
217*4882a593Smuzhiyun } else
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Sanity check */
222*4882a593Smuzhiyun if (!cur_len)
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rc = o->execute(bp, o->owner, &o->pending_comp, ramrod_flags);
226*4882a593Smuzhiyun if (rc < 0)
227*4882a593Smuzhiyun /* In case of an error return the commands back to the queue
228*4882a593Smuzhiyun * and reset the pending_comp.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun list_splice_init(&o->pending_comp, &o->exe_queue);
231*4882a593Smuzhiyun else if (!rc)
232*4882a593Smuzhiyun /* If zero is returned, means there are no outstanding pending
233*4882a593Smuzhiyun * completions and we may dismiss the pending list.
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun __bnx2x_exe_queue_reset_pending(bp, o);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return rc;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
bnx2x_exe_queue_empty(struct bnx2x_exe_queue_obj * o)240*4882a593Smuzhiyun static inline bool bnx2x_exe_queue_empty(struct bnx2x_exe_queue_obj *o)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun bool empty = list_empty(&o->exe_queue);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Don't reorder!!! */
245*4882a593Smuzhiyun mb();
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return empty && list_empty(&o->pending_comp);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
bnx2x_exe_queue_alloc_elem(struct bnx2x * bp)250*4882a593Smuzhiyun static inline struct bnx2x_exeq_elem *bnx2x_exe_queue_alloc_elem(
251*4882a593Smuzhiyun struct bnx2x *bp)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Allocating a new exe_queue element\n");
254*4882a593Smuzhiyun return kzalloc(sizeof(struct bnx2x_exeq_elem), GFP_ATOMIC);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /************************ raw_obj functions ***********************************/
bnx2x_raw_check_pending(struct bnx2x_raw_obj * o)258*4882a593Smuzhiyun static bool bnx2x_raw_check_pending(struct bnx2x_raw_obj *o)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return !!test_bit(o->state, o->pstate);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
bnx2x_raw_clear_pending(struct bnx2x_raw_obj * o)263*4882a593Smuzhiyun static void bnx2x_raw_clear_pending(struct bnx2x_raw_obj *o)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun smp_mb__before_atomic();
266*4882a593Smuzhiyun clear_bit(o->state, o->pstate);
267*4882a593Smuzhiyun smp_mb__after_atomic();
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
bnx2x_raw_set_pending(struct bnx2x_raw_obj * o)270*4882a593Smuzhiyun static void bnx2x_raw_set_pending(struct bnx2x_raw_obj *o)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun smp_mb__before_atomic();
273*4882a593Smuzhiyun set_bit(o->state, o->pstate);
274*4882a593Smuzhiyun smp_mb__after_atomic();
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /**
278*4882a593Smuzhiyun * bnx2x_state_wait - wait until the given bit(state) is cleared
279*4882a593Smuzhiyun *
280*4882a593Smuzhiyun * @bp: device handle
281*4882a593Smuzhiyun * @state: state which is to be cleared
282*4882a593Smuzhiyun * @pstate: state buffer
283*4882a593Smuzhiyun *
284*4882a593Smuzhiyun */
bnx2x_state_wait(struct bnx2x * bp,int state,unsigned long * pstate)285*4882a593Smuzhiyun static inline int bnx2x_state_wait(struct bnx2x *bp, int state,
286*4882a593Smuzhiyun unsigned long *pstate)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun /* can take a while if any port is running */
289*4882a593Smuzhiyun int cnt = 5000;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (CHIP_REV_IS_EMUL(bp))
292*4882a593Smuzhiyun cnt *= 20;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "waiting for state to become %d\n", state);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun might_sleep();
297*4882a593Smuzhiyun while (cnt--) {
298*4882a593Smuzhiyun if (!test_bit(state, pstate)) {
299*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
300*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "exit (cnt %d)\n", 5000 - cnt);
301*4882a593Smuzhiyun #endif
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun usleep_range(1000, 2000);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (bp->panic)
308*4882a593Smuzhiyun return -EIO;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* timeout! */
312*4882a593Smuzhiyun BNX2X_ERR("timeout waiting for state %d\n", state);
313*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
314*4882a593Smuzhiyun bnx2x_panic();
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return -EBUSY;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
bnx2x_raw_wait(struct bnx2x * bp,struct bnx2x_raw_obj * raw)320*4882a593Smuzhiyun static int bnx2x_raw_wait(struct bnx2x *bp, struct bnx2x_raw_obj *raw)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return bnx2x_state_wait(bp, raw->state, raw->pstate);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /***************** Classification verbs: Set/Del MAC/VLAN/VLAN-MAC ************/
326*4882a593Smuzhiyun /* credit handling callbacks */
bnx2x_get_cam_offset_mac(struct bnx2x_vlan_mac_obj * o,int * offset)327*4882a593Smuzhiyun static bool bnx2x_get_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int *offset)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun WARN_ON(!mp);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return mp->get_entry(mp, offset);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
bnx2x_get_credit_mac(struct bnx2x_vlan_mac_obj * o)336*4882a593Smuzhiyun static bool bnx2x_get_credit_mac(struct bnx2x_vlan_mac_obj *o)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun WARN_ON(!mp);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return mp->get(mp, 1);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
bnx2x_get_cam_offset_vlan(struct bnx2x_vlan_mac_obj * o,int * offset)345*4882a593Smuzhiyun static bool bnx2x_get_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int *offset)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun WARN_ON(!vp);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return vp->get_entry(vp, offset);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
bnx2x_get_credit_vlan(struct bnx2x_vlan_mac_obj * o)354*4882a593Smuzhiyun static bool bnx2x_get_credit_vlan(struct bnx2x_vlan_mac_obj *o)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun WARN_ON(!vp);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return vp->get(vp, 1);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
bnx2x_get_credit_vlan_mac(struct bnx2x_vlan_mac_obj * o)363*4882a593Smuzhiyun static bool bnx2x_get_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
366*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!mp->get(mp, 1))
369*4882a593Smuzhiyun return false;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!vp->get(vp, 1)) {
372*4882a593Smuzhiyun mp->put(mp, 1);
373*4882a593Smuzhiyun return false;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun return true;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
bnx2x_put_cam_offset_mac(struct bnx2x_vlan_mac_obj * o,int offset)379*4882a593Smuzhiyun static bool bnx2x_put_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int offset)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return mp->put_entry(mp, offset);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
bnx2x_put_credit_mac(struct bnx2x_vlan_mac_obj * o)386*4882a593Smuzhiyun static bool bnx2x_put_credit_mac(struct bnx2x_vlan_mac_obj *o)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return mp->put(mp, 1);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
bnx2x_put_cam_offset_vlan(struct bnx2x_vlan_mac_obj * o,int offset)393*4882a593Smuzhiyun static bool bnx2x_put_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int offset)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return vp->put_entry(vp, offset);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
bnx2x_put_credit_vlan(struct bnx2x_vlan_mac_obj * o)400*4882a593Smuzhiyun static bool bnx2x_put_credit_vlan(struct bnx2x_vlan_mac_obj *o)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return vp->put(vp, 1);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
bnx2x_put_credit_vlan_mac(struct bnx2x_vlan_mac_obj * o)407*4882a593Smuzhiyun static bool bnx2x_put_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *mp = o->macs_pool;
410*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!mp->put(mp, 1))
413*4882a593Smuzhiyun return false;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (!vp->put(vp, 1)) {
416*4882a593Smuzhiyun mp->get(mp, 1);
417*4882a593Smuzhiyun return false;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return true;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /**
424*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_write_trylock - try getting the vlan mac writer lock
425*4882a593Smuzhiyun *
426*4882a593Smuzhiyun * @bp: device handle
427*4882a593Smuzhiyun * @o: vlan_mac object
428*4882a593Smuzhiyun *
429*4882a593Smuzhiyun * Context: Non-blocking implementation; should be called under execution
430*4882a593Smuzhiyun * queue lock.
431*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_write_trylock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)432*4882a593Smuzhiyun static int __bnx2x_vlan_mac_h_write_trylock(struct bnx2x *bp,
433*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun if (o->head_reader) {
436*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock writer - There are readers; Busy\n");
437*4882a593Smuzhiyun return -EBUSY;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock writer - Taken\n");
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /**
445*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_exec_pending - execute step instead of a previous step
446*4882a593Smuzhiyun *
447*4882a593Smuzhiyun * @bp: device handle
448*4882a593Smuzhiyun * @o: vlan_mac object
449*4882a593Smuzhiyun *
450*4882a593Smuzhiyun * details Should be called under execution queue lock; notice it might release
451*4882a593Smuzhiyun * and reclaim it during its run.
452*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_exec_pending(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)453*4882a593Smuzhiyun static void __bnx2x_vlan_mac_h_exec_pending(struct bnx2x *bp,
454*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun int rc;
457*4882a593Smuzhiyun unsigned long ramrod_flags = o->saved_ramrod_flags;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock execute pending command with ramrod flags %lu\n",
460*4882a593Smuzhiyun ramrod_flags);
461*4882a593Smuzhiyun o->head_exe_request = false;
462*4882a593Smuzhiyun o->saved_ramrod_flags = 0;
463*4882a593Smuzhiyun rc = bnx2x_exe_queue_step(bp, &o->exe_queue, &ramrod_flags);
464*4882a593Smuzhiyun if ((rc != 0) && (rc != 1)) {
465*4882a593Smuzhiyun BNX2X_ERR("execution of pending commands failed with rc %d\n",
466*4882a593Smuzhiyun rc);
467*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
468*4882a593Smuzhiyun bnx2x_panic();
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /**
474*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_pend - Pend an execution step which couldn't run
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * @bp: device handle
477*4882a593Smuzhiyun * @o: vlan_mac object
478*4882a593Smuzhiyun * @ramrod_flags: ramrod flags of missed execution
479*4882a593Smuzhiyun *
480*4882a593Smuzhiyun * Context: Should be called under execution queue lock.
481*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_pend(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,unsigned long ramrod_flags)482*4882a593Smuzhiyun static void __bnx2x_vlan_mac_h_pend(struct bnx2x *bp,
483*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
484*4882a593Smuzhiyun unsigned long ramrod_flags)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun o->head_exe_request = true;
487*4882a593Smuzhiyun o->saved_ramrod_flags = ramrod_flags;
488*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Placing pending execution with ramrod flags %lu\n",
489*4882a593Smuzhiyun ramrod_flags);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /**
493*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_write_unlock - unlock the vlan mac head list writer lock
494*4882a593Smuzhiyun *
495*4882a593Smuzhiyun * @bp: device handle
496*4882a593Smuzhiyun * @o: vlan_mac object
497*4882a593Smuzhiyun *
498*4882a593Smuzhiyun * Context: Should be called under execution queue lock. Notice if a pending
499*4882a593Smuzhiyun * execution exists, it would perform it - possibly releasing and
500*4882a593Smuzhiyun * reclaiming the execution queue lock.
501*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_write_unlock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)502*4882a593Smuzhiyun static void __bnx2x_vlan_mac_h_write_unlock(struct bnx2x *bp,
503*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun /* It's possible a new pending execution was added since this writer
506*4882a593Smuzhiyun * executed. If so, execute again. [Ad infinitum]
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun while (o->head_exe_request) {
509*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock - writer release encountered a pending request\n");
510*4882a593Smuzhiyun __bnx2x_vlan_mac_h_exec_pending(bp, o);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /**
516*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_read_lock - lock the vlan mac head list reader lock
517*4882a593Smuzhiyun *
518*4882a593Smuzhiyun * @bp: device handle
519*4882a593Smuzhiyun * @o: vlan_mac object
520*4882a593Smuzhiyun *
521*4882a593Smuzhiyun * Context: Should be called under the execution queue lock. May sleep. May
522*4882a593Smuzhiyun * release and reclaim execution queue lock during its run.
523*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_read_lock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)524*4882a593Smuzhiyun static int __bnx2x_vlan_mac_h_read_lock(struct bnx2x *bp,
525*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun /* If we got here, we're holding lock --> no WRITER exists */
528*4882a593Smuzhiyun o->head_reader++;
529*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock - locked reader - number %d\n",
530*4882a593Smuzhiyun o->head_reader);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /**
536*4882a593Smuzhiyun * bnx2x_vlan_mac_h_read_lock - lock the vlan mac head list reader lock
537*4882a593Smuzhiyun *
538*4882a593Smuzhiyun * @bp: device handle
539*4882a593Smuzhiyun * @o: vlan_mac object
540*4882a593Smuzhiyun *
541*4882a593Smuzhiyun * Context: May sleep. Claims and releases execution queue lock during its run.
542*4882a593Smuzhiyun */
bnx2x_vlan_mac_h_read_lock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)543*4882a593Smuzhiyun int bnx2x_vlan_mac_h_read_lock(struct bnx2x *bp,
544*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun int rc;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun spin_lock_bh(&o->exe_queue.lock);
549*4882a593Smuzhiyun rc = __bnx2x_vlan_mac_h_read_lock(bp, o);
550*4882a593Smuzhiyun spin_unlock_bh(&o->exe_queue.lock);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return rc;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /**
556*4882a593Smuzhiyun * __bnx2x_vlan_mac_h_read_unlock - unlock the vlan mac head list reader lock
557*4882a593Smuzhiyun *
558*4882a593Smuzhiyun * @bp: device handle
559*4882a593Smuzhiyun * @o: vlan_mac object
560*4882a593Smuzhiyun *
561*4882a593Smuzhiyun * Context: Should be called under execution queue lock. Notice if a pending
562*4882a593Smuzhiyun * execution exists, it would be performed if this was the last
563*4882a593Smuzhiyun * reader. possibly releasing and reclaiming the execution queue lock.
564*4882a593Smuzhiyun */
__bnx2x_vlan_mac_h_read_unlock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)565*4882a593Smuzhiyun static void __bnx2x_vlan_mac_h_read_unlock(struct bnx2x *bp,
566*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun if (!o->head_reader) {
569*4882a593Smuzhiyun BNX2X_ERR("Need to release vlan mac reader lock, but lock isn't taken\n");
570*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
571*4882a593Smuzhiyun bnx2x_panic();
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun } else {
574*4882a593Smuzhiyun o->head_reader--;
575*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock - decreased readers to %d\n",
576*4882a593Smuzhiyun o->head_reader);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* It's possible a new pending execution was added, and that this reader
580*4882a593Smuzhiyun * was last - if so we need to execute the command.
581*4882a593Smuzhiyun */
582*4882a593Smuzhiyun if (!o->head_reader && o->head_exe_request) {
583*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_lock - reader release encountered a pending request\n");
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* Writer release will do the trick */
586*4882a593Smuzhiyun __bnx2x_vlan_mac_h_write_unlock(bp, o);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /**
591*4882a593Smuzhiyun * bnx2x_vlan_mac_h_read_unlock - unlock the vlan mac head list reader lock
592*4882a593Smuzhiyun *
593*4882a593Smuzhiyun * @bp: device handle
594*4882a593Smuzhiyun * @o: vlan_mac object
595*4882a593Smuzhiyun *
596*4882a593Smuzhiyun * Context: Notice if a pending execution exists, it would be performed if this
597*4882a593Smuzhiyun * was the last reader. Claims and releases the execution queue lock
598*4882a593Smuzhiyun * during its run.
599*4882a593Smuzhiyun */
bnx2x_vlan_mac_h_read_unlock(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)600*4882a593Smuzhiyun void bnx2x_vlan_mac_h_read_unlock(struct bnx2x *bp,
601*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun spin_lock_bh(&o->exe_queue.lock);
604*4882a593Smuzhiyun __bnx2x_vlan_mac_h_read_unlock(bp, o);
605*4882a593Smuzhiyun spin_unlock_bh(&o->exe_queue.lock);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
bnx2x_get_n_elements(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,int n,u8 * base,u8 stride,u8 size)608*4882a593Smuzhiyun static int bnx2x_get_n_elements(struct bnx2x *bp, struct bnx2x_vlan_mac_obj *o,
609*4882a593Smuzhiyun int n, u8 *base, u8 stride, u8 size)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
612*4882a593Smuzhiyun u8 *next = base;
613*4882a593Smuzhiyun int counter = 0;
614*4882a593Smuzhiyun int read_lock;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "get_n_elements - taking vlan_mac_lock (reader)\n");
617*4882a593Smuzhiyun read_lock = bnx2x_vlan_mac_h_read_lock(bp, o);
618*4882a593Smuzhiyun if (read_lock != 0)
619*4882a593Smuzhiyun BNX2X_ERR("get_n_elements failed to get vlan mac reader lock; Access without lock\n");
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* traverse list */
622*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link) {
623*4882a593Smuzhiyun if (counter < n) {
624*4882a593Smuzhiyun memcpy(next, &pos->u, size);
625*4882a593Smuzhiyun counter++;
626*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "copied element number %d to address %p element was:\n",
627*4882a593Smuzhiyun counter, next);
628*4882a593Smuzhiyun next += stride + size;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (read_lock == 0) {
633*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "get_n_elements - releasing vlan_mac_lock (reader)\n");
634*4882a593Smuzhiyun bnx2x_vlan_mac_h_read_unlock(bp, o);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun return counter * ETH_ALEN;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* check_add() callbacks */
bnx2x_check_mac_add(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)641*4882a593Smuzhiyun static int bnx2x_check_mac_add(struct bnx2x *bp,
642*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
643*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking MAC %pM for ADD command\n", data->mac.mac);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (!is_valid_ether_addr(data->mac.mac))
650*4882a593Smuzhiyun return -EINVAL;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Check if a requested MAC already exists */
653*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
654*4882a593Smuzhiyun if (ether_addr_equal(data->mac.mac, pos->u.mac.mac) &&
655*4882a593Smuzhiyun (data->mac.is_inner_mac == pos->u.mac.is_inner_mac))
656*4882a593Smuzhiyun return -EEXIST;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
bnx2x_check_vlan_add(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)661*4882a593Smuzhiyun static int bnx2x_check_vlan_add(struct bnx2x *bp,
662*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
663*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking VLAN %d for ADD command\n", data->vlan.vlan);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
670*4882a593Smuzhiyun if (data->vlan.vlan == pos->u.vlan.vlan)
671*4882a593Smuzhiyun return -EEXIST;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
bnx2x_check_vlan_mac_add(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)676*4882a593Smuzhiyun static int bnx2x_check_vlan_mac_add(struct bnx2x *bp,
677*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
678*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for ADD command\n",
683*4882a593Smuzhiyun data->vlan_mac.mac, data->vlan_mac.vlan);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
686*4882a593Smuzhiyun if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
687*4882a593Smuzhiyun (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
688*4882a593Smuzhiyun ETH_ALEN)) &&
689*4882a593Smuzhiyun (data->vlan_mac.is_inner_mac ==
690*4882a593Smuzhiyun pos->u.vlan_mac.is_inner_mac))
691*4882a593Smuzhiyun return -EEXIST;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* check_del() callbacks */
697*4882a593Smuzhiyun static struct bnx2x_vlan_mac_registry_elem *
bnx2x_check_mac_del(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)698*4882a593Smuzhiyun bnx2x_check_mac_del(struct bnx2x *bp,
699*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
700*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking MAC %pM for DEL command\n", data->mac.mac);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
707*4882a593Smuzhiyun if (ether_addr_equal(data->mac.mac, pos->u.mac.mac) &&
708*4882a593Smuzhiyun (data->mac.is_inner_mac == pos->u.mac.is_inner_mac))
709*4882a593Smuzhiyun return pos;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun return NULL;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static struct bnx2x_vlan_mac_registry_elem *
bnx2x_check_vlan_del(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)715*4882a593Smuzhiyun bnx2x_check_vlan_del(struct bnx2x *bp,
716*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
717*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking VLAN %d for DEL command\n", data->vlan.vlan);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
724*4882a593Smuzhiyun if (data->vlan.vlan == pos->u.vlan.vlan)
725*4882a593Smuzhiyun return pos;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return NULL;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static struct bnx2x_vlan_mac_registry_elem *
bnx2x_check_vlan_mac_del(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union bnx2x_classification_ramrod_data * data)731*4882a593Smuzhiyun bnx2x_check_vlan_mac_del(struct bnx2x *bp,
732*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
733*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for DEL command\n",
738*4882a593Smuzhiyun data->vlan_mac.mac, data->vlan_mac.vlan);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link)
741*4882a593Smuzhiyun if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
742*4882a593Smuzhiyun (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
743*4882a593Smuzhiyun ETH_ALEN)) &&
744*4882a593Smuzhiyun (data->vlan_mac.is_inner_mac ==
745*4882a593Smuzhiyun pos->u.vlan_mac.is_inner_mac))
746*4882a593Smuzhiyun return pos;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return NULL;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* check_move() callback */
bnx2x_check_move(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * src_o,struct bnx2x_vlan_mac_obj * dst_o,union bnx2x_classification_ramrod_data * data)752*4882a593Smuzhiyun static bool bnx2x_check_move(struct bnx2x *bp,
753*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *src_o,
754*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *dst_o,
755*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
758*4882a593Smuzhiyun int rc;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Check if we can delete the requested configuration from the first
761*4882a593Smuzhiyun * object.
762*4882a593Smuzhiyun */
763*4882a593Smuzhiyun pos = src_o->check_del(bp, src_o, data);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* check if configuration can be added */
766*4882a593Smuzhiyun rc = dst_o->check_add(bp, dst_o, data);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* If this classification can not be added (is already set)
769*4882a593Smuzhiyun * or can't be deleted - return an error.
770*4882a593Smuzhiyun */
771*4882a593Smuzhiyun if (rc || !pos)
772*4882a593Smuzhiyun return false;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return true;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
bnx2x_check_move_always_err(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * src_o,struct bnx2x_vlan_mac_obj * dst_o,union bnx2x_classification_ramrod_data * data)777*4882a593Smuzhiyun static bool bnx2x_check_move_always_err(
778*4882a593Smuzhiyun struct bnx2x *bp,
779*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *src_o,
780*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *dst_o,
781*4882a593Smuzhiyun union bnx2x_classification_ramrod_data *data)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun return false;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
bnx2x_vlan_mac_get_rx_tx_flag(struct bnx2x_vlan_mac_obj * o)786*4882a593Smuzhiyun static inline u8 bnx2x_vlan_mac_get_rx_tx_flag(struct bnx2x_vlan_mac_obj *o)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
789*4882a593Smuzhiyun u8 rx_tx_flag = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
792*4882a593Smuzhiyun (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
793*4882a593Smuzhiyun rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_TX_CMD;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
796*4882a593Smuzhiyun (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
797*4882a593Smuzhiyun rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_RX_CMD;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun return rx_tx_flag;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
bnx2x_set_mac_in_nig(struct bnx2x * bp,bool add,unsigned char * dev_addr,int index)802*4882a593Smuzhiyun static void bnx2x_set_mac_in_nig(struct bnx2x *bp,
803*4882a593Smuzhiyun bool add, unsigned char *dev_addr, int index)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun u32 wb_data[2];
806*4882a593Smuzhiyun u32 reg_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM :
807*4882a593Smuzhiyun NIG_REG_LLH0_FUNC_MEM;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (!IS_MF_SI(bp) && !IS_MF_AFEX(bp))
810*4882a593Smuzhiyun return;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (index > BNX2X_LLH_CAM_MAX_PF_LINE)
813*4882a593Smuzhiyun return;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Going to %s LLH configuration at entry %d\n",
816*4882a593Smuzhiyun (add ? "ADD" : "DELETE"), index);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (add) {
819*4882a593Smuzhiyun /* LLH_FUNC_MEM is a u64 WB register */
820*4882a593Smuzhiyun reg_offset += 8*index;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun wb_data[0] = ((dev_addr[2] << 24) | (dev_addr[3] << 16) |
823*4882a593Smuzhiyun (dev_addr[4] << 8) | dev_addr[5]);
824*4882a593Smuzhiyun wb_data[1] = ((dev_addr[0] << 8) | dev_addr[1]);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun REG_WR_DMAE(bp, reg_offset, wb_data, 2);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM_ENABLE :
830*4882a593Smuzhiyun NIG_REG_LLH0_FUNC_MEM_ENABLE) + 4*index, add);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /**
834*4882a593Smuzhiyun * bnx2x_vlan_mac_set_cmd_hdr_e2 - set a header in a single classify ramrod
835*4882a593Smuzhiyun *
836*4882a593Smuzhiyun * @bp: device handle
837*4882a593Smuzhiyun * @o: queue for which we want to configure this rule
838*4882a593Smuzhiyun * @add: if true the command is an ADD command, DEL otherwise
839*4882a593Smuzhiyun * @opcode: CLASSIFY_RULE_OPCODE_XXX
840*4882a593Smuzhiyun * @hdr: pointer to a header to setup
841*4882a593Smuzhiyun *
842*4882a593Smuzhiyun */
bnx2x_vlan_mac_set_cmd_hdr_e2(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,bool add,int opcode,struct eth_classify_cmd_header * hdr)843*4882a593Smuzhiyun static inline void bnx2x_vlan_mac_set_cmd_hdr_e2(struct bnx2x *bp,
844*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o, bool add, int opcode,
845*4882a593Smuzhiyun struct eth_classify_cmd_header *hdr)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun hdr->client_id = raw->cl_id;
850*4882a593Smuzhiyun hdr->func_id = raw->func_id;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Rx or/and Tx (internal switching) configuration ? */
853*4882a593Smuzhiyun hdr->cmd_general_data |=
854*4882a593Smuzhiyun bnx2x_vlan_mac_get_rx_tx_flag(o);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (add)
857*4882a593Smuzhiyun hdr->cmd_general_data |= ETH_CLASSIFY_CMD_HEADER_IS_ADD;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun hdr->cmd_general_data |=
860*4882a593Smuzhiyun (opcode << ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /**
864*4882a593Smuzhiyun * bnx2x_vlan_mac_set_rdata_hdr_e2 - set the classify ramrod data header
865*4882a593Smuzhiyun *
866*4882a593Smuzhiyun * @cid: connection id
867*4882a593Smuzhiyun * @type: BNX2X_FILTER_XXX_PENDING
868*4882a593Smuzhiyun * @hdr: pointer to header to setup
869*4882a593Smuzhiyun * @rule_cnt:
870*4882a593Smuzhiyun *
871*4882a593Smuzhiyun * currently we always configure one rule and echo field to contain a CID and an
872*4882a593Smuzhiyun * opcode type.
873*4882a593Smuzhiyun */
bnx2x_vlan_mac_set_rdata_hdr_e2(u32 cid,int type,struct eth_classify_header * hdr,int rule_cnt)874*4882a593Smuzhiyun static inline void bnx2x_vlan_mac_set_rdata_hdr_e2(u32 cid, int type,
875*4882a593Smuzhiyun struct eth_classify_header *hdr, int rule_cnt)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun hdr->echo = cpu_to_le32((cid & BNX2X_SWCID_MASK) |
878*4882a593Smuzhiyun (type << BNX2X_SWCID_SHIFT));
879*4882a593Smuzhiyun hdr->rule_cnt = (u8)rule_cnt;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* hw_config() callbacks */
bnx2x_set_one_mac_e2(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,int rule_idx,int cam_offset)883*4882a593Smuzhiyun static void bnx2x_set_one_mac_e2(struct bnx2x *bp,
884*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
885*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem, int rule_idx,
886*4882a593Smuzhiyun int cam_offset)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
889*4882a593Smuzhiyun struct eth_classify_rules_ramrod_data *data =
890*4882a593Smuzhiyun (struct eth_classify_rules_ramrod_data *)(raw->rdata);
891*4882a593Smuzhiyun int rule_cnt = rule_idx + 1, cmd = elem->cmd_data.vlan_mac.cmd;
892*4882a593Smuzhiyun union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
893*4882a593Smuzhiyun bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
894*4882a593Smuzhiyun unsigned long *vlan_mac_flags = &elem->cmd_data.vlan_mac.vlan_mac_flags;
895*4882a593Smuzhiyun u8 *mac = elem->cmd_data.vlan_mac.u.mac.mac;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Set LLH CAM entry: currently only iSCSI and ETH macs are
898*4882a593Smuzhiyun * relevant. In addition, current implementation is tuned for a
899*4882a593Smuzhiyun * single ETH MAC.
900*4882a593Smuzhiyun *
901*4882a593Smuzhiyun * When multiple unicast ETH MACs PF configuration in switch
902*4882a593Smuzhiyun * independent mode is required (NetQ, multiple netdev MACs,
903*4882a593Smuzhiyun * etc.), consider better utilisation of 8 per function MAC
904*4882a593Smuzhiyun * entries in the LLH register. There is also
905*4882a593Smuzhiyun * NIG_REG_P[01]_LLH_FUNC_MEM2 registers that complete the
906*4882a593Smuzhiyun * total number of CAM entries to 16.
907*4882a593Smuzhiyun *
908*4882a593Smuzhiyun * Currently we won't configure NIG for MACs other than a primary ETH
909*4882a593Smuzhiyun * MAC and iSCSI L2 MAC.
910*4882a593Smuzhiyun *
911*4882a593Smuzhiyun * If this MAC is moving from one Queue to another, no need to change
912*4882a593Smuzhiyun * NIG configuration.
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun if (cmd != BNX2X_VLAN_MAC_MOVE) {
915*4882a593Smuzhiyun if (test_bit(BNX2X_ISCSI_ETH_MAC, vlan_mac_flags))
916*4882a593Smuzhiyun bnx2x_set_mac_in_nig(bp, add, mac,
917*4882a593Smuzhiyun BNX2X_LLH_CAM_ISCSI_ETH_LINE);
918*4882a593Smuzhiyun else if (test_bit(BNX2X_ETH_MAC, vlan_mac_flags))
919*4882a593Smuzhiyun bnx2x_set_mac_in_nig(bp, add, mac,
920*4882a593Smuzhiyun BNX2X_LLH_CAM_ETH_LINE);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* Reset the ramrod data buffer for the first rule */
924*4882a593Smuzhiyun if (rule_idx == 0)
925*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* Setup a command header */
928*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_MAC,
929*4882a593Smuzhiyun &rule_entry->mac.header);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to %s MAC %pM for Queue %d\n",
932*4882a593Smuzhiyun (add ? "add" : "delete"), mac, raw->cl_id);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Set a MAC itself */
935*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
936*4882a593Smuzhiyun &rule_entry->mac.mac_mid,
937*4882a593Smuzhiyun &rule_entry->mac.mac_lsb, mac);
938*4882a593Smuzhiyun rule_entry->mac.inner_mac =
939*4882a593Smuzhiyun cpu_to_le16(elem->cmd_data.vlan_mac.u.mac.is_inner_mac);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* MOVE: Add a rule that will add this MAC to the target Queue */
942*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE) {
943*4882a593Smuzhiyun rule_entry++;
944*4882a593Smuzhiyun rule_cnt++;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Setup ramrod data */
947*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
948*4882a593Smuzhiyun elem->cmd_data.vlan_mac.target_obj,
949*4882a593Smuzhiyun true, CLASSIFY_RULE_OPCODE_MAC,
950*4882a593Smuzhiyun &rule_entry->mac.header);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Set a MAC itself */
953*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
954*4882a593Smuzhiyun &rule_entry->mac.mac_mid,
955*4882a593Smuzhiyun &rule_entry->mac.mac_lsb, mac);
956*4882a593Smuzhiyun rule_entry->mac.inner_mac =
957*4882a593Smuzhiyun cpu_to_le16(elem->cmd_data.vlan_mac.
958*4882a593Smuzhiyun u.mac.is_inner_mac);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Set the ramrod data header */
962*4882a593Smuzhiyun /* TODO: take this to the higher level in order to prevent multiple
963*4882a593Smuzhiyun writing */
964*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
965*4882a593Smuzhiyun rule_cnt);
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /**
969*4882a593Smuzhiyun * bnx2x_vlan_mac_set_rdata_hdr_e1x - set a header in a single classify ramrod
970*4882a593Smuzhiyun *
971*4882a593Smuzhiyun * @bp: device handle
972*4882a593Smuzhiyun * @o: queue
973*4882a593Smuzhiyun * @type: the type of echo
974*4882a593Smuzhiyun * @cam_offset: offset in cam memory
975*4882a593Smuzhiyun * @hdr: pointer to a header to setup
976*4882a593Smuzhiyun *
977*4882a593Smuzhiyun * E1/E1H
978*4882a593Smuzhiyun */
bnx2x_vlan_mac_set_rdata_hdr_e1x(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,int type,int cam_offset,struct mac_configuration_hdr * hdr)979*4882a593Smuzhiyun static inline void bnx2x_vlan_mac_set_rdata_hdr_e1x(struct bnx2x *bp,
980*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o, int type, int cam_offset,
981*4882a593Smuzhiyun struct mac_configuration_hdr *hdr)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun hdr->length = 1;
986*4882a593Smuzhiyun hdr->offset = (u8)cam_offset;
987*4882a593Smuzhiyun hdr->client_id = cpu_to_le16(0xff);
988*4882a593Smuzhiyun hdr->echo = cpu_to_le32((r->cid & BNX2X_SWCID_MASK) |
989*4882a593Smuzhiyun (type << BNX2X_SWCID_SHIFT));
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
bnx2x_vlan_mac_set_cfg_entry_e1x(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,bool add,int opcode,u8 * mac,u16 vlan_id,struct mac_configuration_entry * cfg_entry)992*4882a593Smuzhiyun static inline void bnx2x_vlan_mac_set_cfg_entry_e1x(struct bnx2x *bp,
993*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o, bool add, int opcode, u8 *mac,
994*4882a593Smuzhiyun u16 vlan_id, struct mac_configuration_entry *cfg_entry)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
997*4882a593Smuzhiyun u32 cl_bit_vec = (1 << r->cl_id);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun cfg_entry->clients_bit_vector = cpu_to_le32(cl_bit_vec);
1000*4882a593Smuzhiyun cfg_entry->pf_id = r->func_id;
1001*4882a593Smuzhiyun cfg_entry->vlan_id = cpu_to_le16(vlan_id);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (add) {
1004*4882a593Smuzhiyun SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
1005*4882a593Smuzhiyun T_ETH_MAC_COMMAND_SET);
1006*4882a593Smuzhiyun SET_FLAG(cfg_entry->flags,
1007*4882a593Smuzhiyun MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE, opcode);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Set a MAC in a ramrod data */
1010*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&cfg_entry->msb_mac_addr,
1011*4882a593Smuzhiyun &cfg_entry->middle_mac_addr,
1012*4882a593Smuzhiyun &cfg_entry->lsb_mac_addr, mac);
1013*4882a593Smuzhiyun } else
1014*4882a593Smuzhiyun SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
1015*4882a593Smuzhiyun T_ETH_MAC_COMMAND_INVALIDATE);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
bnx2x_vlan_mac_set_rdata_e1x(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,int type,int cam_offset,bool add,u8 * mac,u16 vlan_id,int opcode,struct mac_configuration_cmd * config)1018*4882a593Smuzhiyun static inline void bnx2x_vlan_mac_set_rdata_e1x(struct bnx2x *bp,
1019*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o, int type, int cam_offset, bool add,
1020*4882a593Smuzhiyun u8 *mac, u16 vlan_id, int opcode, struct mac_configuration_cmd *config)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct mac_configuration_entry *cfg_entry = &config->config_table[0];
1023*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_hdr_e1x(bp, o, type, cam_offset,
1026*4882a593Smuzhiyun &config->hdr);
1027*4882a593Smuzhiyun bnx2x_vlan_mac_set_cfg_entry_e1x(bp, o, add, opcode, mac, vlan_id,
1028*4882a593Smuzhiyun cfg_entry);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "%s MAC %pM CLID %d CAM offset %d\n",
1031*4882a593Smuzhiyun (add ? "setting" : "clearing"),
1032*4882a593Smuzhiyun mac, raw->cl_id, cam_offset);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /**
1036*4882a593Smuzhiyun * bnx2x_set_one_mac_e1x - fill a single MAC rule ramrod data
1037*4882a593Smuzhiyun *
1038*4882a593Smuzhiyun * @bp: device handle
1039*4882a593Smuzhiyun * @o: bnx2x_vlan_mac_obj
1040*4882a593Smuzhiyun * @elem: bnx2x_exeq_elem
1041*4882a593Smuzhiyun * @rule_idx: rule_idx
1042*4882a593Smuzhiyun * @cam_offset: cam_offset
1043*4882a593Smuzhiyun */
bnx2x_set_one_mac_e1x(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,int rule_idx,int cam_offset)1044*4882a593Smuzhiyun static void bnx2x_set_one_mac_e1x(struct bnx2x *bp,
1045*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1046*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem, int rule_idx,
1047*4882a593Smuzhiyun int cam_offset)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1050*4882a593Smuzhiyun struct mac_configuration_cmd *config =
1051*4882a593Smuzhiyun (struct mac_configuration_cmd *)(raw->rdata);
1052*4882a593Smuzhiyun /* 57710 and 57711 do not support MOVE command,
1053*4882a593Smuzhiyun * so it's either ADD or DEL
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
1056*4882a593Smuzhiyun true : false;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* Reset the ramrod data buffer */
1059*4882a593Smuzhiyun memset(config, 0, sizeof(*config));
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_e1x(bp, o, raw->state,
1062*4882a593Smuzhiyun cam_offset, add,
1063*4882a593Smuzhiyun elem->cmd_data.vlan_mac.u.mac.mac, 0,
1064*4882a593Smuzhiyun ETH_VLAN_FILTER_ANY_VLAN, config);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
bnx2x_set_one_vlan_e2(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,int rule_idx,int cam_offset)1067*4882a593Smuzhiyun static void bnx2x_set_one_vlan_e2(struct bnx2x *bp,
1068*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1069*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem, int rule_idx,
1070*4882a593Smuzhiyun int cam_offset)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1073*4882a593Smuzhiyun struct eth_classify_rules_ramrod_data *data =
1074*4882a593Smuzhiyun (struct eth_classify_rules_ramrod_data *)(raw->rdata);
1075*4882a593Smuzhiyun int rule_cnt = rule_idx + 1;
1076*4882a593Smuzhiyun union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
1077*4882a593Smuzhiyun enum bnx2x_vlan_mac_cmd cmd = elem->cmd_data.vlan_mac.cmd;
1078*4882a593Smuzhiyun bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
1079*4882a593Smuzhiyun u16 vlan = elem->cmd_data.vlan_mac.u.vlan.vlan;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Reset the ramrod data buffer for the first rule */
1082*4882a593Smuzhiyun if (rule_idx == 0)
1083*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* Set a rule header */
1086*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_VLAN,
1087*4882a593Smuzhiyun &rule_entry->vlan.header);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to %s VLAN %d\n", (add ? "add" : "delete"),
1090*4882a593Smuzhiyun vlan);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /* Set a VLAN itself */
1093*4882a593Smuzhiyun rule_entry->vlan.vlan = cpu_to_le16(vlan);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* MOVE: Add a rule that will add this MAC to the target Queue */
1096*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE) {
1097*4882a593Smuzhiyun rule_entry++;
1098*4882a593Smuzhiyun rule_cnt++;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* Setup ramrod data */
1101*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
1102*4882a593Smuzhiyun elem->cmd_data.vlan_mac.target_obj,
1103*4882a593Smuzhiyun true, CLASSIFY_RULE_OPCODE_VLAN,
1104*4882a593Smuzhiyun &rule_entry->vlan.header);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Set a VLAN itself */
1107*4882a593Smuzhiyun rule_entry->vlan.vlan = cpu_to_le16(vlan);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* Set the ramrod data header */
1111*4882a593Smuzhiyun /* TODO: take this to the higher level in order to prevent multiple
1112*4882a593Smuzhiyun writing */
1113*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
1114*4882a593Smuzhiyun rule_cnt);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
bnx2x_set_one_vlan_mac_e2(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,int rule_idx,int cam_offset)1117*4882a593Smuzhiyun static void bnx2x_set_one_vlan_mac_e2(struct bnx2x *bp,
1118*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1119*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem,
1120*4882a593Smuzhiyun int rule_idx, int cam_offset)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1123*4882a593Smuzhiyun struct eth_classify_rules_ramrod_data *data =
1124*4882a593Smuzhiyun (struct eth_classify_rules_ramrod_data *)(raw->rdata);
1125*4882a593Smuzhiyun int rule_cnt = rule_idx + 1;
1126*4882a593Smuzhiyun union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
1127*4882a593Smuzhiyun enum bnx2x_vlan_mac_cmd cmd = elem->cmd_data.vlan_mac.cmd;
1128*4882a593Smuzhiyun bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
1129*4882a593Smuzhiyun u16 vlan = elem->cmd_data.vlan_mac.u.vlan_mac.vlan;
1130*4882a593Smuzhiyun u8 *mac = elem->cmd_data.vlan_mac.u.vlan_mac.mac;
1131*4882a593Smuzhiyun u16 inner_mac;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* Reset the ramrod data buffer for the first rule */
1134*4882a593Smuzhiyun if (rule_idx == 0)
1135*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Set a rule header */
1138*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_PAIR,
1139*4882a593Smuzhiyun &rule_entry->pair.header);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* Set VLAN and MAC themselves */
1142*4882a593Smuzhiyun rule_entry->pair.vlan = cpu_to_le16(vlan);
1143*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
1144*4882a593Smuzhiyun &rule_entry->pair.mac_mid,
1145*4882a593Smuzhiyun &rule_entry->pair.mac_lsb, mac);
1146*4882a593Smuzhiyun inner_mac = elem->cmd_data.vlan_mac.u.vlan_mac.is_inner_mac;
1147*4882a593Smuzhiyun rule_entry->pair.inner_mac = cpu_to_le16(inner_mac);
1148*4882a593Smuzhiyun /* MOVE: Add a rule that will add this MAC/VLAN to the target Queue */
1149*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE) {
1150*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *target_obj;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun rule_entry++;
1153*4882a593Smuzhiyun rule_cnt++;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Setup ramrod data */
1156*4882a593Smuzhiyun target_obj = elem->cmd_data.vlan_mac.target_obj;
1157*4882a593Smuzhiyun bnx2x_vlan_mac_set_cmd_hdr_e2(bp, target_obj,
1158*4882a593Smuzhiyun true, CLASSIFY_RULE_OPCODE_PAIR,
1159*4882a593Smuzhiyun &rule_entry->pair.header);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Set a VLAN itself */
1162*4882a593Smuzhiyun rule_entry->pair.vlan = cpu_to_le16(vlan);
1163*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
1164*4882a593Smuzhiyun &rule_entry->pair.mac_mid,
1165*4882a593Smuzhiyun &rule_entry->pair.mac_lsb, mac);
1166*4882a593Smuzhiyun rule_entry->pair.inner_mac = cpu_to_le16(inner_mac);
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Set the ramrod data header */
1170*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
1171*4882a593Smuzhiyun rule_cnt);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /**
1175*4882a593Smuzhiyun * bnx2x_set_one_vlan_mac_e1h -
1176*4882a593Smuzhiyun *
1177*4882a593Smuzhiyun * @bp: device handle
1178*4882a593Smuzhiyun * @o: bnx2x_vlan_mac_obj
1179*4882a593Smuzhiyun * @elem: bnx2x_exeq_elem
1180*4882a593Smuzhiyun * @rule_idx: rule_idx
1181*4882a593Smuzhiyun * @cam_offset: cam_offset
1182*4882a593Smuzhiyun */
bnx2x_set_one_vlan_mac_e1h(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,int rule_idx,int cam_offset)1183*4882a593Smuzhiyun static void bnx2x_set_one_vlan_mac_e1h(struct bnx2x *bp,
1184*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1185*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem,
1186*4882a593Smuzhiyun int rule_idx, int cam_offset)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1189*4882a593Smuzhiyun struct mac_configuration_cmd *config =
1190*4882a593Smuzhiyun (struct mac_configuration_cmd *)(raw->rdata);
1191*4882a593Smuzhiyun /* 57710 and 57711 do not support MOVE command,
1192*4882a593Smuzhiyun * so it's either ADD or DEL
1193*4882a593Smuzhiyun */
1194*4882a593Smuzhiyun bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
1195*4882a593Smuzhiyun true : false;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* Reset the ramrod data buffer */
1198*4882a593Smuzhiyun memset(config, 0, sizeof(*config));
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun bnx2x_vlan_mac_set_rdata_e1x(bp, o, BNX2X_FILTER_VLAN_MAC_PENDING,
1201*4882a593Smuzhiyun cam_offset, add,
1202*4882a593Smuzhiyun elem->cmd_data.vlan_mac.u.vlan_mac.mac,
1203*4882a593Smuzhiyun elem->cmd_data.vlan_mac.u.vlan_mac.vlan,
1204*4882a593Smuzhiyun ETH_VLAN_FILTER_CLASSIFY, config);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /**
1208*4882a593Smuzhiyun * bnx2x_vlan_mac_restore - reconfigure next MAC/VLAN/VLAN-MAC element
1209*4882a593Smuzhiyun *
1210*4882a593Smuzhiyun * @bp: device handle
1211*4882a593Smuzhiyun * @p: command parameters
1212*4882a593Smuzhiyun * @ppos: pointer to the cookie
1213*4882a593Smuzhiyun *
1214*4882a593Smuzhiyun * reconfigure next MAC/VLAN/VLAN-MAC element from the
1215*4882a593Smuzhiyun * previously configured elements list.
1216*4882a593Smuzhiyun *
1217*4882a593Smuzhiyun * from command parameters only RAMROD_COMP_WAIT bit in ramrod_flags is taken
1218*4882a593Smuzhiyun * into an account
1219*4882a593Smuzhiyun *
1220*4882a593Smuzhiyun * pointer to the cookie - that should be given back in the next call to make
1221*4882a593Smuzhiyun * function handle the next element. If *ppos is set to NULL it will restart the
1222*4882a593Smuzhiyun * iterator. If returned *ppos == NULL this means that the last element has been
1223*4882a593Smuzhiyun * handled.
1224*4882a593Smuzhiyun *
1225*4882a593Smuzhiyun */
bnx2x_vlan_mac_restore(struct bnx2x * bp,struct bnx2x_vlan_mac_ramrod_params * p,struct bnx2x_vlan_mac_registry_elem ** ppos)1226*4882a593Smuzhiyun static int bnx2x_vlan_mac_restore(struct bnx2x *bp,
1227*4882a593Smuzhiyun struct bnx2x_vlan_mac_ramrod_params *p,
1228*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem **ppos)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
1231*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* If list is empty - there is nothing to do here */
1234*4882a593Smuzhiyun if (list_empty(&o->head)) {
1235*4882a593Smuzhiyun *ppos = NULL;
1236*4882a593Smuzhiyun return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* make a step... */
1240*4882a593Smuzhiyun if (*ppos == NULL)
1241*4882a593Smuzhiyun *ppos = list_first_entry(&o->head,
1242*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem,
1243*4882a593Smuzhiyun link);
1244*4882a593Smuzhiyun else
1245*4882a593Smuzhiyun *ppos = list_next_entry(*ppos, link);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun pos = *ppos;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /* If it's the last step - return NULL */
1250*4882a593Smuzhiyun if (list_is_last(&pos->link, &o->head))
1251*4882a593Smuzhiyun *ppos = NULL;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* Prepare a 'user_req' */
1254*4882a593Smuzhiyun memcpy(&p->user_req.u, &pos->u, sizeof(pos->u));
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /* Set the command */
1257*4882a593Smuzhiyun p->user_req.cmd = BNX2X_VLAN_MAC_ADD;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* Set vlan_mac_flags */
1260*4882a593Smuzhiyun p->user_req.vlan_mac_flags = pos->vlan_mac_flags;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Set a restore bit */
1263*4882a593Smuzhiyun __set_bit(RAMROD_RESTORE, &p->ramrod_flags);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun return bnx2x_config_vlan_mac(bp, p);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* bnx2x_exeq_get_mac/bnx2x_exeq_get_vlan/bnx2x_exeq_get_vlan_mac return a
1269*4882a593Smuzhiyun * pointer to an element with a specific criteria and NULL if such an element
1270*4882a593Smuzhiyun * hasn't been found.
1271*4882a593Smuzhiyun */
bnx2x_exeq_get_mac(struct bnx2x_exe_queue_obj * o,struct bnx2x_exeq_elem * elem)1272*4882a593Smuzhiyun static struct bnx2x_exeq_elem *bnx2x_exeq_get_mac(
1273*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
1274*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct bnx2x_exeq_elem *pos;
1277*4882a593Smuzhiyun struct bnx2x_mac_ramrod_data *data = &elem->cmd_data.vlan_mac.u.mac;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Check pending for execution commands */
1280*4882a593Smuzhiyun list_for_each_entry(pos, &o->exe_queue, link)
1281*4882a593Smuzhiyun if (!memcmp(&pos->cmd_data.vlan_mac.u.mac, data,
1282*4882a593Smuzhiyun sizeof(*data)) &&
1283*4882a593Smuzhiyun (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
1284*4882a593Smuzhiyun return pos;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun return NULL;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
bnx2x_exeq_get_vlan(struct bnx2x_exe_queue_obj * o,struct bnx2x_exeq_elem * elem)1289*4882a593Smuzhiyun static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan(
1290*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
1291*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun struct bnx2x_exeq_elem *pos;
1294*4882a593Smuzhiyun struct bnx2x_vlan_ramrod_data *data = &elem->cmd_data.vlan_mac.u.vlan;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* Check pending for execution commands */
1297*4882a593Smuzhiyun list_for_each_entry(pos, &o->exe_queue, link)
1298*4882a593Smuzhiyun if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan, data,
1299*4882a593Smuzhiyun sizeof(*data)) &&
1300*4882a593Smuzhiyun (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
1301*4882a593Smuzhiyun return pos;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return NULL;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
bnx2x_exeq_get_vlan_mac(struct bnx2x_exe_queue_obj * o,struct bnx2x_exeq_elem * elem)1306*4882a593Smuzhiyun static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan_mac(
1307*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *o,
1308*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun struct bnx2x_exeq_elem *pos;
1311*4882a593Smuzhiyun struct bnx2x_vlan_mac_ramrod_data *data =
1312*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.u.vlan_mac;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Check pending for execution commands */
1315*4882a593Smuzhiyun list_for_each_entry(pos, &o->exe_queue, link)
1316*4882a593Smuzhiyun if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan_mac, data,
1317*4882a593Smuzhiyun sizeof(*data)) &&
1318*4882a593Smuzhiyun (pos->cmd_data.vlan_mac.cmd ==
1319*4882a593Smuzhiyun elem->cmd_data.vlan_mac.cmd))
1320*4882a593Smuzhiyun return pos;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun return NULL;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /**
1326*4882a593Smuzhiyun * bnx2x_validate_vlan_mac_add - check if an ADD command can be executed
1327*4882a593Smuzhiyun *
1328*4882a593Smuzhiyun * @bp: device handle
1329*4882a593Smuzhiyun * @qo: bnx2x_qable_obj
1330*4882a593Smuzhiyun * @elem: bnx2x_exeq_elem
1331*4882a593Smuzhiyun *
1332*4882a593Smuzhiyun * Checks that the requested configuration can be added. If yes and if
1333*4882a593Smuzhiyun * requested, consume CAM credit.
1334*4882a593Smuzhiyun *
1335*4882a593Smuzhiyun * The 'validate' is run after the 'optimize'.
1336*4882a593Smuzhiyun *
1337*4882a593Smuzhiyun */
bnx2x_validate_vlan_mac_add(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1338*4882a593Smuzhiyun static inline int bnx2x_validate_vlan_mac_add(struct bnx2x *bp,
1339*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1340*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
1343*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
1344*4882a593Smuzhiyun int rc;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun /* Check the registry */
1347*4882a593Smuzhiyun rc = o->check_add(bp, o, &elem->cmd_data.vlan_mac.u);
1348*4882a593Smuzhiyun if (rc) {
1349*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "ADD command is not allowed considering current registry state.\n");
1350*4882a593Smuzhiyun return rc;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* Check if there is a pending ADD command for this
1354*4882a593Smuzhiyun * MAC/VLAN/VLAN-MAC. Return an error if there is.
1355*4882a593Smuzhiyun */
1356*4882a593Smuzhiyun if (exeq->get(exeq, elem)) {
1357*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "There is a pending ADD command already\n");
1358*4882a593Smuzhiyun return -EEXIST;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* TODO: Check the pending MOVE from other objects where this
1362*4882a593Smuzhiyun * object is a destination object.
1363*4882a593Smuzhiyun */
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* Consume the credit if not requested not to */
1366*4882a593Smuzhiyun if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
1367*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
1368*4882a593Smuzhiyun o->get_credit(o)))
1369*4882a593Smuzhiyun return -EINVAL;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /**
1375*4882a593Smuzhiyun * bnx2x_validate_vlan_mac_del - check if the DEL command can be executed
1376*4882a593Smuzhiyun *
1377*4882a593Smuzhiyun * @bp: device handle
1378*4882a593Smuzhiyun * @qo: quable object to check
1379*4882a593Smuzhiyun * @elem: element that needs to be deleted
1380*4882a593Smuzhiyun *
1381*4882a593Smuzhiyun * Checks that the requested configuration can be deleted. If yes and if
1382*4882a593Smuzhiyun * requested, returns a CAM credit.
1383*4882a593Smuzhiyun *
1384*4882a593Smuzhiyun * The 'validate' is run after the 'optimize'.
1385*4882a593Smuzhiyun */
bnx2x_validate_vlan_mac_del(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1386*4882a593Smuzhiyun static inline int bnx2x_validate_vlan_mac_del(struct bnx2x *bp,
1387*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1388*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
1391*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos;
1392*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
1393*4882a593Smuzhiyun struct bnx2x_exeq_elem query_elem;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun /* If this classification can not be deleted (doesn't exist)
1396*4882a593Smuzhiyun * - return a BNX2X_EXIST.
1397*4882a593Smuzhiyun */
1398*4882a593Smuzhiyun pos = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
1399*4882a593Smuzhiyun if (!pos) {
1400*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "DEL command is not allowed considering current registry state\n");
1401*4882a593Smuzhiyun return -EEXIST;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* Check if there are pending DEL or MOVE commands for this
1405*4882a593Smuzhiyun * MAC/VLAN/VLAN-MAC. Return an error if so.
1406*4882a593Smuzhiyun */
1407*4882a593Smuzhiyun memcpy(&query_elem, elem, sizeof(query_elem));
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* Check for MOVE commands */
1410*4882a593Smuzhiyun query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_MOVE;
1411*4882a593Smuzhiyun if (exeq->get(exeq, &query_elem)) {
1412*4882a593Smuzhiyun BNX2X_ERR("There is a pending MOVE command already\n");
1413*4882a593Smuzhiyun return -EINVAL;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* Check for DEL commands */
1417*4882a593Smuzhiyun if (exeq->get(exeq, elem)) {
1418*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "There is a pending DEL command already\n");
1419*4882a593Smuzhiyun return -EEXIST;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /* Return the credit to the credit pool if not requested not to */
1423*4882a593Smuzhiyun if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
1424*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
1425*4882a593Smuzhiyun o->put_credit(o))) {
1426*4882a593Smuzhiyun BNX2X_ERR("Failed to return a credit\n");
1427*4882a593Smuzhiyun return -EINVAL;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun return 0;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /**
1434*4882a593Smuzhiyun * bnx2x_validate_vlan_mac_move - check if the MOVE command can be executed
1435*4882a593Smuzhiyun *
1436*4882a593Smuzhiyun * @bp: device handle
1437*4882a593Smuzhiyun * @qo: quable object to check (source)
1438*4882a593Smuzhiyun * @elem: element that needs to be moved
1439*4882a593Smuzhiyun *
1440*4882a593Smuzhiyun * Checks that the requested configuration can be moved. If yes and if
1441*4882a593Smuzhiyun * requested, returns a CAM credit.
1442*4882a593Smuzhiyun *
1443*4882a593Smuzhiyun * The 'validate' is run after the 'optimize'.
1444*4882a593Smuzhiyun */
bnx2x_validate_vlan_mac_move(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1445*4882a593Smuzhiyun static inline int bnx2x_validate_vlan_mac_move(struct bnx2x *bp,
1446*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1447*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *src_o = &qo->vlan_mac;
1450*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *dest_o = elem->cmd_data.vlan_mac.target_obj;
1451*4882a593Smuzhiyun struct bnx2x_exeq_elem query_elem;
1452*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *src_exeq = &src_o->exe_queue;
1453*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *dest_exeq = &dest_o->exe_queue;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Check if we can perform this operation based on the current registry
1456*4882a593Smuzhiyun * state.
1457*4882a593Smuzhiyun */
1458*4882a593Smuzhiyun if (!src_o->check_move(bp, src_o, dest_o,
1459*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.u)) {
1460*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "MOVE command is not allowed considering current registry state\n");
1461*4882a593Smuzhiyun return -EINVAL;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Check if there is an already pending DEL or MOVE command for the
1465*4882a593Smuzhiyun * source object or ADD command for a destination object. Return an
1466*4882a593Smuzhiyun * error if so.
1467*4882a593Smuzhiyun */
1468*4882a593Smuzhiyun memcpy(&query_elem, elem, sizeof(query_elem));
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Check DEL on source */
1471*4882a593Smuzhiyun query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
1472*4882a593Smuzhiyun if (src_exeq->get(src_exeq, &query_elem)) {
1473*4882a593Smuzhiyun BNX2X_ERR("There is a pending DEL command on the source queue already\n");
1474*4882a593Smuzhiyun return -EINVAL;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* Check MOVE on source */
1478*4882a593Smuzhiyun if (src_exeq->get(src_exeq, elem)) {
1479*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "There is a pending MOVE command already\n");
1480*4882a593Smuzhiyun return -EEXIST;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* Check ADD on destination */
1484*4882a593Smuzhiyun query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
1485*4882a593Smuzhiyun if (dest_exeq->get(dest_exeq, &query_elem)) {
1486*4882a593Smuzhiyun BNX2X_ERR("There is a pending ADD command on the destination queue already\n");
1487*4882a593Smuzhiyun return -EINVAL;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun /* Consume the credit if not requested not to */
1491*4882a593Smuzhiyun if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT_DEST,
1492*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
1493*4882a593Smuzhiyun dest_o->get_credit(dest_o)))
1494*4882a593Smuzhiyun return -EINVAL;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
1497*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
1498*4882a593Smuzhiyun src_o->put_credit(src_o))) {
1499*4882a593Smuzhiyun /* return the credit taken from dest... */
1500*4882a593Smuzhiyun dest_o->put_credit(dest_o);
1501*4882a593Smuzhiyun return -EINVAL;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
bnx2x_validate_vlan_mac(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1507*4882a593Smuzhiyun static int bnx2x_validate_vlan_mac(struct bnx2x *bp,
1508*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1509*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun switch (elem->cmd_data.vlan_mac.cmd) {
1512*4882a593Smuzhiyun case BNX2X_VLAN_MAC_ADD:
1513*4882a593Smuzhiyun return bnx2x_validate_vlan_mac_add(bp, qo, elem);
1514*4882a593Smuzhiyun case BNX2X_VLAN_MAC_DEL:
1515*4882a593Smuzhiyun return bnx2x_validate_vlan_mac_del(bp, qo, elem);
1516*4882a593Smuzhiyun case BNX2X_VLAN_MAC_MOVE:
1517*4882a593Smuzhiyun return bnx2x_validate_vlan_mac_move(bp, qo, elem);
1518*4882a593Smuzhiyun default:
1519*4882a593Smuzhiyun return -EINVAL;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
bnx2x_remove_vlan_mac(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1523*4882a593Smuzhiyun static int bnx2x_remove_vlan_mac(struct bnx2x *bp,
1524*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1525*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun int rc = 0;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* If consumption wasn't required, nothing to do */
1530*4882a593Smuzhiyun if (test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
1531*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.vlan_mac_flags))
1532*4882a593Smuzhiyun return 0;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun switch (elem->cmd_data.vlan_mac.cmd) {
1535*4882a593Smuzhiyun case BNX2X_VLAN_MAC_ADD:
1536*4882a593Smuzhiyun case BNX2X_VLAN_MAC_MOVE:
1537*4882a593Smuzhiyun rc = qo->vlan_mac.put_credit(&qo->vlan_mac);
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun case BNX2X_VLAN_MAC_DEL:
1540*4882a593Smuzhiyun rc = qo->vlan_mac.get_credit(&qo->vlan_mac);
1541*4882a593Smuzhiyun break;
1542*4882a593Smuzhiyun default:
1543*4882a593Smuzhiyun return -EINVAL;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (rc != true)
1547*4882a593Smuzhiyun return -EINVAL;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun return 0;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun /**
1553*4882a593Smuzhiyun * bnx2x_wait_vlan_mac - passively wait for 5 seconds until all work completes.
1554*4882a593Smuzhiyun *
1555*4882a593Smuzhiyun * @bp: device handle
1556*4882a593Smuzhiyun * @o: bnx2x_vlan_mac_obj
1557*4882a593Smuzhiyun *
1558*4882a593Smuzhiyun */
bnx2x_wait_vlan_mac(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o)1559*4882a593Smuzhiyun static int bnx2x_wait_vlan_mac(struct bnx2x *bp,
1560*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun int cnt = 5000, rc;
1563*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
1564*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun while (cnt--) {
1567*4882a593Smuzhiyun /* Wait for the current command to complete */
1568*4882a593Smuzhiyun rc = raw->wait_comp(bp, raw);
1569*4882a593Smuzhiyun if (rc)
1570*4882a593Smuzhiyun return rc;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* Wait until there are no pending commands */
1573*4882a593Smuzhiyun if (!bnx2x_exe_queue_empty(exeq))
1574*4882a593Smuzhiyun usleep_range(1000, 2000);
1575*4882a593Smuzhiyun else
1576*4882a593Smuzhiyun return 0;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun return -EBUSY;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
__bnx2x_vlan_mac_execute_step(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,unsigned long * ramrod_flags)1582*4882a593Smuzhiyun static int __bnx2x_vlan_mac_execute_step(struct bnx2x *bp,
1583*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1584*4882a593Smuzhiyun unsigned long *ramrod_flags)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun int rc = 0;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun spin_lock_bh(&o->exe_queue.lock);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_execute_step - trying to take writer lock\n");
1591*4882a593Smuzhiyun rc = __bnx2x_vlan_mac_h_write_trylock(bp, o);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (rc != 0) {
1594*4882a593Smuzhiyun __bnx2x_vlan_mac_h_pend(bp, o, *ramrod_flags);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* Calling function should not differentiate between this case
1597*4882a593Smuzhiyun * and the case in which there is already a pending ramrod
1598*4882a593Smuzhiyun */
1599*4882a593Smuzhiyun rc = 1;
1600*4882a593Smuzhiyun } else {
1601*4882a593Smuzhiyun rc = bnx2x_exe_queue_step(bp, &o->exe_queue, ramrod_flags);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun spin_unlock_bh(&o->exe_queue.lock);
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun return rc;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /**
1609*4882a593Smuzhiyun * bnx2x_complete_vlan_mac - complete one VLAN-MAC ramrod
1610*4882a593Smuzhiyun *
1611*4882a593Smuzhiyun * @bp: device handle
1612*4882a593Smuzhiyun * @o: bnx2x_vlan_mac_obj
1613*4882a593Smuzhiyun * @cqe: completion element
1614*4882a593Smuzhiyun * @ramrod_flags: if set schedule next execution chunk
1615*4882a593Smuzhiyun *
1616*4882a593Smuzhiyun */
bnx2x_complete_vlan_mac(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,union event_ring_elem * cqe,unsigned long * ramrod_flags)1617*4882a593Smuzhiyun static int bnx2x_complete_vlan_mac(struct bnx2x *bp,
1618*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1619*4882a593Smuzhiyun union event_ring_elem *cqe,
1620*4882a593Smuzhiyun unsigned long *ramrod_flags)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
1623*4882a593Smuzhiyun int rc;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /* Clearing the pending list & raw state should be made
1626*4882a593Smuzhiyun * atomically (as execution flow assumes they represent the same).
1627*4882a593Smuzhiyun */
1628*4882a593Smuzhiyun spin_lock_bh(&o->exe_queue.lock);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* Reset pending list */
1631*4882a593Smuzhiyun __bnx2x_exe_queue_reset_pending(bp, &o->exe_queue);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /* Clear pending */
1634*4882a593Smuzhiyun r->clear_pending(r);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun spin_unlock_bh(&o->exe_queue.lock);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* If ramrod failed this is most likely a SW bug */
1639*4882a593Smuzhiyun if (cqe->message.error)
1640*4882a593Smuzhiyun return -EINVAL;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* Run the next bulk of pending commands if requested */
1643*4882a593Smuzhiyun if (test_bit(RAMROD_CONT, ramrod_flags)) {
1644*4882a593Smuzhiyun rc = __bnx2x_vlan_mac_execute_step(bp, o, ramrod_flags);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun if (rc < 0)
1647*4882a593Smuzhiyun return rc;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* If there is more work to do return PENDING */
1651*4882a593Smuzhiyun if (!bnx2x_exe_queue_empty(&o->exe_queue))
1652*4882a593Smuzhiyun return 1;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun return 0;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /**
1658*4882a593Smuzhiyun * bnx2x_optimize_vlan_mac - optimize ADD and DEL commands.
1659*4882a593Smuzhiyun *
1660*4882a593Smuzhiyun * @bp: device handle
1661*4882a593Smuzhiyun * @qo: bnx2x_qable_obj
1662*4882a593Smuzhiyun * @elem: bnx2x_exeq_elem
1663*4882a593Smuzhiyun */
bnx2x_optimize_vlan_mac(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct bnx2x_exeq_elem * elem)1664*4882a593Smuzhiyun static int bnx2x_optimize_vlan_mac(struct bnx2x *bp,
1665*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1666*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun struct bnx2x_exeq_elem query, *pos;
1669*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
1670*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun memcpy(&query, elem, sizeof(query));
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun switch (elem->cmd_data.vlan_mac.cmd) {
1675*4882a593Smuzhiyun case BNX2X_VLAN_MAC_ADD:
1676*4882a593Smuzhiyun query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
1677*4882a593Smuzhiyun break;
1678*4882a593Smuzhiyun case BNX2X_VLAN_MAC_DEL:
1679*4882a593Smuzhiyun query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
1680*4882a593Smuzhiyun break;
1681*4882a593Smuzhiyun default:
1682*4882a593Smuzhiyun /* Don't handle anything other than ADD or DEL */
1683*4882a593Smuzhiyun return 0;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun /* If we found the appropriate element - delete it */
1687*4882a593Smuzhiyun pos = exeq->get(exeq, &query);
1688*4882a593Smuzhiyun if (pos) {
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun /* Return the credit of the optimized command */
1691*4882a593Smuzhiyun if (!test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
1692*4882a593Smuzhiyun &pos->cmd_data.vlan_mac.vlan_mac_flags)) {
1693*4882a593Smuzhiyun if ((query.cmd_data.vlan_mac.cmd ==
1694*4882a593Smuzhiyun BNX2X_VLAN_MAC_ADD) && !o->put_credit(o)) {
1695*4882a593Smuzhiyun BNX2X_ERR("Failed to return the credit for the optimized ADD command\n");
1696*4882a593Smuzhiyun return -EINVAL;
1697*4882a593Smuzhiyun } else if (!o->get_credit(o)) { /* VLAN_MAC_DEL */
1698*4882a593Smuzhiyun BNX2X_ERR("Failed to recover the credit from the optimized DEL command\n");
1699*4882a593Smuzhiyun return -EINVAL;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Optimizing %s command\n",
1704*4882a593Smuzhiyun (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
1705*4882a593Smuzhiyun "ADD" : "DEL");
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun list_del(&pos->link);
1708*4882a593Smuzhiyun bnx2x_exe_queue_free_elem(bp, pos);
1709*4882a593Smuzhiyun return 1;
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun return 0;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /**
1716*4882a593Smuzhiyun * bnx2x_vlan_mac_get_registry_elem - prepare a registry element
1717*4882a593Smuzhiyun *
1718*4882a593Smuzhiyun * @bp: device handle
1719*4882a593Smuzhiyun * @o: vlan object
1720*4882a593Smuzhiyun * @elem: element
1721*4882a593Smuzhiyun * @restore: to restore or not
1722*4882a593Smuzhiyun * @re: registry
1723*4882a593Smuzhiyun *
1724*4882a593Smuzhiyun * prepare a registry element according to the current command request.
1725*4882a593Smuzhiyun */
bnx2x_vlan_mac_get_registry_elem(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,struct bnx2x_exeq_elem * elem,bool restore,struct bnx2x_vlan_mac_registry_elem ** re)1726*4882a593Smuzhiyun static inline int bnx2x_vlan_mac_get_registry_elem(
1727*4882a593Smuzhiyun struct bnx2x *bp,
1728*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
1729*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem,
1730*4882a593Smuzhiyun bool restore,
1731*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem **re)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun enum bnx2x_vlan_mac_cmd cmd = elem->cmd_data.vlan_mac.cmd;
1734*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *reg_elem;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun /* Allocate a new registry element if needed. */
1737*4882a593Smuzhiyun if (!restore &&
1738*4882a593Smuzhiyun ((cmd == BNX2X_VLAN_MAC_ADD) || (cmd == BNX2X_VLAN_MAC_MOVE))) {
1739*4882a593Smuzhiyun reg_elem = kzalloc(sizeof(*reg_elem), GFP_ATOMIC);
1740*4882a593Smuzhiyun if (!reg_elem)
1741*4882a593Smuzhiyun return -ENOMEM;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* Get a new CAM offset */
1744*4882a593Smuzhiyun if (!o->get_cam_offset(o, ®_elem->cam_offset)) {
1745*4882a593Smuzhiyun /* This shall never happen, because we have checked the
1746*4882a593Smuzhiyun * CAM availability in the 'validate'.
1747*4882a593Smuzhiyun */
1748*4882a593Smuzhiyun WARN_ON(1);
1749*4882a593Smuzhiyun kfree(reg_elem);
1750*4882a593Smuzhiyun return -EINVAL;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Got cam offset %d\n", reg_elem->cam_offset);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* Set a VLAN-MAC data */
1756*4882a593Smuzhiyun memcpy(®_elem->u, &elem->cmd_data.vlan_mac.u,
1757*4882a593Smuzhiyun sizeof(reg_elem->u));
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* Copy the flags (needed for DEL and RESTORE flows) */
1760*4882a593Smuzhiyun reg_elem->vlan_mac_flags =
1761*4882a593Smuzhiyun elem->cmd_data.vlan_mac.vlan_mac_flags;
1762*4882a593Smuzhiyun } else /* DEL, RESTORE */
1763*4882a593Smuzhiyun reg_elem = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun *re = reg_elem;
1766*4882a593Smuzhiyun return 0;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun /**
1770*4882a593Smuzhiyun * bnx2x_execute_vlan_mac - execute vlan mac command
1771*4882a593Smuzhiyun *
1772*4882a593Smuzhiyun * @bp: device handle
1773*4882a593Smuzhiyun * @qo: bnx2x_qable_obj pointer
1774*4882a593Smuzhiyun * @exe_chunk: chunk
1775*4882a593Smuzhiyun * @ramrod_flags: flags
1776*4882a593Smuzhiyun *
1777*4882a593Smuzhiyun * go and send a ramrod!
1778*4882a593Smuzhiyun */
bnx2x_execute_vlan_mac(struct bnx2x * bp,union bnx2x_qable_obj * qo,struct list_head * exe_chunk,unsigned long * ramrod_flags)1779*4882a593Smuzhiyun static int bnx2x_execute_vlan_mac(struct bnx2x *bp,
1780*4882a593Smuzhiyun union bnx2x_qable_obj *qo,
1781*4882a593Smuzhiyun struct list_head *exe_chunk,
1782*4882a593Smuzhiyun unsigned long *ramrod_flags)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem;
1785*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac, *cam_obj;
1786*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
1787*4882a593Smuzhiyun int rc, idx = 0;
1788*4882a593Smuzhiyun bool restore = test_bit(RAMROD_RESTORE, ramrod_flags);
1789*4882a593Smuzhiyun bool drv_only = test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags);
1790*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *reg_elem;
1791*4882a593Smuzhiyun enum bnx2x_vlan_mac_cmd cmd;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /* If DRIVER_ONLY execution is requested, cleanup a registry
1794*4882a593Smuzhiyun * and exit. Otherwise send a ramrod to FW.
1795*4882a593Smuzhiyun */
1796*4882a593Smuzhiyun if (!drv_only) {
1797*4882a593Smuzhiyun WARN_ON(r->check_pending(r));
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* Set pending */
1800*4882a593Smuzhiyun r->set_pending(r);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* Fill the ramrod data */
1803*4882a593Smuzhiyun list_for_each_entry(elem, exe_chunk, link) {
1804*4882a593Smuzhiyun cmd = elem->cmd_data.vlan_mac.cmd;
1805*4882a593Smuzhiyun /* We will add to the target object in MOVE command, so
1806*4882a593Smuzhiyun * change the object for a CAM search.
1807*4882a593Smuzhiyun */
1808*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE)
1809*4882a593Smuzhiyun cam_obj = elem->cmd_data.vlan_mac.target_obj;
1810*4882a593Smuzhiyun else
1811*4882a593Smuzhiyun cam_obj = o;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun rc = bnx2x_vlan_mac_get_registry_elem(bp, cam_obj,
1814*4882a593Smuzhiyun elem, restore,
1815*4882a593Smuzhiyun ®_elem);
1816*4882a593Smuzhiyun if (rc)
1817*4882a593Smuzhiyun goto error_exit;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun WARN_ON(!reg_elem);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /* Push a new entry into the registry */
1822*4882a593Smuzhiyun if (!restore &&
1823*4882a593Smuzhiyun ((cmd == BNX2X_VLAN_MAC_ADD) ||
1824*4882a593Smuzhiyun (cmd == BNX2X_VLAN_MAC_MOVE)))
1825*4882a593Smuzhiyun list_add(®_elem->link, &cam_obj->head);
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* Configure a single command in a ramrod data buffer */
1828*4882a593Smuzhiyun o->set_one_rule(bp, o, elem, idx,
1829*4882a593Smuzhiyun reg_elem->cam_offset);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun /* MOVE command consumes 2 entries in the ramrod data */
1832*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE)
1833*4882a593Smuzhiyun idx += 2;
1834*4882a593Smuzhiyun else
1835*4882a593Smuzhiyun idx++;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long we would
1839*4882a593Smuzhiyun * need to ensure the ordering of writing to the SPQ element
1840*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
1841*4882a593Smuzhiyun * read and we will have to put a full memory barrier there
1842*4882a593Smuzhiyun * (inside bnx2x_sp_post()).
1843*4882a593Smuzhiyun */
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun rc = bnx2x_sp_post(bp, o->ramrod_cmd, r->cid,
1846*4882a593Smuzhiyun U64_HI(r->rdata_mapping),
1847*4882a593Smuzhiyun U64_LO(r->rdata_mapping),
1848*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
1849*4882a593Smuzhiyun if (rc)
1850*4882a593Smuzhiyun goto error_exit;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun /* Now, when we are done with the ramrod - clean up the registry */
1854*4882a593Smuzhiyun list_for_each_entry(elem, exe_chunk, link) {
1855*4882a593Smuzhiyun cmd = elem->cmd_data.vlan_mac.cmd;
1856*4882a593Smuzhiyun if ((cmd == BNX2X_VLAN_MAC_DEL) ||
1857*4882a593Smuzhiyun (cmd == BNX2X_VLAN_MAC_MOVE)) {
1858*4882a593Smuzhiyun reg_elem = o->check_del(bp, o,
1859*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.u);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun WARN_ON(!reg_elem);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun o->put_cam_offset(o, reg_elem->cam_offset);
1864*4882a593Smuzhiyun list_del(®_elem->link);
1865*4882a593Smuzhiyun kfree(reg_elem);
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun if (!drv_only)
1870*4882a593Smuzhiyun return 1;
1871*4882a593Smuzhiyun else
1872*4882a593Smuzhiyun return 0;
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun error_exit:
1875*4882a593Smuzhiyun r->clear_pending(r);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /* Cleanup a registry in case of a failure */
1878*4882a593Smuzhiyun list_for_each_entry(elem, exe_chunk, link) {
1879*4882a593Smuzhiyun cmd = elem->cmd_data.vlan_mac.cmd;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (cmd == BNX2X_VLAN_MAC_MOVE)
1882*4882a593Smuzhiyun cam_obj = elem->cmd_data.vlan_mac.target_obj;
1883*4882a593Smuzhiyun else
1884*4882a593Smuzhiyun cam_obj = o;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* Delete all newly added above entries */
1887*4882a593Smuzhiyun if (!restore &&
1888*4882a593Smuzhiyun ((cmd == BNX2X_VLAN_MAC_ADD) ||
1889*4882a593Smuzhiyun (cmd == BNX2X_VLAN_MAC_MOVE))) {
1890*4882a593Smuzhiyun reg_elem = o->check_del(bp, cam_obj,
1891*4882a593Smuzhiyun &elem->cmd_data.vlan_mac.u);
1892*4882a593Smuzhiyun if (reg_elem) {
1893*4882a593Smuzhiyun list_del(®_elem->link);
1894*4882a593Smuzhiyun kfree(reg_elem);
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun return rc;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
bnx2x_vlan_mac_push_new_cmd(struct bnx2x * bp,struct bnx2x_vlan_mac_ramrod_params * p)1902*4882a593Smuzhiyun static inline int bnx2x_vlan_mac_push_new_cmd(
1903*4882a593Smuzhiyun struct bnx2x *bp,
1904*4882a593Smuzhiyun struct bnx2x_vlan_mac_ramrod_params *p)
1905*4882a593Smuzhiyun {
1906*4882a593Smuzhiyun struct bnx2x_exeq_elem *elem;
1907*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
1908*4882a593Smuzhiyun bool restore = test_bit(RAMROD_RESTORE, &p->ramrod_flags);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* Allocate the execution queue element */
1911*4882a593Smuzhiyun elem = bnx2x_exe_queue_alloc_elem(bp);
1912*4882a593Smuzhiyun if (!elem)
1913*4882a593Smuzhiyun return -ENOMEM;
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun /* Set the command 'length' */
1916*4882a593Smuzhiyun switch (p->user_req.cmd) {
1917*4882a593Smuzhiyun case BNX2X_VLAN_MAC_MOVE:
1918*4882a593Smuzhiyun elem->cmd_len = 2;
1919*4882a593Smuzhiyun break;
1920*4882a593Smuzhiyun default:
1921*4882a593Smuzhiyun elem->cmd_len = 1;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun /* Fill the object specific info */
1925*4882a593Smuzhiyun memcpy(&elem->cmd_data.vlan_mac, &p->user_req, sizeof(p->user_req));
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun /* Try to add a new command to the pending list */
1928*4882a593Smuzhiyun return bnx2x_exe_queue_add(bp, &o->exe_queue, elem, restore);
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun /**
1932*4882a593Smuzhiyun * bnx2x_config_vlan_mac - configure VLAN/MAC/VLAN_MAC filtering rules.
1933*4882a593Smuzhiyun *
1934*4882a593Smuzhiyun * @bp: device handle
1935*4882a593Smuzhiyun * @p:
1936*4882a593Smuzhiyun *
1937*4882a593Smuzhiyun */
bnx2x_config_vlan_mac(struct bnx2x * bp,struct bnx2x_vlan_mac_ramrod_params * p)1938*4882a593Smuzhiyun int bnx2x_config_vlan_mac(struct bnx2x *bp,
1939*4882a593Smuzhiyun struct bnx2x_vlan_mac_ramrod_params *p)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun int rc = 0;
1942*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
1943*4882a593Smuzhiyun unsigned long *ramrod_flags = &p->ramrod_flags;
1944*4882a593Smuzhiyun bool cont = test_bit(RAMROD_CONT, ramrod_flags);
1945*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /*
1948*4882a593Smuzhiyun * Add new elements to the execution list for commands that require it.
1949*4882a593Smuzhiyun */
1950*4882a593Smuzhiyun if (!cont) {
1951*4882a593Smuzhiyun rc = bnx2x_vlan_mac_push_new_cmd(bp, p);
1952*4882a593Smuzhiyun if (rc)
1953*4882a593Smuzhiyun return rc;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun /* If nothing will be executed further in this iteration we want to
1957*4882a593Smuzhiyun * return PENDING if there are pending commands
1958*4882a593Smuzhiyun */
1959*4882a593Smuzhiyun if (!bnx2x_exe_queue_empty(&o->exe_queue))
1960*4882a593Smuzhiyun rc = 1;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
1963*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: clearing a pending bit.\n");
1964*4882a593Smuzhiyun raw->clear_pending(raw);
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /* Execute commands if required */
1968*4882a593Smuzhiyun if (cont || test_bit(RAMROD_EXEC, ramrod_flags) ||
1969*4882a593Smuzhiyun test_bit(RAMROD_COMP_WAIT, ramrod_flags)) {
1970*4882a593Smuzhiyun rc = __bnx2x_vlan_mac_execute_step(bp, p->vlan_mac_obj,
1971*4882a593Smuzhiyun &p->ramrod_flags);
1972*4882a593Smuzhiyun if (rc < 0)
1973*4882a593Smuzhiyun return rc;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun /* RAMROD_COMP_WAIT is a superset of RAMROD_EXEC. If it was set
1977*4882a593Smuzhiyun * then user want to wait until the last command is done.
1978*4882a593Smuzhiyun */
1979*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
1980*4882a593Smuzhiyun /* Wait maximum for the current exe_queue length iterations plus
1981*4882a593Smuzhiyun * one (for the current pending command).
1982*4882a593Smuzhiyun */
1983*4882a593Smuzhiyun int max_iterations = bnx2x_exe_queue_length(&o->exe_queue) + 1;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun while (!bnx2x_exe_queue_empty(&o->exe_queue) &&
1986*4882a593Smuzhiyun max_iterations--) {
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun /* Wait for the current command to complete */
1989*4882a593Smuzhiyun rc = raw->wait_comp(bp, raw);
1990*4882a593Smuzhiyun if (rc)
1991*4882a593Smuzhiyun return rc;
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun /* Make a next step */
1994*4882a593Smuzhiyun rc = __bnx2x_vlan_mac_execute_step(bp,
1995*4882a593Smuzhiyun p->vlan_mac_obj,
1996*4882a593Smuzhiyun &p->ramrod_flags);
1997*4882a593Smuzhiyun if (rc < 0)
1998*4882a593Smuzhiyun return rc;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun return 0;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun return rc;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun /**
2008*4882a593Smuzhiyun * bnx2x_vlan_mac_del_all - delete elements with given vlan_mac_flags spec
2009*4882a593Smuzhiyun *
2010*4882a593Smuzhiyun * @bp: device handle
2011*4882a593Smuzhiyun * @o: vlan object info
2012*4882a593Smuzhiyun * @vlan_mac_flags: vlan flags
2013*4882a593Smuzhiyun * @ramrod_flags: execution flags to be used for this deletion
2014*4882a593Smuzhiyun *
2015*4882a593Smuzhiyun * if the last operation has completed successfully and there are no
2016*4882a593Smuzhiyun * more elements left, positive value if the last operation has completed
2017*4882a593Smuzhiyun * successfully and there are more previously configured elements, negative
2018*4882a593Smuzhiyun * value is current operation has failed.
2019*4882a593Smuzhiyun */
bnx2x_vlan_mac_del_all(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * o,unsigned long * vlan_mac_flags,unsigned long * ramrod_flags)2020*4882a593Smuzhiyun static int bnx2x_vlan_mac_del_all(struct bnx2x *bp,
2021*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *o,
2022*4882a593Smuzhiyun unsigned long *vlan_mac_flags,
2023*4882a593Smuzhiyun unsigned long *ramrod_flags)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun struct bnx2x_vlan_mac_registry_elem *pos = NULL;
2026*4882a593Smuzhiyun struct bnx2x_vlan_mac_ramrod_params p;
2027*4882a593Smuzhiyun struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
2028*4882a593Smuzhiyun struct bnx2x_exeq_elem *exeq_pos, *exeq_pos_n;
2029*4882a593Smuzhiyun unsigned long flags;
2030*4882a593Smuzhiyun int read_lock;
2031*4882a593Smuzhiyun int rc = 0;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun /* Clear pending commands first */
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun spin_lock_bh(&exeq->lock);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun list_for_each_entry_safe(exeq_pos, exeq_pos_n, &exeq->exe_queue, link) {
2038*4882a593Smuzhiyun flags = exeq_pos->cmd_data.vlan_mac.vlan_mac_flags;
2039*4882a593Smuzhiyun if (BNX2X_VLAN_MAC_CMP_FLAGS(flags) ==
2040*4882a593Smuzhiyun BNX2X_VLAN_MAC_CMP_FLAGS(*vlan_mac_flags)) {
2041*4882a593Smuzhiyun rc = exeq->remove(bp, exeq->owner, exeq_pos);
2042*4882a593Smuzhiyun if (rc) {
2043*4882a593Smuzhiyun BNX2X_ERR("Failed to remove command\n");
2044*4882a593Smuzhiyun spin_unlock_bh(&exeq->lock);
2045*4882a593Smuzhiyun return rc;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun list_del(&exeq_pos->link);
2048*4882a593Smuzhiyun bnx2x_exe_queue_free_elem(bp, exeq_pos);
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun spin_unlock_bh(&exeq->lock);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun /* Prepare a command request */
2055*4882a593Smuzhiyun memset(&p, 0, sizeof(p));
2056*4882a593Smuzhiyun p.vlan_mac_obj = o;
2057*4882a593Smuzhiyun p.ramrod_flags = *ramrod_flags;
2058*4882a593Smuzhiyun p.user_req.cmd = BNX2X_VLAN_MAC_DEL;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun /* Add all but the last VLAN-MAC to the execution queue without actually
2061*4882a593Smuzhiyun * execution anything.
2062*4882a593Smuzhiyun */
2063*4882a593Smuzhiyun __clear_bit(RAMROD_COMP_WAIT, &p.ramrod_flags);
2064*4882a593Smuzhiyun __clear_bit(RAMROD_EXEC, &p.ramrod_flags);
2065*4882a593Smuzhiyun __clear_bit(RAMROD_CONT, &p.ramrod_flags);
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_del_all -- taking vlan_mac_lock (reader)\n");
2068*4882a593Smuzhiyun read_lock = bnx2x_vlan_mac_h_read_lock(bp, o);
2069*4882a593Smuzhiyun if (read_lock != 0)
2070*4882a593Smuzhiyun return read_lock;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun list_for_each_entry(pos, &o->head, link) {
2073*4882a593Smuzhiyun flags = pos->vlan_mac_flags;
2074*4882a593Smuzhiyun if (BNX2X_VLAN_MAC_CMP_FLAGS(flags) ==
2075*4882a593Smuzhiyun BNX2X_VLAN_MAC_CMP_FLAGS(*vlan_mac_flags)) {
2076*4882a593Smuzhiyun p.user_req.vlan_mac_flags = pos->vlan_mac_flags;
2077*4882a593Smuzhiyun memcpy(&p.user_req.u, &pos->u, sizeof(pos->u));
2078*4882a593Smuzhiyun rc = bnx2x_config_vlan_mac(bp, &p);
2079*4882a593Smuzhiyun if (rc < 0) {
2080*4882a593Smuzhiyun BNX2X_ERR("Failed to add a new DEL command\n");
2081*4882a593Smuzhiyun bnx2x_vlan_mac_h_read_unlock(bp, o);
2082*4882a593Smuzhiyun return rc;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "vlan_mac_del_all -- releasing vlan_mac_lock (reader)\n");
2088*4882a593Smuzhiyun bnx2x_vlan_mac_h_read_unlock(bp, o);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun p.ramrod_flags = *ramrod_flags;
2091*4882a593Smuzhiyun __set_bit(RAMROD_CONT, &p.ramrod_flags);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun return bnx2x_config_vlan_mac(bp, &p);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
bnx2x_init_raw_obj(struct bnx2x_raw_obj * raw,u8 cl_id,u32 cid,u8 func_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type)2096*4882a593Smuzhiyun static inline void bnx2x_init_raw_obj(struct bnx2x_raw_obj *raw, u8 cl_id,
2097*4882a593Smuzhiyun u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping, int state,
2098*4882a593Smuzhiyun unsigned long *pstate, bnx2x_obj_type type)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun raw->func_id = func_id;
2101*4882a593Smuzhiyun raw->cid = cid;
2102*4882a593Smuzhiyun raw->cl_id = cl_id;
2103*4882a593Smuzhiyun raw->rdata = rdata;
2104*4882a593Smuzhiyun raw->rdata_mapping = rdata_mapping;
2105*4882a593Smuzhiyun raw->state = state;
2106*4882a593Smuzhiyun raw->pstate = pstate;
2107*4882a593Smuzhiyun raw->obj_type = type;
2108*4882a593Smuzhiyun raw->check_pending = bnx2x_raw_check_pending;
2109*4882a593Smuzhiyun raw->clear_pending = bnx2x_raw_clear_pending;
2110*4882a593Smuzhiyun raw->set_pending = bnx2x_raw_set_pending;
2111*4882a593Smuzhiyun raw->wait_comp = bnx2x_raw_wait;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun
bnx2x_init_vlan_mac_common(struct bnx2x_vlan_mac_obj * o,u8 cl_id,u32 cid,u8 func_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type,struct bnx2x_credit_pool_obj * macs_pool,struct bnx2x_credit_pool_obj * vlans_pool)2114*4882a593Smuzhiyun static inline void bnx2x_init_vlan_mac_common(struct bnx2x_vlan_mac_obj *o,
2115*4882a593Smuzhiyun u8 cl_id, u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping,
2116*4882a593Smuzhiyun int state, unsigned long *pstate, bnx2x_obj_type type,
2117*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *macs_pool,
2118*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vlans_pool)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun INIT_LIST_HEAD(&o->head);
2121*4882a593Smuzhiyun o->head_reader = 0;
2122*4882a593Smuzhiyun o->head_exe_request = false;
2123*4882a593Smuzhiyun o->saved_ramrod_flags = 0;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun o->macs_pool = macs_pool;
2126*4882a593Smuzhiyun o->vlans_pool = vlans_pool;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun o->delete_all = bnx2x_vlan_mac_del_all;
2129*4882a593Smuzhiyun o->restore = bnx2x_vlan_mac_restore;
2130*4882a593Smuzhiyun o->complete = bnx2x_complete_vlan_mac;
2131*4882a593Smuzhiyun o->wait = bnx2x_wait_vlan_mac;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun bnx2x_init_raw_obj(&o->raw, cl_id, cid, func_id, rdata, rdata_mapping,
2134*4882a593Smuzhiyun state, pstate, type);
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun
bnx2x_init_mac_obj(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * mac_obj,u8 cl_id,u32 cid,u8 func_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type,struct bnx2x_credit_pool_obj * macs_pool)2137*4882a593Smuzhiyun void bnx2x_init_mac_obj(struct bnx2x *bp,
2138*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *mac_obj,
2139*4882a593Smuzhiyun u8 cl_id, u32 cid, u8 func_id, void *rdata,
2140*4882a593Smuzhiyun dma_addr_t rdata_mapping, int state,
2141*4882a593Smuzhiyun unsigned long *pstate, bnx2x_obj_type type,
2142*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *macs_pool)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)mac_obj;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun bnx2x_init_vlan_mac_common(mac_obj, cl_id, cid, func_id, rdata,
2147*4882a593Smuzhiyun rdata_mapping, state, pstate, type,
2148*4882a593Smuzhiyun macs_pool, NULL);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* CAM credit pool handling */
2151*4882a593Smuzhiyun mac_obj->get_credit = bnx2x_get_credit_mac;
2152*4882a593Smuzhiyun mac_obj->put_credit = bnx2x_put_credit_mac;
2153*4882a593Smuzhiyun mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
2154*4882a593Smuzhiyun mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun if (CHIP_IS_E1x(bp)) {
2157*4882a593Smuzhiyun mac_obj->set_one_rule = bnx2x_set_one_mac_e1x;
2158*4882a593Smuzhiyun mac_obj->check_del = bnx2x_check_mac_del;
2159*4882a593Smuzhiyun mac_obj->check_add = bnx2x_check_mac_add;
2160*4882a593Smuzhiyun mac_obj->check_move = bnx2x_check_move_always_err;
2161*4882a593Smuzhiyun mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /* Exe Queue */
2164*4882a593Smuzhiyun bnx2x_exe_queue_init(bp,
2165*4882a593Smuzhiyun &mac_obj->exe_queue, 1, qable_obj,
2166*4882a593Smuzhiyun bnx2x_validate_vlan_mac,
2167*4882a593Smuzhiyun bnx2x_remove_vlan_mac,
2168*4882a593Smuzhiyun bnx2x_optimize_vlan_mac,
2169*4882a593Smuzhiyun bnx2x_execute_vlan_mac,
2170*4882a593Smuzhiyun bnx2x_exeq_get_mac);
2171*4882a593Smuzhiyun } else {
2172*4882a593Smuzhiyun mac_obj->set_one_rule = bnx2x_set_one_mac_e2;
2173*4882a593Smuzhiyun mac_obj->check_del = bnx2x_check_mac_del;
2174*4882a593Smuzhiyun mac_obj->check_add = bnx2x_check_mac_add;
2175*4882a593Smuzhiyun mac_obj->check_move = bnx2x_check_move;
2176*4882a593Smuzhiyun mac_obj->ramrod_cmd =
2177*4882a593Smuzhiyun RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
2178*4882a593Smuzhiyun mac_obj->get_n_elements = bnx2x_get_n_elements;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /* Exe Queue */
2181*4882a593Smuzhiyun bnx2x_exe_queue_init(bp,
2182*4882a593Smuzhiyun &mac_obj->exe_queue, CLASSIFY_RULES_COUNT,
2183*4882a593Smuzhiyun qable_obj, bnx2x_validate_vlan_mac,
2184*4882a593Smuzhiyun bnx2x_remove_vlan_mac,
2185*4882a593Smuzhiyun bnx2x_optimize_vlan_mac,
2186*4882a593Smuzhiyun bnx2x_execute_vlan_mac,
2187*4882a593Smuzhiyun bnx2x_exeq_get_mac);
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
bnx2x_init_vlan_obj(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * vlan_obj,u8 cl_id,u32 cid,u8 func_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type,struct bnx2x_credit_pool_obj * vlans_pool)2191*4882a593Smuzhiyun void bnx2x_init_vlan_obj(struct bnx2x *bp,
2192*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *vlan_obj,
2193*4882a593Smuzhiyun u8 cl_id, u32 cid, u8 func_id, void *rdata,
2194*4882a593Smuzhiyun dma_addr_t rdata_mapping, int state,
2195*4882a593Smuzhiyun unsigned long *pstate, bnx2x_obj_type type,
2196*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vlans_pool)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)vlan_obj;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun bnx2x_init_vlan_mac_common(vlan_obj, cl_id, cid, func_id, rdata,
2201*4882a593Smuzhiyun rdata_mapping, state, pstate, type, NULL,
2202*4882a593Smuzhiyun vlans_pool);
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun vlan_obj->get_credit = bnx2x_get_credit_vlan;
2205*4882a593Smuzhiyun vlan_obj->put_credit = bnx2x_put_credit_vlan;
2206*4882a593Smuzhiyun vlan_obj->get_cam_offset = bnx2x_get_cam_offset_vlan;
2207*4882a593Smuzhiyun vlan_obj->put_cam_offset = bnx2x_put_cam_offset_vlan;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun if (CHIP_IS_E1x(bp)) {
2210*4882a593Smuzhiyun BNX2X_ERR("Do not support chips others than E2 and newer\n");
2211*4882a593Smuzhiyun BUG();
2212*4882a593Smuzhiyun } else {
2213*4882a593Smuzhiyun vlan_obj->set_one_rule = bnx2x_set_one_vlan_e2;
2214*4882a593Smuzhiyun vlan_obj->check_del = bnx2x_check_vlan_del;
2215*4882a593Smuzhiyun vlan_obj->check_add = bnx2x_check_vlan_add;
2216*4882a593Smuzhiyun vlan_obj->check_move = bnx2x_check_move;
2217*4882a593Smuzhiyun vlan_obj->ramrod_cmd =
2218*4882a593Smuzhiyun RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
2219*4882a593Smuzhiyun vlan_obj->get_n_elements = bnx2x_get_n_elements;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun /* Exe Queue */
2222*4882a593Smuzhiyun bnx2x_exe_queue_init(bp,
2223*4882a593Smuzhiyun &vlan_obj->exe_queue, CLASSIFY_RULES_COUNT,
2224*4882a593Smuzhiyun qable_obj, bnx2x_validate_vlan_mac,
2225*4882a593Smuzhiyun bnx2x_remove_vlan_mac,
2226*4882a593Smuzhiyun bnx2x_optimize_vlan_mac,
2227*4882a593Smuzhiyun bnx2x_execute_vlan_mac,
2228*4882a593Smuzhiyun bnx2x_exeq_get_vlan);
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
bnx2x_init_vlan_mac_obj(struct bnx2x * bp,struct bnx2x_vlan_mac_obj * vlan_mac_obj,u8 cl_id,u32 cid,u8 func_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type,struct bnx2x_credit_pool_obj * macs_pool,struct bnx2x_credit_pool_obj * vlans_pool)2232*4882a593Smuzhiyun void bnx2x_init_vlan_mac_obj(struct bnx2x *bp,
2233*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *vlan_mac_obj,
2234*4882a593Smuzhiyun u8 cl_id, u32 cid, u8 func_id, void *rdata,
2235*4882a593Smuzhiyun dma_addr_t rdata_mapping, int state,
2236*4882a593Smuzhiyun unsigned long *pstate, bnx2x_obj_type type,
2237*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *macs_pool,
2238*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *vlans_pool)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun union bnx2x_qable_obj *qable_obj =
2241*4882a593Smuzhiyun (union bnx2x_qable_obj *)vlan_mac_obj;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun bnx2x_init_vlan_mac_common(vlan_mac_obj, cl_id, cid, func_id, rdata,
2244*4882a593Smuzhiyun rdata_mapping, state, pstate, type,
2245*4882a593Smuzhiyun macs_pool, vlans_pool);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun /* CAM pool handling */
2248*4882a593Smuzhiyun vlan_mac_obj->get_credit = bnx2x_get_credit_vlan_mac;
2249*4882a593Smuzhiyun vlan_mac_obj->put_credit = bnx2x_put_credit_vlan_mac;
2250*4882a593Smuzhiyun /* CAM offset is relevant for 57710 and 57711 chips only which have a
2251*4882a593Smuzhiyun * single CAM for both MACs and VLAN-MAC pairs. So the offset
2252*4882a593Smuzhiyun * will be taken from MACs' pool object only.
2253*4882a593Smuzhiyun */
2254*4882a593Smuzhiyun vlan_mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
2255*4882a593Smuzhiyun vlan_mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun if (CHIP_IS_E1(bp)) {
2258*4882a593Smuzhiyun BNX2X_ERR("Do not support chips others than E2\n");
2259*4882a593Smuzhiyun BUG();
2260*4882a593Smuzhiyun } else if (CHIP_IS_E1H(bp)) {
2261*4882a593Smuzhiyun vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e1h;
2262*4882a593Smuzhiyun vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
2263*4882a593Smuzhiyun vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
2264*4882a593Smuzhiyun vlan_mac_obj->check_move = bnx2x_check_move_always_err;
2265*4882a593Smuzhiyun vlan_mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun /* Exe Queue */
2268*4882a593Smuzhiyun bnx2x_exe_queue_init(bp,
2269*4882a593Smuzhiyun &vlan_mac_obj->exe_queue, 1, qable_obj,
2270*4882a593Smuzhiyun bnx2x_validate_vlan_mac,
2271*4882a593Smuzhiyun bnx2x_remove_vlan_mac,
2272*4882a593Smuzhiyun bnx2x_optimize_vlan_mac,
2273*4882a593Smuzhiyun bnx2x_execute_vlan_mac,
2274*4882a593Smuzhiyun bnx2x_exeq_get_vlan_mac);
2275*4882a593Smuzhiyun } else {
2276*4882a593Smuzhiyun vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e2;
2277*4882a593Smuzhiyun vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
2278*4882a593Smuzhiyun vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
2279*4882a593Smuzhiyun vlan_mac_obj->check_move = bnx2x_check_move;
2280*4882a593Smuzhiyun vlan_mac_obj->ramrod_cmd =
2281*4882a593Smuzhiyun RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun /* Exe Queue */
2284*4882a593Smuzhiyun bnx2x_exe_queue_init(bp,
2285*4882a593Smuzhiyun &vlan_mac_obj->exe_queue,
2286*4882a593Smuzhiyun CLASSIFY_RULES_COUNT,
2287*4882a593Smuzhiyun qable_obj, bnx2x_validate_vlan_mac,
2288*4882a593Smuzhiyun bnx2x_remove_vlan_mac,
2289*4882a593Smuzhiyun bnx2x_optimize_vlan_mac,
2290*4882a593Smuzhiyun bnx2x_execute_vlan_mac,
2291*4882a593Smuzhiyun bnx2x_exeq_get_vlan_mac);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun /* RX_MODE verbs: DROP_ALL/ACCEPT_ALL/ACCEPT_ALL_MULTI/ACCEPT_ALL_VLAN/NORMAL */
__storm_memset_mac_filters(struct bnx2x * bp,struct tstorm_eth_mac_filter_config * mac_filters,u16 pf_id)2295*4882a593Smuzhiyun static inline void __storm_memset_mac_filters(struct bnx2x *bp,
2296*4882a593Smuzhiyun struct tstorm_eth_mac_filter_config *mac_filters,
2297*4882a593Smuzhiyun u16 pf_id)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun size_t size = sizeof(struct tstorm_eth_mac_filter_config);
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun u32 addr = BAR_TSTRORM_INTMEM +
2302*4882a593Smuzhiyun TSTORM_MAC_FILTER_CONFIG_OFFSET(pf_id);
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun __storm_memset_struct(bp, addr, size, (u32 *)mac_filters);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
bnx2x_set_rx_mode_e1x(struct bnx2x * bp,struct bnx2x_rx_mode_ramrod_params * p)2307*4882a593Smuzhiyun static int bnx2x_set_rx_mode_e1x(struct bnx2x *bp,
2308*4882a593Smuzhiyun struct bnx2x_rx_mode_ramrod_params *p)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun /* update the bp MAC filter structure */
2311*4882a593Smuzhiyun u32 mask = (1 << p->cl_id);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun struct tstorm_eth_mac_filter_config *mac_filters =
2314*4882a593Smuzhiyun (struct tstorm_eth_mac_filter_config *)p->rdata;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /* initial setting is drop-all */
2317*4882a593Smuzhiyun u8 drop_all_ucast = 1, drop_all_mcast = 1;
2318*4882a593Smuzhiyun u8 accp_all_ucast = 0, accp_all_bcast = 0, accp_all_mcast = 0;
2319*4882a593Smuzhiyun u8 unmatched_unicast = 0;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun /* In e1x there we only take into account rx accept flag since tx switching
2322*4882a593Smuzhiyun * isn't enabled. */
2323*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_UNICAST, &p->rx_accept_flags))
2324*4882a593Smuzhiyun /* accept matched ucast */
2325*4882a593Smuzhiyun drop_all_ucast = 0;
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_MULTICAST, &p->rx_accept_flags))
2328*4882a593Smuzhiyun /* accept matched mcast */
2329*4882a593Smuzhiyun drop_all_mcast = 0;
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, &p->rx_accept_flags)) {
2332*4882a593Smuzhiyun /* accept all mcast */
2333*4882a593Smuzhiyun drop_all_ucast = 0;
2334*4882a593Smuzhiyun accp_all_ucast = 1;
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, &p->rx_accept_flags)) {
2337*4882a593Smuzhiyun /* accept all mcast */
2338*4882a593Smuzhiyun drop_all_mcast = 0;
2339*4882a593Smuzhiyun accp_all_mcast = 1;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_BROADCAST, &p->rx_accept_flags))
2342*4882a593Smuzhiyun /* accept (all) bcast */
2343*4882a593Smuzhiyun accp_all_bcast = 1;
2344*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_UNMATCHED, &p->rx_accept_flags))
2345*4882a593Smuzhiyun /* accept unmatched unicasts */
2346*4882a593Smuzhiyun unmatched_unicast = 1;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun mac_filters->ucast_drop_all = drop_all_ucast ?
2349*4882a593Smuzhiyun mac_filters->ucast_drop_all | mask :
2350*4882a593Smuzhiyun mac_filters->ucast_drop_all & ~mask;
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun mac_filters->mcast_drop_all = drop_all_mcast ?
2353*4882a593Smuzhiyun mac_filters->mcast_drop_all | mask :
2354*4882a593Smuzhiyun mac_filters->mcast_drop_all & ~mask;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun mac_filters->ucast_accept_all = accp_all_ucast ?
2357*4882a593Smuzhiyun mac_filters->ucast_accept_all | mask :
2358*4882a593Smuzhiyun mac_filters->ucast_accept_all & ~mask;
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun mac_filters->mcast_accept_all = accp_all_mcast ?
2361*4882a593Smuzhiyun mac_filters->mcast_accept_all | mask :
2362*4882a593Smuzhiyun mac_filters->mcast_accept_all & ~mask;
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun mac_filters->bcast_accept_all = accp_all_bcast ?
2365*4882a593Smuzhiyun mac_filters->bcast_accept_all | mask :
2366*4882a593Smuzhiyun mac_filters->bcast_accept_all & ~mask;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun mac_filters->unmatched_unicast = unmatched_unicast ?
2369*4882a593Smuzhiyun mac_filters->unmatched_unicast | mask :
2370*4882a593Smuzhiyun mac_filters->unmatched_unicast & ~mask;
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "drop_ucast 0x%x\ndrop_mcast 0x%x\n accp_ucast 0x%x\n"
2373*4882a593Smuzhiyun "accp_mcast 0x%x\naccp_bcast 0x%x\n",
2374*4882a593Smuzhiyun mac_filters->ucast_drop_all, mac_filters->mcast_drop_all,
2375*4882a593Smuzhiyun mac_filters->ucast_accept_all, mac_filters->mcast_accept_all,
2376*4882a593Smuzhiyun mac_filters->bcast_accept_all);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun /* write the MAC filter structure*/
2379*4882a593Smuzhiyun __storm_memset_mac_filters(bp, mac_filters, p->func_id);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun /* The operation is completed */
2382*4882a593Smuzhiyun clear_bit(p->state, p->pstate);
2383*4882a593Smuzhiyun smp_mb__after_atomic();
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun return 0;
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun /* Setup ramrod data */
bnx2x_rx_mode_set_rdata_hdr_e2(u32 cid,struct eth_classify_header * hdr,u8 rule_cnt)2389*4882a593Smuzhiyun static inline void bnx2x_rx_mode_set_rdata_hdr_e2(u32 cid,
2390*4882a593Smuzhiyun struct eth_classify_header *hdr,
2391*4882a593Smuzhiyun u8 rule_cnt)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun hdr->echo = cpu_to_le32(cid);
2394*4882a593Smuzhiyun hdr->rule_cnt = rule_cnt;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun
bnx2x_rx_mode_set_cmd_state_e2(struct bnx2x * bp,unsigned long * accept_flags,struct eth_filter_rules_cmd * cmd,bool clear_accept_all)2397*4882a593Smuzhiyun static inline void bnx2x_rx_mode_set_cmd_state_e2(struct bnx2x *bp,
2398*4882a593Smuzhiyun unsigned long *accept_flags,
2399*4882a593Smuzhiyun struct eth_filter_rules_cmd *cmd,
2400*4882a593Smuzhiyun bool clear_accept_all)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun u16 state;
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun /* start with 'drop-all' */
2405*4882a593Smuzhiyun state = ETH_FILTER_RULES_CMD_UCAST_DROP_ALL |
2406*4882a593Smuzhiyun ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_UNICAST, accept_flags))
2409*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_MULTICAST, accept_flags))
2412*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, accept_flags)) {
2415*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
2416*4882a593Smuzhiyun state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, accept_flags)) {
2420*4882a593Smuzhiyun state |= ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
2421*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_BROADCAST, accept_flags))
2425*4882a593Smuzhiyun state |= ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_UNMATCHED, accept_flags)) {
2428*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
2429*4882a593Smuzhiyun state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun if (test_bit(BNX2X_ACCEPT_ANY_VLAN, accept_flags))
2433*4882a593Smuzhiyun state |= ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun /* Clear ACCEPT_ALL_XXX flags for FCoE L2 Queue */
2436*4882a593Smuzhiyun if (clear_accept_all) {
2437*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
2438*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
2439*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
2440*4882a593Smuzhiyun state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun cmd->state = cpu_to_le16(state);
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
bnx2x_set_rx_mode_e2(struct bnx2x * bp,struct bnx2x_rx_mode_ramrod_params * p)2446*4882a593Smuzhiyun static int bnx2x_set_rx_mode_e2(struct bnx2x *bp,
2447*4882a593Smuzhiyun struct bnx2x_rx_mode_ramrod_params *p)
2448*4882a593Smuzhiyun {
2449*4882a593Smuzhiyun struct eth_filter_rules_ramrod_data *data = p->rdata;
2450*4882a593Smuzhiyun int rc;
2451*4882a593Smuzhiyun u8 rule_idx = 0;
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun /* Reset the ramrod data buffer */
2454*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun /* Setup ramrod data */
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun /* Tx (internal switching) */
2459*4882a593Smuzhiyun if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
2460*4882a593Smuzhiyun data->rules[rule_idx].client_id = p->cl_id;
2461*4882a593Smuzhiyun data->rules[rule_idx].func_id = p->func_id;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun data->rules[rule_idx].cmd_general_data =
2464*4882a593Smuzhiyun ETH_FILTER_RULES_CMD_TX_CMD;
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun bnx2x_rx_mode_set_cmd_state_e2(bp, &p->tx_accept_flags,
2467*4882a593Smuzhiyun &(data->rules[rule_idx++]),
2468*4882a593Smuzhiyun false);
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun /* Rx */
2472*4882a593Smuzhiyun if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
2473*4882a593Smuzhiyun data->rules[rule_idx].client_id = p->cl_id;
2474*4882a593Smuzhiyun data->rules[rule_idx].func_id = p->func_id;
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun data->rules[rule_idx].cmd_general_data =
2477*4882a593Smuzhiyun ETH_FILTER_RULES_CMD_RX_CMD;
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun bnx2x_rx_mode_set_cmd_state_e2(bp, &p->rx_accept_flags,
2480*4882a593Smuzhiyun &(data->rules[rule_idx++]),
2481*4882a593Smuzhiyun false);
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun /* If FCoE Queue configuration has been requested configure the Rx and
2485*4882a593Smuzhiyun * internal switching modes for this queue in separate rules.
2486*4882a593Smuzhiyun *
2487*4882a593Smuzhiyun * FCoE queue shell never be set to ACCEPT_ALL packets of any sort:
2488*4882a593Smuzhiyun * MCAST_ALL, UCAST_ALL, BCAST_ALL and UNMATCHED.
2489*4882a593Smuzhiyun */
2490*4882a593Smuzhiyun if (test_bit(BNX2X_RX_MODE_FCOE_ETH, &p->rx_mode_flags)) {
2491*4882a593Smuzhiyun /* Tx (internal switching) */
2492*4882a593Smuzhiyun if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
2493*4882a593Smuzhiyun data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
2494*4882a593Smuzhiyun data->rules[rule_idx].func_id = p->func_id;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun data->rules[rule_idx].cmd_general_data =
2497*4882a593Smuzhiyun ETH_FILTER_RULES_CMD_TX_CMD;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun bnx2x_rx_mode_set_cmd_state_e2(bp, &p->tx_accept_flags,
2500*4882a593Smuzhiyun &(data->rules[rule_idx]),
2501*4882a593Smuzhiyun true);
2502*4882a593Smuzhiyun rule_idx++;
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun /* Rx */
2506*4882a593Smuzhiyun if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
2507*4882a593Smuzhiyun data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
2508*4882a593Smuzhiyun data->rules[rule_idx].func_id = p->func_id;
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun data->rules[rule_idx].cmd_general_data =
2511*4882a593Smuzhiyun ETH_FILTER_RULES_CMD_RX_CMD;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun bnx2x_rx_mode_set_cmd_state_e2(bp, &p->rx_accept_flags,
2514*4882a593Smuzhiyun &(data->rules[rule_idx]),
2515*4882a593Smuzhiyun true);
2516*4882a593Smuzhiyun rule_idx++;
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun /* Set the ramrod header (most importantly - number of rules to
2521*4882a593Smuzhiyun * configure).
2522*4882a593Smuzhiyun */
2523*4882a593Smuzhiyun bnx2x_rx_mode_set_rdata_hdr_e2(p->cid, &data->header, rule_idx);
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %d rules, rx_accept_flags 0x%lx, tx_accept_flags 0x%lx\n",
2526*4882a593Smuzhiyun data->header.rule_cnt, p->rx_accept_flags,
2527*4882a593Smuzhiyun p->tx_accept_flags);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
2530*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
2531*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
2532*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
2533*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
2534*4882a593Smuzhiyun */
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun /* Send a ramrod */
2537*4882a593Smuzhiyun rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_FILTER_RULES, p->cid,
2538*4882a593Smuzhiyun U64_HI(p->rdata_mapping),
2539*4882a593Smuzhiyun U64_LO(p->rdata_mapping),
2540*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
2541*4882a593Smuzhiyun if (rc)
2542*4882a593Smuzhiyun return rc;
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun /* Ramrod completion is pending */
2545*4882a593Smuzhiyun return 1;
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun
bnx2x_wait_rx_mode_comp_e2(struct bnx2x * bp,struct bnx2x_rx_mode_ramrod_params * p)2548*4882a593Smuzhiyun static int bnx2x_wait_rx_mode_comp_e2(struct bnx2x *bp,
2549*4882a593Smuzhiyun struct bnx2x_rx_mode_ramrod_params *p)
2550*4882a593Smuzhiyun {
2551*4882a593Smuzhiyun return bnx2x_state_wait(bp, p->state, p->pstate);
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
bnx2x_empty_rx_mode_wait(struct bnx2x * bp,struct bnx2x_rx_mode_ramrod_params * p)2554*4882a593Smuzhiyun static int bnx2x_empty_rx_mode_wait(struct bnx2x *bp,
2555*4882a593Smuzhiyun struct bnx2x_rx_mode_ramrod_params *p)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun /* Do nothing */
2558*4882a593Smuzhiyun return 0;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
bnx2x_config_rx_mode(struct bnx2x * bp,struct bnx2x_rx_mode_ramrod_params * p)2561*4882a593Smuzhiyun int bnx2x_config_rx_mode(struct bnx2x *bp,
2562*4882a593Smuzhiyun struct bnx2x_rx_mode_ramrod_params *p)
2563*4882a593Smuzhiyun {
2564*4882a593Smuzhiyun int rc;
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun /* Configure the new classification in the chip */
2567*4882a593Smuzhiyun rc = p->rx_mode_obj->config_rx_mode(bp, p);
2568*4882a593Smuzhiyun if (rc < 0)
2569*4882a593Smuzhiyun return rc;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun /* Wait for a ramrod completion if was requested */
2572*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
2573*4882a593Smuzhiyun rc = p->rx_mode_obj->wait_comp(bp, p);
2574*4882a593Smuzhiyun if (rc)
2575*4882a593Smuzhiyun return rc;
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun return rc;
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
bnx2x_init_rx_mode_obj(struct bnx2x * bp,struct bnx2x_rx_mode_obj * o)2581*4882a593Smuzhiyun void bnx2x_init_rx_mode_obj(struct bnx2x *bp,
2582*4882a593Smuzhiyun struct bnx2x_rx_mode_obj *o)
2583*4882a593Smuzhiyun {
2584*4882a593Smuzhiyun if (CHIP_IS_E1x(bp)) {
2585*4882a593Smuzhiyun o->wait_comp = bnx2x_empty_rx_mode_wait;
2586*4882a593Smuzhiyun o->config_rx_mode = bnx2x_set_rx_mode_e1x;
2587*4882a593Smuzhiyun } else {
2588*4882a593Smuzhiyun o->wait_comp = bnx2x_wait_rx_mode_comp_e2;
2589*4882a593Smuzhiyun o->config_rx_mode = bnx2x_set_rx_mode_e2;
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun /********************* Multicast verbs: SET, CLEAR ****************************/
bnx2x_mcast_bin_from_mac(u8 * mac)2594*4882a593Smuzhiyun static inline u8 bnx2x_mcast_bin_from_mac(u8 *mac)
2595*4882a593Smuzhiyun {
2596*4882a593Smuzhiyun return (crc32c_le(0, mac, ETH_ALEN) >> 24) & 0xff;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem {
2600*4882a593Smuzhiyun struct list_head link;
2601*4882a593Smuzhiyun u8 mac[ETH_ALEN];
2602*4882a593Smuzhiyun u8 pad[2]; /* For a natural alignment of the following buffer */
2603*4882a593Smuzhiyun };
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun struct bnx2x_mcast_bin_elem {
2606*4882a593Smuzhiyun struct list_head link;
2607*4882a593Smuzhiyun int bin;
2608*4882a593Smuzhiyun int type; /* BNX2X_MCAST_CMD_SET_{ADD, DEL} */
2609*4882a593Smuzhiyun };
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun union bnx2x_mcast_elem {
2612*4882a593Smuzhiyun struct bnx2x_mcast_bin_elem bin_elem;
2613*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem mac_elem;
2614*4882a593Smuzhiyun };
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun struct bnx2x_mcast_elem_group {
2617*4882a593Smuzhiyun struct list_head mcast_group_link;
2618*4882a593Smuzhiyun union bnx2x_mcast_elem mcast_elems[];
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun #define MCAST_MAC_ELEMS_PER_PG \
2622*4882a593Smuzhiyun ((PAGE_SIZE - sizeof(struct bnx2x_mcast_elem_group)) / \
2623*4882a593Smuzhiyun sizeof(union bnx2x_mcast_elem))
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd {
2626*4882a593Smuzhiyun struct list_head link;
2627*4882a593Smuzhiyun struct list_head group_head;
2628*4882a593Smuzhiyun int type; /* BNX2X_MCAST_CMD_X */
2629*4882a593Smuzhiyun union {
2630*4882a593Smuzhiyun struct list_head macs_head;
2631*4882a593Smuzhiyun u32 macs_num; /* Needed for DEL command */
2632*4882a593Smuzhiyun int next_bin; /* Needed for RESTORE flow with aprox match */
2633*4882a593Smuzhiyun } data;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun bool set_convert; /* in case type == BNX2X_MCAST_CMD_SET, this is set
2636*4882a593Smuzhiyun * when macs_head had been converted to a list of
2637*4882a593Smuzhiyun * bnx2x_mcast_bin_elem.
2638*4882a593Smuzhiyun */
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun bool done; /* set to true, when the command has been handled,
2641*4882a593Smuzhiyun * practically used in 57712 handling only, where one pending
2642*4882a593Smuzhiyun * command may be handled in a few operations. As long as for
2643*4882a593Smuzhiyun * other chips every operation handling is completed in a
2644*4882a593Smuzhiyun * single ramrod, there is no need to utilize this field.
2645*4882a593Smuzhiyun */
2646*4882a593Smuzhiyun };
2647*4882a593Smuzhiyun
bnx2x_mcast_wait(struct bnx2x * bp,struct bnx2x_mcast_obj * o)2648*4882a593Smuzhiyun static int bnx2x_mcast_wait(struct bnx2x *bp,
2649*4882a593Smuzhiyun struct bnx2x_mcast_obj *o)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun if (bnx2x_state_wait(bp, o->sched_state, o->raw.pstate) ||
2652*4882a593Smuzhiyun o->raw.wait_comp(bp, &o->raw))
2653*4882a593Smuzhiyun return -EBUSY;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun return 0;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
bnx2x_free_groups(struct list_head * mcast_group_list)2658*4882a593Smuzhiyun static void bnx2x_free_groups(struct list_head *mcast_group_list)
2659*4882a593Smuzhiyun {
2660*4882a593Smuzhiyun struct bnx2x_mcast_elem_group *current_mcast_group;
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun while (!list_empty(mcast_group_list)) {
2663*4882a593Smuzhiyun current_mcast_group = list_first_entry(mcast_group_list,
2664*4882a593Smuzhiyun struct bnx2x_mcast_elem_group,
2665*4882a593Smuzhiyun mcast_group_link);
2666*4882a593Smuzhiyun list_del(¤t_mcast_group->mcast_group_link);
2667*4882a593Smuzhiyun free_page((unsigned long)current_mcast_group);
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun
bnx2x_mcast_enqueue_cmd(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)2671*4882a593Smuzhiyun static int bnx2x_mcast_enqueue_cmd(struct bnx2x *bp,
2672*4882a593Smuzhiyun struct bnx2x_mcast_obj *o,
2673*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
2674*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
2675*4882a593Smuzhiyun {
2676*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd *new_cmd;
2677*4882a593Smuzhiyun struct bnx2x_mcast_list_elem *pos;
2678*4882a593Smuzhiyun struct bnx2x_mcast_elem_group *elem_group;
2679*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *mac_elem;
2680*4882a593Smuzhiyun int total_elems = 0, macs_list_len = 0, offset = 0;
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun /* When adding MACs we'll need to store their values */
2683*4882a593Smuzhiyun if (cmd == BNX2X_MCAST_CMD_ADD || cmd == BNX2X_MCAST_CMD_SET)
2684*4882a593Smuzhiyun macs_list_len = p->mcast_list_len;
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun /* If the command is empty ("handle pending commands only"), break */
2687*4882a593Smuzhiyun if (!p->mcast_list_len)
2688*4882a593Smuzhiyun return 0;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun /* Add mcast is called under spin_lock, thus calling with GFP_ATOMIC */
2691*4882a593Smuzhiyun new_cmd = kzalloc(sizeof(*new_cmd), GFP_ATOMIC);
2692*4882a593Smuzhiyun if (!new_cmd)
2693*4882a593Smuzhiyun return -ENOMEM;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun INIT_LIST_HEAD(&new_cmd->data.macs_head);
2696*4882a593Smuzhiyun INIT_LIST_HEAD(&new_cmd->group_head);
2697*4882a593Smuzhiyun new_cmd->type = cmd;
2698*4882a593Smuzhiyun new_cmd->done = false;
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to enqueue a new %d command. macs_list_len=%d\n",
2701*4882a593Smuzhiyun cmd, macs_list_len);
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun switch (cmd) {
2704*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
2705*4882a593Smuzhiyun case BNX2X_MCAST_CMD_SET:
2706*4882a593Smuzhiyun /* For a set command, we need to allocate sufficient memory for
2707*4882a593Smuzhiyun * all the bins, since we can't analyze at this point how much
2708*4882a593Smuzhiyun * memory would be required.
2709*4882a593Smuzhiyun */
2710*4882a593Smuzhiyun total_elems = macs_list_len;
2711*4882a593Smuzhiyun if (cmd == BNX2X_MCAST_CMD_SET) {
2712*4882a593Smuzhiyun if (total_elems < BNX2X_MCAST_BINS_NUM)
2713*4882a593Smuzhiyun total_elems = BNX2X_MCAST_BINS_NUM;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun while (total_elems > 0) {
2716*4882a593Smuzhiyun elem_group = (struct bnx2x_mcast_elem_group *)
2717*4882a593Smuzhiyun __get_free_page(GFP_ATOMIC | __GFP_ZERO);
2718*4882a593Smuzhiyun if (!elem_group) {
2719*4882a593Smuzhiyun bnx2x_free_groups(&new_cmd->group_head);
2720*4882a593Smuzhiyun kfree(new_cmd);
2721*4882a593Smuzhiyun return -ENOMEM;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun total_elems -= MCAST_MAC_ELEMS_PER_PG;
2724*4882a593Smuzhiyun list_add_tail(&elem_group->mcast_group_link,
2725*4882a593Smuzhiyun &new_cmd->group_head);
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun elem_group = list_first_entry(&new_cmd->group_head,
2728*4882a593Smuzhiyun struct bnx2x_mcast_elem_group,
2729*4882a593Smuzhiyun mcast_group_link);
2730*4882a593Smuzhiyun list_for_each_entry(pos, &p->mcast_list, link) {
2731*4882a593Smuzhiyun mac_elem = &elem_group->mcast_elems[offset].mac_elem;
2732*4882a593Smuzhiyun memcpy(mac_elem->mac, pos->mac, ETH_ALEN);
2733*4882a593Smuzhiyun /* Push the MACs of the current command into the pending
2734*4882a593Smuzhiyun * command MACs list: FIFO
2735*4882a593Smuzhiyun */
2736*4882a593Smuzhiyun list_add_tail(&mac_elem->link,
2737*4882a593Smuzhiyun &new_cmd->data.macs_head);
2738*4882a593Smuzhiyun offset++;
2739*4882a593Smuzhiyun if (offset == MCAST_MAC_ELEMS_PER_PG) {
2740*4882a593Smuzhiyun offset = 0;
2741*4882a593Smuzhiyun elem_group = list_next_entry(elem_group,
2742*4882a593Smuzhiyun mcast_group_link);
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun break;
2746*4882a593Smuzhiyun
2747*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
2748*4882a593Smuzhiyun new_cmd->data.macs_num = p->mcast_list_len;
2749*4882a593Smuzhiyun break;
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
2752*4882a593Smuzhiyun new_cmd->data.next_bin = 0;
2753*4882a593Smuzhiyun break;
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun default:
2756*4882a593Smuzhiyun kfree(new_cmd);
2757*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
2758*4882a593Smuzhiyun return -EINVAL;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun /* Push the new pending command to the tail of the pending list: FIFO */
2762*4882a593Smuzhiyun list_add_tail(&new_cmd->link, &o->pending_cmds_head);
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun o->set_sched(o);
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun return 1;
2767*4882a593Smuzhiyun }
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun /**
2770*4882a593Smuzhiyun * bnx2x_mcast_get_next_bin - get the next set bin (index)
2771*4882a593Smuzhiyun *
2772*4882a593Smuzhiyun * @o: multicast object info
2773*4882a593Smuzhiyun * @last: index to start looking from (including)
2774*4882a593Smuzhiyun *
2775*4882a593Smuzhiyun * returns the next found (set) bin or a negative value if none is found.
2776*4882a593Smuzhiyun */
bnx2x_mcast_get_next_bin(struct bnx2x_mcast_obj * o,int last)2777*4882a593Smuzhiyun static inline int bnx2x_mcast_get_next_bin(struct bnx2x_mcast_obj *o, int last)
2778*4882a593Smuzhiyun {
2779*4882a593Smuzhiyun int i, j, inner_start = last % BIT_VEC64_ELEM_SZ;
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun for (i = last / BIT_VEC64_ELEM_SZ; i < BNX2X_MCAST_VEC_SZ; i++) {
2782*4882a593Smuzhiyun if (o->registry.aprox_match.vec[i])
2783*4882a593Smuzhiyun for (j = inner_start; j < BIT_VEC64_ELEM_SZ; j++) {
2784*4882a593Smuzhiyun int cur_bit = j + BIT_VEC64_ELEM_SZ * i;
2785*4882a593Smuzhiyun if (BIT_VEC64_TEST_BIT(o->registry.aprox_match.
2786*4882a593Smuzhiyun vec, cur_bit)) {
2787*4882a593Smuzhiyun return cur_bit;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun inner_start = 0;
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun /* None found */
2794*4882a593Smuzhiyun return -1;
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun /**
2798*4882a593Smuzhiyun * bnx2x_mcast_clear_first_bin - find the first set bin and clear it
2799*4882a593Smuzhiyun *
2800*4882a593Smuzhiyun * @o:
2801*4882a593Smuzhiyun *
2802*4882a593Smuzhiyun * returns the index of the found bin or -1 if none is found
2803*4882a593Smuzhiyun */
bnx2x_mcast_clear_first_bin(struct bnx2x_mcast_obj * o)2804*4882a593Smuzhiyun static inline int bnx2x_mcast_clear_first_bin(struct bnx2x_mcast_obj *o)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun int cur_bit = bnx2x_mcast_get_next_bin(o, 0);
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun if (cur_bit >= 0)
2809*4882a593Smuzhiyun BIT_VEC64_CLEAR_BIT(o->registry.aprox_match.vec, cur_bit);
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun return cur_bit;
2812*4882a593Smuzhiyun }
2813*4882a593Smuzhiyun
bnx2x_mcast_get_rx_tx_flag(struct bnx2x_mcast_obj * o)2814*4882a593Smuzhiyun static inline u8 bnx2x_mcast_get_rx_tx_flag(struct bnx2x_mcast_obj *o)
2815*4882a593Smuzhiyun {
2816*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
2817*4882a593Smuzhiyun u8 rx_tx_flag = 0;
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
2820*4882a593Smuzhiyun (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
2821*4882a593Smuzhiyun rx_tx_flag |= ETH_MULTICAST_RULES_CMD_TX_CMD;
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
2824*4882a593Smuzhiyun (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
2825*4882a593Smuzhiyun rx_tx_flag |= ETH_MULTICAST_RULES_CMD_RX_CMD;
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun return rx_tx_flag;
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun
bnx2x_mcast_set_one_rule_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,int idx,union bnx2x_mcast_config_data * cfg_data,enum bnx2x_mcast_cmd cmd)2830*4882a593Smuzhiyun static void bnx2x_mcast_set_one_rule_e2(struct bnx2x *bp,
2831*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, int idx,
2832*4882a593Smuzhiyun union bnx2x_mcast_config_data *cfg_data,
2833*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
2836*4882a593Smuzhiyun struct eth_multicast_rules_ramrod_data *data =
2837*4882a593Smuzhiyun (struct eth_multicast_rules_ramrod_data *)(r->rdata);
2838*4882a593Smuzhiyun u8 func_id = r->func_id;
2839*4882a593Smuzhiyun u8 rx_tx_add_flag = bnx2x_mcast_get_rx_tx_flag(o);
2840*4882a593Smuzhiyun int bin;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE) ||
2843*4882a593Smuzhiyun (cmd == BNX2X_MCAST_CMD_SET_ADD))
2844*4882a593Smuzhiyun rx_tx_add_flag |= ETH_MULTICAST_RULES_CMD_IS_ADD;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun data->rules[idx].cmd_general_data |= rx_tx_add_flag;
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun /* Get a bin and update a bins' vector */
2849*4882a593Smuzhiyun switch (cmd) {
2850*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
2851*4882a593Smuzhiyun bin = bnx2x_mcast_bin_from_mac(cfg_data->mac);
2852*4882a593Smuzhiyun BIT_VEC64_SET_BIT(o->registry.aprox_match.vec, bin);
2853*4882a593Smuzhiyun break;
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
2856*4882a593Smuzhiyun /* If there were no more bins to clear
2857*4882a593Smuzhiyun * (bnx2x_mcast_clear_first_bin() returns -1) then we would
2858*4882a593Smuzhiyun * clear any (0xff) bin.
2859*4882a593Smuzhiyun * See bnx2x_mcast_validate_e2() for explanation when it may
2860*4882a593Smuzhiyun * happen.
2861*4882a593Smuzhiyun */
2862*4882a593Smuzhiyun bin = bnx2x_mcast_clear_first_bin(o);
2863*4882a593Smuzhiyun break;
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
2866*4882a593Smuzhiyun bin = cfg_data->bin;
2867*4882a593Smuzhiyun break;
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun case BNX2X_MCAST_CMD_SET_ADD:
2870*4882a593Smuzhiyun bin = cfg_data->bin;
2871*4882a593Smuzhiyun BIT_VEC64_SET_BIT(o->registry.aprox_match.vec, bin);
2872*4882a593Smuzhiyun break;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun case BNX2X_MCAST_CMD_SET_DEL:
2875*4882a593Smuzhiyun bin = cfg_data->bin;
2876*4882a593Smuzhiyun BIT_VEC64_CLEAR_BIT(o->registry.aprox_match.vec, bin);
2877*4882a593Smuzhiyun break;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun default:
2880*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
2881*4882a593Smuzhiyun return;
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "%s bin %d\n",
2885*4882a593Smuzhiyun ((rx_tx_add_flag & ETH_MULTICAST_RULES_CMD_IS_ADD) ?
2886*4882a593Smuzhiyun "Setting" : "Clearing"), bin);
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun data->rules[idx].bin_id = (u8)bin;
2889*4882a593Smuzhiyun data->rules[idx].func_id = func_id;
2890*4882a593Smuzhiyun data->rules[idx].engine_id = o->engine_id;
2891*4882a593Smuzhiyun }
2892*4882a593Smuzhiyun
2893*4882a593Smuzhiyun /**
2894*4882a593Smuzhiyun * bnx2x_mcast_handle_restore_cmd_e2 - restore configuration from the registry
2895*4882a593Smuzhiyun *
2896*4882a593Smuzhiyun * @bp: device handle
2897*4882a593Smuzhiyun * @o: multicast object info
2898*4882a593Smuzhiyun * @start_bin: index in the registry to start from (including)
2899*4882a593Smuzhiyun * @rdata_idx: index in the ramrod data to start from
2900*4882a593Smuzhiyun *
2901*4882a593Smuzhiyun * returns last handled bin index or -1 if all bins have been handled
2902*4882a593Smuzhiyun */
bnx2x_mcast_handle_restore_cmd_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,int start_bin,int * rdata_idx)2903*4882a593Smuzhiyun static inline int bnx2x_mcast_handle_restore_cmd_e2(
2904*4882a593Smuzhiyun struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_bin,
2905*4882a593Smuzhiyun int *rdata_idx)
2906*4882a593Smuzhiyun {
2907*4882a593Smuzhiyun int cur_bin, cnt = *rdata_idx;
2908*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun /* go through the registry and configure the bins from it */
2911*4882a593Smuzhiyun for (cur_bin = bnx2x_mcast_get_next_bin(o, start_bin); cur_bin >= 0;
2912*4882a593Smuzhiyun cur_bin = bnx2x_mcast_get_next_bin(o, cur_bin + 1)) {
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun cfg_data.bin = (u8)cur_bin;
2915*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, &cfg_data,
2916*4882a593Smuzhiyun BNX2X_MCAST_CMD_RESTORE);
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun cnt++;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure a bin %d\n", cur_bin);
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun /* Break if we reached the maximum number
2923*4882a593Smuzhiyun * of rules.
2924*4882a593Smuzhiyun */
2925*4882a593Smuzhiyun if (cnt >= o->max_cmd_len)
2926*4882a593Smuzhiyun break;
2927*4882a593Smuzhiyun }
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun *rdata_idx = cnt;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun return cur_bin;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun
bnx2x_mcast_hdl_pending_add_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_pending_mcast_cmd * cmd_pos,int * line_idx)2934*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_pending_add_e2(struct bnx2x *bp,
2935*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
2936*4882a593Smuzhiyun int *line_idx)
2937*4882a593Smuzhiyun {
2938*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *pmac_pos, *pmac_pos_n;
2939*4882a593Smuzhiyun int cnt = *line_idx;
2940*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun list_for_each_entry_safe(pmac_pos, pmac_pos_n, &cmd_pos->data.macs_head,
2943*4882a593Smuzhiyun link) {
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun cfg_data.mac = &pmac_pos->mac[0];
2946*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun cnt++;
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
2951*4882a593Smuzhiyun pmac_pos->mac);
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun list_del(&pmac_pos->link);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun /* Break if we reached the maximum number
2956*4882a593Smuzhiyun * of rules.
2957*4882a593Smuzhiyun */
2958*4882a593Smuzhiyun if (cnt >= o->max_cmd_len)
2959*4882a593Smuzhiyun break;
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun *line_idx = cnt;
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun /* if no more MACs to configure - we are done */
2965*4882a593Smuzhiyun if (list_empty(&cmd_pos->data.macs_head))
2966*4882a593Smuzhiyun cmd_pos->done = true;
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun
bnx2x_mcast_hdl_pending_del_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_pending_mcast_cmd * cmd_pos,int * line_idx)2969*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_pending_del_e2(struct bnx2x *bp,
2970*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
2971*4882a593Smuzhiyun int *line_idx)
2972*4882a593Smuzhiyun {
2973*4882a593Smuzhiyun int cnt = *line_idx;
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun while (cmd_pos->data.macs_num) {
2976*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, NULL, cmd_pos->type);
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun cnt++;
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun cmd_pos->data.macs_num--;
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Deleting MAC. %d left,cnt is %d\n",
2983*4882a593Smuzhiyun cmd_pos->data.macs_num, cnt);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun /* Break if we reached the maximum
2986*4882a593Smuzhiyun * number of rules.
2987*4882a593Smuzhiyun */
2988*4882a593Smuzhiyun if (cnt >= o->max_cmd_len)
2989*4882a593Smuzhiyun break;
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun *line_idx = cnt;
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun /* If we cleared all bins - we are done */
2995*4882a593Smuzhiyun if (!cmd_pos->data.macs_num)
2996*4882a593Smuzhiyun cmd_pos->done = true;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
bnx2x_mcast_hdl_pending_restore_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_pending_mcast_cmd * cmd_pos,int * line_idx)2999*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_pending_restore_e2(struct bnx2x *bp,
3000*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
3001*4882a593Smuzhiyun int *line_idx)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun cmd_pos->data.next_bin = o->hdl_restore(bp, o, cmd_pos->data.next_bin,
3004*4882a593Smuzhiyun line_idx);
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun if (cmd_pos->data.next_bin < 0)
3007*4882a593Smuzhiyun /* If o->set_restore returned -1 we are done */
3008*4882a593Smuzhiyun cmd_pos->done = true;
3009*4882a593Smuzhiyun else
3010*4882a593Smuzhiyun /* Start from the next bin next time */
3011*4882a593Smuzhiyun cmd_pos->data.next_bin++;
3012*4882a593Smuzhiyun }
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun static void
bnx2x_mcast_hdl_pending_set_e2_convert(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_pending_mcast_cmd * cmd_pos)3015*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_set_e2_convert(struct bnx2x *bp,
3016*4882a593Smuzhiyun struct bnx2x_mcast_obj *o,
3017*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd *cmd_pos)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun u64 cur[BNX2X_MCAST_VEC_SZ], req[BNX2X_MCAST_VEC_SZ];
3020*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *pmac_pos, *pmac_pos_n;
3021*4882a593Smuzhiyun struct bnx2x_mcast_bin_elem *p_item;
3022*4882a593Smuzhiyun struct bnx2x_mcast_elem_group *elem_group;
3023*4882a593Smuzhiyun int cnt = 0, mac_cnt = 0, offset = 0, i;
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun memset(req, 0, sizeof(u64) * BNX2X_MCAST_VEC_SZ);
3026*4882a593Smuzhiyun memcpy(cur, o->registry.aprox_match.vec,
3027*4882a593Smuzhiyun sizeof(u64) * BNX2X_MCAST_VEC_SZ);
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun /* Fill `current' with the required set of bins to configure */
3030*4882a593Smuzhiyun list_for_each_entry_safe(pmac_pos, pmac_pos_n, &cmd_pos->data.macs_head,
3031*4882a593Smuzhiyun link) {
3032*4882a593Smuzhiyun int bin = bnx2x_mcast_bin_from_mac(pmac_pos->mac);
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Set contains %pM mcast MAC\n",
3035*4882a593Smuzhiyun pmac_pos->mac);
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun BIT_VEC64_SET_BIT(req, bin);
3038*4882a593Smuzhiyun list_del(&pmac_pos->link);
3039*4882a593Smuzhiyun mac_cnt++;
3040*4882a593Smuzhiyun }
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun /* We no longer have use for the MACs; Need to re-use memory for
3043*4882a593Smuzhiyun * a list that will be used to configure bins.
3044*4882a593Smuzhiyun */
3045*4882a593Smuzhiyun cmd_pos->set_convert = true;
3046*4882a593Smuzhiyun INIT_LIST_HEAD(&cmd_pos->data.macs_head);
3047*4882a593Smuzhiyun elem_group = list_first_entry(&cmd_pos->group_head,
3048*4882a593Smuzhiyun struct bnx2x_mcast_elem_group,
3049*4882a593Smuzhiyun mcast_group_link);
3050*4882a593Smuzhiyun for (i = 0; i < BNX2X_MCAST_BINS_NUM; i++) {
3051*4882a593Smuzhiyun bool b_current = !!BIT_VEC64_TEST_BIT(cur, i);
3052*4882a593Smuzhiyun bool b_required = !!BIT_VEC64_TEST_BIT(req, i);
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun if (b_current == b_required)
3055*4882a593Smuzhiyun continue;
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun p_item = &elem_group->mcast_elems[offset].bin_elem;
3058*4882a593Smuzhiyun p_item->bin = i;
3059*4882a593Smuzhiyun p_item->type = b_required ? BNX2X_MCAST_CMD_SET_ADD
3060*4882a593Smuzhiyun : BNX2X_MCAST_CMD_SET_DEL;
3061*4882a593Smuzhiyun list_add_tail(&p_item->link , &cmd_pos->data.macs_head);
3062*4882a593Smuzhiyun cnt++;
3063*4882a593Smuzhiyun offset++;
3064*4882a593Smuzhiyun if (offset == MCAST_MAC_ELEMS_PER_PG) {
3065*4882a593Smuzhiyun offset = 0;
3066*4882a593Smuzhiyun elem_group = list_next_entry(elem_group,
3067*4882a593Smuzhiyun mcast_group_link);
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun /* We now definitely know how many commands are hiding here.
3072*4882a593Smuzhiyun * Also need to correct the disruption we've added to guarantee this
3073*4882a593Smuzhiyun * would be enqueued.
3074*4882a593Smuzhiyun */
3075*4882a593Smuzhiyun o->total_pending_num -= (o->max_cmd_len + mac_cnt);
3076*4882a593Smuzhiyun o->total_pending_num += cnt;
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "o->total_pending_num=%d\n", o->total_pending_num);
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun static void
bnx2x_mcast_hdl_pending_set_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_pending_mcast_cmd * cmd_pos,int * cnt)3082*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_set_e2(struct bnx2x *bp,
3083*4882a593Smuzhiyun struct bnx2x_mcast_obj *o,
3084*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd *cmd_pos,
3085*4882a593Smuzhiyun int *cnt)
3086*4882a593Smuzhiyun {
3087*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
3088*4882a593Smuzhiyun struct bnx2x_mcast_bin_elem *p_item, *p_item_n;
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun /* This is actually a 2-part scheme - it starts by converting the MACs
3091*4882a593Smuzhiyun * into a list of bins to be added/removed, and correcting the numbers
3092*4882a593Smuzhiyun * on the object. this is now allowed, as we're now sure that all
3093*4882a593Smuzhiyun * previous configured requests have already applied.
3094*4882a593Smuzhiyun * The second part is actually adding rules for the newly introduced
3095*4882a593Smuzhiyun * entries [like all the rest of the hdl_pending functions].
3096*4882a593Smuzhiyun */
3097*4882a593Smuzhiyun if (!cmd_pos->set_convert)
3098*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_set_e2_convert(bp, o, cmd_pos);
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun list_for_each_entry_safe(p_item, p_item_n, &cmd_pos->data.macs_head,
3101*4882a593Smuzhiyun link) {
3102*4882a593Smuzhiyun cfg_data.bin = (u8)p_item->bin;
3103*4882a593Smuzhiyun o->set_one_rule(bp, o, *cnt, &cfg_data, p_item->type);
3104*4882a593Smuzhiyun (*cnt)++;
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun list_del(&p_item->link);
3107*4882a593Smuzhiyun
3108*4882a593Smuzhiyun /* Break if we reached the maximum number of rules. */
3109*4882a593Smuzhiyun if (*cnt >= o->max_cmd_len)
3110*4882a593Smuzhiyun break;
3111*4882a593Smuzhiyun }
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun /* if no more MACs to configure - we are done */
3114*4882a593Smuzhiyun if (list_empty(&cmd_pos->data.macs_head))
3115*4882a593Smuzhiyun cmd_pos->done = true;
3116*4882a593Smuzhiyun }
3117*4882a593Smuzhiyun
bnx2x_mcast_handle_pending_cmds_e2(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p)3118*4882a593Smuzhiyun static inline int bnx2x_mcast_handle_pending_cmds_e2(struct bnx2x *bp,
3119*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p)
3120*4882a593Smuzhiyun {
3121*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd *cmd_pos, *cmd_pos_n;
3122*4882a593Smuzhiyun int cnt = 0;
3123*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun list_for_each_entry_safe(cmd_pos, cmd_pos_n, &o->pending_cmds_head,
3126*4882a593Smuzhiyun link) {
3127*4882a593Smuzhiyun switch (cmd_pos->type) {
3128*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3129*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_add_e2(bp, o, cmd_pos, &cnt);
3130*4882a593Smuzhiyun break;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3133*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_del_e2(bp, o, cmd_pos, &cnt);
3134*4882a593Smuzhiyun break;
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3137*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_restore_e2(bp, o, cmd_pos,
3138*4882a593Smuzhiyun &cnt);
3139*4882a593Smuzhiyun break;
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun case BNX2X_MCAST_CMD_SET:
3142*4882a593Smuzhiyun bnx2x_mcast_hdl_pending_set_e2(bp, o, cmd_pos, &cnt);
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun default:
3146*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
3147*4882a593Smuzhiyun return -EINVAL;
3148*4882a593Smuzhiyun }
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun /* If the command has been completed - remove it from the list
3151*4882a593Smuzhiyun * and free the memory
3152*4882a593Smuzhiyun */
3153*4882a593Smuzhiyun if (cmd_pos->done) {
3154*4882a593Smuzhiyun list_del(&cmd_pos->link);
3155*4882a593Smuzhiyun bnx2x_free_groups(&cmd_pos->group_head);
3156*4882a593Smuzhiyun kfree(cmd_pos);
3157*4882a593Smuzhiyun }
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun /* Break if we reached the maximum number of rules */
3160*4882a593Smuzhiyun if (cnt >= o->max_cmd_len)
3161*4882a593Smuzhiyun break;
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun return cnt;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun
bnx2x_mcast_hdl_add(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_mcast_ramrod_params * p,int * line_idx)3167*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_add(struct bnx2x *bp,
3168*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
3169*4882a593Smuzhiyun int *line_idx)
3170*4882a593Smuzhiyun {
3171*4882a593Smuzhiyun struct bnx2x_mcast_list_elem *mlist_pos;
3172*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
3173*4882a593Smuzhiyun int cnt = *line_idx;
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun list_for_each_entry(mlist_pos, &p->mcast_list, link) {
3176*4882a593Smuzhiyun cfg_data.mac = mlist_pos->mac;
3177*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, &cfg_data, BNX2X_MCAST_CMD_ADD);
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun cnt++;
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
3182*4882a593Smuzhiyun mlist_pos->mac);
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun *line_idx = cnt;
3186*4882a593Smuzhiyun }
3187*4882a593Smuzhiyun
bnx2x_mcast_hdl_del(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_mcast_ramrod_params * p,int * line_idx)3188*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_del(struct bnx2x *bp,
3189*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
3190*4882a593Smuzhiyun int *line_idx)
3191*4882a593Smuzhiyun {
3192*4882a593Smuzhiyun int cnt = *line_idx, i;
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun for (i = 0; i < p->mcast_list_len; i++) {
3195*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, NULL, BNX2X_MCAST_CMD_DEL);
3196*4882a593Smuzhiyun
3197*4882a593Smuzhiyun cnt++;
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Deleting MAC. %d left\n",
3200*4882a593Smuzhiyun p->mcast_list_len - i - 1);
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun *line_idx = cnt;
3204*4882a593Smuzhiyun }
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun /**
3207*4882a593Smuzhiyun * bnx2x_mcast_handle_current_cmd - send command if room
3208*4882a593Smuzhiyun *
3209*4882a593Smuzhiyun * @bp: device handle
3210*4882a593Smuzhiyun * @p: ramrod mcast info
3211*4882a593Smuzhiyun * @cmd: command
3212*4882a593Smuzhiyun * @start_cnt: first line in the ramrod data that may be used
3213*4882a593Smuzhiyun *
3214*4882a593Smuzhiyun * This function is called iff there is enough place for the current command in
3215*4882a593Smuzhiyun * the ramrod data.
3216*4882a593Smuzhiyun * Returns number of lines filled in the ramrod data in total.
3217*4882a593Smuzhiyun */
bnx2x_mcast_handle_current_cmd(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd,int start_cnt)3218*4882a593Smuzhiyun static inline int bnx2x_mcast_handle_current_cmd(struct bnx2x *bp,
3219*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3220*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd,
3221*4882a593Smuzhiyun int start_cnt)
3222*4882a593Smuzhiyun {
3223*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3224*4882a593Smuzhiyun int cnt = start_cnt;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun switch (cmd) {
3229*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3230*4882a593Smuzhiyun bnx2x_mcast_hdl_add(bp, o, p, &cnt);
3231*4882a593Smuzhiyun break;
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3234*4882a593Smuzhiyun bnx2x_mcast_hdl_del(bp, o, p, &cnt);
3235*4882a593Smuzhiyun break;
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3238*4882a593Smuzhiyun o->hdl_restore(bp, o, 0, &cnt);
3239*4882a593Smuzhiyun break;
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun default:
3242*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
3243*4882a593Smuzhiyun return -EINVAL;
3244*4882a593Smuzhiyun }
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun /* The current command has been handled */
3247*4882a593Smuzhiyun p->mcast_list_len = 0;
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun return cnt;
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun
bnx2x_mcast_validate_e2(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3252*4882a593Smuzhiyun static int bnx2x_mcast_validate_e2(struct bnx2x *bp,
3253*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3254*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3255*4882a593Smuzhiyun {
3256*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3257*4882a593Smuzhiyun int reg_sz = o->get_registry_size(o);
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun switch (cmd) {
3260*4882a593Smuzhiyun /* DEL command deletes all currently configured MACs */
3261*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3262*4882a593Smuzhiyun o->set_registry_size(o, 0);
3263*4882a593Smuzhiyun fallthrough;
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun /* RESTORE command will restore the entire multicast configuration */
3266*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3267*4882a593Smuzhiyun /* Here we set the approximate amount of work to do, which in
3268*4882a593Smuzhiyun * fact may be only less as some MACs in postponed ADD
3269*4882a593Smuzhiyun * command(s) scheduled before this command may fall into
3270*4882a593Smuzhiyun * the same bin and the actual number of bins set in the
3271*4882a593Smuzhiyun * registry would be less than we estimated here. See
3272*4882a593Smuzhiyun * bnx2x_mcast_set_one_rule_e2() for further details.
3273*4882a593Smuzhiyun */
3274*4882a593Smuzhiyun p->mcast_list_len = reg_sz;
3275*4882a593Smuzhiyun break;
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3278*4882a593Smuzhiyun case BNX2X_MCAST_CMD_CONT:
3279*4882a593Smuzhiyun /* Here we assume that all new MACs will fall into new bins.
3280*4882a593Smuzhiyun * However we will correct the real registry size after we
3281*4882a593Smuzhiyun * handle all pending commands.
3282*4882a593Smuzhiyun */
3283*4882a593Smuzhiyun o->set_registry_size(o, reg_sz + p->mcast_list_len);
3284*4882a593Smuzhiyun break;
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun case BNX2X_MCAST_CMD_SET:
3287*4882a593Smuzhiyun /* We can only learn how many commands would actually be used
3288*4882a593Smuzhiyun * when this is being configured. So for now, simply guarantee
3289*4882a593Smuzhiyun * the command will be enqueued [to refrain from adding logic
3290*4882a593Smuzhiyun * that handles this and THEN learns it needs several ramrods].
3291*4882a593Smuzhiyun * Just like for ADD/Cont, the mcast_list_len might be an over
3292*4882a593Smuzhiyun * estimation; or even more so, since we don't take into
3293*4882a593Smuzhiyun * account the possibility of removal of existing bins.
3294*4882a593Smuzhiyun */
3295*4882a593Smuzhiyun o->set_registry_size(o, reg_sz + p->mcast_list_len);
3296*4882a593Smuzhiyun o->total_pending_num += o->max_cmd_len;
3297*4882a593Smuzhiyun break;
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun default:
3300*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
3301*4882a593Smuzhiyun return -EINVAL;
3302*4882a593Smuzhiyun }
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun /* Increase the total number of MACs pending to be configured */
3305*4882a593Smuzhiyun o->total_pending_num += p->mcast_list_len;
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun return 0;
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun
bnx2x_mcast_revert_e2(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,int old_num_bins,enum bnx2x_mcast_cmd cmd)3310*4882a593Smuzhiyun static void bnx2x_mcast_revert_e2(struct bnx2x *bp,
3311*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3312*4882a593Smuzhiyun int old_num_bins,
3313*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3316*4882a593Smuzhiyun
3317*4882a593Smuzhiyun o->set_registry_size(o, old_num_bins);
3318*4882a593Smuzhiyun o->total_pending_num -= p->mcast_list_len;
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun if (cmd == BNX2X_MCAST_CMD_SET)
3321*4882a593Smuzhiyun o->total_pending_num -= o->max_cmd_len;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun /**
3325*4882a593Smuzhiyun * bnx2x_mcast_set_rdata_hdr_e2 - sets a header values
3326*4882a593Smuzhiyun *
3327*4882a593Smuzhiyun * @bp: device handle
3328*4882a593Smuzhiyun * @p: ramrod parameters
3329*4882a593Smuzhiyun * @len: number of rules to handle
3330*4882a593Smuzhiyun */
bnx2x_mcast_set_rdata_hdr_e2(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,u8 len)3331*4882a593Smuzhiyun static inline void bnx2x_mcast_set_rdata_hdr_e2(struct bnx2x *bp,
3332*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3333*4882a593Smuzhiyun u8 len)
3334*4882a593Smuzhiyun {
3335*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
3336*4882a593Smuzhiyun struct eth_multicast_rules_ramrod_data *data =
3337*4882a593Smuzhiyun (struct eth_multicast_rules_ramrod_data *)(r->rdata);
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun data->header.echo = cpu_to_le32((r->cid & BNX2X_SWCID_MASK) |
3340*4882a593Smuzhiyun (BNX2X_FILTER_MCAST_PENDING <<
3341*4882a593Smuzhiyun BNX2X_SWCID_SHIFT));
3342*4882a593Smuzhiyun data->header.rule_cnt = len;
3343*4882a593Smuzhiyun }
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun /**
3346*4882a593Smuzhiyun * bnx2x_mcast_refresh_registry_e2 - recalculate the actual number of set bins
3347*4882a593Smuzhiyun *
3348*4882a593Smuzhiyun * @bp: device handle
3349*4882a593Smuzhiyun * @o:
3350*4882a593Smuzhiyun *
3351*4882a593Smuzhiyun * Recalculate the actual number of set bins in the registry using Brian
3352*4882a593Smuzhiyun * Kernighan's algorithm: it's execution complexity is as a number of set bins.
3353*4882a593Smuzhiyun *
3354*4882a593Smuzhiyun * returns 0 for the compliance with bnx2x_mcast_refresh_registry_e1().
3355*4882a593Smuzhiyun */
bnx2x_mcast_refresh_registry_e2(struct bnx2x * bp,struct bnx2x_mcast_obj * o)3356*4882a593Smuzhiyun static inline int bnx2x_mcast_refresh_registry_e2(struct bnx2x *bp,
3357*4882a593Smuzhiyun struct bnx2x_mcast_obj *o)
3358*4882a593Smuzhiyun {
3359*4882a593Smuzhiyun int i, cnt = 0;
3360*4882a593Smuzhiyun u64 elem;
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun for (i = 0; i < BNX2X_MCAST_VEC_SZ; i++) {
3363*4882a593Smuzhiyun elem = o->registry.aprox_match.vec[i];
3364*4882a593Smuzhiyun for (; elem; cnt++)
3365*4882a593Smuzhiyun elem &= elem - 1;
3366*4882a593Smuzhiyun }
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun o->set_registry_size(o, cnt);
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun return 0;
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
bnx2x_mcast_setup_e2(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3373*4882a593Smuzhiyun static int bnx2x_mcast_setup_e2(struct bnx2x *bp,
3374*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3375*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3376*4882a593Smuzhiyun {
3377*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &p->mcast_obj->raw;
3378*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3379*4882a593Smuzhiyun struct eth_multicast_rules_ramrod_data *data =
3380*4882a593Smuzhiyun (struct eth_multicast_rules_ramrod_data *)(raw->rdata);
3381*4882a593Smuzhiyun int cnt = 0, rc;
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun /* Reset the ramrod data buffer */
3384*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun cnt = bnx2x_mcast_handle_pending_cmds_e2(bp, p);
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun /* If there are no more pending commands - clear SCHEDULED state */
3389*4882a593Smuzhiyun if (list_empty(&o->pending_cmds_head))
3390*4882a593Smuzhiyun o->clear_sched(o);
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun /* The below may be true iff there was enough room in ramrod
3393*4882a593Smuzhiyun * data for all pending commands and for the current
3394*4882a593Smuzhiyun * command. Otherwise the current command would have been added
3395*4882a593Smuzhiyun * to the pending commands and p->mcast_list_len would have been
3396*4882a593Smuzhiyun * zeroed.
3397*4882a593Smuzhiyun */
3398*4882a593Smuzhiyun if (p->mcast_list_len > 0)
3399*4882a593Smuzhiyun cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, cnt);
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun /* We've pulled out some MACs - update the total number of
3402*4882a593Smuzhiyun * outstanding.
3403*4882a593Smuzhiyun */
3404*4882a593Smuzhiyun o->total_pending_num -= cnt;
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun /* send a ramrod */
3407*4882a593Smuzhiyun WARN_ON(o->total_pending_num < 0);
3408*4882a593Smuzhiyun WARN_ON(cnt > o->max_cmd_len);
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun bnx2x_mcast_set_rdata_hdr_e2(bp, p, (u8)cnt);
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun /* Update a registry size if there are no more pending operations.
3413*4882a593Smuzhiyun *
3414*4882a593Smuzhiyun * We don't want to change the value of the registry size if there are
3415*4882a593Smuzhiyun * pending operations because we want it to always be equal to the
3416*4882a593Smuzhiyun * exact or the approximate number (see bnx2x_mcast_validate_e2()) of
3417*4882a593Smuzhiyun * set bins after the last requested operation in order to properly
3418*4882a593Smuzhiyun * evaluate the size of the next DEL/RESTORE operation.
3419*4882a593Smuzhiyun *
3420*4882a593Smuzhiyun * Note that we update the registry itself during command(s) handling
3421*4882a593Smuzhiyun * - see bnx2x_mcast_set_one_rule_e2(). That's because for 57712 we
3422*4882a593Smuzhiyun * aggregate multiple commands (ADD/DEL/RESTORE) into one ramrod but
3423*4882a593Smuzhiyun * with a limited amount of update commands (per MAC/bin) and we don't
3424*4882a593Smuzhiyun * know in this scope what the actual state of bins configuration is
3425*4882a593Smuzhiyun * going to be after this ramrod.
3426*4882a593Smuzhiyun */
3427*4882a593Smuzhiyun if (!o->total_pending_num)
3428*4882a593Smuzhiyun bnx2x_mcast_refresh_registry_e2(bp, o);
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun /* If CLEAR_ONLY was requested - don't send a ramrod and clear
3431*4882a593Smuzhiyun * RAMROD_PENDING status immediately. due to the SET option, it's also
3432*4882a593Smuzhiyun * possible that after evaluating the differences there's no need for
3433*4882a593Smuzhiyun * a ramrod. In that case, we can skip it as well.
3434*4882a593Smuzhiyun */
3435*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags) || !cnt) {
3436*4882a593Smuzhiyun raw->clear_pending(raw);
3437*4882a593Smuzhiyun return 0;
3438*4882a593Smuzhiyun } else {
3439*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
3440*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
3441*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
3442*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
3443*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
3444*4882a593Smuzhiyun */
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun /* Send a ramrod */
3447*4882a593Smuzhiyun rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_MULTICAST_RULES,
3448*4882a593Smuzhiyun raw->cid, U64_HI(raw->rdata_mapping),
3449*4882a593Smuzhiyun U64_LO(raw->rdata_mapping),
3450*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
3451*4882a593Smuzhiyun if (rc)
3452*4882a593Smuzhiyun return rc;
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun /* Ramrod completion is pending */
3455*4882a593Smuzhiyun return 1;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun }
3458*4882a593Smuzhiyun
bnx2x_mcast_validate_e1h(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3459*4882a593Smuzhiyun static int bnx2x_mcast_validate_e1h(struct bnx2x *bp,
3460*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3461*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3462*4882a593Smuzhiyun {
3463*4882a593Smuzhiyun if (cmd == BNX2X_MCAST_CMD_SET) {
3464*4882a593Smuzhiyun BNX2X_ERR("Can't use `set' command on e1h!\n");
3465*4882a593Smuzhiyun return -EINVAL;
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun /* Mark, that there is a work to do */
3469*4882a593Smuzhiyun if ((cmd == BNX2X_MCAST_CMD_DEL) || (cmd == BNX2X_MCAST_CMD_RESTORE))
3470*4882a593Smuzhiyun p->mcast_list_len = 1;
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun return 0;
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun
bnx2x_mcast_revert_e1h(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,int old_num_bins,enum bnx2x_mcast_cmd cmd)3475*4882a593Smuzhiyun static void bnx2x_mcast_revert_e1h(struct bnx2x *bp,
3476*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3477*4882a593Smuzhiyun int old_num_bins,
3478*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3479*4882a593Smuzhiyun {
3480*4882a593Smuzhiyun /* Do nothing */
3481*4882a593Smuzhiyun }
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun #define BNX2X_57711_SET_MC_FILTER(filter, bit) \
3484*4882a593Smuzhiyun do { \
3485*4882a593Smuzhiyun (filter)[(bit) >> 5] |= (1 << ((bit) & 0x1f)); \
3486*4882a593Smuzhiyun } while (0)
3487*4882a593Smuzhiyun
bnx2x_mcast_hdl_add_e1h(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_mcast_ramrod_params * p,u32 * mc_filter)3488*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_add_e1h(struct bnx2x *bp,
3489*4882a593Smuzhiyun struct bnx2x_mcast_obj *o,
3490*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3491*4882a593Smuzhiyun u32 *mc_filter)
3492*4882a593Smuzhiyun {
3493*4882a593Smuzhiyun struct bnx2x_mcast_list_elem *mlist_pos;
3494*4882a593Smuzhiyun int bit;
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun list_for_each_entry(mlist_pos, &p->mcast_list, link) {
3497*4882a593Smuzhiyun bit = bnx2x_mcast_bin_from_mac(mlist_pos->mac);
3498*4882a593Smuzhiyun BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC, bin %d\n",
3501*4882a593Smuzhiyun mlist_pos->mac, bit);
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun /* bookkeeping... */
3504*4882a593Smuzhiyun BIT_VEC64_SET_BIT(o->registry.aprox_match.vec,
3505*4882a593Smuzhiyun bit);
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun }
3508*4882a593Smuzhiyun
bnx2x_mcast_hdl_restore_e1h(struct bnx2x * bp,struct bnx2x_mcast_obj * o,struct bnx2x_mcast_ramrod_params * p,u32 * mc_filter)3509*4882a593Smuzhiyun static inline void bnx2x_mcast_hdl_restore_e1h(struct bnx2x *bp,
3510*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
3511*4882a593Smuzhiyun u32 *mc_filter)
3512*4882a593Smuzhiyun {
3513*4882a593Smuzhiyun int bit;
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun for (bit = bnx2x_mcast_get_next_bin(o, 0);
3516*4882a593Smuzhiyun bit >= 0;
3517*4882a593Smuzhiyun bit = bnx2x_mcast_get_next_bin(o, bit + 1)) {
3518*4882a593Smuzhiyun BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
3519*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to set bin %d\n", bit);
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun /* On 57711 we write the multicast MACs' approximate match
3524*4882a593Smuzhiyun * table by directly into the TSTORM's internal RAM. So we don't
3525*4882a593Smuzhiyun * really need to handle any tricks to make it work.
3526*4882a593Smuzhiyun */
bnx2x_mcast_setup_e1h(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3527*4882a593Smuzhiyun static int bnx2x_mcast_setup_e1h(struct bnx2x *bp,
3528*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3529*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3530*4882a593Smuzhiyun {
3531*4882a593Smuzhiyun int i;
3532*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3533*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun /* If CLEAR_ONLY has been requested - clear the registry
3536*4882a593Smuzhiyun * and clear a pending bit.
3537*4882a593Smuzhiyun */
3538*4882a593Smuzhiyun if (!test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
3539*4882a593Smuzhiyun u32 mc_filter[MC_HASH_SIZE] = {0};
3540*4882a593Smuzhiyun
3541*4882a593Smuzhiyun /* Set the multicast filter bits before writing it into
3542*4882a593Smuzhiyun * the internal memory.
3543*4882a593Smuzhiyun */
3544*4882a593Smuzhiyun switch (cmd) {
3545*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3546*4882a593Smuzhiyun bnx2x_mcast_hdl_add_e1h(bp, o, p, mc_filter);
3547*4882a593Smuzhiyun break;
3548*4882a593Smuzhiyun
3549*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3550*4882a593Smuzhiyun DP(BNX2X_MSG_SP,
3551*4882a593Smuzhiyun "Invalidating multicast MACs configuration\n");
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun /* clear the registry */
3554*4882a593Smuzhiyun memset(o->registry.aprox_match.vec, 0,
3555*4882a593Smuzhiyun sizeof(o->registry.aprox_match.vec));
3556*4882a593Smuzhiyun break;
3557*4882a593Smuzhiyun
3558*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3559*4882a593Smuzhiyun bnx2x_mcast_hdl_restore_e1h(bp, o, p, mc_filter);
3560*4882a593Smuzhiyun break;
3561*4882a593Smuzhiyun
3562*4882a593Smuzhiyun default:
3563*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
3564*4882a593Smuzhiyun return -EINVAL;
3565*4882a593Smuzhiyun }
3566*4882a593Smuzhiyun
3567*4882a593Smuzhiyun /* Set the mcast filter in the internal memory */
3568*4882a593Smuzhiyun for (i = 0; i < MC_HASH_SIZE; i++)
3569*4882a593Smuzhiyun REG_WR(bp, MC_HASH_OFFSET(bp, i), mc_filter[i]);
3570*4882a593Smuzhiyun } else
3571*4882a593Smuzhiyun /* clear the registry */
3572*4882a593Smuzhiyun memset(o->registry.aprox_match.vec, 0,
3573*4882a593Smuzhiyun sizeof(o->registry.aprox_match.vec));
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun /* We are done */
3576*4882a593Smuzhiyun r->clear_pending(r);
3577*4882a593Smuzhiyun
3578*4882a593Smuzhiyun return 0;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun
bnx2x_mcast_validate_e1(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3581*4882a593Smuzhiyun static int bnx2x_mcast_validate_e1(struct bnx2x *bp,
3582*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3583*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3584*4882a593Smuzhiyun {
3585*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3586*4882a593Smuzhiyun int reg_sz = o->get_registry_size(o);
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun if (cmd == BNX2X_MCAST_CMD_SET) {
3589*4882a593Smuzhiyun BNX2X_ERR("Can't use `set' command on e1!\n");
3590*4882a593Smuzhiyun return -EINVAL;
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun switch (cmd) {
3594*4882a593Smuzhiyun /* DEL command deletes all currently configured MACs */
3595*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3596*4882a593Smuzhiyun o->set_registry_size(o, 0);
3597*4882a593Smuzhiyun fallthrough;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun /* RESTORE command will restore the entire multicast configuration */
3600*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3601*4882a593Smuzhiyun p->mcast_list_len = reg_sz;
3602*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Command %d, p->mcast_list_len=%d\n",
3603*4882a593Smuzhiyun cmd, p->mcast_list_len);
3604*4882a593Smuzhiyun break;
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3607*4882a593Smuzhiyun case BNX2X_MCAST_CMD_CONT:
3608*4882a593Smuzhiyun /* Multicast MACs on 57710 are configured as unicast MACs and
3609*4882a593Smuzhiyun * there is only a limited number of CAM entries for that
3610*4882a593Smuzhiyun * matter.
3611*4882a593Smuzhiyun */
3612*4882a593Smuzhiyun if (p->mcast_list_len > o->max_cmd_len) {
3613*4882a593Smuzhiyun BNX2X_ERR("Can't configure more than %d multicast MACs on 57710\n",
3614*4882a593Smuzhiyun o->max_cmd_len);
3615*4882a593Smuzhiyun return -EINVAL;
3616*4882a593Smuzhiyun }
3617*4882a593Smuzhiyun /* Every configured MAC should be cleared if DEL command is
3618*4882a593Smuzhiyun * called. Only the last ADD command is relevant as long as
3619*4882a593Smuzhiyun * every ADD commands overrides the previous configuration.
3620*4882a593Smuzhiyun */
3621*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
3622*4882a593Smuzhiyun if (p->mcast_list_len > 0)
3623*4882a593Smuzhiyun o->set_registry_size(o, p->mcast_list_len);
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun break;
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun default:
3628*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd);
3629*4882a593Smuzhiyun return -EINVAL;
3630*4882a593Smuzhiyun }
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun /* We want to ensure that commands are executed one by one for 57710.
3633*4882a593Smuzhiyun * Therefore each none-empty command will consume o->max_cmd_len.
3634*4882a593Smuzhiyun */
3635*4882a593Smuzhiyun if (p->mcast_list_len)
3636*4882a593Smuzhiyun o->total_pending_num += o->max_cmd_len;
3637*4882a593Smuzhiyun
3638*4882a593Smuzhiyun return 0;
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
bnx2x_mcast_revert_e1(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,int old_num_macs,enum bnx2x_mcast_cmd cmd)3641*4882a593Smuzhiyun static void bnx2x_mcast_revert_e1(struct bnx2x *bp,
3642*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3643*4882a593Smuzhiyun int old_num_macs,
3644*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3645*4882a593Smuzhiyun {
3646*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3647*4882a593Smuzhiyun
3648*4882a593Smuzhiyun o->set_registry_size(o, old_num_macs);
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun /* If current command hasn't been handled yet and we are
3651*4882a593Smuzhiyun * here means that it's meant to be dropped and we have to
3652*4882a593Smuzhiyun * update the number of outstanding MACs accordingly.
3653*4882a593Smuzhiyun */
3654*4882a593Smuzhiyun if (p->mcast_list_len)
3655*4882a593Smuzhiyun o->total_pending_num -= o->max_cmd_len;
3656*4882a593Smuzhiyun }
3657*4882a593Smuzhiyun
bnx2x_mcast_set_one_rule_e1(struct bnx2x * bp,struct bnx2x_mcast_obj * o,int idx,union bnx2x_mcast_config_data * cfg_data,enum bnx2x_mcast_cmd cmd)3658*4882a593Smuzhiyun static void bnx2x_mcast_set_one_rule_e1(struct bnx2x *bp,
3659*4882a593Smuzhiyun struct bnx2x_mcast_obj *o, int idx,
3660*4882a593Smuzhiyun union bnx2x_mcast_config_data *cfg_data,
3661*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3662*4882a593Smuzhiyun {
3663*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
3664*4882a593Smuzhiyun struct mac_configuration_cmd *data =
3665*4882a593Smuzhiyun (struct mac_configuration_cmd *)(r->rdata);
3666*4882a593Smuzhiyun
3667*4882a593Smuzhiyun /* copy mac */
3668*4882a593Smuzhiyun if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE)) {
3669*4882a593Smuzhiyun bnx2x_set_fw_mac_addr(&data->config_table[idx].msb_mac_addr,
3670*4882a593Smuzhiyun &data->config_table[idx].middle_mac_addr,
3671*4882a593Smuzhiyun &data->config_table[idx].lsb_mac_addr,
3672*4882a593Smuzhiyun cfg_data->mac);
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun data->config_table[idx].vlan_id = 0;
3675*4882a593Smuzhiyun data->config_table[idx].pf_id = r->func_id;
3676*4882a593Smuzhiyun data->config_table[idx].clients_bit_vector =
3677*4882a593Smuzhiyun cpu_to_le32(1 << r->cl_id);
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun SET_FLAG(data->config_table[idx].flags,
3680*4882a593Smuzhiyun MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
3681*4882a593Smuzhiyun T_ETH_MAC_COMMAND_SET);
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun }
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun /**
3686*4882a593Smuzhiyun * bnx2x_mcast_set_rdata_hdr_e1 - set header values in mac_configuration_cmd
3687*4882a593Smuzhiyun *
3688*4882a593Smuzhiyun * @bp: device handle
3689*4882a593Smuzhiyun * @p: ramrod parameters
3690*4882a593Smuzhiyun * @len: number of rules to handle
3691*4882a593Smuzhiyun */
bnx2x_mcast_set_rdata_hdr_e1(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,u8 len)3692*4882a593Smuzhiyun static inline void bnx2x_mcast_set_rdata_hdr_e1(struct bnx2x *bp,
3693*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3694*4882a593Smuzhiyun u8 len)
3695*4882a593Smuzhiyun {
3696*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
3697*4882a593Smuzhiyun struct mac_configuration_cmd *data =
3698*4882a593Smuzhiyun (struct mac_configuration_cmd *)(r->rdata);
3699*4882a593Smuzhiyun
3700*4882a593Smuzhiyun u8 offset = (CHIP_REV_IS_SLOW(bp) ?
3701*4882a593Smuzhiyun BNX2X_MAX_EMUL_MULTI*(1 + r->func_id) :
3702*4882a593Smuzhiyun BNX2X_MAX_MULTICAST*(1 + r->func_id));
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun data->hdr.offset = offset;
3705*4882a593Smuzhiyun data->hdr.client_id = cpu_to_le16(0xff);
3706*4882a593Smuzhiyun data->hdr.echo = cpu_to_le32((r->cid & BNX2X_SWCID_MASK) |
3707*4882a593Smuzhiyun (BNX2X_FILTER_MCAST_PENDING <<
3708*4882a593Smuzhiyun BNX2X_SWCID_SHIFT));
3709*4882a593Smuzhiyun data->hdr.length = len;
3710*4882a593Smuzhiyun }
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun /**
3713*4882a593Smuzhiyun * bnx2x_mcast_handle_restore_cmd_e1 - restore command for 57710
3714*4882a593Smuzhiyun *
3715*4882a593Smuzhiyun * @bp: device handle
3716*4882a593Smuzhiyun * @o: multicast info
3717*4882a593Smuzhiyun * @start_idx: index in the registry to start from
3718*4882a593Smuzhiyun * @rdata_idx: index in the ramrod data to start from
3719*4882a593Smuzhiyun *
3720*4882a593Smuzhiyun * restore command for 57710 is like all other commands - always a stand alone
3721*4882a593Smuzhiyun * command - start_idx and rdata_idx will always be 0. This function will always
3722*4882a593Smuzhiyun * succeed.
3723*4882a593Smuzhiyun * returns -1 to comply with 57712 variant.
3724*4882a593Smuzhiyun */
bnx2x_mcast_handle_restore_cmd_e1(struct bnx2x * bp,struct bnx2x_mcast_obj * o,int start_idx,int * rdata_idx)3725*4882a593Smuzhiyun static inline int bnx2x_mcast_handle_restore_cmd_e1(
3726*4882a593Smuzhiyun struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_idx,
3727*4882a593Smuzhiyun int *rdata_idx)
3728*4882a593Smuzhiyun {
3729*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *elem;
3730*4882a593Smuzhiyun int i = 0;
3731*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun /* go through the registry and configure the MACs from it. */
3734*4882a593Smuzhiyun list_for_each_entry(elem, &o->registry.exact_match.macs, link) {
3735*4882a593Smuzhiyun cfg_data.mac = &elem->mac[0];
3736*4882a593Smuzhiyun o->set_one_rule(bp, o, i, &cfg_data, BNX2X_MCAST_CMD_RESTORE);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun i++;
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
3741*4882a593Smuzhiyun cfg_data.mac);
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun *rdata_idx = i;
3745*4882a593Smuzhiyun
3746*4882a593Smuzhiyun return -1;
3747*4882a593Smuzhiyun }
3748*4882a593Smuzhiyun
bnx2x_mcast_handle_pending_cmds_e1(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p)3749*4882a593Smuzhiyun static inline int bnx2x_mcast_handle_pending_cmds_e1(
3750*4882a593Smuzhiyun struct bnx2x *bp, struct bnx2x_mcast_ramrod_params *p)
3751*4882a593Smuzhiyun {
3752*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd *cmd_pos;
3753*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *pmac_pos;
3754*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3755*4882a593Smuzhiyun union bnx2x_mcast_config_data cfg_data = {NULL};
3756*4882a593Smuzhiyun int cnt = 0;
3757*4882a593Smuzhiyun
3758*4882a593Smuzhiyun /* If nothing to be done - return */
3759*4882a593Smuzhiyun if (list_empty(&o->pending_cmds_head))
3760*4882a593Smuzhiyun return 0;
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun /* Handle the first command */
3763*4882a593Smuzhiyun cmd_pos = list_first_entry(&o->pending_cmds_head,
3764*4882a593Smuzhiyun struct bnx2x_pending_mcast_cmd, link);
3765*4882a593Smuzhiyun
3766*4882a593Smuzhiyun switch (cmd_pos->type) {
3767*4882a593Smuzhiyun case BNX2X_MCAST_CMD_ADD:
3768*4882a593Smuzhiyun list_for_each_entry(pmac_pos, &cmd_pos->data.macs_head, link) {
3769*4882a593Smuzhiyun cfg_data.mac = &pmac_pos->mac[0];
3770*4882a593Smuzhiyun o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
3771*4882a593Smuzhiyun
3772*4882a593Smuzhiyun cnt++;
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
3775*4882a593Smuzhiyun pmac_pos->mac);
3776*4882a593Smuzhiyun }
3777*4882a593Smuzhiyun break;
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun case BNX2X_MCAST_CMD_DEL:
3780*4882a593Smuzhiyun cnt = cmd_pos->data.macs_num;
3781*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "About to delete %d multicast MACs\n", cnt);
3782*4882a593Smuzhiyun break;
3783*4882a593Smuzhiyun
3784*4882a593Smuzhiyun case BNX2X_MCAST_CMD_RESTORE:
3785*4882a593Smuzhiyun o->hdl_restore(bp, o, 0, &cnt);
3786*4882a593Smuzhiyun break;
3787*4882a593Smuzhiyun
3788*4882a593Smuzhiyun default:
3789*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
3790*4882a593Smuzhiyun return -EINVAL;
3791*4882a593Smuzhiyun }
3792*4882a593Smuzhiyun
3793*4882a593Smuzhiyun list_del(&cmd_pos->link);
3794*4882a593Smuzhiyun bnx2x_free_groups(&cmd_pos->group_head);
3795*4882a593Smuzhiyun kfree(cmd_pos);
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun return cnt;
3798*4882a593Smuzhiyun }
3799*4882a593Smuzhiyun
3800*4882a593Smuzhiyun /**
3801*4882a593Smuzhiyun * bnx2x_get_fw_mac_addr - revert the bnx2x_set_fw_mac_addr().
3802*4882a593Smuzhiyun *
3803*4882a593Smuzhiyun * @fw_hi: address
3804*4882a593Smuzhiyun * @fw_mid: address
3805*4882a593Smuzhiyun * @fw_lo: address
3806*4882a593Smuzhiyun * @mac: mac address
3807*4882a593Smuzhiyun */
bnx2x_get_fw_mac_addr(__le16 * fw_hi,__le16 * fw_mid,__le16 * fw_lo,u8 * mac)3808*4882a593Smuzhiyun static inline void bnx2x_get_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
3809*4882a593Smuzhiyun __le16 *fw_lo, u8 *mac)
3810*4882a593Smuzhiyun {
3811*4882a593Smuzhiyun mac[1] = ((u8 *)fw_hi)[0];
3812*4882a593Smuzhiyun mac[0] = ((u8 *)fw_hi)[1];
3813*4882a593Smuzhiyun mac[3] = ((u8 *)fw_mid)[0];
3814*4882a593Smuzhiyun mac[2] = ((u8 *)fw_mid)[1];
3815*4882a593Smuzhiyun mac[5] = ((u8 *)fw_lo)[0];
3816*4882a593Smuzhiyun mac[4] = ((u8 *)fw_lo)[1];
3817*4882a593Smuzhiyun }
3818*4882a593Smuzhiyun
3819*4882a593Smuzhiyun /**
3820*4882a593Smuzhiyun * bnx2x_mcast_refresh_registry_e1 -
3821*4882a593Smuzhiyun *
3822*4882a593Smuzhiyun * @bp: device handle
3823*4882a593Smuzhiyun * @o: multicast info
3824*4882a593Smuzhiyun *
3825*4882a593Smuzhiyun * Check the ramrod data first entry flag to see if it's a DELETE or ADD command
3826*4882a593Smuzhiyun * and update the registry correspondingly: if ADD - allocate a memory and add
3827*4882a593Smuzhiyun * the entries to the registry (list), if DELETE - clear the registry and free
3828*4882a593Smuzhiyun * the memory.
3829*4882a593Smuzhiyun */
bnx2x_mcast_refresh_registry_e1(struct bnx2x * bp,struct bnx2x_mcast_obj * o)3830*4882a593Smuzhiyun static inline int bnx2x_mcast_refresh_registry_e1(struct bnx2x *bp,
3831*4882a593Smuzhiyun struct bnx2x_mcast_obj *o)
3832*4882a593Smuzhiyun {
3833*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
3834*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem *elem;
3835*4882a593Smuzhiyun struct mac_configuration_cmd *data =
3836*4882a593Smuzhiyun (struct mac_configuration_cmd *)(raw->rdata);
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun /* If first entry contains a SET bit - the command was ADD,
3839*4882a593Smuzhiyun * otherwise - DEL_ALL
3840*4882a593Smuzhiyun */
3841*4882a593Smuzhiyun if (GET_FLAG(data->config_table[0].flags,
3842*4882a593Smuzhiyun MAC_CONFIGURATION_ENTRY_ACTION_TYPE)) {
3843*4882a593Smuzhiyun int i, len = data->hdr.length;
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun /* Break if it was a RESTORE command */
3846*4882a593Smuzhiyun if (!list_empty(&o->registry.exact_match.macs))
3847*4882a593Smuzhiyun return 0;
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun elem = kcalloc(len, sizeof(*elem), GFP_ATOMIC);
3850*4882a593Smuzhiyun if (!elem) {
3851*4882a593Smuzhiyun BNX2X_ERR("Failed to allocate registry memory\n");
3852*4882a593Smuzhiyun return -ENOMEM;
3853*4882a593Smuzhiyun }
3854*4882a593Smuzhiyun
3855*4882a593Smuzhiyun for (i = 0; i < len; i++, elem++) {
3856*4882a593Smuzhiyun bnx2x_get_fw_mac_addr(
3857*4882a593Smuzhiyun &data->config_table[i].msb_mac_addr,
3858*4882a593Smuzhiyun &data->config_table[i].middle_mac_addr,
3859*4882a593Smuzhiyun &data->config_table[i].lsb_mac_addr,
3860*4882a593Smuzhiyun elem->mac);
3861*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Adding registry entry for [%pM]\n",
3862*4882a593Smuzhiyun elem->mac);
3863*4882a593Smuzhiyun list_add_tail(&elem->link,
3864*4882a593Smuzhiyun &o->registry.exact_match.macs);
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun } else {
3867*4882a593Smuzhiyun elem = list_first_entry(&o->registry.exact_match.macs,
3868*4882a593Smuzhiyun struct bnx2x_mcast_mac_elem, link);
3869*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Deleting a registry\n");
3870*4882a593Smuzhiyun kfree(elem);
3871*4882a593Smuzhiyun INIT_LIST_HEAD(&o->registry.exact_match.macs);
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun return 0;
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun
bnx2x_mcast_setup_e1(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3877*4882a593Smuzhiyun static int bnx2x_mcast_setup_e1(struct bnx2x *bp,
3878*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3879*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3880*4882a593Smuzhiyun {
3881*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3882*4882a593Smuzhiyun struct bnx2x_raw_obj *raw = &o->raw;
3883*4882a593Smuzhiyun struct mac_configuration_cmd *data =
3884*4882a593Smuzhiyun (struct mac_configuration_cmd *)(raw->rdata);
3885*4882a593Smuzhiyun int cnt = 0, i, rc;
3886*4882a593Smuzhiyun
3887*4882a593Smuzhiyun /* Reset the ramrod data buffer */
3888*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun /* First set all entries as invalid */
3891*4882a593Smuzhiyun for (i = 0; i < o->max_cmd_len ; i++)
3892*4882a593Smuzhiyun SET_FLAG(data->config_table[i].flags,
3893*4882a593Smuzhiyun MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
3894*4882a593Smuzhiyun T_ETH_MAC_COMMAND_INVALIDATE);
3895*4882a593Smuzhiyun
3896*4882a593Smuzhiyun /* Handle pending commands first */
3897*4882a593Smuzhiyun cnt = bnx2x_mcast_handle_pending_cmds_e1(bp, p);
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun /* If there are no more pending commands - clear SCHEDULED state */
3900*4882a593Smuzhiyun if (list_empty(&o->pending_cmds_head))
3901*4882a593Smuzhiyun o->clear_sched(o);
3902*4882a593Smuzhiyun
3903*4882a593Smuzhiyun /* The below may be true iff there were no pending commands */
3904*4882a593Smuzhiyun if (!cnt)
3905*4882a593Smuzhiyun cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, 0);
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun /* For 57710 every command has o->max_cmd_len length to ensure that
3908*4882a593Smuzhiyun * commands are done one at a time.
3909*4882a593Smuzhiyun */
3910*4882a593Smuzhiyun o->total_pending_num -= o->max_cmd_len;
3911*4882a593Smuzhiyun
3912*4882a593Smuzhiyun /* send a ramrod */
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun WARN_ON(cnt > o->max_cmd_len);
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun /* Set ramrod header (in particular, a number of entries to update) */
3917*4882a593Smuzhiyun bnx2x_mcast_set_rdata_hdr_e1(bp, p, (u8)cnt);
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun /* update a registry: we need the registry contents to be always up
3920*4882a593Smuzhiyun * to date in order to be able to execute a RESTORE opcode. Here
3921*4882a593Smuzhiyun * we use the fact that for 57710 we sent one command at a time
3922*4882a593Smuzhiyun * hence we may take the registry update out of the command handling
3923*4882a593Smuzhiyun * and do it in a simpler way here.
3924*4882a593Smuzhiyun */
3925*4882a593Smuzhiyun rc = bnx2x_mcast_refresh_registry_e1(bp, o);
3926*4882a593Smuzhiyun if (rc)
3927*4882a593Smuzhiyun return rc;
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun /* If CLEAR_ONLY was requested - don't send a ramrod and clear
3930*4882a593Smuzhiyun * RAMROD_PENDING status immediately.
3931*4882a593Smuzhiyun */
3932*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
3933*4882a593Smuzhiyun raw->clear_pending(raw);
3934*4882a593Smuzhiyun return 0;
3935*4882a593Smuzhiyun } else {
3936*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
3937*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
3938*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
3939*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
3940*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
3941*4882a593Smuzhiyun */
3942*4882a593Smuzhiyun
3943*4882a593Smuzhiyun /* Send a ramrod */
3944*4882a593Smuzhiyun rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, raw->cid,
3945*4882a593Smuzhiyun U64_HI(raw->rdata_mapping),
3946*4882a593Smuzhiyun U64_LO(raw->rdata_mapping),
3947*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
3948*4882a593Smuzhiyun if (rc)
3949*4882a593Smuzhiyun return rc;
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun /* Ramrod completion is pending */
3952*4882a593Smuzhiyun return 1;
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun }
3955*4882a593Smuzhiyun
bnx2x_mcast_get_registry_size_exact(struct bnx2x_mcast_obj * o)3956*4882a593Smuzhiyun static int bnx2x_mcast_get_registry_size_exact(struct bnx2x_mcast_obj *o)
3957*4882a593Smuzhiyun {
3958*4882a593Smuzhiyun return o->registry.exact_match.num_macs_set;
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun
bnx2x_mcast_get_registry_size_aprox(struct bnx2x_mcast_obj * o)3961*4882a593Smuzhiyun static int bnx2x_mcast_get_registry_size_aprox(struct bnx2x_mcast_obj *o)
3962*4882a593Smuzhiyun {
3963*4882a593Smuzhiyun return o->registry.aprox_match.num_bins_set;
3964*4882a593Smuzhiyun }
3965*4882a593Smuzhiyun
bnx2x_mcast_set_registry_size_exact(struct bnx2x_mcast_obj * o,int n)3966*4882a593Smuzhiyun static void bnx2x_mcast_set_registry_size_exact(struct bnx2x_mcast_obj *o,
3967*4882a593Smuzhiyun int n)
3968*4882a593Smuzhiyun {
3969*4882a593Smuzhiyun o->registry.exact_match.num_macs_set = n;
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun
bnx2x_mcast_set_registry_size_aprox(struct bnx2x_mcast_obj * o,int n)3972*4882a593Smuzhiyun static void bnx2x_mcast_set_registry_size_aprox(struct bnx2x_mcast_obj *o,
3973*4882a593Smuzhiyun int n)
3974*4882a593Smuzhiyun {
3975*4882a593Smuzhiyun o->registry.aprox_match.num_bins_set = n;
3976*4882a593Smuzhiyun }
3977*4882a593Smuzhiyun
bnx2x_config_mcast(struct bnx2x * bp,struct bnx2x_mcast_ramrod_params * p,enum bnx2x_mcast_cmd cmd)3978*4882a593Smuzhiyun int bnx2x_config_mcast(struct bnx2x *bp,
3979*4882a593Smuzhiyun struct bnx2x_mcast_ramrod_params *p,
3980*4882a593Smuzhiyun enum bnx2x_mcast_cmd cmd)
3981*4882a593Smuzhiyun {
3982*4882a593Smuzhiyun struct bnx2x_mcast_obj *o = p->mcast_obj;
3983*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
3984*4882a593Smuzhiyun int rc = 0, old_reg_size;
3985*4882a593Smuzhiyun
3986*4882a593Smuzhiyun /* This is needed to recover number of currently configured mcast macs
3987*4882a593Smuzhiyun * in case of failure.
3988*4882a593Smuzhiyun */
3989*4882a593Smuzhiyun old_reg_size = o->get_registry_size(o);
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun /* Do some calculations and checks */
3992*4882a593Smuzhiyun rc = o->validate(bp, p, cmd);
3993*4882a593Smuzhiyun if (rc)
3994*4882a593Smuzhiyun return rc;
3995*4882a593Smuzhiyun
3996*4882a593Smuzhiyun /* Return if there is no work to do */
3997*4882a593Smuzhiyun if ((!p->mcast_list_len) && (!o->check_sched(o)))
3998*4882a593Smuzhiyun return 0;
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "o->total_pending_num=%d p->mcast_list_len=%d o->max_cmd_len=%d\n",
4001*4882a593Smuzhiyun o->total_pending_num, p->mcast_list_len, o->max_cmd_len);
4002*4882a593Smuzhiyun
4003*4882a593Smuzhiyun /* Enqueue the current command to the pending list if we can't complete
4004*4882a593Smuzhiyun * it in the current iteration
4005*4882a593Smuzhiyun */
4006*4882a593Smuzhiyun if (r->check_pending(r) ||
4007*4882a593Smuzhiyun ((o->max_cmd_len > 0) && (o->total_pending_num > o->max_cmd_len))) {
4008*4882a593Smuzhiyun rc = o->enqueue_cmd(bp, p->mcast_obj, p, cmd);
4009*4882a593Smuzhiyun if (rc < 0)
4010*4882a593Smuzhiyun goto error_exit1;
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun /* As long as the current command is in a command list we
4013*4882a593Smuzhiyun * don't need to handle it separately.
4014*4882a593Smuzhiyun */
4015*4882a593Smuzhiyun p->mcast_list_len = 0;
4016*4882a593Smuzhiyun }
4017*4882a593Smuzhiyun
4018*4882a593Smuzhiyun if (!r->check_pending(r)) {
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun /* Set 'pending' state */
4021*4882a593Smuzhiyun r->set_pending(r);
4022*4882a593Smuzhiyun
4023*4882a593Smuzhiyun /* Configure the new classification in the chip */
4024*4882a593Smuzhiyun rc = o->config_mcast(bp, p, cmd);
4025*4882a593Smuzhiyun if (rc < 0)
4026*4882a593Smuzhiyun goto error_exit2;
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun /* Wait for a ramrod completion if was requested */
4029*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
4030*4882a593Smuzhiyun rc = o->wait_comp(bp, o);
4031*4882a593Smuzhiyun }
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun return rc;
4034*4882a593Smuzhiyun
4035*4882a593Smuzhiyun error_exit2:
4036*4882a593Smuzhiyun r->clear_pending(r);
4037*4882a593Smuzhiyun
4038*4882a593Smuzhiyun error_exit1:
4039*4882a593Smuzhiyun o->revert(bp, p, old_reg_size, cmd);
4040*4882a593Smuzhiyun
4041*4882a593Smuzhiyun return rc;
4042*4882a593Smuzhiyun }
4043*4882a593Smuzhiyun
bnx2x_mcast_clear_sched(struct bnx2x_mcast_obj * o)4044*4882a593Smuzhiyun static void bnx2x_mcast_clear_sched(struct bnx2x_mcast_obj *o)
4045*4882a593Smuzhiyun {
4046*4882a593Smuzhiyun smp_mb__before_atomic();
4047*4882a593Smuzhiyun clear_bit(o->sched_state, o->raw.pstate);
4048*4882a593Smuzhiyun smp_mb__after_atomic();
4049*4882a593Smuzhiyun }
4050*4882a593Smuzhiyun
bnx2x_mcast_set_sched(struct bnx2x_mcast_obj * o)4051*4882a593Smuzhiyun static void bnx2x_mcast_set_sched(struct bnx2x_mcast_obj *o)
4052*4882a593Smuzhiyun {
4053*4882a593Smuzhiyun smp_mb__before_atomic();
4054*4882a593Smuzhiyun set_bit(o->sched_state, o->raw.pstate);
4055*4882a593Smuzhiyun smp_mb__after_atomic();
4056*4882a593Smuzhiyun }
4057*4882a593Smuzhiyun
bnx2x_mcast_check_sched(struct bnx2x_mcast_obj * o)4058*4882a593Smuzhiyun static bool bnx2x_mcast_check_sched(struct bnx2x_mcast_obj *o)
4059*4882a593Smuzhiyun {
4060*4882a593Smuzhiyun return !!test_bit(o->sched_state, o->raw.pstate);
4061*4882a593Smuzhiyun }
4062*4882a593Smuzhiyun
bnx2x_mcast_check_pending(struct bnx2x_mcast_obj * o)4063*4882a593Smuzhiyun static bool bnx2x_mcast_check_pending(struct bnx2x_mcast_obj *o)
4064*4882a593Smuzhiyun {
4065*4882a593Smuzhiyun return o->raw.check_pending(&o->raw) || o->check_sched(o);
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun
bnx2x_init_mcast_obj(struct bnx2x * bp,struct bnx2x_mcast_obj * mcast_obj,u8 mcast_cl_id,u32 mcast_cid,u8 func_id,u8 engine_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type)4068*4882a593Smuzhiyun void bnx2x_init_mcast_obj(struct bnx2x *bp,
4069*4882a593Smuzhiyun struct bnx2x_mcast_obj *mcast_obj,
4070*4882a593Smuzhiyun u8 mcast_cl_id, u32 mcast_cid, u8 func_id,
4071*4882a593Smuzhiyun u8 engine_id, void *rdata, dma_addr_t rdata_mapping,
4072*4882a593Smuzhiyun int state, unsigned long *pstate, bnx2x_obj_type type)
4073*4882a593Smuzhiyun {
4074*4882a593Smuzhiyun memset(mcast_obj, 0, sizeof(*mcast_obj));
4075*4882a593Smuzhiyun
4076*4882a593Smuzhiyun bnx2x_init_raw_obj(&mcast_obj->raw, mcast_cl_id, mcast_cid, func_id,
4077*4882a593Smuzhiyun rdata, rdata_mapping, state, pstate, type);
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun mcast_obj->engine_id = engine_id;
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun INIT_LIST_HEAD(&mcast_obj->pending_cmds_head);
4082*4882a593Smuzhiyun
4083*4882a593Smuzhiyun mcast_obj->sched_state = BNX2X_FILTER_MCAST_SCHED;
4084*4882a593Smuzhiyun mcast_obj->check_sched = bnx2x_mcast_check_sched;
4085*4882a593Smuzhiyun mcast_obj->set_sched = bnx2x_mcast_set_sched;
4086*4882a593Smuzhiyun mcast_obj->clear_sched = bnx2x_mcast_clear_sched;
4087*4882a593Smuzhiyun
4088*4882a593Smuzhiyun if (CHIP_IS_E1(bp)) {
4089*4882a593Smuzhiyun mcast_obj->config_mcast = bnx2x_mcast_setup_e1;
4090*4882a593Smuzhiyun mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
4091*4882a593Smuzhiyun mcast_obj->hdl_restore =
4092*4882a593Smuzhiyun bnx2x_mcast_handle_restore_cmd_e1;
4093*4882a593Smuzhiyun mcast_obj->check_pending = bnx2x_mcast_check_pending;
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun if (CHIP_REV_IS_SLOW(bp))
4096*4882a593Smuzhiyun mcast_obj->max_cmd_len = BNX2X_MAX_EMUL_MULTI;
4097*4882a593Smuzhiyun else
4098*4882a593Smuzhiyun mcast_obj->max_cmd_len = BNX2X_MAX_MULTICAST;
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun mcast_obj->wait_comp = bnx2x_mcast_wait;
4101*4882a593Smuzhiyun mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e1;
4102*4882a593Smuzhiyun mcast_obj->validate = bnx2x_mcast_validate_e1;
4103*4882a593Smuzhiyun mcast_obj->revert = bnx2x_mcast_revert_e1;
4104*4882a593Smuzhiyun mcast_obj->get_registry_size =
4105*4882a593Smuzhiyun bnx2x_mcast_get_registry_size_exact;
4106*4882a593Smuzhiyun mcast_obj->set_registry_size =
4107*4882a593Smuzhiyun bnx2x_mcast_set_registry_size_exact;
4108*4882a593Smuzhiyun
4109*4882a593Smuzhiyun /* 57710 is the only chip that uses the exact match for mcast
4110*4882a593Smuzhiyun * at the moment.
4111*4882a593Smuzhiyun */
4112*4882a593Smuzhiyun INIT_LIST_HEAD(&mcast_obj->registry.exact_match.macs);
4113*4882a593Smuzhiyun
4114*4882a593Smuzhiyun } else if (CHIP_IS_E1H(bp)) {
4115*4882a593Smuzhiyun mcast_obj->config_mcast = bnx2x_mcast_setup_e1h;
4116*4882a593Smuzhiyun mcast_obj->enqueue_cmd = NULL;
4117*4882a593Smuzhiyun mcast_obj->hdl_restore = NULL;
4118*4882a593Smuzhiyun mcast_obj->check_pending = bnx2x_mcast_check_pending;
4119*4882a593Smuzhiyun
4120*4882a593Smuzhiyun /* 57711 doesn't send a ramrod, so it has unlimited credit
4121*4882a593Smuzhiyun * for one command.
4122*4882a593Smuzhiyun */
4123*4882a593Smuzhiyun mcast_obj->max_cmd_len = -1;
4124*4882a593Smuzhiyun mcast_obj->wait_comp = bnx2x_mcast_wait;
4125*4882a593Smuzhiyun mcast_obj->set_one_rule = NULL;
4126*4882a593Smuzhiyun mcast_obj->validate = bnx2x_mcast_validate_e1h;
4127*4882a593Smuzhiyun mcast_obj->revert = bnx2x_mcast_revert_e1h;
4128*4882a593Smuzhiyun mcast_obj->get_registry_size =
4129*4882a593Smuzhiyun bnx2x_mcast_get_registry_size_aprox;
4130*4882a593Smuzhiyun mcast_obj->set_registry_size =
4131*4882a593Smuzhiyun bnx2x_mcast_set_registry_size_aprox;
4132*4882a593Smuzhiyun } else {
4133*4882a593Smuzhiyun mcast_obj->config_mcast = bnx2x_mcast_setup_e2;
4134*4882a593Smuzhiyun mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
4135*4882a593Smuzhiyun mcast_obj->hdl_restore =
4136*4882a593Smuzhiyun bnx2x_mcast_handle_restore_cmd_e2;
4137*4882a593Smuzhiyun mcast_obj->check_pending = bnx2x_mcast_check_pending;
4138*4882a593Smuzhiyun /* TODO: There should be a proper HSI define for this number!!!
4139*4882a593Smuzhiyun */
4140*4882a593Smuzhiyun mcast_obj->max_cmd_len = 16;
4141*4882a593Smuzhiyun mcast_obj->wait_comp = bnx2x_mcast_wait;
4142*4882a593Smuzhiyun mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e2;
4143*4882a593Smuzhiyun mcast_obj->validate = bnx2x_mcast_validate_e2;
4144*4882a593Smuzhiyun mcast_obj->revert = bnx2x_mcast_revert_e2;
4145*4882a593Smuzhiyun mcast_obj->get_registry_size =
4146*4882a593Smuzhiyun bnx2x_mcast_get_registry_size_aprox;
4147*4882a593Smuzhiyun mcast_obj->set_registry_size =
4148*4882a593Smuzhiyun bnx2x_mcast_set_registry_size_aprox;
4149*4882a593Smuzhiyun }
4150*4882a593Smuzhiyun }
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun /*************************** Credit handling **********************************/
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun /**
4155*4882a593Smuzhiyun * atomic_add_ifless - add if the result is less than a given value.
4156*4882a593Smuzhiyun *
4157*4882a593Smuzhiyun * @v: pointer of type atomic_t
4158*4882a593Smuzhiyun * @a: the amount to add to v...
4159*4882a593Smuzhiyun * @u: ...if (v + a) is less than u.
4160*4882a593Smuzhiyun *
4161*4882a593Smuzhiyun * returns true if (v + a) was less than u, and false otherwise.
4162*4882a593Smuzhiyun *
4163*4882a593Smuzhiyun */
__atomic_add_ifless(atomic_t * v,int a,int u)4164*4882a593Smuzhiyun static inline bool __atomic_add_ifless(atomic_t *v, int a, int u)
4165*4882a593Smuzhiyun {
4166*4882a593Smuzhiyun int c, old;
4167*4882a593Smuzhiyun
4168*4882a593Smuzhiyun c = atomic_read(v);
4169*4882a593Smuzhiyun for (;;) {
4170*4882a593Smuzhiyun if (unlikely(c + a >= u))
4171*4882a593Smuzhiyun return false;
4172*4882a593Smuzhiyun
4173*4882a593Smuzhiyun old = atomic_cmpxchg((v), c, c + a);
4174*4882a593Smuzhiyun if (likely(old == c))
4175*4882a593Smuzhiyun break;
4176*4882a593Smuzhiyun c = old;
4177*4882a593Smuzhiyun }
4178*4882a593Smuzhiyun
4179*4882a593Smuzhiyun return true;
4180*4882a593Smuzhiyun }
4181*4882a593Smuzhiyun
4182*4882a593Smuzhiyun /**
4183*4882a593Smuzhiyun * atomic_dec_ifmoe - dec if the result is more or equal than a given value.
4184*4882a593Smuzhiyun *
4185*4882a593Smuzhiyun * @v: pointer of type atomic_t
4186*4882a593Smuzhiyun * @a: the amount to dec from v...
4187*4882a593Smuzhiyun * @u: ...if (v - a) is more or equal than u.
4188*4882a593Smuzhiyun *
4189*4882a593Smuzhiyun * returns true if (v - a) was more or equal than u, and false
4190*4882a593Smuzhiyun * otherwise.
4191*4882a593Smuzhiyun */
__atomic_dec_ifmoe(atomic_t * v,int a,int u)4192*4882a593Smuzhiyun static inline bool __atomic_dec_ifmoe(atomic_t *v, int a, int u)
4193*4882a593Smuzhiyun {
4194*4882a593Smuzhiyun int c, old;
4195*4882a593Smuzhiyun
4196*4882a593Smuzhiyun c = atomic_read(v);
4197*4882a593Smuzhiyun for (;;) {
4198*4882a593Smuzhiyun if (unlikely(c - a < u))
4199*4882a593Smuzhiyun return false;
4200*4882a593Smuzhiyun
4201*4882a593Smuzhiyun old = atomic_cmpxchg((v), c, c - a);
4202*4882a593Smuzhiyun if (likely(old == c))
4203*4882a593Smuzhiyun break;
4204*4882a593Smuzhiyun c = old;
4205*4882a593Smuzhiyun }
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun return true;
4208*4882a593Smuzhiyun }
4209*4882a593Smuzhiyun
bnx2x_credit_pool_get(struct bnx2x_credit_pool_obj * o,int cnt)4210*4882a593Smuzhiyun static bool bnx2x_credit_pool_get(struct bnx2x_credit_pool_obj *o, int cnt)
4211*4882a593Smuzhiyun {
4212*4882a593Smuzhiyun bool rc;
4213*4882a593Smuzhiyun
4214*4882a593Smuzhiyun smp_mb();
4215*4882a593Smuzhiyun rc = __atomic_dec_ifmoe(&o->credit, cnt, 0);
4216*4882a593Smuzhiyun smp_mb();
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun return rc;
4219*4882a593Smuzhiyun }
4220*4882a593Smuzhiyun
bnx2x_credit_pool_put(struct bnx2x_credit_pool_obj * o,int cnt)4221*4882a593Smuzhiyun static bool bnx2x_credit_pool_put(struct bnx2x_credit_pool_obj *o, int cnt)
4222*4882a593Smuzhiyun {
4223*4882a593Smuzhiyun bool rc;
4224*4882a593Smuzhiyun
4225*4882a593Smuzhiyun smp_mb();
4226*4882a593Smuzhiyun
4227*4882a593Smuzhiyun /* Don't let to refill if credit + cnt > pool_sz */
4228*4882a593Smuzhiyun rc = __atomic_add_ifless(&o->credit, cnt, o->pool_sz + 1);
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun smp_mb();
4231*4882a593Smuzhiyun
4232*4882a593Smuzhiyun return rc;
4233*4882a593Smuzhiyun }
4234*4882a593Smuzhiyun
bnx2x_credit_pool_check(struct bnx2x_credit_pool_obj * o)4235*4882a593Smuzhiyun static int bnx2x_credit_pool_check(struct bnx2x_credit_pool_obj *o)
4236*4882a593Smuzhiyun {
4237*4882a593Smuzhiyun int cur_credit;
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun smp_mb();
4240*4882a593Smuzhiyun cur_credit = atomic_read(&o->credit);
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun return cur_credit;
4243*4882a593Smuzhiyun }
4244*4882a593Smuzhiyun
bnx2x_credit_pool_always_true(struct bnx2x_credit_pool_obj * o,int cnt)4245*4882a593Smuzhiyun static bool bnx2x_credit_pool_always_true(struct bnx2x_credit_pool_obj *o,
4246*4882a593Smuzhiyun int cnt)
4247*4882a593Smuzhiyun {
4248*4882a593Smuzhiyun return true;
4249*4882a593Smuzhiyun }
4250*4882a593Smuzhiyun
bnx2x_credit_pool_get_entry(struct bnx2x_credit_pool_obj * o,int * offset)4251*4882a593Smuzhiyun static bool bnx2x_credit_pool_get_entry(
4252*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *o,
4253*4882a593Smuzhiyun int *offset)
4254*4882a593Smuzhiyun {
4255*4882a593Smuzhiyun int idx, vec, i;
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun *offset = -1;
4258*4882a593Smuzhiyun
4259*4882a593Smuzhiyun /* Find "internal cam-offset" then add to base for this object... */
4260*4882a593Smuzhiyun for (vec = 0; vec < BNX2X_POOL_VEC_SIZE; vec++) {
4261*4882a593Smuzhiyun
4262*4882a593Smuzhiyun /* Skip the current vector if there are no free entries in it */
4263*4882a593Smuzhiyun if (!o->pool_mirror[vec])
4264*4882a593Smuzhiyun continue;
4265*4882a593Smuzhiyun
4266*4882a593Smuzhiyun /* If we've got here we are going to find a free entry */
4267*4882a593Smuzhiyun for (idx = vec * BIT_VEC64_ELEM_SZ, i = 0;
4268*4882a593Smuzhiyun i < BIT_VEC64_ELEM_SZ; idx++, i++)
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun if (BIT_VEC64_TEST_BIT(o->pool_mirror, idx)) {
4271*4882a593Smuzhiyun /* Got one!! */
4272*4882a593Smuzhiyun BIT_VEC64_CLEAR_BIT(o->pool_mirror, idx);
4273*4882a593Smuzhiyun *offset = o->base_pool_offset + idx;
4274*4882a593Smuzhiyun return true;
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun }
4277*4882a593Smuzhiyun
4278*4882a593Smuzhiyun return false;
4279*4882a593Smuzhiyun }
4280*4882a593Smuzhiyun
bnx2x_credit_pool_put_entry(struct bnx2x_credit_pool_obj * o,int offset)4281*4882a593Smuzhiyun static bool bnx2x_credit_pool_put_entry(
4282*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *o,
4283*4882a593Smuzhiyun int offset)
4284*4882a593Smuzhiyun {
4285*4882a593Smuzhiyun if (offset < o->base_pool_offset)
4286*4882a593Smuzhiyun return false;
4287*4882a593Smuzhiyun
4288*4882a593Smuzhiyun offset -= o->base_pool_offset;
4289*4882a593Smuzhiyun
4290*4882a593Smuzhiyun if (offset >= o->pool_sz)
4291*4882a593Smuzhiyun return false;
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun /* Return the entry to the pool */
4294*4882a593Smuzhiyun BIT_VEC64_SET_BIT(o->pool_mirror, offset);
4295*4882a593Smuzhiyun
4296*4882a593Smuzhiyun return true;
4297*4882a593Smuzhiyun }
4298*4882a593Smuzhiyun
bnx2x_credit_pool_put_entry_always_true(struct bnx2x_credit_pool_obj * o,int offset)4299*4882a593Smuzhiyun static bool bnx2x_credit_pool_put_entry_always_true(
4300*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *o,
4301*4882a593Smuzhiyun int offset)
4302*4882a593Smuzhiyun {
4303*4882a593Smuzhiyun return true;
4304*4882a593Smuzhiyun }
4305*4882a593Smuzhiyun
bnx2x_credit_pool_get_entry_always_true(struct bnx2x_credit_pool_obj * o,int * offset)4306*4882a593Smuzhiyun static bool bnx2x_credit_pool_get_entry_always_true(
4307*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *o,
4308*4882a593Smuzhiyun int *offset)
4309*4882a593Smuzhiyun {
4310*4882a593Smuzhiyun *offset = -1;
4311*4882a593Smuzhiyun return true;
4312*4882a593Smuzhiyun }
4313*4882a593Smuzhiyun /**
4314*4882a593Smuzhiyun * bnx2x_init_credit_pool - initialize credit pool internals.
4315*4882a593Smuzhiyun *
4316*4882a593Smuzhiyun * @p: credit pool
4317*4882a593Smuzhiyun * @base: Base entry in the CAM to use.
4318*4882a593Smuzhiyun * @credit: pool size.
4319*4882a593Smuzhiyun *
4320*4882a593Smuzhiyun * If base is negative no CAM entries handling will be performed.
4321*4882a593Smuzhiyun * If credit is negative pool operations will always succeed (unlimited pool).
4322*4882a593Smuzhiyun *
4323*4882a593Smuzhiyun */
bnx2x_init_credit_pool(struct bnx2x_credit_pool_obj * p,int base,int credit)4324*4882a593Smuzhiyun void bnx2x_init_credit_pool(struct bnx2x_credit_pool_obj *p,
4325*4882a593Smuzhiyun int base, int credit)
4326*4882a593Smuzhiyun {
4327*4882a593Smuzhiyun /* Zero the object first */
4328*4882a593Smuzhiyun memset(p, 0, sizeof(*p));
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun /* Set the table to all 1s */
4331*4882a593Smuzhiyun memset(&p->pool_mirror, 0xff, sizeof(p->pool_mirror));
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun /* Init a pool as full */
4334*4882a593Smuzhiyun atomic_set(&p->credit, credit);
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun /* The total poll size */
4337*4882a593Smuzhiyun p->pool_sz = credit;
4338*4882a593Smuzhiyun
4339*4882a593Smuzhiyun p->base_pool_offset = base;
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun /* Commit the change */
4342*4882a593Smuzhiyun smp_mb();
4343*4882a593Smuzhiyun
4344*4882a593Smuzhiyun p->check = bnx2x_credit_pool_check;
4345*4882a593Smuzhiyun
4346*4882a593Smuzhiyun /* if pool credit is negative - disable the checks */
4347*4882a593Smuzhiyun if (credit >= 0) {
4348*4882a593Smuzhiyun p->put = bnx2x_credit_pool_put;
4349*4882a593Smuzhiyun p->get = bnx2x_credit_pool_get;
4350*4882a593Smuzhiyun p->put_entry = bnx2x_credit_pool_put_entry;
4351*4882a593Smuzhiyun p->get_entry = bnx2x_credit_pool_get_entry;
4352*4882a593Smuzhiyun } else {
4353*4882a593Smuzhiyun p->put = bnx2x_credit_pool_always_true;
4354*4882a593Smuzhiyun p->get = bnx2x_credit_pool_always_true;
4355*4882a593Smuzhiyun p->put_entry = bnx2x_credit_pool_put_entry_always_true;
4356*4882a593Smuzhiyun p->get_entry = bnx2x_credit_pool_get_entry_always_true;
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun
4359*4882a593Smuzhiyun /* If base is negative - disable entries handling */
4360*4882a593Smuzhiyun if (base < 0) {
4361*4882a593Smuzhiyun p->put_entry = bnx2x_credit_pool_put_entry_always_true;
4362*4882a593Smuzhiyun p->get_entry = bnx2x_credit_pool_get_entry_always_true;
4363*4882a593Smuzhiyun }
4364*4882a593Smuzhiyun }
4365*4882a593Smuzhiyun
bnx2x_init_mac_credit_pool(struct bnx2x * bp,struct bnx2x_credit_pool_obj * p,u8 func_id,u8 func_num)4366*4882a593Smuzhiyun void bnx2x_init_mac_credit_pool(struct bnx2x *bp,
4367*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *p, u8 func_id,
4368*4882a593Smuzhiyun u8 func_num)
4369*4882a593Smuzhiyun {
4370*4882a593Smuzhiyun /* TODO: this will be defined in consts as well... */
4371*4882a593Smuzhiyun #define BNX2X_CAM_SIZE_EMUL 5
4372*4882a593Smuzhiyun
4373*4882a593Smuzhiyun int cam_sz;
4374*4882a593Smuzhiyun
4375*4882a593Smuzhiyun if (CHIP_IS_E1(bp)) {
4376*4882a593Smuzhiyun /* In E1, Multicast is saved in cam... */
4377*4882a593Smuzhiyun if (!CHIP_REV_IS_SLOW(bp))
4378*4882a593Smuzhiyun cam_sz = (MAX_MAC_CREDIT_E1 / 2) - BNX2X_MAX_MULTICAST;
4379*4882a593Smuzhiyun else
4380*4882a593Smuzhiyun cam_sz = BNX2X_CAM_SIZE_EMUL - BNX2X_MAX_EMUL_MULTI;
4381*4882a593Smuzhiyun
4382*4882a593Smuzhiyun bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun } else if (CHIP_IS_E1H(bp)) {
4385*4882a593Smuzhiyun /* CAM credit is equaly divided between all active functions
4386*4882a593Smuzhiyun * on the PORT!.
4387*4882a593Smuzhiyun */
4388*4882a593Smuzhiyun if ((func_num > 0)) {
4389*4882a593Smuzhiyun if (!CHIP_REV_IS_SLOW(bp))
4390*4882a593Smuzhiyun cam_sz = (MAX_MAC_CREDIT_E1H / (2*func_num));
4391*4882a593Smuzhiyun else
4392*4882a593Smuzhiyun cam_sz = BNX2X_CAM_SIZE_EMUL;
4393*4882a593Smuzhiyun bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
4394*4882a593Smuzhiyun } else {
4395*4882a593Smuzhiyun /* this should never happen! Block MAC operations. */
4396*4882a593Smuzhiyun bnx2x_init_credit_pool(p, 0, 0);
4397*4882a593Smuzhiyun }
4398*4882a593Smuzhiyun
4399*4882a593Smuzhiyun } else {
4400*4882a593Smuzhiyun
4401*4882a593Smuzhiyun /* CAM credit is equaly divided between all active functions
4402*4882a593Smuzhiyun * on the PATH.
4403*4882a593Smuzhiyun */
4404*4882a593Smuzhiyun if (func_num > 0) {
4405*4882a593Smuzhiyun if (!CHIP_REV_IS_SLOW(bp))
4406*4882a593Smuzhiyun cam_sz = PF_MAC_CREDIT_E2(bp, func_num);
4407*4882a593Smuzhiyun else
4408*4882a593Smuzhiyun cam_sz = BNX2X_CAM_SIZE_EMUL;
4409*4882a593Smuzhiyun
4410*4882a593Smuzhiyun /* No need for CAM entries handling for 57712 and
4411*4882a593Smuzhiyun * newer.
4412*4882a593Smuzhiyun */
4413*4882a593Smuzhiyun bnx2x_init_credit_pool(p, -1, cam_sz);
4414*4882a593Smuzhiyun } else {
4415*4882a593Smuzhiyun /* this should never happen! Block MAC operations. */
4416*4882a593Smuzhiyun bnx2x_init_credit_pool(p, 0, 0);
4417*4882a593Smuzhiyun }
4418*4882a593Smuzhiyun }
4419*4882a593Smuzhiyun }
4420*4882a593Smuzhiyun
bnx2x_init_vlan_credit_pool(struct bnx2x * bp,struct bnx2x_credit_pool_obj * p,u8 func_id,u8 func_num)4421*4882a593Smuzhiyun void bnx2x_init_vlan_credit_pool(struct bnx2x *bp,
4422*4882a593Smuzhiyun struct bnx2x_credit_pool_obj *p,
4423*4882a593Smuzhiyun u8 func_id,
4424*4882a593Smuzhiyun u8 func_num)
4425*4882a593Smuzhiyun {
4426*4882a593Smuzhiyun if (CHIP_IS_E1x(bp)) {
4427*4882a593Smuzhiyun /* There is no VLAN credit in HW on 57710 and 57711 only
4428*4882a593Smuzhiyun * MAC / MAC-VLAN can be set
4429*4882a593Smuzhiyun */
4430*4882a593Smuzhiyun bnx2x_init_credit_pool(p, 0, -1);
4431*4882a593Smuzhiyun } else {
4432*4882a593Smuzhiyun /* CAM credit is equally divided between all active functions
4433*4882a593Smuzhiyun * on the PATH.
4434*4882a593Smuzhiyun */
4435*4882a593Smuzhiyun if (func_num > 0) {
4436*4882a593Smuzhiyun int credit = PF_VLAN_CREDIT_E2(bp, func_num);
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun bnx2x_init_credit_pool(p, -1/*unused for E2*/, credit);
4439*4882a593Smuzhiyun } else
4440*4882a593Smuzhiyun /* this should never happen! Block VLAN operations. */
4441*4882a593Smuzhiyun bnx2x_init_credit_pool(p, 0, 0);
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun }
4444*4882a593Smuzhiyun
4445*4882a593Smuzhiyun /****************** RSS Configuration ******************/
4446*4882a593Smuzhiyun /**
4447*4882a593Smuzhiyun * bnx2x_debug_print_ind_table - prints the indirection table configuration.
4448*4882a593Smuzhiyun *
4449*4882a593Smuzhiyun * @bp: driver handle
4450*4882a593Smuzhiyun * @p: pointer to rss configuration
4451*4882a593Smuzhiyun *
4452*4882a593Smuzhiyun * Prints it when NETIF_MSG_IFUP debug level is configured.
4453*4882a593Smuzhiyun */
bnx2x_debug_print_ind_table(struct bnx2x * bp,struct bnx2x_config_rss_params * p)4454*4882a593Smuzhiyun static inline void bnx2x_debug_print_ind_table(struct bnx2x *bp,
4455*4882a593Smuzhiyun struct bnx2x_config_rss_params *p)
4456*4882a593Smuzhiyun {
4457*4882a593Smuzhiyun int i;
4458*4882a593Smuzhiyun
4459*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Setting indirection table to:\n");
4460*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "0x0000: ");
4461*4882a593Smuzhiyun for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
4462*4882a593Smuzhiyun DP_CONT(BNX2X_MSG_SP, "0x%02x ", p->ind_table[i]);
4463*4882a593Smuzhiyun
4464*4882a593Smuzhiyun /* Print 4 bytes in a line */
4465*4882a593Smuzhiyun if ((i + 1 < T_ETH_INDIRECTION_TABLE_SIZE) &&
4466*4882a593Smuzhiyun (((i + 1) & 0x3) == 0)) {
4467*4882a593Smuzhiyun DP_CONT(BNX2X_MSG_SP, "\n");
4468*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "0x%04x: ", i + 1);
4469*4882a593Smuzhiyun }
4470*4882a593Smuzhiyun }
4471*4882a593Smuzhiyun
4472*4882a593Smuzhiyun DP_CONT(BNX2X_MSG_SP, "\n");
4473*4882a593Smuzhiyun }
4474*4882a593Smuzhiyun
4475*4882a593Smuzhiyun /**
4476*4882a593Smuzhiyun * bnx2x_setup_rss - configure RSS
4477*4882a593Smuzhiyun *
4478*4882a593Smuzhiyun * @bp: device handle
4479*4882a593Smuzhiyun * @p: rss configuration
4480*4882a593Smuzhiyun *
4481*4882a593Smuzhiyun * sends on UPDATE ramrod for that matter.
4482*4882a593Smuzhiyun */
bnx2x_setup_rss(struct bnx2x * bp,struct bnx2x_config_rss_params * p)4483*4882a593Smuzhiyun static int bnx2x_setup_rss(struct bnx2x *bp,
4484*4882a593Smuzhiyun struct bnx2x_config_rss_params *p)
4485*4882a593Smuzhiyun {
4486*4882a593Smuzhiyun struct bnx2x_rss_config_obj *o = p->rss_obj;
4487*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
4488*4882a593Smuzhiyun struct eth_rss_update_ramrod_data *data =
4489*4882a593Smuzhiyun (struct eth_rss_update_ramrod_data *)(r->rdata);
4490*4882a593Smuzhiyun u16 caps = 0;
4491*4882a593Smuzhiyun u8 rss_mode = 0;
4492*4882a593Smuzhiyun int rc;
4493*4882a593Smuzhiyun
4494*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
4495*4882a593Smuzhiyun
4496*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Configuring RSS\n");
4497*4882a593Smuzhiyun
4498*4882a593Smuzhiyun /* Set an echo field */
4499*4882a593Smuzhiyun data->echo = cpu_to_le32((r->cid & BNX2X_SWCID_MASK) |
4500*4882a593Smuzhiyun (r->state << BNX2X_SWCID_SHIFT));
4501*4882a593Smuzhiyun
4502*4882a593Smuzhiyun /* RSS mode */
4503*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_MODE_DISABLED, &p->rss_flags))
4504*4882a593Smuzhiyun rss_mode = ETH_RSS_MODE_DISABLED;
4505*4882a593Smuzhiyun else if (test_bit(BNX2X_RSS_MODE_REGULAR, &p->rss_flags))
4506*4882a593Smuzhiyun rss_mode = ETH_RSS_MODE_REGULAR;
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun data->rss_mode = rss_mode;
4509*4882a593Smuzhiyun
4510*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "rss_mode=%d\n", rss_mode);
4511*4882a593Smuzhiyun
4512*4882a593Smuzhiyun /* RSS capabilities */
4513*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV4, &p->rss_flags))
4514*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY;
4515*4882a593Smuzhiyun
4516*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV4_TCP, &p->rss_flags))
4517*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY;
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV4_UDP, &p->rss_flags))
4520*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY;
4521*4882a593Smuzhiyun
4522*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV6, &p->rss_flags))
4523*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY;
4524*4882a593Smuzhiyun
4525*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV6_TCP, &p->rss_flags))
4526*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY;
4527*4882a593Smuzhiyun
4528*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV6_UDP, &p->rss_flags))
4529*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY;
4530*4882a593Smuzhiyun
4531*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV4_VXLAN, &p->rss_flags))
4532*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV4_VXLAN_CAPABILITY;
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_IPV6_VXLAN, &p->rss_flags))
4535*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_IPV6_VXLAN_CAPABILITY;
4536*4882a593Smuzhiyun
4537*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_TUNN_INNER_HDRS, &p->rss_flags))
4538*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_TUNN_INNER_HDRS_CAPABILITY;
4539*4882a593Smuzhiyun
4540*4882a593Smuzhiyun /* RSS keys */
4541*4882a593Smuzhiyun if (test_bit(BNX2X_RSS_SET_SRCH, &p->rss_flags)) {
4542*4882a593Smuzhiyun u8 *dst = (u8 *)(data->rss_key) + sizeof(data->rss_key);
4543*4882a593Smuzhiyun const u8 *src = (const u8 *)p->rss_key;
4544*4882a593Smuzhiyun int i;
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun /* Apparently, bnx2x reads this array in reverse order
4547*4882a593Smuzhiyun * We need to byte swap rss_key to comply with Toeplitz specs.
4548*4882a593Smuzhiyun */
4549*4882a593Smuzhiyun for (i = 0; i < sizeof(data->rss_key); i++)
4550*4882a593Smuzhiyun *--dst = *src++;
4551*4882a593Smuzhiyun
4552*4882a593Smuzhiyun caps |= ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY;
4553*4882a593Smuzhiyun }
4554*4882a593Smuzhiyun
4555*4882a593Smuzhiyun data->capabilities = cpu_to_le16(caps);
4556*4882a593Smuzhiyun
4557*4882a593Smuzhiyun /* Hashing mask */
4558*4882a593Smuzhiyun data->rss_result_mask = p->rss_result_mask;
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun /* RSS engine ID */
4561*4882a593Smuzhiyun data->rss_engine_id = o->engine_id;
4562*4882a593Smuzhiyun
4563*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "rss_engine_id=%d\n", data->rss_engine_id);
4564*4882a593Smuzhiyun
4565*4882a593Smuzhiyun /* Indirection table */
4566*4882a593Smuzhiyun memcpy(data->indirection_table, p->ind_table,
4567*4882a593Smuzhiyun T_ETH_INDIRECTION_TABLE_SIZE);
4568*4882a593Smuzhiyun
4569*4882a593Smuzhiyun /* Remember the last configuration */
4570*4882a593Smuzhiyun memcpy(o->ind_table, p->ind_table, T_ETH_INDIRECTION_TABLE_SIZE);
4571*4882a593Smuzhiyun
4572*4882a593Smuzhiyun /* Print the indirection table */
4573*4882a593Smuzhiyun if (netif_msg_ifup(bp))
4574*4882a593Smuzhiyun bnx2x_debug_print_ind_table(bp, p);
4575*4882a593Smuzhiyun
4576*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
4577*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
4578*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
4579*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
4580*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
4581*4882a593Smuzhiyun */
4582*4882a593Smuzhiyun
4583*4882a593Smuzhiyun /* Send a ramrod */
4584*4882a593Smuzhiyun rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_RSS_UPDATE, r->cid,
4585*4882a593Smuzhiyun U64_HI(r->rdata_mapping),
4586*4882a593Smuzhiyun U64_LO(r->rdata_mapping),
4587*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
4588*4882a593Smuzhiyun
4589*4882a593Smuzhiyun if (rc < 0)
4590*4882a593Smuzhiyun return rc;
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun return 1;
4593*4882a593Smuzhiyun }
4594*4882a593Smuzhiyun
bnx2x_get_rss_ind_table(struct bnx2x_rss_config_obj * rss_obj,u8 * ind_table)4595*4882a593Smuzhiyun void bnx2x_get_rss_ind_table(struct bnx2x_rss_config_obj *rss_obj,
4596*4882a593Smuzhiyun u8 *ind_table)
4597*4882a593Smuzhiyun {
4598*4882a593Smuzhiyun memcpy(ind_table, rss_obj->ind_table, sizeof(rss_obj->ind_table));
4599*4882a593Smuzhiyun }
4600*4882a593Smuzhiyun
bnx2x_config_rss(struct bnx2x * bp,struct bnx2x_config_rss_params * p)4601*4882a593Smuzhiyun int bnx2x_config_rss(struct bnx2x *bp,
4602*4882a593Smuzhiyun struct bnx2x_config_rss_params *p)
4603*4882a593Smuzhiyun {
4604*4882a593Smuzhiyun int rc;
4605*4882a593Smuzhiyun struct bnx2x_rss_config_obj *o = p->rss_obj;
4606*4882a593Smuzhiyun struct bnx2x_raw_obj *r = &o->raw;
4607*4882a593Smuzhiyun
4608*4882a593Smuzhiyun /* Do nothing if only driver cleanup was requested */
4609*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
4610*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Not configuring RSS ramrod_flags=%lx\n",
4611*4882a593Smuzhiyun p->ramrod_flags);
4612*4882a593Smuzhiyun return 0;
4613*4882a593Smuzhiyun }
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun r->set_pending(r);
4616*4882a593Smuzhiyun
4617*4882a593Smuzhiyun rc = o->config_rss(bp, p);
4618*4882a593Smuzhiyun if (rc < 0) {
4619*4882a593Smuzhiyun r->clear_pending(r);
4620*4882a593Smuzhiyun return rc;
4621*4882a593Smuzhiyun }
4622*4882a593Smuzhiyun
4623*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
4624*4882a593Smuzhiyun rc = r->wait_comp(bp, r);
4625*4882a593Smuzhiyun
4626*4882a593Smuzhiyun return rc;
4627*4882a593Smuzhiyun }
4628*4882a593Smuzhiyun
bnx2x_init_rss_config_obj(struct bnx2x * bp,struct bnx2x_rss_config_obj * rss_obj,u8 cl_id,u32 cid,u8 func_id,u8 engine_id,void * rdata,dma_addr_t rdata_mapping,int state,unsigned long * pstate,bnx2x_obj_type type)4629*4882a593Smuzhiyun void bnx2x_init_rss_config_obj(struct bnx2x *bp,
4630*4882a593Smuzhiyun struct bnx2x_rss_config_obj *rss_obj,
4631*4882a593Smuzhiyun u8 cl_id, u32 cid, u8 func_id, u8 engine_id,
4632*4882a593Smuzhiyun void *rdata, dma_addr_t rdata_mapping,
4633*4882a593Smuzhiyun int state, unsigned long *pstate,
4634*4882a593Smuzhiyun bnx2x_obj_type type)
4635*4882a593Smuzhiyun {
4636*4882a593Smuzhiyun bnx2x_init_raw_obj(&rss_obj->raw, cl_id, cid, func_id, rdata,
4637*4882a593Smuzhiyun rdata_mapping, state, pstate, type);
4638*4882a593Smuzhiyun
4639*4882a593Smuzhiyun rss_obj->engine_id = engine_id;
4640*4882a593Smuzhiyun rss_obj->config_rss = bnx2x_setup_rss;
4641*4882a593Smuzhiyun }
4642*4882a593Smuzhiyun
4643*4882a593Smuzhiyun /********************** Queue state object ***********************************/
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun /**
4646*4882a593Smuzhiyun * bnx2x_queue_state_change - perform Queue state change transition
4647*4882a593Smuzhiyun *
4648*4882a593Smuzhiyun * @bp: device handle
4649*4882a593Smuzhiyun * @params: parameters to perform the transition
4650*4882a593Smuzhiyun *
4651*4882a593Smuzhiyun * returns 0 in case of successfully completed transition, negative error
4652*4882a593Smuzhiyun * code in case of failure, positive (EBUSY) value if there is a completion
4653*4882a593Smuzhiyun * to that is still pending (possible only if RAMROD_COMP_WAIT is
4654*4882a593Smuzhiyun * not set in params->ramrod_flags for asynchronous commands).
4655*4882a593Smuzhiyun *
4656*4882a593Smuzhiyun */
bnx2x_queue_state_change(struct bnx2x * bp,struct bnx2x_queue_state_params * params)4657*4882a593Smuzhiyun int bnx2x_queue_state_change(struct bnx2x *bp,
4658*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
4659*4882a593Smuzhiyun {
4660*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
4661*4882a593Smuzhiyun int rc, pending_bit;
4662*4882a593Smuzhiyun unsigned long *pending = &o->pending;
4663*4882a593Smuzhiyun
4664*4882a593Smuzhiyun /* Check that the requested transition is legal */
4665*4882a593Smuzhiyun rc = o->check_transition(bp, o, params);
4666*4882a593Smuzhiyun if (rc) {
4667*4882a593Smuzhiyun BNX2X_ERR("check transition returned an error. rc %d\n", rc);
4668*4882a593Smuzhiyun return -EINVAL;
4669*4882a593Smuzhiyun }
4670*4882a593Smuzhiyun
4671*4882a593Smuzhiyun /* Set "pending" bit */
4672*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "pending bit was=%lx\n", o->pending);
4673*4882a593Smuzhiyun pending_bit = o->set_pending(o, params);
4674*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "pending bit now=%lx\n", o->pending);
4675*4882a593Smuzhiyun
4676*4882a593Smuzhiyun /* Don't send a command if only driver cleanup was requested */
4677*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ¶ms->ramrod_flags))
4678*4882a593Smuzhiyun o->complete_cmd(bp, o, pending_bit);
4679*4882a593Smuzhiyun else {
4680*4882a593Smuzhiyun /* Send a ramrod */
4681*4882a593Smuzhiyun rc = o->send_cmd(bp, params);
4682*4882a593Smuzhiyun if (rc) {
4683*4882a593Smuzhiyun o->next_state = BNX2X_Q_STATE_MAX;
4684*4882a593Smuzhiyun clear_bit(pending_bit, pending);
4685*4882a593Smuzhiyun smp_mb__after_atomic();
4686*4882a593Smuzhiyun return rc;
4687*4882a593Smuzhiyun }
4688*4882a593Smuzhiyun
4689*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, ¶ms->ramrod_flags)) {
4690*4882a593Smuzhiyun rc = o->wait_comp(bp, o, pending_bit);
4691*4882a593Smuzhiyun if (rc)
4692*4882a593Smuzhiyun return rc;
4693*4882a593Smuzhiyun
4694*4882a593Smuzhiyun return 0;
4695*4882a593Smuzhiyun }
4696*4882a593Smuzhiyun }
4697*4882a593Smuzhiyun
4698*4882a593Smuzhiyun return !!test_bit(pending_bit, pending);
4699*4882a593Smuzhiyun }
4700*4882a593Smuzhiyun
bnx2x_queue_set_pending(struct bnx2x_queue_sp_obj * obj,struct bnx2x_queue_state_params * params)4701*4882a593Smuzhiyun static int bnx2x_queue_set_pending(struct bnx2x_queue_sp_obj *obj,
4702*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
4703*4882a593Smuzhiyun {
4704*4882a593Smuzhiyun enum bnx2x_queue_cmd cmd = params->cmd, bit;
4705*4882a593Smuzhiyun
4706*4882a593Smuzhiyun /* ACTIVATE and DEACTIVATE commands are implemented on top of
4707*4882a593Smuzhiyun * UPDATE command.
4708*4882a593Smuzhiyun */
4709*4882a593Smuzhiyun if ((cmd == BNX2X_Q_CMD_ACTIVATE) ||
4710*4882a593Smuzhiyun (cmd == BNX2X_Q_CMD_DEACTIVATE))
4711*4882a593Smuzhiyun bit = BNX2X_Q_CMD_UPDATE;
4712*4882a593Smuzhiyun else
4713*4882a593Smuzhiyun bit = cmd;
4714*4882a593Smuzhiyun
4715*4882a593Smuzhiyun set_bit(bit, &obj->pending);
4716*4882a593Smuzhiyun return bit;
4717*4882a593Smuzhiyun }
4718*4882a593Smuzhiyun
bnx2x_queue_wait_comp(struct bnx2x * bp,struct bnx2x_queue_sp_obj * o,enum bnx2x_queue_cmd cmd)4719*4882a593Smuzhiyun static int bnx2x_queue_wait_comp(struct bnx2x *bp,
4720*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o,
4721*4882a593Smuzhiyun enum bnx2x_queue_cmd cmd)
4722*4882a593Smuzhiyun {
4723*4882a593Smuzhiyun return bnx2x_state_wait(bp, cmd, &o->pending);
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun
4726*4882a593Smuzhiyun /**
4727*4882a593Smuzhiyun * bnx2x_queue_comp_cmd - complete the state change command.
4728*4882a593Smuzhiyun *
4729*4882a593Smuzhiyun * @bp: device handle
4730*4882a593Smuzhiyun * @o: queue info
4731*4882a593Smuzhiyun * @cmd: command to exec
4732*4882a593Smuzhiyun *
4733*4882a593Smuzhiyun * Checks that the arrived completion is expected.
4734*4882a593Smuzhiyun */
bnx2x_queue_comp_cmd(struct bnx2x * bp,struct bnx2x_queue_sp_obj * o,enum bnx2x_queue_cmd cmd)4735*4882a593Smuzhiyun static int bnx2x_queue_comp_cmd(struct bnx2x *bp,
4736*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o,
4737*4882a593Smuzhiyun enum bnx2x_queue_cmd cmd)
4738*4882a593Smuzhiyun {
4739*4882a593Smuzhiyun unsigned long cur_pending = o->pending;
4740*4882a593Smuzhiyun
4741*4882a593Smuzhiyun if (!test_and_clear_bit(cmd, &cur_pending)) {
4742*4882a593Smuzhiyun BNX2X_ERR("Bad MC reply %d for queue %d in state %d pending 0x%lx, next_state %d\n",
4743*4882a593Smuzhiyun cmd, o->cids[BNX2X_PRIMARY_CID_INDEX],
4744*4882a593Smuzhiyun o->state, cur_pending, o->next_state);
4745*4882a593Smuzhiyun return -EINVAL;
4746*4882a593Smuzhiyun }
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun if (o->next_tx_only >= o->max_cos)
4749*4882a593Smuzhiyun /* >= because tx only must always be smaller than cos since the
4750*4882a593Smuzhiyun * primary connection supports COS 0
4751*4882a593Smuzhiyun */
4752*4882a593Smuzhiyun BNX2X_ERR("illegal value for next tx_only: %d. max cos was %d",
4753*4882a593Smuzhiyun o->next_tx_only, o->max_cos);
4754*4882a593Smuzhiyun
4755*4882a593Smuzhiyun DP(BNX2X_MSG_SP,
4756*4882a593Smuzhiyun "Completing command %d for queue %d, setting state to %d\n",
4757*4882a593Smuzhiyun cmd, o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_state);
4758*4882a593Smuzhiyun
4759*4882a593Smuzhiyun if (o->next_tx_only) /* print num tx-only if any exist */
4760*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "primary cid %d: num tx-only cons %d\n",
4761*4882a593Smuzhiyun o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_tx_only);
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun o->state = o->next_state;
4764*4882a593Smuzhiyun o->num_tx_only = o->next_tx_only;
4765*4882a593Smuzhiyun o->next_state = BNX2X_Q_STATE_MAX;
4766*4882a593Smuzhiyun
4767*4882a593Smuzhiyun /* It's important that o->state and o->next_state are
4768*4882a593Smuzhiyun * updated before o->pending.
4769*4882a593Smuzhiyun */
4770*4882a593Smuzhiyun wmb();
4771*4882a593Smuzhiyun
4772*4882a593Smuzhiyun clear_bit(cmd, &o->pending);
4773*4882a593Smuzhiyun smp_mb__after_atomic();
4774*4882a593Smuzhiyun
4775*4882a593Smuzhiyun return 0;
4776*4882a593Smuzhiyun }
4777*4882a593Smuzhiyun
bnx2x_q_fill_setup_data_e2(struct bnx2x * bp,struct bnx2x_queue_state_params * cmd_params,struct client_init_ramrod_data * data)4778*4882a593Smuzhiyun static void bnx2x_q_fill_setup_data_e2(struct bnx2x *bp,
4779*4882a593Smuzhiyun struct bnx2x_queue_state_params *cmd_params,
4780*4882a593Smuzhiyun struct client_init_ramrod_data *data)
4781*4882a593Smuzhiyun {
4782*4882a593Smuzhiyun struct bnx2x_queue_setup_params *params = &cmd_params->params.setup;
4783*4882a593Smuzhiyun
4784*4882a593Smuzhiyun /* Rx data */
4785*4882a593Smuzhiyun
4786*4882a593Smuzhiyun /* IPv6 TPA supported for E2 and above only */
4787*4882a593Smuzhiyun data->rx.tpa_en |= test_bit(BNX2X_Q_FLG_TPA_IPV6, ¶ms->flags) *
4788*4882a593Smuzhiyun CLIENT_INIT_RX_DATA_TPA_EN_IPV6;
4789*4882a593Smuzhiyun }
4790*4882a593Smuzhiyun
bnx2x_q_fill_init_general_data(struct bnx2x * bp,struct bnx2x_queue_sp_obj * o,struct bnx2x_general_setup_params * params,struct client_init_general_data * gen_data,unsigned long * flags)4791*4882a593Smuzhiyun static void bnx2x_q_fill_init_general_data(struct bnx2x *bp,
4792*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o,
4793*4882a593Smuzhiyun struct bnx2x_general_setup_params *params,
4794*4882a593Smuzhiyun struct client_init_general_data *gen_data,
4795*4882a593Smuzhiyun unsigned long *flags)
4796*4882a593Smuzhiyun {
4797*4882a593Smuzhiyun gen_data->client_id = o->cl_id;
4798*4882a593Smuzhiyun
4799*4882a593Smuzhiyun if (test_bit(BNX2X_Q_FLG_STATS, flags)) {
4800*4882a593Smuzhiyun gen_data->statistics_counter_id =
4801*4882a593Smuzhiyun params->stat_id;
4802*4882a593Smuzhiyun gen_data->statistics_en_flg = 1;
4803*4882a593Smuzhiyun gen_data->statistics_zero_flg =
4804*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_ZERO_STATS, flags);
4805*4882a593Smuzhiyun } else
4806*4882a593Smuzhiyun gen_data->statistics_counter_id =
4807*4882a593Smuzhiyun DISABLE_STATISTIC_COUNTER_ID_VALUE;
4808*4882a593Smuzhiyun
4809*4882a593Smuzhiyun gen_data->is_fcoe_flg = test_bit(BNX2X_Q_FLG_FCOE, flags);
4810*4882a593Smuzhiyun gen_data->activate_flg = test_bit(BNX2X_Q_FLG_ACTIVE, flags);
4811*4882a593Smuzhiyun gen_data->sp_client_id = params->spcl_id;
4812*4882a593Smuzhiyun gen_data->mtu = cpu_to_le16(params->mtu);
4813*4882a593Smuzhiyun gen_data->func_id = o->func_id;
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun gen_data->cos = params->cos;
4816*4882a593Smuzhiyun
4817*4882a593Smuzhiyun gen_data->traffic_type =
4818*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_FCOE, flags) ?
4819*4882a593Smuzhiyun LLFC_TRAFFIC_TYPE_FCOE : LLFC_TRAFFIC_TYPE_NW;
4820*4882a593Smuzhiyun
4821*4882a593Smuzhiyun gen_data->fp_hsi_ver = params->fp_hsi;
4822*4882a593Smuzhiyun
4823*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "flags: active %d, cos %d, stats en %d\n",
4824*4882a593Smuzhiyun gen_data->activate_flg, gen_data->cos, gen_data->statistics_en_flg);
4825*4882a593Smuzhiyun }
4826*4882a593Smuzhiyun
bnx2x_q_fill_init_tx_data(struct bnx2x_queue_sp_obj * o,struct bnx2x_txq_setup_params * params,struct client_init_tx_data * tx_data,unsigned long * flags)4827*4882a593Smuzhiyun static void bnx2x_q_fill_init_tx_data(struct bnx2x_queue_sp_obj *o,
4828*4882a593Smuzhiyun struct bnx2x_txq_setup_params *params,
4829*4882a593Smuzhiyun struct client_init_tx_data *tx_data,
4830*4882a593Smuzhiyun unsigned long *flags)
4831*4882a593Smuzhiyun {
4832*4882a593Smuzhiyun tx_data->enforce_security_flg =
4833*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_TX_SEC, flags);
4834*4882a593Smuzhiyun tx_data->default_vlan =
4835*4882a593Smuzhiyun cpu_to_le16(params->default_vlan);
4836*4882a593Smuzhiyun tx_data->default_vlan_flg =
4837*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_DEF_VLAN, flags);
4838*4882a593Smuzhiyun tx_data->tx_switching_flg =
4839*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_TX_SWITCH, flags);
4840*4882a593Smuzhiyun tx_data->anti_spoofing_flg =
4841*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_ANTI_SPOOF, flags);
4842*4882a593Smuzhiyun tx_data->force_default_pri_flg =
4843*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, flags);
4844*4882a593Smuzhiyun tx_data->refuse_outband_vlan_flg =
4845*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_REFUSE_OUTBAND_VLAN, flags);
4846*4882a593Smuzhiyun tx_data->tunnel_lso_inc_ip_id =
4847*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, flags);
4848*4882a593Smuzhiyun tx_data->tunnel_non_lso_pcsum_location =
4849*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, flags) ? CSUM_ON_PKT :
4850*4882a593Smuzhiyun CSUM_ON_BD;
4851*4882a593Smuzhiyun
4852*4882a593Smuzhiyun tx_data->tx_status_block_id = params->fw_sb_id;
4853*4882a593Smuzhiyun tx_data->tx_sb_index_number = params->sb_cq_index;
4854*4882a593Smuzhiyun tx_data->tss_leading_client_id = params->tss_leading_cl_id;
4855*4882a593Smuzhiyun
4856*4882a593Smuzhiyun tx_data->tx_bd_page_base.lo =
4857*4882a593Smuzhiyun cpu_to_le32(U64_LO(params->dscr_map));
4858*4882a593Smuzhiyun tx_data->tx_bd_page_base.hi =
4859*4882a593Smuzhiyun cpu_to_le32(U64_HI(params->dscr_map));
4860*4882a593Smuzhiyun
4861*4882a593Smuzhiyun /* Don't configure any Tx switching mode during queue SETUP */
4862*4882a593Smuzhiyun tx_data->state = 0;
4863*4882a593Smuzhiyun }
4864*4882a593Smuzhiyun
bnx2x_q_fill_init_pause_data(struct bnx2x_queue_sp_obj * o,struct rxq_pause_params * params,struct client_init_rx_data * rx_data)4865*4882a593Smuzhiyun static void bnx2x_q_fill_init_pause_data(struct bnx2x_queue_sp_obj *o,
4866*4882a593Smuzhiyun struct rxq_pause_params *params,
4867*4882a593Smuzhiyun struct client_init_rx_data *rx_data)
4868*4882a593Smuzhiyun {
4869*4882a593Smuzhiyun /* flow control data */
4870*4882a593Smuzhiyun rx_data->cqe_pause_thr_low = cpu_to_le16(params->rcq_th_lo);
4871*4882a593Smuzhiyun rx_data->cqe_pause_thr_high = cpu_to_le16(params->rcq_th_hi);
4872*4882a593Smuzhiyun rx_data->bd_pause_thr_low = cpu_to_le16(params->bd_th_lo);
4873*4882a593Smuzhiyun rx_data->bd_pause_thr_high = cpu_to_le16(params->bd_th_hi);
4874*4882a593Smuzhiyun rx_data->sge_pause_thr_low = cpu_to_le16(params->sge_th_lo);
4875*4882a593Smuzhiyun rx_data->sge_pause_thr_high = cpu_to_le16(params->sge_th_hi);
4876*4882a593Smuzhiyun rx_data->rx_cos_mask = cpu_to_le16(params->pri_map);
4877*4882a593Smuzhiyun }
4878*4882a593Smuzhiyun
bnx2x_q_fill_init_rx_data(struct bnx2x_queue_sp_obj * o,struct bnx2x_rxq_setup_params * params,struct client_init_rx_data * rx_data,unsigned long * flags)4879*4882a593Smuzhiyun static void bnx2x_q_fill_init_rx_data(struct bnx2x_queue_sp_obj *o,
4880*4882a593Smuzhiyun struct bnx2x_rxq_setup_params *params,
4881*4882a593Smuzhiyun struct client_init_rx_data *rx_data,
4882*4882a593Smuzhiyun unsigned long *flags)
4883*4882a593Smuzhiyun {
4884*4882a593Smuzhiyun rx_data->tpa_en = test_bit(BNX2X_Q_FLG_TPA, flags) *
4885*4882a593Smuzhiyun CLIENT_INIT_RX_DATA_TPA_EN_IPV4;
4886*4882a593Smuzhiyun rx_data->tpa_en |= test_bit(BNX2X_Q_FLG_TPA_GRO, flags) *
4887*4882a593Smuzhiyun CLIENT_INIT_RX_DATA_TPA_MODE;
4888*4882a593Smuzhiyun rx_data->vmqueue_mode_en_flg = 0;
4889*4882a593Smuzhiyun
4890*4882a593Smuzhiyun rx_data->cache_line_alignment_log_size =
4891*4882a593Smuzhiyun params->cache_line_log;
4892*4882a593Smuzhiyun rx_data->enable_dynamic_hc =
4893*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_DHC, flags);
4894*4882a593Smuzhiyun rx_data->max_sges_for_packet = params->max_sges_pkt;
4895*4882a593Smuzhiyun rx_data->client_qzone_id = params->cl_qzone_id;
4896*4882a593Smuzhiyun rx_data->max_agg_size = cpu_to_le16(params->tpa_agg_sz);
4897*4882a593Smuzhiyun
4898*4882a593Smuzhiyun /* Always start in DROP_ALL mode */
4899*4882a593Smuzhiyun rx_data->state = cpu_to_le16(CLIENT_INIT_RX_DATA_UCAST_DROP_ALL |
4900*4882a593Smuzhiyun CLIENT_INIT_RX_DATA_MCAST_DROP_ALL);
4901*4882a593Smuzhiyun
4902*4882a593Smuzhiyun /* We don't set drop flags */
4903*4882a593Smuzhiyun rx_data->drop_ip_cs_err_flg = 0;
4904*4882a593Smuzhiyun rx_data->drop_tcp_cs_err_flg = 0;
4905*4882a593Smuzhiyun rx_data->drop_ttl0_flg = 0;
4906*4882a593Smuzhiyun rx_data->drop_udp_cs_err_flg = 0;
4907*4882a593Smuzhiyun rx_data->inner_vlan_removal_enable_flg =
4908*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_VLAN, flags);
4909*4882a593Smuzhiyun rx_data->outer_vlan_removal_enable_flg =
4910*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_OV, flags);
4911*4882a593Smuzhiyun rx_data->status_block_id = params->fw_sb_id;
4912*4882a593Smuzhiyun rx_data->rx_sb_index_number = params->sb_cq_index;
4913*4882a593Smuzhiyun rx_data->max_tpa_queues = params->max_tpa_queues;
4914*4882a593Smuzhiyun rx_data->max_bytes_on_bd = cpu_to_le16(params->buf_sz);
4915*4882a593Smuzhiyun rx_data->sge_buff_size = cpu_to_le16(params->sge_buf_sz);
4916*4882a593Smuzhiyun rx_data->bd_page_base.lo =
4917*4882a593Smuzhiyun cpu_to_le32(U64_LO(params->dscr_map));
4918*4882a593Smuzhiyun rx_data->bd_page_base.hi =
4919*4882a593Smuzhiyun cpu_to_le32(U64_HI(params->dscr_map));
4920*4882a593Smuzhiyun rx_data->sge_page_base.lo =
4921*4882a593Smuzhiyun cpu_to_le32(U64_LO(params->sge_map));
4922*4882a593Smuzhiyun rx_data->sge_page_base.hi =
4923*4882a593Smuzhiyun cpu_to_le32(U64_HI(params->sge_map));
4924*4882a593Smuzhiyun rx_data->cqe_page_base.lo =
4925*4882a593Smuzhiyun cpu_to_le32(U64_LO(params->rcq_map));
4926*4882a593Smuzhiyun rx_data->cqe_page_base.hi =
4927*4882a593Smuzhiyun cpu_to_le32(U64_HI(params->rcq_map));
4928*4882a593Smuzhiyun rx_data->is_leading_rss = test_bit(BNX2X_Q_FLG_LEADING_RSS, flags);
4929*4882a593Smuzhiyun
4930*4882a593Smuzhiyun if (test_bit(BNX2X_Q_FLG_MCAST, flags)) {
4931*4882a593Smuzhiyun rx_data->approx_mcast_engine_id = params->mcast_engine_id;
4932*4882a593Smuzhiyun rx_data->is_approx_mcast = 1;
4933*4882a593Smuzhiyun }
4934*4882a593Smuzhiyun
4935*4882a593Smuzhiyun rx_data->rss_engine_id = params->rss_engine_id;
4936*4882a593Smuzhiyun
4937*4882a593Smuzhiyun /* silent vlan removal */
4938*4882a593Smuzhiyun rx_data->silent_vlan_removal_flg =
4939*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, flags);
4940*4882a593Smuzhiyun rx_data->silent_vlan_value =
4941*4882a593Smuzhiyun cpu_to_le16(params->silent_removal_value);
4942*4882a593Smuzhiyun rx_data->silent_vlan_mask =
4943*4882a593Smuzhiyun cpu_to_le16(params->silent_removal_mask);
4944*4882a593Smuzhiyun }
4945*4882a593Smuzhiyun
4946*4882a593Smuzhiyun /* initialize the general, tx and rx parts of a queue object */
bnx2x_q_fill_setup_data_cmn(struct bnx2x * bp,struct bnx2x_queue_state_params * cmd_params,struct client_init_ramrod_data * data)4947*4882a593Smuzhiyun static void bnx2x_q_fill_setup_data_cmn(struct bnx2x *bp,
4948*4882a593Smuzhiyun struct bnx2x_queue_state_params *cmd_params,
4949*4882a593Smuzhiyun struct client_init_ramrod_data *data)
4950*4882a593Smuzhiyun {
4951*4882a593Smuzhiyun bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
4952*4882a593Smuzhiyun &cmd_params->params.setup.gen_params,
4953*4882a593Smuzhiyun &data->general,
4954*4882a593Smuzhiyun &cmd_params->params.setup.flags);
4955*4882a593Smuzhiyun
4956*4882a593Smuzhiyun bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
4957*4882a593Smuzhiyun &cmd_params->params.setup.txq_params,
4958*4882a593Smuzhiyun &data->tx,
4959*4882a593Smuzhiyun &cmd_params->params.setup.flags);
4960*4882a593Smuzhiyun
4961*4882a593Smuzhiyun bnx2x_q_fill_init_rx_data(cmd_params->q_obj,
4962*4882a593Smuzhiyun &cmd_params->params.setup.rxq_params,
4963*4882a593Smuzhiyun &data->rx,
4964*4882a593Smuzhiyun &cmd_params->params.setup.flags);
4965*4882a593Smuzhiyun
4966*4882a593Smuzhiyun bnx2x_q_fill_init_pause_data(cmd_params->q_obj,
4967*4882a593Smuzhiyun &cmd_params->params.setup.pause_params,
4968*4882a593Smuzhiyun &data->rx);
4969*4882a593Smuzhiyun }
4970*4882a593Smuzhiyun
4971*4882a593Smuzhiyun /* initialize the general and tx parts of a tx-only queue object */
bnx2x_q_fill_setup_tx_only(struct bnx2x * bp,struct bnx2x_queue_state_params * cmd_params,struct tx_queue_init_ramrod_data * data)4972*4882a593Smuzhiyun static void bnx2x_q_fill_setup_tx_only(struct bnx2x *bp,
4973*4882a593Smuzhiyun struct bnx2x_queue_state_params *cmd_params,
4974*4882a593Smuzhiyun struct tx_queue_init_ramrod_data *data)
4975*4882a593Smuzhiyun {
4976*4882a593Smuzhiyun bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
4977*4882a593Smuzhiyun &cmd_params->params.tx_only.gen_params,
4978*4882a593Smuzhiyun &data->general,
4979*4882a593Smuzhiyun &cmd_params->params.tx_only.flags);
4980*4882a593Smuzhiyun
4981*4882a593Smuzhiyun bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
4982*4882a593Smuzhiyun &cmd_params->params.tx_only.txq_params,
4983*4882a593Smuzhiyun &data->tx,
4984*4882a593Smuzhiyun &cmd_params->params.tx_only.flags);
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "cid %d, tx bd page lo %x hi %x",
4987*4882a593Smuzhiyun cmd_params->q_obj->cids[0],
4988*4882a593Smuzhiyun data->tx.tx_bd_page_base.lo,
4989*4882a593Smuzhiyun data->tx.tx_bd_page_base.hi);
4990*4882a593Smuzhiyun }
4991*4882a593Smuzhiyun
4992*4882a593Smuzhiyun /**
4993*4882a593Smuzhiyun * bnx2x_q_init - init HW/FW queue
4994*4882a593Smuzhiyun *
4995*4882a593Smuzhiyun * @bp: device handle
4996*4882a593Smuzhiyun * @params:
4997*4882a593Smuzhiyun *
4998*4882a593Smuzhiyun * HW/FW initial Queue configuration:
4999*4882a593Smuzhiyun * - HC: Rx and Tx
5000*4882a593Smuzhiyun * - CDU context validation
5001*4882a593Smuzhiyun *
5002*4882a593Smuzhiyun */
bnx2x_q_init(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5003*4882a593Smuzhiyun static inline int bnx2x_q_init(struct bnx2x *bp,
5004*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5005*4882a593Smuzhiyun {
5006*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5007*4882a593Smuzhiyun struct bnx2x_queue_init_params *init = ¶ms->params.init;
5008*4882a593Smuzhiyun u16 hc_usec;
5009*4882a593Smuzhiyun u8 cos;
5010*4882a593Smuzhiyun
5011*4882a593Smuzhiyun /* Tx HC configuration */
5012*4882a593Smuzhiyun if (test_bit(BNX2X_Q_TYPE_HAS_TX, &o->type) &&
5013*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_HC, &init->tx.flags)) {
5014*4882a593Smuzhiyun hc_usec = init->tx.hc_rate ? 1000000 / init->tx.hc_rate : 0;
5015*4882a593Smuzhiyun
5016*4882a593Smuzhiyun bnx2x_update_coalesce_sb_index(bp, init->tx.fw_sb_id,
5017*4882a593Smuzhiyun init->tx.sb_cq_index,
5018*4882a593Smuzhiyun !test_bit(BNX2X_Q_FLG_HC_EN, &init->tx.flags),
5019*4882a593Smuzhiyun hc_usec);
5020*4882a593Smuzhiyun }
5021*4882a593Smuzhiyun
5022*4882a593Smuzhiyun /* Rx HC configuration */
5023*4882a593Smuzhiyun if (test_bit(BNX2X_Q_TYPE_HAS_RX, &o->type) &&
5024*4882a593Smuzhiyun test_bit(BNX2X_Q_FLG_HC, &init->rx.flags)) {
5025*4882a593Smuzhiyun hc_usec = init->rx.hc_rate ? 1000000 / init->rx.hc_rate : 0;
5026*4882a593Smuzhiyun
5027*4882a593Smuzhiyun bnx2x_update_coalesce_sb_index(bp, init->rx.fw_sb_id,
5028*4882a593Smuzhiyun init->rx.sb_cq_index,
5029*4882a593Smuzhiyun !test_bit(BNX2X_Q_FLG_HC_EN, &init->rx.flags),
5030*4882a593Smuzhiyun hc_usec);
5031*4882a593Smuzhiyun }
5032*4882a593Smuzhiyun
5033*4882a593Smuzhiyun /* Set CDU context validation values */
5034*4882a593Smuzhiyun for (cos = 0; cos < o->max_cos; cos++) {
5035*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "setting context validation. cid %d, cos %d\n",
5036*4882a593Smuzhiyun o->cids[cos], cos);
5037*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "context pointer %p\n", init->cxts[cos]);
5038*4882a593Smuzhiyun bnx2x_set_ctx_validation(bp, init->cxts[cos], o->cids[cos]);
5039*4882a593Smuzhiyun }
5040*4882a593Smuzhiyun
5041*4882a593Smuzhiyun /* As no ramrod is sent, complete the command immediately */
5042*4882a593Smuzhiyun o->complete_cmd(bp, o, BNX2X_Q_CMD_INIT);
5043*4882a593Smuzhiyun
5044*4882a593Smuzhiyun smp_mb();
5045*4882a593Smuzhiyun
5046*4882a593Smuzhiyun return 0;
5047*4882a593Smuzhiyun }
5048*4882a593Smuzhiyun
bnx2x_q_send_setup_e1x(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5049*4882a593Smuzhiyun static inline int bnx2x_q_send_setup_e1x(struct bnx2x *bp,
5050*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5051*4882a593Smuzhiyun {
5052*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5053*4882a593Smuzhiyun struct client_init_ramrod_data *rdata =
5054*4882a593Smuzhiyun (struct client_init_ramrod_data *)o->rdata;
5055*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
5056*4882a593Smuzhiyun int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
5057*4882a593Smuzhiyun
5058*4882a593Smuzhiyun /* Clear the ramrod data */
5059*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
5060*4882a593Smuzhiyun
5061*4882a593Smuzhiyun /* Fill the ramrod data */
5062*4882a593Smuzhiyun bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
5063*4882a593Smuzhiyun
5064*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
5065*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
5066*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
5067*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
5068*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
5069*4882a593Smuzhiyun */
5070*4882a593Smuzhiyun return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
5071*4882a593Smuzhiyun U64_HI(data_mapping),
5072*4882a593Smuzhiyun U64_LO(data_mapping), ETH_CONNECTION_TYPE);
5073*4882a593Smuzhiyun }
5074*4882a593Smuzhiyun
bnx2x_q_send_setup_e2(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5075*4882a593Smuzhiyun static inline int bnx2x_q_send_setup_e2(struct bnx2x *bp,
5076*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5077*4882a593Smuzhiyun {
5078*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5079*4882a593Smuzhiyun struct client_init_ramrod_data *rdata =
5080*4882a593Smuzhiyun (struct client_init_ramrod_data *)o->rdata;
5081*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
5082*4882a593Smuzhiyun int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
5083*4882a593Smuzhiyun
5084*4882a593Smuzhiyun /* Clear the ramrod data */
5085*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
5086*4882a593Smuzhiyun
5087*4882a593Smuzhiyun /* Fill the ramrod data */
5088*4882a593Smuzhiyun bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
5089*4882a593Smuzhiyun bnx2x_q_fill_setup_data_e2(bp, params, rdata);
5090*4882a593Smuzhiyun
5091*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
5092*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
5093*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
5094*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
5095*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
5096*4882a593Smuzhiyun */
5097*4882a593Smuzhiyun return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
5098*4882a593Smuzhiyun U64_HI(data_mapping),
5099*4882a593Smuzhiyun U64_LO(data_mapping), ETH_CONNECTION_TYPE);
5100*4882a593Smuzhiyun }
5101*4882a593Smuzhiyun
bnx2x_q_send_setup_tx_only(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5102*4882a593Smuzhiyun static inline int bnx2x_q_send_setup_tx_only(struct bnx2x *bp,
5103*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5104*4882a593Smuzhiyun {
5105*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5106*4882a593Smuzhiyun struct tx_queue_init_ramrod_data *rdata =
5107*4882a593Smuzhiyun (struct tx_queue_init_ramrod_data *)o->rdata;
5108*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
5109*4882a593Smuzhiyun int ramrod = RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP;
5110*4882a593Smuzhiyun struct bnx2x_queue_setup_tx_only_params *tx_only_params =
5111*4882a593Smuzhiyun ¶ms->params.tx_only;
5112*4882a593Smuzhiyun u8 cid_index = tx_only_params->cid_index;
5113*4882a593Smuzhiyun
5114*4882a593Smuzhiyun if (cid_index >= o->max_cos) {
5115*4882a593Smuzhiyun BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
5116*4882a593Smuzhiyun o->cl_id, cid_index);
5117*4882a593Smuzhiyun return -EINVAL;
5118*4882a593Smuzhiyun }
5119*4882a593Smuzhiyun
5120*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "parameters received: cos: %d sp-id: %d\n",
5121*4882a593Smuzhiyun tx_only_params->gen_params.cos,
5122*4882a593Smuzhiyun tx_only_params->gen_params.spcl_id);
5123*4882a593Smuzhiyun
5124*4882a593Smuzhiyun /* Clear the ramrod data */
5125*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
5126*4882a593Smuzhiyun
5127*4882a593Smuzhiyun /* Fill the ramrod data */
5128*4882a593Smuzhiyun bnx2x_q_fill_setup_tx_only(bp, params, rdata);
5129*4882a593Smuzhiyun
5130*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "sending tx-only ramrod: cid %d, client-id %d, sp-client id %d, cos %d\n",
5131*4882a593Smuzhiyun o->cids[cid_index], rdata->general.client_id,
5132*4882a593Smuzhiyun rdata->general.sp_client_id, rdata->general.cos);
5133*4882a593Smuzhiyun
5134*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
5135*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
5136*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
5137*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
5138*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
5139*4882a593Smuzhiyun */
5140*4882a593Smuzhiyun return bnx2x_sp_post(bp, ramrod, o->cids[cid_index],
5141*4882a593Smuzhiyun U64_HI(data_mapping),
5142*4882a593Smuzhiyun U64_LO(data_mapping), ETH_CONNECTION_TYPE);
5143*4882a593Smuzhiyun }
5144*4882a593Smuzhiyun
bnx2x_q_fill_update_data(struct bnx2x * bp,struct bnx2x_queue_sp_obj * obj,struct bnx2x_queue_update_params * params,struct client_update_ramrod_data * data)5145*4882a593Smuzhiyun static void bnx2x_q_fill_update_data(struct bnx2x *bp,
5146*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *obj,
5147*4882a593Smuzhiyun struct bnx2x_queue_update_params *params,
5148*4882a593Smuzhiyun struct client_update_ramrod_data *data)
5149*4882a593Smuzhiyun {
5150*4882a593Smuzhiyun /* Client ID of the client to update */
5151*4882a593Smuzhiyun data->client_id = obj->cl_id;
5152*4882a593Smuzhiyun
5153*4882a593Smuzhiyun /* Function ID of the client to update */
5154*4882a593Smuzhiyun data->func_id = obj->func_id;
5155*4882a593Smuzhiyun
5156*4882a593Smuzhiyun /* Default VLAN value */
5157*4882a593Smuzhiyun data->default_vlan = cpu_to_le16(params->def_vlan);
5158*4882a593Smuzhiyun
5159*4882a593Smuzhiyun /* Inner VLAN stripping */
5160*4882a593Smuzhiyun data->inner_vlan_removal_enable_flg =
5161*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM, ¶ms->update_flags);
5162*4882a593Smuzhiyun data->inner_vlan_removal_change_flg =
5163*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM_CHNG,
5164*4882a593Smuzhiyun ¶ms->update_flags);
5165*4882a593Smuzhiyun
5166*4882a593Smuzhiyun /* Outer VLAN stripping */
5167*4882a593Smuzhiyun data->outer_vlan_removal_enable_flg =
5168*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM, ¶ms->update_flags);
5169*4882a593Smuzhiyun data->outer_vlan_removal_change_flg =
5170*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM_CHNG,
5171*4882a593Smuzhiyun ¶ms->update_flags);
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun /* Drop packets that have source MAC that doesn't belong to this
5174*4882a593Smuzhiyun * Queue.
5175*4882a593Smuzhiyun */
5176*4882a593Smuzhiyun data->anti_spoofing_enable_flg =
5177*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF, ¶ms->update_flags);
5178*4882a593Smuzhiyun data->anti_spoofing_change_flg =
5179*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF_CHNG, ¶ms->update_flags);
5180*4882a593Smuzhiyun
5181*4882a593Smuzhiyun /* Activate/Deactivate */
5182*4882a593Smuzhiyun data->activate_flg =
5183*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_ACTIVATE, ¶ms->update_flags);
5184*4882a593Smuzhiyun data->activate_change_flg =
5185*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, ¶ms->update_flags);
5186*4882a593Smuzhiyun
5187*4882a593Smuzhiyun /* Enable default VLAN */
5188*4882a593Smuzhiyun data->default_vlan_enable_flg =
5189*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN, ¶ms->update_flags);
5190*4882a593Smuzhiyun data->default_vlan_change_flg =
5191*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN_CHNG,
5192*4882a593Smuzhiyun ¶ms->update_flags);
5193*4882a593Smuzhiyun
5194*4882a593Smuzhiyun /* silent vlan removal */
5195*4882a593Smuzhiyun data->silent_vlan_change_flg =
5196*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5197*4882a593Smuzhiyun ¶ms->update_flags);
5198*4882a593Smuzhiyun data->silent_vlan_removal_flg =
5199*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM, ¶ms->update_flags);
5200*4882a593Smuzhiyun data->silent_vlan_value = cpu_to_le16(params->silent_removal_value);
5201*4882a593Smuzhiyun data->silent_vlan_mask = cpu_to_le16(params->silent_removal_mask);
5202*4882a593Smuzhiyun
5203*4882a593Smuzhiyun /* tx switching */
5204*4882a593Smuzhiyun data->tx_switching_flg =
5205*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_TX_SWITCHING, ¶ms->update_flags);
5206*4882a593Smuzhiyun data->tx_switching_change_flg =
5207*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_TX_SWITCHING_CHNG,
5208*4882a593Smuzhiyun ¶ms->update_flags);
5209*4882a593Smuzhiyun
5210*4882a593Smuzhiyun /* PTP */
5211*4882a593Smuzhiyun data->handle_ptp_pkts_flg =
5212*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_PTP_PKTS, ¶ms->update_flags);
5213*4882a593Smuzhiyun data->handle_ptp_pkts_change_flg =
5214*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG, ¶ms->update_flags);
5215*4882a593Smuzhiyun }
5216*4882a593Smuzhiyun
bnx2x_q_send_update(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5217*4882a593Smuzhiyun static inline int bnx2x_q_send_update(struct bnx2x *bp,
5218*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5219*4882a593Smuzhiyun {
5220*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5221*4882a593Smuzhiyun struct client_update_ramrod_data *rdata =
5222*4882a593Smuzhiyun (struct client_update_ramrod_data *)o->rdata;
5223*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
5224*4882a593Smuzhiyun struct bnx2x_queue_update_params *update_params =
5225*4882a593Smuzhiyun ¶ms->params.update;
5226*4882a593Smuzhiyun u8 cid_index = update_params->cid_index;
5227*4882a593Smuzhiyun
5228*4882a593Smuzhiyun if (cid_index >= o->max_cos) {
5229*4882a593Smuzhiyun BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
5230*4882a593Smuzhiyun o->cl_id, cid_index);
5231*4882a593Smuzhiyun return -EINVAL;
5232*4882a593Smuzhiyun }
5233*4882a593Smuzhiyun
5234*4882a593Smuzhiyun /* Clear the ramrod data */
5235*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
5236*4882a593Smuzhiyun
5237*4882a593Smuzhiyun /* Fill the ramrod data */
5238*4882a593Smuzhiyun bnx2x_q_fill_update_data(bp, o, update_params, rdata);
5239*4882a593Smuzhiyun
5240*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
5241*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
5242*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
5243*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
5244*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
5245*4882a593Smuzhiyun */
5246*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
5247*4882a593Smuzhiyun o->cids[cid_index], U64_HI(data_mapping),
5248*4882a593Smuzhiyun U64_LO(data_mapping), ETH_CONNECTION_TYPE);
5249*4882a593Smuzhiyun }
5250*4882a593Smuzhiyun
5251*4882a593Smuzhiyun /**
5252*4882a593Smuzhiyun * bnx2x_q_send_deactivate - send DEACTIVATE command
5253*4882a593Smuzhiyun *
5254*4882a593Smuzhiyun * @bp: device handle
5255*4882a593Smuzhiyun * @params:
5256*4882a593Smuzhiyun *
5257*4882a593Smuzhiyun * implemented using the UPDATE command.
5258*4882a593Smuzhiyun */
bnx2x_q_send_deactivate(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5259*4882a593Smuzhiyun static inline int bnx2x_q_send_deactivate(struct bnx2x *bp,
5260*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5261*4882a593Smuzhiyun {
5262*4882a593Smuzhiyun struct bnx2x_queue_update_params *update = ¶ms->params.update;
5263*4882a593Smuzhiyun
5264*4882a593Smuzhiyun memset(update, 0, sizeof(*update));
5265*4882a593Smuzhiyun
5266*4882a593Smuzhiyun __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
5267*4882a593Smuzhiyun
5268*4882a593Smuzhiyun return bnx2x_q_send_update(bp, params);
5269*4882a593Smuzhiyun }
5270*4882a593Smuzhiyun
5271*4882a593Smuzhiyun /**
5272*4882a593Smuzhiyun * bnx2x_q_send_activate - send ACTIVATE command
5273*4882a593Smuzhiyun *
5274*4882a593Smuzhiyun * @bp: device handle
5275*4882a593Smuzhiyun * @params:
5276*4882a593Smuzhiyun *
5277*4882a593Smuzhiyun * implemented using the UPDATE command.
5278*4882a593Smuzhiyun */
bnx2x_q_send_activate(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5279*4882a593Smuzhiyun static inline int bnx2x_q_send_activate(struct bnx2x *bp,
5280*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5281*4882a593Smuzhiyun {
5282*4882a593Smuzhiyun struct bnx2x_queue_update_params *update = ¶ms->params.update;
5283*4882a593Smuzhiyun
5284*4882a593Smuzhiyun memset(update, 0, sizeof(*update));
5285*4882a593Smuzhiyun
5286*4882a593Smuzhiyun __set_bit(BNX2X_Q_UPDATE_ACTIVATE, &update->update_flags);
5287*4882a593Smuzhiyun __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
5288*4882a593Smuzhiyun
5289*4882a593Smuzhiyun return bnx2x_q_send_update(bp, params);
5290*4882a593Smuzhiyun }
5291*4882a593Smuzhiyun
bnx2x_q_fill_update_tpa_data(struct bnx2x * bp,struct bnx2x_queue_sp_obj * obj,struct bnx2x_queue_update_tpa_params * params,struct tpa_update_ramrod_data * data)5292*4882a593Smuzhiyun static void bnx2x_q_fill_update_tpa_data(struct bnx2x *bp,
5293*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *obj,
5294*4882a593Smuzhiyun struct bnx2x_queue_update_tpa_params *params,
5295*4882a593Smuzhiyun struct tpa_update_ramrod_data *data)
5296*4882a593Smuzhiyun {
5297*4882a593Smuzhiyun data->client_id = obj->cl_id;
5298*4882a593Smuzhiyun data->complete_on_both_clients = params->complete_on_both_clients;
5299*4882a593Smuzhiyun data->dont_verify_rings_pause_thr_flg =
5300*4882a593Smuzhiyun params->dont_verify_thr;
5301*4882a593Smuzhiyun data->max_agg_size = cpu_to_le16(params->max_agg_sz);
5302*4882a593Smuzhiyun data->max_sges_for_packet = params->max_sges_pkt;
5303*4882a593Smuzhiyun data->max_tpa_queues = params->max_tpa_queues;
5304*4882a593Smuzhiyun data->sge_buff_size = cpu_to_le16(params->sge_buff_sz);
5305*4882a593Smuzhiyun data->sge_page_base_hi = cpu_to_le32(U64_HI(params->sge_map));
5306*4882a593Smuzhiyun data->sge_page_base_lo = cpu_to_le32(U64_LO(params->sge_map));
5307*4882a593Smuzhiyun data->sge_pause_thr_high = cpu_to_le16(params->sge_pause_thr_high);
5308*4882a593Smuzhiyun data->sge_pause_thr_low = cpu_to_le16(params->sge_pause_thr_low);
5309*4882a593Smuzhiyun data->tpa_mode = params->tpa_mode;
5310*4882a593Smuzhiyun data->update_ipv4 = params->update_ipv4;
5311*4882a593Smuzhiyun data->update_ipv6 = params->update_ipv6;
5312*4882a593Smuzhiyun }
5313*4882a593Smuzhiyun
bnx2x_q_send_update_tpa(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5314*4882a593Smuzhiyun static inline int bnx2x_q_send_update_tpa(struct bnx2x *bp,
5315*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5316*4882a593Smuzhiyun {
5317*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5318*4882a593Smuzhiyun struct tpa_update_ramrod_data *rdata =
5319*4882a593Smuzhiyun (struct tpa_update_ramrod_data *)o->rdata;
5320*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
5321*4882a593Smuzhiyun struct bnx2x_queue_update_tpa_params *update_tpa_params =
5322*4882a593Smuzhiyun ¶ms->params.update_tpa;
5323*4882a593Smuzhiyun u16 type;
5324*4882a593Smuzhiyun
5325*4882a593Smuzhiyun /* Clear the ramrod data */
5326*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
5327*4882a593Smuzhiyun
5328*4882a593Smuzhiyun /* Fill the ramrod data */
5329*4882a593Smuzhiyun bnx2x_q_fill_update_tpa_data(bp, o, update_tpa_params, rdata);
5330*4882a593Smuzhiyun
5331*4882a593Smuzhiyun /* Add the function id inside the type, so that sp post function
5332*4882a593Smuzhiyun * doesn't automatically add the PF func-id, this is required
5333*4882a593Smuzhiyun * for operations done by PFs on behalf of their VFs
5334*4882a593Smuzhiyun */
5335*4882a593Smuzhiyun type = ETH_CONNECTION_TYPE |
5336*4882a593Smuzhiyun ((o->func_id) << SPE_HDR_FUNCTION_ID_SHIFT);
5337*4882a593Smuzhiyun
5338*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
5339*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
5340*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
5341*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
5342*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
5343*4882a593Smuzhiyun */
5344*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TPA_UPDATE,
5345*4882a593Smuzhiyun o->cids[BNX2X_PRIMARY_CID_INDEX],
5346*4882a593Smuzhiyun U64_HI(data_mapping),
5347*4882a593Smuzhiyun U64_LO(data_mapping), type);
5348*4882a593Smuzhiyun }
5349*4882a593Smuzhiyun
bnx2x_q_send_halt(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5350*4882a593Smuzhiyun static inline int bnx2x_q_send_halt(struct bnx2x *bp,
5351*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5352*4882a593Smuzhiyun {
5353*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5354*4882a593Smuzhiyun
5355*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT,
5356*4882a593Smuzhiyun o->cids[BNX2X_PRIMARY_CID_INDEX], 0, o->cl_id,
5357*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
5358*4882a593Smuzhiyun }
5359*4882a593Smuzhiyun
bnx2x_q_send_cfc_del(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5360*4882a593Smuzhiyun static inline int bnx2x_q_send_cfc_del(struct bnx2x *bp,
5361*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5362*4882a593Smuzhiyun {
5363*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5364*4882a593Smuzhiyun u8 cid_idx = params->params.cfc_del.cid_index;
5365*4882a593Smuzhiyun
5366*4882a593Smuzhiyun if (cid_idx >= o->max_cos) {
5367*4882a593Smuzhiyun BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
5368*4882a593Smuzhiyun o->cl_id, cid_idx);
5369*4882a593Smuzhiyun return -EINVAL;
5370*4882a593Smuzhiyun }
5371*4882a593Smuzhiyun
5372*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_CFC_DEL,
5373*4882a593Smuzhiyun o->cids[cid_idx], 0, 0, NONE_CONNECTION_TYPE);
5374*4882a593Smuzhiyun }
5375*4882a593Smuzhiyun
bnx2x_q_send_terminate(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5376*4882a593Smuzhiyun static inline int bnx2x_q_send_terminate(struct bnx2x *bp,
5377*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5378*4882a593Smuzhiyun {
5379*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5380*4882a593Smuzhiyun u8 cid_index = params->params.terminate.cid_index;
5381*4882a593Smuzhiyun
5382*4882a593Smuzhiyun if (cid_index >= o->max_cos) {
5383*4882a593Smuzhiyun BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
5384*4882a593Smuzhiyun o->cl_id, cid_index);
5385*4882a593Smuzhiyun return -EINVAL;
5386*4882a593Smuzhiyun }
5387*4882a593Smuzhiyun
5388*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TERMINATE,
5389*4882a593Smuzhiyun o->cids[cid_index], 0, 0, ETH_CONNECTION_TYPE);
5390*4882a593Smuzhiyun }
5391*4882a593Smuzhiyun
bnx2x_q_send_empty(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5392*4882a593Smuzhiyun static inline int bnx2x_q_send_empty(struct bnx2x *bp,
5393*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5394*4882a593Smuzhiyun {
5395*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o = params->q_obj;
5396*4882a593Smuzhiyun
5397*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_EMPTY,
5398*4882a593Smuzhiyun o->cids[BNX2X_PRIMARY_CID_INDEX], 0, 0,
5399*4882a593Smuzhiyun ETH_CONNECTION_TYPE);
5400*4882a593Smuzhiyun }
5401*4882a593Smuzhiyun
bnx2x_queue_send_cmd_cmn(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5402*4882a593Smuzhiyun static inline int bnx2x_queue_send_cmd_cmn(struct bnx2x *bp,
5403*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5404*4882a593Smuzhiyun {
5405*4882a593Smuzhiyun switch (params->cmd) {
5406*4882a593Smuzhiyun case BNX2X_Q_CMD_INIT:
5407*4882a593Smuzhiyun return bnx2x_q_init(bp, params);
5408*4882a593Smuzhiyun case BNX2X_Q_CMD_SETUP_TX_ONLY:
5409*4882a593Smuzhiyun return bnx2x_q_send_setup_tx_only(bp, params);
5410*4882a593Smuzhiyun case BNX2X_Q_CMD_DEACTIVATE:
5411*4882a593Smuzhiyun return bnx2x_q_send_deactivate(bp, params);
5412*4882a593Smuzhiyun case BNX2X_Q_CMD_ACTIVATE:
5413*4882a593Smuzhiyun return bnx2x_q_send_activate(bp, params);
5414*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE:
5415*4882a593Smuzhiyun return bnx2x_q_send_update(bp, params);
5416*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE_TPA:
5417*4882a593Smuzhiyun return bnx2x_q_send_update_tpa(bp, params);
5418*4882a593Smuzhiyun case BNX2X_Q_CMD_HALT:
5419*4882a593Smuzhiyun return bnx2x_q_send_halt(bp, params);
5420*4882a593Smuzhiyun case BNX2X_Q_CMD_CFC_DEL:
5421*4882a593Smuzhiyun return bnx2x_q_send_cfc_del(bp, params);
5422*4882a593Smuzhiyun case BNX2X_Q_CMD_TERMINATE:
5423*4882a593Smuzhiyun return bnx2x_q_send_terminate(bp, params);
5424*4882a593Smuzhiyun case BNX2X_Q_CMD_EMPTY:
5425*4882a593Smuzhiyun return bnx2x_q_send_empty(bp, params);
5426*4882a593Smuzhiyun default:
5427*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", params->cmd);
5428*4882a593Smuzhiyun return -EINVAL;
5429*4882a593Smuzhiyun }
5430*4882a593Smuzhiyun }
5431*4882a593Smuzhiyun
bnx2x_queue_send_cmd_e1x(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5432*4882a593Smuzhiyun static int bnx2x_queue_send_cmd_e1x(struct bnx2x *bp,
5433*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5434*4882a593Smuzhiyun {
5435*4882a593Smuzhiyun switch (params->cmd) {
5436*4882a593Smuzhiyun case BNX2X_Q_CMD_SETUP:
5437*4882a593Smuzhiyun return bnx2x_q_send_setup_e1x(bp, params);
5438*4882a593Smuzhiyun case BNX2X_Q_CMD_INIT:
5439*4882a593Smuzhiyun case BNX2X_Q_CMD_SETUP_TX_ONLY:
5440*4882a593Smuzhiyun case BNX2X_Q_CMD_DEACTIVATE:
5441*4882a593Smuzhiyun case BNX2X_Q_CMD_ACTIVATE:
5442*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE:
5443*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE_TPA:
5444*4882a593Smuzhiyun case BNX2X_Q_CMD_HALT:
5445*4882a593Smuzhiyun case BNX2X_Q_CMD_CFC_DEL:
5446*4882a593Smuzhiyun case BNX2X_Q_CMD_TERMINATE:
5447*4882a593Smuzhiyun case BNX2X_Q_CMD_EMPTY:
5448*4882a593Smuzhiyun return bnx2x_queue_send_cmd_cmn(bp, params);
5449*4882a593Smuzhiyun default:
5450*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", params->cmd);
5451*4882a593Smuzhiyun return -EINVAL;
5452*4882a593Smuzhiyun }
5453*4882a593Smuzhiyun }
5454*4882a593Smuzhiyun
bnx2x_queue_send_cmd_e2(struct bnx2x * bp,struct bnx2x_queue_state_params * params)5455*4882a593Smuzhiyun static int bnx2x_queue_send_cmd_e2(struct bnx2x *bp,
5456*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5457*4882a593Smuzhiyun {
5458*4882a593Smuzhiyun switch (params->cmd) {
5459*4882a593Smuzhiyun case BNX2X_Q_CMD_SETUP:
5460*4882a593Smuzhiyun return bnx2x_q_send_setup_e2(bp, params);
5461*4882a593Smuzhiyun case BNX2X_Q_CMD_INIT:
5462*4882a593Smuzhiyun case BNX2X_Q_CMD_SETUP_TX_ONLY:
5463*4882a593Smuzhiyun case BNX2X_Q_CMD_DEACTIVATE:
5464*4882a593Smuzhiyun case BNX2X_Q_CMD_ACTIVATE:
5465*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE:
5466*4882a593Smuzhiyun case BNX2X_Q_CMD_UPDATE_TPA:
5467*4882a593Smuzhiyun case BNX2X_Q_CMD_HALT:
5468*4882a593Smuzhiyun case BNX2X_Q_CMD_CFC_DEL:
5469*4882a593Smuzhiyun case BNX2X_Q_CMD_TERMINATE:
5470*4882a593Smuzhiyun case BNX2X_Q_CMD_EMPTY:
5471*4882a593Smuzhiyun return bnx2x_queue_send_cmd_cmn(bp, params);
5472*4882a593Smuzhiyun default:
5473*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", params->cmd);
5474*4882a593Smuzhiyun return -EINVAL;
5475*4882a593Smuzhiyun }
5476*4882a593Smuzhiyun }
5477*4882a593Smuzhiyun
5478*4882a593Smuzhiyun /**
5479*4882a593Smuzhiyun * bnx2x_queue_chk_transition - check state machine of a regular Queue
5480*4882a593Smuzhiyun *
5481*4882a593Smuzhiyun * @bp: device handle
5482*4882a593Smuzhiyun * @o: queue info
5483*4882a593Smuzhiyun * @params: queue state
5484*4882a593Smuzhiyun *
5485*4882a593Smuzhiyun * (not Forwarding)
5486*4882a593Smuzhiyun * It both checks if the requested command is legal in a current
5487*4882a593Smuzhiyun * state and, if it's legal, sets a `next_state' in the object
5488*4882a593Smuzhiyun * that will be used in the completion flow to set the `state'
5489*4882a593Smuzhiyun * of the object.
5490*4882a593Smuzhiyun *
5491*4882a593Smuzhiyun * returns 0 if a requested command is a legal transition,
5492*4882a593Smuzhiyun * -EINVAL otherwise.
5493*4882a593Smuzhiyun */
bnx2x_queue_chk_transition(struct bnx2x * bp,struct bnx2x_queue_sp_obj * o,struct bnx2x_queue_state_params * params)5494*4882a593Smuzhiyun static int bnx2x_queue_chk_transition(struct bnx2x *bp,
5495*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *o,
5496*4882a593Smuzhiyun struct bnx2x_queue_state_params *params)
5497*4882a593Smuzhiyun {
5498*4882a593Smuzhiyun enum bnx2x_q_state state = o->state, next_state = BNX2X_Q_STATE_MAX;
5499*4882a593Smuzhiyun enum bnx2x_queue_cmd cmd = params->cmd;
5500*4882a593Smuzhiyun struct bnx2x_queue_update_params *update_params =
5501*4882a593Smuzhiyun ¶ms->params.update;
5502*4882a593Smuzhiyun u8 next_tx_only = o->num_tx_only;
5503*4882a593Smuzhiyun
5504*4882a593Smuzhiyun /* Forget all pending for completion commands if a driver only state
5505*4882a593Smuzhiyun * transition has been requested.
5506*4882a593Smuzhiyun */
5507*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ¶ms->ramrod_flags)) {
5508*4882a593Smuzhiyun o->pending = 0;
5509*4882a593Smuzhiyun o->next_state = BNX2X_Q_STATE_MAX;
5510*4882a593Smuzhiyun }
5511*4882a593Smuzhiyun
5512*4882a593Smuzhiyun /* Don't allow a next state transition if we are in the middle of
5513*4882a593Smuzhiyun * the previous one.
5514*4882a593Smuzhiyun */
5515*4882a593Smuzhiyun if (o->pending) {
5516*4882a593Smuzhiyun BNX2X_ERR("Blocking transition since pending was %lx\n",
5517*4882a593Smuzhiyun o->pending);
5518*4882a593Smuzhiyun return -EBUSY;
5519*4882a593Smuzhiyun }
5520*4882a593Smuzhiyun
5521*4882a593Smuzhiyun switch (state) {
5522*4882a593Smuzhiyun case BNX2X_Q_STATE_RESET:
5523*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_INIT)
5524*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INITIALIZED;
5525*4882a593Smuzhiyun
5526*4882a593Smuzhiyun break;
5527*4882a593Smuzhiyun case BNX2X_Q_STATE_INITIALIZED:
5528*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_SETUP) {
5529*4882a593Smuzhiyun if (test_bit(BNX2X_Q_FLG_ACTIVE,
5530*4882a593Smuzhiyun ¶ms->params.setup.flags))
5531*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5532*4882a593Smuzhiyun else
5533*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5534*4882a593Smuzhiyun }
5535*4882a593Smuzhiyun
5536*4882a593Smuzhiyun break;
5537*4882a593Smuzhiyun case BNX2X_Q_STATE_ACTIVE:
5538*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_DEACTIVATE)
5539*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5540*4882a593Smuzhiyun
5541*4882a593Smuzhiyun else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
5542*4882a593Smuzhiyun (cmd == BNX2X_Q_CMD_UPDATE_TPA))
5543*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5544*4882a593Smuzhiyun
5545*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
5546*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5547*4882a593Smuzhiyun next_tx_only = 1;
5548*4882a593Smuzhiyun }
5549*4882a593Smuzhiyun
5550*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_HALT)
5551*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_STOPPED;
5552*4882a593Smuzhiyun
5553*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_UPDATE) {
5554*4882a593Smuzhiyun /* If "active" state change is requested, update the
5555*4882a593Smuzhiyun * state accordingly.
5556*4882a593Smuzhiyun */
5557*4882a593Smuzhiyun if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
5558*4882a593Smuzhiyun &update_params->update_flags) &&
5559*4882a593Smuzhiyun !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
5560*4882a593Smuzhiyun &update_params->update_flags))
5561*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5562*4882a593Smuzhiyun else
5563*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5564*4882a593Smuzhiyun }
5565*4882a593Smuzhiyun
5566*4882a593Smuzhiyun break;
5567*4882a593Smuzhiyun case BNX2X_Q_STATE_MULTI_COS:
5568*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_TERMINATE)
5569*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MCOS_TERMINATED;
5570*4882a593Smuzhiyun
5571*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
5572*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5573*4882a593Smuzhiyun next_tx_only = o->num_tx_only + 1;
5574*4882a593Smuzhiyun }
5575*4882a593Smuzhiyun
5576*4882a593Smuzhiyun else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
5577*4882a593Smuzhiyun (cmd == BNX2X_Q_CMD_UPDATE_TPA))
5578*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_UPDATE) {
5581*4882a593Smuzhiyun /* If "active" state change is requested, update the
5582*4882a593Smuzhiyun * state accordingly.
5583*4882a593Smuzhiyun */
5584*4882a593Smuzhiyun if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
5585*4882a593Smuzhiyun &update_params->update_flags) &&
5586*4882a593Smuzhiyun !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
5587*4882a593Smuzhiyun &update_params->update_flags))
5588*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5589*4882a593Smuzhiyun else
5590*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5591*4882a593Smuzhiyun }
5592*4882a593Smuzhiyun
5593*4882a593Smuzhiyun break;
5594*4882a593Smuzhiyun case BNX2X_Q_STATE_MCOS_TERMINATED:
5595*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_CFC_DEL) {
5596*4882a593Smuzhiyun next_tx_only = o->num_tx_only - 1;
5597*4882a593Smuzhiyun if (next_tx_only == 0)
5598*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5599*4882a593Smuzhiyun else
5600*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5601*4882a593Smuzhiyun }
5602*4882a593Smuzhiyun
5603*4882a593Smuzhiyun break;
5604*4882a593Smuzhiyun case BNX2X_Q_STATE_INACTIVE:
5605*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_ACTIVATE)
5606*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5607*4882a593Smuzhiyun
5608*4882a593Smuzhiyun else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
5609*4882a593Smuzhiyun (cmd == BNX2X_Q_CMD_UPDATE_TPA))
5610*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5611*4882a593Smuzhiyun
5612*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_HALT)
5613*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_STOPPED;
5614*4882a593Smuzhiyun
5615*4882a593Smuzhiyun else if (cmd == BNX2X_Q_CMD_UPDATE) {
5616*4882a593Smuzhiyun /* If "active" state change is requested, update the
5617*4882a593Smuzhiyun * state accordingly.
5618*4882a593Smuzhiyun */
5619*4882a593Smuzhiyun if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
5620*4882a593Smuzhiyun &update_params->update_flags) &&
5621*4882a593Smuzhiyun test_bit(BNX2X_Q_UPDATE_ACTIVATE,
5622*4882a593Smuzhiyun &update_params->update_flags)){
5623*4882a593Smuzhiyun if (o->num_tx_only == 0)
5624*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_ACTIVE;
5625*4882a593Smuzhiyun else /* tx only queues exist for this queue */
5626*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_MULTI_COS;
5627*4882a593Smuzhiyun } else
5628*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_INACTIVE;
5629*4882a593Smuzhiyun }
5630*4882a593Smuzhiyun
5631*4882a593Smuzhiyun break;
5632*4882a593Smuzhiyun case BNX2X_Q_STATE_STOPPED:
5633*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_TERMINATE)
5634*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_TERMINATED;
5635*4882a593Smuzhiyun
5636*4882a593Smuzhiyun break;
5637*4882a593Smuzhiyun case BNX2X_Q_STATE_TERMINATED:
5638*4882a593Smuzhiyun if (cmd == BNX2X_Q_CMD_CFC_DEL)
5639*4882a593Smuzhiyun next_state = BNX2X_Q_STATE_RESET;
5640*4882a593Smuzhiyun
5641*4882a593Smuzhiyun break;
5642*4882a593Smuzhiyun default:
5643*4882a593Smuzhiyun BNX2X_ERR("Illegal state: %d\n", state);
5644*4882a593Smuzhiyun }
5645*4882a593Smuzhiyun
5646*4882a593Smuzhiyun /* Transition is assured */
5647*4882a593Smuzhiyun if (next_state != BNX2X_Q_STATE_MAX) {
5648*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Good state transition: %d(%d)->%d\n",
5649*4882a593Smuzhiyun state, cmd, next_state);
5650*4882a593Smuzhiyun o->next_state = next_state;
5651*4882a593Smuzhiyun o->next_tx_only = next_tx_only;
5652*4882a593Smuzhiyun return 0;
5653*4882a593Smuzhiyun }
5654*4882a593Smuzhiyun
5655*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Bad state transition request: %d %d\n", state, cmd);
5656*4882a593Smuzhiyun
5657*4882a593Smuzhiyun return -EINVAL;
5658*4882a593Smuzhiyun }
5659*4882a593Smuzhiyun
bnx2x_init_queue_obj(struct bnx2x * bp,struct bnx2x_queue_sp_obj * obj,u8 cl_id,u32 * cids,u8 cid_cnt,u8 func_id,void * rdata,dma_addr_t rdata_mapping,unsigned long type)5660*4882a593Smuzhiyun void bnx2x_init_queue_obj(struct bnx2x *bp,
5661*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *obj,
5662*4882a593Smuzhiyun u8 cl_id, u32 *cids, u8 cid_cnt, u8 func_id,
5663*4882a593Smuzhiyun void *rdata,
5664*4882a593Smuzhiyun dma_addr_t rdata_mapping, unsigned long type)
5665*4882a593Smuzhiyun {
5666*4882a593Smuzhiyun memset(obj, 0, sizeof(*obj));
5667*4882a593Smuzhiyun
5668*4882a593Smuzhiyun /* We support only BNX2X_MULTI_TX_COS Tx CoS at the moment */
5669*4882a593Smuzhiyun BUG_ON(BNX2X_MULTI_TX_COS < cid_cnt);
5670*4882a593Smuzhiyun
5671*4882a593Smuzhiyun memcpy(obj->cids, cids, sizeof(obj->cids[0]) * cid_cnt);
5672*4882a593Smuzhiyun obj->max_cos = cid_cnt;
5673*4882a593Smuzhiyun obj->cl_id = cl_id;
5674*4882a593Smuzhiyun obj->func_id = func_id;
5675*4882a593Smuzhiyun obj->rdata = rdata;
5676*4882a593Smuzhiyun obj->rdata_mapping = rdata_mapping;
5677*4882a593Smuzhiyun obj->type = type;
5678*4882a593Smuzhiyun obj->next_state = BNX2X_Q_STATE_MAX;
5679*4882a593Smuzhiyun
5680*4882a593Smuzhiyun if (CHIP_IS_E1x(bp))
5681*4882a593Smuzhiyun obj->send_cmd = bnx2x_queue_send_cmd_e1x;
5682*4882a593Smuzhiyun else
5683*4882a593Smuzhiyun obj->send_cmd = bnx2x_queue_send_cmd_e2;
5684*4882a593Smuzhiyun
5685*4882a593Smuzhiyun obj->check_transition = bnx2x_queue_chk_transition;
5686*4882a593Smuzhiyun
5687*4882a593Smuzhiyun obj->complete_cmd = bnx2x_queue_comp_cmd;
5688*4882a593Smuzhiyun obj->wait_comp = bnx2x_queue_wait_comp;
5689*4882a593Smuzhiyun obj->set_pending = bnx2x_queue_set_pending;
5690*4882a593Smuzhiyun }
5691*4882a593Smuzhiyun
5692*4882a593Smuzhiyun /* return a queue object's logical state*/
bnx2x_get_q_logical_state(struct bnx2x * bp,struct bnx2x_queue_sp_obj * obj)5693*4882a593Smuzhiyun int bnx2x_get_q_logical_state(struct bnx2x *bp,
5694*4882a593Smuzhiyun struct bnx2x_queue_sp_obj *obj)
5695*4882a593Smuzhiyun {
5696*4882a593Smuzhiyun switch (obj->state) {
5697*4882a593Smuzhiyun case BNX2X_Q_STATE_ACTIVE:
5698*4882a593Smuzhiyun case BNX2X_Q_STATE_MULTI_COS:
5699*4882a593Smuzhiyun return BNX2X_Q_LOGICAL_STATE_ACTIVE;
5700*4882a593Smuzhiyun case BNX2X_Q_STATE_RESET:
5701*4882a593Smuzhiyun case BNX2X_Q_STATE_INITIALIZED:
5702*4882a593Smuzhiyun case BNX2X_Q_STATE_MCOS_TERMINATED:
5703*4882a593Smuzhiyun case BNX2X_Q_STATE_INACTIVE:
5704*4882a593Smuzhiyun case BNX2X_Q_STATE_STOPPED:
5705*4882a593Smuzhiyun case BNX2X_Q_STATE_TERMINATED:
5706*4882a593Smuzhiyun case BNX2X_Q_STATE_FLRED:
5707*4882a593Smuzhiyun return BNX2X_Q_LOGICAL_STATE_STOPPED;
5708*4882a593Smuzhiyun default:
5709*4882a593Smuzhiyun return -EINVAL;
5710*4882a593Smuzhiyun }
5711*4882a593Smuzhiyun }
5712*4882a593Smuzhiyun
5713*4882a593Smuzhiyun /********************** Function state object *********************************/
bnx2x_func_get_state(struct bnx2x * bp,struct bnx2x_func_sp_obj * o)5714*4882a593Smuzhiyun enum bnx2x_func_state bnx2x_func_get_state(struct bnx2x *bp,
5715*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o)
5716*4882a593Smuzhiyun {
5717*4882a593Smuzhiyun /* in the middle of transaction - return INVALID state */
5718*4882a593Smuzhiyun if (o->pending)
5719*4882a593Smuzhiyun return BNX2X_F_STATE_MAX;
5720*4882a593Smuzhiyun
5721*4882a593Smuzhiyun /* unsure the order of reading of o->pending and o->state
5722*4882a593Smuzhiyun * o->pending should be read first
5723*4882a593Smuzhiyun */
5724*4882a593Smuzhiyun rmb();
5725*4882a593Smuzhiyun
5726*4882a593Smuzhiyun return o->state;
5727*4882a593Smuzhiyun }
5728*4882a593Smuzhiyun
bnx2x_func_wait_comp(struct bnx2x * bp,struct bnx2x_func_sp_obj * o,enum bnx2x_func_cmd cmd)5729*4882a593Smuzhiyun static int bnx2x_func_wait_comp(struct bnx2x *bp,
5730*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o,
5731*4882a593Smuzhiyun enum bnx2x_func_cmd cmd)
5732*4882a593Smuzhiyun {
5733*4882a593Smuzhiyun return bnx2x_state_wait(bp, cmd, &o->pending);
5734*4882a593Smuzhiyun }
5735*4882a593Smuzhiyun
5736*4882a593Smuzhiyun /**
5737*4882a593Smuzhiyun * bnx2x_func_state_change_comp - complete the state machine transition
5738*4882a593Smuzhiyun *
5739*4882a593Smuzhiyun * @bp: device handle
5740*4882a593Smuzhiyun * @o: function info
5741*4882a593Smuzhiyun * @cmd: more info
5742*4882a593Smuzhiyun *
5743*4882a593Smuzhiyun * Called on state change transition. Completes the state
5744*4882a593Smuzhiyun * machine transition only - no HW interaction.
5745*4882a593Smuzhiyun */
bnx2x_func_state_change_comp(struct bnx2x * bp,struct bnx2x_func_sp_obj * o,enum bnx2x_func_cmd cmd)5746*4882a593Smuzhiyun static inline int bnx2x_func_state_change_comp(struct bnx2x *bp,
5747*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o,
5748*4882a593Smuzhiyun enum bnx2x_func_cmd cmd)
5749*4882a593Smuzhiyun {
5750*4882a593Smuzhiyun unsigned long cur_pending = o->pending;
5751*4882a593Smuzhiyun
5752*4882a593Smuzhiyun if (!test_and_clear_bit(cmd, &cur_pending)) {
5753*4882a593Smuzhiyun BNX2X_ERR("Bad MC reply %d for func %d in state %d pending 0x%lx, next_state %d\n",
5754*4882a593Smuzhiyun cmd, BP_FUNC(bp), o->state,
5755*4882a593Smuzhiyun cur_pending, o->next_state);
5756*4882a593Smuzhiyun return -EINVAL;
5757*4882a593Smuzhiyun }
5758*4882a593Smuzhiyun
5759*4882a593Smuzhiyun DP(BNX2X_MSG_SP,
5760*4882a593Smuzhiyun "Completing command %d for func %d, setting state to %d\n",
5761*4882a593Smuzhiyun cmd, BP_FUNC(bp), o->next_state);
5762*4882a593Smuzhiyun
5763*4882a593Smuzhiyun o->state = o->next_state;
5764*4882a593Smuzhiyun o->next_state = BNX2X_F_STATE_MAX;
5765*4882a593Smuzhiyun
5766*4882a593Smuzhiyun /* It's important that o->state and o->next_state are
5767*4882a593Smuzhiyun * updated before o->pending.
5768*4882a593Smuzhiyun */
5769*4882a593Smuzhiyun wmb();
5770*4882a593Smuzhiyun
5771*4882a593Smuzhiyun clear_bit(cmd, &o->pending);
5772*4882a593Smuzhiyun smp_mb__after_atomic();
5773*4882a593Smuzhiyun
5774*4882a593Smuzhiyun return 0;
5775*4882a593Smuzhiyun }
5776*4882a593Smuzhiyun
5777*4882a593Smuzhiyun /**
5778*4882a593Smuzhiyun * bnx2x_func_comp_cmd - complete the state change command
5779*4882a593Smuzhiyun *
5780*4882a593Smuzhiyun * @bp: device handle
5781*4882a593Smuzhiyun * @o: function info
5782*4882a593Smuzhiyun * @cmd: more info
5783*4882a593Smuzhiyun *
5784*4882a593Smuzhiyun * Checks that the arrived completion is expected.
5785*4882a593Smuzhiyun */
bnx2x_func_comp_cmd(struct bnx2x * bp,struct bnx2x_func_sp_obj * o,enum bnx2x_func_cmd cmd)5786*4882a593Smuzhiyun static int bnx2x_func_comp_cmd(struct bnx2x *bp,
5787*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o,
5788*4882a593Smuzhiyun enum bnx2x_func_cmd cmd)
5789*4882a593Smuzhiyun {
5790*4882a593Smuzhiyun /* Complete the state machine part first, check if it's a
5791*4882a593Smuzhiyun * legal completion.
5792*4882a593Smuzhiyun */
5793*4882a593Smuzhiyun int rc = bnx2x_func_state_change_comp(bp, o, cmd);
5794*4882a593Smuzhiyun return rc;
5795*4882a593Smuzhiyun }
5796*4882a593Smuzhiyun
5797*4882a593Smuzhiyun /**
5798*4882a593Smuzhiyun * bnx2x_func_chk_transition - perform function state machine transition
5799*4882a593Smuzhiyun *
5800*4882a593Smuzhiyun * @bp: device handle
5801*4882a593Smuzhiyun * @o: function info
5802*4882a593Smuzhiyun * @params: state parameters
5803*4882a593Smuzhiyun *
5804*4882a593Smuzhiyun * It both checks if the requested command is legal in a current
5805*4882a593Smuzhiyun * state and, if it's legal, sets a `next_state' in the object
5806*4882a593Smuzhiyun * that will be used in the completion flow to set the `state'
5807*4882a593Smuzhiyun * of the object.
5808*4882a593Smuzhiyun *
5809*4882a593Smuzhiyun * returns 0 if a requested command is a legal transition,
5810*4882a593Smuzhiyun * -EINVAL otherwise.
5811*4882a593Smuzhiyun */
bnx2x_func_chk_transition(struct bnx2x * bp,struct bnx2x_func_sp_obj * o,struct bnx2x_func_state_params * params)5812*4882a593Smuzhiyun static int bnx2x_func_chk_transition(struct bnx2x *bp,
5813*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o,
5814*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
5815*4882a593Smuzhiyun {
5816*4882a593Smuzhiyun enum bnx2x_func_state state = o->state, next_state = BNX2X_F_STATE_MAX;
5817*4882a593Smuzhiyun enum bnx2x_func_cmd cmd = params->cmd;
5818*4882a593Smuzhiyun
5819*4882a593Smuzhiyun /* Forget all pending for completion commands if a driver only state
5820*4882a593Smuzhiyun * transition has been requested.
5821*4882a593Smuzhiyun */
5822*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ¶ms->ramrod_flags)) {
5823*4882a593Smuzhiyun o->pending = 0;
5824*4882a593Smuzhiyun o->next_state = BNX2X_F_STATE_MAX;
5825*4882a593Smuzhiyun }
5826*4882a593Smuzhiyun
5827*4882a593Smuzhiyun /* Don't allow a next state transition if we are in the middle of
5828*4882a593Smuzhiyun * the previous one.
5829*4882a593Smuzhiyun */
5830*4882a593Smuzhiyun if (o->pending)
5831*4882a593Smuzhiyun return -EBUSY;
5832*4882a593Smuzhiyun
5833*4882a593Smuzhiyun switch (state) {
5834*4882a593Smuzhiyun case BNX2X_F_STATE_RESET:
5835*4882a593Smuzhiyun if (cmd == BNX2X_F_CMD_HW_INIT)
5836*4882a593Smuzhiyun next_state = BNX2X_F_STATE_INITIALIZED;
5837*4882a593Smuzhiyun
5838*4882a593Smuzhiyun break;
5839*4882a593Smuzhiyun case BNX2X_F_STATE_INITIALIZED:
5840*4882a593Smuzhiyun if (cmd == BNX2X_F_CMD_START)
5841*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5842*4882a593Smuzhiyun
5843*4882a593Smuzhiyun else if (cmd == BNX2X_F_CMD_HW_RESET)
5844*4882a593Smuzhiyun next_state = BNX2X_F_STATE_RESET;
5845*4882a593Smuzhiyun
5846*4882a593Smuzhiyun break;
5847*4882a593Smuzhiyun case BNX2X_F_STATE_STARTED:
5848*4882a593Smuzhiyun if (cmd == BNX2X_F_CMD_STOP)
5849*4882a593Smuzhiyun next_state = BNX2X_F_STATE_INITIALIZED;
5850*4882a593Smuzhiyun /* afex ramrods can be sent only in started mode, and only
5851*4882a593Smuzhiyun * if not pending for function_stop ramrod completion
5852*4882a593Smuzhiyun * for these events - next state remained STARTED.
5853*4882a593Smuzhiyun */
5854*4882a593Smuzhiyun else if ((cmd == BNX2X_F_CMD_AFEX_UPDATE) &&
5855*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5856*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5857*4882a593Smuzhiyun
5858*4882a593Smuzhiyun else if ((cmd == BNX2X_F_CMD_AFEX_VIFLISTS) &&
5859*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5860*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5861*4882a593Smuzhiyun
5862*4882a593Smuzhiyun /* Switch_update ramrod can be sent in either started or
5863*4882a593Smuzhiyun * tx_stopped state, and it doesn't change the state.
5864*4882a593Smuzhiyun */
5865*4882a593Smuzhiyun else if ((cmd == BNX2X_F_CMD_SWITCH_UPDATE) &&
5866*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5867*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5868*4882a593Smuzhiyun
5869*4882a593Smuzhiyun else if ((cmd == BNX2X_F_CMD_SET_TIMESYNC) &&
5870*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5871*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5872*4882a593Smuzhiyun
5873*4882a593Smuzhiyun else if (cmd == BNX2X_F_CMD_TX_STOP)
5874*4882a593Smuzhiyun next_state = BNX2X_F_STATE_TX_STOPPED;
5875*4882a593Smuzhiyun
5876*4882a593Smuzhiyun break;
5877*4882a593Smuzhiyun case BNX2X_F_STATE_TX_STOPPED:
5878*4882a593Smuzhiyun if ((cmd == BNX2X_F_CMD_SWITCH_UPDATE) &&
5879*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5880*4882a593Smuzhiyun next_state = BNX2X_F_STATE_TX_STOPPED;
5881*4882a593Smuzhiyun
5882*4882a593Smuzhiyun else if ((cmd == BNX2X_F_CMD_SET_TIMESYNC) &&
5883*4882a593Smuzhiyun (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
5884*4882a593Smuzhiyun next_state = BNX2X_F_STATE_TX_STOPPED;
5885*4882a593Smuzhiyun
5886*4882a593Smuzhiyun else if (cmd == BNX2X_F_CMD_TX_START)
5887*4882a593Smuzhiyun next_state = BNX2X_F_STATE_STARTED;
5888*4882a593Smuzhiyun
5889*4882a593Smuzhiyun break;
5890*4882a593Smuzhiyun default:
5891*4882a593Smuzhiyun BNX2X_ERR("Unknown state: %d\n", state);
5892*4882a593Smuzhiyun }
5893*4882a593Smuzhiyun
5894*4882a593Smuzhiyun /* Transition is assured */
5895*4882a593Smuzhiyun if (next_state != BNX2X_F_STATE_MAX) {
5896*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Good function state transition: %d(%d)->%d\n",
5897*4882a593Smuzhiyun state, cmd, next_state);
5898*4882a593Smuzhiyun o->next_state = next_state;
5899*4882a593Smuzhiyun return 0;
5900*4882a593Smuzhiyun }
5901*4882a593Smuzhiyun
5902*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Bad function state transition request: %d %d\n",
5903*4882a593Smuzhiyun state, cmd);
5904*4882a593Smuzhiyun
5905*4882a593Smuzhiyun return -EINVAL;
5906*4882a593Smuzhiyun }
5907*4882a593Smuzhiyun
5908*4882a593Smuzhiyun /**
5909*4882a593Smuzhiyun * bnx2x_func_init_func - performs HW init at function stage
5910*4882a593Smuzhiyun *
5911*4882a593Smuzhiyun * @bp: device handle
5912*4882a593Smuzhiyun * @drv:
5913*4882a593Smuzhiyun *
5914*4882a593Smuzhiyun * Init HW when the current phase is
5915*4882a593Smuzhiyun * FW_MSG_CODE_DRV_LOAD_FUNCTION: initialize only FUNCTION-only
5916*4882a593Smuzhiyun * HW blocks.
5917*4882a593Smuzhiyun */
bnx2x_func_init_func(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)5918*4882a593Smuzhiyun static inline int bnx2x_func_init_func(struct bnx2x *bp,
5919*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
5920*4882a593Smuzhiyun {
5921*4882a593Smuzhiyun return drv->init_hw_func(bp);
5922*4882a593Smuzhiyun }
5923*4882a593Smuzhiyun
5924*4882a593Smuzhiyun /**
5925*4882a593Smuzhiyun * bnx2x_func_init_port - performs HW init at port stage
5926*4882a593Smuzhiyun *
5927*4882a593Smuzhiyun * @bp: device handle
5928*4882a593Smuzhiyun * @drv:
5929*4882a593Smuzhiyun *
5930*4882a593Smuzhiyun * Init HW when the current phase is
5931*4882a593Smuzhiyun * FW_MSG_CODE_DRV_LOAD_PORT: initialize PORT-only and
5932*4882a593Smuzhiyun * FUNCTION-only HW blocks.
5933*4882a593Smuzhiyun *
5934*4882a593Smuzhiyun */
bnx2x_func_init_port(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)5935*4882a593Smuzhiyun static inline int bnx2x_func_init_port(struct bnx2x *bp,
5936*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
5937*4882a593Smuzhiyun {
5938*4882a593Smuzhiyun int rc = drv->init_hw_port(bp);
5939*4882a593Smuzhiyun if (rc)
5940*4882a593Smuzhiyun return rc;
5941*4882a593Smuzhiyun
5942*4882a593Smuzhiyun return bnx2x_func_init_func(bp, drv);
5943*4882a593Smuzhiyun }
5944*4882a593Smuzhiyun
5945*4882a593Smuzhiyun /**
5946*4882a593Smuzhiyun * bnx2x_func_init_cmn_chip - performs HW init at chip-common stage
5947*4882a593Smuzhiyun *
5948*4882a593Smuzhiyun * @bp: device handle
5949*4882a593Smuzhiyun * @drv:
5950*4882a593Smuzhiyun *
5951*4882a593Smuzhiyun * Init HW when the current phase is
5952*4882a593Smuzhiyun * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON_CHIP,
5953*4882a593Smuzhiyun * PORT-only and FUNCTION-only HW blocks.
5954*4882a593Smuzhiyun */
bnx2x_func_init_cmn_chip(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)5955*4882a593Smuzhiyun static inline int bnx2x_func_init_cmn_chip(struct bnx2x *bp,
5956*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
5957*4882a593Smuzhiyun {
5958*4882a593Smuzhiyun int rc = drv->init_hw_cmn_chip(bp);
5959*4882a593Smuzhiyun if (rc)
5960*4882a593Smuzhiyun return rc;
5961*4882a593Smuzhiyun
5962*4882a593Smuzhiyun return bnx2x_func_init_port(bp, drv);
5963*4882a593Smuzhiyun }
5964*4882a593Smuzhiyun
5965*4882a593Smuzhiyun /**
5966*4882a593Smuzhiyun * bnx2x_func_init_cmn - performs HW init at common stage
5967*4882a593Smuzhiyun *
5968*4882a593Smuzhiyun * @bp: device handle
5969*4882a593Smuzhiyun * @drv:
5970*4882a593Smuzhiyun *
5971*4882a593Smuzhiyun * Init HW when the current phase is
5972*4882a593Smuzhiyun * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON,
5973*4882a593Smuzhiyun * PORT-only and FUNCTION-only HW blocks.
5974*4882a593Smuzhiyun */
bnx2x_func_init_cmn(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)5975*4882a593Smuzhiyun static inline int bnx2x_func_init_cmn(struct bnx2x *bp,
5976*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
5977*4882a593Smuzhiyun {
5978*4882a593Smuzhiyun int rc = drv->init_hw_cmn(bp);
5979*4882a593Smuzhiyun if (rc)
5980*4882a593Smuzhiyun return rc;
5981*4882a593Smuzhiyun
5982*4882a593Smuzhiyun return bnx2x_func_init_port(bp, drv);
5983*4882a593Smuzhiyun }
5984*4882a593Smuzhiyun
bnx2x_func_hw_init(struct bnx2x * bp,struct bnx2x_func_state_params * params)5985*4882a593Smuzhiyun static int bnx2x_func_hw_init(struct bnx2x *bp,
5986*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
5987*4882a593Smuzhiyun {
5988*4882a593Smuzhiyun u32 load_code = params->params.hw_init.load_phase;
5989*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
5990*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv = o->drv;
5991*4882a593Smuzhiyun int rc = 0;
5992*4882a593Smuzhiyun
5993*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "function %d load_code %x\n",
5994*4882a593Smuzhiyun BP_ABS_FUNC(bp), load_code);
5995*4882a593Smuzhiyun
5996*4882a593Smuzhiyun /* Prepare buffers for unzipping the FW */
5997*4882a593Smuzhiyun rc = drv->gunzip_init(bp);
5998*4882a593Smuzhiyun if (rc)
5999*4882a593Smuzhiyun return rc;
6000*4882a593Smuzhiyun
6001*4882a593Smuzhiyun /* Prepare FW */
6002*4882a593Smuzhiyun rc = drv->init_fw(bp);
6003*4882a593Smuzhiyun if (rc) {
6004*4882a593Smuzhiyun BNX2X_ERR("Error loading firmware\n");
6005*4882a593Smuzhiyun goto init_err;
6006*4882a593Smuzhiyun }
6007*4882a593Smuzhiyun
6008*4882a593Smuzhiyun /* Handle the beginning of COMMON_XXX pases separately... */
6009*4882a593Smuzhiyun switch (load_code) {
6010*4882a593Smuzhiyun case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
6011*4882a593Smuzhiyun rc = bnx2x_func_init_cmn_chip(bp, drv);
6012*4882a593Smuzhiyun if (rc)
6013*4882a593Smuzhiyun goto init_err;
6014*4882a593Smuzhiyun
6015*4882a593Smuzhiyun break;
6016*4882a593Smuzhiyun case FW_MSG_CODE_DRV_LOAD_COMMON:
6017*4882a593Smuzhiyun rc = bnx2x_func_init_cmn(bp, drv);
6018*4882a593Smuzhiyun if (rc)
6019*4882a593Smuzhiyun goto init_err;
6020*4882a593Smuzhiyun
6021*4882a593Smuzhiyun break;
6022*4882a593Smuzhiyun case FW_MSG_CODE_DRV_LOAD_PORT:
6023*4882a593Smuzhiyun rc = bnx2x_func_init_port(bp, drv);
6024*4882a593Smuzhiyun if (rc)
6025*4882a593Smuzhiyun goto init_err;
6026*4882a593Smuzhiyun
6027*4882a593Smuzhiyun break;
6028*4882a593Smuzhiyun case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6029*4882a593Smuzhiyun rc = bnx2x_func_init_func(bp, drv);
6030*4882a593Smuzhiyun if (rc)
6031*4882a593Smuzhiyun goto init_err;
6032*4882a593Smuzhiyun
6033*4882a593Smuzhiyun break;
6034*4882a593Smuzhiyun default:
6035*4882a593Smuzhiyun BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6036*4882a593Smuzhiyun rc = -EINVAL;
6037*4882a593Smuzhiyun }
6038*4882a593Smuzhiyun
6039*4882a593Smuzhiyun init_err:
6040*4882a593Smuzhiyun drv->gunzip_end(bp);
6041*4882a593Smuzhiyun
6042*4882a593Smuzhiyun /* In case of success, complete the command immediately: no ramrods
6043*4882a593Smuzhiyun * have been sent.
6044*4882a593Smuzhiyun */
6045*4882a593Smuzhiyun if (!rc)
6046*4882a593Smuzhiyun o->complete_cmd(bp, o, BNX2X_F_CMD_HW_INIT);
6047*4882a593Smuzhiyun
6048*4882a593Smuzhiyun return rc;
6049*4882a593Smuzhiyun }
6050*4882a593Smuzhiyun
6051*4882a593Smuzhiyun /**
6052*4882a593Smuzhiyun * bnx2x_func_reset_func - reset HW at function stage
6053*4882a593Smuzhiyun *
6054*4882a593Smuzhiyun * @bp: device handle
6055*4882a593Smuzhiyun * @drv:
6056*4882a593Smuzhiyun *
6057*4882a593Smuzhiyun * Reset HW at FW_MSG_CODE_DRV_UNLOAD_FUNCTION stage: reset only
6058*4882a593Smuzhiyun * FUNCTION-only HW blocks.
6059*4882a593Smuzhiyun */
bnx2x_func_reset_func(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)6060*4882a593Smuzhiyun static inline void bnx2x_func_reset_func(struct bnx2x *bp,
6061*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
6062*4882a593Smuzhiyun {
6063*4882a593Smuzhiyun drv->reset_hw_func(bp);
6064*4882a593Smuzhiyun }
6065*4882a593Smuzhiyun
6066*4882a593Smuzhiyun /**
6067*4882a593Smuzhiyun * bnx2x_func_reset_port - reset HW at port stage
6068*4882a593Smuzhiyun *
6069*4882a593Smuzhiyun * @bp: device handle
6070*4882a593Smuzhiyun * @drv:
6071*4882a593Smuzhiyun *
6072*4882a593Smuzhiyun * Reset HW at FW_MSG_CODE_DRV_UNLOAD_PORT stage: reset
6073*4882a593Smuzhiyun * FUNCTION-only and PORT-only HW blocks.
6074*4882a593Smuzhiyun *
6075*4882a593Smuzhiyun * !!!IMPORTANT!!!
6076*4882a593Smuzhiyun *
6077*4882a593Smuzhiyun * It's important to call reset_port before reset_func() as the last thing
6078*4882a593Smuzhiyun * reset_func does is pf_disable() thus disabling PGLUE_B, which
6079*4882a593Smuzhiyun * makes impossible any DMAE transactions.
6080*4882a593Smuzhiyun */
bnx2x_func_reset_port(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)6081*4882a593Smuzhiyun static inline void bnx2x_func_reset_port(struct bnx2x *bp,
6082*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
6083*4882a593Smuzhiyun {
6084*4882a593Smuzhiyun drv->reset_hw_port(bp);
6085*4882a593Smuzhiyun bnx2x_func_reset_func(bp, drv);
6086*4882a593Smuzhiyun }
6087*4882a593Smuzhiyun
6088*4882a593Smuzhiyun /**
6089*4882a593Smuzhiyun * bnx2x_func_reset_cmn - reset HW at common stage
6090*4882a593Smuzhiyun *
6091*4882a593Smuzhiyun * @bp: device handle
6092*4882a593Smuzhiyun * @drv:
6093*4882a593Smuzhiyun *
6094*4882a593Smuzhiyun * Reset HW at FW_MSG_CODE_DRV_UNLOAD_COMMON and
6095*4882a593Smuzhiyun * FW_MSG_CODE_DRV_UNLOAD_COMMON_CHIP stages: reset COMMON,
6096*4882a593Smuzhiyun * COMMON_CHIP, FUNCTION-only and PORT-only HW blocks.
6097*4882a593Smuzhiyun */
bnx2x_func_reset_cmn(struct bnx2x * bp,const struct bnx2x_func_sp_drv_ops * drv)6098*4882a593Smuzhiyun static inline void bnx2x_func_reset_cmn(struct bnx2x *bp,
6099*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv)
6100*4882a593Smuzhiyun {
6101*4882a593Smuzhiyun bnx2x_func_reset_port(bp, drv);
6102*4882a593Smuzhiyun drv->reset_hw_cmn(bp);
6103*4882a593Smuzhiyun }
6104*4882a593Smuzhiyun
bnx2x_func_hw_reset(struct bnx2x * bp,struct bnx2x_func_state_params * params)6105*4882a593Smuzhiyun static inline int bnx2x_func_hw_reset(struct bnx2x *bp,
6106*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6107*4882a593Smuzhiyun {
6108*4882a593Smuzhiyun u32 reset_phase = params->params.hw_reset.reset_phase;
6109*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6110*4882a593Smuzhiyun const struct bnx2x_func_sp_drv_ops *drv = o->drv;
6111*4882a593Smuzhiyun
6112*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "function %d reset_phase %x\n", BP_ABS_FUNC(bp),
6113*4882a593Smuzhiyun reset_phase);
6114*4882a593Smuzhiyun
6115*4882a593Smuzhiyun switch (reset_phase) {
6116*4882a593Smuzhiyun case FW_MSG_CODE_DRV_UNLOAD_COMMON:
6117*4882a593Smuzhiyun bnx2x_func_reset_cmn(bp, drv);
6118*4882a593Smuzhiyun break;
6119*4882a593Smuzhiyun case FW_MSG_CODE_DRV_UNLOAD_PORT:
6120*4882a593Smuzhiyun bnx2x_func_reset_port(bp, drv);
6121*4882a593Smuzhiyun break;
6122*4882a593Smuzhiyun case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
6123*4882a593Smuzhiyun bnx2x_func_reset_func(bp, drv);
6124*4882a593Smuzhiyun break;
6125*4882a593Smuzhiyun default:
6126*4882a593Smuzhiyun BNX2X_ERR("Unknown reset_phase (0x%x) from MCP\n",
6127*4882a593Smuzhiyun reset_phase);
6128*4882a593Smuzhiyun break;
6129*4882a593Smuzhiyun }
6130*4882a593Smuzhiyun
6131*4882a593Smuzhiyun /* Complete the command immediately: no ramrods have been sent. */
6132*4882a593Smuzhiyun o->complete_cmd(bp, o, BNX2X_F_CMD_HW_RESET);
6133*4882a593Smuzhiyun
6134*4882a593Smuzhiyun return 0;
6135*4882a593Smuzhiyun }
6136*4882a593Smuzhiyun
bnx2x_func_send_start(struct bnx2x * bp,struct bnx2x_func_state_params * params)6137*4882a593Smuzhiyun static inline int bnx2x_func_send_start(struct bnx2x *bp,
6138*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6139*4882a593Smuzhiyun {
6140*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6141*4882a593Smuzhiyun struct function_start_data *rdata =
6142*4882a593Smuzhiyun (struct function_start_data *)o->rdata;
6143*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
6144*4882a593Smuzhiyun struct bnx2x_func_start_params *start_params = ¶ms->params.start;
6145*4882a593Smuzhiyun
6146*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6147*4882a593Smuzhiyun
6148*4882a593Smuzhiyun /* Fill the ramrod data with provided parameters */
6149*4882a593Smuzhiyun rdata->function_mode = (u8)start_params->mf_mode;
6150*4882a593Smuzhiyun rdata->sd_vlan_tag = cpu_to_le16(start_params->sd_vlan_tag);
6151*4882a593Smuzhiyun rdata->path_id = BP_PATH(bp);
6152*4882a593Smuzhiyun rdata->network_cos_mode = start_params->network_cos_mode;
6153*4882a593Smuzhiyun rdata->dmae_cmd_id = BNX2X_FW_DMAE_C;
6154*4882a593Smuzhiyun
6155*4882a593Smuzhiyun rdata->vxlan_dst_port = cpu_to_le16(start_params->vxlan_dst_port);
6156*4882a593Smuzhiyun rdata->geneve_dst_port = cpu_to_le16(start_params->geneve_dst_port);
6157*4882a593Smuzhiyun rdata->inner_clss_l2gre = start_params->inner_clss_l2gre;
6158*4882a593Smuzhiyun rdata->inner_clss_l2geneve = start_params->inner_clss_l2geneve;
6159*4882a593Smuzhiyun rdata->inner_clss_vxlan = start_params->inner_clss_vxlan;
6160*4882a593Smuzhiyun rdata->inner_rss = start_params->inner_rss;
6161*4882a593Smuzhiyun
6162*4882a593Smuzhiyun rdata->sd_accept_mf_clss_fail = start_params->class_fail;
6163*4882a593Smuzhiyun if (start_params->class_fail_ethtype) {
6164*4882a593Smuzhiyun rdata->sd_accept_mf_clss_fail_match_ethtype = 1;
6165*4882a593Smuzhiyun rdata->sd_accept_mf_clss_fail_ethtype =
6166*4882a593Smuzhiyun cpu_to_le16(start_params->class_fail_ethtype);
6167*4882a593Smuzhiyun }
6168*4882a593Smuzhiyun
6169*4882a593Smuzhiyun rdata->sd_vlan_force_pri_flg = start_params->sd_vlan_force_pri;
6170*4882a593Smuzhiyun rdata->sd_vlan_force_pri_val = start_params->sd_vlan_force_pri_val;
6171*4882a593Smuzhiyun if (start_params->sd_vlan_eth_type)
6172*4882a593Smuzhiyun rdata->sd_vlan_eth_type =
6173*4882a593Smuzhiyun cpu_to_le16(start_params->sd_vlan_eth_type);
6174*4882a593Smuzhiyun else
6175*4882a593Smuzhiyun rdata->sd_vlan_eth_type =
6176*4882a593Smuzhiyun cpu_to_le16(0x8100);
6177*4882a593Smuzhiyun
6178*4882a593Smuzhiyun rdata->no_added_tags = start_params->no_added_tags;
6179*4882a593Smuzhiyun
6180*4882a593Smuzhiyun rdata->c2s_pri_tt_valid = start_params->c2s_pri_valid;
6181*4882a593Smuzhiyun if (rdata->c2s_pri_tt_valid) {
6182*4882a593Smuzhiyun memcpy(rdata->c2s_pri_trans_table.val,
6183*4882a593Smuzhiyun start_params->c2s_pri,
6184*4882a593Smuzhiyun MAX_VLAN_PRIORITIES);
6185*4882a593Smuzhiyun rdata->c2s_pri_default = start_params->c2s_pri_default;
6186*4882a593Smuzhiyun }
6187*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long we would
6188*4882a593Smuzhiyun * need to ensure the ordering of writing to the SPQ element
6189*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
6190*4882a593Smuzhiyun * read and we will have to put a full memory barrier there
6191*4882a593Smuzhiyun * (inside bnx2x_sp_post()).
6192*4882a593Smuzhiyun */
6193*4882a593Smuzhiyun
6194*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_START, 0,
6195*4882a593Smuzhiyun U64_HI(data_mapping),
6196*4882a593Smuzhiyun U64_LO(data_mapping), NONE_CONNECTION_TYPE);
6197*4882a593Smuzhiyun }
6198*4882a593Smuzhiyun
bnx2x_func_send_switch_update(struct bnx2x * bp,struct bnx2x_func_state_params * params)6199*4882a593Smuzhiyun static inline int bnx2x_func_send_switch_update(struct bnx2x *bp,
6200*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6201*4882a593Smuzhiyun {
6202*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6203*4882a593Smuzhiyun struct function_update_data *rdata =
6204*4882a593Smuzhiyun (struct function_update_data *)o->rdata;
6205*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
6206*4882a593Smuzhiyun struct bnx2x_func_switch_update_params *switch_update_params =
6207*4882a593Smuzhiyun ¶ms->params.switch_update;
6208*4882a593Smuzhiyun
6209*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6210*4882a593Smuzhiyun
6211*4882a593Smuzhiyun /* Fill the ramrod data with provided parameters */
6212*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
6213*4882a593Smuzhiyun &switch_update_params->changes)) {
6214*4882a593Smuzhiyun rdata->tx_switch_suspend_change_flg = 1;
6215*4882a593Smuzhiyun rdata->tx_switch_suspend =
6216*4882a593Smuzhiyun test_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
6217*4882a593Smuzhiyun &switch_update_params->changes);
6218*4882a593Smuzhiyun }
6219*4882a593Smuzhiyun
6220*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_SD_VLAN_TAG_CHNG,
6221*4882a593Smuzhiyun &switch_update_params->changes)) {
6222*4882a593Smuzhiyun rdata->sd_vlan_tag_change_flg = 1;
6223*4882a593Smuzhiyun rdata->sd_vlan_tag =
6224*4882a593Smuzhiyun cpu_to_le16(switch_update_params->vlan);
6225*4882a593Smuzhiyun }
6226*4882a593Smuzhiyun
6227*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_SD_VLAN_ETH_TYPE_CHNG,
6228*4882a593Smuzhiyun &switch_update_params->changes)) {
6229*4882a593Smuzhiyun rdata->sd_vlan_eth_type_change_flg = 1;
6230*4882a593Smuzhiyun rdata->sd_vlan_eth_type =
6231*4882a593Smuzhiyun cpu_to_le16(switch_update_params->vlan_eth_type);
6232*4882a593Smuzhiyun }
6233*4882a593Smuzhiyun
6234*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_VLAN_FORCE_PRIO_CHNG,
6235*4882a593Smuzhiyun &switch_update_params->changes)) {
6236*4882a593Smuzhiyun rdata->sd_vlan_force_pri_change_flg = 1;
6237*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_VLAN_FORCE_PRIO_FLAG,
6238*4882a593Smuzhiyun &switch_update_params->changes))
6239*4882a593Smuzhiyun rdata->sd_vlan_force_pri_flg = 1;
6240*4882a593Smuzhiyun rdata->sd_vlan_force_pri_flg =
6241*4882a593Smuzhiyun switch_update_params->vlan_force_prio;
6242*4882a593Smuzhiyun }
6243*4882a593Smuzhiyun
6244*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TUNNEL_CFG_CHNG,
6245*4882a593Smuzhiyun &switch_update_params->changes)) {
6246*4882a593Smuzhiyun rdata->update_tunn_cfg_flg = 1;
6247*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TUNNEL_INNER_CLSS_L2GRE,
6248*4882a593Smuzhiyun &switch_update_params->changes))
6249*4882a593Smuzhiyun rdata->inner_clss_l2gre = 1;
6250*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TUNNEL_INNER_CLSS_VXLAN,
6251*4882a593Smuzhiyun &switch_update_params->changes))
6252*4882a593Smuzhiyun rdata->inner_clss_vxlan = 1;
6253*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TUNNEL_INNER_CLSS_L2GENEVE,
6254*4882a593Smuzhiyun &switch_update_params->changes))
6255*4882a593Smuzhiyun rdata->inner_clss_l2geneve = 1;
6256*4882a593Smuzhiyun if (test_bit(BNX2X_F_UPDATE_TUNNEL_INNER_RSS,
6257*4882a593Smuzhiyun &switch_update_params->changes))
6258*4882a593Smuzhiyun rdata->inner_rss = 1;
6259*4882a593Smuzhiyun rdata->vxlan_dst_port =
6260*4882a593Smuzhiyun cpu_to_le16(switch_update_params->vxlan_dst_port);
6261*4882a593Smuzhiyun rdata->geneve_dst_port =
6262*4882a593Smuzhiyun cpu_to_le16(switch_update_params->geneve_dst_port);
6263*4882a593Smuzhiyun }
6264*4882a593Smuzhiyun
6265*4882a593Smuzhiyun rdata->echo = SWITCH_UPDATE;
6266*4882a593Smuzhiyun
6267*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
6268*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
6269*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
6270*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
6271*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
6272*4882a593Smuzhiyun */
6273*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE, 0,
6274*4882a593Smuzhiyun U64_HI(data_mapping),
6275*4882a593Smuzhiyun U64_LO(data_mapping), NONE_CONNECTION_TYPE);
6276*4882a593Smuzhiyun }
6277*4882a593Smuzhiyun
bnx2x_func_send_afex_update(struct bnx2x * bp,struct bnx2x_func_state_params * params)6278*4882a593Smuzhiyun static inline int bnx2x_func_send_afex_update(struct bnx2x *bp,
6279*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6280*4882a593Smuzhiyun {
6281*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6282*4882a593Smuzhiyun struct function_update_data *rdata =
6283*4882a593Smuzhiyun (struct function_update_data *)o->afex_rdata;
6284*4882a593Smuzhiyun dma_addr_t data_mapping = o->afex_rdata_mapping;
6285*4882a593Smuzhiyun struct bnx2x_func_afex_update_params *afex_update_params =
6286*4882a593Smuzhiyun ¶ms->params.afex_update;
6287*4882a593Smuzhiyun
6288*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6289*4882a593Smuzhiyun
6290*4882a593Smuzhiyun /* Fill the ramrod data with provided parameters */
6291*4882a593Smuzhiyun rdata->vif_id_change_flg = 1;
6292*4882a593Smuzhiyun rdata->vif_id = cpu_to_le16(afex_update_params->vif_id);
6293*4882a593Smuzhiyun rdata->afex_default_vlan_change_flg = 1;
6294*4882a593Smuzhiyun rdata->afex_default_vlan =
6295*4882a593Smuzhiyun cpu_to_le16(afex_update_params->afex_default_vlan);
6296*4882a593Smuzhiyun rdata->allowed_priorities_change_flg = 1;
6297*4882a593Smuzhiyun rdata->allowed_priorities = afex_update_params->allowed_priorities;
6298*4882a593Smuzhiyun rdata->echo = AFEX_UPDATE;
6299*4882a593Smuzhiyun
6300*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
6301*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
6302*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
6303*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
6304*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
6305*4882a593Smuzhiyun */
6306*4882a593Smuzhiyun DP(BNX2X_MSG_SP,
6307*4882a593Smuzhiyun "afex: sending func_update vif_id 0x%x dvlan 0x%x prio 0x%x\n",
6308*4882a593Smuzhiyun rdata->vif_id,
6309*4882a593Smuzhiyun rdata->afex_default_vlan, rdata->allowed_priorities);
6310*4882a593Smuzhiyun
6311*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE, 0,
6312*4882a593Smuzhiyun U64_HI(data_mapping),
6313*4882a593Smuzhiyun U64_LO(data_mapping), NONE_CONNECTION_TYPE);
6314*4882a593Smuzhiyun }
6315*4882a593Smuzhiyun
6316*4882a593Smuzhiyun static
bnx2x_func_send_afex_viflists(struct bnx2x * bp,struct bnx2x_func_state_params * params)6317*4882a593Smuzhiyun inline int bnx2x_func_send_afex_viflists(struct bnx2x *bp,
6318*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6319*4882a593Smuzhiyun {
6320*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6321*4882a593Smuzhiyun struct afex_vif_list_ramrod_data *rdata =
6322*4882a593Smuzhiyun (struct afex_vif_list_ramrod_data *)o->afex_rdata;
6323*4882a593Smuzhiyun struct bnx2x_func_afex_viflists_params *afex_vif_params =
6324*4882a593Smuzhiyun ¶ms->params.afex_viflists;
6325*4882a593Smuzhiyun u64 *p_rdata = (u64 *)rdata;
6326*4882a593Smuzhiyun
6327*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6328*4882a593Smuzhiyun
6329*4882a593Smuzhiyun /* Fill the ramrod data with provided parameters */
6330*4882a593Smuzhiyun rdata->vif_list_index = cpu_to_le16(afex_vif_params->vif_list_index);
6331*4882a593Smuzhiyun rdata->func_bit_map = afex_vif_params->func_bit_map;
6332*4882a593Smuzhiyun rdata->afex_vif_list_command = afex_vif_params->afex_vif_list_command;
6333*4882a593Smuzhiyun rdata->func_to_clear = afex_vif_params->func_to_clear;
6334*4882a593Smuzhiyun
6335*4882a593Smuzhiyun /* send in echo type of sub command */
6336*4882a593Smuzhiyun rdata->echo = afex_vif_params->afex_vif_list_command;
6337*4882a593Smuzhiyun
6338*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long we would
6339*4882a593Smuzhiyun * need to ensure the ordering of writing to the SPQ element
6340*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
6341*4882a593Smuzhiyun * read and we will have to put a full memory barrier there
6342*4882a593Smuzhiyun * (inside bnx2x_sp_post()).
6343*4882a593Smuzhiyun */
6344*4882a593Smuzhiyun
6345*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "afex: ramrod lists, cmd 0x%x index 0x%x func_bit_map 0x%x func_to_clr 0x%x\n",
6346*4882a593Smuzhiyun rdata->afex_vif_list_command, rdata->vif_list_index,
6347*4882a593Smuzhiyun rdata->func_bit_map, rdata->func_to_clear);
6348*4882a593Smuzhiyun
6349*4882a593Smuzhiyun /* this ramrod sends data directly and not through DMA mapping */
6350*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS, 0,
6351*4882a593Smuzhiyun U64_HI(*p_rdata), U64_LO(*p_rdata),
6352*4882a593Smuzhiyun NONE_CONNECTION_TYPE);
6353*4882a593Smuzhiyun }
6354*4882a593Smuzhiyun
bnx2x_func_send_stop(struct bnx2x * bp,struct bnx2x_func_state_params * params)6355*4882a593Smuzhiyun static inline int bnx2x_func_send_stop(struct bnx2x *bp,
6356*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6357*4882a593Smuzhiyun {
6358*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_STOP, 0, 0, 0,
6359*4882a593Smuzhiyun NONE_CONNECTION_TYPE);
6360*4882a593Smuzhiyun }
6361*4882a593Smuzhiyun
bnx2x_func_send_tx_stop(struct bnx2x * bp,struct bnx2x_func_state_params * params)6362*4882a593Smuzhiyun static inline int bnx2x_func_send_tx_stop(struct bnx2x *bp,
6363*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6364*4882a593Smuzhiyun {
6365*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_STOP_TRAFFIC, 0, 0, 0,
6366*4882a593Smuzhiyun NONE_CONNECTION_TYPE);
6367*4882a593Smuzhiyun }
bnx2x_func_send_tx_start(struct bnx2x * bp,struct bnx2x_func_state_params * params)6368*4882a593Smuzhiyun static inline int bnx2x_func_send_tx_start(struct bnx2x *bp,
6369*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6370*4882a593Smuzhiyun {
6371*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6372*4882a593Smuzhiyun struct flow_control_configuration *rdata =
6373*4882a593Smuzhiyun (struct flow_control_configuration *)o->rdata;
6374*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
6375*4882a593Smuzhiyun struct bnx2x_func_tx_start_params *tx_start_params =
6376*4882a593Smuzhiyun ¶ms->params.tx_start;
6377*4882a593Smuzhiyun int i;
6378*4882a593Smuzhiyun
6379*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6380*4882a593Smuzhiyun
6381*4882a593Smuzhiyun rdata->dcb_enabled = tx_start_params->dcb_enabled;
6382*4882a593Smuzhiyun rdata->dcb_version = tx_start_params->dcb_version;
6383*4882a593Smuzhiyun rdata->dont_add_pri_0_en = tx_start_params->dont_add_pri_0_en;
6384*4882a593Smuzhiyun
6385*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rdata->traffic_type_to_priority_cos); i++)
6386*4882a593Smuzhiyun rdata->traffic_type_to_priority_cos[i] =
6387*4882a593Smuzhiyun tx_start_params->traffic_type_to_priority_cos[i];
6388*4882a593Smuzhiyun
6389*4882a593Smuzhiyun for (i = 0; i < MAX_TRAFFIC_TYPES; i++)
6390*4882a593Smuzhiyun rdata->dcb_outer_pri[i] = tx_start_params->dcb_outer_pri[i];
6391*4882a593Smuzhiyun /* No need for an explicit memory barrier here as long as we
6392*4882a593Smuzhiyun * ensure the ordering of writing to the SPQ element
6393*4882a593Smuzhiyun * and updating of the SPQ producer which involves a memory
6394*4882a593Smuzhiyun * read. If the memory read is removed we will have to put a
6395*4882a593Smuzhiyun * full memory barrier there (inside bnx2x_sp_post()).
6396*4882a593Smuzhiyun */
6397*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_START_TRAFFIC, 0,
6398*4882a593Smuzhiyun U64_HI(data_mapping),
6399*4882a593Smuzhiyun U64_LO(data_mapping), NONE_CONNECTION_TYPE);
6400*4882a593Smuzhiyun }
6401*4882a593Smuzhiyun
6402*4882a593Smuzhiyun static inline
bnx2x_func_send_set_timesync(struct bnx2x * bp,struct bnx2x_func_state_params * params)6403*4882a593Smuzhiyun int bnx2x_func_send_set_timesync(struct bnx2x *bp,
6404*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6405*4882a593Smuzhiyun {
6406*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6407*4882a593Smuzhiyun struct set_timesync_ramrod_data *rdata =
6408*4882a593Smuzhiyun (struct set_timesync_ramrod_data *)o->rdata;
6409*4882a593Smuzhiyun dma_addr_t data_mapping = o->rdata_mapping;
6410*4882a593Smuzhiyun struct bnx2x_func_set_timesync_params *set_timesync_params =
6411*4882a593Smuzhiyun ¶ms->params.set_timesync;
6412*4882a593Smuzhiyun
6413*4882a593Smuzhiyun memset(rdata, 0, sizeof(*rdata));
6414*4882a593Smuzhiyun
6415*4882a593Smuzhiyun /* Fill the ramrod data with provided parameters */
6416*4882a593Smuzhiyun rdata->drift_adjust_cmd = set_timesync_params->drift_adjust_cmd;
6417*4882a593Smuzhiyun rdata->offset_cmd = set_timesync_params->offset_cmd;
6418*4882a593Smuzhiyun rdata->add_sub_drift_adjust_value =
6419*4882a593Smuzhiyun set_timesync_params->add_sub_drift_adjust_value;
6420*4882a593Smuzhiyun rdata->drift_adjust_value = set_timesync_params->drift_adjust_value;
6421*4882a593Smuzhiyun rdata->drift_adjust_period = set_timesync_params->drift_adjust_period;
6422*4882a593Smuzhiyun rdata->offset_delta.lo =
6423*4882a593Smuzhiyun cpu_to_le32(U64_LO(set_timesync_params->offset_delta));
6424*4882a593Smuzhiyun rdata->offset_delta.hi =
6425*4882a593Smuzhiyun cpu_to_le32(U64_HI(set_timesync_params->offset_delta));
6426*4882a593Smuzhiyun
6427*4882a593Smuzhiyun DP(BNX2X_MSG_SP, "Set timesync command params: drift_cmd = %d, offset_cmd = %d, add_sub_drift = %d, drift_val = %d, drift_period = %d, offset_lo = %d, offset_hi = %d\n",
6428*4882a593Smuzhiyun rdata->drift_adjust_cmd, rdata->offset_cmd,
6429*4882a593Smuzhiyun rdata->add_sub_drift_adjust_value, rdata->drift_adjust_value,
6430*4882a593Smuzhiyun rdata->drift_adjust_period, rdata->offset_delta.lo,
6431*4882a593Smuzhiyun rdata->offset_delta.hi);
6432*4882a593Smuzhiyun
6433*4882a593Smuzhiyun return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_TIMESYNC, 0,
6434*4882a593Smuzhiyun U64_HI(data_mapping),
6435*4882a593Smuzhiyun U64_LO(data_mapping), NONE_CONNECTION_TYPE);
6436*4882a593Smuzhiyun }
6437*4882a593Smuzhiyun
bnx2x_func_send_cmd(struct bnx2x * bp,struct bnx2x_func_state_params * params)6438*4882a593Smuzhiyun static int bnx2x_func_send_cmd(struct bnx2x *bp,
6439*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6440*4882a593Smuzhiyun {
6441*4882a593Smuzhiyun switch (params->cmd) {
6442*4882a593Smuzhiyun case BNX2X_F_CMD_HW_INIT:
6443*4882a593Smuzhiyun return bnx2x_func_hw_init(bp, params);
6444*4882a593Smuzhiyun case BNX2X_F_CMD_START:
6445*4882a593Smuzhiyun return bnx2x_func_send_start(bp, params);
6446*4882a593Smuzhiyun case BNX2X_F_CMD_STOP:
6447*4882a593Smuzhiyun return bnx2x_func_send_stop(bp, params);
6448*4882a593Smuzhiyun case BNX2X_F_CMD_HW_RESET:
6449*4882a593Smuzhiyun return bnx2x_func_hw_reset(bp, params);
6450*4882a593Smuzhiyun case BNX2X_F_CMD_AFEX_UPDATE:
6451*4882a593Smuzhiyun return bnx2x_func_send_afex_update(bp, params);
6452*4882a593Smuzhiyun case BNX2X_F_CMD_AFEX_VIFLISTS:
6453*4882a593Smuzhiyun return bnx2x_func_send_afex_viflists(bp, params);
6454*4882a593Smuzhiyun case BNX2X_F_CMD_TX_STOP:
6455*4882a593Smuzhiyun return bnx2x_func_send_tx_stop(bp, params);
6456*4882a593Smuzhiyun case BNX2X_F_CMD_TX_START:
6457*4882a593Smuzhiyun return bnx2x_func_send_tx_start(bp, params);
6458*4882a593Smuzhiyun case BNX2X_F_CMD_SWITCH_UPDATE:
6459*4882a593Smuzhiyun return bnx2x_func_send_switch_update(bp, params);
6460*4882a593Smuzhiyun case BNX2X_F_CMD_SET_TIMESYNC:
6461*4882a593Smuzhiyun return bnx2x_func_send_set_timesync(bp, params);
6462*4882a593Smuzhiyun default:
6463*4882a593Smuzhiyun BNX2X_ERR("Unknown command: %d\n", params->cmd);
6464*4882a593Smuzhiyun return -EINVAL;
6465*4882a593Smuzhiyun }
6466*4882a593Smuzhiyun }
6467*4882a593Smuzhiyun
bnx2x_init_func_obj(struct bnx2x * bp,struct bnx2x_func_sp_obj * obj,void * rdata,dma_addr_t rdata_mapping,void * afex_rdata,dma_addr_t afex_rdata_mapping,struct bnx2x_func_sp_drv_ops * drv_iface)6468*4882a593Smuzhiyun void bnx2x_init_func_obj(struct bnx2x *bp,
6469*4882a593Smuzhiyun struct bnx2x_func_sp_obj *obj,
6470*4882a593Smuzhiyun void *rdata, dma_addr_t rdata_mapping,
6471*4882a593Smuzhiyun void *afex_rdata, dma_addr_t afex_rdata_mapping,
6472*4882a593Smuzhiyun struct bnx2x_func_sp_drv_ops *drv_iface)
6473*4882a593Smuzhiyun {
6474*4882a593Smuzhiyun memset(obj, 0, sizeof(*obj));
6475*4882a593Smuzhiyun
6476*4882a593Smuzhiyun mutex_init(&obj->one_pending_mutex);
6477*4882a593Smuzhiyun
6478*4882a593Smuzhiyun obj->rdata = rdata;
6479*4882a593Smuzhiyun obj->rdata_mapping = rdata_mapping;
6480*4882a593Smuzhiyun obj->afex_rdata = afex_rdata;
6481*4882a593Smuzhiyun obj->afex_rdata_mapping = afex_rdata_mapping;
6482*4882a593Smuzhiyun obj->send_cmd = bnx2x_func_send_cmd;
6483*4882a593Smuzhiyun obj->check_transition = bnx2x_func_chk_transition;
6484*4882a593Smuzhiyun obj->complete_cmd = bnx2x_func_comp_cmd;
6485*4882a593Smuzhiyun obj->wait_comp = bnx2x_func_wait_comp;
6486*4882a593Smuzhiyun
6487*4882a593Smuzhiyun obj->drv = drv_iface;
6488*4882a593Smuzhiyun }
6489*4882a593Smuzhiyun
6490*4882a593Smuzhiyun /**
6491*4882a593Smuzhiyun * bnx2x_func_state_change - perform Function state change transition
6492*4882a593Smuzhiyun *
6493*4882a593Smuzhiyun * @bp: device handle
6494*4882a593Smuzhiyun * @params: parameters to perform the transaction
6495*4882a593Smuzhiyun *
6496*4882a593Smuzhiyun * returns 0 in case of successfully completed transition,
6497*4882a593Smuzhiyun * negative error code in case of failure, positive
6498*4882a593Smuzhiyun * (EBUSY) value if there is a completion to that is
6499*4882a593Smuzhiyun * still pending (possible only if RAMROD_COMP_WAIT is
6500*4882a593Smuzhiyun * not set in params->ramrod_flags for asynchronous
6501*4882a593Smuzhiyun * commands).
6502*4882a593Smuzhiyun */
bnx2x_func_state_change(struct bnx2x * bp,struct bnx2x_func_state_params * params)6503*4882a593Smuzhiyun int bnx2x_func_state_change(struct bnx2x *bp,
6504*4882a593Smuzhiyun struct bnx2x_func_state_params *params)
6505*4882a593Smuzhiyun {
6506*4882a593Smuzhiyun struct bnx2x_func_sp_obj *o = params->f_obj;
6507*4882a593Smuzhiyun int rc, cnt = 300;
6508*4882a593Smuzhiyun enum bnx2x_func_cmd cmd = params->cmd;
6509*4882a593Smuzhiyun unsigned long *pending = &o->pending;
6510*4882a593Smuzhiyun
6511*4882a593Smuzhiyun mutex_lock(&o->one_pending_mutex);
6512*4882a593Smuzhiyun
6513*4882a593Smuzhiyun /* Check that the requested transition is legal */
6514*4882a593Smuzhiyun rc = o->check_transition(bp, o, params);
6515*4882a593Smuzhiyun if ((rc == -EBUSY) &&
6516*4882a593Smuzhiyun (test_bit(RAMROD_RETRY, ¶ms->ramrod_flags))) {
6517*4882a593Smuzhiyun while ((rc == -EBUSY) && (--cnt > 0)) {
6518*4882a593Smuzhiyun mutex_unlock(&o->one_pending_mutex);
6519*4882a593Smuzhiyun msleep(10);
6520*4882a593Smuzhiyun mutex_lock(&o->one_pending_mutex);
6521*4882a593Smuzhiyun rc = o->check_transition(bp, o, params);
6522*4882a593Smuzhiyun }
6523*4882a593Smuzhiyun if (rc == -EBUSY) {
6524*4882a593Smuzhiyun mutex_unlock(&o->one_pending_mutex);
6525*4882a593Smuzhiyun BNX2X_ERR("timeout waiting for previous ramrod completion\n");
6526*4882a593Smuzhiyun return rc;
6527*4882a593Smuzhiyun }
6528*4882a593Smuzhiyun } else if (rc) {
6529*4882a593Smuzhiyun mutex_unlock(&o->one_pending_mutex);
6530*4882a593Smuzhiyun return rc;
6531*4882a593Smuzhiyun }
6532*4882a593Smuzhiyun
6533*4882a593Smuzhiyun /* Set "pending" bit */
6534*4882a593Smuzhiyun set_bit(cmd, pending);
6535*4882a593Smuzhiyun
6536*4882a593Smuzhiyun /* Don't send a command if only driver cleanup was requested */
6537*4882a593Smuzhiyun if (test_bit(RAMROD_DRV_CLR_ONLY, ¶ms->ramrod_flags)) {
6538*4882a593Smuzhiyun bnx2x_func_state_change_comp(bp, o, cmd);
6539*4882a593Smuzhiyun mutex_unlock(&o->one_pending_mutex);
6540*4882a593Smuzhiyun } else {
6541*4882a593Smuzhiyun /* Send a ramrod */
6542*4882a593Smuzhiyun rc = o->send_cmd(bp, params);
6543*4882a593Smuzhiyun
6544*4882a593Smuzhiyun mutex_unlock(&o->one_pending_mutex);
6545*4882a593Smuzhiyun
6546*4882a593Smuzhiyun if (rc) {
6547*4882a593Smuzhiyun o->next_state = BNX2X_F_STATE_MAX;
6548*4882a593Smuzhiyun clear_bit(cmd, pending);
6549*4882a593Smuzhiyun smp_mb__after_atomic();
6550*4882a593Smuzhiyun return rc;
6551*4882a593Smuzhiyun }
6552*4882a593Smuzhiyun
6553*4882a593Smuzhiyun if (test_bit(RAMROD_COMP_WAIT, ¶ms->ramrod_flags)) {
6554*4882a593Smuzhiyun rc = o->wait_comp(bp, o, cmd);
6555*4882a593Smuzhiyun if (rc)
6556*4882a593Smuzhiyun return rc;
6557*4882a593Smuzhiyun
6558*4882a593Smuzhiyun return 0;
6559*4882a593Smuzhiyun }
6560*4882a593Smuzhiyun }
6561*4882a593Smuzhiyun
6562*4882a593Smuzhiyun return !!test_bit(cmd, pending);
6563*4882a593Smuzhiyun }
6564