1*4882a593Smuzhiyun /* Copyright 2008-2013 Broadcom Corporation 2*4882a593Smuzhiyun * Copyright (c) 2014 QLogic Corporation 3*4882a593Smuzhiyun * All rights reserved 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Unless you and QLogic execute a separate written software license 6*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 7*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2, available 8*4882a593Smuzhiyun * at http://www.gnu.org/licenses/gpl-2.0.html (the "GPL"). 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Notwithstanding the above, under no circumstances may you combine this 11*4882a593Smuzhiyun * software in any way with any other Qlogic software provided under a 12*4882a593Smuzhiyun * license other than the GPL, without Qlogic's express prior written 13*4882a593Smuzhiyun * consent. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * Written by Yaniv Rosner 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef BNX2X_LINK_H 20*4882a593Smuzhiyun #define BNX2X_LINK_H 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /***********************************************************/ 25*4882a593Smuzhiyun /* Defines */ 26*4882a593Smuzhiyun /***********************************************************/ 27*4882a593Smuzhiyun #define DEFAULT_PHY_DEV_ADDR 3 28*4882a593Smuzhiyun #define E2_DEFAULT_PHY_DEV_ADDR 5 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO 33*4882a593Smuzhiyun #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX 34*4882a593Smuzhiyun #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX 35*4882a593Smuzhiyun #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH 36*4882a593Smuzhiyun #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define NET_SERDES_IF_XFI 1 39*4882a593Smuzhiyun #define NET_SERDES_IF_SFI 2 40*4882a593Smuzhiyun #define NET_SERDES_IF_KR 3 41*4882a593Smuzhiyun #define NET_SERDES_IF_DXGXS 4 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define SPEED_AUTO_NEG 0 44*4882a593Smuzhiyun #define SPEED_20000 20000 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define I2C_DEV_ADDR_A0 0xa0 47*4882a593Smuzhiyun #define I2C_DEV_ADDR_A2 0xa2 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define SFP_EEPROM_PAGE_SIZE 16 50*4882a593Smuzhiyun #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14 51*4882a593Smuzhiyun #define SFP_EEPROM_VENDOR_NAME_SIZE 16 52*4882a593Smuzhiyun #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25 53*4882a593Smuzhiyun #define SFP_EEPROM_VENDOR_OUI_SIZE 3 54*4882a593Smuzhiyun #define SFP_EEPROM_PART_NO_ADDR 0x28 55*4882a593Smuzhiyun #define SFP_EEPROM_PART_NO_SIZE 16 56*4882a593Smuzhiyun #define SFP_EEPROM_REVISION_ADDR 0x38 57*4882a593Smuzhiyun #define SFP_EEPROM_REVISION_SIZE 4 58*4882a593Smuzhiyun #define SFP_EEPROM_SERIAL_ADDR 0x44 59*4882a593Smuzhiyun #define SFP_EEPROM_SERIAL_SIZE 16 60*4882a593Smuzhiyun #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */ 61*4882a593Smuzhiyun #define SFP_EEPROM_DATE_SIZE 6 62*4882a593Smuzhiyun #define SFP_EEPROM_DIAG_TYPE_ADDR 0x5c 63*4882a593Smuzhiyun #define SFP_EEPROM_DIAG_TYPE_SIZE 1 64*4882a593Smuzhiyun #define SFP_EEPROM_DIAG_ADDR_CHANGE_REQ (1<<2) 65*4882a593Smuzhiyun #define SFP_EEPROM_DDM_IMPLEMENTED (1<<6) 66*4882a593Smuzhiyun #define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e 67*4882a593Smuzhiyun #define SFP_EEPROM_SFF_8472_COMP_SIZE 1 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define SFP_EEPROM_A2_CHECKSUM_RANGE 0x5e 70*4882a593Smuzhiyun #define SFP_EEPROM_A2_CC_DMI_ADDR 0x5f 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define PWR_FLT_ERR_MSG_LEN 250 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define XGXS_EXT_PHY_TYPE(ext_phy_config) \ 75*4882a593Smuzhiyun ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK) 76*4882a593Smuzhiyun #define XGXS_EXT_PHY_ADDR(ext_phy_config) \ 77*4882a593Smuzhiyun (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \ 78*4882a593Smuzhiyun PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT) 79*4882a593Smuzhiyun #define SERDES_EXT_PHY_TYPE(ext_phy_config) \ 80*4882a593Smuzhiyun ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */ 83*4882a593Smuzhiyun #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1) 84*4882a593Smuzhiyun /* Single Media board contains single external phy */ 85*4882a593Smuzhiyun #define SINGLE_MEDIA(params) (params->num_phys == 2) 86*4882a593Smuzhiyun /* Dual Media board contains two external phy with different media */ 87*4882a593Smuzhiyun #define DUAL_MEDIA(params) (params->num_phys == 3) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define FW_PARAM_PHY_ADDR_MASK 0x000000FF 90*4882a593Smuzhiyun #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00 91*4882a593Smuzhiyun #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000 92*4882a593Smuzhiyun #define FW_PARAM_MDIO_CTRL_OFFSET 16 93*4882a593Smuzhiyun #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \ 94*4882a593Smuzhiyun FW_PARAM_PHY_ADDR_MASK) 95*4882a593Smuzhiyun #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \ 96*4882a593Smuzhiyun FW_PARAM_PHY_TYPE_MASK) 97*4882a593Smuzhiyun #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \ 98*4882a593Smuzhiyun FW_PARAM_MDIO_CTRL_MASK) >> \ 99*4882a593Smuzhiyun FW_PARAM_MDIO_CTRL_OFFSET) 100*4882a593Smuzhiyun #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \ 101*4882a593Smuzhiyun (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170 105*4882a593Smuzhiyun #define PFC_BRB_FULL_LB_XON_THRESHOLD 250 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b)) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define BMAC_CONTROL_RX_ENABLE 2 110*4882a593Smuzhiyun /***********************************************************/ 111*4882a593Smuzhiyun /* Structs */ 112*4882a593Smuzhiyun /***********************************************************/ 113*4882a593Smuzhiyun #define INT_PHY 0 114*4882a593Smuzhiyun #define EXT_PHY1 1 115*4882a593Smuzhiyun #define EXT_PHY2 2 116*4882a593Smuzhiyun #define MAX_PHYS 3 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* Same configuration is shared between the XGXS and the first external phy */ 119*4882a593Smuzhiyun #define LINK_CONFIG_SIZE (MAX_PHYS - 1) 120*4882a593Smuzhiyun #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \ 121*4882a593Smuzhiyun 0 : (_phy_idx - 1)) 122*4882a593Smuzhiyun /***********************************************************/ 123*4882a593Smuzhiyun /* bnx2x_phy struct */ 124*4882a593Smuzhiyun /* Defines the required arguments and function per phy */ 125*4882a593Smuzhiyun /***********************************************************/ 126*4882a593Smuzhiyun struct link_vars; 127*4882a593Smuzhiyun struct link_params; 128*4882a593Smuzhiyun struct bnx2x_phy; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun typedef void (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params, 131*4882a593Smuzhiyun struct link_vars *vars); 132*4882a593Smuzhiyun typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params, 133*4882a593Smuzhiyun struct link_vars *vars); 134*4882a593Smuzhiyun typedef void (*link_reset_t)(struct bnx2x_phy *phy, 135*4882a593Smuzhiyun struct link_params *params); 136*4882a593Smuzhiyun typedef void (*config_loopback_t)(struct bnx2x_phy *phy, 137*4882a593Smuzhiyun struct link_params *params); 138*4882a593Smuzhiyun typedef int (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len); 139*4882a593Smuzhiyun typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params); 140*4882a593Smuzhiyun typedef void (*set_link_led_t)(struct bnx2x_phy *phy, 141*4882a593Smuzhiyun struct link_params *params, u8 mode); 142*4882a593Smuzhiyun typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy, 143*4882a593Smuzhiyun struct link_params *params, u32 action); 144*4882a593Smuzhiyun struct bnx2x_reg_set { 145*4882a593Smuzhiyun u8 devad; 146*4882a593Smuzhiyun u16 reg; 147*4882a593Smuzhiyun u16 val; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun struct bnx2x_phy { 151*4882a593Smuzhiyun u32 type; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Loaded during init */ 154*4882a593Smuzhiyun u8 addr; 155*4882a593Smuzhiyun u8 def_md_devad; 156*4882a593Smuzhiyun u16 flags; 157*4882a593Smuzhiyun /* No Over-Current detection */ 158*4882a593Smuzhiyun #define FLAGS_NOC (1<<1) 159*4882a593Smuzhiyun /* Fan failure detection required */ 160*4882a593Smuzhiyun #define FLAGS_FAN_FAILURE_DET_REQ (1<<2) 161*4882a593Smuzhiyun /* Initialize first the XGXS and only then the phy itself */ 162*4882a593Smuzhiyun #define FLAGS_INIT_XGXS_FIRST (1<<3) 163*4882a593Smuzhiyun #define FLAGS_WC_DUAL_MODE (1<<4) 164*4882a593Smuzhiyun #define FLAGS_4_PORT_MODE (1<<5) 165*4882a593Smuzhiyun #define FLAGS_REARM_LATCH_SIGNAL (1<<6) 166*4882a593Smuzhiyun #define FLAGS_SFP_NOT_APPROVED (1<<7) 167*4882a593Smuzhiyun #define FLAGS_MDC_MDIO_WA (1<<8) 168*4882a593Smuzhiyun #define FLAGS_DUMMY_READ (1<<9) 169*4882a593Smuzhiyun #define FLAGS_MDC_MDIO_WA_B0 (1<<10) 170*4882a593Smuzhiyun #define FLAGS_TX_ERROR_CHECK (1<<12) 171*4882a593Smuzhiyun #define FLAGS_EEE (1<<13) 172*4882a593Smuzhiyun #define FLAGS_MDC_MDIO_WA_G (1<<15) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* preemphasis values for the rx side */ 175*4882a593Smuzhiyun u16 rx_preemphasis[4]; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* preemphasis values for the tx side */ 178*4882a593Smuzhiyun u16 tx_preemphasis[4]; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* EMAC address for access MDIO */ 181*4882a593Smuzhiyun u32 mdio_ctrl; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun u32 supported; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun u32 media_type; 186*4882a593Smuzhiyun #define ETH_PHY_UNSPECIFIED 0x0 187*4882a593Smuzhiyun #define ETH_PHY_SFPP_10G_FIBER 0x1 188*4882a593Smuzhiyun #define ETH_PHY_XFP_FIBER 0x2 189*4882a593Smuzhiyun #define ETH_PHY_DA_TWINAX 0x3 190*4882a593Smuzhiyun #define ETH_PHY_BASE_T 0x4 191*4882a593Smuzhiyun #define ETH_PHY_SFP_1G_FIBER 0x5 192*4882a593Smuzhiyun #define ETH_PHY_KR 0xf0 193*4882a593Smuzhiyun #define ETH_PHY_CX4 0xf1 194*4882a593Smuzhiyun #define ETH_PHY_NOT_PRESENT 0xff 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* The address in which version is located*/ 197*4882a593Smuzhiyun u32 ver_addr; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun u16 req_flow_ctrl; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun u16 req_line_speed; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun u32 speed_cap_mask; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun u16 req_duplex; 206*4882a593Smuzhiyun u16 rsrv; 207*4882a593Smuzhiyun /* Called per phy/port init, and it configures LASI, speed, autoneg, 208*4882a593Smuzhiyun duplex, flow control negotiation, etc. */ 209*4882a593Smuzhiyun config_init_t config_init; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* Called due to interrupt. It determines the link, speed */ 212*4882a593Smuzhiyun read_status_t read_status; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* Called when driver is unloading. Should reset the phy */ 215*4882a593Smuzhiyun link_reset_t link_reset; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Set the loopback configuration for the phy */ 218*4882a593Smuzhiyun config_loopback_t config_loopback; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* Format the given raw number into str up to len */ 221*4882a593Smuzhiyun format_fw_ver_t format_fw_ver; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* Reset the phy (both ports) */ 224*4882a593Smuzhiyun hw_reset_t hw_reset; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* Set link led mode (on/off/oper)*/ 227*4882a593Smuzhiyun set_link_led_t set_link_led; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* PHY Specific tasks */ 230*4882a593Smuzhiyun phy_specific_func_t phy_specific_func; 231*4882a593Smuzhiyun #define DISABLE_TX 1 232*4882a593Smuzhiyun #define ENABLE_TX 2 233*4882a593Smuzhiyun #define PHY_INIT 3 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* Inputs parameters to the CLC */ 237*4882a593Smuzhiyun struct link_params { 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun u8 port; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun /* Default / User Configuration */ 242*4882a593Smuzhiyun u8 loopback_mode; 243*4882a593Smuzhiyun #define LOOPBACK_NONE 0 244*4882a593Smuzhiyun #define LOOPBACK_EMAC 1 245*4882a593Smuzhiyun #define LOOPBACK_BMAC 2 246*4882a593Smuzhiyun #define LOOPBACK_XGXS 3 247*4882a593Smuzhiyun #define LOOPBACK_EXT_PHY 4 248*4882a593Smuzhiyun #define LOOPBACK_EXT 5 249*4882a593Smuzhiyun #define LOOPBACK_UMAC 6 250*4882a593Smuzhiyun #define LOOPBACK_XMAC 7 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* Device parameters */ 253*4882a593Smuzhiyun u8 mac_addr[6]; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun u16 req_duplex[LINK_CONFIG_SIZE]; 256*4882a593Smuzhiyun u16 req_flow_ctrl[LINK_CONFIG_SIZE]; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* shmem parameters */ 261*4882a593Smuzhiyun u32 shmem_base; 262*4882a593Smuzhiyun u32 shmem2_base; 263*4882a593Smuzhiyun u32 speed_cap_mask[LINK_CONFIG_SIZE]; 264*4882a593Smuzhiyun u32 switch_cfg; 265*4882a593Smuzhiyun #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH 266*4882a593Smuzhiyun #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH 267*4882a593Smuzhiyun #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun u32 lane_config; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Phy register parameter */ 272*4882a593Smuzhiyun u32 chip_id; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* features */ 275*4882a593Smuzhiyun u32 feature_config_flags; 276*4882a593Smuzhiyun #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0) 277*4882a593Smuzhiyun #define FEATURE_CONFIG_PFC_ENABLED (1<<1) 278*4882a593Smuzhiyun #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2) 279*4882a593Smuzhiyun #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3) 280*4882a593Smuzhiyun #define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8) 281*4882a593Smuzhiyun #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9) 282*4882a593Smuzhiyun #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10) 283*4882a593Smuzhiyun #define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11) 284*4882a593Smuzhiyun #define FEATURE_CONFIG_MT_SUPPORT (1<<13) 285*4882a593Smuzhiyun #define FEATURE_CONFIG_BOOT_FROM_SAN (1<<14) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* Will be populated during common init */ 288*4882a593Smuzhiyun struct bnx2x_phy phy[MAX_PHYS]; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* Will be populated during common init */ 291*4882a593Smuzhiyun u8 num_phys; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun u8 rsrv; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* Used to configure the EEE Tx LPI timer, has several modes of 296*4882a593Smuzhiyun * operation, according to bits 29:28 - 297*4882a593Smuzhiyun * 2'b00: Timer will be configured by nvram, output will be the value 298*4882a593Smuzhiyun * from nvram. 299*4882a593Smuzhiyun * 2'b01: Timer will be configured by nvram, output will be in 300*4882a593Smuzhiyun * microseconds. 301*4882a593Smuzhiyun * 2'b10: bits 1:0 contain an nvram value which will be used instead 302*4882a593Smuzhiyun * of the one located in the nvram. Output will be that value. 303*4882a593Smuzhiyun * 2'b11: bits 19:0 contain the idle timer in microseconds; output 304*4882a593Smuzhiyun * will be in microseconds. 305*4882a593Smuzhiyun * Bits 31:30 should be 2'b11 in order for EEE to be enabled. 306*4882a593Smuzhiyun */ 307*4882a593Smuzhiyun u32 eee_mode; 308*4882a593Smuzhiyun #define EEE_MODE_NVRAM_BALANCED_TIME (0xa00) 309*4882a593Smuzhiyun #define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100) 310*4882a593Smuzhiyun #define EEE_MODE_NVRAM_LATENCY_TIME (0x6000) 311*4882a593Smuzhiyun #define EEE_MODE_NVRAM_MASK (0x3) 312*4882a593Smuzhiyun #define EEE_MODE_TIMER_MASK (0xfffff) 313*4882a593Smuzhiyun #define EEE_MODE_OUTPUT_TIME (1<<28) 314*4882a593Smuzhiyun #define EEE_MODE_OVERRIDE_NVRAM (1<<29) 315*4882a593Smuzhiyun #define EEE_MODE_ENABLE_LPI (1<<30) 316*4882a593Smuzhiyun #define EEE_MODE_ADV_LPI (1<<31) 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun u16 hw_led_mode; /* part of the hw_config read from the shmem */ 319*4882a593Smuzhiyun u32 multi_phy_config; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* Device pointer passed to all callback functions */ 322*4882a593Smuzhiyun struct bnx2x *bp; 323*4882a593Smuzhiyun u16 req_fc_auto_adv; /* Should be set to TX / BOTH when 324*4882a593Smuzhiyun req_flow_ctrl is set to AUTO */ 325*4882a593Smuzhiyun u16 link_flags; 326*4882a593Smuzhiyun #define LINK_FLAGS_INT_DISABLED (1<<0) 327*4882a593Smuzhiyun #define PHY_INITIALIZED (1<<1) 328*4882a593Smuzhiyun u32 lfa_base; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* The same definitions as the shmem2 parameter */ 331*4882a593Smuzhiyun u32 link_attr_sync; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* Output parameters */ 335*4882a593Smuzhiyun struct link_vars { 336*4882a593Smuzhiyun u8 phy_flags; 337*4882a593Smuzhiyun #define PHY_XGXS_FLAG (1<<0) 338*4882a593Smuzhiyun #define PHY_SGMII_FLAG (1<<1) 339*4882a593Smuzhiyun #define PHY_PHYSICAL_LINK_FLAG (1<<2) 340*4882a593Smuzhiyun #define PHY_HALF_OPEN_CONN_FLAG (1<<3) 341*4882a593Smuzhiyun #define PHY_OVER_CURRENT_FLAG (1<<4) 342*4882a593Smuzhiyun #define PHY_SFP_TX_FAULT_FLAG (1<<5) 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun u8 mac_type; 345*4882a593Smuzhiyun #define MAC_TYPE_NONE 0 346*4882a593Smuzhiyun #define MAC_TYPE_EMAC 1 347*4882a593Smuzhiyun #define MAC_TYPE_BMAC 2 348*4882a593Smuzhiyun #define MAC_TYPE_UMAC 3 349*4882a593Smuzhiyun #define MAC_TYPE_XMAC 4 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun u8 phy_link_up; /* internal phy link indication */ 352*4882a593Smuzhiyun u8 link_up; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun u16 line_speed; 355*4882a593Smuzhiyun u16 duplex; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun u16 flow_ctrl; 358*4882a593Smuzhiyun u16 ieee_fc; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* The same definitions as the shmem parameter */ 361*4882a593Smuzhiyun u32 link_status; 362*4882a593Smuzhiyun u32 eee_status; 363*4882a593Smuzhiyun u8 fault_detected; 364*4882a593Smuzhiyun u8 check_kr2_recovery_cnt; 365*4882a593Smuzhiyun #define CHECK_KR2_RECOVERY_CNT 5 366*4882a593Smuzhiyun u16 periodic_flags; 367*4882a593Smuzhiyun #define PERIODIC_FLAGS_LINK_EVENT 0x0001 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun u32 aeu_int_mask; 370*4882a593Smuzhiyun u8 rx_tx_asic_rst; 371*4882a593Smuzhiyun u8 turn_to_run_wc_rt; 372*4882a593Smuzhiyun u16 rsrv2; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /***********************************************************/ 376*4882a593Smuzhiyun /* Functions */ 377*4882a593Smuzhiyun /***********************************************************/ 378*4882a593Smuzhiyun int bnx2x_phy_init(struct link_params *params, struct link_vars *vars); 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* Reset the link. Should be called when driver or interface goes down 381*4882a593Smuzhiyun Before calling phy firmware upgrade, the reset_ext_phy should be set 382*4882a593Smuzhiyun to 0 */ 383*4882a593Smuzhiyun int bnx2x_link_reset(struct link_params *params, struct link_vars *vars, 384*4882a593Smuzhiyun u8 reset_ext_phy); 385*4882a593Smuzhiyun int bnx2x_lfa_reset(struct link_params *params, struct link_vars *vars); 386*4882a593Smuzhiyun /* bnx2x_link_update should be called upon link interrupt */ 387*4882a593Smuzhiyun int bnx2x_link_update(struct link_params *params, struct link_vars *vars); 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* use the following phy functions to read/write from external_phy 390*4882a593Smuzhiyun In order to use it to read/write internal phy registers, use 391*4882a593Smuzhiyun DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as 392*4882a593Smuzhiyun the register */ 393*4882a593Smuzhiyun int bnx2x_phy_read(struct link_params *params, u8 phy_addr, 394*4882a593Smuzhiyun u8 devad, u16 reg, u16 *ret_val); 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun int bnx2x_phy_write(struct link_params *params, u8 phy_addr, 397*4882a593Smuzhiyun u8 devad, u16 reg, u16 val); 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /* Reads the link_status from the shmem, 400*4882a593Smuzhiyun and update the link vars accordingly */ 401*4882a593Smuzhiyun void bnx2x_link_status_update(struct link_params *input, 402*4882a593Smuzhiyun struct link_vars *output); 403*4882a593Smuzhiyun /* returns string representing the fw_version of the external phy */ 404*4882a593Smuzhiyun int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version, 405*4882a593Smuzhiyun u16 len); 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* Set/Unset the led 408*4882a593Smuzhiyun Basically, the CLC takes care of the led for the link, but in case one needs 409*4882a593Smuzhiyun to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to 410*4882a593Smuzhiyun blink the led, and LED_MODE_OFF to set the led off.*/ 411*4882a593Smuzhiyun int bnx2x_set_led(struct link_params *params, 412*4882a593Smuzhiyun struct link_vars *vars, u8 mode, u32 speed); 413*4882a593Smuzhiyun #define LED_MODE_OFF 0 414*4882a593Smuzhiyun #define LED_MODE_ON 1 415*4882a593Smuzhiyun #define LED_MODE_OPER 2 416*4882a593Smuzhiyun #define LED_MODE_FRONT_PANEL_OFF 3 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* bnx2x_handle_module_detect_int should be called upon module detection 419*4882a593Smuzhiyun interrupt */ 420*4882a593Smuzhiyun void bnx2x_handle_module_detect_int(struct link_params *params); 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* Get the actual link status. In case it returns 0, link is up, 423*4882a593Smuzhiyun otherwise link is down*/ 424*4882a593Smuzhiyun int bnx2x_test_link(struct link_params *params, struct link_vars *vars, 425*4882a593Smuzhiyun u8 is_serdes); 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* One-time initialization for external phy after power up */ 428*4882a593Smuzhiyun int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[], 429*4882a593Smuzhiyun u32 shmem2_base_path[], u32 chip_id); 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* Reset the external PHY using GPIO */ 432*4882a593Smuzhiyun void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port); 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* Reset the external of SFX7101 */ 435*4882a593Smuzhiyun void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy); 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */ 438*4882a593Smuzhiyun int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy, 439*4882a593Smuzhiyun struct link_params *params, u8 dev_addr, 440*4882a593Smuzhiyun u16 addr, u16 byte_cnt, u8 *o_buf); 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun void bnx2x_hw_reset_phy(struct link_params *params); 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun /* Check swap bit and adjust PHY order */ 445*4882a593Smuzhiyun u32 bnx2x_phy_selection(struct link_params *params); 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* Probe the phys on board, and populate them in "params" */ 448*4882a593Smuzhiyun int bnx2x_phy_probe(struct link_params *params); 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* Checks if fan failure detection is required on one of the phys on board */ 451*4882a593Smuzhiyun u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base, 452*4882a593Smuzhiyun u32 shmem2_base, u8 port); 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* Open / close the gate between the NIG and the BRB */ 455*4882a593Smuzhiyun void bnx2x_set_rx_filter(struct link_params *params, u8 en); 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* DCBX structs */ 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /* Number of maximum COS per chip */ 460*4882a593Smuzhiyun #define DCBX_E2E3_MAX_NUM_COS (2) 461*4882a593Smuzhiyun #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6) 462*4882a593Smuzhiyun #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3) 463*4882a593Smuzhiyun #define DCBX_E3B0_MAX_NUM_COS ( \ 464*4882a593Smuzhiyun MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \ 465*4882a593Smuzhiyun DCBX_E3B0_MAX_NUM_COS_PORT1)) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define DCBX_MAX_NUM_COS ( \ 468*4882a593Smuzhiyun MAXVAL(DCBX_E3B0_MAX_NUM_COS, \ 469*4882a593Smuzhiyun DCBX_E2E3_MAX_NUM_COS)) 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* PFC port configuration params */ 472*4882a593Smuzhiyun struct bnx2x_nig_brb_pfc_port_params { 473*4882a593Smuzhiyun /* NIG */ 474*4882a593Smuzhiyun u32 pause_enable; 475*4882a593Smuzhiyun u32 llfc_out_en; 476*4882a593Smuzhiyun u32 llfc_enable; 477*4882a593Smuzhiyun u32 pkt_priority_to_cos; 478*4882a593Smuzhiyun u8 num_of_rx_cos_priority_mask; 479*4882a593Smuzhiyun u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS]; 480*4882a593Smuzhiyun u32 llfc_high_priority_classes; 481*4882a593Smuzhiyun u32 llfc_low_priority_classes; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun /* ETS port configuration params */ 486*4882a593Smuzhiyun struct bnx2x_ets_bw_params { 487*4882a593Smuzhiyun u8 bw; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun struct bnx2x_ets_sp_params { 491*4882a593Smuzhiyun /** 492*4882a593Smuzhiyun * valid values are 0 - 5. 0 is highest strict priority. 493*4882a593Smuzhiyun * There can't be two COS's with the same pri. 494*4882a593Smuzhiyun */ 495*4882a593Smuzhiyun u8 pri; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun enum bnx2x_cos_state { 499*4882a593Smuzhiyun bnx2x_cos_state_strict = 0, 500*4882a593Smuzhiyun bnx2x_cos_state_bw = 1, 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun struct bnx2x_ets_cos_params { 504*4882a593Smuzhiyun enum bnx2x_cos_state state ; 505*4882a593Smuzhiyun union { 506*4882a593Smuzhiyun struct bnx2x_ets_bw_params bw_params; 507*4882a593Smuzhiyun struct bnx2x_ets_sp_params sp_params; 508*4882a593Smuzhiyun } params; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun struct bnx2x_ets_params { 512*4882a593Smuzhiyun u8 num_of_cos; /* Number of valid COS entries*/ 513*4882a593Smuzhiyun struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS]; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* Used to update the PFC attributes in EMAC, BMAC, NIG and BRB 517*4882a593Smuzhiyun * when link is already up 518*4882a593Smuzhiyun */ 519*4882a593Smuzhiyun int bnx2x_update_pfc(struct link_params *params, 520*4882a593Smuzhiyun struct link_vars *vars, 521*4882a593Smuzhiyun struct bnx2x_nig_brb_pfc_port_params *pfc_params); 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* Used to configure the ETS to disable */ 525*4882a593Smuzhiyun int bnx2x_ets_disabled(struct link_params *params, 526*4882a593Smuzhiyun struct link_vars *vars); 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* Used to configure the ETS to BW limited */ 529*4882a593Smuzhiyun void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw, 530*4882a593Smuzhiyun const u32 cos1_bw); 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* Used to configure the ETS to strict */ 533*4882a593Smuzhiyun int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos); 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun /* Configure the COS to ETS according to BW and SP settings.*/ 537*4882a593Smuzhiyun int bnx2x_ets_e3b0_config(const struct link_params *params, 538*4882a593Smuzhiyun const struct link_vars *vars, 539*4882a593Smuzhiyun struct bnx2x_ets_params *ets_params); 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars, 542*4882a593Smuzhiyun u32 chip_id, u32 shmem_base, u32 shmem2_base, 543*4882a593Smuzhiyun u8 port); 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun void bnx2x_period_func(struct link_params *params, struct link_vars *vars); 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun #endif /* BNX2X_LINK_H */ 548