xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/broadcom/bnx2x/bnx2x_dcb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* bnx2x_dcb.h: QLogic Everest network driver.
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright 2009-2013 Broadcom Corporation
4*4882a593Smuzhiyun  * Copyright 2014 QLogic Corporation
5*4882a593Smuzhiyun  * All rights reserved
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Unless you and QLogic execute a separate written software license
8*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
9*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2, available
10*4882a593Smuzhiyun  * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Notwithstanding the above, under no circumstances may you combine this
13*4882a593Smuzhiyun  * software in any way with any other QLogic software provided under a
14*4882a593Smuzhiyun  * license other than the GPL, without QLogic's express prior written
15*4882a593Smuzhiyun  * consent.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
18*4882a593Smuzhiyun  * Written by: Dmitry Kravkov
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #ifndef BNX2X_DCB_H
22*4882a593Smuzhiyun #define BNX2X_DCB_H
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "bnx2x_hsi.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define LLFC_DRIVER_TRAFFIC_TYPE_MAX 3 /* NW, iSCSI, FCoE */
27*4882a593Smuzhiyun struct bnx2x_dcbx_app_params {
28*4882a593Smuzhiyun 	u32 enabled;
29*4882a593Smuzhiyun 	u32 traffic_type_priority[LLFC_DRIVER_TRAFFIC_TYPE_MAX];
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DCBX_COS_MAX_NUM_E2	DCBX_E2E3_MAX_NUM_COS
33*4882a593Smuzhiyun /* bnx2x currently limits numbers of supported COSes to 3 to be extended to 6 */
34*4882a593Smuzhiyun #define BNX2X_MAX_COS_SUPPORT	3
35*4882a593Smuzhiyun #define DCBX_COS_MAX_NUM_E3B0	BNX2X_MAX_COS_SUPPORT
36*4882a593Smuzhiyun #define DCBX_COS_MAX_NUM	BNX2X_MAX_COS_SUPPORT
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct bnx2x_dcbx_cos_params {
39*4882a593Smuzhiyun 	u32	bw_tbl;
40*4882a593Smuzhiyun 	u32	pri_bitmask;
41*4882a593Smuzhiyun 	/*
42*4882a593Smuzhiyun 	 * strict priority: valid values are 0..5; 0 is highest priority.
43*4882a593Smuzhiyun 	 * There can't be two COSes with the same priority.
44*4882a593Smuzhiyun 	 */
45*4882a593Smuzhiyun 	u8	strict;
46*4882a593Smuzhiyun #define BNX2X_DCBX_STRICT_INVALID			DCBX_COS_MAX_NUM
47*4882a593Smuzhiyun #define BNX2X_DCBX_STRICT_COS_HIGHEST			0
48*4882a593Smuzhiyun #define BNX2X_DCBX_STRICT_COS_NEXT_LOWER_PRI(sp)	((sp) + 1)
49*4882a593Smuzhiyun 	u8	pauseable;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct bnx2x_dcbx_pg_params {
53*4882a593Smuzhiyun 	u32 enabled;
54*4882a593Smuzhiyun 	u8 num_of_cos; /* valid COS entries */
55*4882a593Smuzhiyun 	struct bnx2x_dcbx_cos_params	cos_params[DCBX_COS_MAX_NUM];
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct bnx2x_dcbx_pfc_params {
59*4882a593Smuzhiyun 	u32 enabled;
60*4882a593Smuzhiyun 	u32 priority_non_pauseable_mask;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct bnx2x_dcbx_port_params {
64*4882a593Smuzhiyun 	struct bnx2x_dcbx_pfc_params pfc;
65*4882a593Smuzhiyun 	struct bnx2x_dcbx_pg_params  ets;
66*4882a593Smuzhiyun 	struct bnx2x_dcbx_app_params app;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define BNX2X_DCBX_CONFIG_INV_VALUE			(0xFFFFFFFF)
70*4882a593Smuzhiyun #define BNX2X_DCBX_OVERWRITE_SETTINGS_DISABLE		0
71*4882a593Smuzhiyun #define BNX2X_DCBX_OVERWRITE_SETTINGS_ENABLE		1
72*4882a593Smuzhiyun #define BNX2X_DCBX_OVERWRITE_SETTINGS_INVALID	(BNX2X_DCBX_CONFIG_INV_VALUE)
73*4882a593Smuzhiyun #define BNX2X_IS_ETS_ENABLED(bp) ((bp)->dcb_state == BNX2X_DCB_STATE_ON &&\
74*4882a593Smuzhiyun 				  (bp)->dcbx_port_params.ets.enabled)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct bnx2x_config_lldp_params {
77*4882a593Smuzhiyun 	u32 overwrite_settings;
78*4882a593Smuzhiyun 	u32 msg_tx_hold;
79*4882a593Smuzhiyun 	u32 msg_fast_tx;
80*4882a593Smuzhiyun 	u32 tx_credit_max;
81*4882a593Smuzhiyun 	u32 msg_tx_interval;
82*4882a593Smuzhiyun 	u32 tx_fast;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct bnx2x_admin_priority_app_table {
86*4882a593Smuzhiyun 		u32 valid;
87*4882a593Smuzhiyun 		u32 priority;
88*4882a593Smuzhiyun #define INVALID_TRAFFIC_TYPE_PRIORITY	(0xFFFFFFFF)
89*4882a593Smuzhiyun 		u32 traffic_type;
90*4882a593Smuzhiyun #define TRAFFIC_TYPE_ETH		0
91*4882a593Smuzhiyun #define TRAFFIC_TYPE_PORT		1
92*4882a593Smuzhiyun 		u32 app_id;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define DCBX_CONFIG_MAX_APP_PROTOCOL 4
96*4882a593Smuzhiyun struct bnx2x_config_dcbx_params {
97*4882a593Smuzhiyun 	u32 overwrite_settings;
98*4882a593Smuzhiyun 	u32 admin_dcbx_version;
99*4882a593Smuzhiyun 	u32 admin_ets_enable;
100*4882a593Smuzhiyun 	u32 admin_pfc_enable;
101*4882a593Smuzhiyun 	u32 admin_tc_supported_tx_enable;
102*4882a593Smuzhiyun 	u32 admin_ets_configuration_tx_enable;
103*4882a593Smuzhiyun 	u32 admin_ets_recommendation_tx_enable;
104*4882a593Smuzhiyun 	u32 admin_pfc_tx_enable;
105*4882a593Smuzhiyun 	u32 admin_application_priority_tx_enable;
106*4882a593Smuzhiyun 	u32 admin_ets_willing;
107*4882a593Smuzhiyun 	u32 admin_ets_reco_valid;
108*4882a593Smuzhiyun 	u32 admin_pfc_willing;
109*4882a593Smuzhiyun 	u32 admin_app_priority_willing;
110*4882a593Smuzhiyun 	u32 admin_configuration_bw_precentage[8];
111*4882a593Smuzhiyun 	u32 admin_configuration_ets_pg[8];
112*4882a593Smuzhiyun 	u32 admin_recommendation_bw_precentage[8];
113*4882a593Smuzhiyun 	u32 admin_recommendation_ets_pg[8];
114*4882a593Smuzhiyun 	u32 admin_pfc_bitmap;
115*4882a593Smuzhiyun 	struct bnx2x_admin_priority_app_table
116*4882a593Smuzhiyun 		admin_priority_app_table[DCBX_CONFIG_MAX_APP_PROTOCOL];
117*4882a593Smuzhiyun 	u32 admin_default_priority;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define GET_FLAGS(flags, bits)		((flags) & (bits))
121*4882a593Smuzhiyun #define SET_FLAGS(flags, bits)		((flags) |= (bits))
122*4882a593Smuzhiyun #define RESET_FLAGS(flags, bits)	((flags) &= ~(bits))
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum {
125*4882a593Smuzhiyun 	DCBX_READ_LOCAL_MIB,
126*4882a593Smuzhiyun 	DCBX_READ_REMOTE_MIB
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ETH_TYPE_FCOE		(0x8906)
130*4882a593Smuzhiyun #define TCP_PORT_ISCSI		(0xCBC)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define PFC_VALUE_FRAME_SIZE				(512)
133*4882a593Smuzhiyun #define PFC_QUANTA_IN_NANOSEC_FROM_SPEED_MEGA(mega_speed)  \
134*4882a593Smuzhiyun 				((1000 * PFC_VALUE_FRAME_SIZE)/(mega_speed))
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define PFC_BRB1_REG_HIGH_LLFC_LOW_THRESHOLD			130
137*4882a593Smuzhiyun #define PFC_BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD			170
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun struct cos_entry_help_data {
140*4882a593Smuzhiyun 	u32			pri_join_mask;
141*4882a593Smuzhiyun 	u32			cos_bw;
142*4882a593Smuzhiyun 	u8			strict;
143*4882a593Smuzhiyun 	bool			pausable;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct cos_help_data {
147*4882a593Smuzhiyun 	struct cos_entry_help_data	data[DCBX_COS_MAX_NUM];
148*4882a593Smuzhiyun 	u8				num_of_cos;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DCBX_ILLEGAL_PG				(0xFF)
152*4882a593Smuzhiyun #define DCBX_PFC_PRI_MASK			(0xFF)
153*4882a593Smuzhiyun #define DCBX_STRICT_PRIORITY			(15)
154*4882a593Smuzhiyun #define DCBX_INVALID_COS_BW			(0xFFFFFFFF)
155*4882a593Smuzhiyun #define DCBX_PFC_PRI_NON_PAUSE_MASK(bp)		\
156*4882a593Smuzhiyun 			((bp)->dcbx_port_params.pfc.priority_non_pauseable_mask)
157*4882a593Smuzhiyun #define DCBX_PFC_PRI_PAUSE_MASK(bp)		\
158*4882a593Smuzhiyun 					((u8)~DCBX_PFC_PRI_NON_PAUSE_MASK(bp))
159*4882a593Smuzhiyun #define DCBX_PFC_PRI_GET_PAUSE(bp, pg_pri)	\
160*4882a593Smuzhiyun 				((pg_pri) & (DCBX_PFC_PRI_PAUSE_MASK(bp)))
161*4882a593Smuzhiyun #define DCBX_PFC_PRI_GET_NON_PAUSE(bp, pg_pri)	\
162*4882a593Smuzhiyun 			(DCBX_PFC_PRI_NON_PAUSE_MASK(bp) & (pg_pri))
163*4882a593Smuzhiyun #define DCBX_IS_PFC_PRI_SOME_PAUSE(bp, pg_pri)	\
164*4882a593Smuzhiyun 			(0 != DCBX_PFC_PRI_GET_PAUSE(bp, pg_pri))
165*4882a593Smuzhiyun #define IS_DCBX_PFC_PRI_ONLY_PAUSE(bp, pg_pri)	\
166*4882a593Smuzhiyun 			(pg_pri == DCBX_PFC_PRI_GET_PAUSE((bp), (pg_pri)))
167*4882a593Smuzhiyun #define IS_DCBX_PFC_PRI_ONLY_NON_PAUSE(bp, pg_pri)\
168*4882a593Smuzhiyun 			((pg_pri) == DCBX_PFC_PRI_GET_NON_PAUSE((bp), (pg_pri)))
169*4882a593Smuzhiyun #define IS_DCBX_PFC_PRI_MIX_PAUSE(bp, pg_pri)	\
170*4882a593Smuzhiyun 			(!(IS_DCBX_PFC_PRI_ONLY_NON_PAUSE((bp), (pg_pri)) || \
171*4882a593Smuzhiyun 			 IS_DCBX_PFC_PRI_ONLY_PAUSE((bp), (pg_pri))))
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct pg_entry_help_data {
174*4882a593Smuzhiyun 	u8	num_of_dif_pri;
175*4882a593Smuzhiyun 	u8	pg;
176*4882a593Smuzhiyun 	u32	pg_priority;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct pg_help_data {
180*4882a593Smuzhiyun 	struct pg_entry_help_data	data[LLFC_DRIVER_TRAFFIC_TYPE_MAX];
181*4882a593Smuzhiyun 	u8				num_of_pg;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* forward DCB/PFC related declarations */
185*4882a593Smuzhiyun struct bnx2x;
186*4882a593Smuzhiyun void bnx2x_dcbx_update(struct work_struct *work);
187*4882a593Smuzhiyun void bnx2x_dcbx_init_params(struct bnx2x *bp);
188*4882a593Smuzhiyun void bnx2x_dcbx_set_state(struct bnx2x *bp, bool dcb_on, u32 dcbx_enabled);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun enum {
191*4882a593Smuzhiyun 	BNX2X_DCBX_STATE_NEG_RECEIVED = 0x1,
192*4882a593Smuzhiyun 	BNX2X_DCBX_STATE_TX_PAUSED,
193*4882a593Smuzhiyun 	BNX2X_DCBX_STATE_TX_RELEASED
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun void bnx2x_dcbx_set_params(struct bnx2x *bp, u32 state);
197*4882a593Smuzhiyun void bnx2x_dcbx_pmf_update(struct bnx2x *bp);
198*4882a593Smuzhiyun /* DCB netlink */
199*4882a593Smuzhiyun #ifdef BCM_DCBNL
200*4882a593Smuzhiyun extern const struct dcbnl_rtnl_ops bnx2x_dcbnl_ops;
201*4882a593Smuzhiyun int bnx2x_dcbnl_update_applist(struct bnx2x *bp, bool delall);
202*4882a593Smuzhiyun #endif /* BCM_DCBNL */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun int bnx2x_dcbx_stop_hw_tx(struct bnx2x *bp);
205*4882a593Smuzhiyun int bnx2x_dcbx_resume_hw_tx(struct bnx2x *bp);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #endif /* BNX2X_DCB_H */
208