1*4882a593Smuzhiyun /* bnx2x_cmn.h: QLogic Everest network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2007-2013 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2014 QLogic Corporation
5*4882a593Smuzhiyun * All rights reserved
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
8*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
9*4882a593Smuzhiyun * the Free Software Foundation.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
12*4882a593Smuzhiyun * Written by: Eliezer Tamir
13*4882a593Smuzhiyun * Based on code from Michael Chan's bnx2 driver
14*4882a593Smuzhiyun * UDP CSUM errata workaround by Arik Gendelman
15*4882a593Smuzhiyun * Slowpath and fastpath rework by Vladislav Zolotarov
16*4882a593Smuzhiyun * Statistics and Link management by Yitchak Gertner
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #ifndef BNX2X_CMN_H
20*4882a593Smuzhiyun #define BNX2X_CMN_H
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun #include <linux/etherdevice.h>
26*4882a593Smuzhiyun #include <linux/irq.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "bnx2x.h"
29*4882a593Smuzhiyun #include "bnx2x_sriov.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* This is used as a replacement for an MCP if it's not present */
32*4882a593Smuzhiyun extern int bnx2x_load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
33*4882a593Smuzhiyun extern int bnx2x_num_queues;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /************************ Macros ********************************/
36*4882a593Smuzhiyun #define BNX2X_PCI_FREE(x, y, size) \
37*4882a593Smuzhiyun do { \
38*4882a593Smuzhiyun if (x) { \
39*4882a593Smuzhiyun dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
40*4882a593Smuzhiyun x = NULL; \
41*4882a593Smuzhiyun y = 0; \
42*4882a593Smuzhiyun } \
43*4882a593Smuzhiyun } while (0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define BNX2X_FREE(x) \
46*4882a593Smuzhiyun do { \
47*4882a593Smuzhiyun if (x) { \
48*4882a593Smuzhiyun kfree((void *)x); \
49*4882a593Smuzhiyun x = NULL; \
50*4882a593Smuzhiyun } \
51*4882a593Smuzhiyun } while (0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define BNX2X_PCI_ALLOC(y, size) \
54*4882a593Smuzhiyun ({ \
55*4882a593Smuzhiyun void *x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
56*4882a593Smuzhiyun if (x) \
57*4882a593Smuzhiyun DP(NETIF_MSG_HW, \
58*4882a593Smuzhiyun "BNX2X_PCI_ALLOC: Physical %Lx Virtual %p\n", \
59*4882a593Smuzhiyun (unsigned long long)(*y), x); \
60*4882a593Smuzhiyun x; \
61*4882a593Smuzhiyun })
62*4882a593Smuzhiyun #define BNX2X_PCI_FALLOC(y, size) \
63*4882a593Smuzhiyun ({ \
64*4882a593Smuzhiyun void *x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
65*4882a593Smuzhiyun if (x) { \
66*4882a593Smuzhiyun memset(x, 0xff, size); \
67*4882a593Smuzhiyun DP(NETIF_MSG_HW, \
68*4882a593Smuzhiyun "BNX2X_PCI_FALLOC: Physical %Lx Virtual %p\n", \
69*4882a593Smuzhiyun (unsigned long long)(*y), x); \
70*4882a593Smuzhiyun } \
71*4882a593Smuzhiyun x; \
72*4882a593Smuzhiyun })
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*********************** Interfaces ****************************
75*4882a593Smuzhiyun * Functions that need to be implemented by each driver version
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun /* Init */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /**
80*4882a593Smuzhiyun * bnx2x_send_unload_req - request unload mode from the MCP.
81*4882a593Smuzhiyun *
82*4882a593Smuzhiyun * @bp: driver handle
83*4882a593Smuzhiyun * @unload_mode: requested function's unload mode
84*4882a593Smuzhiyun *
85*4882a593Smuzhiyun * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /**
90*4882a593Smuzhiyun * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * @bp: driver handle
93*4882a593Smuzhiyun * @keep_link: true iff link should be kept up
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /**
98*4882a593Smuzhiyun * bnx2x_config_rss_pf - configure RSS parameters in a PF.
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * @bp: driver handle
101*4882a593Smuzhiyun * @rss_obj: RSS object to use
102*4882a593Smuzhiyun * @ind_table: indirection table to configure
103*4882a593Smuzhiyun * @config_hash: re-configure RSS hash keys configuration
104*4882a593Smuzhiyun * @enable: enabled or disabled configuration
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun int bnx2x_rss(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
107*4882a593Smuzhiyun bool config_hash, bool enable);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /**
110*4882a593Smuzhiyun * bnx2x__init_func_obj - init function object
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * @bp: driver handle
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * Initializes the Function Object with the appropriate
115*4882a593Smuzhiyun * parameters which include a function slow path driver
116*4882a593Smuzhiyun * interface.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun void bnx2x__init_func_obj(struct bnx2x *bp);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /**
121*4882a593Smuzhiyun * bnx2x_setup_queue - setup eth queue.
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * @bp: driver handle
124*4882a593Smuzhiyun * @fp: pointer to the fastpath structure
125*4882a593Smuzhiyun * @leading: boolean
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
129*4882a593Smuzhiyun bool leading);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun * bnx2x_setup_leading - bring up a leading eth queue.
133*4882a593Smuzhiyun *
134*4882a593Smuzhiyun * @bp: driver handle
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun int bnx2x_setup_leading(struct bnx2x *bp);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /**
139*4882a593Smuzhiyun * bnx2x_fw_command - send the MCP a request
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * @bp: driver handle
142*4882a593Smuzhiyun * @command: request
143*4882a593Smuzhiyun * @param: request's parameter
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * block until there is a reply
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /**
150*4882a593Smuzhiyun * bnx2x_initial_phy_init - initialize link parameters structure variables.
151*4882a593Smuzhiyun *
152*4882a593Smuzhiyun * @bp: driver handle
153*4882a593Smuzhiyun * @load_mode: current mode
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun * bnx2x_link_set - configure hw according to link parameters structure.
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * @bp: driver handle
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun void bnx2x_link_set(struct bnx2x *bp);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun * bnx2x_force_link_reset - Forces link reset, and put the PHY
166*4882a593Smuzhiyun * in reset as well.
167*4882a593Smuzhiyun *
168*4882a593Smuzhiyun * @bp: driver handle
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun void bnx2x_force_link_reset(struct bnx2x *bp);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /**
173*4882a593Smuzhiyun * bnx2x_link_test - query link status.
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * @bp: driver handle
176*4882a593Smuzhiyun * @is_serdes: bool
177*4882a593Smuzhiyun *
178*4882a593Smuzhiyun * Returns 0 if link is UP.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun * bnx2x_drv_pulse - write driver pulse to shmem
184*4882a593Smuzhiyun *
185*4882a593Smuzhiyun * @bp: driver handle
186*4882a593Smuzhiyun *
187*4882a593Smuzhiyun * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
188*4882a593Smuzhiyun * in the shmem.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun void bnx2x_drv_pulse(struct bnx2x *bp);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /**
193*4882a593Smuzhiyun * bnx2x_igu_ack_sb - update IGU with current SB value
194*4882a593Smuzhiyun *
195*4882a593Smuzhiyun * @bp: driver handle
196*4882a593Smuzhiyun * @igu_sb_id: SB id
197*4882a593Smuzhiyun * @segment: SB segment
198*4882a593Smuzhiyun * @index: SB index
199*4882a593Smuzhiyun * @op: SB operation
200*4882a593Smuzhiyun * @update: is HW update required
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
203*4882a593Smuzhiyun u16 index, u8 op, u8 update);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Disable transactions from chip to host */
206*4882a593Smuzhiyun void bnx2x_pf_disable(struct bnx2x *bp);
207*4882a593Smuzhiyun int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /**
210*4882a593Smuzhiyun * bnx2x__link_status_update - handles link status change.
211*4882a593Smuzhiyun *
212*4882a593Smuzhiyun * @bp: driver handle
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun void bnx2x__link_status_update(struct bnx2x *bp);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun * bnx2x_link_report - report link status to upper layer.
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * @bp: driver handle
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun void bnx2x_link_report(struct bnx2x *bp);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* None-atomic version of bnx2x_link_report() */
224*4882a593Smuzhiyun void __bnx2x_link_report(struct bnx2x *bp);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /**
227*4882a593Smuzhiyun * bnx2x_get_mf_speed - calculate MF speed.
228*4882a593Smuzhiyun *
229*4882a593Smuzhiyun * @bp: driver handle
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * Takes into account current linespeed and MF configuration.
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun u16 bnx2x_get_mf_speed(struct bnx2x *bp);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /**
236*4882a593Smuzhiyun * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun * @irq: irq number
239*4882a593Smuzhiyun * @dev_instance: private instance
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun * bnx2x_interrupt - non MSI-X interrupt handler
245*4882a593Smuzhiyun *
246*4882a593Smuzhiyun * @irq: irq number
247*4882a593Smuzhiyun * @dev_instance: private instance
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /**
252*4882a593Smuzhiyun * bnx2x_cnic_notify - send command to cnic driver
253*4882a593Smuzhiyun *
254*4882a593Smuzhiyun * @bp: driver handle
255*4882a593Smuzhiyun * @cmd: command
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /**
260*4882a593Smuzhiyun * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun * @bp: driver handle
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun * bnx2x_setup_cnic_info - provides cnic with updated info
268*4882a593Smuzhiyun *
269*4882a593Smuzhiyun * @bp: driver handle
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun void bnx2x_setup_cnic_info(struct bnx2x *bp);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun * bnx2x_int_enable - enable HW interrupts.
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * @bp: driver handle
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun void bnx2x_int_enable(struct bnx2x *bp);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /**
281*4882a593Smuzhiyun * bnx2x_int_disable_sync - disable interrupts.
282*4882a593Smuzhiyun *
283*4882a593Smuzhiyun * @bp: driver handle
284*4882a593Smuzhiyun * @disable_hw: true, disable HW interrupts.
285*4882a593Smuzhiyun *
286*4882a593Smuzhiyun * This function ensures that there are no
287*4882a593Smuzhiyun * ISRs or SP DPCs (sp_task) are running after it returns.
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun * bnx2x_nic_init_cnic - init driver internals for cnic.
293*4882a593Smuzhiyun *
294*4882a593Smuzhiyun * @bp: driver handle
295*4882a593Smuzhiyun * @load_code: COMMON, PORT or FUNCTION
296*4882a593Smuzhiyun *
297*4882a593Smuzhiyun * Initializes:
298*4882a593Smuzhiyun * - rings
299*4882a593Smuzhiyun * - status blocks
300*4882a593Smuzhiyun * - etc.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun void bnx2x_nic_init_cnic(struct bnx2x *bp);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /**
305*4882a593Smuzhiyun * bnx2x_preirq_nic_init - init driver internals.
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun * @bp: driver handle
308*4882a593Smuzhiyun *
309*4882a593Smuzhiyun * Initializes:
310*4882a593Smuzhiyun * - fastpath object
311*4882a593Smuzhiyun * - fastpath rings
312*4882a593Smuzhiyun * etc.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun void bnx2x_pre_irq_nic_init(struct bnx2x *bp);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /**
317*4882a593Smuzhiyun * bnx2x_postirq_nic_init - init driver internals.
318*4882a593Smuzhiyun *
319*4882a593Smuzhiyun * @bp: driver handle
320*4882a593Smuzhiyun * @load_code: COMMON, PORT or FUNCTION
321*4882a593Smuzhiyun *
322*4882a593Smuzhiyun * Initializes:
323*4882a593Smuzhiyun * - status blocks
324*4882a593Smuzhiyun * - slowpath rings
325*4882a593Smuzhiyun * - etc.
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code);
328*4882a593Smuzhiyun /**
329*4882a593Smuzhiyun * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
330*4882a593Smuzhiyun *
331*4882a593Smuzhiyun * @bp: driver handle
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
334*4882a593Smuzhiyun /**
335*4882a593Smuzhiyun * bnx2x_alloc_mem - allocate driver's memory.
336*4882a593Smuzhiyun *
337*4882a593Smuzhiyun * @bp: driver handle
338*4882a593Smuzhiyun */
339*4882a593Smuzhiyun int bnx2x_alloc_mem(struct bnx2x *bp);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun * bnx2x_free_mem_cnic - release driver's memory for cnic.
343*4882a593Smuzhiyun *
344*4882a593Smuzhiyun * @bp: driver handle
345*4882a593Smuzhiyun */
346*4882a593Smuzhiyun void bnx2x_free_mem_cnic(struct bnx2x *bp);
347*4882a593Smuzhiyun /**
348*4882a593Smuzhiyun * bnx2x_free_mem - release driver's memory.
349*4882a593Smuzhiyun *
350*4882a593Smuzhiyun * @bp: driver handle
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun void bnx2x_free_mem(struct bnx2x *bp);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /**
355*4882a593Smuzhiyun * bnx2x_set_num_queues - set number of queues according to mode.
356*4882a593Smuzhiyun *
357*4882a593Smuzhiyun * @bp: driver handle
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun void bnx2x_set_num_queues(struct bnx2x *bp);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /**
362*4882a593Smuzhiyun * bnx2x_chip_cleanup - cleanup chip internals.
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * @bp: driver handle
365*4882a593Smuzhiyun * @unload_mode: COMMON, PORT, FUNCTION
366*4882a593Smuzhiyun * @keep_link: true iff link should be kept up.
367*4882a593Smuzhiyun *
368*4882a593Smuzhiyun * - Cleanup MAC configuration.
369*4882a593Smuzhiyun * - Closes clients.
370*4882a593Smuzhiyun * - etc.
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /**
375*4882a593Smuzhiyun * bnx2x_acquire_hw_lock - acquire HW lock.
376*4882a593Smuzhiyun *
377*4882a593Smuzhiyun * @bp: driver handle
378*4882a593Smuzhiyun * @resource: resource bit which was locked
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /**
383*4882a593Smuzhiyun * bnx2x_release_hw_lock - release HW lock.
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * @bp: driver handle
386*4882a593Smuzhiyun * @resource: resource bit which was locked
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /**
391*4882a593Smuzhiyun * bnx2x_release_leader_lock - release recovery leader lock
392*4882a593Smuzhiyun *
393*4882a593Smuzhiyun * @bp: driver handle
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun int bnx2x_release_leader_lock(struct bnx2x *bp);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /**
398*4882a593Smuzhiyun * bnx2x_set_eth_mac - configure eth MAC address in the HW
399*4882a593Smuzhiyun *
400*4882a593Smuzhiyun * @bp: driver handle
401*4882a593Smuzhiyun * @set: set or clear
402*4882a593Smuzhiyun *
403*4882a593Smuzhiyun * Configures according to the value in netdev->dev_addr.
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /**
408*4882a593Smuzhiyun * bnx2x_set_rx_mode - set MAC filtering configurations.
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * @dev: netdevice
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * called with netif_tx_lock from dev_mcast.c
413*4882a593Smuzhiyun * If bp->state is OPEN, should be called with
414*4882a593Smuzhiyun * netif_addr_lock_bh()
415*4882a593Smuzhiyun */
416*4882a593Smuzhiyun void bnx2x_set_rx_mode_inner(struct bnx2x *bp);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Parity errors related */
419*4882a593Smuzhiyun void bnx2x_set_pf_load(struct bnx2x *bp);
420*4882a593Smuzhiyun bool bnx2x_clear_pf_load(struct bnx2x *bp);
421*4882a593Smuzhiyun bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
422*4882a593Smuzhiyun bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
423*4882a593Smuzhiyun void bnx2x_set_reset_in_progress(struct bnx2x *bp);
424*4882a593Smuzhiyun void bnx2x_set_reset_global(struct bnx2x *bp);
425*4882a593Smuzhiyun void bnx2x_disable_close_the_gate(struct bnx2x *bp);
426*4882a593Smuzhiyun int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun void bnx2x_clear_vlan_info(struct bnx2x *bp);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /**
431*4882a593Smuzhiyun * bnx2x_sp_event - handle ramrods completion.
432*4882a593Smuzhiyun *
433*4882a593Smuzhiyun * @fp: fastpath handle for the event
434*4882a593Smuzhiyun * @rr_cqe: eth_rx_cqe
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /**
439*4882a593Smuzhiyun * bnx2x_ilt_set_info - prepare ILT configurations.
440*4882a593Smuzhiyun *
441*4882a593Smuzhiyun * @bp: driver handle
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun void bnx2x_ilt_set_info(struct bnx2x *bp);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /**
446*4882a593Smuzhiyun * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
447*4882a593Smuzhiyun * and TM.
448*4882a593Smuzhiyun *
449*4882a593Smuzhiyun * @bp: driver handle
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /**
454*4882a593Smuzhiyun * bnx2x_dcbx_init - initialize dcbx protocol.
455*4882a593Smuzhiyun *
456*4882a593Smuzhiyun * @bp: driver handle
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /**
461*4882a593Smuzhiyun * bnx2x_set_power_state - set power state to the requested value.
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * @bp: driver handle
464*4882a593Smuzhiyun * @state: required state D0 or D3hot
465*4882a593Smuzhiyun *
466*4882a593Smuzhiyun * Currently only D0 and D3hot are supported.
467*4882a593Smuzhiyun */
468*4882a593Smuzhiyun int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
472*4882a593Smuzhiyun *
473*4882a593Smuzhiyun * @bp: driver handle
474*4882a593Smuzhiyun * @value: new value
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
477*4882a593Smuzhiyun /* Error handling */
478*4882a593Smuzhiyun void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* dev_close main block */
481*4882a593Smuzhiyun int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* dev_open main block */
484*4882a593Smuzhiyun int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* hard_xmit callback */
487*4882a593Smuzhiyun netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* setup_tc callback */
490*4882a593Smuzhiyun int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
491*4882a593Smuzhiyun int __bnx2x_setup_tc(struct net_device *dev, enum tc_setup_type type,
492*4882a593Smuzhiyun void *type_data);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun int bnx2x_get_vf_config(struct net_device *dev, int vf,
495*4882a593Smuzhiyun struct ifla_vf_info *ivi);
496*4882a593Smuzhiyun int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
497*4882a593Smuzhiyun int bnx2x_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, u8 qos,
498*4882a593Smuzhiyun __be16 vlan_proto);
499*4882a593Smuzhiyun int bnx2x_set_vf_spoofchk(struct net_device *dev, int idx, bool val);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* select_queue callback */
502*4882a593Smuzhiyun u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb,
503*4882a593Smuzhiyun struct net_device *sb_dev);
504*4882a593Smuzhiyun
bnx2x_update_rx_prod(struct bnx2x * bp,struct bnx2x_fastpath * fp,u16 bd_prod,u16 rx_comp_prod,u16 rx_sge_prod)505*4882a593Smuzhiyun static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
506*4882a593Smuzhiyun struct bnx2x_fastpath *fp,
507*4882a593Smuzhiyun u16 bd_prod, u16 rx_comp_prod,
508*4882a593Smuzhiyun u16 rx_sge_prod)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct ustorm_eth_rx_producers rx_prods = {0};
511*4882a593Smuzhiyun u32 i;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Update producers */
514*4882a593Smuzhiyun rx_prods.bd_prod = bd_prod;
515*4882a593Smuzhiyun rx_prods.cqe_prod = rx_comp_prod;
516*4882a593Smuzhiyun rx_prods.sge_prod = rx_sge_prod;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Make sure that the BD and SGE data is updated before updating the
519*4882a593Smuzhiyun * producers since FW might read the BD/SGE right after the producer
520*4882a593Smuzhiyun * is updated.
521*4882a593Smuzhiyun * This is only applicable for weak-ordered memory model archs such
522*4882a593Smuzhiyun * as IA-64. The following barrier is also mandatory since FW will
523*4882a593Smuzhiyun * assumes BDs must have buffers.
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun wmb();
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun for (i = 0; i < sizeof(rx_prods)/4; i++)
528*4882a593Smuzhiyun REG_WR_RELAXED(bp, fp->ustorm_rx_prods_offset + i * 4,
529*4882a593Smuzhiyun ((u32 *)&rx_prods)[i]);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun DP(NETIF_MSG_RX_STATUS,
532*4882a593Smuzhiyun "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
533*4882a593Smuzhiyun fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* reload helper */
537*4882a593Smuzhiyun int bnx2x_reload_if_running(struct net_device *dev);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun int bnx2x_change_mac_addr(struct net_device *dev, void *p);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* NAPI poll Tx part */
542*4882a593Smuzhiyun int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun extern const struct dev_pm_ops bnx2x_pm_ops;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Release IRQ vectors */
547*4882a593Smuzhiyun void bnx2x_free_irq(struct bnx2x *bp);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun void bnx2x_free_fp_mem(struct bnx2x *bp);
550*4882a593Smuzhiyun void bnx2x_init_rx_rings(struct bnx2x *bp);
551*4882a593Smuzhiyun void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
552*4882a593Smuzhiyun void bnx2x_free_skbs(struct bnx2x *bp);
553*4882a593Smuzhiyun void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
554*4882a593Smuzhiyun void bnx2x_netif_start(struct bnx2x *bp);
555*4882a593Smuzhiyun int bnx2x_load_cnic(struct bnx2x *bp);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /**
558*4882a593Smuzhiyun * bnx2x_enable_msix - set msix configuration.
559*4882a593Smuzhiyun *
560*4882a593Smuzhiyun * @bp: driver handle
561*4882a593Smuzhiyun *
562*4882a593Smuzhiyun * fills msix_table, requests vectors, updates num_queues
563*4882a593Smuzhiyun * according to number of available vectors.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun int bnx2x_enable_msix(struct bnx2x *bp);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /**
568*4882a593Smuzhiyun * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
569*4882a593Smuzhiyun *
570*4882a593Smuzhiyun * @bp: driver handle
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun int bnx2x_enable_msi(struct bnx2x *bp);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /**
575*4882a593Smuzhiyun * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
576*4882a593Smuzhiyun *
577*4882a593Smuzhiyun * @bp: driver handle
578*4882a593Smuzhiyun */
579*4882a593Smuzhiyun int bnx2x_alloc_mem_bp(struct bnx2x *bp);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /**
582*4882a593Smuzhiyun * bnx2x_free_mem_bp - release memories outsize main driver structure
583*4882a593Smuzhiyun *
584*4882a593Smuzhiyun * @bp: driver handle
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun void bnx2x_free_mem_bp(struct bnx2x *bp);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /**
589*4882a593Smuzhiyun * bnx2x_change_mtu - change mtu netdev callback
590*4882a593Smuzhiyun *
591*4882a593Smuzhiyun * @dev: net device
592*4882a593Smuzhiyun * @new_mtu: requested mtu
593*4882a593Smuzhiyun *
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun #ifdef NETDEV_FCOE_WWNN
598*4882a593Smuzhiyun /**
599*4882a593Smuzhiyun * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
600*4882a593Smuzhiyun *
601*4882a593Smuzhiyun * @dev: net_device
602*4882a593Smuzhiyun * @wwn: output buffer
603*4882a593Smuzhiyun * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
604*4882a593Smuzhiyun *
605*4882a593Smuzhiyun */
606*4882a593Smuzhiyun int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun netdev_features_t bnx2x_fix_features(struct net_device *dev,
610*4882a593Smuzhiyun netdev_features_t features);
611*4882a593Smuzhiyun int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /**
614*4882a593Smuzhiyun * bnx2x_tx_timeout - tx timeout netdev callback
615*4882a593Smuzhiyun *
616*4882a593Smuzhiyun * @dev: net device
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun void bnx2x_tx_timeout(struct net_device *dev, unsigned int txqueue);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /** bnx2x_get_c2s_mapping - read inner-to-outer vlan configuration
621*4882a593Smuzhiyun * c2s_map should have BNX2X_MAX_PRIORITY entries.
622*4882a593Smuzhiyun * @bp: driver handle
623*4882a593Smuzhiyun * @c2s_map: should have BNX2X_MAX_PRIORITY entries for mapping
624*4882a593Smuzhiyun * @c2s_default: entry for non-tagged configuration
625*4882a593Smuzhiyun */
626*4882a593Smuzhiyun void bnx2x_get_c2s_mapping(struct bnx2x *bp, u8 *c2s_map, u8 *c2s_default);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /*********************** Inlines **********************************/
629*4882a593Smuzhiyun /*********************** Fast path ********************************/
bnx2x_update_fpsb_idx(struct bnx2x_fastpath * fp)630*4882a593Smuzhiyun static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun barrier(); /* status block is written to by the chip */
633*4882a593Smuzhiyun fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
bnx2x_igu_ack_sb_gen(struct bnx2x * bp,u8 igu_sb_id,u8 segment,u16 index,u8 op,u8 update,u32 igu_addr)636*4882a593Smuzhiyun static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
637*4882a593Smuzhiyun u8 segment, u16 index, u8 op,
638*4882a593Smuzhiyun u8 update, u32 igu_addr)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct igu_regular cmd_data = {0};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun cmd_data.sb_id_and_flags =
643*4882a593Smuzhiyun ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
644*4882a593Smuzhiyun (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
645*4882a593Smuzhiyun (update << IGU_REGULAR_BUPDATE_SHIFT) |
646*4882a593Smuzhiyun (op << IGU_REGULAR_ENABLE_INT_SHIFT));
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
649*4882a593Smuzhiyun cmd_data.sb_id_and_flags, igu_addr);
650*4882a593Smuzhiyun REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Make sure that ACK is written */
653*4882a593Smuzhiyun barrier();
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
bnx2x_hc_ack_sb(struct bnx2x * bp,u8 sb_id,u8 storm,u16 index,u8 op,u8 update)656*4882a593Smuzhiyun static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
657*4882a593Smuzhiyun u8 storm, u16 index, u8 op, u8 update)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
660*4882a593Smuzhiyun COMMAND_REG_INT_ACK);
661*4882a593Smuzhiyun struct igu_ack_register igu_ack;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun igu_ack.status_block_index = index;
664*4882a593Smuzhiyun igu_ack.sb_id_and_flags =
665*4882a593Smuzhiyun ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
666*4882a593Smuzhiyun (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
667*4882a593Smuzhiyun (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
668*4882a593Smuzhiyun (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Make sure that ACK is written */
673*4882a593Smuzhiyun barrier();
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
bnx2x_ack_sb(struct bnx2x * bp,u8 igu_sb_id,u8 storm,u16 index,u8 op,u8 update)676*4882a593Smuzhiyun static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
677*4882a593Smuzhiyun u16 index, u8 op, u8 update)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun if (bp->common.int_block == INT_BLOCK_HC)
680*4882a593Smuzhiyun bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
681*4882a593Smuzhiyun else {
682*4882a593Smuzhiyun u8 segment;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (CHIP_INT_MODE_IS_BC(bp))
685*4882a593Smuzhiyun segment = storm;
686*4882a593Smuzhiyun else if (igu_sb_id != bp->igu_dsb_id)
687*4882a593Smuzhiyun segment = IGU_SEG_ACCESS_DEF;
688*4882a593Smuzhiyun else if (storm == ATTENTION_ID)
689*4882a593Smuzhiyun segment = IGU_SEG_ACCESS_ATTN;
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun segment = IGU_SEG_ACCESS_DEF;
692*4882a593Smuzhiyun bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
bnx2x_hc_ack_int(struct bnx2x * bp)696*4882a593Smuzhiyun static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
699*4882a593Smuzhiyun COMMAND_REG_SIMD_MASK);
700*4882a593Smuzhiyun u32 result = REG_RD(bp, hc_addr);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun barrier();
703*4882a593Smuzhiyun return result;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
bnx2x_igu_ack_int(struct bnx2x * bp)706*4882a593Smuzhiyun static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
709*4882a593Smuzhiyun u32 result = REG_RD(bp, igu_addr);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
712*4882a593Smuzhiyun result, igu_addr);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun barrier();
715*4882a593Smuzhiyun return result;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
bnx2x_ack_int(struct bnx2x * bp)718*4882a593Smuzhiyun static inline u16 bnx2x_ack_int(struct bnx2x *bp)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun barrier();
721*4882a593Smuzhiyun if (bp->common.int_block == INT_BLOCK_HC)
722*4882a593Smuzhiyun return bnx2x_hc_ack_int(bp);
723*4882a593Smuzhiyun else
724*4882a593Smuzhiyun return bnx2x_igu_ack_int(bp);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata * txdata)727*4882a593Smuzhiyun static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun /* Tell compiler that consumer and producer can change */
730*4882a593Smuzhiyun barrier();
731*4882a593Smuzhiyun return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
bnx2x_tx_avail(struct bnx2x * bp,struct bnx2x_fp_txdata * txdata)734*4882a593Smuzhiyun static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
735*4882a593Smuzhiyun struct bnx2x_fp_txdata *txdata)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun s16 used;
738*4882a593Smuzhiyun u16 prod;
739*4882a593Smuzhiyun u16 cons;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun prod = txdata->tx_bd_prod;
742*4882a593Smuzhiyun cons = txdata->tx_bd_cons;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun used = SUB_S16(prod, cons);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
747*4882a593Smuzhiyun WARN_ON(used < 0);
748*4882a593Smuzhiyun WARN_ON(used > txdata->tx_ring_size);
749*4882a593Smuzhiyun WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
750*4882a593Smuzhiyun #endif
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return (s16)(txdata->tx_ring_size) - used;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata * txdata)755*4882a593Smuzhiyun static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun u16 hw_cons;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Tell compiler that status block fields can change */
760*4882a593Smuzhiyun barrier();
761*4882a593Smuzhiyun hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
762*4882a593Smuzhiyun return hw_cons != txdata->tx_pkt_cons;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
bnx2x_has_tx_work(struct bnx2x_fastpath * fp)765*4882a593Smuzhiyun static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun u8 cos;
768*4882a593Smuzhiyun for_each_cos_in_tx_queue(fp, cos)
769*4882a593Smuzhiyun if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
770*4882a593Smuzhiyun return true;
771*4882a593Smuzhiyun return false;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun #define BNX2X_IS_CQE_COMPLETED(cqe_fp) (cqe_fp->marker == 0x0)
775*4882a593Smuzhiyun #define BNX2X_SEED_CQE(cqe_fp) (cqe_fp->marker = 0xFFFFFFFF)
bnx2x_has_rx_work(struct bnx2x_fastpath * fp)776*4882a593Smuzhiyun static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun u16 cons;
779*4882a593Smuzhiyun union eth_rx_cqe *cqe;
780*4882a593Smuzhiyun struct eth_fast_path_rx_cqe *cqe_fp;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun cons = RCQ_BD(fp->rx_comp_cons);
783*4882a593Smuzhiyun cqe = &fp->rx_comp_ring[cons];
784*4882a593Smuzhiyun cqe_fp = &cqe->fast_path_cqe;
785*4882a593Smuzhiyun return BNX2X_IS_CQE_COMPLETED(cqe_fp);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /**
789*4882a593Smuzhiyun * bnx2x_tx_disable - disables tx from stack point of view
790*4882a593Smuzhiyun *
791*4882a593Smuzhiyun * @bp: driver handle
792*4882a593Smuzhiyun */
bnx2x_tx_disable(struct bnx2x * bp)793*4882a593Smuzhiyun static inline void bnx2x_tx_disable(struct bnx2x *bp)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun netif_tx_disable(bp->dev);
796*4882a593Smuzhiyun netif_carrier_off(bp->dev);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
bnx2x_free_rx_sge(struct bnx2x * bp,struct bnx2x_fastpath * fp,u16 index)799*4882a593Smuzhiyun static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
800*4882a593Smuzhiyun struct bnx2x_fastpath *fp, u16 index)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
803*4882a593Smuzhiyun struct page *page = sw_buf->page;
804*4882a593Smuzhiyun struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Skip "next page" elements */
807*4882a593Smuzhiyun if (!page)
808*4882a593Smuzhiyun return;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Since many fragments can share the same page, make sure to
811*4882a593Smuzhiyun * only unmap and free the page once.
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
814*4882a593Smuzhiyun SGE_PAGE_SIZE, DMA_FROM_DEVICE);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun put_page(page);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun sw_buf->page = NULL;
819*4882a593Smuzhiyun sge->addr_hi = 0;
820*4882a593Smuzhiyun sge->addr_lo = 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
bnx2x_del_all_napi_cnic(struct bnx2x * bp)823*4882a593Smuzhiyun static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun int i;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun for_each_rx_queue_cnic(bp, i) {
828*4882a593Smuzhiyun __netif_napi_del(&bnx2x_fp(bp, i, napi));
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun synchronize_net();
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
bnx2x_del_all_napi(struct bnx2x * bp)833*4882a593Smuzhiyun static inline void bnx2x_del_all_napi(struct bnx2x *bp)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun int i;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun for_each_eth_queue(bp, i) {
838*4882a593Smuzhiyun __netif_napi_del(&bnx2x_fp(bp, i, napi));
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun synchronize_net();
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun int bnx2x_set_int_mode(struct bnx2x *bp);
844*4882a593Smuzhiyun
bnx2x_disable_msi(struct bnx2x * bp)845*4882a593Smuzhiyun static inline void bnx2x_disable_msi(struct bnx2x *bp)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun if (bp->flags & USING_MSIX_FLAG) {
848*4882a593Smuzhiyun pci_disable_msix(bp->pdev);
849*4882a593Smuzhiyun bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
850*4882a593Smuzhiyun } else if (bp->flags & USING_MSI_FLAG) {
851*4882a593Smuzhiyun pci_disable_msi(bp->pdev);
852*4882a593Smuzhiyun bp->flags &= ~USING_MSI_FLAG;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath * fp)856*4882a593Smuzhiyun static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun int i, j;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
861*4882a593Smuzhiyun int idx = RX_SGE_CNT * i - 1;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun for (j = 0; j < 2; j++) {
864*4882a593Smuzhiyun BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
865*4882a593Smuzhiyun idx--;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath * fp)870*4882a593Smuzhiyun static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
873*4882a593Smuzhiyun memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Clear the two last indices in the page to 1:
876*4882a593Smuzhiyun these are the indices that correspond to the "next" element,
877*4882a593Smuzhiyun hence will never be indicated and should be removed from
878*4882a593Smuzhiyun the calculations. */
879*4882a593Smuzhiyun bnx2x_clear_sge_mask_next_elems(fp);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* note that we are not allocating a new buffer,
883*4882a593Smuzhiyun * we are just moving one from cons to prod
884*4882a593Smuzhiyun * we are not creating a new mapping,
885*4882a593Smuzhiyun * so there is no need to check for dma_mapping_error().
886*4882a593Smuzhiyun */
bnx2x_reuse_rx_data(struct bnx2x_fastpath * fp,u16 cons,u16 prod)887*4882a593Smuzhiyun static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
888*4882a593Smuzhiyun u16 cons, u16 prod)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
891*4882a593Smuzhiyun struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
892*4882a593Smuzhiyun struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
893*4882a593Smuzhiyun struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun dma_unmap_addr_set(prod_rx_buf, mapping,
896*4882a593Smuzhiyun dma_unmap_addr(cons_rx_buf, mapping));
897*4882a593Smuzhiyun prod_rx_buf->data = cons_rx_buf->data;
898*4882a593Smuzhiyun *prod_bd = *cons_bd;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /************************* Init ******************************************/
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* returns func by VN for current port */
func_by_vn(struct bnx2x * bp,int vn)904*4882a593Smuzhiyun static inline int func_by_vn(struct bnx2x *bp, int vn)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun return 2 * vn + BP_PORT(bp);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
bnx2x_config_rss_eth(struct bnx2x * bp,bool config_hash)909*4882a593Smuzhiyun static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun return bnx2x_rss(bp, &bp->rss_conf_obj, config_hash, true);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /**
915*4882a593Smuzhiyun * bnx2x_func_start - init function
916*4882a593Smuzhiyun *
917*4882a593Smuzhiyun * @bp: driver handle
918*4882a593Smuzhiyun *
919*4882a593Smuzhiyun * Must be called before sending CLIENT_SETUP for the first client.
920*4882a593Smuzhiyun */
bnx2x_func_start(struct bnx2x * bp)921*4882a593Smuzhiyun static inline int bnx2x_func_start(struct bnx2x *bp)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun struct bnx2x_func_state_params func_params = {NULL};
924*4882a593Smuzhiyun struct bnx2x_func_start_params *start_params =
925*4882a593Smuzhiyun &func_params.params.start;
926*4882a593Smuzhiyun u16 port;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* Prepare parameters for function state transitions */
929*4882a593Smuzhiyun __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun func_params.f_obj = &bp->func_obj;
932*4882a593Smuzhiyun func_params.cmd = BNX2X_F_CMD_START;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Function parameters */
935*4882a593Smuzhiyun start_params->mf_mode = bp->mf_mode;
936*4882a593Smuzhiyun start_params->sd_vlan_tag = bp->mf_ov;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* Configure Ethertype for BD mode */
939*4882a593Smuzhiyun if (IS_MF_BD(bp)) {
940*4882a593Smuzhiyun DP(NETIF_MSG_IFUP, "Configuring ethertype 0x88a8 for BD\n");
941*4882a593Smuzhiyun start_params->sd_vlan_eth_type = ETH_P_8021AD;
942*4882a593Smuzhiyun REG_WR(bp, PRS_REG_VLAN_TYPE_0, ETH_P_8021AD);
943*4882a593Smuzhiyun REG_WR(bp, PBF_REG_VLAN_TYPE_0, ETH_P_8021AD);
944*4882a593Smuzhiyun REG_WR(bp, NIG_REG_LLH_E1HOV_TYPE_1, ETH_P_8021AD);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun bnx2x_get_c2s_mapping(bp, start_params->c2s_pri,
947*4882a593Smuzhiyun &start_params->c2s_pri_default);
948*4882a593Smuzhiyun start_params->c2s_pri_valid = 1;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun DP(NETIF_MSG_IFUP,
951*4882a593Smuzhiyun "Inner-to-Outer priority: %02x %02x %02x %02x %02x %02x %02x %02x [Default %02x]\n",
952*4882a593Smuzhiyun start_params->c2s_pri[0], start_params->c2s_pri[1],
953*4882a593Smuzhiyun start_params->c2s_pri[2], start_params->c2s_pri[3],
954*4882a593Smuzhiyun start_params->c2s_pri[4], start_params->c2s_pri[5],
955*4882a593Smuzhiyun start_params->c2s_pri[6], start_params->c2s_pri[7],
956*4882a593Smuzhiyun start_params->c2s_pri_default);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
960*4882a593Smuzhiyun start_params->network_cos_mode = STATIC_COS;
961*4882a593Smuzhiyun else /* CHIP_IS_E1X */
962*4882a593Smuzhiyun start_params->network_cos_mode = FW_WRR;
963*4882a593Smuzhiyun if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN]) {
964*4882a593Smuzhiyun port = bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN];
965*4882a593Smuzhiyun start_params->vxlan_dst_port = port;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE]) {
968*4882a593Smuzhiyun port = bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE];
969*4882a593Smuzhiyun start_params->geneve_dst_port = port;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun start_params->inner_rss = 1;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
975*4882a593Smuzhiyun start_params->class_fail_ethtype = ETH_P_FIP;
976*4882a593Smuzhiyun start_params->class_fail = 1;
977*4882a593Smuzhiyun start_params->no_added_tags = 1;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun return bnx2x_func_state_change(bp, &func_params);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /**
984*4882a593Smuzhiyun * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
985*4882a593Smuzhiyun *
986*4882a593Smuzhiyun * @fw_hi: pointer to upper part
987*4882a593Smuzhiyun * @fw_mid: pointer to middle part
988*4882a593Smuzhiyun * @fw_lo: pointer to lower part
989*4882a593Smuzhiyun * @mac: pointer to MAC address
990*4882a593Smuzhiyun */
bnx2x_set_fw_mac_addr(__le16 * fw_hi,__le16 * fw_mid,__le16 * fw_lo,u8 * mac)991*4882a593Smuzhiyun static inline void bnx2x_set_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
992*4882a593Smuzhiyun __le16 *fw_lo, u8 *mac)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun ((u8 *)fw_hi)[0] = mac[1];
995*4882a593Smuzhiyun ((u8 *)fw_hi)[1] = mac[0];
996*4882a593Smuzhiyun ((u8 *)fw_mid)[0] = mac[3];
997*4882a593Smuzhiyun ((u8 *)fw_mid)[1] = mac[2];
998*4882a593Smuzhiyun ((u8 *)fw_lo)[0] = mac[5];
999*4882a593Smuzhiyun ((u8 *)fw_lo)[1] = mac[4];
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
bnx2x_free_rx_mem_pool(struct bnx2x * bp,struct bnx2x_alloc_pool * pool)1002*4882a593Smuzhiyun static inline void bnx2x_free_rx_mem_pool(struct bnx2x *bp,
1003*4882a593Smuzhiyun struct bnx2x_alloc_pool *pool)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun if (!pool->page)
1006*4882a593Smuzhiyun return;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun put_page(pool->page);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun pool->page = NULL;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
bnx2x_free_rx_sge_range(struct bnx2x * bp,struct bnx2x_fastpath * fp,int last)1013*4882a593Smuzhiyun static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1014*4882a593Smuzhiyun struct bnx2x_fastpath *fp, int last)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun int i;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (fp->mode == TPA_MODE_DISABLED)
1019*4882a593Smuzhiyun return;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun for (i = 0; i < last; i++)
1022*4882a593Smuzhiyun bnx2x_free_rx_sge(bp, fp, i);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun bnx2x_free_rx_mem_pool(bp, &fp->page_pool);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath * fp)1027*4882a593Smuzhiyun static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun int i;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun for (i = 1; i <= NUM_RX_RINGS; i++) {
1032*4882a593Smuzhiyun struct eth_rx_bd *rx_bd;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
1035*4882a593Smuzhiyun rx_bd->addr_hi =
1036*4882a593Smuzhiyun cpu_to_le32(U64_HI(fp->rx_desc_mapping +
1037*4882a593Smuzhiyun BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1038*4882a593Smuzhiyun rx_bd->addr_lo =
1039*4882a593Smuzhiyun cpu_to_le32(U64_LO(fp->rx_desc_mapping +
1040*4882a593Smuzhiyun BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* Statistics ID are global per chip/path, while Client IDs for E1x are per
1045*4882a593Smuzhiyun * port.
1046*4882a593Smuzhiyun */
bnx2x_stats_id(struct bnx2x_fastpath * fp)1047*4882a593Smuzhiyun static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct bnx2x *bp = fp->bp;
1050*4882a593Smuzhiyun if (!CHIP_IS_E1x(bp)) {
1051*4882a593Smuzhiyun /* there are special statistics counters for FCoE 136..140 */
1052*4882a593Smuzhiyun if (IS_FCOE_FP(fp))
1053*4882a593Smuzhiyun return bp->cnic_base_cl_id + (bp->pf_num >> 1);
1054*4882a593Smuzhiyun return fp->cl_id;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath * fp,bnx2x_obj_type obj_type)1059*4882a593Smuzhiyun static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
1060*4882a593Smuzhiyun bnx2x_obj_type obj_type)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct bnx2x *bp = fp->bp;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* Configure classification DBs */
1065*4882a593Smuzhiyun bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
1066*4882a593Smuzhiyun fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
1067*4882a593Smuzhiyun bnx2x_sp_mapping(bp, mac_rdata),
1068*4882a593Smuzhiyun BNX2X_FILTER_MAC_PENDING,
1069*4882a593Smuzhiyun &bp->sp_state, obj_type,
1070*4882a593Smuzhiyun &bp->macs_pool);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (!CHIP_IS_E1x(bp))
1073*4882a593Smuzhiyun bnx2x_init_vlan_obj(bp, &bnx2x_sp_obj(bp, fp).vlan_obj,
1074*4882a593Smuzhiyun fp->cl_id, fp->cid, BP_FUNC(bp),
1075*4882a593Smuzhiyun bnx2x_sp(bp, vlan_rdata),
1076*4882a593Smuzhiyun bnx2x_sp_mapping(bp, vlan_rdata),
1077*4882a593Smuzhiyun BNX2X_FILTER_VLAN_PENDING,
1078*4882a593Smuzhiyun &bp->sp_state, obj_type,
1079*4882a593Smuzhiyun &bp->vlans_pool);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /**
1083*4882a593Smuzhiyun * bnx2x_get_path_func_num - get number of active functions
1084*4882a593Smuzhiyun *
1085*4882a593Smuzhiyun * @bp: driver handle
1086*4882a593Smuzhiyun *
1087*4882a593Smuzhiyun * Calculates the number of active (not hidden) functions on the
1088*4882a593Smuzhiyun * current path.
1089*4882a593Smuzhiyun */
bnx2x_get_path_func_num(struct bnx2x * bp)1090*4882a593Smuzhiyun static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun u8 func_num = 0, i;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* 57710 has only one function per-port */
1095*4882a593Smuzhiyun if (CHIP_IS_E1(bp))
1096*4882a593Smuzhiyun return 1;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Calculate a number of functions enabled on the current
1099*4882a593Smuzhiyun * PATH/PORT.
1100*4882a593Smuzhiyun */
1101*4882a593Smuzhiyun if (CHIP_REV_IS_SLOW(bp)) {
1102*4882a593Smuzhiyun if (IS_MF(bp))
1103*4882a593Smuzhiyun func_num = 4;
1104*4882a593Smuzhiyun else
1105*4882a593Smuzhiyun func_num = 2;
1106*4882a593Smuzhiyun } else {
1107*4882a593Smuzhiyun for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
1108*4882a593Smuzhiyun u32 func_config =
1109*4882a593Smuzhiyun MF_CFG_RD(bp,
1110*4882a593Smuzhiyun func_mf_config[BP_PATH(bp) + 2 * i].
1111*4882a593Smuzhiyun config);
1112*4882a593Smuzhiyun func_num +=
1113*4882a593Smuzhiyun ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun WARN_ON(!func_num);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun return func_num;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
bnx2x_init_bp_objs(struct bnx2x * bp)1122*4882a593Smuzhiyun static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun /* RX_MODE controlling object */
1125*4882a593Smuzhiyun bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* multicast configuration controlling object */
1128*4882a593Smuzhiyun bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
1129*4882a593Smuzhiyun BP_FUNC(bp), BP_FUNC(bp),
1130*4882a593Smuzhiyun bnx2x_sp(bp, mcast_rdata),
1131*4882a593Smuzhiyun bnx2x_sp_mapping(bp, mcast_rdata),
1132*4882a593Smuzhiyun BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
1133*4882a593Smuzhiyun BNX2X_OBJ_TYPE_RX);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun /* Setup CAM credit pools */
1136*4882a593Smuzhiyun bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
1137*4882a593Smuzhiyun bnx2x_get_path_func_num(bp));
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_FUNC(bp),
1140*4882a593Smuzhiyun bnx2x_get_path_func_num(bp));
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* RSS configuration object */
1143*4882a593Smuzhiyun bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
1144*4882a593Smuzhiyun bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
1145*4882a593Smuzhiyun bnx2x_sp(bp, rss_rdata),
1146*4882a593Smuzhiyun bnx2x_sp_mapping(bp, rss_rdata),
1147*4882a593Smuzhiyun BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
1148*4882a593Smuzhiyun BNX2X_OBJ_TYPE_RX);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun bp->vlan_credit = PF_VLAN_CREDIT_E2(bp, bnx2x_get_path_func_num(bp));
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
bnx2x_fp_qzone_id(struct bnx2x_fastpath * fp)1153*4882a593Smuzhiyun static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun if (CHIP_IS_E1x(fp->bp))
1156*4882a593Smuzhiyun return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
1157*4882a593Smuzhiyun else
1158*4882a593Smuzhiyun return fp->cl_id;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
bnx2x_init_txdata(struct bnx2x * bp,struct bnx2x_fp_txdata * txdata,u32 cid,int txq_index,__le16 * tx_cons_sb,struct bnx2x_fastpath * fp)1161*4882a593Smuzhiyun static inline void bnx2x_init_txdata(struct bnx2x *bp,
1162*4882a593Smuzhiyun struct bnx2x_fp_txdata *txdata, u32 cid,
1163*4882a593Smuzhiyun int txq_index, __le16 *tx_cons_sb,
1164*4882a593Smuzhiyun struct bnx2x_fastpath *fp)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun txdata->cid = cid;
1167*4882a593Smuzhiyun txdata->txq_index = txq_index;
1168*4882a593Smuzhiyun txdata->tx_cons_sb = tx_cons_sb;
1169*4882a593Smuzhiyun txdata->parent_fp = fp;
1170*4882a593Smuzhiyun txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
1173*4882a593Smuzhiyun txdata->cid, txdata->txq_index);
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
bnx2x_cnic_eth_cl_id(struct bnx2x * bp,u8 cl_idx)1176*4882a593Smuzhiyun static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun return bp->cnic_base_cl_id + cl_idx +
1179*4882a593Smuzhiyun (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
bnx2x_cnic_fw_sb_id(struct bnx2x * bp)1182*4882a593Smuzhiyun static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun /* the 'first' id is allocated for the cnic */
1185*4882a593Smuzhiyun return bp->base_fw_ndsb;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
bnx2x_cnic_igu_sb_id(struct bnx2x * bp)1188*4882a593Smuzhiyun static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun return bp->igu_base_sb;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
bnx2x_clean_tx_queue(struct bnx2x * bp,struct bnx2x_fp_txdata * txdata)1193*4882a593Smuzhiyun static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
1194*4882a593Smuzhiyun struct bnx2x_fp_txdata *txdata)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun int cnt = 1000;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun while (bnx2x_has_tx_work_unload(txdata)) {
1199*4882a593Smuzhiyun if (!cnt) {
1200*4882a593Smuzhiyun BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
1201*4882a593Smuzhiyun txdata->txq_index, txdata->tx_pkt_prod,
1202*4882a593Smuzhiyun txdata->tx_pkt_cons);
1203*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
1204*4882a593Smuzhiyun bnx2x_panic();
1205*4882a593Smuzhiyun return -EBUSY;
1206*4882a593Smuzhiyun #else
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun #endif
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun cnt--;
1211*4882a593Smuzhiyun usleep_range(1000, 2000);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
1218*4882a593Smuzhiyun
__storm_memset_struct(struct bnx2x * bp,u32 addr,size_t size,u32 * data)1219*4882a593Smuzhiyun static inline void __storm_memset_struct(struct bnx2x *bp,
1220*4882a593Smuzhiyun u32 addr, size_t size, u32 *data)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun int i;
1223*4882a593Smuzhiyun for (i = 0; i < size/4; i++)
1224*4882a593Smuzhiyun REG_WR(bp, addr + (i * 4), data[i]);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /**
1228*4882a593Smuzhiyun * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
1229*4882a593Smuzhiyun *
1230*4882a593Smuzhiyun * @bp: driver handle
1231*4882a593Smuzhiyun * @mask: bits that need to be cleared
1232*4882a593Smuzhiyun */
bnx2x_wait_sp_comp(struct bnx2x * bp,unsigned long mask)1233*4882a593Smuzhiyun static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun int tout = 5000; /* Wait for 5 secs tops */
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun while (tout--) {
1238*4882a593Smuzhiyun smp_mb();
1239*4882a593Smuzhiyun netif_addr_lock_bh(bp->dev);
1240*4882a593Smuzhiyun if (!(bp->sp_state & mask)) {
1241*4882a593Smuzhiyun netif_addr_unlock_bh(bp->dev);
1242*4882a593Smuzhiyun return true;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun netif_addr_unlock_bh(bp->dev);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun usleep_range(1000, 2000);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun smp_mb();
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun netif_addr_lock_bh(bp->dev);
1252*4882a593Smuzhiyun if (bp->sp_state & mask) {
1253*4882a593Smuzhiyun BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
1254*4882a593Smuzhiyun bp->sp_state, mask);
1255*4882a593Smuzhiyun netif_addr_unlock_bh(bp->dev);
1256*4882a593Smuzhiyun return false;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun netif_addr_unlock_bh(bp->dev);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun return true;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /**
1264*4882a593Smuzhiyun * bnx2x_set_ctx_validation - set CDU context validation values
1265*4882a593Smuzhiyun *
1266*4882a593Smuzhiyun * @bp: driver handle
1267*4882a593Smuzhiyun * @cxt: context of the connection on the host memory
1268*4882a593Smuzhiyun * @cid: SW CID of the connection to be configured
1269*4882a593Smuzhiyun */
1270*4882a593Smuzhiyun void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
1271*4882a593Smuzhiyun u32 cid);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
1274*4882a593Smuzhiyun u8 sb_index, u8 disable, u16 usec);
1275*4882a593Smuzhiyun void bnx2x_acquire_phy_lock(struct bnx2x *bp);
1276*4882a593Smuzhiyun void bnx2x_release_phy_lock(struct bnx2x *bp);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /**
1279*4882a593Smuzhiyun * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
1280*4882a593Smuzhiyun *
1281*4882a593Smuzhiyun * @bp: driver handle
1282*4882a593Smuzhiyun * @mf_cfg: MF configuration
1283*4882a593Smuzhiyun *
1284*4882a593Smuzhiyun */
bnx2x_extract_max_cfg(struct bnx2x * bp,u32 mf_cfg)1285*4882a593Smuzhiyun static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1288*4882a593Smuzhiyun FUNC_MF_CFG_MAX_BW_SHIFT;
1289*4882a593Smuzhiyun if (!max_cfg) {
1290*4882a593Smuzhiyun DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
1291*4882a593Smuzhiyun "Max BW configured to 0 - using 100 instead\n");
1292*4882a593Smuzhiyun max_cfg = 100;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun return max_cfg;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* checks if HW supports GRO for given MTU */
bnx2x_mtu_allows_gro(int mtu)1298*4882a593Smuzhiyun static inline bool bnx2x_mtu_allows_gro(int mtu)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun /* gro frags per page */
1301*4882a593Smuzhiyun int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /*
1304*4882a593Smuzhiyun * 1. Number of frags should not grow above MAX_SKB_FRAGS
1305*4882a593Smuzhiyun * 2. Frag must fit the page
1306*4882a593Smuzhiyun */
1307*4882a593Smuzhiyun return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /**
1311*4882a593Smuzhiyun * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
1312*4882a593Smuzhiyun *
1313*4882a593Smuzhiyun * @bp: driver handle
1314*4882a593Smuzhiyun *
1315*4882a593Smuzhiyun */
1316*4882a593Smuzhiyun void bnx2x_get_iscsi_info(struct bnx2x *bp);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /**
1319*4882a593Smuzhiyun * bnx2x_link_sync_notify - send notification to other functions.
1320*4882a593Smuzhiyun *
1321*4882a593Smuzhiyun * @bp: driver handle
1322*4882a593Smuzhiyun *
1323*4882a593Smuzhiyun */
bnx2x_link_sync_notify(struct bnx2x * bp)1324*4882a593Smuzhiyun static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun int func;
1327*4882a593Smuzhiyun int vn;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /* Set the attention towards other drivers on the same port */
1330*4882a593Smuzhiyun for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
1331*4882a593Smuzhiyun if (vn == BP_VN(bp))
1332*4882a593Smuzhiyun continue;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun func = func_by_vn(bp, vn);
1335*4882a593Smuzhiyun REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1336*4882a593Smuzhiyun (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /**
1341*4882a593Smuzhiyun * bnx2x_update_drv_flags - update flags in shmem
1342*4882a593Smuzhiyun *
1343*4882a593Smuzhiyun * @bp: driver handle
1344*4882a593Smuzhiyun * @flags: flags to update
1345*4882a593Smuzhiyun * @set: set or clear
1346*4882a593Smuzhiyun *
1347*4882a593Smuzhiyun */
bnx2x_update_drv_flags(struct bnx2x * bp,u32 flags,u32 set)1348*4882a593Smuzhiyun static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun if (SHMEM2_HAS(bp, drv_flags)) {
1351*4882a593Smuzhiyun u32 drv_flags;
1352*4882a593Smuzhiyun bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
1353*4882a593Smuzhiyun drv_flags = SHMEM2_RD(bp, drv_flags);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun if (set)
1356*4882a593Smuzhiyun SET_FLAGS(drv_flags, flags);
1357*4882a593Smuzhiyun else
1358*4882a593Smuzhiyun RESET_FLAGS(drv_flags, flags);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun SHMEM2_WR(bp, drv_flags, drv_flags);
1361*4882a593Smuzhiyun DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
1362*4882a593Smuzhiyun bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /**
1369*4882a593Smuzhiyun * bnx2x_fill_fw_str - Fill buffer with FW version string
1370*4882a593Smuzhiyun *
1371*4882a593Smuzhiyun * @bp: driver handle
1372*4882a593Smuzhiyun * @buf: character buffer to fill with the fw name
1373*4882a593Smuzhiyun * @buf_len: length of the above buffer
1374*4882a593Smuzhiyun *
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun int bnx2x_drain_tx_queues(struct bnx2x *bp);
1379*4882a593Smuzhiyun void bnx2x_squeeze_objects(struct bnx2x *bp);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun void bnx2x_schedule_sp_rtnl(struct bnx2x*, enum sp_rtnl_flag,
1382*4882a593Smuzhiyun u32 verbose);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /**
1385*4882a593Smuzhiyun * bnx2x_set_os_driver_state - write driver state for management FW usage
1386*4882a593Smuzhiyun *
1387*4882a593Smuzhiyun * @bp: driver handle
1388*4882a593Smuzhiyun * @state: OS_DRIVER_STATE_* value reflecting current driver state
1389*4882a593Smuzhiyun */
1390*4882a593Smuzhiyun void bnx2x_set_os_driver_state(struct bnx2x *bp, u32 state);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /**
1393*4882a593Smuzhiyun * bnx2x_nvram_read - reads data from nvram [might sleep]
1394*4882a593Smuzhiyun *
1395*4882a593Smuzhiyun * @bp: driver handle
1396*4882a593Smuzhiyun * @offset: byte offset in nvram
1397*4882a593Smuzhiyun * @ret_buf: pointer to buffer where data is to be stored
1398*4882a593Smuzhiyun * @buf_size: Length of 'ret_buf' in bytes
1399*4882a593Smuzhiyun */
1400*4882a593Smuzhiyun int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1401*4882a593Smuzhiyun int buf_size);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun #endif /* BNX2X_CMN_H */
1404