1*4882a593Smuzhiyun /* bnx2x.h: QLogic Everest network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2007-2013 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2014 QLogic Corporation
5*4882a593Smuzhiyun * All rights reserved
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
8*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
9*4882a593Smuzhiyun * the Free Software Foundation.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
12*4882a593Smuzhiyun * Written by: Eliezer Tamir
13*4882a593Smuzhiyun * Based on code from Michael Chan's bnx2 driver
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #ifndef BNX2X_H
17*4882a593Smuzhiyun #define BNX2X_H
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/netdevice.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <linux/pci_regs.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
26*4882a593Smuzhiyun #include <linux/net_tstamp.h>
27*4882a593Smuzhiyun #include <linux/timecounter.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* compilation time flags */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* define this to make the driver freeze on error to allow getting debug info
32*4882a593Smuzhiyun * (you will need to reboot afterwards) */
33*4882a593Smuzhiyun /* #define BNX2X_STOP_ON_ERROR */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* FIXME: Delete the DRV_MODULE_VERSION below, but please be warned
36*4882a593Smuzhiyun * that it is not an easy task because such change has all chances
37*4882a593Smuzhiyun * to break this driver due to amount of abuse of in-kernel interfaces
38*4882a593Smuzhiyun * between modules and FW.
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * DO NOT UPDATE DRV_MODULE_VERSION below.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun #define DRV_MODULE_VERSION "1.713.36-0"
43*4882a593Smuzhiyun #define BNX2X_BC_VER 0x040200
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #if defined(CONFIG_DCB)
46*4882a593Smuzhiyun #define BCM_DCBNL
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "bnx2x_hsi.h"
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "../cnic_if.h"
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #include <linux/mdio.h>
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #include "bnx2x_reg.h"
58*4882a593Smuzhiyun #include "bnx2x_fw_defs.h"
59*4882a593Smuzhiyun #include "bnx2x_mfw_req.h"
60*4882a593Smuzhiyun #include "bnx2x_link.h"
61*4882a593Smuzhiyun #include "bnx2x_sp.h"
62*4882a593Smuzhiyun #include "bnx2x_dcb.h"
63*4882a593Smuzhiyun #include "bnx2x_stats.h"
64*4882a593Smuzhiyun #include "bnx2x_vfpf.h"
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun enum bnx2x_int_mode {
67*4882a593Smuzhiyun BNX2X_INT_MODE_MSIX,
68*4882a593Smuzhiyun BNX2X_INT_MODE_INTX,
69*4882a593Smuzhiyun BNX2X_INT_MODE_MSI
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* error/debug prints */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define DRV_MODULE_NAME "bnx2x"
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* for messages that are currently off */
77*4882a593Smuzhiyun #define BNX2X_MSG_OFF 0x0
78*4882a593Smuzhiyun #define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
79*4882a593Smuzhiyun #define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
80*4882a593Smuzhiyun #define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
81*4882a593Smuzhiyun #define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
82*4882a593Smuzhiyun #define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
83*4882a593Smuzhiyun #define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
84*4882a593Smuzhiyun #define BNX2X_MSG_IOV 0x0800000
85*4882a593Smuzhiyun #define BNX2X_MSG_PTP 0x1000000
86*4882a593Smuzhiyun #define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
87*4882a593Smuzhiyun #define BNX2X_MSG_ETHTOOL 0x4000000
88*4882a593Smuzhiyun #define BNX2X_MSG_DCB 0x8000000
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* regular debug print */
91*4882a593Smuzhiyun #define DP_INNER(fmt, ...) \
92*4882a593Smuzhiyun pr_notice("[%s:%d(%s)]" fmt, \
93*4882a593Smuzhiyun __func__, __LINE__, \
94*4882a593Smuzhiyun bp->dev ? (bp->dev->name) : "?", \
95*4882a593Smuzhiyun ##__VA_ARGS__);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define DP(__mask, fmt, ...) \
98*4882a593Smuzhiyun do { \
99*4882a593Smuzhiyun if (unlikely(bp->msg_enable & (__mask))) \
100*4882a593Smuzhiyun DP_INNER(fmt, ##__VA_ARGS__); \
101*4882a593Smuzhiyun } while (0)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define DP_AND(__mask, fmt, ...) \
104*4882a593Smuzhiyun do { \
105*4882a593Smuzhiyun if (unlikely((bp->msg_enable & (__mask)) == __mask)) \
106*4882a593Smuzhiyun DP_INNER(fmt, ##__VA_ARGS__); \
107*4882a593Smuzhiyun } while (0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define DP_CONT(__mask, fmt, ...) \
110*4882a593Smuzhiyun do { \
111*4882a593Smuzhiyun if (unlikely(bp->msg_enable & (__mask))) \
112*4882a593Smuzhiyun pr_cont(fmt, ##__VA_ARGS__); \
113*4882a593Smuzhiyun } while (0)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* errors debug print */
116*4882a593Smuzhiyun #define BNX2X_DBG_ERR(fmt, ...) \
117*4882a593Smuzhiyun do { \
118*4882a593Smuzhiyun if (unlikely(netif_msg_probe(bp))) \
119*4882a593Smuzhiyun pr_err("[%s:%d(%s)]" fmt, \
120*4882a593Smuzhiyun __func__, __LINE__, \
121*4882a593Smuzhiyun bp->dev ? (bp->dev->name) : "?", \
122*4882a593Smuzhiyun ##__VA_ARGS__); \
123*4882a593Smuzhiyun } while (0)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* for errors (never masked) */
126*4882a593Smuzhiyun #define BNX2X_ERR(fmt, ...) \
127*4882a593Smuzhiyun do { \
128*4882a593Smuzhiyun pr_err("[%s:%d(%s)]" fmt, \
129*4882a593Smuzhiyun __func__, __LINE__, \
130*4882a593Smuzhiyun bp->dev ? (bp->dev->name) : "?", \
131*4882a593Smuzhiyun ##__VA_ARGS__); \
132*4882a593Smuzhiyun } while (0)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define BNX2X_ERROR(fmt, ...) \
135*4882a593Smuzhiyun pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* before we have a dev->name use dev_info() */
138*4882a593Smuzhiyun #define BNX2X_DEV_INFO(fmt, ...) \
139*4882a593Smuzhiyun do { \
140*4882a593Smuzhiyun if (unlikely(netif_msg_probe(bp))) \
141*4882a593Smuzhiyun dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
142*4882a593Smuzhiyun } while (0)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Error handling */
145*4882a593Smuzhiyun void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
146*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
147*4882a593Smuzhiyun #define bnx2x_panic() \
148*4882a593Smuzhiyun do { \
149*4882a593Smuzhiyun bp->panic = 1; \
150*4882a593Smuzhiyun BNX2X_ERR("driver assert\n"); \
151*4882a593Smuzhiyun bnx2x_panic_dump(bp, true); \
152*4882a593Smuzhiyun } while (0)
153*4882a593Smuzhiyun #else
154*4882a593Smuzhiyun #define bnx2x_panic() \
155*4882a593Smuzhiyun do { \
156*4882a593Smuzhiyun bp->panic = 1; \
157*4882a593Smuzhiyun BNX2X_ERR("driver assert\n"); \
158*4882a593Smuzhiyun bnx2x_panic_dump(bp, false); \
159*4882a593Smuzhiyun } while (0)
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define bnx2x_mc_addr(ha) ((ha)->addr)
163*4882a593Smuzhiyun #define bnx2x_uc_addr(ha) ((ha)->addr)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff))
166*4882a593Smuzhiyun #define U64_HI(x) ((u32)(((u64)(x)) >> 32))
167*4882a593Smuzhiyun #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define REG_ADDR(bp, offset) ((bp->regview) + (offset))
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
172*4882a593Smuzhiyun #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
173*4882a593Smuzhiyun #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define REG_WR_RELAXED(bp, offset, val) \
176*4882a593Smuzhiyun writel_relaxed((u32)val, REG_ADDR(bp, offset))
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define REG_WR16_RELAXED(bp, offset, val) \
179*4882a593Smuzhiyun writew_relaxed((u16)val, REG_ADDR(bp, offset))
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
182*4882a593Smuzhiyun #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
183*4882a593Smuzhiyun #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
186*4882a593Smuzhiyun #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define REG_RD_DMAE(bp, offset, valp, len32) \
189*4882a593Smuzhiyun do { \
190*4882a593Smuzhiyun bnx2x_read_dmae(bp, offset, len32);\
191*4882a593Smuzhiyun memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
192*4882a593Smuzhiyun } while (0)
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define REG_WR_DMAE(bp, offset, valp, len32) \
195*4882a593Smuzhiyun do { \
196*4882a593Smuzhiyun memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
197*4882a593Smuzhiyun bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
198*4882a593Smuzhiyun offset, len32); \
199*4882a593Smuzhiyun } while (0)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
202*4882a593Smuzhiyun REG_WR_DMAE(bp, offset, valp, len32)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
205*4882a593Smuzhiyun do { \
206*4882a593Smuzhiyun memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
207*4882a593Smuzhiyun bnx2x_write_big_buf_wb(bp, addr, len32); \
208*4882a593Smuzhiyun } while (0)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
211*4882a593Smuzhiyun offsetof(struct shmem_region, field))
212*4882a593Smuzhiyun #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
213*4882a593Smuzhiyun #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
216*4882a593Smuzhiyun offsetof(struct shmem2_region, field))
217*4882a593Smuzhiyun #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
218*4882a593Smuzhiyun #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
219*4882a593Smuzhiyun #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
220*4882a593Smuzhiyun offsetof(struct mf_cfg, field))
221*4882a593Smuzhiyun #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
222*4882a593Smuzhiyun offsetof(struct mf2_cfg, field))
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
225*4882a593Smuzhiyun #define MF_CFG_WR(bp, field, val) REG_WR(bp,\
226*4882a593Smuzhiyun MF_CFG_ADDR(bp, field), (val))
227*4882a593Smuzhiyun #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
230*4882a593Smuzhiyun (SHMEM2_RD((bp), size) > \
231*4882a593Smuzhiyun offsetof(struct shmem2_region, field)))
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
234*4882a593Smuzhiyun #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* SP SB indices */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* General SP events - stats query, cfc delete, etc */
239*4882a593Smuzhiyun #define HC_SP_INDEX_ETH_DEF_CONS 3
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* EQ completions */
242*4882a593Smuzhiyun #define HC_SP_INDEX_EQ_CONS 7
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* FCoE L2 connection completions */
245*4882a593Smuzhiyun #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
246*4882a593Smuzhiyun #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
247*4882a593Smuzhiyun /* iSCSI L2 */
248*4882a593Smuzhiyun #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
249*4882a593Smuzhiyun #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Special clients parameters */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* SB indices */
254*4882a593Smuzhiyun /* FCoE L2 */
255*4882a593Smuzhiyun #define BNX2X_FCOE_L2_RX_INDEX \
256*4882a593Smuzhiyun (&bp->def_status_blk->sp_sb.\
257*4882a593Smuzhiyun index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define BNX2X_FCOE_L2_TX_INDEX \
260*4882a593Smuzhiyun (&bp->def_status_blk->sp_sb.\
261*4882a593Smuzhiyun index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun * CIDs and CLIDs:
265*4882a593Smuzhiyun * CLIDs below is a CLID for func 0, then the CLID for other
266*4882a593Smuzhiyun * functions will be calculated by the formula:
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
269*4882a593Smuzhiyun *
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun enum {
272*4882a593Smuzhiyun BNX2X_ISCSI_ETH_CL_ID_IDX,
273*4882a593Smuzhiyun BNX2X_FCOE_ETH_CL_ID_IDX,
274*4882a593Smuzhiyun BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* use a value high enough to be above all the PFs, which has least significant
278*4882a593Smuzhiyun * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
279*4882a593Smuzhiyun * calculate doorbell address according to old doorbell configuration scheme
280*4882a593Smuzhiyun * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
281*4882a593Smuzhiyun * We must avoid coming up with cid 8 for iscsi since according to this method
282*4882a593Smuzhiyun * the designated UIO cid will come out 0 and it has a special handling for that
283*4882a593Smuzhiyun * case which doesn't suit us. Therefore will will cieling to closes cid which
284*4882a593Smuzhiyun * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define BNX2X_1st_NON_L2_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
288*4882a593Smuzhiyun (bp)->max_cos)
289*4882a593Smuzhiyun /* amount of cids traversed by UIO's DPM addition to doorbell */
290*4882a593Smuzhiyun #define UIO_DPM 8
291*4882a593Smuzhiyun /* roundup to DPM offset */
292*4882a593Smuzhiyun #define UIO_ROUNDUP(bp) (roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
293*4882a593Smuzhiyun UIO_DPM))
294*4882a593Smuzhiyun /* offset to nearest value which has lsb nibble matching DPM */
295*4882a593Smuzhiyun #define UIO_CID_OFFSET(bp) ((UIO_ROUNDUP(bp) + UIO_DPM) % \
296*4882a593Smuzhiyun (UIO_DPM * 2))
297*4882a593Smuzhiyun /* add offset to rounded-up cid to get a value which could be used with UIO */
298*4882a593Smuzhiyun #define UIO_DPM_ALIGN(bp) (UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
299*4882a593Smuzhiyun /* but wait - avoid UIO special case for cid 0 */
300*4882a593Smuzhiyun #define UIO_DPM_CID0_OFFSET(bp) ((UIO_DPM * 2) * \
301*4882a593Smuzhiyun (UIO_DPM_ALIGN(bp) == UIO_DPM))
302*4882a593Smuzhiyun /* Properly DPM aligned CID dajusted to cid 0 secal case */
303*4882a593Smuzhiyun #define BNX2X_CNIC_START_ETH_CID(bp) (UIO_DPM_ALIGN(bp) + \
304*4882a593Smuzhiyun (UIO_DPM_CID0_OFFSET(bp)))
305*4882a593Smuzhiyun /* how many cids were wasted - need this value for cid allocation */
306*4882a593Smuzhiyun #define UIO_CID_PAD(bp) (BNX2X_CNIC_START_ETH_CID(bp) - \
307*4882a593Smuzhiyun BNX2X_1st_NON_L2_ETH_CID(bp))
308*4882a593Smuzhiyun /* iSCSI L2 */
309*4882a593Smuzhiyun #define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
310*4882a593Smuzhiyun /* FCoE L2 */
311*4882a593Smuzhiyun #define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define CNIC_SUPPORT(bp) ((bp)->cnic_support)
314*4882a593Smuzhiyun #define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
315*4882a593Smuzhiyun #define CNIC_LOADED(bp) ((bp)->cnic_loaded)
316*4882a593Smuzhiyun #define FCOE_INIT(bp) ((bp)->fcoe_init)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
319*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define SM_RX_ID 0
322*4882a593Smuzhiyun #define SM_TX_ID 1
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* defines for multiple tx priority indices */
325*4882a593Smuzhiyun #define FIRST_TX_ONLY_COS_INDEX 1
326*4882a593Smuzhiyun #define FIRST_TX_COS_INDEX 0
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* rules for calculating the cids of tx-only connections */
329*4882a593Smuzhiyun #define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
330*4882a593Smuzhiyun #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
331*4882a593Smuzhiyun (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* fp index inside class of service range */
334*4882a593Smuzhiyun #define FP_COS_TO_TXQ(fp, cos, bp) \
335*4882a593Smuzhiyun ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Indexes for transmission queues array:
338*4882a593Smuzhiyun * txdata for RSS i CoS j is at location i + (j * num of RSS)
339*4882a593Smuzhiyun * txdata for FCoE (if exist) is at location max cos * num of RSS
340*4882a593Smuzhiyun * txdata for FWD (if exist) is one location after FCoE
341*4882a593Smuzhiyun * txdata for OOO (if exist) is one location after FWD
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun enum {
344*4882a593Smuzhiyun FCOE_TXQ_IDX_OFFSET,
345*4882a593Smuzhiyun FWD_TXQ_IDX_OFFSET,
346*4882a593Smuzhiyun OOO_TXQ_IDX_OFFSET,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun #define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
349*4882a593Smuzhiyun #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* fast path */
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * This driver uses new build_skb() API :
354*4882a593Smuzhiyun * RX ring buffer contains pointer to kmalloc() data only,
355*4882a593Smuzhiyun * skb are built only after Hardware filled the frame.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun struct sw_rx_bd {
358*4882a593Smuzhiyun u8 *data;
359*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun struct sw_tx_bd {
363*4882a593Smuzhiyun struct sk_buff *skb;
364*4882a593Smuzhiyun u16 first_bd;
365*4882a593Smuzhiyun u8 flags;
366*4882a593Smuzhiyun /* Set on the first BD descriptor when there is a split BD */
367*4882a593Smuzhiyun #define BNX2X_TSO_SPLIT_BD (1<<0)
368*4882a593Smuzhiyun #define BNX2X_HAS_SECOND_PBD (1<<1)
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct sw_rx_page {
372*4882a593Smuzhiyun struct page *page;
373*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
374*4882a593Smuzhiyun unsigned int offset;
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun union db_prod {
378*4882a593Smuzhiyun struct doorbell_set_prod data;
379*4882a593Smuzhiyun u32 raw;
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* dropless fc FW/HW related params */
383*4882a593Smuzhiyun #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
384*4882a593Smuzhiyun #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
385*4882a593Smuzhiyun ETH_MAX_AGGREGATION_QUEUES_E1 :\
386*4882a593Smuzhiyun ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
387*4882a593Smuzhiyun #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
388*4882a593Smuzhiyun #define FW_PREFETCH_CNT 16
389*4882a593Smuzhiyun #define DROPLESS_FC_HEADROOM 100
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* MC hsi */
392*4882a593Smuzhiyun #define BCM_PAGE_SHIFT 12
393*4882a593Smuzhiyun #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
394*4882a593Smuzhiyun #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
395*4882a593Smuzhiyun #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define PAGES_PER_SGE_SHIFT 0
398*4882a593Smuzhiyun #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
399*4882a593Smuzhiyun #define SGE_PAGE_SHIFT 12
400*4882a593Smuzhiyun #define SGE_PAGE_SIZE (1 << SGE_PAGE_SHIFT)
401*4882a593Smuzhiyun #define SGE_PAGE_MASK (~(SGE_PAGE_SIZE - 1))
402*4882a593Smuzhiyun #define SGE_PAGE_ALIGN(addr) (((addr) + SGE_PAGE_SIZE - 1) & SGE_PAGE_MASK)
403*4882a593Smuzhiyun #define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
404*4882a593Smuzhiyun #define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
405*4882a593Smuzhiyun SGE_PAGES), 0xffff)
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* SGE ring related macros */
408*4882a593Smuzhiyun #define NUM_RX_SGE_PAGES 2
409*4882a593Smuzhiyun #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
410*4882a593Smuzhiyun #define NEXT_PAGE_SGE_DESC_CNT 2
411*4882a593Smuzhiyun #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
412*4882a593Smuzhiyun /* RX_SGE_CNT is promised to be a power of 2 */
413*4882a593Smuzhiyun #define RX_SGE_MASK (RX_SGE_CNT - 1)
414*4882a593Smuzhiyun #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
415*4882a593Smuzhiyun #define MAX_RX_SGE (NUM_RX_SGE - 1)
416*4882a593Smuzhiyun #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
417*4882a593Smuzhiyun (MAX_RX_SGE_CNT - 1)) ? \
418*4882a593Smuzhiyun (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
419*4882a593Smuzhiyun (x) + 1)
420*4882a593Smuzhiyun #define RX_SGE(x) ((x) & MAX_RX_SGE)
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun * Number of required SGEs is the sum of two:
424*4882a593Smuzhiyun * 1. Number of possible opened aggregations (next packet for
425*4882a593Smuzhiyun * these aggregations will probably consume SGE immediately)
426*4882a593Smuzhiyun * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
427*4882a593Smuzhiyun * after placement on BD for new TPA aggregation)
428*4882a593Smuzhiyun *
429*4882a593Smuzhiyun * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
430*4882a593Smuzhiyun */
431*4882a593Smuzhiyun #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
432*4882a593Smuzhiyun (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
433*4882a593Smuzhiyun #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
434*4882a593Smuzhiyun MAX_RX_SGE_CNT)
435*4882a593Smuzhiyun #define SGE_TH_LO(bp) (NUM_SGE_REQ + \
436*4882a593Smuzhiyun NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
437*4882a593Smuzhiyun #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Manipulate a bit vector defined as an array of u64 */
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Number of bits in one sge_mask array element */
442*4882a593Smuzhiyun #define BIT_VEC64_ELEM_SZ 64
443*4882a593Smuzhiyun #define BIT_VEC64_ELEM_SHIFT 6
444*4882a593Smuzhiyun #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #define __BIT_VEC64_SET_BIT(el, bit) \
447*4882a593Smuzhiyun do { \
448*4882a593Smuzhiyun el = ((el) | ((u64)0x1 << (bit))); \
449*4882a593Smuzhiyun } while (0)
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define __BIT_VEC64_CLEAR_BIT(el, bit) \
452*4882a593Smuzhiyun do { \
453*4882a593Smuzhiyun el = ((el) & (~((u64)0x1 << (bit)))); \
454*4882a593Smuzhiyun } while (0)
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #define BIT_VEC64_SET_BIT(vec64, idx) \
457*4882a593Smuzhiyun __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
458*4882a593Smuzhiyun (idx) & BIT_VEC64_ELEM_MASK)
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
461*4882a593Smuzhiyun __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
462*4882a593Smuzhiyun (idx) & BIT_VEC64_ELEM_MASK)
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #define BIT_VEC64_TEST_BIT(vec64, idx) \
465*4882a593Smuzhiyun (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
466*4882a593Smuzhiyun ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Creates a bitmask of all ones in less significant bits.
469*4882a593Smuzhiyun idx - index of the most significant bit in the created mask */
470*4882a593Smuzhiyun #define BIT_VEC64_ONES_MASK(idx) \
471*4882a593Smuzhiyun (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
472*4882a593Smuzhiyun #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /*******************************************************/
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Number of u64 elements in SGE mask array */
477*4882a593Smuzhiyun #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
478*4882a593Smuzhiyun #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
479*4882a593Smuzhiyun #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun union host_hc_status_block {
482*4882a593Smuzhiyun /* pointer to fp status block e1x */
483*4882a593Smuzhiyun struct host_hc_status_block_e1x *e1x_sb;
484*4882a593Smuzhiyun /* pointer to fp status block e2 */
485*4882a593Smuzhiyun struct host_hc_status_block_e2 *e2_sb;
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun struct bnx2x_agg_info {
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun * First aggregation buffer is a data buffer, the following - are pages.
491*4882a593Smuzhiyun * We will preallocate the data buffer for each aggregation when
492*4882a593Smuzhiyun * we open the interface and will replace the BD at the consumer
493*4882a593Smuzhiyun * with this one when we receive the TPA_START CQE in order to
494*4882a593Smuzhiyun * keep the Rx BD ring consistent.
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun struct sw_rx_bd first_buf;
497*4882a593Smuzhiyun u8 tpa_state;
498*4882a593Smuzhiyun #define BNX2X_TPA_START 1
499*4882a593Smuzhiyun #define BNX2X_TPA_STOP 2
500*4882a593Smuzhiyun #define BNX2X_TPA_ERROR 3
501*4882a593Smuzhiyun u8 placement_offset;
502*4882a593Smuzhiyun u16 parsing_flags;
503*4882a593Smuzhiyun u16 vlan_tag;
504*4882a593Smuzhiyun u16 len_on_bd;
505*4882a593Smuzhiyun u32 rxhash;
506*4882a593Smuzhiyun enum pkt_hash_types rxhash_type;
507*4882a593Smuzhiyun u16 gro_size;
508*4882a593Smuzhiyun u16 full_page;
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define Q_STATS_OFFSET32(stat_name) \
512*4882a593Smuzhiyun (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun struct bnx2x_fp_txdata {
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun struct sw_tx_bd *tx_buf_ring;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun union eth_tx_bd_types *tx_desc_ring;
519*4882a593Smuzhiyun dma_addr_t tx_desc_mapping;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun u32 cid;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun union db_prod tx_db;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun u16 tx_pkt_prod;
526*4882a593Smuzhiyun u16 tx_pkt_cons;
527*4882a593Smuzhiyun u16 tx_bd_prod;
528*4882a593Smuzhiyun u16 tx_bd_cons;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun unsigned long tx_pkt;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun __le16 *tx_cons_sb;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun int txq_index;
535*4882a593Smuzhiyun struct bnx2x_fastpath *parent_fp;
536*4882a593Smuzhiyun int tx_ring_size;
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun enum bnx2x_tpa_mode_t {
540*4882a593Smuzhiyun TPA_MODE_DISABLED,
541*4882a593Smuzhiyun TPA_MODE_LRO,
542*4882a593Smuzhiyun TPA_MODE_GRO
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun struct bnx2x_alloc_pool {
546*4882a593Smuzhiyun struct page *page;
547*4882a593Smuzhiyun unsigned int offset;
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun struct bnx2x_fastpath {
551*4882a593Smuzhiyun struct bnx2x *bp; /* parent */
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun struct napi_struct napi;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun union host_hc_status_block status_blk;
556*4882a593Smuzhiyun /* chip independent shortcuts into sb structure */
557*4882a593Smuzhiyun __le16 *sb_index_values;
558*4882a593Smuzhiyun __le16 *sb_running_index;
559*4882a593Smuzhiyun /* chip independent shortcut into rx_prods_offset memory */
560*4882a593Smuzhiyun u32 ustorm_rx_prods_offset;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun u32 rx_buf_size;
563*4882a593Smuzhiyun u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
564*4882a593Smuzhiyun dma_addr_t status_blk_mapping;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun enum bnx2x_tpa_mode_t mode;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun u8 max_cos; /* actual number of active tx coses */
569*4882a593Smuzhiyun struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
572*4882a593Smuzhiyun struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun struct eth_rx_bd *rx_desc_ring;
575*4882a593Smuzhiyun dma_addr_t rx_desc_mapping;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun union eth_rx_cqe *rx_comp_ring;
578*4882a593Smuzhiyun dma_addr_t rx_comp_mapping;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* SGE ring */
581*4882a593Smuzhiyun struct eth_rx_sge *rx_sge_ring;
582*4882a593Smuzhiyun dma_addr_t rx_sge_mapping;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun u64 sge_mask[RX_SGE_MASK_LEN];
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun u32 cid;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun __le16 fp_hc_idx;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun u8 index; /* number in fp array */
591*4882a593Smuzhiyun u8 rx_queue; /* index for skb_record */
592*4882a593Smuzhiyun u8 cl_id; /* eth client id */
593*4882a593Smuzhiyun u8 cl_qzone_id;
594*4882a593Smuzhiyun u8 fw_sb_id; /* status block number in FW */
595*4882a593Smuzhiyun u8 igu_sb_id; /* status block number in HW */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun u16 rx_bd_prod;
598*4882a593Smuzhiyun u16 rx_bd_cons;
599*4882a593Smuzhiyun u16 rx_comp_prod;
600*4882a593Smuzhiyun u16 rx_comp_cons;
601*4882a593Smuzhiyun u16 rx_sge_prod;
602*4882a593Smuzhiyun /* The last maximal completed SGE */
603*4882a593Smuzhiyun u16 last_max_sge;
604*4882a593Smuzhiyun __le16 *rx_cons_sb;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* TPA related */
607*4882a593Smuzhiyun struct bnx2x_agg_info *tpa_info;
608*4882a593Smuzhiyun #ifdef BNX2X_STOP_ON_ERROR
609*4882a593Smuzhiyun u64 tpa_queue_used;
610*4882a593Smuzhiyun #endif
611*4882a593Smuzhiyun /* The size is calculated using the following:
612*4882a593Smuzhiyun sizeof name field from netdev structure +
613*4882a593Smuzhiyun 4 ('-Xx-' string) +
614*4882a593Smuzhiyun 4 (for the digits and to make it DWORD aligned) */
615*4882a593Smuzhiyun #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
616*4882a593Smuzhiyun char name[FP_NAME_SIZE];
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun struct bnx2x_alloc_pool page_pool;
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun #define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
622*4882a593Smuzhiyun #define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
623*4882a593Smuzhiyun #define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
624*4882a593Smuzhiyun #define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* Use 2500 as a mini-jumbo MTU for FCoE */
627*4882a593Smuzhiyun #define BNX2X_FCOE_MINI_JUMBO_MTU 2500
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun #define FCOE_IDX_OFFSET 0
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
632*4882a593Smuzhiyun FCOE_IDX_OFFSET)
633*4882a593Smuzhiyun #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
634*4882a593Smuzhiyun #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
635*4882a593Smuzhiyun #define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
636*4882a593Smuzhiyun #define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
637*4882a593Smuzhiyun #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
638*4882a593Smuzhiyun txdata_ptr[FIRST_TX_COS_INDEX] \
639*4882a593Smuzhiyun ->var)
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
642*4882a593Smuzhiyun #define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
643*4882a593Smuzhiyun #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* MC hsi */
646*4882a593Smuzhiyun #define MAX_FETCH_BD 13 /* HW max BDs per packet */
647*4882a593Smuzhiyun #define RX_COPY_THRESH 92
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun #define NUM_TX_RINGS 16
650*4882a593Smuzhiyun #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
651*4882a593Smuzhiyun #define NEXT_PAGE_TX_DESC_CNT 1
652*4882a593Smuzhiyun #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
653*4882a593Smuzhiyun #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
654*4882a593Smuzhiyun #define MAX_TX_BD (NUM_TX_BD - 1)
655*4882a593Smuzhiyun #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
656*4882a593Smuzhiyun #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
657*4882a593Smuzhiyun (MAX_TX_DESC_CNT - 1)) ? \
658*4882a593Smuzhiyun (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
659*4882a593Smuzhiyun (x) + 1)
660*4882a593Smuzhiyun #define TX_BD(x) ((x) & MAX_TX_BD)
661*4882a593Smuzhiyun #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* number of NEXT_PAGE descriptors may be required during placement */
664*4882a593Smuzhiyun #define NEXT_CNT_PER_TX_PKT(bds) \
665*4882a593Smuzhiyun (((bds) + MAX_TX_DESC_CNT - 1) / \
666*4882a593Smuzhiyun MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
667*4882a593Smuzhiyun /* max BDs per tx packet w/o next_pages:
668*4882a593Smuzhiyun * START_BD - describes packed
669*4882a593Smuzhiyun * START_BD(splitted) - includes unpaged data segment for GSO
670*4882a593Smuzhiyun * PARSING_BD - for TSO and CSUM data
671*4882a593Smuzhiyun * PARSING_BD2 - for encapsulation data
672*4882a593Smuzhiyun * Frag BDs - describes pages for frags
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun #define BDS_PER_TX_PKT 4
675*4882a593Smuzhiyun #define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
676*4882a593Smuzhiyun /* max BDs per tx packet including next pages */
677*4882a593Smuzhiyun #define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
678*4882a593Smuzhiyun NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
681*4882a593Smuzhiyun #define NUM_RX_RINGS 8
682*4882a593Smuzhiyun #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
683*4882a593Smuzhiyun #define NEXT_PAGE_RX_DESC_CNT 2
684*4882a593Smuzhiyun #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
685*4882a593Smuzhiyun #define RX_DESC_MASK (RX_DESC_CNT - 1)
686*4882a593Smuzhiyun #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
687*4882a593Smuzhiyun #define MAX_RX_BD (NUM_RX_BD - 1)
688*4882a593Smuzhiyun #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* dropless fc calculations for BDs
691*4882a593Smuzhiyun *
692*4882a593Smuzhiyun * Number of BDs should as number of buffers in BRB:
693*4882a593Smuzhiyun * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
694*4882a593Smuzhiyun * "next" elements on each page
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun #define NUM_BD_REQ BRB_SIZE(bp)
697*4882a593Smuzhiyun #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
698*4882a593Smuzhiyun MAX_RX_DESC_CNT)
699*4882a593Smuzhiyun #define BD_TH_LO(bp) (NUM_BD_REQ + \
700*4882a593Smuzhiyun NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
701*4882a593Smuzhiyun FW_DROP_LEVEL(bp))
702*4882a593Smuzhiyun #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
707*4882a593Smuzhiyun ETH_MIN_RX_CQES_WITH_TPA_E1 : \
708*4882a593Smuzhiyun ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
709*4882a593Smuzhiyun #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
710*4882a593Smuzhiyun #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
711*4882a593Smuzhiyun #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
712*4882a593Smuzhiyun MIN_RX_AVAIL))
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
715*4882a593Smuzhiyun (MAX_RX_DESC_CNT - 1)) ? \
716*4882a593Smuzhiyun (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
717*4882a593Smuzhiyun (x) + 1)
718*4882a593Smuzhiyun #define RX_BD(x) ((x) & MAX_RX_BD)
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun * As long as CQE is X times bigger than BD entry we have to allocate X times
722*4882a593Smuzhiyun * more pages for CQ ring in order to keep it balanced with BD ring
723*4882a593Smuzhiyun */
724*4882a593Smuzhiyun #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
725*4882a593Smuzhiyun #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
726*4882a593Smuzhiyun #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
727*4882a593Smuzhiyun #define NEXT_PAGE_RCQ_DESC_CNT 1
728*4882a593Smuzhiyun #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
729*4882a593Smuzhiyun #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
730*4882a593Smuzhiyun #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
731*4882a593Smuzhiyun #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
732*4882a593Smuzhiyun #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
733*4882a593Smuzhiyun (MAX_RCQ_DESC_CNT - 1)) ? \
734*4882a593Smuzhiyun (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
735*4882a593Smuzhiyun (x) + 1)
736*4882a593Smuzhiyun #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* dropless fc calculations for RCQs
739*4882a593Smuzhiyun *
740*4882a593Smuzhiyun * Number of RCQs should be as number of buffers in BRB:
741*4882a593Smuzhiyun * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
742*4882a593Smuzhiyun * "next" elements on each page
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun #define NUM_RCQ_REQ BRB_SIZE(bp)
745*4882a593Smuzhiyun #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
746*4882a593Smuzhiyun MAX_RCQ_DESC_CNT)
747*4882a593Smuzhiyun #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
748*4882a593Smuzhiyun NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
749*4882a593Smuzhiyun FW_DROP_LEVEL(bp))
750*4882a593Smuzhiyun #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* This is needed for determining of last_max */
753*4882a593Smuzhiyun #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
754*4882a593Smuzhiyun #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun #define BNX2X_SWCID_SHIFT 17
757*4882a593Smuzhiyun #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* used on a CID received from the HW */
760*4882a593Smuzhiyun #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
761*4882a593Smuzhiyun #define CQE_CMD(x) (le32_to_cpu(x) >> \
762*4882a593Smuzhiyun COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
765*4882a593Smuzhiyun le32_to_cpu((bd)->addr_lo))
766*4882a593Smuzhiyun #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
769*4882a593Smuzhiyun #define BNX2X_DB_SHIFT 3 /* 8 bytes*/
770*4882a593Smuzhiyun #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
771*4882a593Smuzhiyun #error "Min DB doorbell stride is 8"
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun #define DOORBELL_RELAXED(bp, cid, val) \
774*4882a593Smuzhiyun writel_relaxed((u32)(val), (bp)->doorbells + ((bp)->db_size * (cid)))
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* TX CSUM helpers */
777*4882a593Smuzhiyun #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
778*4882a593Smuzhiyun skb->csum_offset)
779*4882a593Smuzhiyun #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
780*4882a593Smuzhiyun skb->csum_offset))
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun #define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #define XMIT_PLAIN 0
785*4882a593Smuzhiyun #define XMIT_CSUM_V4 (1 << 0)
786*4882a593Smuzhiyun #define XMIT_CSUM_V6 (1 << 1)
787*4882a593Smuzhiyun #define XMIT_CSUM_TCP (1 << 2)
788*4882a593Smuzhiyun #define XMIT_GSO_V4 (1 << 3)
789*4882a593Smuzhiyun #define XMIT_GSO_V6 (1 << 4)
790*4882a593Smuzhiyun #define XMIT_CSUM_ENC_V4 (1 << 5)
791*4882a593Smuzhiyun #define XMIT_CSUM_ENC_V6 (1 << 6)
792*4882a593Smuzhiyun #define XMIT_GSO_ENC_V4 (1 << 7)
793*4882a593Smuzhiyun #define XMIT_GSO_ENC_V6 (1 << 8)
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun #define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
796*4882a593Smuzhiyun #define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
799*4882a593Smuzhiyun #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* stuff added to make the code fit 80Col */
802*4882a593Smuzhiyun #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
803*4882a593Smuzhiyun #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
804*4882a593Smuzhiyun #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
805*4882a593Smuzhiyun #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
806*4882a593Smuzhiyun #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
811*4882a593Smuzhiyun (((le16_to_cpu(flags) & \
812*4882a593Smuzhiyun PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
813*4882a593Smuzhiyun PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
814*4882a593Smuzhiyun == PRS_FLAG_OVERETH_IPV4)
815*4882a593Smuzhiyun #define BNX2X_RX_SUM_FIX(cqe) \
816*4882a593Smuzhiyun BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #define FP_USB_FUNC_OFF \
819*4882a593Smuzhiyun offsetof(struct cstorm_status_block_u, func)
820*4882a593Smuzhiyun #define FP_CSB_FUNC_OFF \
821*4882a593Smuzhiyun offsetof(struct cstorm_status_block_c, func)
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun #define HC_INDEX_ETH_RX_CQ_CONS 1
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun #define HC_INDEX_OOO_TX_CQ_CONS 4
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun #define BNX2X_RX_SB_INDEX \
836*4882a593Smuzhiyun (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #define BNX2X_TX_SB_INDEX_COS0 \
841*4882a593Smuzhiyun (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* end of fast path */
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* common */
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun struct bnx2x_common {
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun u32 chip_id;
850*4882a593Smuzhiyun /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
851*4882a593Smuzhiyun #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
854*4882a593Smuzhiyun #define CHIP_NUM_57710 0x164e
855*4882a593Smuzhiyun #define CHIP_NUM_57711 0x164f
856*4882a593Smuzhiyun #define CHIP_NUM_57711E 0x1650
857*4882a593Smuzhiyun #define CHIP_NUM_57712 0x1662
858*4882a593Smuzhiyun #define CHIP_NUM_57712_MF 0x1663
859*4882a593Smuzhiyun #define CHIP_NUM_57712_VF 0x166f
860*4882a593Smuzhiyun #define CHIP_NUM_57713 0x1651
861*4882a593Smuzhiyun #define CHIP_NUM_57713E 0x1652
862*4882a593Smuzhiyun #define CHIP_NUM_57800 0x168a
863*4882a593Smuzhiyun #define CHIP_NUM_57800_MF 0x16a5
864*4882a593Smuzhiyun #define CHIP_NUM_57800_VF 0x16a9
865*4882a593Smuzhiyun #define CHIP_NUM_57810 0x168e
866*4882a593Smuzhiyun #define CHIP_NUM_57810_MF 0x16ae
867*4882a593Smuzhiyun #define CHIP_NUM_57810_VF 0x16af
868*4882a593Smuzhiyun #define CHIP_NUM_57811 0x163d
869*4882a593Smuzhiyun #define CHIP_NUM_57811_MF 0x163e
870*4882a593Smuzhiyun #define CHIP_NUM_57811_VF 0x163f
871*4882a593Smuzhiyun #define CHIP_NUM_57840_OBSOLETE 0x168d
872*4882a593Smuzhiyun #define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
873*4882a593Smuzhiyun #define CHIP_NUM_57840_4_10 0x16a1
874*4882a593Smuzhiyun #define CHIP_NUM_57840_2_20 0x16a2
875*4882a593Smuzhiyun #define CHIP_NUM_57840_MF 0x16a4
876*4882a593Smuzhiyun #define CHIP_NUM_57840_VF 0x16ad
877*4882a593Smuzhiyun #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
878*4882a593Smuzhiyun #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
879*4882a593Smuzhiyun #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
880*4882a593Smuzhiyun #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
881*4882a593Smuzhiyun #define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
882*4882a593Smuzhiyun #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
883*4882a593Smuzhiyun #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
884*4882a593Smuzhiyun #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
885*4882a593Smuzhiyun #define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
886*4882a593Smuzhiyun #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
887*4882a593Smuzhiyun #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
888*4882a593Smuzhiyun #define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
889*4882a593Smuzhiyun #define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
890*4882a593Smuzhiyun #define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
891*4882a593Smuzhiyun #define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
892*4882a593Smuzhiyun #define CHIP_IS_57840(bp) \
893*4882a593Smuzhiyun ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
894*4882a593Smuzhiyun (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
895*4882a593Smuzhiyun (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
896*4882a593Smuzhiyun #define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
897*4882a593Smuzhiyun (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
898*4882a593Smuzhiyun #define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
899*4882a593Smuzhiyun #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
900*4882a593Smuzhiyun CHIP_IS_57711E(bp))
901*4882a593Smuzhiyun #define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \
902*4882a593Smuzhiyun CHIP_IS_57811_MF(bp) || \
903*4882a593Smuzhiyun CHIP_IS_57811_VF(bp))
904*4882a593Smuzhiyun #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
905*4882a593Smuzhiyun CHIP_IS_57712_MF(bp) || \
906*4882a593Smuzhiyun CHIP_IS_57712_VF(bp))
907*4882a593Smuzhiyun #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
908*4882a593Smuzhiyun CHIP_IS_57800_MF(bp) || \
909*4882a593Smuzhiyun CHIP_IS_57800_VF(bp) || \
910*4882a593Smuzhiyun CHIP_IS_57810(bp) || \
911*4882a593Smuzhiyun CHIP_IS_57810_MF(bp) || \
912*4882a593Smuzhiyun CHIP_IS_57810_VF(bp) || \
913*4882a593Smuzhiyun CHIP_IS_57811xx(bp) || \
914*4882a593Smuzhiyun CHIP_IS_57840(bp) || \
915*4882a593Smuzhiyun CHIP_IS_57840_MF(bp) || \
916*4882a593Smuzhiyun CHIP_IS_57840_VF(bp))
917*4882a593Smuzhiyun #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
918*4882a593Smuzhiyun #define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
919*4882a593Smuzhiyun #define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun #define CHIP_REV_SHIFT 12
922*4882a593Smuzhiyun #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
923*4882a593Smuzhiyun #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
924*4882a593Smuzhiyun #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
925*4882a593Smuzhiyun #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
926*4882a593Smuzhiyun /* assume maximum 5 revisions */
927*4882a593Smuzhiyun #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
928*4882a593Smuzhiyun /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
929*4882a593Smuzhiyun #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
930*4882a593Smuzhiyun !(CHIP_REV_VAL(bp) & 0x00001000))
931*4882a593Smuzhiyun /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
932*4882a593Smuzhiyun #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
933*4882a593Smuzhiyun (CHIP_REV_VAL(bp) & 0x00001000))
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
936*4882a593Smuzhiyun ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
939*4882a593Smuzhiyun #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
940*4882a593Smuzhiyun #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
941*4882a593Smuzhiyun (CHIP_REV_SHIFT + 1)) \
942*4882a593Smuzhiyun << CHIP_REV_SHIFT)
943*4882a593Smuzhiyun #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
944*4882a593Smuzhiyun CHIP_REV_SIM(bp) :\
945*4882a593Smuzhiyun CHIP_REV_VAL(bp))
946*4882a593Smuzhiyun #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
947*4882a593Smuzhiyun (CHIP_REV(bp) == CHIP_REV_Bx))
948*4882a593Smuzhiyun #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
949*4882a593Smuzhiyun (CHIP_REV(bp) == CHIP_REV_Ax))
950*4882a593Smuzhiyun /* This define is used in two main places:
951*4882a593Smuzhiyun * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
952*4882a593Smuzhiyun * to nic-only mode or to offload mode. Offload mode is configured if either the
953*4882a593Smuzhiyun * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
954*4882a593Smuzhiyun * registered for this port (which means that the user wants storage services).
955*4882a593Smuzhiyun * 2. During cnic-related load, to know if offload mode is already configured in
956*4882a593Smuzhiyun * the HW or needs to be configured.
957*4882a593Smuzhiyun * Since the transition from nic-mode to offload-mode in HW causes traffic
958*4882a593Smuzhiyun * corruption, nic-mode is configured only in ports on which storage services
959*4882a593Smuzhiyun * where never requested.
960*4882a593Smuzhiyun */
961*4882a593Smuzhiyun #define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun int flash_size;
964*4882a593Smuzhiyun #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
965*4882a593Smuzhiyun #define BNX2X_NVRAM_TIMEOUT_COUNT 30000
966*4882a593Smuzhiyun #define BNX2X_NVRAM_PAGE_SIZE 256
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun u32 shmem_base;
969*4882a593Smuzhiyun u32 shmem2_base;
970*4882a593Smuzhiyun u32 mf_cfg_base;
971*4882a593Smuzhiyun u32 mf2_cfg_base;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun u32 hw_config;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun u32 bc_ver;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun u8 int_block;
978*4882a593Smuzhiyun #define INT_BLOCK_HC 0
979*4882a593Smuzhiyun #define INT_BLOCK_IGU 1
980*4882a593Smuzhiyun #define INT_BLOCK_MODE_NORMAL 0
981*4882a593Smuzhiyun #define INT_BLOCK_MODE_BW_COMP 2
982*4882a593Smuzhiyun #define CHIP_INT_MODE_IS_NBC(bp) \
983*4882a593Smuzhiyun (!CHIP_IS_E1x(bp) && \
984*4882a593Smuzhiyun !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
985*4882a593Smuzhiyun #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun u8 chip_port_mode;
988*4882a593Smuzhiyun #define CHIP_4_PORT_MODE 0x0
989*4882a593Smuzhiyun #define CHIP_2_PORT_MODE 0x1
990*4882a593Smuzhiyun #define CHIP_PORT_MODE_NONE 0x2
991*4882a593Smuzhiyun #define CHIP_MODE(bp) (bp->common.chip_port_mode)
992*4882a593Smuzhiyun #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun u32 boot_mode;
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
998*4882a593Smuzhiyun #define BNX2X_IGU_STAS_MSG_VF_CNT 64
999*4882a593Smuzhiyun #define BNX2X_IGU_STAS_MSG_PF_CNT 4
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun #define MAX_IGU_ATTN_ACK_TO 100
1002*4882a593Smuzhiyun /* end of common */
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* port */
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun struct bnx2x_port {
1007*4882a593Smuzhiyun u32 pmf;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun u32 link_config[LINK_CONFIG_SIZE];
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun u32 supported[LINK_CONFIG_SIZE];
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun u32 advertising[LINK_CONFIG_SIZE];
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun u32 phy_addr;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* used to synchronize phy accesses */
1018*4882a593Smuzhiyun struct mutex phy_mutex;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun u32 port_stx;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun struct nig_stats old_nig_stats;
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* end of port */
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun #define STATS_OFFSET32(stat_name) \
1028*4882a593Smuzhiyun (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* slow path */
1031*4882a593Smuzhiyun #define BNX2X_MAX_NUM_OF_VFS 64
1032*4882a593Smuzhiyun #define BNX2X_VF_CID_WND 4 /* log num of queues per VF. HW config. */
1033*4882a593Smuzhiyun #define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* We need to reserve doorbell addresses for all VF and queue combinations */
1036*4882a593Smuzhiyun #define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* The doorbell is configured to have the same number of CIDs for PFs and for
1039*4882a593Smuzhiyun * VFs. For this reason the PF CID zone is as large as the VF zone.
1040*4882a593Smuzhiyun */
1041*4882a593Smuzhiyun #define BNX2X_FIRST_VF_CID BNX2X_VF_CIDS
1042*4882a593Smuzhiyun #define BNX2X_MAX_NUM_VF_QUEUES 64
1043*4882a593Smuzhiyun #define BNX2X_VF_ID_INVALID 0xFF
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* the number of VF CIDS multiplied by the amount of bytes reserved for each
1046*4882a593Smuzhiyun * cid must not exceed the size of the VF doorbell
1047*4882a593Smuzhiyun */
1048*4882a593Smuzhiyun #define BNX2X_VF_BAR_SIZE 512
1049*4882a593Smuzhiyun #if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1050*4882a593Smuzhiyun #error "VF doorbell bar size is 512"
1051*4882a593Smuzhiyun #endif
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1055*4882a593Smuzhiyun * control by the number of fast-path status blocks supported by the
1056*4882a593Smuzhiyun * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1057*4882a593Smuzhiyun * status block represents an independent interrupts context that can
1058*4882a593Smuzhiyun * serve a regular L2 networking queue. However special L2 queues such
1059*4882a593Smuzhiyun * as the FCoE queue do not require a FP-SB and other components like
1060*4882a593Smuzhiyun * the CNIC may consume FP-SB reducing the number of possible L2 queues
1061*4882a593Smuzhiyun *
1062*4882a593Smuzhiyun * If the maximum number of FP-SB available is X then:
1063*4882a593Smuzhiyun * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1064*4882a593Smuzhiyun * regular L2 queues is Y=X-1
1065*4882a593Smuzhiyun * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1066*4882a593Smuzhiyun * c. If the FCoE L2 queue is supported the actual number of L2 queues
1067*4882a593Smuzhiyun * is Y+1
1068*4882a593Smuzhiyun * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1069*4882a593Smuzhiyun * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1070*4882a593Smuzhiyun * FP interrupt context for the CNIC).
1071*4882a593Smuzhiyun * e. The number of HW context (CID count) is always X or X+1 if FCoE
1072*4882a593Smuzhiyun * L2 queue is supported. The cid for the FCoE L2 queue is always X.
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* fast-path interrupt contexts E1x */
1076*4882a593Smuzhiyun #define FP_SB_MAX_E1x 16
1077*4882a593Smuzhiyun /* fast-path interrupt contexts E2 */
1078*4882a593Smuzhiyun #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun union cdu_context {
1081*4882a593Smuzhiyun struct eth_context eth;
1082*4882a593Smuzhiyun char pad[1024];
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* CDU host DB constants */
1086*4882a593Smuzhiyun #define CDU_ILT_PAGE_SZ_HW 2
1087*4882a593Smuzhiyun #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1088*4882a593Smuzhiyun #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun #define CNIC_ISCSI_CID_MAX 256
1091*4882a593Smuzhiyun #define CNIC_FCOE_CID_MAX 2048
1092*4882a593Smuzhiyun #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1093*4882a593Smuzhiyun #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun #define QM_ILT_PAGE_SZ_HW 0
1096*4882a593Smuzhiyun #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1097*4882a593Smuzhiyun #define QM_CID_ROUND 1024
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* TM (timers) host DB constants */
1100*4882a593Smuzhiyun #define TM_ILT_PAGE_SZ_HW 0
1101*4882a593Smuzhiyun #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1102*4882a593Smuzhiyun #define TM_CONN_NUM (BNX2X_FIRST_VF_CID + \
1103*4882a593Smuzhiyun BNX2X_VF_CIDS + \
1104*4882a593Smuzhiyun CNIC_ISCSI_CID_MAX)
1105*4882a593Smuzhiyun #define TM_ILT_SZ (8 * TM_CONN_NUM)
1106*4882a593Smuzhiyun #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* SRC (Searcher) host DB constants */
1109*4882a593Smuzhiyun #define SRC_ILT_PAGE_SZ_HW 0
1110*4882a593Smuzhiyun #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1111*4882a593Smuzhiyun #define SRC_HASH_BITS 10
1112*4882a593Smuzhiyun #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1113*4882a593Smuzhiyun #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1114*4882a593Smuzhiyun #define SRC_T2_SZ SRC_ILT_SZ
1115*4882a593Smuzhiyun #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun #define MAX_DMAE_C 8
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* DMA memory not used in fastpath */
1120*4882a593Smuzhiyun struct bnx2x_slowpath {
1121*4882a593Smuzhiyun union {
1122*4882a593Smuzhiyun struct mac_configuration_cmd e1x;
1123*4882a593Smuzhiyun struct eth_classify_rules_ramrod_data e2;
1124*4882a593Smuzhiyun } mac_rdata;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun union {
1127*4882a593Smuzhiyun struct eth_classify_rules_ramrod_data e2;
1128*4882a593Smuzhiyun } vlan_rdata;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun union {
1131*4882a593Smuzhiyun struct tstorm_eth_mac_filter_config e1x;
1132*4882a593Smuzhiyun struct eth_filter_rules_ramrod_data e2;
1133*4882a593Smuzhiyun } rx_mode_rdata;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun union {
1136*4882a593Smuzhiyun struct mac_configuration_cmd e1;
1137*4882a593Smuzhiyun struct eth_multicast_rules_ramrod_data e2;
1138*4882a593Smuzhiyun } mcast_rdata;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun struct eth_rss_update_ramrod_data rss_rdata;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Queue State related ramrods are always sent under rtnl_lock */
1143*4882a593Smuzhiyun union {
1144*4882a593Smuzhiyun struct client_init_ramrod_data init_data;
1145*4882a593Smuzhiyun struct client_update_ramrod_data update_data;
1146*4882a593Smuzhiyun struct tpa_update_ramrod_data tpa_data;
1147*4882a593Smuzhiyun } q_rdata;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun union {
1150*4882a593Smuzhiyun struct function_start_data func_start;
1151*4882a593Smuzhiyun /* pfc configuration for DCBX ramrod */
1152*4882a593Smuzhiyun struct flow_control_configuration pfc_config;
1153*4882a593Smuzhiyun } func_rdata;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* afex ramrod can not be a part of func_rdata union because these
1156*4882a593Smuzhiyun * events might arrive in parallel to other events from func_rdata.
1157*4882a593Smuzhiyun * Therefore, if they would have been defined in the same union,
1158*4882a593Smuzhiyun * data can get corrupted.
1159*4882a593Smuzhiyun */
1160*4882a593Smuzhiyun union {
1161*4882a593Smuzhiyun struct afex_vif_list_ramrod_data viflist_data;
1162*4882a593Smuzhiyun struct function_update_data func_update;
1163*4882a593Smuzhiyun } func_afex_rdata;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* used by dmae command executer */
1166*4882a593Smuzhiyun struct dmae_command dmae[MAX_DMAE_C];
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun u32 stats_comp;
1169*4882a593Smuzhiyun union mac_stats mac_stats;
1170*4882a593Smuzhiyun struct nig_stats nig_stats;
1171*4882a593Smuzhiyun struct host_port_stats port_stats;
1172*4882a593Smuzhiyun struct host_func_stats func_stats;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun u32 wb_comp;
1175*4882a593Smuzhiyun u32 wb_data[4];
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun union drv_info_to_mcp drv_info_to_mcp;
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun #define bnx2x_sp(bp, var) (&bp->slowpath->var)
1181*4882a593Smuzhiyun #define bnx2x_sp_mapping(bp, var) \
1182*4882a593Smuzhiyun (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* attn group wiring */
1185*4882a593Smuzhiyun #define MAX_DYNAMIC_ATTN_GRPS 8
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun struct attn_route {
1188*4882a593Smuzhiyun u32 sig[5];
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun struct iro {
1192*4882a593Smuzhiyun u32 base;
1193*4882a593Smuzhiyun u16 m1;
1194*4882a593Smuzhiyun u16 m2;
1195*4882a593Smuzhiyun u16 m3;
1196*4882a593Smuzhiyun u16 size;
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun struct hw_context {
1200*4882a593Smuzhiyun union cdu_context *vcxt;
1201*4882a593Smuzhiyun dma_addr_t cxt_mapping;
1202*4882a593Smuzhiyun size_t size;
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* forward */
1206*4882a593Smuzhiyun struct bnx2x_ilt;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun struct bnx2x_vfdb;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun enum bnx2x_recovery_state {
1211*4882a593Smuzhiyun BNX2X_RECOVERY_DONE,
1212*4882a593Smuzhiyun BNX2X_RECOVERY_INIT,
1213*4882a593Smuzhiyun BNX2X_RECOVERY_WAIT,
1214*4882a593Smuzhiyun BNX2X_RECOVERY_FAILED,
1215*4882a593Smuzhiyun BNX2X_RECOVERY_NIC_LOADING
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /*
1219*4882a593Smuzhiyun * Event queue (EQ or event ring) MC hsi
1220*4882a593Smuzhiyun * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun #define NUM_EQ_PAGES 1
1223*4882a593Smuzhiyun #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1224*4882a593Smuzhiyun #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1225*4882a593Smuzhiyun #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1226*4882a593Smuzhiyun #define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1227*4882a593Smuzhiyun #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1230*4882a593Smuzhiyun #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1231*4882a593Smuzhiyun (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1234*4882a593Smuzhiyun #define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun #define BNX2X_EQ_INDEX \
1237*4882a593Smuzhiyun (&bp->def_status_blk->sp_sb.\
1238*4882a593Smuzhiyun index_values[HC_SP_INDEX_EQ_CONS])
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* This is a data that will be used to create a link report message.
1241*4882a593Smuzhiyun * We will keep the data used for the last link report in order
1242*4882a593Smuzhiyun * to prevent reporting the same link parameters twice.
1243*4882a593Smuzhiyun */
1244*4882a593Smuzhiyun struct bnx2x_link_report_data {
1245*4882a593Smuzhiyun u16 line_speed; /* Effective line speed */
1246*4882a593Smuzhiyun unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun enum {
1250*4882a593Smuzhiyun BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1251*4882a593Smuzhiyun BNX2X_LINK_REPORT_LINK_DOWN,
1252*4882a593Smuzhiyun BNX2X_LINK_REPORT_RX_FC_ON,
1253*4882a593Smuzhiyun BNX2X_LINK_REPORT_TX_FC_ON,
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun enum {
1257*4882a593Smuzhiyun BNX2X_PORT_QUERY_IDX,
1258*4882a593Smuzhiyun BNX2X_PF_QUERY_IDX,
1259*4882a593Smuzhiyun BNX2X_FCOE_QUERY_IDX,
1260*4882a593Smuzhiyun BNX2X_FIRST_QUEUE_QUERY_IDX,
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun struct bnx2x_fw_stats_req {
1264*4882a593Smuzhiyun struct stats_query_header hdr;
1265*4882a593Smuzhiyun struct stats_query_entry query[FP_SB_MAX_E1x+
1266*4882a593Smuzhiyun BNX2X_FIRST_QUEUE_QUERY_IDX];
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun struct bnx2x_fw_stats_data {
1270*4882a593Smuzhiyun struct stats_counter storm_counters;
1271*4882a593Smuzhiyun struct per_port_stats port;
1272*4882a593Smuzhiyun struct per_pf_stats pf;
1273*4882a593Smuzhiyun struct fcoe_statistics_params fcoe;
1274*4882a593Smuzhiyun struct per_queue_stats queue_stats[1];
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* Public slow path states */
1278*4882a593Smuzhiyun enum sp_rtnl_flag {
1279*4882a593Smuzhiyun BNX2X_SP_RTNL_SETUP_TC,
1280*4882a593Smuzhiyun BNX2X_SP_RTNL_TX_TIMEOUT,
1281*4882a593Smuzhiyun BNX2X_SP_RTNL_FAN_FAILURE,
1282*4882a593Smuzhiyun BNX2X_SP_RTNL_AFEX_F_UPDATE,
1283*4882a593Smuzhiyun BNX2X_SP_RTNL_ENABLE_SRIOV,
1284*4882a593Smuzhiyun BNX2X_SP_RTNL_VFPF_MCAST,
1285*4882a593Smuzhiyun BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
1286*4882a593Smuzhiyun BNX2X_SP_RTNL_RX_MODE,
1287*4882a593Smuzhiyun BNX2X_SP_RTNL_HYPERVISOR_VLAN,
1288*4882a593Smuzhiyun BNX2X_SP_RTNL_TX_STOP,
1289*4882a593Smuzhiyun BNX2X_SP_RTNL_GET_DRV_VERSION,
1290*4882a593Smuzhiyun BNX2X_SP_RTNL_UPDATE_SVID,
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun enum bnx2x_iov_flag {
1294*4882a593Smuzhiyun BNX2X_IOV_HANDLE_VF_MSG,
1295*4882a593Smuzhiyun BNX2X_IOV_HANDLE_FLR,
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun struct bnx2x_prev_path_list {
1299*4882a593Smuzhiyun struct list_head list;
1300*4882a593Smuzhiyun u8 bus;
1301*4882a593Smuzhiyun u8 slot;
1302*4882a593Smuzhiyun u8 path;
1303*4882a593Smuzhiyun u8 aer;
1304*4882a593Smuzhiyun u8 undi;
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun struct bnx2x_sp_objs {
1308*4882a593Smuzhiyun /* MACs object */
1309*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj mac_obj;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /* Queue State object */
1312*4882a593Smuzhiyun struct bnx2x_queue_sp_obj q_obj;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* VLANs object */
1315*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj vlan_obj;
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun struct bnx2x_fp_stats {
1319*4882a593Smuzhiyun struct tstorm_per_queue_stats old_tclient;
1320*4882a593Smuzhiyun struct ustorm_per_queue_stats old_uclient;
1321*4882a593Smuzhiyun struct xstorm_per_queue_stats old_xclient;
1322*4882a593Smuzhiyun struct bnx2x_eth_q_stats eth_q_stats;
1323*4882a593Smuzhiyun struct bnx2x_eth_q_stats_old eth_q_stats_old;
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun enum {
1327*4882a593Smuzhiyun SUB_MF_MODE_UNKNOWN = 0,
1328*4882a593Smuzhiyun SUB_MF_MODE_UFP,
1329*4882a593Smuzhiyun SUB_MF_MODE_NPAR1_DOT_5,
1330*4882a593Smuzhiyun SUB_MF_MODE_BD,
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun struct bnx2x_vlan_entry {
1334*4882a593Smuzhiyun struct list_head link;
1335*4882a593Smuzhiyun u16 vid;
1336*4882a593Smuzhiyun bool hw;
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun enum bnx2x_udp_port_type {
1340*4882a593Smuzhiyun BNX2X_UDP_PORT_VXLAN,
1341*4882a593Smuzhiyun BNX2X_UDP_PORT_GENEVE,
1342*4882a593Smuzhiyun BNX2X_UDP_PORT_MAX,
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun struct bnx2x {
1346*4882a593Smuzhiyun /* Fields used in the tx and intr/napi performance paths
1347*4882a593Smuzhiyun * are grouped together in the beginning of the structure
1348*4882a593Smuzhiyun */
1349*4882a593Smuzhiyun struct bnx2x_fastpath *fp;
1350*4882a593Smuzhiyun struct bnx2x_sp_objs *sp_objs;
1351*4882a593Smuzhiyun struct bnx2x_fp_stats *fp_stats;
1352*4882a593Smuzhiyun struct bnx2x_fp_txdata *bnx2x_txq;
1353*4882a593Smuzhiyun void __iomem *regview;
1354*4882a593Smuzhiyun void __iomem *doorbells;
1355*4882a593Smuzhiyun u16 db_size;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun u8 pf_num; /* absolute PF number */
1358*4882a593Smuzhiyun u8 pfid; /* per-path PF number */
1359*4882a593Smuzhiyun int base_fw_ndsb; /**/
1360*4882a593Smuzhiyun #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1361*4882a593Smuzhiyun #define BP_PORT(bp) (bp->pfid & 1)
1362*4882a593Smuzhiyun #define BP_FUNC(bp) (bp->pfid)
1363*4882a593Smuzhiyun #define BP_ABS_FUNC(bp) (bp->pf_num)
1364*4882a593Smuzhiyun #define BP_VN(bp) ((bp)->pfid >> 1)
1365*4882a593Smuzhiyun #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1366*4882a593Smuzhiyun #define BP_L_ID(bp) (BP_VN(bp) << 2)
1367*4882a593Smuzhiyun #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1368*4882a593Smuzhiyun (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1369*4882a593Smuzhiyun #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun #ifdef CONFIG_BNX2X_SRIOV
1372*4882a593Smuzhiyun /* protects vf2pf mailbox from simultaneous access */
1373*4882a593Smuzhiyun struct mutex vf2pf_mutex;
1374*4882a593Smuzhiyun /* vf pf channel mailbox contains request and response buffers */
1375*4882a593Smuzhiyun struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1376*4882a593Smuzhiyun dma_addr_t vf2pf_mbox_mapping;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* we set aside a copy of the acquire response */
1379*4882a593Smuzhiyun struct pfvf_acquire_resp_tlv acquire_resp;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* bulletin board for messages from pf to vf */
1382*4882a593Smuzhiyun union pf_vf_bulletin *pf2vf_bulletin;
1383*4882a593Smuzhiyun dma_addr_t pf2vf_bulletin_mapping;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun union pf_vf_bulletin shadow_bulletin;
1386*4882a593Smuzhiyun struct pf_vf_bulletin_content old_bulletin;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun u16 requested_nr_virtfn;
1389*4882a593Smuzhiyun #endif /* CONFIG_BNX2X_SRIOV */
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun struct net_device *dev;
1392*4882a593Smuzhiyun struct pci_dev *pdev;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun const struct iro *iro_arr;
1395*4882a593Smuzhiyun #define IRO (bp->iro_arr)
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun enum bnx2x_recovery_state recovery_state;
1398*4882a593Smuzhiyun int is_leader;
1399*4882a593Smuzhiyun struct msix_entry *msix_table;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun int tx_ring_size;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1404*4882a593Smuzhiyun #define ETH_OVERHEAD (ETH_HLEN + 8 + 8)
1405*4882a593Smuzhiyun #define ETH_MIN_PACKET_SIZE (ETH_ZLEN - ETH_HLEN)
1406*4882a593Smuzhiyun #define ETH_MAX_PACKET_SIZE ETH_DATA_LEN
1407*4882a593Smuzhiyun #define ETH_MAX_JUMBO_PACKET_SIZE 9600
1408*4882a593Smuzhiyun /* TCP with Timestamp Option (32) + IPv6 (40) */
1409*4882a593Smuzhiyun #define ETH_MAX_TPA_HEADER_SIZE 72
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Max supported alignment is 256 (8 shift)
1412*4882a593Smuzhiyun * minimal alignment shift 6 is optimal for 57xxx HW performance
1413*4882a593Smuzhiyun */
1414*4882a593Smuzhiyun #define BNX2X_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* FW uses 2 Cache lines Alignment for start packet and size
1417*4882a593Smuzhiyun *
1418*4882a593Smuzhiyun * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1419*4882a593Smuzhiyun * at the end of skb->data, to avoid wasting a full cache line.
1420*4882a593Smuzhiyun * This reduces memory use (skb->truesize).
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun #define BNX2X_FW_RX_ALIGN_END \
1425*4882a593Smuzhiyun max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
1426*4882a593Smuzhiyun SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun struct host_sp_status_block *def_status_blk;
1431*4882a593Smuzhiyun #define DEF_SB_IGU_ID 16
1432*4882a593Smuzhiyun #define DEF_SB_ID HC_SP_SB_ID
1433*4882a593Smuzhiyun __le16 def_idx;
1434*4882a593Smuzhiyun __le16 def_att_idx;
1435*4882a593Smuzhiyun u32 attn_state;
1436*4882a593Smuzhiyun struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* slow path ring */
1439*4882a593Smuzhiyun struct eth_spe *spq;
1440*4882a593Smuzhiyun dma_addr_t spq_mapping;
1441*4882a593Smuzhiyun u16 spq_prod_idx;
1442*4882a593Smuzhiyun struct eth_spe *spq_prod_bd;
1443*4882a593Smuzhiyun struct eth_spe *spq_last_bd;
1444*4882a593Smuzhiyun __le16 *dsb_sp_prod;
1445*4882a593Smuzhiyun atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
1446*4882a593Smuzhiyun /* used to synchronize spq accesses */
1447*4882a593Smuzhiyun spinlock_t spq_lock;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* event queue */
1450*4882a593Smuzhiyun union event_ring_elem *eq_ring;
1451*4882a593Smuzhiyun dma_addr_t eq_mapping;
1452*4882a593Smuzhiyun u16 eq_prod;
1453*4882a593Smuzhiyun u16 eq_cons;
1454*4882a593Smuzhiyun __le16 *eq_cons_sb;
1455*4882a593Smuzhiyun atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* Counter for marking that there is a STAT_QUERY ramrod pending */
1458*4882a593Smuzhiyun u16 stats_pending;
1459*4882a593Smuzhiyun /* Counter for completed statistics ramrods */
1460*4882a593Smuzhiyun u16 stats_comp;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /* End of fields used in the performance code paths */
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun int panic;
1465*4882a593Smuzhiyun int msg_enable;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun u32 flags;
1468*4882a593Smuzhiyun #define PCIX_FLAG (1 << 0)
1469*4882a593Smuzhiyun #define PCI_32BIT_FLAG (1 << 1)
1470*4882a593Smuzhiyun #define ONE_PORT_FLAG (1 << 2)
1471*4882a593Smuzhiyun #define NO_WOL_FLAG (1 << 3)
1472*4882a593Smuzhiyun #define USING_MSIX_FLAG (1 << 5)
1473*4882a593Smuzhiyun #define USING_MSI_FLAG (1 << 6)
1474*4882a593Smuzhiyun #define DISABLE_MSI_FLAG (1 << 7)
1475*4882a593Smuzhiyun #define NO_MCP_FLAG (1 << 9)
1476*4882a593Smuzhiyun #define MF_FUNC_DIS (1 << 11)
1477*4882a593Smuzhiyun #define OWN_CNIC_IRQ (1 << 12)
1478*4882a593Smuzhiyun #define NO_ISCSI_OOO_FLAG (1 << 13)
1479*4882a593Smuzhiyun #define NO_ISCSI_FLAG (1 << 14)
1480*4882a593Smuzhiyun #define NO_FCOE_FLAG (1 << 15)
1481*4882a593Smuzhiyun #define BC_SUPPORTS_PFC_STATS (1 << 17)
1482*4882a593Smuzhiyun #define TX_SWITCHING (1 << 18)
1483*4882a593Smuzhiyun #define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
1484*4882a593Smuzhiyun #define USING_SINGLE_MSIX_FLAG (1 << 20)
1485*4882a593Smuzhiyun #define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
1486*4882a593Smuzhiyun #define IS_VF_FLAG (1 << 22)
1487*4882a593Smuzhiyun #define BC_SUPPORTS_RMMOD_CMD (1 << 23)
1488*4882a593Smuzhiyun #define HAS_PHYS_PORT_ID (1 << 24)
1489*4882a593Smuzhiyun #define AER_ENABLED (1 << 25)
1490*4882a593Smuzhiyun #define PTP_SUPPORTED (1 << 26)
1491*4882a593Smuzhiyun #define TX_TIMESTAMPING_EN (1 << 27)
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun #define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun #ifdef CONFIG_BNX2X_SRIOV
1496*4882a593Smuzhiyun #define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1497*4882a593Smuzhiyun #define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
1498*4882a593Smuzhiyun #else
1499*4882a593Smuzhiyun #define IS_VF(bp) false
1500*4882a593Smuzhiyun #define IS_PF(bp) true
1501*4882a593Smuzhiyun #endif
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1504*4882a593Smuzhiyun #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
1505*4882a593Smuzhiyun #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun u8 cnic_support;
1508*4882a593Smuzhiyun bool cnic_enabled;
1509*4882a593Smuzhiyun bool cnic_loaded;
1510*4882a593Smuzhiyun struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* Flag that indicates that we can start looking for FCoE L2 queue
1513*4882a593Smuzhiyun * completions in the default status block.
1514*4882a593Smuzhiyun */
1515*4882a593Smuzhiyun bool fcoe_init;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun int mrrs;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun struct delayed_work sp_task;
1520*4882a593Smuzhiyun struct delayed_work iov_task;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun atomic_t interrupt_occurred;
1523*4882a593Smuzhiyun struct delayed_work sp_rtnl_task;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun struct delayed_work period_task;
1526*4882a593Smuzhiyun struct timer_list timer;
1527*4882a593Smuzhiyun int current_interval;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun u16 fw_seq;
1530*4882a593Smuzhiyun u16 fw_drv_pulse_wr_seq;
1531*4882a593Smuzhiyun u32 func_stx;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun struct link_params link_params;
1534*4882a593Smuzhiyun struct link_vars link_vars;
1535*4882a593Smuzhiyun u32 link_cnt;
1536*4882a593Smuzhiyun struct bnx2x_link_report_data last_reported_link;
1537*4882a593Smuzhiyun bool force_link_down;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun struct mdio_if_info mdio;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun struct bnx2x_common common;
1542*4882a593Smuzhiyun struct bnx2x_port port;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun struct cmng_init cmng;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun u32 mf_config[E1HVN_MAX];
1547*4882a593Smuzhiyun u32 mf_ext_config;
1548*4882a593Smuzhiyun u32 path_has_ovlan; /* E3 */
1549*4882a593Smuzhiyun u16 mf_ov;
1550*4882a593Smuzhiyun u8 mf_mode;
1551*4882a593Smuzhiyun #define IS_MF(bp) (bp->mf_mode != 0)
1552*4882a593Smuzhiyun #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1553*4882a593Smuzhiyun #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
1554*4882a593Smuzhiyun #define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
1555*4882a593Smuzhiyun u8 mf_sub_mode;
1556*4882a593Smuzhiyun #define IS_MF_UFP(bp) (IS_MF_SD(bp) && \
1557*4882a593Smuzhiyun bp->mf_sub_mode == SUB_MF_MODE_UFP)
1558*4882a593Smuzhiyun #define IS_MF_BD(bp) (IS_MF_SD(bp) && \
1559*4882a593Smuzhiyun bp->mf_sub_mode == SUB_MF_MODE_BD)
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun u8 wol;
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun int rx_ring_size;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun u16 tx_quick_cons_trip_int;
1566*4882a593Smuzhiyun u16 tx_quick_cons_trip;
1567*4882a593Smuzhiyun u16 tx_ticks_int;
1568*4882a593Smuzhiyun u16 tx_ticks;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun u16 rx_quick_cons_trip_int;
1571*4882a593Smuzhiyun u16 rx_quick_cons_trip;
1572*4882a593Smuzhiyun u16 rx_ticks_int;
1573*4882a593Smuzhiyun u16 rx_ticks;
1574*4882a593Smuzhiyun /* Maximal coalescing timeout in us */
1575*4882a593Smuzhiyun #define BNX2X_MAX_COALESCE_TOUT (0xff*BNX2X_BTR)
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun u32 lin_cnt;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun u16 state;
1580*4882a593Smuzhiyun #define BNX2X_STATE_CLOSED 0
1581*4882a593Smuzhiyun #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1582*4882a593Smuzhiyun #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
1583*4882a593Smuzhiyun #define BNX2X_STATE_OPEN 0x3000
1584*4882a593Smuzhiyun #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
1585*4882a593Smuzhiyun #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun #define BNX2X_STATE_DIAG 0xe000
1588*4882a593Smuzhiyun #define BNX2X_STATE_ERROR 0xf000
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun #define BNX2X_MAX_PRIORITY 8
1591*4882a593Smuzhiyun int num_queues;
1592*4882a593Smuzhiyun uint num_ethernet_queues;
1593*4882a593Smuzhiyun uint num_cnic_queues;
1594*4882a593Smuzhiyun int disable_tpa;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun u32 rx_mode;
1597*4882a593Smuzhiyun #define BNX2X_RX_MODE_NONE 0
1598*4882a593Smuzhiyun #define BNX2X_RX_MODE_NORMAL 1
1599*4882a593Smuzhiyun #define BNX2X_RX_MODE_ALLMULTI 2
1600*4882a593Smuzhiyun #define BNX2X_RX_MODE_PROMISC 3
1601*4882a593Smuzhiyun #define BNX2X_MAX_MULTICAST 64
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun u8 igu_dsb_id;
1604*4882a593Smuzhiyun u8 igu_base_sb;
1605*4882a593Smuzhiyun u8 igu_sb_cnt;
1606*4882a593Smuzhiyun u8 min_msix_vec_cnt;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun u32 igu_base_addr;
1609*4882a593Smuzhiyun dma_addr_t def_status_blk_mapping;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun struct bnx2x_slowpath *slowpath;
1612*4882a593Smuzhiyun dma_addr_t slowpath_mapping;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* Mechanism protecting the drv_info_to_mcp */
1615*4882a593Smuzhiyun struct mutex drv_info_mutex;
1616*4882a593Smuzhiyun bool drv_info_mng_owner;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* Total number of FW statistics requests */
1619*4882a593Smuzhiyun u8 fw_stats_num;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /*
1622*4882a593Smuzhiyun * This is a memory buffer that will contain both statistics
1623*4882a593Smuzhiyun * ramrod request and data.
1624*4882a593Smuzhiyun */
1625*4882a593Smuzhiyun void *fw_stats;
1626*4882a593Smuzhiyun dma_addr_t fw_stats_mapping;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * FW statistics request shortcut (points at the
1630*4882a593Smuzhiyun * beginning of fw_stats buffer).
1631*4882a593Smuzhiyun */
1632*4882a593Smuzhiyun struct bnx2x_fw_stats_req *fw_stats_req;
1633*4882a593Smuzhiyun dma_addr_t fw_stats_req_mapping;
1634*4882a593Smuzhiyun int fw_stats_req_sz;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun /*
1637*4882a593Smuzhiyun * FW statistics data shortcut (points at the beginning of
1638*4882a593Smuzhiyun * fw_stats buffer + fw_stats_req_sz).
1639*4882a593Smuzhiyun */
1640*4882a593Smuzhiyun struct bnx2x_fw_stats_data *fw_stats_data;
1641*4882a593Smuzhiyun dma_addr_t fw_stats_data_mapping;
1642*4882a593Smuzhiyun int fw_stats_data_sz;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun /* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
1645*4882a593Smuzhiyun * context size we need 8 ILT entries.
1646*4882a593Smuzhiyun */
1647*4882a593Smuzhiyun #define ILT_MAX_L2_LINES 32
1648*4882a593Smuzhiyun struct hw_context context[ILT_MAX_L2_LINES];
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun struct bnx2x_ilt *ilt;
1651*4882a593Smuzhiyun #define BP_ILT(bp) ((bp)->ilt)
1652*4882a593Smuzhiyun #define ILT_MAX_LINES 256
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1655*4882a593Smuzhiyun * to CNIC.
1656*4882a593Smuzhiyun */
1657*4882a593Smuzhiyun #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /*
1660*4882a593Smuzhiyun * Maximum CID count that might be required by the bnx2x:
1661*4882a593Smuzhiyun * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
1662*4882a593Smuzhiyun */
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun #define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1665*4882a593Smuzhiyun + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
1666*4882a593Smuzhiyun #define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1667*4882a593Smuzhiyun + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
1668*4882a593Smuzhiyun #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1669*4882a593Smuzhiyun ILT_PAGE_CIDS))
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun int qm_cid_count;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun bool dropless_fc;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun void *t2;
1676*4882a593Smuzhiyun dma_addr_t t2_mapping;
1677*4882a593Smuzhiyun struct cnic_ops __rcu *cnic_ops;
1678*4882a593Smuzhiyun void *cnic_data;
1679*4882a593Smuzhiyun u32 cnic_tag;
1680*4882a593Smuzhiyun struct cnic_eth_dev cnic_eth_dev;
1681*4882a593Smuzhiyun union host_hc_status_block cnic_sb;
1682*4882a593Smuzhiyun dma_addr_t cnic_sb_mapping;
1683*4882a593Smuzhiyun struct eth_spe *cnic_kwq;
1684*4882a593Smuzhiyun struct eth_spe *cnic_kwq_prod;
1685*4882a593Smuzhiyun struct eth_spe *cnic_kwq_cons;
1686*4882a593Smuzhiyun struct eth_spe *cnic_kwq_last;
1687*4882a593Smuzhiyun u16 cnic_kwq_pending;
1688*4882a593Smuzhiyun u16 cnic_spq_pending;
1689*4882a593Smuzhiyun u8 fip_mac[ETH_ALEN];
1690*4882a593Smuzhiyun struct mutex cnic_mutex;
1691*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Start index of the "special" (CNIC related) L2 clients */
1694*4882a593Smuzhiyun u8 cnic_base_cl_id;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun int dmae_ready;
1697*4882a593Smuzhiyun /* used to synchronize dmae accesses */
1698*4882a593Smuzhiyun spinlock_t dmae_lock;
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun /* used to protect the FW mail box */
1701*4882a593Smuzhiyun struct mutex fw_mb_mutex;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /* used to synchronize stats collecting */
1704*4882a593Smuzhiyun int stats_state;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun /* used for synchronization of concurrent threads statistics handling */
1707*4882a593Smuzhiyun struct semaphore stats_lock;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* used by dmae command loader */
1710*4882a593Smuzhiyun struct dmae_command stats_dmae;
1711*4882a593Smuzhiyun int executer_idx;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun u16 stats_counter;
1714*4882a593Smuzhiyun struct bnx2x_eth_stats eth_stats;
1715*4882a593Smuzhiyun struct host_func_stats func_stats;
1716*4882a593Smuzhiyun struct bnx2x_eth_stats_old eth_stats_old;
1717*4882a593Smuzhiyun struct bnx2x_net_stats_old net_stats_old;
1718*4882a593Smuzhiyun struct bnx2x_fw_port_stats_old fw_stats_old;
1719*4882a593Smuzhiyun bool stats_init;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun struct z_stream_s *strm;
1722*4882a593Smuzhiyun void *gunzip_buf;
1723*4882a593Smuzhiyun dma_addr_t gunzip_mapping;
1724*4882a593Smuzhiyun int gunzip_outlen;
1725*4882a593Smuzhiyun #define FW_BUF_SIZE 0x8000
1726*4882a593Smuzhiyun #define GUNZIP_BUF(bp) (bp->gunzip_buf)
1727*4882a593Smuzhiyun #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1728*4882a593Smuzhiyun #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun struct raw_op *init_ops;
1731*4882a593Smuzhiyun /* Init blocks offsets inside init_ops */
1732*4882a593Smuzhiyun u16 *init_ops_offsets;
1733*4882a593Smuzhiyun /* Data blob - has 32 bit granularity */
1734*4882a593Smuzhiyun u32 *init_data;
1735*4882a593Smuzhiyun u32 init_mode_flags;
1736*4882a593Smuzhiyun #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
1737*4882a593Smuzhiyun /* Zipped PRAM blobs - raw data */
1738*4882a593Smuzhiyun const u8 *tsem_int_table_data;
1739*4882a593Smuzhiyun const u8 *tsem_pram_data;
1740*4882a593Smuzhiyun const u8 *usem_int_table_data;
1741*4882a593Smuzhiyun const u8 *usem_pram_data;
1742*4882a593Smuzhiyun const u8 *xsem_int_table_data;
1743*4882a593Smuzhiyun const u8 *xsem_pram_data;
1744*4882a593Smuzhiyun const u8 *csem_int_table_data;
1745*4882a593Smuzhiyun const u8 *csem_pram_data;
1746*4882a593Smuzhiyun #define INIT_OPS(bp) (bp->init_ops)
1747*4882a593Smuzhiyun #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1748*4882a593Smuzhiyun #define INIT_DATA(bp) (bp->init_data)
1749*4882a593Smuzhiyun #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1750*4882a593Smuzhiyun #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1751*4882a593Smuzhiyun #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1752*4882a593Smuzhiyun #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1753*4882a593Smuzhiyun #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1754*4882a593Smuzhiyun #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1755*4882a593Smuzhiyun #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1756*4882a593Smuzhiyun #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun #define PHY_FW_VER_LEN 20
1759*4882a593Smuzhiyun char fw_ver[32];
1760*4882a593Smuzhiyun const struct firmware *firmware;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun struct bnx2x_vfdb *vfdb;
1763*4882a593Smuzhiyun #define IS_SRIOV(bp) ((bp)->vfdb)
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /* DCB support on/off */
1766*4882a593Smuzhiyun u16 dcb_state;
1767*4882a593Smuzhiyun #define BNX2X_DCB_STATE_OFF 0
1768*4882a593Smuzhiyun #define BNX2X_DCB_STATE_ON 1
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* DCBX engine mode */
1771*4882a593Smuzhiyun int dcbx_enabled;
1772*4882a593Smuzhiyun #define BNX2X_DCBX_ENABLED_OFF 0
1773*4882a593Smuzhiyun #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1774*4882a593Smuzhiyun #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1775*4882a593Smuzhiyun #define BNX2X_DCBX_ENABLED_INVALID (-1)
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun bool dcbx_mode_uset;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun struct bnx2x_config_dcbx_params dcbx_config_params;
1780*4882a593Smuzhiyun struct bnx2x_dcbx_port_params dcbx_port_params;
1781*4882a593Smuzhiyun int dcb_version;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /* CAM credit pools */
1784*4882a593Smuzhiyun struct bnx2x_credit_pool_obj vlans_pool;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun struct bnx2x_credit_pool_obj macs_pool;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* RX_MODE object */
1789*4882a593Smuzhiyun struct bnx2x_rx_mode_obj rx_mode_obj;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /* MCAST object */
1792*4882a593Smuzhiyun struct bnx2x_mcast_obj mcast_obj;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* RSS configuration object */
1795*4882a593Smuzhiyun struct bnx2x_rss_config_obj rss_conf_obj;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* Function State controlling object */
1798*4882a593Smuzhiyun struct bnx2x_func_sp_obj func_obj;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun unsigned long sp_state;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* operation indication for the sp_rtnl task */
1803*4882a593Smuzhiyun unsigned long sp_rtnl_state;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Indication of the IOV tasks */
1806*4882a593Smuzhiyun unsigned long iov_task_state;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun /* DCBX Negotiation results */
1809*4882a593Smuzhiyun struct dcbx_features dcbx_local_feat;
1810*4882a593Smuzhiyun u32 dcbx_error;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun #ifdef BCM_DCBNL
1813*4882a593Smuzhiyun struct dcbx_features dcbx_remote_feat;
1814*4882a593Smuzhiyun u32 dcbx_remote_flags;
1815*4882a593Smuzhiyun #endif
1816*4882a593Smuzhiyun /* AFEX: store default vlan used */
1817*4882a593Smuzhiyun int afex_def_vlan_tag;
1818*4882a593Smuzhiyun enum mf_cfg_afex_vlan_mode afex_vlan_mode;
1819*4882a593Smuzhiyun u32 pending_max;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /* multiple tx classes of service */
1822*4882a593Smuzhiyun u8 max_cos;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun /* priority to cos mapping */
1825*4882a593Smuzhiyun u8 prio_to_cos[8];
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun int fp_array_size;
1828*4882a593Smuzhiyun u32 dump_preset_idx;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun u8 phys_port_id[ETH_ALEN];
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun /* PTP related context */
1833*4882a593Smuzhiyun struct ptp_clock *ptp_clock;
1834*4882a593Smuzhiyun struct ptp_clock_info ptp_clock_info;
1835*4882a593Smuzhiyun struct work_struct ptp_task;
1836*4882a593Smuzhiyun struct cyclecounter cyclecounter;
1837*4882a593Smuzhiyun struct timecounter timecounter;
1838*4882a593Smuzhiyun bool timecounter_init_done;
1839*4882a593Smuzhiyun struct sk_buff *ptp_tx_skb;
1840*4882a593Smuzhiyun unsigned long ptp_tx_start;
1841*4882a593Smuzhiyun bool hwtstamp_ioctl_called;
1842*4882a593Smuzhiyun u16 tx_type;
1843*4882a593Smuzhiyun u16 rx_filter;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun struct bnx2x_link_report_data vf_link_vars;
1846*4882a593Smuzhiyun struct list_head vlan_reg;
1847*4882a593Smuzhiyun u16 vlan_cnt;
1848*4882a593Smuzhiyun u16 vlan_credit;
1849*4882a593Smuzhiyun bool accept_any_vlan;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun /* Vxlan/Geneve related information */
1852*4882a593Smuzhiyun u16 udp_tunnel_ports[BNX2X_UDP_PORT_MAX];
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun #define FW_CAP_INVALIDATE_VF_FP_HSI BIT(0)
1855*4882a593Smuzhiyun u32 fw_cap;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun u32 fw_major;
1858*4882a593Smuzhiyun u32 fw_minor;
1859*4882a593Smuzhiyun u32 fw_rev;
1860*4882a593Smuzhiyun u32 fw_eng;
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* Tx queues may be less or equal to Rx queues */
1864*4882a593Smuzhiyun extern int num_queues;
1865*4882a593Smuzhiyun #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
1866*4882a593Smuzhiyun #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
1867*4882a593Smuzhiyun #define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
1868*4882a593Smuzhiyun (bp)->num_cnic_queues)
1869*4882a593Smuzhiyun #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1874*4882a593Smuzhiyun /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun #define RSS_IPV4_CAP_MASK \
1877*4882a593Smuzhiyun TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun #define RSS_IPV4_TCP_CAP_MASK \
1880*4882a593Smuzhiyun TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun #define RSS_IPV6_CAP_MASK \
1883*4882a593Smuzhiyun TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun #define RSS_IPV6_TCP_CAP_MASK \
1886*4882a593Smuzhiyun TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun struct bnx2x_func_init_params {
1889*4882a593Smuzhiyun /* dma */
1890*4882a593Smuzhiyun bool spq_active;
1891*4882a593Smuzhiyun dma_addr_t spq_map;
1892*4882a593Smuzhiyun u16 spq_prod;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun u16 func_id; /* abs fid */
1895*4882a593Smuzhiyun u16 pf_id;
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun #define for_each_cnic_queue(bp, var) \
1899*4882a593Smuzhiyun for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1900*4882a593Smuzhiyun (var)++) \
1901*4882a593Smuzhiyun if (skip_queue(bp, var)) \
1902*4882a593Smuzhiyun continue; \
1903*4882a593Smuzhiyun else
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun #define for_each_eth_queue(bp, var) \
1906*4882a593Smuzhiyun for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun #define for_each_nondefault_eth_queue(bp, var) \
1909*4882a593Smuzhiyun for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun #define for_each_queue(bp, var) \
1912*4882a593Smuzhiyun for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1913*4882a593Smuzhiyun if (skip_queue(bp, var)) \
1914*4882a593Smuzhiyun continue; \
1915*4882a593Smuzhiyun else
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /* Skip forwarding FP */
1918*4882a593Smuzhiyun #define for_each_valid_rx_queue(bp, var) \
1919*4882a593Smuzhiyun for ((var) = 0; \
1920*4882a593Smuzhiyun (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1921*4882a593Smuzhiyun BNX2X_NUM_ETH_QUEUES(bp)); \
1922*4882a593Smuzhiyun (var)++) \
1923*4882a593Smuzhiyun if (skip_rx_queue(bp, var)) \
1924*4882a593Smuzhiyun continue; \
1925*4882a593Smuzhiyun else
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun #define for_each_rx_queue_cnic(bp, var) \
1928*4882a593Smuzhiyun for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1929*4882a593Smuzhiyun (var)++) \
1930*4882a593Smuzhiyun if (skip_rx_queue(bp, var)) \
1931*4882a593Smuzhiyun continue; \
1932*4882a593Smuzhiyun else
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun #define for_each_rx_queue(bp, var) \
1935*4882a593Smuzhiyun for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1936*4882a593Smuzhiyun if (skip_rx_queue(bp, var)) \
1937*4882a593Smuzhiyun continue; \
1938*4882a593Smuzhiyun else
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* Skip OOO FP */
1941*4882a593Smuzhiyun #define for_each_valid_tx_queue(bp, var) \
1942*4882a593Smuzhiyun for ((var) = 0; \
1943*4882a593Smuzhiyun (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1944*4882a593Smuzhiyun BNX2X_NUM_ETH_QUEUES(bp)); \
1945*4882a593Smuzhiyun (var)++) \
1946*4882a593Smuzhiyun if (skip_tx_queue(bp, var)) \
1947*4882a593Smuzhiyun continue; \
1948*4882a593Smuzhiyun else
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun #define for_each_tx_queue_cnic(bp, var) \
1951*4882a593Smuzhiyun for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1952*4882a593Smuzhiyun (var)++) \
1953*4882a593Smuzhiyun if (skip_tx_queue(bp, var)) \
1954*4882a593Smuzhiyun continue; \
1955*4882a593Smuzhiyun else
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun #define for_each_tx_queue(bp, var) \
1958*4882a593Smuzhiyun for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1959*4882a593Smuzhiyun if (skip_tx_queue(bp, var)) \
1960*4882a593Smuzhiyun continue; \
1961*4882a593Smuzhiyun else
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun #define for_each_nondefault_queue(bp, var) \
1964*4882a593Smuzhiyun for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1965*4882a593Smuzhiyun if (skip_queue(bp, var)) \
1966*4882a593Smuzhiyun continue; \
1967*4882a593Smuzhiyun else
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun #define for_each_cos_in_tx_queue(fp, var) \
1970*4882a593Smuzhiyun for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* skip rx queue
1973*4882a593Smuzhiyun * if FCOE l2 support is disabled and this is the fcoe L2 queue
1974*4882a593Smuzhiyun */
1975*4882a593Smuzhiyun #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun /* skip tx queue
1978*4882a593Smuzhiyun * if FCOE l2 support is disabled and this is the fcoe L2 queue
1979*4882a593Smuzhiyun */
1980*4882a593Smuzhiyun #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun /*self test*/
1985*4882a593Smuzhiyun int bnx2x_idle_chk(struct bnx2x *bp);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun /**
1988*4882a593Smuzhiyun * bnx2x_set_mac_one - configure a single MAC address
1989*4882a593Smuzhiyun *
1990*4882a593Smuzhiyun * @bp: driver handle
1991*4882a593Smuzhiyun * @mac: MAC to configure
1992*4882a593Smuzhiyun * @obj: MAC object handle
1993*4882a593Smuzhiyun * @set: if 'true' add a new MAC, otherwise - delete
1994*4882a593Smuzhiyun * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1995*4882a593Smuzhiyun * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1996*4882a593Smuzhiyun *
1997*4882a593Smuzhiyun * Configures one MAC according to provided parameters or continues the
1998*4882a593Smuzhiyun * execution of previously scheduled commands if RAMROD_CONT is set in
1999*4882a593Smuzhiyun * ramrod_flags.
2000*4882a593Smuzhiyun *
2001*4882a593Smuzhiyun * Returns zero if operation has successfully completed, a positive value if the
2002*4882a593Smuzhiyun * operation has been successfully scheduled and a negative - if a requested
2003*4882a593Smuzhiyun * operations has failed.
2004*4882a593Smuzhiyun */
2005*4882a593Smuzhiyun int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2006*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *obj, bool set,
2007*4882a593Smuzhiyun int mac_type, unsigned long *ramrod_flags);
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun int bnx2x_set_vlan_one(struct bnx2x *bp, u16 vlan,
2010*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *obj, bool set,
2011*4882a593Smuzhiyun unsigned long *ramrod_flags);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun /**
2014*4882a593Smuzhiyun * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2015*4882a593Smuzhiyun *
2016*4882a593Smuzhiyun * @bp: driver handle
2017*4882a593Smuzhiyun * @mac_obj: MAC object handle
2018*4882a593Smuzhiyun * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
2019*4882a593Smuzhiyun * @wait_for_comp: if 'true' block until completion
2020*4882a593Smuzhiyun *
2021*4882a593Smuzhiyun * Deletes all MACs of the specific type (e.g. ETH, UC list).
2022*4882a593Smuzhiyun *
2023*4882a593Smuzhiyun * Returns zero if operation has successfully completed, a positive value if the
2024*4882a593Smuzhiyun * operation has been successfully scheduled and a negative - if a requested
2025*4882a593Smuzhiyun * operations has failed.
2026*4882a593Smuzhiyun */
2027*4882a593Smuzhiyun int bnx2x_del_all_macs(struct bnx2x *bp,
2028*4882a593Smuzhiyun struct bnx2x_vlan_mac_obj *mac_obj,
2029*4882a593Smuzhiyun int mac_type, bool wait_for_comp);
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun /* Init Function API */
2032*4882a593Smuzhiyun void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
2033*4882a593Smuzhiyun void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2034*4882a593Smuzhiyun u8 vf_valid, int fw_sb_id, int igu_sb_id);
2035*4882a593Smuzhiyun int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2036*4882a593Smuzhiyun int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2037*4882a593Smuzhiyun int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2038*4882a593Smuzhiyun int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2039*4882a593Smuzhiyun void bnx2x_read_mf_cfg(struct bnx2x *bp);
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun /* dmae */
2044*4882a593Smuzhiyun void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2045*4882a593Smuzhiyun void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2046*4882a593Smuzhiyun u32 len32);
2047*4882a593Smuzhiyun void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2048*4882a593Smuzhiyun u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2049*4882a593Smuzhiyun u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2050*4882a593Smuzhiyun u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2051*4882a593Smuzhiyun bool with_comp, u8 comp_type);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2054*4882a593Smuzhiyun u8 src_type, u8 dst_type);
2055*4882a593Smuzhiyun int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2056*4882a593Smuzhiyun u32 *comp);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /* FLR related routines */
2059*4882a593Smuzhiyun u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2060*4882a593Smuzhiyun void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2061*4882a593Smuzhiyun int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
2062*4882a593Smuzhiyun u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
2063*4882a593Smuzhiyun int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2064*4882a593Smuzhiyun char *msg, u32 poll_cnt);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun void bnx2x_calc_fc_adv(struct bnx2x *bp);
2067*4882a593Smuzhiyun int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2068*4882a593Smuzhiyun u32 data_hi, u32 data_lo, int cmd_type);
2069*4882a593Smuzhiyun void bnx2x_update_coalesce(struct bnx2x *bp);
2070*4882a593Smuzhiyun int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun bool bnx2x_port_after_undi(struct bnx2x *bp);
2073*4882a593Smuzhiyun
reg_poll(struct bnx2x * bp,u32 reg,u32 expected,int ms,int wait)2074*4882a593Smuzhiyun static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
2075*4882a593Smuzhiyun int wait)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun u32 val;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun do {
2080*4882a593Smuzhiyun val = REG_RD(bp, reg);
2081*4882a593Smuzhiyun if (val == expected)
2082*4882a593Smuzhiyun break;
2083*4882a593Smuzhiyun ms -= wait;
2084*4882a593Smuzhiyun msleep(wait);
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun } while (ms > 0);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun return val;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2092*4882a593Smuzhiyun bool is_pf);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun #define BNX2X_ILT_ZALLOC(x, y, size) \
2095*4882a593Smuzhiyun x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun #define BNX2X_ILT_FREE(x, y, size) \
2098*4882a593Smuzhiyun do { \
2099*4882a593Smuzhiyun if (x) { \
2100*4882a593Smuzhiyun dma_free_coherent(&bp->pdev->dev, size, x, y); \
2101*4882a593Smuzhiyun x = NULL; \
2102*4882a593Smuzhiyun y = 0; \
2103*4882a593Smuzhiyun } \
2104*4882a593Smuzhiyun } while (0)
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun #define ILOG2(x) (ilog2((x)))
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun #define ILT_NUM_PAGE_ENTRIES (3072)
2109*4882a593Smuzhiyun /* In 57710/11 we use whole table since we have 8 func
2110*4882a593Smuzhiyun * In 57712 we have only 4 func, but use same size per func, then only half of
2111*4882a593Smuzhiyun * the table in use
2112*4882a593Smuzhiyun */
2113*4882a593Smuzhiyun #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
2116*4882a593Smuzhiyun /*
2117*4882a593Smuzhiyun * the phys address is shifted right 12 bits and has an added
2118*4882a593Smuzhiyun * 1=valid bit added to the 53rd bit
2119*4882a593Smuzhiyun * then since this is a wide register(TM)
2120*4882a593Smuzhiyun * we split it into two 32 bit writes
2121*4882a593Smuzhiyun */
2122*4882a593Smuzhiyun #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2123*4882a593Smuzhiyun #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* load/unload mode */
2126*4882a593Smuzhiyun #define LOAD_NORMAL 0
2127*4882a593Smuzhiyun #define LOAD_OPEN 1
2128*4882a593Smuzhiyun #define LOAD_DIAG 2
2129*4882a593Smuzhiyun #define LOAD_LOOPBACK_EXT 3
2130*4882a593Smuzhiyun #define UNLOAD_NORMAL 0
2131*4882a593Smuzhiyun #define UNLOAD_CLOSE 1
2132*4882a593Smuzhiyun #define UNLOAD_RECOVERY 2
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /* DMAE command defines */
2135*4882a593Smuzhiyun #define DMAE_TIMEOUT -1
2136*4882a593Smuzhiyun #define DMAE_PCI_ERROR -2 /* E2 and onward */
2137*4882a593Smuzhiyun #define DMAE_NOT_RDY -3
2138*4882a593Smuzhiyun #define DMAE_PCI_ERR_FLAG 0x80000000
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun #define DMAE_SRC_PCI 0
2141*4882a593Smuzhiyun #define DMAE_SRC_GRC 1
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun #define DMAE_DST_NONE 0
2144*4882a593Smuzhiyun #define DMAE_DST_PCI 1
2145*4882a593Smuzhiyun #define DMAE_DST_GRC 2
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun #define DMAE_COMP_PCI 0
2148*4882a593Smuzhiyun #define DMAE_COMP_GRC 1
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* E2 and onward - PCI error handling in the completion */
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun #define DMAE_COMP_REGULAR 0
2153*4882a593Smuzhiyun #define DMAE_COM_SET_ERR 1
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2156*4882a593Smuzhiyun DMAE_COMMAND_SRC_SHIFT)
2157*4882a593Smuzhiyun #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2158*4882a593Smuzhiyun DMAE_COMMAND_SRC_SHIFT)
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2161*4882a593Smuzhiyun DMAE_COMMAND_DST_SHIFT)
2162*4882a593Smuzhiyun #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2163*4882a593Smuzhiyun DMAE_COMMAND_DST_SHIFT)
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2166*4882a593Smuzhiyun DMAE_COMMAND_C_DST_SHIFT)
2167*4882a593Smuzhiyun #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2168*4882a593Smuzhiyun DMAE_COMMAND_C_DST_SHIFT)
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2173*4882a593Smuzhiyun #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2174*4882a593Smuzhiyun #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2175*4882a593Smuzhiyun #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun #define DMAE_CMD_PORT_0 0
2178*4882a593Smuzhiyun #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2181*4882a593Smuzhiyun #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2182*4882a593Smuzhiyun #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun #define DMAE_SRC_PF 0
2185*4882a593Smuzhiyun #define DMAE_SRC_VF 1
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun #define DMAE_DST_PF 0
2188*4882a593Smuzhiyun #define DMAE_DST_VF 1
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun #define DMAE_C_SRC 0
2191*4882a593Smuzhiyun #define DMAE_C_DST 1
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun #define DMAE_LEN32_RD_MAX 0x80
2194*4882a593Smuzhiyun #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
2197*4882a593Smuzhiyun * indicates error
2198*4882a593Smuzhiyun */
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun #define MAX_DMAE_C_PER_PORT 8
2201*4882a593Smuzhiyun #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2202*4882a593Smuzhiyun BP_VN(bp))
2203*4882a593Smuzhiyun #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2204*4882a593Smuzhiyun E1HVN_MAX)
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun /* Following is the DMAE channel number allocation for the clients.
2207*4882a593Smuzhiyun * MFW: OCBB/OCSD implementations use DMAE channels 14/15 respectively.
2208*4882a593Smuzhiyun * Driver: 0-3 and 8-11 (for PF dmae operations)
2209*4882a593Smuzhiyun * 4 and 12 (for stats requests)
2210*4882a593Smuzhiyun */
2211*4882a593Smuzhiyun #define BNX2X_FW_DMAE_C 13 /* Channel for FW DMAE operations */
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /* PCIE link and speed */
2214*4882a593Smuzhiyun #define PCICFG_LINK_WIDTH 0x1f00000
2215*4882a593Smuzhiyun #define PCICFG_LINK_WIDTH_SHIFT 20
2216*4882a593Smuzhiyun #define PCICFG_LINK_SPEED 0xf0000
2217*4882a593Smuzhiyun #define PCICFG_LINK_SPEED_SHIFT 16
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun #define BNX2X_NUM_TESTS_SF 7
2220*4882a593Smuzhiyun #define BNX2X_NUM_TESTS_MF 3
2221*4882a593Smuzhiyun #define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2222*4882a593Smuzhiyun IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF)
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun #define BNX2X_PHY_LOOPBACK 0
2225*4882a593Smuzhiyun #define BNX2X_MAC_LOOPBACK 1
2226*4882a593Smuzhiyun #define BNX2X_EXT_LOOPBACK 2
2227*4882a593Smuzhiyun #define BNX2X_PHY_LOOPBACK_FAILED 1
2228*4882a593Smuzhiyun #define BNX2X_MAC_LOOPBACK_FAILED 2
2229*4882a593Smuzhiyun #define BNX2X_EXT_LOOPBACK_FAILED 3
2230*4882a593Smuzhiyun #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2231*4882a593Smuzhiyun BNX2X_PHY_LOOPBACK_FAILED)
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun #define STROM_ASSERT_ARRAY_SIZE 50
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun /* must be used on a CID before placing it on a HW ring */
2236*4882a593Smuzhiyun #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
2237*4882a593Smuzhiyun (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2238*4882a593Smuzhiyun (x))
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2241*4882a593Smuzhiyun #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun #define BNX2X_BTR 4
2244*4882a593Smuzhiyun #define MAX_SPQ_PENDING 8
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun /* CMNG constants, as derived from system spec calculations */
2247*4882a593Smuzhiyun /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2248*4882a593Smuzhiyun #define DEF_MIN_RATE 100
2249*4882a593Smuzhiyun /* resolution of the rate shaping timer - 400 usec */
2250*4882a593Smuzhiyun #define RS_PERIODIC_TIMEOUT_USEC 400
2251*4882a593Smuzhiyun /* number of bytes in single QM arbitration cycle -
2252*4882a593Smuzhiyun * coefficient for calculating the fairness timer */
2253*4882a593Smuzhiyun #define QM_ARB_BYTES 160000
2254*4882a593Smuzhiyun /* resolution of Min algorithm 1:100 */
2255*4882a593Smuzhiyun #define MIN_RES 100
2256*4882a593Smuzhiyun /* how many bytes above threshold for the minimal credit of Min algorithm*/
2257*4882a593Smuzhiyun #define MIN_ABOVE_THRESH 32768
2258*4882a593Smuzhiyun /* Fairness algorithm integration time coefficient -
2259*4882a593Smuzhiyun * for calculating the actual Tfair */
2260*4882a593Smuzhiyun #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2261*4882a593Smuzhiyun /* Memory of fairness algorithm . 2 cycles */
2262*4882a593Smuzhiyun #define FAIR_MEM 2
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun #define ATTN_NIG_FOR_FUNC (1L << 8)
2265*4882a593Smuzhiyun #define ATTN_SW_TIMER_4_FUNC (1L << 9)
2266*4882a593Smuzhiyun #define GPIO_2_FUNC (1L << 10)
2267*4882a593Smuzhiyun #define GPIO_3_FUNC (1L << 11)
2268*4882a593Smuzhiyun #define GPIO_4_FUNC (1L << 12)
2269*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_1 (1L << 13)
2270*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_2 (1L << 14)
2271*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_3 (1L << 15)
2272*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_4 (1L << 13)
2273*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_5 (1L << 14)
2274*4882a593Smuzhiyun #define ATTN_GENERAL_ATTN_6 (1L << 15)
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun #define ATTN_HARD_WIRED_MASK 0xff00
2277*4882a593Smuzhiyun #define ATTENTION_ID 4
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun #define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_PERSONALITY_ONLY(bp) || \
2280*4882a593Smuzhiyun IS_MF_FCOE_AFEX(bp))
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun /* stuff added to make the code fit 80Col */
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun #define BNX2X_PMF_LINK_ASSERT \
2285*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun #define BNX2X_MC_ASSERT_BITS \
2288*4882a593Smuzhiyun (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2289*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2290*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2291*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun #define BNX2X_MCP_ASSERT \
2294*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2297*4882a593Smuzhiyun #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2298*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2299*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2300*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2301*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2302*4882a593Smuzhiyun GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun #define HW_INTERRUPT_ASSERT_SET_0 \
2305*4882a593Smuzhiyun (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2306*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2307*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2308*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2309*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2310*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2311*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2312*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2313*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2314*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2315*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2316*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2317*4882a593Smuzhiyun #define HW_INTERRUPT_ASSERT_SET_1 \
2318*4882a593Smuzhiyun (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2319*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2320*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2321*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2322*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2323*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2324*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2325*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2326*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2327*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2328*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2329*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2330*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2331*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2332*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2333*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2334*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2335*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2336*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2337*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2338*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2339*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2340*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2341*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2342*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2343*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2344*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2345*4882a593Smuzhiyun #define HW_INTERRUPT_ASSERT_SET_2 \
2346*4882a593Smuzhiyun (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2347*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2348*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2349*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2350*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2351*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2352*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2353*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2354*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2355*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2356*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2357*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2358*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD \
2361*4882a593Smuzhiyun (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2362*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2363*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY)
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_3 (HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD | \
2366*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2369*4882a593Smuzhiyun AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun #define MULTI_MASK 0x7f
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2374*4882a593Smuzhiyun #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2375*4882a593Smuzhiyun #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2376*4882a593Smuzhiyun #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun #define DEF_USB_IGU_INDEX_OFF \
2379*4882a593Smuzhiyun offsetof(struct cstorm_def_status_block_u, igu_index)
2380*4882a593Smuzhiyun #define DEF_CSB_IGU_INDEX_OFF \
2381*4882a593Smuzhiyun offsetof(struct cstorm_def_status_block_c, igu_index)
2382*4882a593Smuzhiyun #define DEF_XSB_IGU_INDEX_OFF \
2383*4882a593Smuzhiyun offsetof(struct xstorm_def_status_block, igu_index)
2384*4882a593Smuzhiyun #define DEF_TSB_IGU_INDEX_OFF \
2385*4882a593Smuzhiyun offsetof(struct tstorm_def_status_block, igu_index)
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun #define DEF_USB_SEGMENT_OFF \
2388*4882a593Smuzhiyun offsetof(struct cstorm_def_status_block_u, segment)
2389*4882a593Smuzhiyun #define DEF_CSB_SEGMENT_OFF \
2390*4882a593Smuzhiyun offsetof(struct cstorm_def_status_block_c, segment)
2391*4882a593Smuzhiyun #define DEF_XSB_SEGMENT_OFF \
2392*4882a593Smuzhiyun offsetof(struct xstorm_def_status_block, segment)
2393*4882a593Smuzhiyun #define DEF_TSB_SEGMENT_OFF \
2394*4882a593Smuzhiyun offsetof(struct tstorm_def_status_block, segment)
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun #define BNX2X_SP_DSB_INDEX \
2397*4882a593Smuzhiyun (&bp->def_status_blk->sp_sb.\
2398*4882a593Smuzhiyun index_values[HC_SP_INDEX_ETH_DEF_CONS])
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun #define CAM_IS_INVALID(x) \
2401*4882a593Smuzhiyun (GET_FLAG(x.flags, \
2402*4882a593Smuzhiyun MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2403*4882a593Smuzhiyun (T_ETH_MAC_COMMAND_INVALIDATE))
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun /* Number of u32 elements in MC hash array */
2406*4882a593Smuzhiyun #define MC_HASH_SIZE 8
2407*4882a593Smuzhiyun #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2408*4882a593Smuzhiyun TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun #ifndef PXP2_REG_PXP2_INT_STS
2411*4882a593Smuzhiyun #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2412*4882a593Smuzhiyun #endif
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun #ifndef ETH_MAX_RX_CLIENTS_E2
2415*4882a593Smuzhiyun #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2416*4882a593Smuzhiyun #endif
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun #define BNX2X_VPD_LEN 128
2419*4882a593Smuzhiyun #define VENDOR_ID_LEN 4
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun #define VF_ACQUIRE_THRESH 3
2422*4882a593Smuzhiyun #define VF_ACQUIRE_MAC_FILTERS 1
2423*4882a593Smuzhiyun #define VF_ACQUIRE_MC_FILTERS 10
2424*4882a593Smuzhiyun #define VF_ACQUIRE_VLAN_FILTERS 2 /* VLAN0 + 'real' VLAN */
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2427*4882a593Smuzhiyun (!((me_reg) & ME_REG_VF_ERR)))
2428*4882a593Smuzhiyun int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err);
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun /* Congestion management fairness mode */
2431*4882a593Smuzhiyun #define CMNG_FNS_NONE 0
2432*4882a593Smuzhiyun #define CMNG_FNS_MINMAX 1
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2435*4882a593Smuzhiyun #define HC_SEG_ACCESS_ATTN 4
2436*4882a593Smuzhiyun #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
2439*4882a593Smuzhiyun void bnx2x_notify_link_changed(struct bnx2x *bp);
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun #define BNX2X_MF_SD_PROTOCOL(bp) \
2442*4882a593Smuzhiyun ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2445*4882a593Smuzhiyun (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2448*4882a593Smuzhiyun (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2451*4882a593Smuzhiyun #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2452*4882a593Smuzhiyun #define IS_MF_ISCSI_SI(bp) (IS_MF_SI(bp) && BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp))
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun #define IS_MF_ISCSI_ONLY(bp) (IS_MF_ISCSI_SD(bp) || IS_MF_ISCSI_SI(bp))
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun #define BNX2X_MF_EXT_PROTOCOL_MASK \
2457*4882a593Smuzhiyun (MACP_FUNC_CFG_FLAGS_ETHERNET | \
2458*4882a593Smuzhiyun MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD | \
2459*4882a593Smuzhiyun MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun #define BNX2X_MF_EXT_PROT(bp) ((bp)->mf_ext_config & \
2462*4882a593Smuzhiyun BNX2X_MF_EXT_PROTOCOL_MASK)
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun #define BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp) \
2465*4882a593Smuzhiyun (BNX2X_MF_EXT_PROT(bp) & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun #define BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp) \
2468*4882a593Smuzhiyun (BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun #define BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) \
2471*4882a593Smuzhiyun (BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD)
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun #define IS_MF_FCOE_AFEX(bp) \
2474*4882a593Smuzhiyun (IS_MF_AFEX(bp) && BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp))
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun #define IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) \
2477*4882a593Smuzhiyun (IS_MF_SD(bp) && \
2478*4882a593Smuzhiyun (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2479*4882a593Smuzhiyun BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun #define IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp) \
2482*4882a593Smuzhiyun (IS_MF_SI(bp) && \
2483*4882a593Smuzhiyun (BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) || \
2484*4882a593Smuzhiyun BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)))
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun #define IS_MF_STORAGE_PERSONALITY_ONLY(bp) \
2487*4882a593Smuzhiyun (IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) || \
2488*4882a593Smuzhiyun IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp))
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun /* Determines whether BW configuration arrives in 100Mb units or in
2491*4882a593Smuzhiyun * percentages from actual physical link speed.
2492*4882a593Smuzhiyun */
2493*4882a593Smuzhiyun #define IS_MF_PERCENT_BW(bp) (IS_MF_SI(bp) || IS_MF_UFP(bp) || IS_MF_BD(bp))
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun #define SET_FLAG(value, mask, flag) \
2496*4882a593Smuzhiyun do {\
2497*4882a593Smuzhiyun (value) &= ~(mask);\
2498*4882a593Smuzhiyun (value) |= ((flag) << (mask##_SHIFT));\
2499*4882a593Smuzhiyun } while (0)
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun #define GET_FLAG(value, mask) \
2502*4882a593Smuzhiyun (((value) & (mask)) >> (mask##_SHIFT))
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun #define GET_FIELD(value, fname) \
2505*4882a593Smuzhiyun (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun enum {
2508*4882a593Smuzhiyun SWITCH_UPDATE,
2509*4882a593Smuzhiyun AFEX_UPDATE,
2510*4882a593Smuzhiyun };
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun #define NUM_MACS 8
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun void bnx2x_set_local_cmng(struct bnx2x *bp);
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun void bnx2x_update_mng_version(struct bnx2x *bp);
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun void bnx2x_update_mfw_dump(struct bnx2x *bp);
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun #define MCPR_SCRATCH_BASE(bp) \
2521*4882a593Smuzhiyun (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun #define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX))
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun void bnx2x_init_ptp(struct bnx2x *bp);
2526*4882a593Smuzhiyun int bnx2x_configure_ptp_filters(struct bnx2x *bp);
2527*4882a593Smuzhiyun void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb);
2528*4882a593Smuzhiyun void bnx2x_register_phc(struct bnx2x *bp);
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun #define BNX2X_MAX_PHC_DRIFT 31000000
2531*4882a593Smuzhiyun #define BNX2X_PTP_TX_TIMEOUT
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun /* Re-configure all previously configured vlan filters.
2534*4882a593Smuzhiyun * Meant for implicit re-load flows.
2535*4882a593Smuzhiyun */
2536*4882a593Smuzhiyun int bnx2x_vlan_reconfigure_vid(struct bnx2x *bp);
2537*4882a593Smuzhiyun #endif /* bnx2x.h */
2538