1*4882a593Smuzhiyun /* bnx2.h: QLogic bnx2 network driver.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright (c) 2004-2014 Broadcom Corporation
4*4882a593Smuzhiyun * Copyright (c) 2014-2015 QLogic Corporation
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
7*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
8*4882a593Smuzhiyun * the Free Software Foundation.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Written by: Michael Chan (mchan@broadcom.com)
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef BNX2_H
15*4882a593Smuzhiyun #define BNX2_H
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Hardware data structures and register definitions automatically
18*4882a593Smuzhiyun * generated from RTL code. Do not modify.
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * tx_bd definition
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun struct bnx2_tx_bd {
25*4882a593Smuzhiyun u32 tx_bd_haddr_hi;
26*4882a593Smuzhiyun u32 tx_bd_haddr_lo;
27*4882a593Smuzhiyun u32 tx_bd_mss_nbytes;
28*4882a593Smuzhiyun #define TX_BD_TCP6_OFF2_SHL (14)
29*4882a593Smuzhiyun u32 tx_bd_vlan_tag_flags;
30*4882a593Smuzhiyun #define TX_BD_FLAGS_CONN_FAULT (1<<0)
31*4882a593Smuzhiyun #define TX_BD_FLAGS_TCP6_OFF0_MSK (3<<1)
32*4882a593Smuzhiyun #define TX_BD_FLAGS_TCP6_OFF0_SHL (1)
33*4882a593Smuzhiyun #define TX_BD_FLAGS_TCP_UDP_CKSUM (1<<1)
34*4882a593Smuzhiyun #define TX_BD_FLAGS_IP_CKSUM (1<<2)
35*4882a593Smuzhiyun #define TX_BD_FLAGS_VLAN_TAG (1<<3)
36*4882a593Smuzhiyun #define TX_BD_FLAGS_COAL_NOW (1<<4)
37*4882a593Smuzhiyun #define TX_BD_FLAGS_DONT_GEN_CRC (1<<5)
38*4882a593Smuzhiyun #define TX_BD_FLAGS_END (1<<6)
39*4882a593Smuzhiyun #define TX_BD_FLAGS_START (1<<7)
40*4882a593Smuzhiyun #define TX_BD_FLAGS_SW_OPTION_WORD (0x1f<<8)
41*4882a593Smuzhiyun #define TX_BD_FLAGS_TCP6_OFF4_SHL (12)
42*4882a593Smuzhiyun #define TX_BD_FLAGS_SW_FLAGS (1<<13)
43*4882a593Smuzhiyun #define TX_BD_FLAGS_SW_SNAP (1<<14)
44*4882a593Smuzhiyun #define TX_BD_FLAGS_SW_LSO (1<<15)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * rx_bd definition
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun struct bnx2_rx_bd {
53*4882a593Smuzhiyun u32 rx_bd_haddr_hi;
54*4882a593Smuzhiyun u32 rx_bd_haddr_lo;
55*4882a593Smuzhiyun u32 rx_bd_len;
56*4882a593Smuzhiyun u32 rx_bd_flags;
57*4882a593Smuzhiyun #define RX_BD_FLAGS_NOPUSH (1<<0)
58*4882a593Smuzhiyun #define RX_BD_FLAGS_DUMMY (1<<1)
59*4882a593Smuzhiyun #define RX_BD_FLAGS_END (1<<2)
60*4882a593Smuzhiyun #define RX_BD_FLAGS_START (1<<3)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define BNX2_RX_ALIGN 16
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * status_block definition
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun struct status_block {
70*4882a593Smuzhiyun u32 status_attn_bits;
71*4882a593Smuzhiyun #define STATUS_ATTN_BITS_LINK_STATE (1L<<0)
72*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT (1L<<1)
73*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_BD_READ_ABORT (1L<<2)
74*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT (1L<<3)
75*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT (1L<<4)
76*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_DMA_ABORT (1L<<5)
77*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_PATCHUP_ABORT (1L<<6)
78*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT (1L<<7)
79*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT (1L<<8)
80*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT (1L<<9)
81*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_MBUF_ABORT (1L<<10)
82*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_LOOKUP_ABORT (1L<<11)
83*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT (1L<<12)
84*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_V2P_ABORT (1L<<13)
85*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT (1L<<14)
86*4882a593Smuzhiyun #define STATUS_ATTN_BITS_RX_DMA_ABORT (1L<<15)
87*4882a593Smuzhiyun #define STATUS_ATTN_BITS_COMPLETION_ABORT (1L<<16)
88*4882a593Smuzhiyun #define STATUS_ATTN_BITS_HOST_COALESCE_ABORT (1L<<17)
89*4882a593Smuzhiyun #define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT (1L<<18)
90*4882a593Smuzhiyun #define STATUS_ATTN_BITS_CONTEXT_ABORT (1L<<19)
91*4882a593Smuzhiyun #define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT (1L<<20)
92*4882a593Smuzhiyun #define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT (1L<<21)
93*4882a593Smuzhiyun #define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT (1L<<22)
94*4882a593Smuzhiyun #define STATUS_ATTN_BITS_MAC_ABORT (1L<<23)
95*4882a593Smuzhiyun #define STATUS_ATTN_BITS_TIMER_ABORT (1L<<24)
96*4882a593Smuzhiyun #define STATUS_ATTN_BITS_DMAE_ABORT (1L<<25)
97*4882a593Smuzhiyun #define STATUS_ATTN_BITS_FLSH_ABORT (1L<<26)
98*4882a593Smuzhiyun #define STATUS_ATTN_BITS_GRC_ABORT (1L<<27)
99*4882a593Smuzhiyun #define STATUS_ATTN_BITS_EPB_ERROR (1L<<30)
100*4882a593Smuzhiyun #define STATUS_ATTN_BITS_PARITY_ERROR (1L<<31)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun u32 status_attn_bits_ack;
103*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
104*4882a593Smuzhiyun u16 status_tx_quick_consumer_index0;
105*4882a593Smuzhiyun u16 status_tx_quick_consumer_index1;
106*4882a593Smuzhiyun u16 status_tx_quick_consumer_index2;
107*4882a593Smuzhiyun u16 status_tx_quick_consumer_index3;
108*4882a593Smuzhiyun u16 status_rx_quick_consumer_index0;
109*4882a593Smuzhiyun u16 status_rx_quick_consumer_index1;
110*4882a593Smuzhiyun u16 status_rx_quick_consumer_index2;
111*4882a593Smuzhiyun u16 status_rx_quick_consumer_index3;
112*4882a593Smuzhiyun u16 status_rx_quick_consumer_index4;
113*4882a593Smuzhiyun u16 status_rx_quick_consumer_index5;
114*4882a593Smuzhiyun u16 status_rx_quick_consumer_index6;
115*4882a593Smuzhiyun u16 status_rx_quick_consumer_index7;
116*4882a593Smuzhiyun u16 status_rx_quick_consumer_index8;
117*4882a593Smuzhiyun u16 status_rx_quick_consumer_index9;
118*4882a593Smuzhiyun u16 status_rx_quick_consumer_index10;
119*4882a593Smuzhiyun u16 status_rx_quick_consumer_index11;
120*4882a593Smuzhiyun u16 status_rx_quick_consumer_index12;
121*4882a593Smuzhiyun u16 status_rx_quick_consumer_index13;
122*4882a593Smuzhiyun u16 status_rx_quick_consumer_index14;
123*4882a593Smuzhiyun u16 status_rx_quick_consumer_index15;
124*4882a593Smuzhiyun u16 status_completion_producer_index;
125*4882a593Smuzhiyun u16 status_cmd_consumer_index;
126*4882a593Smuzhiyun u16 status_idx;
127*4882a593Smuzhiyun u8 status_unused;
128*4882a593Smuzhiyun u8 status_blk_num;
129*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
130*4882a593Smuzhiyun u16 status_tx_quick_consumer_index1;
131*4882a593Smuzhiyun u16 status_tx_quick_consumer_index0;
132*4882a593Smuzhiyun u16 status_tx_quick_consumer_index3;
133*4882a593Smuzhiyun u16 status_tx_quick_consumer_index2;
134*4882a593Smuzhiyun u16 status_rx_quick_consumer_index1;
135*4882a593Smuzhiyun u16 status_rx_quick_consumer_index0;
136*4882a593Smuzhiyun u16 status_rx_quick_consumer_index3;
137*4882a593Smuzhiyun u16 status_rx_quick_consumer_index2;
138*4882a593Smuzhiyun u16 status_rx_quick_consumer_index5;
139*4882a593Smuzhiyun u16 status_rx_quick_consumer_index4;
140*4882a593Smuzhiyun u16 status_rx_quick_consumer_index7;
141*4882a593Smuzhiyun u16 status_rx_quick_consumer_index6;
142*4882a593Smuzhiyun u16 status_rx_quick_consumer_index9;
143*4882a593Smuzhiyun u16 status_rx_quick_consumer_index8;
144*4882a593Smuzhiyun u16 status_rx_quick_consumer_index11;
145*4882a593Smuzhiyun u16 status_rx_quick_consumer_index10;
146*4882a593Smuzhiyun u16 status_rx_quick_consumer_index13;
147*4882a593Smuzhiyun u16 status_rx_quick_consumer_index12;
148*4882a593Smuzhiyun u16 status_rx_quick_consumer_index15;
149*4882a593Smuzhiyun u16 status_rx_quick_consumer_index14;
150*4882a593Smuzhiyun u16 status_cmd_consumer_index;
151*4882a593Smuzhiyun u16 status_completion_producer_index;
152*4882a593Smuzhiyun u8 status_blk_num;
153*4882a593Smuzhiyun u8 status_unused;
154*4882a593Smuzhiyun u16 status_idx;
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * status_block definition
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun struct status_block_msix {
162*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
163*4882a593Smuzhiyun u16 status_tx_quick_consumer_index;
164*4882a593Smuzhiyun u16 status_rx_quick_consumer_index;
165*4882a593Smuzhiyun u16 status_completion_producer_index;
166*4882a593Smuzhiyun u16 status_cmd_consumer_index;
167*4882a593Smuzhiyun u32 status_unused;
168*4882a593Smuzhiyun u16 status_idx;
169*4882a593Smuzhiyun u8 status_unused2;
170*4882a593Smuzhiyun u8 status_blk_num;
171*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
172*4882a593Smuzhiyun u16 status_rx_quick_consumer_index;
173*4882a593Smuzhiyun u16 status_tx_quick_consumer_index;
174*4882a593Smuzhiyun u16 status_cmd_consumer_index;
175*4882a593Smuzhiyun u16 status_completion_producer_index;
176*4882a593Smuzhiyun u32 status_unused;
177*4882a593Smuzhiyun u8 status_blk_num;
178*4882a593Smuzhiyun u8 status_unused2;
179*4882a593Smuzhiyun u16 status_idx;
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define BNX2_SBLK_MSIX_ALIGN_SIZE 128
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * statistics_block definition
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun struct statistics_block {
190*4882a593Smuzhiyun u32 stat_IfHCInOctets_hi;
191*4882a593Smuzhiyun u32 stat_IfHCInOctets_lo;
192*4882a593Smuzhiyun u32 stat_IfHCInBadOctets_hi;
193*4882a593Smuzhiyun u32 stat_IfHCInBadOctets_lo;
194*4882a593Smuzhiyun u32 stat_IfHCOutOctets_hi;
195*4882a593Smuzhiyun u32 stat_IfHCOutOctets_lo;
196*4882a593Smuzhiyun u32 stat_IfHCOutBadOctets_hi;
197*4882a593Smuzhiyun u32 stat_IfHCOutBadOctets_lo;
198*4882a593Smuzhiyun u32 stat_IfHCInUcastPkts_hi;
199*4882a593Smuzhiyun u32 stat_IfHCInUcastPkts_lo;
200*4882a593Smuzhiyun u32 stat_IfHCInMulticastPkts_hi;
201*4882a593Smuzhiyun u32 stat_IfHCInMulticastPkts_lo;
202*4882a593Smuzhiyun u32 stat_IfHCInBroadcastPkts_hi;
203*4882a593Smuzhiyun u32 stat_IfHCInBroadcastPkts_lo;
204*4882a593Smuzhiyun u32 stat_IfHCOutUcastPkts_hi;
205*4882a593Smuzhiyun u32 stat_IfHCOutUcastPkts_lo;
206*4882a593Smuzhiyun u32 stat_IfHCOutMulticastPkts_hi;
207*4882a593Smuzhiyun u32 stat_IfHCOutMulticastPkts_lo;
208*4882a593Smuzhiyun u32 stat_IfHCOutBroadcastPkts_hi;
209*4882a593Smuzhiyun u32 stat_IfHCOutBroadcastPkts_lo;
210*4882a593Smuzhiyun u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
211*4882a593Smuzhiyun u32 stat_Dot3StatsCarrierSenseErrors;
212*4882a593Smuzhiyun u32 stat_Dot3StatsFCSErrors;
213*4882a593Smuzhiyun u32 stat_Dot3StatsAlignmentErrors;
214*4882a593Smuzhiyun u32 stat_Dot3StatsSingleCollisionFrames;
215*4882a593Smuzhiyun u32 stat_Dot3StatsMultipleCollisionFrames;
216*4882a593Smuzhiyun u32 stat_Dot3StatsDeferredTransmissions;
217*4882a593Smuzhiyun u32 stat_Dot3StatsExcessiveCollisions;
218*4882a593Smuzhiyun u32 stat_Dot3StatsLateCollisions;
219*4882a593Smuzhiyun u32 stat_EtherStatsCollisions;
220*4882a593Smuzhiyun u32 stat_EtherStatsFragments;
221*4882a593Smuzhiyun u32 stat_EtherStatsJabbers;
222*4882a593Smuzhiyun u32 stat_EtherStatsUndersizePkts;
223*4882a593Smuzhiyun u32 stat_EtherStatsOverrsizePkts;
224*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx64Octets;
225*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx65Octetsto127Octets;
226*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx128Octetsto255Octets;
227*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx256Octetsto511Octets;
228*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
229*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
230*4882a593Smuzhiyun u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
231*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx64Octets;
232*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx65Octetsto127Octets;
233*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx128Octetsto255Octets;
234*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx256Octetsto511Octets;
235*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
236*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
237*4882a593Smuzhiyun u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
238*4882a593Smuzhiyun u32 stat_XonPauseFramesReceived;
239*4882a593Smuzhiyun u32 stat_XoffPauseFramesReceived;
240*4882a593Smuzhiyun u32 stat_OutXonSent;
241*4882a593Smuzhiyun u32 stat_OutXoffSent;
242*4882a593Smuzhiyun u32 stat_FlowControlDone;
243*4882a593Smuzhiyun u32 stat_MacControlFramesReceived;
244*4882a593Smuzhiyun u32 stat_XoffStateEntered;
245*4882a593Smuzhiyun u32 stat_IfInFramesL2FilterDiscards;
246*4882a593Smuzhiyun u32 stat_IfInRuleCheckerDiscards;
247*4882a593Smuzhiyun u32 stat_IfInFTQDiscards;
248*4882a593Smuzhiyun u32 stat_IfInMBUFDiscards;
249*4882a593Smuzhiyun u32 stat_IfInRuleCheckerP4Hit;
250*4882a593Smuzhiyun u32 stat_CatchupInRuleCheckerDiscards;
251*4882a593Smuzhiyun u32 stat_CatchupInFTQDiscards;
252*4882a593Smuzhiyun u32 stat_CatchupInMBUFDiscards;
253*4882a593Smuzhiyun u32 stat_CatchupInRuleCheckerP4Hit;
254*4882a593Smuzhiyun u32 stat_GenStat00;
255*4882a593Smuzhiyun u32 stat_GenStat01;
256*4882a593Smuzhiyun u32 stat_GenStat02;
257*4882a593Smuzhiyun u32 stat_GenStat03;
258*4882a593Smuzhiyun u32 stat_GenStat04;
259*4882a593Smuzhiyun u32 stat_GenStat05;
260*4882a593Smuzhiyun u32 stat_GenStat06;
261*4882a593Smuzhiyun u32 stat_GenStat07;
262*4882a593Smuzhiyun u32 stat_GenStat08;
263*4882a593Smuzhiyun u32 stat_GenStat09;
264*4882a593Smuzhiyun u32 stat_GenStat10;
265*4882a593Smuzhiyun u32 stat_GenStat11;
266*4882a593Smuzhiyun u32 stat_GenStat12;
267*4882a593Smuzhiyun u32 stat_GenStat13;
268*4882a593Smuzhiyun u32 stat_GenStat14;
269*4882a593Smuzhiyun u32 stat_GenStat15;
270*4882a593Smuzhiyun u32 stat_FwRxDrop;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * l2_fhdr definition
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun struct l2_fhdr {
278*4882a593Smuzhiyun u32 l2_fhdr_status;
279*4882a593Smuzhiyun #define L2_FHDR_STATUS_RULE_CLASS (0x7<<0)
280*4882a593Smuzhiyun #define L2_FHDR_STATUS_RULE_P2 (1<<3)
281*4882a593Smuzhiyun #define L2_FHDR_STATUS_RULE_P3 (1<<4)
282*4882a593Smuzhiyun #define L2_FHDR_STATUS_RULE_P4 (1<<5)
283*4882a593Smuzhiyun #define L2_FHDR_STATUS_L2_VLAN_TAG (1<<6)
284*4882a593Smuzhiyun #define L2_FHDR_STATUS_L2_LLC_SNAP (1<<7)
285*4882a593Smuzhiyun #define L2_FHDR_STATUS_RSS_HASH (1<<8)
286*4882a593Smuzhiyun #define L2_FHDR_STATUS_IP_DATAGRAM (1<<13)
287*4882a593Smuzhiyun #define L2_FHDR_STATUS_TCP_SEGMENT (1<<14)
288*4882a593Smuzhiyun #define L2_FHDR_STATUS_UDP_DATAGRAM (1<<15)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #define L2_FHDR_STATUS_SPLIT (1<<16)
291*4882a593Smuzhiyun #define L2_FHDR_ERRORS_BAD_CRC (1<<17)
292*4882a593Smuzhiyun #define L2_FHDR_ERRORS_PHY_DECODE (1<<18)
293*4882a593Smuzhiyun #define L2_FHDR_ERRORS_ALIGNMENT (1<<19)
294*4882a593Smuzhiyun #define L2_FHDR_ERRORS_TOO_SHORT (1<<20)
295*4882a593Smuzhiyun #define L2_FHDR_ERRORS_GIANT_FRAME (1<<21)
296*4882a593Smuzhiyun #define L2_FHDR_ERRORS_TCP_XSUM (1<<28)
297*4882a593Smuzhiyun #define L2_FHDR_ERRORS_UDP_XSUM (1<<31)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #define L2_FHDR_STATUS_USE_RXHASH \
300*4882a593Smuzhiyun (L2_FHDR_STATUS_TCP_SEGMENT | L2_FHDR_STATUS_RSS_HASH)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun u32 l2_fhdr_hash;
303*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
304*4882a593Smuzhiyun u16 l2_fhdr_pkt_len;
305*4882a593Smuzhiyun u16 l2_fhdr_vlan_tag;
306*4882a593Smuzhiyun u16 l2_fhdr_ip_xsum;
307*4882a593Smuzhiyun u16 l2_fhdr_tcp_udp_xsum;
308*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
309*4882a593Smuzhiyun u16 l2_fhdr_vlan_tag;
310*4882a593Smuzhiyun u16 l2_fhdr_pkt_len;
311*4882a593Smuzhiyun u16 l2_fhdr_tcp_udp_xsum;
312*4882a593Smuzhiyun u16 l2_fhdr_ip_xsum;
313*4882a593Smuzhiyun #endif
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define BNX2_RX_OFFSET (sizeof(struct l2_fhdr) + 2)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * l2_context definition
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE 0x00000000
322*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE_SIZE_L2 ((0xc0/0x20)<<16)
323*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE_TYPE (0xf<<28)
324*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE_TYPE_EMPTY (0<<28)
325*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE_TYPE_L2 (1<<28)
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define BNX2_L2CTX_TX_HOST_BIDX 0x00000088
328*4882a593Smuzhiyun #define BNX2_L2CTX_EST_NBD 0x00000088
329*4882a593Smuzhiyun #define BNX2_L2CTX_CMD_TYPE 0x00000088
330*4882a593Smuzhiyun #define BNX2_L2CTX_CMD_TYPE_TYPE (0xf<<24)
331*4882a593Smuzhiyun #define BNX2_L2CTX_CMD_TYPE_TYPE_L2 (0<<24)
332*4882a593Smuzhiyun #define BNX2_L2CTX_CMD_TYPE_TYPE_TCP (1<<24)
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #define BNX2_L2CTX_TX_HOST_BSEQ 0x00000090
335*4882a593Smuzhiyun #define BNX2_L2CTX_TSCH_BSEQ 0x00000094
336*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BSEQ 0x00000098
337*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BOFF 0x0000009c
338*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BIDX 0x0000009c
339*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BHADDR_HI 0x000000a0
340*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BHADDR_LO 0x000000a4
341*4882a593Smuzhiyun #define BNX2_L2CTX_TXP_BOFF 0x000000a8
342*4882a593Smuzhiyun #define BNX2_L2CTX_TXP_BIDX 0x000000a8
343*4882a593Smuzhiyun #define BNX2_L2CTX_TXP_BSEQ 0x000000ac
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #define BNX2_L2CTX_TYPE_XI 0x00000080
346*4882a593Smuzhiyun #define BNX2_L2CTX_CMD_TYPE_XI 0x00000240
347*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BHADDR_HI_XI 0x00000258
348*4882a593Smuzhiyun #define BNX2_L2CTX_TBDR_BHADDR_LO_XI 0x0000025c
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun * l2_bd_chain_context definition
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun #define BNX2_L2CTX_BD_PRE_READ 0x00000000
354*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_SIZE 0x00000000
355*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_TYPE 0x00000000
356*4882a593Smuzhiyun #define BNX2_L2CTX_FLOW_CTRL_ENABLE 0x000000ff
357*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_TYPE_SIZE_L2 ((0x20/20)<<16)
358*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE (0xf<<28)
359*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED (0<<28)
360*4882a593Smuzhiyun #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE (1<<28)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define BNX2_L2CTX_HOST_BDIDX 0x00000004
363*4882a593Smuzhiyun #define BNX2_L2CTX_L5_STATUSB_NUM_SHIFT 16
364*4882a593Smuzhiyun #define BNX2_L2CTX_L2_STATUSB_NUM_SHIFT 24
365*4882a593Smuzhiyun #define BNX2_L2CTX_L5_STATUSB_NUM(sb_id) \
366*4882a593Smuzhiyun (((sb_id) > 0) ? (((sb_id) + 7) << BNX2_L2CTX_L5_STATUSB_NUM_SHIFT) : 0)
367*4882a593Smuzhiyun #define BNX2_L2CTX_L2_STATUSB_NUM(sb_id) \
368*4882a593Smuzhiyun (((sb_id) > 0) ? (((sb_id) + 7) << BNX2_L2CTX_L2_STATUSB_NUM_SHIFT) : 0)
369*4882a593Smuzhiyun #define BNX2_L2CTX_HOST_BSEQ 0x00000008
370*4882a593Smuzhiyun #define BNX2_L2CTX_NX_BSEQ 0x0000000c
371*4882a593Smuzhiyun #define BNX2_L2CTX_NX_BDHADDR_HI 0x00000010
372*4882a593Smuzhiyun #define BNX2_L2CTX_NX_BDHADDR_LO 0x00000014
373*4882a593Smuzhiyun #define BNX2_L2CTX_NX_BDIDX 0x00000018
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define BNX2_L2CTX_HOST_PG_BDIDX 0x00000044
376*4882a593Smuzhiyun #define BNX2_L2CTX_PG_BUF_SIZE 0x00000048
377*4882a593Smuzhiyun #define BNX2_L2CTX_RBDC_KEY 0x0000004c
378*4882a593Smuzhiyun #define BNX2_L2CTX_RBDC_JUMBO_KEY 0x3ffe
379*4882a593Smuzhiyun #define BNX2_L2CTX_NX_PG_BDHADDR_HI 0x00000050
380*4882a593Smuzhiyun #define BNX2_L2CTX_NX_PG_BDHADDR_LO 0x00000054
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * pci_config_l definition
384*4882a593Smuzhiyun * offset: 0000
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun #define BNX2_PCICFG_MSI_CONTROL 0x00000058
387*4882a593Smuzhiyun #define BNX2_PCICFG_MSI_CONTROL_ENABLE (1L<<16)
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG 0x00000068
390*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP (1L<<2)
391*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP (1L<<3)
392*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_RESERVED1 (1L<<4)
393*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA (1L<<5)
394*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP (1L<<6)
395*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA (1L<<7)
396*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ (1L<<8)
397*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY (1L<<9)
398*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN1_SWAP_EN (1L<<10)
399*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN2_SWAP_EN (1L<<11)
400*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN3_SWAP_EN (1L<<12)
401*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_ASIC_METAL_REV (0xffL<<16)
402*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_ASIC_BASE_REV (0xfL<<24)
403*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_CONFIG_ASIC_ID (0xfL<<28)
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS 0x0000006c
406*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_INTA_VALUE (1L<<0)
407*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_32BIT_DET (1L<<1)
408*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_M66EN (1L<<2)
409*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_DET (1L<<3)
410*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED (0x3L<<4)
411*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_66 (0L<<4)
412*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_100 (1L<<4)
413*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_133 (2L<<4)
414*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE (3L<<4)
415*4882a593Smuzhiyun #define BNX2_PCICFG_MISC_STATUS_BAD_MEM_WRITE_BE (1L<<8)
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS 0x00000070
418*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
419*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
420*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
421*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
422*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
423*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
424*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
425*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
426*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
427*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
428*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
429*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
430*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
431*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
432*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
433*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
434*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
435*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_MIN_POWER (1L<<11)
436*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
437*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
438*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
439*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
440*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
441*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
442*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
443*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_17 (1L<<17)
444*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18 (1L<<18)
445*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_19 (1L<<19)
446*4882a593Smuzhiyun #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED (0xfffL<<20)
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #define BNX2_PCICFG_REG_WINDOW_ADDRESS 0x00000078
449*4882a593Smuzhiyun #define BNX2_PCICFG_REG_WINDOW_ADDRESS_VAL (0xfffffL<<2)
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define BNX2_PCICFG_REG_WINDOW 0x00000080
452*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD 0x00000084
453*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_INDEX (0xffffL<<0)
454*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID (1L<<16)
455*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM (1L<<17)
456*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_MASK_INT (1L<<18)
457*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_INTERRUPT_NUM (0xfL<<24)
458*4882a593Smuzhiyun #define BNX2_PCICFG_INT_ACK_CMD_INT_NUM_SHIFT 24
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #define BNX2_PCICFG_STATUS_BIT_SET_CMD 0x00000088
461*4882a593Smuzhiyun #define BNX2_PCICFG_STATUS_BIT_CLEAR_CMD 0x0000008c
462*4882a593Smuzhiyun #define BNX2_PCICFG_MAILBOX_QUEUE_ADDR 0x00000090
463*4882a593Smuzhiyun #define BNX2_PCICFG_MAILBOX_QUEUE_DATA 0x00000094
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #define BNX2_PCICFG_DEVICE_CONTROL 0x000000b4
466*4882a593Smuzhiyun #define BNX2_PCICFG_DEVICE_STATUS_NO_PEND ((1L<<5)<<16)
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * pci_reg definition
470*4882a593Smuzhiyun * offset: 0x400
471*4882a593Smuzhiyun */
472*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW_ADDR 0x00000400
473*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW_ADDR_VALUE (0x1ffL<<13)
474*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN (1L<<31)
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW2_BASE 0xc000
477*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW3_BASE 0xe000
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1 0x00000404
480*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_RESERVED0 (0xffL<<0)
481*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY (0x7L<<8)
482*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_OFF (0L<<8)
483*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_16 (1L<<8)
484*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_32 (2L<<8)
485*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_64 (3L<<8)
486*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_128 (4L<<8)
487*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_256 (5L<<8)
488*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_512 (6L<<8)
489*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_1024 (7L<<8)
490*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY (0x7L<<11)
491*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_OFF (0L<<11)
492*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_16 (1L<<11)
493*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_32 (2L<<11)
494*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_64 (3L<<11)
495*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_128 (4L<<11)
496*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_256 (5L<<11)
497*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_512 (6L<<11)
498*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_1024 (7L<<11)
499*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_1_RESERVED1 (0x3ffffL<<14)
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2 0x00000408
502*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
503*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
504*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
505*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
506*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
507*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
508*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
509*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
510*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
511*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
512*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
513*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
514*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
515*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
516*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
517*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
518*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
519*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR1_64ENA (1L<<4)
520*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
521*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
522*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
523*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
524*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
525*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1K (1L<<8)
526*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2K (2L<<8)
527*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4K (3L<<8)
528*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8K (4L<<8)
529*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16K (5L<<8)
530*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_32K (6L<<8)
531*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_64K (7L<<8)
532*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_128K (8L<<8)
533*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_256K (9L<<8)
534*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_512K (10L<<8)
535*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1M (11L<<8)
536*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2M (12L<<8)
537*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4M (13L<<8)
538*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8M (14L<<8)
539*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16M (15L<<8)
540*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_SPLIT_LIMIT (0x1fL<<16)
541*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT (0x3L<<21)
542*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_512 (0L<<21)
543*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_1K (1L<<21)
544*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_2K (2L<<21)
545*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_4K (3L<<21)
546*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_MSTR (1L<<23)
547*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_TGT (1L<<24)
548*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_KEEP_REQ_ASSERT (1L<<25)
549*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_RESERVED0 (0x3fL<<26)
550*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_BAR_PREFETCH_XI (1L<<16)
551*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_2_RESERVED0_XI (0x7fffL<<17)
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3 0x0000040c
554*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
555*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_REG_STICKY_BYTE (0xffL<<8)
556*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_FORCE_PME (1L<<24)
557*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_PME_STATUS (1L<<25)
558*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_PME_ENABLE (1L<<26)
559*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_PM_STATE (0x3L<<27)
560*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_VAUX_PRESET (1L<<30)
561*4882a593Smuzhiyun #define BNX2_PCI_CONFIG_3_PCI_POWER (1L<<31)
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_A 0x00000410
564*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_A_PM_DATA_0_PRG (0xffL<<0)
565*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_A_PM_DATA_1_PRG (0xffL<<8)
566*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_A_PM_DATA_2_PRG (0xffL<<16)
567*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_A_PM_DATA_3_PRG (0xffL<<24)
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_B 0x00000414
570*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_B_PM_DATA_4_PRG (0xffL<<0)
571*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_B_PM_DATA_5_PRG (0xffL<<8)
572*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_B_PM_DATA_6_PRG (0xffL<<16)
573*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_B_PM_DATA_7_PRG (0xffL<<24)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define BNX2_PCI_SWAP_DIAG0 0x00000418
576*4882a593Smuzhiyun #define BNX2_PCI_SWAP_DIAG1 0x0000041c
577*4882a593Smuzhiyun #define BNX2_PCI_EXP_ROM_ADDR 0x00000420
578*4882a593Smuzhiyun #define BNX2_PCI_EXP_ROM_ADDR_ADDRESS (0x3fffffL<<2)
579*4882a593Smuzhiyun #define BNX2_PCI_EXP_ROM_ADDR_REQ (1L<<31)
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define BNX2_PCI_EXP_ROM_DATA 0x00000424
582*4882a593Smuzhiyun #define BNX2_PCI_VPD_INTF 0x00000428
583*4882a593Smuzhiyun #define BNX2_PCI_VPD_INTF_INTF_REQ (1L<<0)
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun #define BNX2_PCI_VPD_ADDR_FLAG 0x0000042c
586*4882a593Smuzhiyun #define BNX2_PCI_VPD_ADDR_FLAG_MSK 0x0000ffff
587*4882a593Smuzhiyun #define BNX2_PCI_VPD_ADDR_FLAG_SL 0L
588*4882a593Smuzhiyun #define BNX2_PCI_VPD_ADDR_FLAG_ADDRESS (0x1fffL<<2)
589*4882a593Smuzhiyun #define BNX2_PCI_VPD_ADDR_FLAG_WR (1L<<15)
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun #define BNX2_PCI_VPD_DATA 0x00000430
592*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL1 0x00000434
593*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL1_DEVICE_ID (0xffffL<<0)
594*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL1_VENDOR_ID (0xffffL<<16)
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL2 0x00000438
597*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID (0xffffL<<0)
598*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL2_SUBSYSTEM_ID (0xffffL<<16)
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL3 0x0000043c
601*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL3_CLASS_CODE (0xffffffL<<0)
602*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL3_REVISION_ID (0xffL<<24)
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4 0x00000440
605*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA (0xfL<<0)
606*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_0 (0L<<0)
607*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_1 (1L<<0)
608*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_2 (2L<<0)
609*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_3 (3L<<0)
610*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_4 (4L<<0)
611*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_5 (5L<<0)
612*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_6 (6L<<0)
613*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_7 (7L<<0)
614*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_8 (8L<<0)
615*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_9 (9L<<0)
616*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_10 (10L<<0)
617*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_11 (11L<<0)
618*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_12 (12L<<0)
619*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_13 (13L<<0)
620*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_14 (14L<<0)
621*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_CAP_ENA_15 (15L<<0)
622*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_RESERVED0 (0x3L<<4)
623*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG (0x3L<<6)
624*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_0 (0L<<6)
625*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_1 (1L<<6)
626*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_2 (2L<<6)
627*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_3 (3L<<6)
628*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MSI_PV_MASK_CAP (1L<<8)
629*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MSI_LIMIT (0x7L<<9)
630*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MULTI_MSG_CAP (0x7L<<12)
631*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MSI_ENABLE (1L<<15)
632*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_64_ADVERTIZE (1L<<16)
633*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_133_ADVERTIZE (1L<<17)
634*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_RESERVED2 (0x7L<<18)
635*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B21 (0x3L<<21)
636*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B21 (0x3L<<23)
637*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B0 (1L<<25)
638*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_MEM_READ_SIZE_B10 (0x3L<<26)
639*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B0 (1L<<28)
640*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_RESERVED3 (0x7L<<29)
641*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL4_RESERVED3_XI (0xffffL<<16)
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5 0x00000444
644*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_D1_SUPPORT (1L<<0)
645*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_D2_SUPPORT (1L<<1)
646*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_PME_IN_D0 (1L<<2)
647*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_PME_IN_D1 (1L<<3)
648*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_PME_IN_D2 (1L<<4)
649*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_PME_IN_D3_HOT (1L<<5)
650*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_RESERVED0_TE (0x3ffffffL<<6)
651*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_PM_VERSION_XI (0x7L<<6)
652*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_NO_SOFT_RESET_XI (1L<<9)
653*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL5_RESERVED0_XI (0x3fffffL<<10)
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #define BNX2_PCI_PCIX_EXTENDED_STATUS 0x00000448
656*4882a593Smuzhiyun #define BNX2_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP (1L<<8)
657*4882a593Smuzhiyun #define BNX2_PCI_PCIX_EXTENDED_STATUS_LONG_BURST (1L<<9)
658*4882a593Smuzhiyun #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS (0xfL<<16)
659*4882a593Smuzhiyun #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX (0xffL<<24)
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL6 0x0000044c
662*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL6_MAX_LAT (0xffL<<0)
663*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL6_MIN_GNT (0xffL<<8)
664*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL6_BIST (0xffL<<16)
665*4882a593Smuzhiyun #define BNX2_PCI_ID_VAL6_RESERVED0 (0xffL<<24)
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #define BNX2_PCI_MSI_DATA 0x00000450
668*4882a593Smuzhiyun #define BNX2_PCI_MSI_DATA_MSI_DATA (0xffffL<<0)
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun #define BNX2_PCI_MSI_ADDR_H 0x00000454
671*4882a593Smuzhiyun #define BNX2_PCI_MSI_ADDR_L 0x00000458
672*4882a593Smuzhiyun #define BNX2_PCI_MSI_ADDR_L_VAL (0x3fffffffL<<2)
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun #define BNX2_PCI_CFG_ACCESS_CMD 0x0000045c
675*4882a593Smuzhiyun #define BNX2_PCI_CFG_ACCESS_CMD_ADR (0x3fL<<2)
676*4882a593Smuzhiyun #define BNX2_PCI_CFG_ACCESS_CMD_RD_REQ (1L<<27)
677*4882a593Smuzhiyun #define BNX2_PCI_CFG_ACCESS_CMD_WR_REQ (0xfL<<28)
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun #define BNX2_PCI_CFG_ACCESS_DATA 0x00000460
680*4882a593Smuzhiyun #define BNX2_PCI_MSI_MASK 0x00000464
681*4882a593Smuzhiyun #define BNX2_PCI_MSI_MASK_MSI_MASK (0xffffffffL<<0)
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun #define BNX2_PCI_MSI_PEND 0x00000468
684*4882a593Smuzhiyun #define BNX2_PCI_MSI_PEND_MSI_PEND (0xffffffffL<<0)
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_C 0x0000046c
687*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_C_PM_DATA_8_PRG (0xffL<<0)
688*4882a593Smuzhiyun #define BNX2_PCI_PM_DATA_C_RESERVED0 (0xffffffL<<8)
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #define BNX2_PCI_MSIX_CONTROL 0x000004c0
691*4882a593Smuzhiyun #define BNX2_PCI_MSIX_CONTROL_MSIX_TBL_SIZ (0x7ffL<<0)
692*4882a593Smuzhiyun #define BNX2_PCI_MSIX_CONTROL_RESERVED0 (0x1fffffL<<11)
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define BNX2_PCI_MSIX_TBL_OFF_BIR 0x000004c4
695*4882a593Smuzhiyun #define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_BIR (0x7L<<0)
696*4882a593Smuzhiyun #define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_OFF (0x1fffffffL<<3)
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun #define BNX2_PCI_MSIX_PBA_OFF_BIT 0x000004c8
699*4882a593Smuzhiyun #define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_BIR (0x7L<<0)
700*4882a593Smuzhiyun #define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_OFF (0x1fffffffL<<3)
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #define BNX2_PCI_PCIE_CAPABILITY 0x000004d0
703*4882a593Smuzhiyun #define BNX2_PCI_PCIE_CAPABILITY_INTERRUPT_MSG_NUM (0x1fL<<0)
704*4882a593Smuzhiyun #define BNX2_PCI_PCIE_CAPABILITY_COMPLY_PCIE_1_1 (1L<<5)
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY 0x000004d4
707*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY_MAX_PL_SIZ_SUPPORTED (0x7L<<0)
708*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY_EXTENDED_TAG_SUPPORT (1L<<5)
709*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY_L0S_ACCEPTABLE_LATENCY (0x7L<<6)
710*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY_L1_ACCEPTABLE_LATENCY (0x7L<<9)
711*4882a593Smuzhiyun #define BNX2_PCI_DEVICE_CAPABILITY_ROLE_BASED_ERR_RPT (1L<<15)
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY 0x000004dc
714*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED (0xfL<<0)
715*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0001 (1L<<0)
716*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0010 (1L<<0)
717*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_WIDTH (0x1fL<<4)
718*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_CLK_POWER_MGMT (1L<<9)
719*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_ASPM_SUPPORT (0x3L<<10)
720*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT (0x7L<<12)
721*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_101 (5L<<12)
722*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_110 (6L<<12)
723*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT (0x7L<<15)
724*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_001 (1L<<15)
725*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_010 (2L<<15)
726*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT (0x7L<<18)
727*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_101 (5L<<18)
728*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_110 (6L<<18)
729*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT (0x7L<<21)
730*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_001 (1L<<21)
731*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_010 (2L<<21)
732*4882a593Smuzhiyun #define BNX2_PCI_LINK_CAPABILITY_PORT_NUM (0xffL<<24)
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2 0x000004e4
735*4882a593Smuzhiyun #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_RANGE_SUPP (0xfL<<0)
736*4882a593Smuzhiyun #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_DISABL_SUPP (1L<<4)
737*4882a593Smuzhiyun #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_RESERVED (0x7ffffffL<<5)
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun #define BNX2_PCI_PCIE_LINK_CAPABILITY_2 0x000004e8
740*4882a593Smuzhiyun #define BNX2_PCI_PCIE_LINK_CAPABILITY_2_RESERVED (0xffffffffL<<0)
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW1_ADDR 0x00000610
743*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW1_ADDR_VALUE (0x1ffL<<13)
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW2_ADDR 0x00000614
746*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW2_ADDR_VALUE (0x1ffL<<13)
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW3_ADDR 0x00000618
749*4882a593Smuzhiyun #define BNX2_PCI_GRC_WINDOW3_ADDR_VALUE (0x1ffL<<13)
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun #define BNX2_MSIX_TABLE_ADDR 0x318000
752*4882a593Smuzhiyun #define BNX2_MSIX_PBA_ADDR 0x31c000
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /*
755*4882a593Smuzhiyun * misc_reg definition
756*4882a593Smuzhiyun * offset: 0x800
757*4882a593Smuzhiyun */
758*4882a593Smuzhiyun #define BNX2_MISC_COMMAND 0x00000800
759*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_ENABLE_ALL (1L<<0)
760*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_DISABLE_ALL (1L<<1)
761*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_SW_RESET (1L<<4)
762*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_POR_RESET (1L<<5)
763*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_HD_RESET (1L<<6)
764*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_CMN_SW_RESET (1L<<7)
765*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_PAR_ERROR (1L<<8)
766*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_CS16_ERR (1L<<9)
767*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_CS16_ERR_LOC (0xfL<<12)
768*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_PAR_ERR_RAM (0x7fL<<16)
769*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_POWERDOWN_EVENT (1L<<23)
770*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_SW_SHUTDOWN (1L<<24)
771*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_SHUTDOWN_EN (1L<<25)
772*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_DINTEG_ATTN_EN (1L<<26)
773*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_PCIE_LINK_IN_L23 (1L<<27)
774*4882a593Smuzhiyun #define BNX2_MISC_COMMAND_PCIE_DIS (1L<<28)
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun #define BNX2_MISC_CFG 0x00000804
777*4882a593Smuzhiyun #define BNX2_MISC_CFG_GRC_TMOUT (1L<<0)
778*4882a593Smuzhiyun #define BNX2_MISC_CFG_NVM_WR_EN (0x3L<<1)
779*4882a593Smuzhiyun #define BNX2_MISC_CFG_NVM_WR_EN_PROTECT (0L<<1)
780*4882a593Smuzhiyun #define BNX2_MISC_CFG_NVM_WR_EN_PCI (1L<<1)
781*4882a593Smuzhiyun #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW (2L<<1)
782*4882a593Smuzhiyun #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW2 (3L<<1)
783*4882a593Smuzhiyun #define BNX2_MISC_CFG_BIST_EN (1L<<3)
784*4882a593Smuzhiyun #define BNX2_MISC_CFG_CK25_OUT_ALT_SRC (1L<<4)
785*4882a593Smuzhiyun #define BNX2_MISC_CFG_RESERVED5_TE (1L<<5)
786*4882a593Smuzhiyun #define BNX2_MISC_CFG_RESERVED6_TE (1L<<6)
787*4882a593Smuzhiyun #define BNX2_MISC_CFG_CLK_CTL_OVERRIDE (1L<<7)
788*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE (0x7L<<8)
789*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_MAC (0L<<8)
790*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY1_TE (1L<<8)
791*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY2_TE (2L<<8)
792*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY3_TE (3L<<8)
793*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY4_TE (4L<<8)
794*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY5_TE (5L<<8)
795*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY6_TE (6L<<8)
796*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY7_TE (7L<<8)
797*4882a593Smuzhiyun #define BNX2_MISC_CFG_MCP_GRC_TMOUT_TE (1L<<11)
798*4882a593Smuzhiyun #define BNX2_MISC_CFG_DBU_GRC_TMOUT_TE (1L<<12)
799*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_XI (0xfL<<8)
800*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_MAC_XI (0L<<8)
801*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY1_XI (1L<<8)
802*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY2_XI (2L<<8)
803*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY3_XI (3L<<8)
804*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_MAC2_XI (4L<<8)
805*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY4_XI (5L<<8)
806*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY5_XI (6L<<8)
807*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY6_XI (7L<<8)
808*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_MAC3_XI (8L<<8)
809*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY7_XI (9L<<8)
810*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY8_XI (10L<<8)
811*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY9_XI (11L<<8)
812*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_MAC4_XI (12L<<8)
813*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY10_XI (13L<<8)
814*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_PHY11_XI (14L<<8)
815*4882a593Smuzhiyun #define BNX2_MISC_CFG_LEDMODE_UNUSED_XI (15L<<8)
816*4882a593Smuzhiyun #define BNX2_MISC_CFG_PORT_SELECT_XI (1L<<13)
817*4882a593Smuzhiyun #define BNX2_MISC_CFG_PARITY_MODE_XI (1L<<14)
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun #define BNX2_MISC_ID 0x00000808
820*4882a593Smuzhiyun #define BNX2_MISC_ID_BOND_ID (0xfL<<0)
821*4882a593Smuzhiyun #define BNX2_MISC_ID_BOND_ID_X (0L<<0)
822*4882a593Smuzhiyun #define BNX2_MISC_ID_BOND_ID_C (3L<<0)
823*4882a593Smuzhiyun #define BNX2_MISC_ID_BOND_ID_S (12L<<0)
824*4882a593Smuzhiyun #define BNX2_MISC_ID_CHIP_METAL (0xffL<<4)
825*4882a593Smuzhiyun #define BNX2_MISC_ID_CHIP_REV (0xfL<<12)
826*4882a593Smuzhiyun #define BNX2_MISC_ID_CHIP_NUM (0xffffL<<16)
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS 0x0000080c
829*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE (1L<<0)
830*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE (1L<<1)
831*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE (1L<<2)
832*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE (1L<<3)
833*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE (1L<<4)
834*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE (1L<<5)
835*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
836*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE (1L<<7)
837*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
838*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE (1L<<9)
839*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
840*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
841*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE (1L<<12)
842*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE (1L<<13)
843*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE (1L<<14)
844*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE (1L<<15)
845*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE (1L<<16)
846*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE (1L<<17)
847*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE (1L<<18)
848*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE (1L<<19)
849*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
850*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE (1L<<21)
851*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
852*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
853*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
854*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE (1L<<25)
855*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE (1L<<26)
856*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_UMP_ENABLE (1L<<27)
857*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
858*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_STATUS_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS 0x00000810
861*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE (1L<<0)
862*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE (1L<<1)
863*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE (1L<<2)
864*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE (1L<<3)
865*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE (1L<<4)
866*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE (1L<<5)
867*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
868*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE (1L<<7)
869*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
870*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE (1L<<9)
871*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
872*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
873*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE (1L<<12)
874*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE (1L<<13)
875*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE (1L<<14)
876*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE (1L<<15)
877*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE (1L<<16)
878*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE (1L<<17)
879*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE (1L<<18)
880*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE (1L<<19)
881*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
882*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE (1L<<21)
883*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
884*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
885*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
886*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_TIMER_ENABLE (1L<<25)
887*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE (1L<<26)
888*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_UMP_ENABLE (1L<<27)
889*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
890*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_SET_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS 0x00000814
893*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE (1L<<0)
894*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE (1L<<1)
895*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE (1L<<2)
896*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE (1L<<3)
897*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE (1L<<4)
898*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE (1L<<5)
899*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
900*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE (1L<<7)
901*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
902*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_EMAC_ENABLE (1L<<9)
903*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
904*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
905*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE (1L<<12)
906*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE (1L<<13)
907*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE (1L<<14)
908*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE (1L<<15)
909*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE (1L<<16)
910*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE (1L<<17)
911*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE (1L<<18)
912*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE (1L<<19)
913*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
914*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE (1L<<21)
915*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
916*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
917*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
918*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_TIMER_ENABLE (1L<<25)
919*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE (1L<<26)
920*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_UMP_ENABLE (1L<<27)
921*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
922*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_CLR_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS 0x00000818
925*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
926*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
927*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
928*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
929*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
930*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
931*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
932*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
933*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
934*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
935*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
936*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
937*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
938*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
939*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
940*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
941*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
942*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED0_XI (0x7L<<8)
943*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_MIN_POWER (1L<<11)
944*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
945*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
946*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
947*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
948*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
949*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
950*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED1_XI (0xfL<<12)
951*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
952*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_17_TE (1L<<17)
953*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_18_TE (1L<<18)
954*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_19_TE (1L<<19)
955*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_TE (0xfffL<<20)
956*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_MGMT_XI (1L<<17)
957*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED2_XI (0x3fL<<18)
958*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_VCO_XI (0x7L<<24)
959*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED3_XI (1L<<27)
960*4882a593Smuzhiyun #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_XI (0xfL<<28)
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun #define BNX2_MISC_SPIO 0x0000081c
963*4882a593Smuzhiyun #define BNX2_MISC_SPIO_VALUE (0xffL<<0)
964*4882a593Smuzhiyun #define BNX2_MISC_SPIO_SET (0xffL<<8)
965*4882a593Smuzhiyun #define BNX2_MISC_SPIO_CLR (0xffL<<16)
966*4882a593Smuzhiyun #define BNX2_MISC_SPIO_FLOAT (0xffL<<24)
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT 0x00000820
969*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_INT_STATE_TE (0xfL<<0)
970*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_VALUE_TE (0xfL<<8)
971*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_SET_TE (0xfL<<16)
972*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_CLR_TE (0xfL<<24)
973*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_INT_STATE_XI (0xffL<<0)
974*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_VALUE_XI (0xffL<<8)
975*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_SET_XI (0xffL<<16)
976*4882a593Smuzhiyun #define BNX2_MISC_SPIO_INT_OLD_CLR_XI (0xffL<<24)
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun #define BNX2_MISC_CONFIG_LFSR 0x00000824
979*4882a593Smuzhiyun #define BNX2_MISC_CONFIG_LFSR_DIV (0xffffL<<0)
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS 0x00000828
982*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE (1L<<0)
983*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE (1L<<1)
984*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE (1L<<2)
985*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE (1L<<3)
986*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE (1L<<4)
987*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE (1L<<5)
988*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
989*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE (1L<<7)
990*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
991*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_EMAC_ENABLE (1L<<9)
992*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
993*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
994*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE (1L<<12)
995*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE (1L<<13)
996*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE (1L<<14)
997*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE (1L<<15)
998*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE (1L<<16)
999*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE (1L<<17)
1000*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE (1L<<18)
1001*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE (1L<<19)
1002*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
1003*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE (1L<<21)
1004*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
1005*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
1006*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
1007*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_TIMER_ENABLE (1L<<25)
1008*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE (1L<<26)
1009*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_UMP_ENABLE (1L<<27)
1010*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
1011*4882a593Smuzhiyun #define BNX2_MISC_LFSR_MASK_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ0 0x0000082c
1014*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ1 0x00000830
1015*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ2 0x00000834
1016*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ3 0x00000838
1017*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ4 0x0000083c
1018*4882a593Smuzhiyun #define BNX2_MISC_ARB_FREE0 0x00000840
1019*4882a593Smuzhiyun #define BNX2_MISC_ARB_FREE1 0x00000844
1020*4882a593Smuzhiyun #define BNX2_MISC_ARB_FREE2 0x00000848
1021*4882a593Smuzhiyun #define BNX2_MISC_ARB_FREE3 0x0000084c
1022*4882a593Smuzhiyun #define BNX2_MISC_ARB_FREE4 0x00000850
1023*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ_STATUS0 0x00000854
1024*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ_STATUS1 0x00000858
1025*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ_STATUS2 0x0000085c
1026*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ_STATUS3 0x00000860
1027*4882a593Smuzhiyun #define BNX2_MISC_ARB_REQ_STATUS4 0x00000864
1028*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0 0x00000868
1029*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_0 (0x7L<<0)
1030*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_1 (0x7L<<4)
1031*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_2 (0x7L<<8)
1032*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_3 (0x7L<<12)
1033*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_4 (0x7L<<16)
1034*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_5 (0x7L<<20)
1035*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_6 (0x7L<<24)
1036*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT0_7 (0x7L<<28)
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1 0x0000086c
1039*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_8 (0x7L<<0)
1040*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_9 (0x7L<<4)
1041*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_10 (0x7L<<8)
1042*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_11 (0x7L<<12)
1043*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_12 (0x7L<<16)
1044*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_13 (0x7L<<20)
1045*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_14 (0x7L<<24)
1046*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT1_15 (0x7L<<28)
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2 0x00000870
1049*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_16 (0x7L<<0)
1050*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_17 (0x7L<<4)
1051*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_18 (0x7L<<8)
1052*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_19 (0x7L<<12)
1053*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_20 (0x7L<<16)
1054*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_21 (0x7L<<20)
1055*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_22 (0x7L<<24)
1056*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT2_23 (0x7L<<28)
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3 0x00000874
1059*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_24 (0x7L<<0)
1060*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_25 (0x7L<<4)
1061*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_26 (0x7L<<8)
1062*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_27 (0x7L<<12)
1063*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_28 (0x7L<<16)
1064*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_29 (0x7L<<20)
1065*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_30 (0x7L<<24)
1066*4882a593Smuzhiyun #define BNX2_MISC_ARB_GNT3_31 (0x7L<<28)
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun #define BNX2_MISC_RESERVED1 0x00000878
1069*4882a593Smuzhiyun #define BNX2_MISC_RESERVED1_MISC_RESERVED1_VALUE (0x3fL<<0)
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun #define BNX2_MISC_RESERVED2 0x0000087c
1072*4882a593Smuzhiyun #define BNX2_MISC_RESERVED2_PCIE_DIS (1L<<0)
1073*4882a593Smuzhiyun #define BNX2_MISC_RESERVED2_LINK_IN_L23 (1L<<1)
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL 0x00000880
1076*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_ASF_RST (1L<<0)
1077*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_TSC_EN (1L<<1)
1078*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_WG_TO (1L<<2)
1079*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_HB_TO (1L<<3)
1080*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_PA_TO (1L<<4)
1081*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_PL_TO (1L<<5)
1082*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_RT_TO (1L<<6)
1083*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_EVENT (1L<<7)
1084*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_STRETCH_EN (1L<<8)
1085*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_STRETCH_PULSE (1L<<9)
1086*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_RES (0x3L<<10)
1087*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_EN (1L<<12)
1088*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_BB_EN (1L<<13)
1089*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT (1L<<14)
1090*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_AUTOREAD (1L<<15)
1091*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1 (0x7fL<<16)
1092*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2 (0x7fL<<23)
1093*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0 (1L<<30)
1094*4882a593Smuzhiyun #define BNX2_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN (1L<<31)
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN 0x00000884
1097*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_DAT_IN (0xffL<<0)
1098*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_RDY (1L<<8)
1099*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_DONE (1L<<9)
1100*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_FIRSTBYTE (1L<<10)
1101*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS (0x7L<<11)
1102*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS_OK (0x0L<<11)
1103*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS_PEC (0x1L<<11)
1104*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS_OFLOW (0x2L<<11)
1105*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS_STOP (0x3L<<11)
1106*4882a593Smuzhiyun #define BNX2_MISC_SMB_IN_STATUS_TIMEOUT (0x4L<<11)
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT 0x00000888
1109*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_DAT_OUT (0xffL<<0)
1110*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_RDY (1L<<8)
1111*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_START (1L<<9)
1112*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_LAST (1L<<10)
1113*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_ACC_TYPE (1L<<11)
1114*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_ENB_PEC (1L<<12)
1115*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_GET_RX_LEN (1L<<13)
1116*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_READ_LEN (0x3fL<<14)
1117*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS (0xfL<<20)
1118*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_OK (0L<<20)
1119*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK (1L<<20)
1120*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW (2L<<20)
1121*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_STOP (3L<<20)
1122*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT (4L<<20)
1123*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST (5L<<20)
1124*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK (6L<<20)
1125*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK (9L<<20)
1126*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST (0xdL<<20)
1127*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_SLAVEMODE (1L<<24)
1128*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_EN (1L<<25)
1129*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_IN (1L<<26)
1130*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_EN (1L<<27)
1131*4882a593Smuzhiyun #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_IN (1L<<28)
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun #define BNX2_MISC_SMB_WATCHDOG 0x0000088c
1134*4882a593Smuzhiyun #define BNX2_MISC_SMB_WATCHDOG_WATCHDOG (0xffffL<<0)
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun #define BNX2_MISC_SMB_HEARTBEAT 0x00000890
1137*4882a593Smuzhiyun #define BNX2_MISC_SMB_HEARTBEAT_HEARTBEAT (0xffffL<<0)
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun #define BNX2_MISC_SMB_POLL_ASF 0x00000894
1140*4882a593Smuzhiyun #define BNX2_MISC_SMB_POLL_ASF_POLL_ASF (0xffffL<<0)
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun #define BNX2_MISC_SMB_POLL_LEGACY 0x00000898
1143*4882a593Smuzhiyun #define BNX2_MISC_SMB_POLL_LEGACY_POLL_LEGACY (0xffffL<<0)
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun #define BNX2_MISC_SMB_RETRAN 0x0000089c
1146*4882a593Smuzhiyun #define BNX2_MISC_SMB_RETRAN_RETRAN (0xffL<<0)
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun #define BNX2_MISC_SMB_TIMESTAMP 0x000008a0
1149*4882a593Smuzhiyun #define BNX2_MISC_SMB_TIMESTAMP_TIMESTAMP (0xffffffffL<<0)
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0 0x000008a4
1152*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_MISC_CTXC (1L<<0)
1153*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_MISC_REGF (1L<<1)
1154*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_MISC_SCPAD (1L<<2)
1155*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_MISC_CTXC (1L<<3)
1156*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_MISC_REGF (1L<<4)
1157*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_MISC_SCPAD (1L<<5)
1158*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CS_MISC_TMEM (1L<<6)
1159*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM0 (1L<<7)
1160*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM1 (1L<<8)
1161*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM2 (1L<<9)
1162*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM3 (1L<<10)
1163*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM4 (1L<<11)
1164*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM5 (1L<<12)
1165*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MISC_PGTBL (1L<<13)
1166*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR0 (1L<<14)
1167*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR1 (1L<<15)
1168*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR2 (1L<<16)
1169*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR3 (1L<<17)
1170*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR4 (1L<<18)
1171*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW0 (1L<<19)
1172*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW1 (1L<<20)
1173*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW2 (1L<<21)
1174*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_HC_MISC_DMA (1L<<22)
1175*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_MCP_MISC_REGF (1L<<23)
1176*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_MCP_MISC_SCPAD (1L<<24)
1177*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_MQ_MISC_CTX (1L<<25)
1178*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RBDC_MISC (1L<<26)
1179*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RBUF_MISC_MB (1L<<27)
1180*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RBUF_MISC_PTR (1L<<28)
1181*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPC (1L<<29)
1182*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPM (1L<<30)
1183*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RV2P_MISC_CB0REGS (1L<<31)
1184*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_DMAE_PERR_EN_XI (1L<<0)
1185*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_DMAE_PERR_EN_XI (1L<<1)
1186*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RPM_ACPIBEMEM_PERR_EN_XI (1L<<2)
1187*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_USAGE_CNT_PERR_EN_XI (1L<<3)
1188*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_PGTBL_PERR_EN_XI (1L<<4)
1189*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_CACHE_PERR_EN_XI (1L<<5)
1190*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CTX_MIRROR_PERR_EN_XI (1L<<6)
1191*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_CTXC_PERR_EN_XI (1L<<7)
1192*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_COM_SCPAD_PERR_EN_XI (1L<<8)
1193*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_CTXC_PERR_EN_XI (1L<<9)
1194*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CP_SCPAD_PERR_EN_XI (1L<<10)
1195*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RXP_RBUFC_PERR_EN_XI (1L<<11)
1196*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RXP_CTXC_PERR_EN_XI (1L<<12)
1197*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RXP_SCPAD_PERR_EN_XI (1L<<13)
1198*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TPAT_SCPAD_PERR_EN_XI (1L<<14)
1199*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TXP_CTXC_PERR_EN_XI (1L<<15)
1200*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TXP_SCPAD_PERR_EN_XI (1L<<16)
1201*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_CS_TMEM_PERR_EN_XI (1L<<17)
1202*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_MQ_CTX_PERR_EN_XI (1L<<18)
1203*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RPM_DFIFOMEM_PERR_EN_XI (1L<<19)
1204*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RPC_DFIFOMEM_PERR_EN_XI (1L<<20)
1205*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RBUF_PTRMEM_PERR_EN_XI (1L<<21)
1206*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RBUF_DATAMEM_PERR_EN_XI (1L<<22)
1207*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RV2P_P2IRAM_PERR_EN_XI (1L<<23)
1208*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RV2P_P1IRAM_PERR_EN_XI (1L<<24)
1209*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RV2P_CB1REGS_PERR_EN_XI (1L<<25)
1210*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_RV2P_CB0REGS_PERR_EN_XI (1L<<26)
1211*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TPBUF_PERR_EN_XI (1L<<27)
1212*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_THBUF_PERR_EN_XI (1L<<28)
1213*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TDMA_PERR_EN_XI (1L<<29)
1214*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TBDC_PERR_EN_XI (1L<<30)
1215*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA0_TSCH_LR_PERR_EN_XI (1L<<31)
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1 0x000008a8
1218*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2P_MISC_CB1REGS (1L<<0)
1219*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P1IRAM (1L<<1)
1220*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P2IRAM (1L<<2)
1221*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXP_MISC_CTXC (1L<<3)
1222*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXP_MISC_REGF (1L<<4)
1223*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXP_MISC_SCPAD (1L<<5)
1224*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXP_MISC_RBUFC (1L<<6)
1225*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TBDC_MISC (1L<<7)
1226*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TDMA_MISC (1L<<8)
1227*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB0 (1L<<9)
1228*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB1 (1L<<10)
1229*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TPAT_MISC_REGF (1L<<11)
1230*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TPAT_MISC_SCPAD (1L<<12)
1231*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TPBUF_MISC_MB (1L<<13)
1232*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TSCH_MISC_LR (1L<<14)
1233*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TXP_MISC_CTXC (1L<<15)
1234*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TXP_MISC_REGF (1L<<16)
1235*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TXP_MISC_SCPAD (1L<<17)
1236*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIORX (1L<<18)
1237*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIOTX (1L<<19)
1238*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_UMP_MISC_RX (1L<<20)
1239*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_UMP_MISC_TX (1L<<21)
1240*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RDMAQ_MISC (1L<<22)
1241*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_CSQ_MISC (1L<<23)
1242*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_CPQ_MISC (1L<<24)
1243*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_MCPQ_MISC (1L<<25)
1244*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PMQ_MISC (1L<<26)
1245*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PPQ_MISC (1L<<27)
1246*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PTQ_MISC (1L<<28)
1247*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXPQ_MISC (1L<<29)
1248*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXPCQ_MISC (1L<<30)
1249*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RLUPQ_MISC (1L<<31)
1250*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RBDC_PERR_EN_XI (1L<<0)
1251*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RDMA_DFIFO_PERR_EN_XI (1L<<2)
1252*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_HC_STATS_PERR_EN_XI (1L<<3)
1253*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_HC_MSIX_PERR_EN_XI (1L<<4)
1254*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_HC_PRODUCSTB_PERR_EN_XI (1L<<5)
1255*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_HC_CONSUMSTB_PERR_EN_XI (1L<<6)
1256*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TPATQ_PERR_EN_XI (1L<<7)
1257*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_MCPQ_PERR_EN_XI (1L<<8)
1258*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TDMAQ_PERR_EN_XI (1L<<9)
1259*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TXPQ_PERR_EN_XI (1L<<10)
1260*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_COMTQ_PERR_EN_XI (1L<<11)
1261*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_COMQ_PERR_EN_XI (1L<<12)
1262*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RLUPQ_PERR_EN_XI (1L<<13)
1263*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXPQ_PERR_EN_XI (1L<<14)
1264*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PPQ_PERR_EN_XI (1L<<15)
1265*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RDMAQ_PERR_EN_XI (1L<<16)
1266*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TASQ_PERR_EN_XI (1L<<17)
1267*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TBDRQ_PERR_EN_XI (1L<<18)
1268*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_TSCHQ_PERR_EN_XI (1L<<19)
1269*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_COMXQ_PERR_EN_XI (1L<<20)
1270*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RXPCQ_PERR_EN_XI (1L<<21)
1271*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PTQ_PERR_EN_XI (1L<<22)
1272*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PMQ_PERR_EN_XI (1L<<23)
1273*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_CPQ_PERR_EN_XI (1L<<24)
1274*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_CSQ_PERR_EN_XI (1L<<25)
1275*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RLUP_CID_PERR_EN_XI (1L<<26)
1276*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PCS_TMEM_PERR_EN_XI (1L<<27)
1277*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_RV2PCSQ_PERR_EN_XI (1L<<28)
1278*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA1_MQ_IDX_PERR_EN_XI (1L<<29)
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2 0x000008ac
1281*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_COMQ_MISC (1L<<0)
1282*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_COMXQ_MISC (1L<<1)
1283*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_COMTQ_MISC (1L<<2)
1284*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TSCHQ_MISC (1L<<3)
1285*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TBDRQ_MISC (1L<<4)
1286*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TXPQ_MISC (1L<<5)
1287*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TDMAQ_MISC (1L<<6)
1288*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TPATQ_MISC (1L<<7)
1289*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TASQ_MISC (1L<<8)
1290*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_TGT_FIFO_PERR_EN_XI (1L<<0)
1291*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_UMP_TX_PERR_EN_XI (1L<<1)
1292*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_UMP_RX_PERR_EN_XI (1L<<2)
1293*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_MCP_ROM_PERR_EN_XI (1L<<3)
1294*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_MCP_SCPAD_PERR_EN_XI (1L<<4)
1295*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_HB_MEM_PERR_EN_XI (1L<<5)
1296*4882a593Smuzhiyun #define BNX2_MISC_PERR_ENA2_PCIE_REPLAY_PERR_EN_XI (1L<<6)
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun #define BNX2_MISC_DEBUG_VECTOR_SEL 0x000008b0
1299*4882a593Smuzhiyun #define BNX2_MISC_DEBUG_VECTOR_SEL_0 (0xfffL<<0)
1300*4882a593Smuzhiyun #define BNX2_MISC_DEBUG_VECTOR_SEL_1 (0xfffL<<12)
1301*4882a593Smuzhiyun #define BNX2_MISC_DEBUG_VECTOR_SEL_1_XI (0xfffL<<15)
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL 0x000008b4
1304*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_2 (0xfL<<0)
1305*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_XI (0xfL<<0)
1306*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS14_XI (0L<<0)
1307*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS12_XI (1L<<0)
1308*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS10_XI (2L<<0)
1309*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS8_XI (3L<<0)
1310*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS6_XI (4L<<0)
1311*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS4_XI (5L<<0)
1312*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS2_XI (6L<<0)
1313*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_NOM_XI (7L<<0)
1314*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS2_XI (8L<<0)
1315*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS4_XI (9L<<0)
1316*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS6_XI (10L<<0)
1317*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS8_XI (11L<<0)
1318*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS10_XI (12L<<0)
1319*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS12_XI (13L<<0)
1320*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS14_XI (14L<<0)
1321*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS16_XI (15L<<0)
1322*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5 (0xfL<<4)
1323*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS14 (0L<<4)
1324*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS12 (1L<<4)
1325*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS10 (2L<<4)
1326*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS8 (3L<<4)
1327*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS6 (4L<<4)
1328*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS4 (5L<<4)
1329*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_PLUS2 (6L<<4)
1330*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_NOM (7L<<4)
1331*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS2 (8L<<4)
1332*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS4 (9L<<4)
1333*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS6 (10L<<4)
1334*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS8 (11L<<4)
1335*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS10 (12L<<4)
1336*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS12 (13L<<4)
1337*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS14 (14L<<4)
1338*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_2_5_MINUS16 (15L<<4)
1339*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT (0xfL<<8)
1340*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS14 (0L<<8)
1341*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS12 (1L<<8)
1342*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS10 (2L<<8)
1343*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS8 (3L<<8)
1344*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS6 (4L<<8)
1345*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS4 (5L<<8)
1346*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS2 (6L<<8)
1347*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_NOM (7L<<8)
1348*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS2 (8L<<8)
1349*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS4 (9L<<8)
1350*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS6 (10L<<8)
1351*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS8 (11L<<8)
1352*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS10 (12L<<8)
1353*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS12 (13L<<8)
1354*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS14 (14L<<8)
1355*4882a593Smuzhiyun #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS16 (15L<<8)
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun #define BNX2_MISC_FINAL_CLK_CTL_VAL 0x000008b8
1358*4882a593Smuzhiyun #define BNX2_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL (0x3ffffffL<<6)
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0 0x000008bc
1361*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_TX_DRIVE (1L<<0)
1362*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_RMII_MODE (1L<<1)
1363*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_RMII_CRSDV_SEL (1L<<2)
1364*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_RVMII_MODE (1L<<3)
1365*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_FLASH_SAMP_SCLK_NEGEDGE_TE (1L<<4)
1366*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_HIDDEN_REVISION_ID_TE (1L<<5)
1367*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_HC_CNTL_TMOUT_CTR_RST_TE (1L<<6)
1368*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_RESERVED1_XI (0x7L<<4)
1369*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_ENA_CORE_RST_ON_MAIN_PWR_GOING_AWAY (1L<<7)
1370*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_ENA_SEL_VAUX_B_IN_L2_TE (1L<<8)
1371*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_GRC_BNK_FREE_FIX_TE (1L<<9)
1372*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_LED_ACT_SEL_TE (1L<<10)
1373*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_RESERVED2_XI (0x7L<<8)
1374*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_UP1_DEF0 (1L<<11)
1375*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_FIBER_MODE_DIS_DEF (1L<<12)
1376*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_FORCE2500_DEF (1L<<13)
1377*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_AUTODETECT_DIS_DEF (1L<<14)
1378*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_PARALLEL_DETECT_DEF (1L<<15)
1379*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI (0xfL<<16)
1380*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_3MA (0L<<16)
1381*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P5MA (1L<<16)
1382*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P0MA (3L<<16)
1383*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P5MA (5L<<16)
1384*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P0MA (7L<<16)
1385*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_PWRDN (15L<<16)
1386*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE2DIS (1L<<20)
1387*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE1DIS (1L<<21)
1388*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT (0x3L<<22)
1389*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M6P (0L<<22)
1390*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M0P (1L<<22)
1391*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P0P (2L<<22)
1392*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P6P (3L<<22)
1393*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT (0x3L<<24)
1394*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M6P (0L<<24)
1395*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M0P (1L<<24)
1396*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P0P (2L<<24)
1397*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P6P (3L<<24)
1398*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ (0x3L<<26)
1399*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_240UA (0L<<26)
1400*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_160UA (1L<<26)
1401*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_400UA (2L<<26)
1402*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_320UA (3L<<26)
1403*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ (0x3L<<28)
1404*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_240UA (0L<<28)
1405*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_160UA (1L<<28)
1406*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_400UA (2L<<28)
1407*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_320UA (3L<<28)
1408*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ (0x3L<<30)
1409*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P57 (0L<<30)
1410*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P45 (1L<<30)
1411*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P62 (2L<<30)
1412*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P66 (3L<<30)
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1 0x000008c0
1415*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_1_ATTN_BTN_PRSNT_TE (1L<<0)
1416*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_1_ATTN_IND_PRSNT_TE (1L<<1)
1417*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_1_PWR_IND_PRSNT_TE (1L<<2)
1418*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_0_PCIE_LOOPBACK_TE (1L<<3)
1419*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_RESERVED_SOFT_XI (0xffffL<<0)
1420*4882a593Smuzhiyun #define BNX2_MISC_GP_HW_CTL1_RESERVED_HARD_XI (0xffffL<<16)
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL 0x000008c4
1423*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_MAIN_POR_BYPASS (1L<<0)
1424*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_RINGOSC_ENABLE (1L<<1)
1425*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL0 (1L<<2)
1426*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL1 (1L<<3)
1427*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_RESERVED_SHARED (0xfffL<<4)
1428*4882a593Smuzhiyun #define BNX2_MISC_NEW_HW_CTL_RESERVED_SPLIT (0xffffL<<16)
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL 0x000008c8
1431*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS (1L<<0)
1432*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ (1L<<1)
1433*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE (1L<<16)
1434*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL_RESERVED_CMN (0x3fffL<<2)
1435*4882a593Smuzhiyun #define BNX2_MISC_NEW_CORE_CTL_RESERVED_TC (0xffffL<<16)
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun #define BNX2_MISC_ECO_HW_CTL 0x000008cc
1438*4882a593Smuzhiyun #define BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN (1L<<0)
1439*4882a593Smuzhiyun #define BNX2_MISC_ECO_HW_CTL_RESERVED_SOFT (0x7fffL<<1)
1440*4882a593Smuzhiyun #define BNX2_MISC_ECO_HW_CTL_RESERVED_HARD (0xffffL<<16)
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun #define BNX2_MISC_ECO_CORE_CTL 0x000008d0
1443*4882a593Smuzhiyun #define BNX2_MISC_ECO_CORE_CTL_RESERVED_SOFT (0xffffL<<0)
1444*4882a593Smuzhiyun #define BNX2_MISC_ECO_CORE_CTL_RESERVED_HARD (0xffffL<<16)
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun #define BNX2_MISC_PPIO 0x000008d4
1447*4882a593Smuzhiyun #define BNX2_MISC_PPIO_VALUE (0xfL<<0)
1448*4882a593Smuzhiyun #define BNX2_MISC_PPIO_SET (0xfL<<8)
1449*4882a593Smuzhiyun #define BNX2_MISC_PPIO_CLR (0xfL<<16)
1450*4882a593Smuzhiyun #define BNX2_MISC_PPIO_FLOAT (0xfL<<24)
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun #define BNX2_MISC_PPIO_INT 0x000008d8
1453*4882a593Smuzhiyun #define BNX2_MISC_PPIO_INT_INT_STATE (0xfL<<0)
1454*4882a593Smuzhiyun #define BNX2_MISC_PPIO_INT_OLD_VALUE (0xfL<<8)
1455*4882a593Smuzhiyun #define BNX2_MISC_PPIO_INT_OLD_SET (0xfL<<16)
1456*4882a593Smuzhiyun #define BNX2_MISC_PPIO_INT_OLD_CLR (0xfL<<24)
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS 0x000008dc
1459*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS_NUM_HARD_RESETS (0x7L<<0)
1460*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS_NUM_PCIE_RESETS (0x7L<<4)
1461*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS_NUM_PERSTB_RESETS (0x7L<<8)
1462*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS_NUM_CMN_RESETS (0x7L<<12)
1463*4882a593Smuzhiyun #define BNX2_MISC_RESET_NUMS_NUM_PORT_RESETS (0x7L<<16)
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR 0x000008e0
1466*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_PCI (1L<<0)
1467*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_RDMA (1L<<1)
1468*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_TDMA (1L<<2)
1469*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_EMAC (1L<<3)
1470*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_CTX (1L<<4)
1471*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_TBDR (1L<<5)
1472*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_RBDC (1L<<6)
1473*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_COM (1L<<7)
1474*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_ENA_CP (1L<<8)
1475*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_PCI (1L<<16)
1476*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_RDMA (1L<<17)
1477*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_TDMA (1L<<18)
1478*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_EMAC (1L<<19)
1479*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_CTX (1L<<20)
1480*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_TBDR (1L<<21)
1481*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_RBDC (1L<<22)
1482*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_COM (1L<<23)
1483*4882a593Smuzhiyun #define BNX2_MISC_CS16_ERR_STA_CP (1L<<24)
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun #define BNX2_MISC_SPIO_EVENT 0x000008e4
1486*4882a593Smuzhiyun #define BNX2_MISC_SPIO_EVENT_ENABLE (0xffL<<0)
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun #define BNX2_MISC_PPIO_EVENT 0x000008e8
1489*4882a593Smuzhiyun #define BNX2_MISC_PPIO_EVENT_ENABLE (0xfL<<0)
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL 0x000008ec
1492*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID (0xffL<<0)
1493*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_X (0L<<0)
1494*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C (3L<<0)
1495*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S (12L<<0)
1496*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP (0x7L<<8)
1497*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN (1L<<11)
1498*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET (1L<<12)
1499*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET (1L<<13)
1500*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET (1L<<14)
1501*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET (1L<<15)
1502*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_LCPLL_RST (1L<<16)
1503*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_RST (1L<<17)
1504*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_RST (1L<<18)
1505*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_RST (1L<<19)
1506*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_RST (1L<<20)
1507*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL (0x7L<<21)
1508*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP (1L<<24)
1509*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE (1L<<25)
1510*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ (0xfL<<26)
1511*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ (1L<<26)
1512*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ (2L<<26)
1513*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ (4L<<26)
1514*4882a593Smuzhiyun #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ (8L<<26)
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1 0x000008f0
1517*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE (0x7L<<0)
1518*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_IDLE (0L<<0)
1519*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_WRITE (1L<<0)
1520*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_INIT (2L<<0)
1521*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_SET (3L<<0)
1522*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_RST (4L<<0)
1523*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_VERIFY (5L<<0)
1524*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_RESERVED0 (6L<<0)
1525*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_FMODE_RESERVED1 (7L<<0)
1526*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_USEPINS (1L<<8)
1527*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_PROGSEL (1L<<9)
1528*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_PROGSTART (1L<<10)
1529*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_PCOUNT (0x7L<<16)
1530*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_PBYP (1L<<19)
1531*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_VSEL (0xfL<<20)
1532*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_TM (0x7L<<27)
1533*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_SADBYP (1L<<30)
1534*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD1_DEBUG (1L<<31)
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2 0x000008f4
1537*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2_OTP_ROM_ADDR (0x3ffL<<0)
1538*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2_DOSEL (0x7fL<<16)
1539*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2_DOSEL_0 (0L<<16)
1540*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2_DOSEL_1 (1L<<16)
1541*4882a593Smuzhiyun #define BNX2_MISC_OTP_CMD2_DOSEL_127 (127L<<16)
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS 0x000008f8
1544*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS_DATA (0xffL<<0)
1545*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS_VALID (1L<<8)
1546*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS_BUSY (1L<<9)
1547*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS_BUSYSM (1L<<10)
1548*4882a593Smuzhiyun #define BNX2_MISC_OTP_STATUS_DONE (1L<<11)
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD 0x000008fc
1551*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD_RESET_MODE_N (1L<<0)
1552*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_DONE (1L<<1)
1553*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_START (1L<<2)
1554*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD_LOAD_DATA (1L<<3)
1555*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_SELECT (0x1fL<<8)
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT1_DATA 0x00000900
1558*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD 0x00000904
1559*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD_RESET_MODE_N (1L<<0)
1560*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_DONE (1L<<1)
1561*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_START (1L<<2)
1562*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD_LOAD_DATA (1L<<3)
1563*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_SELECT (0x1fL<<8)
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun #define BNX2_MISC_OTP_SHIFT2_DATA 0x00000908
1566*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0 0x0000090c
1567*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_MBIST_EN (1L<<0)
1568*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_BIST_SETUP (0x3L<<1)
1569*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_MBIST_ASYNC_RESET (1L<<3)
1570*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_MBIST_DONE (1L<<8)
1571*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_MBIST_GO (1L<<9)
1572*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS0_BIST_OVERRIDE (1L<<31)
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS0 0x00000910
1575*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1 0x00000914
1576*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1_MBIST_EN (1L<<0)
1577*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1_BIST_SETUP (0x3L<<1)
1578*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1_MBIST_ASYNC_RESET (1L<<3)
1579*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1_MBIST_DONE (1L<<8)
1580*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS1_MBIST_GO (1L<<9)
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS1 0x00000918
1583*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2 0x0000091c
1584*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2_MBIST_EN (1L<<0)
1585*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2_BIST_SETUP (0x3L<<1)
1586*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2_MBIST_ASYNC_RESET (1L<<3)
1587*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2_MBIST_DONE (1L<<8)
1588*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS2_MBIST_GO (1L<<9)
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS2 0x00000920
1591*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3 0x00000924
1592*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3_MBIST_EN (1L<<0)
1593*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3_BIST_SETUP (0x3L<<1)
1594*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3_MBIST_ASYNC_RESET (1L<<3)
1595*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3_MBIST_DONE (1L<<8)
1596*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS3_MBIST_GO (1L<<9)
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS3 0x00000928
1599*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4 0x0000092c
1600*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4_MBIST_EN (1L<<0)
1601*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4_BIST_SETUP (0x3L<<1)
1602*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4_MBIST_ASYNC_RESET (1L<<3)
1603*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4_MBIST_DONE (1L<<8)
1604*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS4_MBIST_GO (1L<<9)
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS4 0x00000930
1607*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5 0x00000934
1608*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5_MBIST_EN (1L<<0)
1609*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5_BIST_SETUP (0x3L<<1)
1610*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5_MBIST_ASYNC_RESET (1L<<3)
1611*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5_MBIST_DONE (1L<<8)
1612*4882a593Smuzhiyun #define BNX2_MISC_BIST_CS5_MBIST_GO (1L<<9)
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun #define BNX2_MISC_BIST_MEMSTATUS5 0x00000938
1615*4882a593Smuzhiyun #define BNX2_MISC_MEM_TM0 0x0000093c
1616*4882a593Smuzhiyun #define BNX2_MISC_MEM_TM0_PCIE_REPLAY_TM (0xfL<<0)
1617*4882a593Smuzhiyun #define BNX2_MISC_MEM_TM0_MCP_SCPAD (0xfL<<8)
1618*4882a593Smuzhiyun #define BNX2_MISC_MEM_TM0_UMP_TM (0xffL<<16)
1619*4882a593Smuzhiyun #define BNX2_MISC_MEM_TM0_HB_MEM_TM (0xfL<<24)
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL 0x00000940
1622*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_PH_DET_DIS (1L<<0)
1623*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_FREQ_DET_DIS (1L<<1)
1624*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_LCPX (0x3fL<<2)
1625*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_RX (0x3L<<8)
1626*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_VC_EN (1L<<10)
1627*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_VCO_MG (0x3L<<11)
1628*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_KVCO_XF (0x7L<<13)
1629*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_KVCO_XS (0x7L<<16)
1630*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_TESTD_EN (1L<<19)
1631*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_TESTD_SEL (0x7L<<20)
1632*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_TESTA_EN (1L<<23)
1633*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_TESTA_SEL (0x3L<<24)
1634*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_ATTEN_FREF (1L<<26)
1635*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_DIGITAL_RST (1L<<27)
1636*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_ANALOG_RST (1L<<28)
1637*4882a593Smuzhiyun #define BNX2_MISC_USPLL_CTRL_LOCK (1L<<29)
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0 0x00000944
1640*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_COM_DMAE_PERR (1L<<0)
1641*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CP_DMAE_PERR (1L<<1)
1642*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RPM_ACPIBEMEM_PERR (1L<<2)
1643*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CTX_USAGE_CNT_PERR (1L<<3)
1644*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CTX_PGTBL_PERR (1L<<4)
1645*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CTX_CACHE_PERR (1L<<5)
1646*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CTX_MIRROR_PERR (1L<<6)
1647*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_COM_CTXC_PERR (1L<<7)
1648*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_COM_SCPAD_PERR (1L<<8)
1649*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CP_CTXC_PERR (1L<<9)
1650*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CP_SCPAD_PERR (1L<<10)
1651*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RXP_RBUFC_PERR (1L<<11)
1652*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RXP_CTXC_PERR (1L<<12)
1653*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RXP_SCPAD_PERR (1L<<13)
1654*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TPAT_SCPAD_PERR (1L<<14)
1655*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TXP_CTXC_PERR (1L<<15)
1656*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TXP_SCPAD_PERR (1L<<16)
1657*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_CS_TMEM_PERR (1L<<17)
1658*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_MQ_CTX_PERR (1L<<18)
1659*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RPM_DFIFOMEM_PERR (1L<<19)
1660*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RPC_DFIFOMEM_PERR (1L<<20)
1661*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RBUF_PTRMEM_PERR (1L<<21)
1662*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RBUF_DATAMEM_PERR (1L<<22)
1663*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RV2P_P2IRAM_PERR (1L<<23)
1664*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RV2P_P1IRAM_PERR (1L<<24)
1665*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RV2P_CB1REGS_PERR (1L<<25)
1666*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_RV2P_CB0REGS_PERR (1L<<26)
1667*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TPBUF_PERR (1L<<27)
1668*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_THBUF_PERR (1L<<28)
1669*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TDMA_PERR (1L<<29)
1670*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TBDC_PERR (1L<<30)
1671*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS0_TSCH_LR_PERR (1L<<31)
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1 0x00000948
1674*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RBDC_PERR (1L<<0)
1675*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RDMA_DFIFO_PERR (1L<<2)
1676*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_HC_STATS_PERR (1L<<3)
1677*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_HC_MSIX_PERR (1L<<4)
1678*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_HC_PRODUCSTB_PERR (1L<<5)
1679*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_HC_CONSUMSTB_PERR (1L<<6)
1680*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TPATQ_PERR (1L<<7)
1681*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_MCPQ_PERR (1L<<8)
1682*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TDMAQ_PERR (1L<<9)
1683*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TXPQ_PERR (1L<<10)
1684*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_COMTQ_PERR (1L<<11)
1685*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_COMQ_PERR (1L<<12)
1686*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RLUPQ_PERR (1L<<13)
1687*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RXPQ_PERR (1L<<14)
1688*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RV2PPQ_PERR (1L<<15)
1689*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RDMAQ_PERR (1L<<16)
1690*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TASQ_PERR (1L<<17)
1691*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TBDRQ_PERR (1L<<18)
1692*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_TSCHQ_PERR (1L<<19)
1693*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_COMXQ_PERR (1L<<20)
1694*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RXPCQ_PERR (1L<<21)
1695*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RV2PTQ_PERR (1L<<22)
1696*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RV2PMQ_PERR (1L<<23)
1697*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_CPQ_PERR (1L<<24)
1698*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_CSQ_PERR (1L<<25)
1699*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RLUP_CID_PERR (1L<<26)
1700*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RV2PCS_TMEM_PERR (1L<<27)
1701*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_RV2PCSQ_PERR (1L<<28)
1702*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS1_MQ_IDX_PERR (1L<<29)
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2 0x0000094c
1705*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_TGT_FIFO_PERR (1L<<0)
1706*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_UMP_TX_PERR (1L<<1)
1707*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_UMP_RX_PERR (1L<<2)
1708*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_MCP_ROM_PERR (1L<<3)
1709*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_MCP_SCPAD_PERR (1L<<4)
1710*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_HB_MEM_PERR (1L<<5)
1711*4882a593Smuzhiyun #define BNX2_MISC_PERR_STATUS2_PCIE_REPLAY_PERR (1L<<6)
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0 0x00000950
1714*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_OAC (0x7L<<0)
1715*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_OAC_NEGTWENTY (0L<<0)
1716*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_OAC_ZERO (1L<<0)
1717*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_OAC_TWENTY (3L<<0)
1718*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_OAC_FORTY (7L<<0)
1719*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL (0x7L<<3)
1720*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_360 (0L<<3)
1721*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_480 (1L<<3)
1722*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_600 (3L<<3)
1723*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_720 (7L<<3)
1724*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_BIAS_CTRL (0x3L<<6)
1725*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLL_OBSERVE (0x7L<<8)
1726*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL (0x3L<<11)
1727*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_0 (0L<<11)
1728*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_1 (1L<<11)
1729*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_2 (2L<<11)
1730*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLSEQSTART (1L<<13)
1731*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_RESERVED (1L<<14)
1732*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_CAPRETRY_EN (1L<<15)
1733*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_FREQMONITOR_EN (1L<<16)
1734*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_FREQDETRESTART_EN (1L<<17)
1735*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_FREQDETRETRY_EN (1L<<18)
1736*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE_EN (1L<<19)
1737*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE (1L<<20)
1738*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFPASS (1L<<21)
1739*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE_EN (1L<<22)
1740*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE (1L<<23)
1741*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS_EN (1L<<24)
1742*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS (1L<<25)
1743*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_CAPRESTART (1L<<26)
1744*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL0_CAPSELECTM_EN (1L<<27)
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL1 0x00000954
1747*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL1_CAPSELECTM (0x1fL<<0)
1748*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN_EN (1L<<5)
1749*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN (1L<<6)
1750*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_CTRL1_SLOWDN_XOR (1L<<7)
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS 0x00000958
1753*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_FREQDONE_SM (1L<<0)
1754*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_FREQPASS_SM (1L<<1)
1755*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_PLLSEQDONE (1L<<2)
1756*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_PLLSEQPASS (1L<<3)
1757*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_PLLSTATE (0x7L<<4)
1758*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_CAPSTATE (0x7L<<7)
1759*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_CAPSELECT (0x1fL<<10)
1760*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR (1L<<15)
1761*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_0 (0L<<15)
1762*4882a593Smuzhiyun #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_1 (1L<<15)
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL 0x0000095c
1765*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON (1L<<5)
1766*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_OFF (0L<<5)
1767*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_ON (1L<<5)
1768*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM (0x3L<<6)
1769*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_0 (0L<<6)
1770*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_1 (1L<<6)
1771*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_2 (2L<<6)
1772*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_3 (3L<<6)
1773*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ (0x3L<<8)
1774*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_0 (0L<<8)
1775*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_1 (1L<<8)
1776*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_2 (2L<<8)
1777*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_3 (3L<<8)
1778*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ (0x3L<<10)
1779*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_0 (0L<<10)
1780*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_1 (1L<<10)
1781*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_2 (2L<<10)
1782*4882a593Smuzhiyun #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_3 (3L<<10)
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun /*
1786*4882a593Smuzhiyun * nvm_reg definition
1787*4882a593Smuzhiyun * offset: 0x6400
1788*4882a593Smuzhiyun */
1789*4882a593Smuzhiyun #define BNX2_NVM_COMMAND 0x00006400
1790*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_RST (1L<<0)
1791*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_DONE (1L<<3)
1792*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_DOIT (1L<<4)
1793*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_WR (1L<<5)
1794*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_ERASE (1L<<6)
1795*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_FIRST (1L<<7)
1796*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_LAST (1L<<8)
1797*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_WREN (1L<<16)
1798*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_WRDI (1L<<17)
1799*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_EWSR (1L<<18)
1800*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_WRSR (1L<<19)
1801*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_RD_ID (1L<<20)
1802*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_RD_STATUS (1L<<21)
1803*4882a593Smuzhiyun #define BNX2_NVM_COMMAND_MODE_256 (1L<<22)
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun #define BNX2_NVM_STATUS 0x00006404
1806*4882a593Smuzhiyun #define BNX2_NVM_STATUS_PI_FSM_STATE (0xfL<<0)
1807*4882a593Smuzhiyun #define BNX2_NVM_STATUS_EE_FSM_STATE (0xfL<<4)
1808*4882a593Smuzhiyun #define BNX2_NVM_STATUS_EQ_FSM_STATE (0xfL<<8)
1809*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_XI (0x1fL<<0)
1810*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_IDLE_XI (0L<<0)
1811*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD0_XI (1L<<0)
1812*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD1_XI (2L<<0)
1813*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH0_XI (3L<<0)
1814*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH1_XI (4L<<0)
1815*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ADDR0_XI (5L<<0)
1816*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA0_XI (6L<<0)
1817*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA1_XI (7L<<0)
1818*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA2_XI (8L<<0)
1819*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA0_XI (9L<<0)
1820*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA1_XI (10L<<0)
1821*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA2_XI (11L<<0)
1822*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID0_XI (12L<<0)
1823*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID1_XI (13L<<0)
1824*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID2_XI (14L<<0)
1825*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID3_XI (15L<<0)
1826*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID4_XI (16L<<0)
1827*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CHECK_BUSY0_XI (17L<<0)
1828*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ST_WREN_XI (18L<<0)
1829*4882a593Smuzhiyun #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WAIT_XI (19L<<0)
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun #define BNX2_NVM_WRITE 0x00006408
1832*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE (0xffffffffL<<0)
1833*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG (0L<<0)
1834*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EECLK (1L<<0)
1835*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EEDATA (2L<<0)
1836*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK (4L<<0)
1837*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B (8L<<0)
1838*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO (16L<<0)
1839*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI (32L<<0)
1840*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI_XI (1L<<0)
1841*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO_XI (2L<<0)
1842*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B_XI (4L<<0)
1843*4882a593Smuzhiyun #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK_XI (8L<<0)
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun #define BNX2_NVM_ADDR 0x0000640c
1846*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
1847*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG (0L<<0)
1848*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EECLK (1L<<0)
1849*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EEDATA (2L<<0)
1850*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK (4L<<0)
1851*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B (8L<<0)
1852*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO (16L<<0)
1853*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI (32L<<0)
1854*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI_XI (1L<<0)
1855*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO_XI (2L<<0)
1856*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B_XI (4L<<0)
1857*4882a593Smuzhiyun #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK_XI (8L<<0)
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun #define BNX2_NVM_READ 0x00006410
1860*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE (0xffffffffL<<0)
1861*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_BIT_BANG (0L<<0)
1862*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_EECLK (1L<<0)
1863*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_EEDATA (2L<<0)
1864*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SCLK (4L<<0)
1865*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_CS_B (8L<<0)
1866*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SO (16L<<0)
1867*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SI (32L<<0)
1868*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SI_XI (1L<<0)
1869*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SO_XI (2L<<0)
1870*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_CS_B_XI (4L<<0)
1871*4882a593Smuzhiyun #define BNX2_NVM_READ_NVM_READ_VALUE_SCLK_XI (8L<<0)
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun #define BNX2_NVM_CFG1 0x00006414
1874*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FLASH_MODE (1L<<0)
1875*4882a593Smuzhiyun #define BNX2_NVM_CFG1_BUFFER_MODE (1L<<1)
1876*4882a593Smuzhiyun #define BNX2_NVM_CFG1_PASS_MODE (1L<<2)
1877*4882a593Smuzhiyun #define BNX2_NVM_CFG1_BITBANG_MODE (1L<<3)
1878*4882a593Smuzhiyun #define BNX2_NVM_CFG1_STATUS_BIT (0x7L<<4)
1879*4882a593Smuzhiyun #define BNX2_NVM_CFG1_STATUS_BIT_FLASH_RDY (0L<<4)
1880*4882a593Smuzhiyun #define BNX2_NVM_CFG1_STATUS_BIT_BUFFER_RDY (7L<<4)
1881*4882a593Smuzhiyun #define BNX2_NVM_CFG1_SPI_CLK_DIV (0xfL<<7)
1882*4882a593Smuzhiyun #define BNX2_NVM_CFG1_SEE_CLK_DIV (0x7ffL<<11)
1883*4882a593Smuzhiyun #define BNX2_NVM_CFG1_STRAP_CONTROL_0 (1L<<23)
1884*4882a593Smuzhiyun #define BNX2_NVM_CFG1_PROTECT_MODE (1L<<24)
1885*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FLASH_SIZE (1L<<25)
1886*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FW_USTRAP_1 (1L<<26)
1887*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FW_USTRAP_0 (1L<<27)
1888*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FW_USTRAP_2 (1L<<28)
1889*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FW_USTRAP_3 (1L<<29)
1890*4882a593Smuzhiyun #define BNX2_NVM_CFG1_FW_FLASH_TYPE_EN (1L<<30)
1891*4882a593Smuzhiyun #define BNX2_NVM_CFG1_COMPAT_BYPASSS (1L<<31)
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun #define BNX2_NVM_CFG2 0x00006418
1894*4882a593Smuzhiyun #define BNX2_NVM_CFG2_ERASE_CMD (0xffL<<0)
1895*4882a593Smuzhiyun #define BNX2_NVM_CFG2_DUMMY (0xffL<<8)
1896*4882a593Smuzhiyun #define BNX2_NVM_CFG2_STATUS_CMD (0xffL<<16)
1897*4882a593Smuzhiyun #define BNX2_NVM_CFG2_READ_ID (0xffL<<24)
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun #define BNX2_NVM_CFG3 0x0000641c
1900*4882a593Smuzhiyun #define BNX2_NVM_CFG3_BUFFER_RD_CMD (0xffL<<0)
1901*4882a593Smuzhiyun #define BNX2_NVM_CFG3_WRITE_CMD (0xffL<<8)
1902*4882a593Smuzhiyun #define BNX2_NVM_CFG3_BUFFER_WRITE_CMD (0xffL<<16)
1903*4882a593Smuzhiyun #define BNX2_NVM_CFG3_READ_CMD (0xffL<<24)
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB 0x00006420
1906*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_SET0 (1L<<0)
1907*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
1908*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_SET2 (1L<<2)
1909*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_SET3 (1L<<3)
1910*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_CLR0 (1L<<4)
1911*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
1912*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_CLR2 (1L<<6)
1913*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_REQ_CLR3 (1L<<7)
1914*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_ARB0 (1L<<8)
1915*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_ARB1 (1L<<9)
1916*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_ARB2 (1L<<10)
1917*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_ARB_ARB3 (1L<<11)
1918*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_REQ0 (1L<<12)
1919*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_REQ1 (1L<<13)
1920*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_REQ2 (1L<<14)
1921*4882a593Smuzhiyun #define BNX2_NVM_SW_ARB_REQ3 (1L<<15)
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun #define BNX2_NVM_ACCESS_ENABLE 0x00006424
1924*4882a593Smuzhiyun #define BNX2_NVM_ACCESS_ENABLE_EN (1L<<0)
1925*4882a593Smuzhiyun #define BNX2_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun #define BNX2_NVM_WRITE1 0x00006428
1928*4882a593Smuzhiyun #define BNX2_NVM_WRITE1_WREN_CMD (0xffL<<0)
1929*4882a593Smuzhiyun #define BNX2_NVM_WRITE1_WRDI_CMD (0xffL<<8)
1930*4882a593Smuzhiyun #define BNX2_NVM_WRITE1_SR_DATA (0xffL<<16)
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun #define BNX2_NVM_CFG4 0x0000642c
1933*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE (0x7L<<0)
1934*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_1MBIT (0L<<0)
1935*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_2MBIT (1L<<0)
1936*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_4MBIT (2L<<0)
1937*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_8MBIT (3L<<0)
1938*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_16MBIT (4L<<0)
1939*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_32MBIT (5L<<0)
1940*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_64MBIT (6L<<0)
1941*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_SIZE_128MBIT (7L<<0)
1942*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_VENDOR (1L<<3)
1943*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_VENDOR_ST (0L<<3)
1944*4882a593Smuzhiyun #define BNX2_NVM_CFG4_FLASH_VENDOR_ATMEL (1L<<3)
1945*4882a593Smuzhiyun #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC (0x3L<<4)
1946*4882a593Smuzhiyun #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT8 (0L<<4)
1947*4882a593Smuzhiyun #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT9 (1L<<4)
1948*4882a593Smuzhiyun #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT10 (2L<<4)
1949*4882a593Smuzhiyun #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT11 (3L<<4)
1950*4882a593Smuzhiyun #define BNX2_NVM_CFG4_STATUS_BIT_POLARITY (1L<<6)
1951*4882a593Smuzhiyun #define BNX2_NVM_CFG4_RESERVED (0x1ffffffL<<7)
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG 0x00006430
1954*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE (0xfL<<0)
1955*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ST (0L<<0)
1956*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ATMEL (1L<<0)
1957*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_RECONFIG_STRAP_VALUE (0xfL<<4)
1958*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_RESERVED (0x7fffffL<<8)
1959*4882a593Smuzhiyun #define BNX2_NVM_RECONFIG_RECONFIG_DONE (1L<<31)
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun /*
1964*4882a593Smuzhiyun * dma_reg definition
1965*4882a593Smuzhiyun * offset: 0xc00
1966*4882a593Smuzhiyun */
1967*4882a593Smuzhiyun #define BNX2_DMA_COMMAND 0x00000c00
1968*4882a593Smuzhiyun #define BNX2_DMA_COMMAND_ENABLE (1L<<0)
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun #define BNX2_DMA_STATUS 0x00000c04
1971*4882a593Smuzhiyun #define BNX2_DMA_STATUS_PAR_ERROR_STATE (1L<<0)
1972*4882a593Smuzhiyun #define BNX2_DMA_STATUS_READ_TRANSFERS_STAT (1L<<16)
1973*4882a593Smuzhiyun #define BNX2_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT (1L<<17)
1974*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_READ_TRANSFERS_STAT (1L<<18)
1975*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT (1L<<19)
1976*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT (1L<<20)
1977*4882a593Smuzhiyun #define BNX2_DMA_STATUS_WRITE_TRANSFERS_STAT (1L<<21)
1978*4882a593Smuzhiyun #define BNX2_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT (1L<<22)
1979*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT (1L<<23)
1980*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT (1L<<24)
1981*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT (1L<<25)
1982*4882a593Smuzhiyun #define BNX2_DMA_STATUS_GLOBAL_ERR_XI (1L<<0)
1983*4882a593Smuzhiyun #define BNX2_DMA_STATUS_BME_XI (1L<<4)
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun #define BNX2_DMA_CONFIG 0x00000c08
1986*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_DATA_BYTE_SWAP (1L<<0)
1987*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_DATA_WORD_SWAP (1L<<1)
1988*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_BYTE_SWAP (1L<<4)
1989*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_WORD_SWAP (1L<<5)
1990*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_ONE_DMA (1L<<6)
1991*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_TWO_DMA (1L<<7)
1992*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_FPGA_MODE (1L<<8)
1993*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA (1L<<10)
1994*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CNTL_PCI_COMP_DLY (1L<<11)
1995*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_NO_RCHANS_IN_USE (0xfL<<12)
1996*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_NO_WCHANS_IN_USE (0xfL<<16)
1997*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_PCI_CLK_CMP_BITS (0x7L<<20)
1998*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_PCI_FAST_CLK_CMP (1L<<23)
1999*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE (0xfL<<24)
2000*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE_NONE (0x0L<<24)
2001*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE_64 (0x1L<<24)
2002*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE_128 (0x2L<<24)
2003*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE_256 (0x4L<<24)
2004*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_BIG_SIZE_512 (0x8L<<24)
2005*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_DAT_WBSWAP_MODE_XI (0x3L<<0)
2006*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_CTL_WBSWAP_MODE_XI (0x3L<<4)
2007*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_PL_XI (0x7L<<12)
2008*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_PL_128B_XI (0L<<12)
2009*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_PL_256B_XI (1L<<12)
2010*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_PL_512B_XI (2L<<12)
2011*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_PL_EN_XI (1L<<15)
2012*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_XI (0x7L<<16)
2013*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_128B_XI (0L<<16)
2014*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_256B_XI (1L<<16)
2015*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_512B_XI (2L<<16)
2016*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_1024B_XI (3L<<16)
2017*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_2048B_XI (4L<<16)
2018*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_4096B_XI (5L<<16)
2019*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_MAX_RRS_EN_XI (1L<<19)
2020*4882a593Smuzhiyun #define BNX2_DMA_CONFIG_NO_64SWAP_EN_XI (1L<<31)
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun #define BNX2_DMA_BLACKOUT 0x00000c0c
2023*4882a593Smuzhiyun #define BNX2_DMA_BLACKOUT_RD_RETRY_BLACKOUT (0xffL<<0)
2024*4882a593Smuzhiyun #define BNX2_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT (0xffL<<8)
2025*4882a593Smuzhiyun #define BNX2_DMA_BLACKOUT_WR_RETRY_BLACKOUT (0xffL<<16)
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0 0x00000c10
2028*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_NO_SNOOP (1L<<0)
2029*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_RELAX_ORDER (1L<<1)
2030*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PRIORITY (1L<<2)
2031*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_TRAFFIC_CLASS (0x7L<<4)
2032*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PARAM_EN (1L<<7)
2033*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_NO_SNOOP (1L<<8)
2034*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_RELAX_ORDER (1L<<9)
2035*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PRIORITY (1L<<10)
2036*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_TRAFFIC_CLASS (0x7L<<12)
2037*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PARAM_EN (1L<<15)
2038*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_NO_SNOOP (1L<<16)
2039*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_RELAX_ORDER (1L<<17)
2040*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PRIORITY (1L<<18)
2041*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_TRAFFIC_CLASS (0x7L<<20)
2042*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PARAM_EN (1L<<23)
2043*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_NO_SNOOP (1L<<24)
2044*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_RELAX_ORDER (1L<<25)
2045*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PRIORITY (1L<<26)
2046*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_TRAFFIC_CLASS (0x7L<<28)
2047*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PARAM_EN (1L<<31)
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1 0x00000c14
2050*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_COM_NO_SNOOP (1L<<0)
2051*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_COM_RELAX_ORDER (1L<<1)
2052*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_COM_PRIORITY (1L<<2)
2053*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_COM_TRAFFIC_CLASS (0x7L<<4)
2054*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_COM_PARAM_EN (1L<<7)
2055*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_CP_NO_SNOOP (1L<<8)
2056*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_CP_RELAX_ORDER (1L<<9)
2057*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_CP_PRIORITY (1L<<10)
2058*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_CP_TRAFFIC_CLASS (0x7L<<12)
2059*4882a593Smuzhiyun #define BNX2_DMA_READ_MASTER_SETTING_1_CP_PARAM_EN (1L<<15)
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0 0x00000c18
2062*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_NO_SNOOP (1L<<0)
2063*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_RELAX_ORDER (1L<<1)
2064*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PRIORITY (1L<<2)
2065*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_CS_VLD (1L<<3)
2066*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_TRAFFIC_CLASS (0x7L<<4)
2067*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PARAM_EN (1L<<7)
2068*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_NO_SNOOP (1L<<8)
2069*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_RELAX_ORDER (1L<<9)
2070*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PRIORITY (1L<<10)
2071*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_CS_VLD (1L<<11)
2072*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_TRAFFIC_CLASS (0x7L<<12)
2073*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PARAM_EN (1L<<15)
2074*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_NO_SNOOP (1L<<24)
2075*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_RELAX_ORDER (1L<<25)
2076*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PRIORITY (1L<<26)
2077*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_CS_VLD (1L<<27)
2078*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_TRAFFIC_CLASS (0x7L<<28)
2079*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PARAM_EN (1L<<31)
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1 0x00000c1c
2082*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_NO_SNOOP (1L<<0)
2083*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_RELAX_ORDER (1L<<1)
2084*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PRIORITY (1L<<2)
2085*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_CS_VLD (1L<<3)
2086*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_TRAFFIC_CLASS (0x7L<<4)
2087*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PARAM_EN (1L<<7)
2088*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_NO_SNOOP (1L<<8)
2089*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_RELAX_ORDER (1L<<9)
2090*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PRIORITY (1L<<10)
2091*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_CS_VLD (1L<<11)
2092*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_TRAFFIC_CLASS (0x7L<<12)
2093*4882a593Smuzhiyun #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PARAM_EN (1L<<15)
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun #define BNX2_DMA_ARBITER 0x00000c20
2096*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_NUM_READS (0x7L<<0)
2097*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_WR_ARB_MODE (1L<<4)
2098*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_WR_ARB_MODE_STRICT (0L<<4)
2099*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_WR_ARB_MODE_RND_RBN (1L<<4)
2100*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_RD_ARB_MODE (0x3L<<5)
2101*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_RD_ARB_MODE_STRICT (0L<<5)
2102*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_RD_ARB_MODE_RND_RBN (1L<<5)
2103*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_RD_ARB_MODE_WGT_RND_RBN (2L<<5)
2104*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_ALT_MODE_EN (1L<<8)
2105*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_RR_MODE (1L<<9)
2106*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_TIMER_MODE (1L<<10)
2107*4882a593Smuzhiyun #define BNX2_DMA_ARBITER_OUSTD_READ_REQ (0xfL<<12)
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun #define BNX2_DMA_ARB_TIMERS 0x00000c24
2110*4882a593Smuzhiyun #define BNX2_DMA_ARB_TIMERS_RD_DRR_WAIT_TIME (0xffL<<0)
2111*4882a593Smuzhiyun #define BNX2_DMA_ARB_TIMERS_TM_MIN_TIMEOUT (0xffL<<12)
2112*4882a593Smuzhiyun #define BNX2_DMA_ARB_TIMERS_TM_MAX_TIMEOUT (0xfffL<<20)
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK 0x00000c2c
2115*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
2116*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
2117*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
2118*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
2119*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
2120*4882a593Smuzhiyun #define BNX2_DMA_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00 0x00000c30
2123*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_CHANNEL (0xfL<<0)
2124*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER (0x7L<<4)
2125*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_CTX (0L<<4)
2126*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_RBDC (1L<<4)
2127*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_TBDC (2L<<4)
2128*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_COM (3L<<4)
2129*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_CP (4L<<4)
2130*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_MASTER_TDMA (5L<<4)
2131*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_SWAP (0x3L<<7)
2132*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_SWAP_CONFIG (0L<<7)
2133*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_SWAP_DATA (1L<<7)
2134*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_SWAP_CONTROL (2L<<7)
2135*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_FUNCTION (1L<<9)
2136*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_00_VALID (1L<<10)
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01 0x00000c34
2139*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_CHANNEL (0xfL<<0)
2140*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER (0x7L<<4)
2141*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_CTX (0L<<4)
2142*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_RBDC (1L<<4)
2143*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_TBDC (2L<<4)
2144*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_COM (3L<<4)
2145*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_CP (4L<<4)
2146*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_MASTER_TDMA (5L<<4)
2147*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_SWAP (0x3L<<7)
2148*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_SWAP_CONFIG (0L<<7)
2149*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_SWAP_DATA (1L<<7)
2150*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_SWAP_CONTROL (2L<<7)
2151*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_FUNCTION (1L<<9)
2152*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_01_VALID (1L<<10)
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02 0x00000c38
2155*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_CHANNEL (0xfL<<0)
2156*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER (0x7L<<4)
2157*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_CTX (0L<<4)
2158*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_RBDC (1L<<4)
2159*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_TBDC (2L<<4)
2160*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_COM (3L<<4)
2161*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_CP (4L<<4)
2162*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_MASTER_TDMA (5L<<4)
2163*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_SWAP (0x3L<<7)
2164*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_SWAP_CONFIG (0L<<7)
2165*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_SWAP_DATA (1L<<7)
2166*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_SWAP_CONTROL (2L<<7)
2167*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_FUNCTION (1L<<9)
2168*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_02_VALID (1L<<10)
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03 0x00000c3c
2171*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_CHANNEL (0xfL<<0)
2172*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER (0x7L<<4)
2173*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_CTX (0L<<4)
2174*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_RBDC (1L<<4)
2175*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_TBDC (2L<<4)
2176*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_COM (3L<<4)
2177*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_CP (4L<<4)
2178*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_MASTER_TDMA (5L<<4)
2179*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_SWAP (0x3L<<7)
2180*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_SWAP_CONFIG (0L<<7)
2181*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_SWAP_DATA (1L<<7)
2182*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_SWAP_CONTROL (2L<<7)
2183*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_FUNCTION (1L<<9)
2184*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_03_VALID (1L<<10)
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04 0x00000c40
2187*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_CHANNEL (0xfL<<0)
2188*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER (0x7L<<4)
2189*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_CTX (0L<<4)
2190*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_RBDC (1L<<4)
2191*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_TBDC (2L<<4)
2192*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_COM (3L<<4)
2193*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_CP (4L<<4)
2194*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_MASTER_TDMA (5L<<4)
2195*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_SWAP (0x3L<<7)
2196*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_SWAP_CONFIG (0L<<7)
2197*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_SWAP_DATA (1L<<7)
2198*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_SWAP_CONTROL (2L<<7)
2199*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_FUNCTION (1L<<9)
2200*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_04_VALID (1L<<10)
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05 0x00000c44
2203*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_CHANNEL (0xfL<<0)
2204*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER (0x7L<<4)
2205*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_CTX (0L<<4)
2206*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_RBDC (1L<<4)
2207*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_TBDC (2L<<4)
2208*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_COM (3L<<4)
2209*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_CP (4L<<4)
2210*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_MASTER_TDMA (5L<<4)
2211*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_SWAP (0x3L<<7)
2212*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_SWAP_CONFIG (0L<<7)
2213*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_SWAP_DATA (1L<<7)
2214*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_SWAP_CONTROL (2L<<7)
2215*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_FUNCTION (1L<<9)
2216*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_05_VALID (1L<<10)
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06 0x00000c48
2219*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_CHANNEL (0xfL<<0)
2220*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER (0x7L<<4)
2221*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_CTX (0L<<4)
2222*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_RBDC (1L<<4)
2223*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_TBDC (2L<<4)
2224*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_COM (3L<<4)
2225*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_CP (4L<<4)
2226*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_MASTER_TDMA (5L<<4)
2227*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_SWAP (0x3L<<7)
2228*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_SWAP_CONFIG (0L<<7)
2229*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_SWAP_DATA (1L<<7)
2230*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_SWAP_CONTROL (2L<<7)
2231*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_FUNCTION (1L<<9)
2232*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_06_VALID (1L<<10)
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07 0x00000c4c
2235*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_CHANNEL (0xfL<<0)
2236*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER (0x7L<<4)
2237*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_CTX (0L<<4)
2238*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_RBDC (1L<<4)
2239*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_TBDC (2L<<4)
2240*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_COM (3L<<4)
2241*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_CP (4L<<4)
2242*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_MASTER_TDMA (5L<<4)
2243*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_SWAP (0x3L<<7)
2244*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_SWAP_CONFIG (0L<<7)
2245*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_SWAP_DATA (1L<<7)
2246*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_SWAP_CONTROL (2L<<7)
2247*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_FUNCTION (1L<<9)
2248*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_07_VALID (1L<<10)
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08 0x00000c50
2251*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_CHANNEL (0xfL<<0)
2252*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER (0x7L<<4)
2253*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_CTX (0L<<4)
2254*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_RBDC (1L<<4)
2255*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_TBDC (2L<<4)
2256*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_COM (3L<<4)
2257*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_CP (4L<<4)
2258*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_MASTER_TDMA (5L<<4)
2259*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_SWAP (0x3L<<7)
2260*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_SWAP_CONFIG (0L<<7)
2261*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_SWAP_DATA (1L<<7)
2262*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_SWAP_CONTROL (2L<<7)
2263*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_FUNCTION (1L<<9)
2264*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_08_VALID (1L<<10)
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09 0x00000c54
2267*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_CHANNEL (0xfL<<0)
2268*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER (0x7L<<4)
2269*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_CTX (0L<<4)
2270*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_RBDC (1L<<4)
2271*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_TBDC (2L<<4)
2272*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_COM (3L<<4)
2273*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_CP (4L<<4)
2274*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_MASTER_TDMA (5L<<4)
2275*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_SWAP (0x3L<<7)
2276*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_SWAP_CONFIG (0L<<7)
2277*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_SWAP_DATA (1L<<7)
2278*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_SWAP_CONTROL (2L<<7)
2279*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_FUNCTION (1L<<9)
2280*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_09_VALID (1L<<10)
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10 0x00000c58
2283*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_CHANNEL (0xfL<<0)
2284*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER (0x7L<<4)
2285*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_CTX (0L<<4)
2286*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_RBDC (1L<<4)
2287*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_TBDC (2L<<4)
2288*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_COM (3L<<4)
2289*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_CP (4L<<4)
2290*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_MASTER_TDMA (5L<<4)
2291*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_SWAP (0x3L<<7)
2292*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_SWAP_CONFIG (0L<<7)
2293*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_SWAP_DATA (1L<<7)
2294*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_SWAP_CONTROL (2L<<7)
2295*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_FUNCTION (1L<<9)
2296*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_10_VALID (1L<<10)
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11 0x00000c5c
2299*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_CHANNEL (0xfL<<0)
2300*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER (0x7L<<4)
2301*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_CTX (0L<<4)
2302*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_RBDC (1L<<4)
2303*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_TBDC (2L<<4)
2304*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_COM (3L<<4)
2305*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_CP (4L<<4)
2306*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_MASTER_TDMA (5L<<4)
2307*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_SWAP (0x3L<<7)
2308*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_SWAP_CONFIG (0L<<7)
2309*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_SWAP_DATA (1L<<7)
2310*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_SWAP_CONTROL (2L<<7)
2311*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_FUNCTION (1L<<9)
2312*4882a593Smuzhiyun #define BNX2_DMA_TAG_RAM_11_VALID (1L<<10)
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_22 0x00000c60
2315*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_30 0x00000c64
2316*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_31 0x00000c68
2317*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_32 0x00000c6c
2318*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_40 0x00000c70
2319*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_41 0x00000c74
2320*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_42 0x00000c78
2321*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_50 0x00000c7c
2322*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_51 0x00000c80
2323*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_52 0x00000c84
2324*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_60 0x00000c88
2325*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_61 0x00000c8c
2326*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_62 0x00000c90
2327*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_70 0x00000c94
2328*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_71 0x00000c98
2329*4882a593Smuzhiyun #define BNX2_DMA_RCHAN_STAT_72 0x00000c9c
2330*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_00 0x00000ca0
2331*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW (0xffffffffL<<0)
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_01 0x00000ca4
2334*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH (0xffffffffL<<0)
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_02 0x00000ca8
2337*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_02_LENGTH (0xffffL<<0)
2338*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_02_WORD_SWAP (1L<<16)
2339*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_02_BYTE_SWAP (1L<<17)
2340*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_02_PRIORITY_LVL (1L<<18)
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_10 0x00000cac
2343*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_11 0x00000cb0
2344*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_12 0x00000cb4
2345*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_20 0x00000cb8
2346*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_21 0x00000cbc
2347*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_22 0x00000cc0
2348*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_30 0x00000cc4
2349*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_31 0x00000cc8
2350*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_32 0x00000ccc
2351*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_40 0x00000cd0
2352*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_41 0x00000cd4
2353*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_42 0x00000cd8
2354*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_50 0x00000cdc
2355*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_51 0x00000ce0
2356*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_52 0x00000ce4
2357*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_60 0x00000ce8
2358*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_61 0x00000cec
2359*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_62 0x00000cf0
2360*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_70 0x00000cf4
2361*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_71 0x00000cf8
2362*4882a593Smuzhiyun #define BNX2_DMA_WCHAN_STAT_72 0x00000cfc
2363*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_00 0x00000d00
2364*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_00_MASTER (0xffffL<<0)
2365*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_00_MASTER_ENC (0xffL<<16)
2366*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_00_CUR_BINMSTR (0xffL<<24)
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01 0x00000d04
2369*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_LPR_RPTR (0xfL<<0)
2370*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_LPR_WPTR (0xfL<<4)
2371*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_LPB_RPTR (0xfL<<8)
2372*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_LPB_WPTR (0xfL<<12)
2373*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_HPR_RPTR (0xfL<<16)
2374*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_HPR_WPTR (0xfL<<20)
2375*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_HPB_RPTR (0xfL<<24)
2376*4882a593Smuzhiyun #define BNX2_DMA_ARB_STAT_01_HPB_WPTR (0xfL<<28)
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD 0x00000f00
2379*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD_PWRUP_DONE (1L<<0)
2380*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT_DONE (1L<<1)
2381*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT (1L<<2)
2382*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD_LOAD (1L<<3)
2383*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_CMD_SEL (0xfL<<8)
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL0_DATA 0x00000f04
2386*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD 0x00000f08
2387*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD_PWRUP_DONE (1L<<0)
2388*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT_DONE (1L<<1)
2389*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT (1L<<2)
2390*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD_LOAD (1L<<3)
2391*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_CMD_SEL (0xfL<<8)
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL1_DATA 0x00000f0c
2394*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD 0x00000f10
2395*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD_PWRUP_DONE (1L<<0)
2396*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT_DONE (1L<<1)
2397*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT (1L<<2)
2398*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD_LOAD (1L<<3)
2399*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_CMD_SEL (0xfL<<8)
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun #define BNX2_DMA_FUSE_CTRL2_DATA 0x00000f14
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun /*
2405*4882a593Smuzhiyun * context_reg definition
2406*4882a593Smuzhiyun * offset: 0x1000
2407*4882a593Smuzhiyun */
2408*4882a593Smuzhiyun #define BNX2_CTX_COMMAND 0x00001000
2409*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_ENABLED (1L<<0)
2410*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_DISABLE_USAGE_CNT (1L<<1)
2411*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_DISABLE_PLRU (1L<<2)
2412*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_DISABLE_COMBINE_READ (1L<<3)
2413*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_FLUSH_AHEAD (0x1fL<<8)
2414*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_MEM_INIT (1L<<13)
2415*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE (0xfL<<16)
2416*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_256 (0L<<16)
2417*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_512 (1L<<16)
2418*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_1K (2L<<16)
2419*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_2K (3L<<16)
2420*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_4K (4L<<16)
2421*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_8K (5L<<16)
2422*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_16K (6L<<16)
2423*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_32K (7L<<16)
2424*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_64K (8L<<16)
2425*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_128K (9L<<16)
2426*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_256K (10L<<16)
2427*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_512K (11L<<16)
2428*4882a593Smuzhiyun #define BNX2_CTX_COMMAND_PAGE_SIZE_1M (12L<<16)
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun #define BNX2_CTX_STATUS 0x00001004
2431*4882a593Smuzhiyun #define BNX2_CTX_STATUS_LOCK_WAIT (1L<<0)
2432*4882a593Smuzhiyun #define BNX2_CTX_STATUS_READ_STAT (1L<<16)
2433*4882a593Smuzhiyun #define BNX2_CTX_STATUS_WRITE_STAT (1L<<17)
2434*4882a593Smuzhiyun #define BNX2_CTX_STATUS_ACC_STALL_STAT (1L<<18)
2435*4882a593Smuzhiyun #define BNX2_CTX_STATUS_LOCK_STALL_STAT (1L<<19)
2436*4882a593Smuzhiyun #define BNX2_CTX_STATUS_EXT_READ_STAT (1L<<20)
2437*4882a593Smuzhiyun #define BNX2_CTX_STATUS_EXT_WRITE_STAT (1L<<21)
2438*4882a593Smuzhiyun #define BNX2_CTX_STATUS_MISS_STAT (1L<<22)
2439*4882a593Smuzhiyun #define BNX2_CTX_STATUS_HIT_STAT (1L<<23)
2440*4882a593Smuzhiyun #define BNX2_CTX_STATUS_DEAD_LOCK (1L<<24)
2441*4882a593Smuzhiyun #define BNX2_CTX_STATUS_USAGE_CNT_ERR (1L<<25)
2442*4882a593Smuzhiyun #define BNX2_CTX_STATUS_INVALID_PAGE (1L<<26)
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun #define BNX2_CTX_VIRT_ADDR 0x00001008
2445*4882a593Smuzhiyun #define BNX2_CTX_VIRT_ADDR_VIRT_ADDR (0x7fffL<<6)
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun #define BNX2_CTX_PAGE_TBL 0x0000100c
2448*4882a593Smuzhiyun #define BNX2_CTX_PAGE_TBL_PAGE_TBL (0x3fffL<<6)
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun #define BNX2_CTX_DATA_ADR 0x00001010
2451*4882a593Smuzhiyun #define BNX2_CTX_DATA_ADR_DATA_ADR (0x7ffffL<<2)
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun #define BNX2_CTX_DATA 0x00001014
2454*4882a593Smuzhiyun #define BNX2_CTX_LOCK 0x00001018
2455*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE (0x7L<<0)
2456*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_VOID (0x0L<<0)
2457*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL (0x1L<<0)
2458*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TX (0x2L<<0)
2459*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TIMER (0x4L<<0)
2460*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE (0x7L<<0)
2461*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_VOID_XI (0L<<0)
2462*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_PROTOCOL_XI (1L<<0)
2463*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_TX_XI (2L<<0)
2464*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_TIMER_XI (4L<<0)
2465*4882a593Smuzhiyun #define BNX2_CTX_LOCK_TYPE_COMPLETE_XI (7L<<0)
2466*4882a593Smuzhiyun #define BNX2_CTX_LOCK_CID_VALUE (0x3fffL<<7)
2467*4882a593Smuzhiyun #define BNX2_CTX_LOCK_GRANTED (1L<<26)
2468*4882a593Smuzhiyun #define BNX2_CTX_LOCK_MODE (0x7L<<27)
2469*4882a593Smuzhiyun #define BNX2_CTX_LOCK_MODE_UNLOCK (0x0L<<27)
2470*4882a593Smuzhiyun #define BNX2_CTX_LOCK_MODE_IMMEDIATE (0x1L<<27)
2471*4882a593Smuzhiyun #define BNX2_CTX_LOCK_MODE_SURE (0x2L<<27)
2472*4882a593Smuzhiyun #define BNX2_CTX_LOCK_STATUS (1L<<30)
2473*4882a593Smuzhiyun #define BNX2_CTX_LOCK_REQ (1L<<31)
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL 0x0000101c
2476*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_CTX_ADDR (0x7ffffL<<2)
2477*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_MOD_USAGE_CNT (0x3L<<21)
2478*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_NO_RAM_ACC (1L<<23)
2479*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_PREFETCH_SIZE (0x3L<<24)
2480*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_ATTR (1L<<26)
2481*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_WRITE_REQ (1L<<30)
2482*4882a593Smuzhiyun #define BNX2_CTX_CTX_CTRL_READ_REQ (1L<<31)
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun #define BNX2_CTX_CTX_DATA 0x00001020
2485*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS 0x00001040
2486*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_MASTERENCODED (0xfL<<0)
2487*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYSM (0x3L<<10)
2488*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_PAGETABLEINITSM (0x3L<<12)
2489*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM (0x3L<<14)
2490*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_QUALIFIED_REQUEST (0x7ffL<<17)
2491*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI (0x1fL<<0)
2492*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI (0x1fL<<5)
2493*4882a593Smuzhiyun #define BNX2_CTX_ACCESS_STATUS_REQUEST_XI (0x3fffffL<<10)
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun #define BNX2_CTX_DBG_LOCK_STATUS 0x00001044
2496*4882a593Smuzhiyun #define BNX2_CTX_DBG_LOCK_STATUS_SM (0x3ffL<<0)
2497*4882a593Smuzhiyun #define BNX2_CTX_DBG_LOCK_STATUS_MATCH (0x3ffL<<22)
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS 0x00001048
2500*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RFIFO_OVERFLOW (1L<<0)
2501*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_INVALID_READ_COMP (1L<<1)
2502*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_FLUSH_START (1L<<6)
2503*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_FREE_ENTRY_CNT (0x3fL<<7)
2504*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_CACHE_ENTRY_NEEDED (0x3fL<<13)
2505*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN0_ACTIVE (1L<<19)
2506*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN1_ACTIVE (1L<<20)
2507*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN2_ACTIVE (1L<<21)
2508*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN3_ACTIVE (1L<<22)
2509*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN4_ACTIVE (1L<<23)
2510*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN5_ACTIVE (1L<<24)
2511*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN6_ACTIVE (1L<<25)
2512*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN7_ACTIVE (1L<<26)
2513*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN8_ACTIVE (1L<<27)
2514*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN9_ACTIVE (1L<<28)
2515*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN10_ACTIVE (1L<<29)
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS 0x0000104c
2518*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_DWC (0x7L<<0)
2519*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_WFIFOC (0x7L<<3)
2520*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RTAGC (0x7L<<6)
2521*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RFIFOC (0x7L<<9)
2522*4882a593Smuzhiyun #define BNX2_CTX_CACHE_CTRL_SM_STATUS_INVALID_BLK_ADDR (0x7fffL<<16)
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun #define BNX2_CTX_CACHE_STATUS 0x00001050
2525*4882a593Smuzhiyun #define BNX2_CTX_CACHE_STATUS_HELD_ENTRIES (0x3ffL<<0)
2526*4882a593Smuzhiyun #define BNX2_CTX_CACHE_STATUS_MAX_HELD_ENTRIES (0x3ffL<<16)
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS 0x00001054
2529*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN0_STATUS (0x3L<<0)
2530*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN1_STATUS (0x3L<<2)
2531*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN2_STATUS (0x3L<<4)
2532*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN3_STATUS (0x3L<<6)
2533*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN4_STATUS (0x3L<<8)
2534*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN5_STATUS (0x3L<<10)
2535*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN6_STATUS (0x3L<<12)
2536*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN7_STATUS (0x3L<<14)
2537*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN8_STATUS (0x3L<<16)
2538*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN9_STATUS (0x3L<<18)
2539*4882a593Smuzhiyun #define BNX2_CTX_DMA_STATUS_RD_CHAN10_STATUS (0x3L<<20)
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS 0x00001058
2542*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS_ERROR_ENTRY (0x3ffL<<0)
2543*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS_ERROR_CLIENT_ID (0x1fL<<10)
2544*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS_USAGE_CNT_MAX_ERR (1L<<16)
2545*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS_USAGE_CNT_MIN_ERR (1L<<17)
2546*4882a593Smuzhiyun #define BNX2_CTX_REP_STATUS_USAGE_CNT_MISS_ERR (1L<<18)
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun #define BNX2_CTX_CKSUM_ERROR_STATUS 0x0000105c
2549*4882a593Smuzhiyun #define BNX2_CTX_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
2550*4882a593Smuzhiyun #define BNX2_CTX_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0 0x00001080
2553*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0_CID (0x3fffL<<0)
2554*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE (0x3L<<14)
2555*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE (1L<<16)
2556*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE_XI (1L<<14)
2557*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE_XI (0x7L<<15)
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_1 0x00001084
2560*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_2 0x00001088
2561*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_3 0x0000108c
2562*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_4 0x00001090
2563*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_5 0x00001094
2564*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_6 0x00001098
2565*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_7 0x0000109c
2566*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_8 0x000010a0
2567*4882a593Smuzhiyun #define BNX2_CTX_CHNL_LOCK_STATUS_9 0x000010a4
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun #define BNX2_CTX_CACHE_DATA 0x000010c4
2570*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_CTRL 0x000010c8
2571*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR (0x1ffL<<0)
2572*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ (1L<<30)
2573*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_CTRL_READ_REQ (1L<<31)
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_DATA0 0x000010cc
2576*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID (1L<<0)
2577*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALUE (0xffffffL<<8)
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun #define BNX2_CTX_HOST_PAGE_TBL_DATA1 0x000010d0
2580*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL 0x000010d4
2581*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_CAM_ADDR (0x3ffL<<0)
2582*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_RESET (1L<<27)
2583*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_INVALIDATE (1L<<28)
2584*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_SEARCH (1L<<29)
2585*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_WRITE_REQ (1L<<30)
2586*4882a593Smuzhiyun #define BNX2_CTX_CAM_CTRL_READ_REQ (1L<<31)
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun /*
2590*4882a593Smuzhiyun * emac_reg definition
2591*4882a593Smuzhiyun * offset: 0x1400
2592*4882a593Smuzhiyun */
2593*4882a593Smuzhiyun #define BNX2_EMAC_MODE 0x00001400
2594*4882a593Smuzhiyun #define BNX2_EMAC_MODE_RESET (1L<<0)
2595*4882a593Smuzhiyun #define BNX2_EMAC_MODE_HALF_DUPLEX (1L<<1)
2596*4882a593Smuzhiyun #define BNX2_EMAC_MODE_PORT (0x3L<<2)
2597*4882a593Smuzhiyun #define BNX2_EMAC_MODE_PORT_NONE (0L<<2)
2598*4882a593Smuzhiyun #define BNX2_EMAC_MODE_PORT_MII (1L<<2)
2599*4882a593Smuzhiyun #define BNX2_EMAC_MODE_PORT_GMII (2L<<2)
2600*4882a593Smuzhiyun #define BNX2_EMAC_MODE_PORT_MII_10M (3L<<2)
2601*4882a593Smuzhiyun #define BNX2_EMAC_MODE_MAC_LOOP (1L<<4)
2602*4882a593Smuzhiyun #define BNX2_EMAC_MODE_25G_MODE (1L<<5)
2603*4882a593Smuzhiyun #define BNX2_EMAC_MODE_TAGGED_MAC_CTL (1L<<7)
2604*4882a593Smuzhiyun #define BNX2_EMAC_MODE_TX_BURST (1L<<8)
2605*4882a593Smuzhiyun #define BNX2_EMAC_MODE_MAX_DEFER_DROP_ENA (1L<<9)
2606*4882a593Smuzhiyun #define BNX2_EMAC_MODE_EXT_LINK_POL (1L<<10)
2607*4882a593Smuzhiyun #define BNX2_EMAC_MODE_FORCE_LINK (1L<<11)
2608*4882a593Smuzhiyun #define BNX2_EMAC_MODE_SERDES_MODE (1L<<12)
2609*4882a593Smuzhiyun #define BNX2_EMAC_MODE_BOND_OVRD (1L<<13)
2610*4882a593Smuzhiyun #define BNX2_EMAC_MODE_MPKT (1L<<18)
2611*4882a593Smuzhiyun #define BNX2_EMAC_MODE_MPKT_RCVD (1L<<19)
2612*4882a593Smuzhiyun #define BNX2_EMAC_MODE_ACPI_RCVD (1L<<20)
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun #define BNX2_EMAC_STATUS 0x00001404
2615*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_LINK (1L<<11)
2616*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_LINK_CHANGE (1L<<12)
2617*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_SERDES_AUTONEG_COMPLETE (1L<<13)
2618*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_SERDES_AUTONEG_CHANGE (1L<<14)
2619*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_SERDES_NXT_PG_CHANGE (1L<<16)
2620*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0 (1L<<17)
2621*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0_CHANGE (1L<<18)
2622*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_MI_COMPLETE (1L<<22)
2623*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_MI_INT (1L<<23)
2624*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_AP_ERROR (1L<<24)
2625*4882a593Smuzhiyun #define BNX2_EMAC_STATUS_PARITY_ERROR_STATE (1L<<31)
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA 0x00001408
2628*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_LINK (1L<<11)
2629*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_AUTONEG_CHANGE (1L<<14)
2630*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_NXT_PG_CHANGE (1L<<16)
2631*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_SERDES_RX_CONFIG_IS_0_CHANGE (1L<<18)
2632*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_MI_COMPLETE (1L<<22)
2633*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_MI_INT (1L<<23)
2634*4882a593Smuzhiyun #define BNX2_EMAC_ATTENTION_ENA_AP_ERROR (1L<<24)
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun #define BNX2_EMAC_LED 0x0000140c
2637*4882a593Smuzhiyun #define BNX2_EMAC_LED_OVERRIDE (1L<<0)
2638*4882a593Smuzhiyun #define BNX2_EMAC_LED_1000MB_OVERRIDE (1L<<1)
2639*4882a593Smuzhiyun #define BNX2_EMAC_LED_100MB_OVERRIDE (1L<<2)
2640*4882a593Smuzhiyun #define BNX2_EMAC_LED_10MB_OVERRIDE (1L<<3)
2641*4882a593Smuzhiyun #define BNX2_EMAC_LED_TRAFFIC_OVERRIDE (1L<<4)
2642*4882a593Smuzhiyun #define BNX2_EMAC_LED_BLNK_TRAFFIC (1L<<5)
2643*4882a593Smuzhiyun #define BNX2_EMAC_LED_TRAFFIC (1L<<6)
2644*4882a593Smuzhiyun #define BNX2_EMAC_LED_1000MB (1L<<7)
2645*4882a593Smuzhiyun #define BNX2_EMAC_LED_100MB (1L<<8)
2646*4882a593Smuzhiyun #define BNX2_EMAC_LED_10MB (1L<<9)
2647*4882a593Smuzhiyun #define BNX2_EMAC_LED_TRAFFIC_STAT (1L<<10)
2648*4882a593Smuzhiyun #define BNX2_EMAC_LED_2500MB (1L<<11)
2649*4882a593Smuzhiyun #define BNX2_EMAC_LED_2500MB_OVERRIDE (1L<<12)
2650*4882a593Smuzhiyun #define BNX2_EMAC_LED_ACTIVITY_SEL (0x3L<<17)
2651*4882a593Smuzhiyun #define BNX2_EMAC_LED_ACTIVITY_SEL_0 (0L<<17)
2652*4882a593Smuzhiyun #define BNX2_EMAC_LED_ACTIVITY_SEL_1 (1L<<17)
2653*4882a593Smuzhiyun #define BNX2_EMAC_LED_ACTIVITY_SEL_2 (2L<<17)
2654*4882a593Smuzhiyun #define BNX2_EMAC_LED_ACTIVITY_SEL_3 (3L<<17)
2655*4882a593Smuzhiyun #define BNX2_EMAC_LED_BLNK_RATE (0xfffL<<19)
2656*4882a593Smuzhiyun #define BNX2_EMAC_LED_BLNK_RATE_ENA (1L<<31)
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH0 0x00001410
2659*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH1 0x00001414
2660*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH2 0x00001418
2661*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH3 0x0000141c
2662*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH4 0x00001420
2663*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH5 0x00001424
2664*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH6 0x00001428
2665*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH7 0x0000142c
2666*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH8 0x00001430
2667*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH9 0x00001434
2668*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH10 0x00001438
2669*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH11 0x0000143c
2670*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH12 0x00001440
2671*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH13 0x00001444
2672*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH14 0x00001448
2673*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH15 0x0000144c
2674*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH16 0x00001450
2675*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH17 0x00001454
2676*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH18 0x00001458
2677*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH19 0x0000145c
2678*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH20 0x00001460
2679*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH21 0x00001464
2680*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH22 0x00001468
2681*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH23 0x0000146c
2682*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH24 0x00001470
2683*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH25 0x00001474
2684*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH26 0x00001478
2685*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH27 0x0000147c
2686*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH28 0x00001480
2687*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH29 0x00001484
2688*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH30 0x00001488
2689*4882a593Smuzhiyun #define BNX2_EMAC_MAC_MATCH31 0x0000148c
2690*4882a593Smuzhiyun #define BNX2_EMAC_BACKOFF_SEED 0x00001498
2691*4882a593Smuzhiyun #define BNX2_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED (0x3ffL<<0)
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun #define BNX2_EMAC_RX_MTU_SIZE 0x0000149c
2694*4882a593Smuzhiyun #define BNX2_EMAC_RX_MTU_SIZE_MTU_SIZE (0xffffL<<0)
2695*4882a593Smuzhiyun #define BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL 0x000014a4
2698*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_RXR (0x7L<<0)
2699*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_RXG (0x3L<<3)
2700*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_RXCKSEL (1L<<6)
2701*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_TXBIAS (0x7L<<7)
2702*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_BGMAX (1L<<10)
2703*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_BGMIN (1L<<11)
2704*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_TXMODE (1L<<12)
2705*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_TXEDGE (1L<<13)
2706*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_SERDES_MODE (1L<<14)
2707*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_PLLTEST (1L<<15)
2708*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_CDET_EN (1L<<16)
2709*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_TBI_LBK (1L<<17)
2710*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_REMOTE_LBK (1L<<18)
2711*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_REV_PHASE (1L<<19)
2712*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_REGCTL12 (0x3L<<20)
2713*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_CNTL_REGCTL25 (0x3L<<22)
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_STATUS 0x000014a8
2716*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_STATUS_RX_STAT (0xffL<<0)
2717*4882a593Smuzhiyun #define BNX2_EMAC_SERDES_STATUS_COMMA_DET (1L<<8)
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM 0x000014ac
2720*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_DATA (0xffffL<<0)
2721*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_REG_ADDR (0x1fL<<16)
2722*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_PHY_ADDR (0x1fL<<21)
2723*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND (0x3L<<26)
2724*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0 (0L<<26)
2725*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
2726*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE (1L<<26)
2727*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_READ (2L<<26)
2728*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_22_XI (1L<<26)
2729*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_45_XI (1L<<26)
2730*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_22_XI (2L<<26)
2731*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_INC_45_XI (2L<<26)
2732*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3 (3L<<26)
2733*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
2734*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_FAIL (1L<<28)
2735*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_START_BUSY (1L<<29)
2736*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_COMM_DISEXT (1L<<30)
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_STATUS 0x000014b0
2739*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_STATUS_LINK (1L<<0)
2740*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_STATUS_10MB (1L<<1)
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE 0x000014b4
2743*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_SHORT_PREAMBLE (1L<<1)
2744*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
2745*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_BIT_BANG (1L<<8)
2746*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_MDIO (1L<<9)
2747*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_MDIO_OE (1L<<10)
2748*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_MDC (1L<<11)
2749*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_MDINT (1L<<12)
2750*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_EXT_MDINT (1L<<13)
2751*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_CLOCK_CNT (0x1fL<<16)
2752*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_CLOCK_CNT_XI (0x3fL<<16)
2753*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_MODE_CLAUSE_45_XI (1L<<31)
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_AUTO_STATUS 0x000014b8
2756*4882a593Smuzhiyun #define BNX2_EMAC_MDIO_AUTO_STATUS_AUTO_ERR (1L<<0)
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE 0x000014bc
2759*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_RESET (1L<<0)
2760*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_CS16_TEST (1L<<2)
2761*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
2762*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_FLOW_EN (1L<<4)
2763*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_BIG_BACKOFF (1L<<5)
2764*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_LONG_PAUSE (1L<<6)
2765*4882a593Smuzhiyun #define BNX2_EMAC_TX_MODE_LINK_AWARE (1L<<7)
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS 0x000014c0
2768*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_XOFFED (1L<<0)
2769*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_XOFF_SENT (1L<<1)
2770*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_XON_SENT (1L<<2)
2771*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_LINK_UP (1L<<3)
2772*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_UNDERRUN (1L<<4)
2773*4882a593Smuzhiyun #define BNX2_EMAC_TX_STATUS_CS16_ERROR (1L<<5)
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun #define BNX2_EMAC_TX_LENGTHS 0x000014c4
2776*4882a593Smuzhiyun #define BNX2_EMAC_TX_LENGTHS_SLOT (0xffL<<0)
2777*4882a593Smuzhiyun #define BNX2_EMAC_TX_LENGTHS_IPG (0xfL<<8)
2778*4882a593Smuzhiyun #define BNX2_EMAC_TX_LENGTHS_IPG_CRS (0x3L<<12)
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE 0x000014c8
2781*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_RESET (1L<<0)
2782*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_FLOW_EN (1L<<2)
2783*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
2784*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_KEEP_PAUSE (1L<<4)
2785*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_ACCEPT_OVERSIZE (1L<<5)
2786*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_ACCEPT_RUNTS (1L<<6)
2787*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_LLC_CHK (1L<<7)
2788*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_PROMISCUOUS (1L<<8)
2789*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_NO_CRC_CHK (1L<<9)
2790*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
2791*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_FILT_BROADCAST (1L<<11)
2792*4882a593Smuzhiyun #define BNX2_EMAC_RX_MODE_SORT_MODE (1L<<12)
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun #define BNX2_EMAC_RX_STATUS 0x000014cc
2795*4882a593Smuzhiyun #define BNX2_EMAC_RX_STATUS_FFED (1L<<0)
2796*4882a593Smuzhiyun #define BNX2_EMAC_RX_STATUS_FF_RECEIVED (1L<<1)
2797*4882a593Smuzhiyun #define BNX2_EMAC_RX_STATUS_N_RECEIVED (1L<<2)
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH0 0x000014d0
2800*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH1 0x000014d4
2801*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH2 0x000014d8
2802*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH3 0x000014dc
2803*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH4 0x000014e0
2804*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH5 0x000014e4
2805*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH6 0x000014e8
2806*4882a593Smuzhiyun #define BNX2_EMAC_MULTICAST_HASH7 0x000014ec
2807*4882a593Smuzhiyun #define BNX2_EMAC_CKSUM_ERROR_STATUS 0x000014f0
2808*4882a593Smuzhiyun #define BNX2_EMAC_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
2809*4882a593Smuzhiyun #define BNX2_EMAC_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_IFHCINOCTETS 0x00001500
2812*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_IFHCINBADOCTETS 0x00001504
2813*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSFRAGMENTS 0x00001508
2814*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_IFHCINUCASTPKTS 0x0000150c
2815*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_IFHCINMULTICASTPKTS 0x00001510
2816*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_IFHCINBROADCASTPKTS 0x00001514
2817*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_DOT3STATSFCSERRORS 0x00001518
2818*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS 0x0000151c
2819*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS 0x00001520
2820*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED 0x00001524
2821*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED 0x00001528
2822*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED 0x0000152c
2823*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_XOFFSTATEENTERED 0x00001530
2824*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG 0x00001534
2825*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSJABBERS 0x00001538
2826*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS 0x0000153c
2827*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS 0x00001540
2828*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x00001544
2829*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001548
2830*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x0000154c
2831*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001550
2832*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x00001554
2833*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTSOVER1522OCTETS 0x00001558
2834*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG0 0x0000155c
2835*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1 0x00001560
2836*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT (1L<<0)
2837*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE (1L<<1)
2838*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_BAD_CRC (1L<<2)
2839*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_RX_ERROR (1L<<3)
2840*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_ALIGN_ERROR (1L<<4)
2841*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_LAST_DATA (1L<<5)
2842*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_ODD_BYTE_START (1L<<6)
2843*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_BYTE_COUNT (0xffffL<<7)
2844*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG1_SLOT_TIME (0xffL<<23)
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2 0x00001564
2847*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE (0x7L<<0)
2848*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE (0x0L<<0)
2849*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SFD (0x1L<<0)
2850*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DATA (0x2L<<0)
2851*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP (0x3L<<0)
2852*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_EXT (0x4L<<0)
2853*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DROP (0x5L<<0)
2854*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP (0x6L<<0)
2855*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_FC (0x7L<<0)
2856*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE (0xfL<<3)
2857*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE (0x0L<<3)
2858*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0 (0x1L<<3)
2859*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1 (0x2L<<3)
2860*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2 (0x3L<<3)
2861*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3 (0x4L<<3)
2862*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT (0x5L<<3)
2863*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT (0x6L<<3)
2864*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS (0x7L<<3)
2865*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST (0x8L<<3)
2866*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_BYTE_IN (0xffL<<7)
2867*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_FALSEC (1L<<15)
2868*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_TAGGED (1L<<16)
2869*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE (1L<<18)
2870*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE (0L<<18)
2871*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED (1L<<18)
2872*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_SE_COUNTER (0xfL<<19)
2873*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG2_QUANTA (0x1fL<<23)
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG3 0x00001568
2876*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG3_PAUSE_CTR (0xffffL<<0)
2877*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR (0xffffL<<16)
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4 0x0000156c
2880*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_TYPE_FIELD (0xffffL<<0)
2881*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE (0x3fL<<16)
2882*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE (0x0L<<16)
2883*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2 (0x1L<<16)
2884*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3 (0x2L<<16)
2885*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI (0x3L<<16)
2886*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3 (0x5L<<16)
2887*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1 (0x6L<<16)
2888*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2 (0x7L<<16)
2889*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2 (0x7L<<16)
2890*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3 (0x8L<<16)
2891*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2 (0x9L<<16)
2892*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3 (0xaL<<16)
2893*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1 (0xeL<<16)
2894*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2 (0xfL<<16)
2895*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK (0x10L<<16)
2896*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC (0x11L<<16)
2897*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2 (0x12L<<16)
2898*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3 (0x13L<<16)
2899*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1 (0x14L<<16)
2900*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2 (0x15L<<16)
2901*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3 (0x16L<<16)
2902*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE (0x17L<<16)
2903*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC (0x18L<<16)
2904*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE (0x19L<<16)
2905*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD (0x1aL<<16)
2906*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC (0x1bL<<16)
2907*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH (0x1cL<<16)
2908*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF (0x1dL<<16)
2909*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XON (0x1eL<<16)
2910*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED (0x1fL<<16)
2911*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED (0x20L<<16)
2912*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE (0x21L<<16)
2913*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL (0x22L<<16)
2914*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1 (0x23L<<16)
2915*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2 (0x24L<<16)
2916*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3 (0x25L<<16)
2917*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE (0x26L<<16)
2918*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE (0x27L<<16)
2919*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL (0x28L<<16)
2920*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE (0x29L<<16)
2921*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP (0x2aL<<16)
2922*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_DROP_PKT (1L<<22)
2923*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_SLOT_FILLED (1L<<23)
2924*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_FALSE_CARRIER (1L<<24)
2925*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_LAST_DATA (1L<<25)
2926*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_SFD_FOUND (1L<<26)
2927*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_ADVANCE (1L<<27)
2928*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG4_START (1L<<28)
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5 0x00001570
2931*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM (0x7L<<0)
2932*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE (0L<<0)
2933*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF (1L<<0)
2934*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT (2L<<0)
2935*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC (3L<<0)
2936*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE (4L<<0)
2937*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL (5L<<0)
2938*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT (6L<<0)
2939*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1 (0x7L<<4)
2940*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW (0x0L<<4)
2941*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT (0x1L<<4)
2942*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF (0x2L<<4)
2943*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF (0x3L<<4)
2944*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF (0x4L<<4)
2945*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF (0x6L<<4)
2946*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF (0x7L<<4)
2947*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_EOF_DETECTED (1L<<7)
2948*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF0 (0x7L<<8)
2949*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL (1L<<11)
2950*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_CCODE (1L<<12)
2951*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_DATA (1L<<13)
2952*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_STAT (1L<<14)
2953*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_CLR_STAT (1L<<15)
2954*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE (0x3L<<16)
2955*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT (1L<<19)
2956*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_DEBUG5_FMLEN (0xfffL<<20)
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_FALSECARRIERERRORS 0x00001574
2959*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC0 0x00001580
2960*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC1 0x00001584
2961*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC2 0x00001588
2962*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC3 0x0000158c
2963*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC4 0x00001590
2964*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC5 0x00001594
2965*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC6 0x00001598
2966*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC7 0x0000159c
2967*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC8 0x000015a0
2968*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC9 0x000015a4
2969*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC10 0x000015a8
2970*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC11 0x000015ac
2971*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC12 0x000015b0
2972*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC13 0x000015b4
2973*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC14 0x000015b8
2974*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC15 0x000015bc
2975*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC16 0x000015c0
2976*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC17 0x000015c4
2977*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC18 0x000015c8
2978*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC19 0x000015cc
2979*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC20 0x000015d0
2980*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC21 0x000015d4
2981*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC22 0x000015d8
2982*4882a593Smuzhiyun #define BNX2_EMAC_RXMAC_SUC_DBG_OVERRUNVEC 0x000015dc
2983*4882a593Smuzhiyun #define BNX2_EMAC_RX_STAT_AC_28 0x000015f4
2984*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_IFHCOUTOCTETS 0x00001600
2985*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_IFHCOUTBADOCTETS 0x00001604
2986*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSCOLLISIONS 0x00001608
2987*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_OUTXONSENT 0x0000160c
2988*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_OUTXOFFSENT 0x00001610
2989*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_FLOWCONTROLDONE 0x00001614
2990*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES 0x00001618
2991*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES 0x0000161c
2992*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS 0x00001620
2993*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS 0x00001624
2994*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS 0x00001628
2995*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_IFHCOUTUCASTPKTS 0x0000162c
2996*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS 0x00001630
2997*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS 0x00001634
2998*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS 0x00001638
2999*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x0000163c
3000*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001640
3001*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x00001644
3002*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001648
3003*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x0000164c
3004*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTSOVER1522OCTETS 0x00001650
3005*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS 0x00001654
3006*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG0 0x00001658
3007*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1 0x0000165c
3008*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE (0xfL<<0)
3009*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE (0x0L<<0)
3010*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_START0 (0x1L<<0)
3011*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0 (0x4L<<0)
3012*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1 (0x5L<<0)
3013*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2 (0x6L<<0)
3014*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3 (0x7L<<0)
3015*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0 (0x8L<<0)
3016*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1 (0x9L<<0)
3017*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_CRS_ENABLE (1L<<4)
3018*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_BAD_CRC (1L<<5)
3019*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_SE_COUNTER (0xfL<<6)
3020*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_SEND_PAUSE (1L<<10)
3021*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_LATE_COLLISION (1L<<11)
3022*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_MAX_DEFER (1L<<12)
3023*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_DEFERRED (1L<<13)
3024*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_ONE_BYTE (1L<<14)
3025*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_IPG_TIME (0xfL<<15)
3026*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG1_SLOT_TIME (0xffL<<19)
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG2 0x00001660
3029*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG2_BACK_OFF (0x3ffL<<0)
3030*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG2_BYTE_COUNT (0xffffL<<10)
3031*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG2_COL_COUNT (0x1fL<<26)
3032*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG2_COL_BIT (1L<<31)
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3 0x00001664
3035*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE (0xfL<<0)
3036*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE (0x0L<<0)
3037*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1 (0x1L<<0)
3038*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2 (0x2L<<0)
3039*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SFD (0x3L<<0)
3040*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_DATA (0x4L<<0)
3041*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1 (0x5L<<0)
3042*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2 (0x6L<<0)
3043*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EXT (0x7L<<0)
3044*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATB (0x8L<<0)
3045*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATG (0x9L<<0)
3046*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_JAM (0xaL<<0)
3047*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM (0xbL<<0)
3048*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM (0xcL<<0)
3049*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT (0xdL<<0)
3050*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF (0xeL<<0)
3051*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE (0x7L<<4)
3052*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE (0x0L<<4)
3053*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT (0x1L<<4)
3054*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI (0x2L<<4)
3055*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_MC (0x3L<<4)
3056*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2 (0x4L<<4)
3057*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3 (0x5L<<4)
3058*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC (0x6L<<4)
3059*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_CRS_DONE (1L<<7)
3060*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_XOFF (1L<<8)
3061*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_SE_COUNTER (0xfL<<9)
3062*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER (0x1fL<<13)
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4 0x00001668
3065*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER (0xffffL<<0)
3066*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE (0xfL<<16)
3067*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE (0x0L<<16)
3068*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1 (0x2L<<16)
3069*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2 (0x3L<<16)
3070*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3 (0x4L<<16)
3071*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2 (0x5L<<16)
3072*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3 (0x6L<<16)
3073*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1 (0x7L<<16)
3074*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1 (0x8L<<16)
3075*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2 (0x9L<<16)
3076*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME (0xaL<<16)
3077*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE (0xcL<<16)
3078*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT (0xdL<<16)
3079*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD (0xeL<<16)
3080*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_STATS0_VALID (1L<<20)
3081*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_APPEND_CRC (1L<<21)
3082*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_SLOT_FILLED (1L<<22)
3083*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_MAX_DEFER (1L<<23)
3084*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_SEND_EXTEND (1L<<24)
3085*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_SEND_PADDING (1L<<25)
3086*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_EOF_LOC (1L<<26)
3087*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_COLLIDING (1L<<27)
3088*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_COL_IN (1L<<28)
3089*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_BURSTING (1L<<29)
3090*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_ADVANCE (1L<<30)
3091*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_DEBUG4_GO (1L<<31)
3092*4882a593Smuzhiyun
3093*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC0 0x00001680
3094*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC1 0x00001684
3095*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC2 0x00001688
3096*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC3 0x0000168c
3097*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC4 0x00001690
3098*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC5 0x00001694
3099*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC6 0x00001698
3100*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC7 0x0000169c
3101*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC8 0x000016a0
3102*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC9 0x000016a4
3103*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC10 0x000016a8
3104*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC11 0x000016ac
3105*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC12 0x000016b0
3106*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC13 0x000016b4
3107*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC14 0x000016b8
3108*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC15 0x000016bc
3109*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC16 0x000016c0
3110*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC17 0x000016c4
3111*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC18 0x000016c8
3112*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC19 0x000016cc
3113*4882a593Smuzhiyun #define BNX2_EMAC_TX_STAT_AC20 0x000016d0
3114*4882a593Smuzhiyun #define BNX2_EMAC_TXMAC_SUC_DBG_OVERRUNVEC 0x000016d8
3115*4882a593Smuzhiyun #define BNX2_EMAC_TX_RATE_LIMIT_CTRL 0x000016fc
3116*4882a593Smuzhiyun #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_INC (0x7fL<<0)
3117*4882a593Smuzhiyun #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_NUM (0x7fL<<16)
3118*4882a593Smuzhiyun #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_RATE_LIMITER_EN (1L<<31)
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun /*
3122*4882a593Smuzhiyun * rpm_reg definition
3123*4882a593Smuzhiyun * offset: 0x1800
3124*4882a593Smuzhiyun */
3125*4882a593Smuzhiyun #define BNX2_RPM_COMMAND 0x00001800
3126*4882a593Smuzhiyun #define BNX2_RPM_COMMAND_ENABLED (1L<<0)
3127*4882a593Smuzhiyun #define BNX2_RPM_COMMAND_OVERRUN_ABORT (1L<<4)
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun #define BNX2_RPM_STATUS 0x00001804
3130*4882a593Smuzhiyun #define BNX2_RPM_STATUS_MBUF_WAIT (1L<<0)
3131*4882a593Smuzhiyun #define BNX2_RPM_STATUS_FREE_WAIT (1L<<1)
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun #define BNX2_RPM_CONFIG 0x00001808
3134*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_NO_PSD_HDR_CKSUM (1L<<0)
3135*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_ACPI_ENA (1L<<1)
3136*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_ACPI_KEEP (1L<<2)
3137*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_MP_KEEP (1L<<3)
3138*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_SORT_VECT_VAL (0xfL<<4)
3139*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_DISABLE_WOL_ASSERT (1L<<30)
3140*4882a593Smuzhiyun #define BNX2_RPM_CONFIG_IGNORE_VLAN (1L<<31)
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun #define BNX2_RPM_MGMT_PKT_CTRL 0x0000180c
3143*4882a593Smuzhiyun #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_SORT (0xfL<<0)
3144*4882a593Smuzhiyun #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_RULE (0xfL<<4)
3145*4882a593Smuzhiyun #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_DISCARD_EN (1L<<30)
3146*4882a593Smuzhiyun #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_EN (1L<<31)
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH0 0x00001810
3149*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE (0xfffL<<0)
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH1 0x00001814
3152*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE (0xfffL<<0)
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH2 0x00001818
3155*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE (0xfffL<<0)
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH3 0x0000181c
3158*4882a593Smuzhiyun #define BNX2_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE (0xfffL<<0)
3159*4882a593Smuzhiyun
3160*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0 0x00001820
3161*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_PM_EN (0xffffL<<0)
3162*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_BC_EN (1L<<16)
3163*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_MC_EN (1L<<17)
3164*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_MC_HSH_EN (1L<<18)
3165*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_PROM_EN (1L<<19)
3166*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_VLAN_EN (0xfL<<20)
3167*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_PROM_VLAN (1L<<24)
3168*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_VLAN_NOTMATCH (1L<<25)
3169*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER0_ENA (1L<<31)
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1 0x00001824
3172*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_PM_EN (0xffffL<<0)
3173*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_BC_EN (1L<<16)
3174*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_MC_EN (1L<<17)
3175*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_MC_HSH_EN (1L<<18)
3176*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_PROM_EN (1L<<19)
3177*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_VLAN_EN (0xfL<<20)
3178*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_PROM_VLAN (1L<<24)
3179*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER1_ENA (1L<<31)
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2 0x00001828
3182*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_PM_EN (0xffffL<<0)
3183*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_BC_EN (1L<<16)
3184*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_MC_EN (1L<<17)
3185*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_MC_HSH_EN (1L<<18)
3186*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_PROM_EN (1L<<19)
3187*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_VLAN_EN (0xfL<<20)
3188*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_PROM_VLAN (1L<<24)
3189*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER2_ENA (1L<<31)
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3 0x0000182c
3192*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_PM_EN (0xffffL<<0)
3193*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_BC_EN (1L<<16)
3194*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_MC_EN (1L<<17)
3195*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_MC_HSH_EN (1L<<18)
3196*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_PROM_EN (1L<<19)
3197*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_VLAN_EN (0xfL<<20)
3198*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_PROM_VLAN (1L<<24)
3199*4882a593Smuzhiyun #define BNX2_RPM_SORT_USER3_ENA (1L<<31)
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun #define BNX2_RPM_STAT_L2_FILTER_DISCARDS 0x00001840
3202*4882a593Smuzhiyun #define BNX2_RPM_STAT_RULE_CHECKER_DISCARDS 0x00001844
3203*4882a593Smuzhiyun #define BNX2_RPM_STAT_IFINFTQDISCARDS 0x00001848
3204*4882a593Smuzhiyun #define BNX2_RPM_STAT_IFINMBUFDISCARD 0x0000184c
3205*4882a593Smuzhiyun #define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT 0x00001850
3206*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0 0x00001854
3207*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN (0xffL<<0)
3208*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER (0xffL<<16)
3209*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN_TYPE (1L<<30)
3210*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_EN (1L<<31)
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1 0x00001858
3213*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN (0xffL<<0)
3214*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER (0xffL<<16)
3215*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN_TYPE (1L<<30)
3216*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_EN (1L<<31)
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2 0x0000185c
3219*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN (0xffL<<0)
3220*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER (0xffL<<16)
3221*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN_TYPE (1L<<30)
3222*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_EN (1L<<31)
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3 0x00001860
3225*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN (0xffL<<0)
3226*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER (0xffL<<16)
3227*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN_TYPE (1L<<30)
3228*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_EN (1L<<31)
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4 0x00001864
3231*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN (0xffL<<0)
3232*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER (0xffL<<16)
3233*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN_TYPE (1L<<30)
3234*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_EN (1L<<31)
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5 0x00001868
3237*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN (0xffL<<0)
3238*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER (0xffL<<16)
3239*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN_TYPE (1L<<30)
3240*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_EN (1L<<31)
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6 0x0000186c
3243*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN (0xffL<<0)
3244*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER (0xffL<<16)
3245*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN_TYPE (1L<<30)
3246*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_EN (1L<<31)
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7 0x00001870
3249*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN (0xffL<<0)
3250*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER (0xffL<<16)
3251*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN_TYPE (1L<<30)
3252*4882a593Smuzhiyun #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_EN (1L<<31)
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun #define BNX2_RPM_STAT_AC0 0x00001880
3255*4882a593Smuzhiyun #define BNX2_RPM_STAT_AC1 0x00001884
3256*4882a593Smuzhiyun #define BNX2_RPM_STAT_AC2 0x00001888
3257*4882a593Smuzhiyun #define BNX2_RPM_STAT_AC3 0x0000188c
3258*4882a593Smuzhiyun #define BNX2_RPM_STAT_AC4 0x00001890
3259*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16 0x000018e0
3260*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_OFFSET (0xffL<<0)
3261*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_CLASS (0x7L<<8)
3262*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_PRIORITY (1L<<11)
3263*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_P4 (1L<<12)
3264*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE (0x7L<<13)
3265*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_START (0L<<13)
3266*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_IP (1L<<13)
3267*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP (2L<<13)
3268*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_UDP (3L<<13)
3269*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_DATA (4L<<13)
3270*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP_UDP (5L<<13)
3271*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_ICMPV6 (6L<<13)
3272*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_COMP (0x3L<<16)
3273*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_COMP_EQUAL (0L<<16)
3274*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_COMP_NEQUAL (1L<<16)
3275*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_COMP_GREATER (2L<<16)
3276*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_COMP_LESS (3L<<16)
3277*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_MAP (1L<<18)
3278*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_SBIT (1L<<19)
3279*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_CMDSEL (0x1fL<<20)
3280*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_DISCARD (1L<<25)
3281*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_MASK (1L<<26)
3282*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_P1 (1L<<27)
3283*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_P2 (1L<<28)
3284*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_P3 (1L<<29)
3285*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_16_NBIT (1L<<30)
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_16 0x000018e4
3288*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_16_VALUE (0xffffL<<0)
3289*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_16_MASK (0xffffL<<16)
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17 0x000018e8
3292*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_OFFSET (0xffL<<0)
3293*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_CLASS (0x7L<<8)
3294*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_PRIORITY (1L<<11)
3295*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_P4 (1L<<12)
3296*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE (0x7L<<13)
3297*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_START (0L<<13)
3298*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_IP (1L<<13)
3299*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP (2L<<13)
3300*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_UDP (3L<<13)
3301*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_DATA (4L<<13)
3302*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP_UDP (5L<<13)
3303*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_ICMPV6 (6L<<13)
3304*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_COMP (0x3L<<16)
3305*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_COMP_EQUAL (0L<<16)
3306*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_COMP_NEQUAL (1L<<16)
3307*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_COMP_GREATER (2L<<16)
3308*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_COMP_LESS (3L<<16)
3309*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_MAP (1L<<18)
3310*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_SBIT (1L<<19)
3311*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_CMDSEL (0x1fL<<20)
3312*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_DISCARD (1L<<25)
3313*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_MASK (1L<<26)
3314*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_P1 (1L<<27)
3315*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_P2 (1L<<28)
3316*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_P3 (1L<<29)
3317*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_17_NBIT (1L<<30)
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_17 0x000018ec
3320*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_17_VALUE (0xffffL<<0)
3321*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_17_MASK (0xffffL<<16)
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18 0x000018f0
3324*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_OFFSET (0xffL<<0)
3325*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_CLASS (0x7L<<8)
3326*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_PRIORITY (1L<<11)
3327*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_P4 (1L<<12)
3328*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE (0x7L<<13)
3329*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_START (0L<<13)
3330*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_IP (1L<<13)
3331*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP (2L<<13)
3332*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_UDP (3L<<13)
3333*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_DATA (4L<<13)
3334*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP_UDP (5L<<13)
3335*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_ICMPV6 (6L<<13)
3336*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_COMP (0x3L<<16)
3337*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_COMP_EQUAL (0L<<16)
3338*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_COMP_NEQUAL (1L<<16)
3339*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_COMP_GREATER (2L<<16)
3340*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_COMP_LESS (3L<<16)
3341*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_MAP (1L<<18)
3342*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_SBIT (1L<<19)
3343*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_CMDSEL (0x1fL<<20)
3344*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_DISCARD (1L<<25)
3345*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_MASK (1L<<26)
3346*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_P1 (1L<<27)
3347*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_P2 (1L<<28)
3348*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_P3 (1L<<29)
3349*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_18_NBIT (1L<<30)
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_18 0x000018f4
3352*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_18_VALUE (0xffffL<<0)
3353*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_18_MASK (0xffffL<<16)
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19 0x000018f8
3356*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_OFFSET (0xffL<<0)
3357*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_CLASS (0x7L<<8)
3358*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_PRIORITY (1L<<11)
3359*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_P4 (1L<<12)
3360*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE (0x7L<<13)
3361*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_START (0L<<13)
3362*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_IP (1L<<13)
3363*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP (2L<<13)
3364*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_UDP (3L<<13)
3365*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_DATA (4L<<13)
3366*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP_UDP (5L<<13)
3367*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_ICMPV6 (6L<<13)
3368*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_COMP (0x3L<<16)
3369*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_COMP_EQUAL (0L<<16)
3370*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_COMP_NEQUAL (1L<<16)
3371*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_COMP_GREATER (2L<<16)
3372*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_COMP_LESS (3L<<16)
3373*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_MAP (1L<<18)
3374*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_SBIT (1L<<19)
3375*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_CMDSEL (0x1fL<<20)
3376*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_DISCARD (1L<<25)
3377*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_MASK (1L<<26)
3378*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_P1 (1L<<27)
3379*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_P2 (1L<<28)
3380*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_P3 (1L<<29)
3381*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_19_NBIT (1L<<30)
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_19 0x000018fc
3384*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_19_VALUE (0xffffL<<0)
3385*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_19_MASK (0xffffL<<16)
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0 0x00001900
3388*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_OFFSET (0xffL<<0)
3389*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_CLASS (0x7L<<8)
3390*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_PRIORITY (1L<<11)
3391*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_P4 (1L<<12)
3392*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE (0x7L<<13)
3393*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_START (0L<<13)
3394*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_IP (1L<<13)
3395*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP (2L<<13)
3396*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP (3L<<13)
3397*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA (4L<<13)
3398*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP_UDP (5L<<13)
3399*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_ICMPV6 (6L<<13)
3400*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_COMP (0x3L<<16)
3401*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_COMP_EQUAL (0L<<16)
3402*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL (1L<<16)
3403*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_COMP_GREATER (2L<<16)
3404*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_COMP_LESS (3L<<16)
3405*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_MAP_XI (1L<<18)
3406*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_SBIT (1L<<19)
3407*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_CMDSEL (0xfL<<20)
3408*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_MAP (1L<<24)
3409*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_CMDSEL_XI (0x1fL<<20)
3410*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_DISCARD (1L<<25)
3411*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_MASK (1L<<26)
3412*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_P1 (1L<<27)
3413*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_P2 (1L<<28)
3414*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_P3 (1L<<29)
3415*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_0_NBIT (1L<<30)
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_0 0x00001904
3418*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_0_VALUE (0xffffL<<0)
3419*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_0_MASK (0xffffL<<16)
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1 0x00001908
3422*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_A (0x3ffffL<<0)
3423*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_B (0xfffL<<19)
3424*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_OFFSET_XI (0xffL<<0)
3425*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_CLASS_XI (0x7L<<8)
3426*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_PRIORITY_XI (1L<<11)
3427*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_P4_XI (1L<<12)
3428*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_XI (0x7L<<13)
3429*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_START_XI (0L<<13)
3430*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_IP_XI (1L<<13)
3431*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_XI (2L<<13)
3432*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_UDP_XI (3L<<13)
3433*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_DATA_XI (4L<<13)
3434*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_UDP_XI (5L<<13)
3435*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_ICMPV6_XI (6L<<13)
3436*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_COMP_XI (0x3L<<16)
3437*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_COMP_EQUAL_XI (0L<<16)
3438*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_COMP_NEQUAL_XI (1L<<16)
3439*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_COMP_GREATER_XI (2L<<16)
3440*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_COMP_LESS_XI (3L<<16)
3441*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_MAP_XI (1L<<18)
3442*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_SBIT_XI (1L<<19)
3443*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_CMDSEL_XI (0x1fL<<20)
3444*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_DISCARD_XI (1L<<25)
3445*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_MASK_XI (1L<<26)
3446*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_P1_XI (1L<<27)
3447*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_P2_XI (1L<<28)
3448*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_P3_XI (1L<<29)
3449*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_1_NBIT_XI (1L<<30)
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_1 0x0000190c
3452*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_1_VALUE (0xffffL<<0)
3453*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_1_MASK (0xffffL<<16)
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2 0x00001910
3456*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_A (0x3ffffL<<0)
3457*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_B (0xfffL<<19)
3458*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_OFFSET_XI (0xffL<<0)
3459*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_CLASS_XI (0x7L<<8)
3460*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_PRIORITY_XI (1L<<11)
3461*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_P4_XI (1L<<12)
3462*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_XI (0x7L<<13)
3463*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_START_XI (0L<<13)
3464*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_IP_XI (1L<<13)
3465*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_XI (2L<<13)
3466*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_UDP_XI (3L<<13)
3467*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_DATA_XI (4L<<13)
3468*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_UDP_XI (5L<<13)
3469*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_ICMPV6_XI (6L<<13)
3470*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_COMP_XI (0x3L<<16)
3471*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_COMP_EQUAL_XI (0L<<16)
3472*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_COMP_NEQUAL_XI (1L<<16)
3473*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_COMP_GREATER_XI (2L<<16)
3474*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_COMP_LESS_XI (3L<<16)
3475*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_MAP_XI (1L<<18)
3476*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_SBIT_XI (1L<<19)
3477*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_CMDSEL_XI (0x1fL<<20)
3478*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_DISCARD_XI (1L<<25)
3479*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_MASK_XI (1L<<26)
3480*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_P1_XI (1L<<27)
3481*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_P2_XI (1L<<28)
3482*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_P3_XI (1L<<29)
3483*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_2_NBIT_XI (1L<<30)
3484*4882a593Smuzhiyun
3485*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_2 0x00001914
3486*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_2_VALUE (0xffffL<<0)
3487*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_2_MASK (0xffffL<<16)
3488*4882a593Smuzhiyun
3489*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3 0x00001918
3490*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_A (0x3ffffL<<0)
3491*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_B (0xfffL<<19)
3492*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_OFFSET_XI (0xffL<<0)
3493*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_CLASS_XI (0x7L<<8)
3494*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_PRIORITY_XI (1L<<11)
3495*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_P4_XI (1L<<12)
3496*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_XI (0x7L<<13)
3497*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_START_XI (0L<<13)
3498*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_IP_XI (1L<<13)
3499*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_XI (2L<<13)
3500*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_UDP_XI (3L<<13)
3501*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_DATA_XI (4L<<13)
3502*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_UDP_XI (5L<<13)
3503*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_ICMPV6_XI (6L<<13)
3504*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_COMP_XI (0x3L<<16)
3505*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_COMP_EQUAL_XI (0L<<16)
3506*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_COMP_NEQUAL_XI (1L<<16)
3507*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_COMP_GREATER_XI (2L<<16)
3508*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_COMP_LESS_XI (3L<<16)
3509*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_MAP_XI (1L<<18)
3510*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_SBIT_XI (1L<<19)
3511*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_CMDSEL_XI (0x1fL<<20)
3512*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_DISCARD_XI (1L<<25)
3513*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_MASK_XI (1L<<26)
3514*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_P1_XI (1L<<27)
3515*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_P2_XI (1L<<28)
3516*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_P3_XI (1L<<29)
3517*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_3_NBIT_XI (1L<<30)
3518*4882a593Smuzhiyun
3519*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_3 0x0000191c
3520*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_3_VALUE (0xffffL<<0)
3521*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_3_MASK (0xffffL<<16)
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4 0x00001920
3524*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_A (0x3ffffL<<0)
3525*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_B (0xfffL<<19)
3526*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_OFFSET_XI (0xffL<<0)
3527*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_CLASS_XI (0x7L<<8)
3528*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_PRIORITY_XI (1L<<11)
3529*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_P4_XI (1L<<12)
3530*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_XI (0x7L<<13)
3531*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_START_XI (0L<<13)
3532*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_IP_XI (1L<<13)
3533*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_XI (2L<<13)
3534*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_UDP_XI (3L<<13)
3535*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_DATA_XI (4L<<13)
3536*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_UDP_XI (5L<<13)
3537*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_ICMPV6_XI (6L<<13)
3538*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_COMP_XI (0x3L<<16)
3539*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_COMP_EQUAL_XI (0L<<16)
3540*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_COMP_NEQUAL_XI (1L<<16)
3541*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_COMP_GREATER_XI (2L<<16)
3542*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_COMP_LESS_XI (3L<<16)
3543*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_MAP_XI (1L<<18)
3544*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_SBIT_XI (1L<<19)
3545*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_CMDSEL_XI (0x1fL<<20)
3546*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_DISCARD_XI (1L<<25)
3547*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_MASK_XI (1L<<26)
3548*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_P1_XI (1L<<27)
3549*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_P2_XI (1L<<28)
3550*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_P3_XI (1L<<29)
3551*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_4_NBIT_XI (1L<<30)
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_4 0x00001924
3554*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_4_VALUE (0xffffL<<0)
3555*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_4_MASK (0xffffL<<16)
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5 0x00001928
3558*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_A (0x3ffffL<<0)
3559*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_B (0xfffL<<19)
3560*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_OFFSET_XI (0xffL<<0)
3561*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_CLASS_XI (0x7L<<8)
3562*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_PRIORITY_XI (1L<<11)
3563*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_P4_XI (1L<<12)
3564*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_XI (0x7L<<13)
3565*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_START_XI (0L<<13)
3566*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_IP_XI (1L<<13)
3567*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_XI (2L<<13)
3568*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_UDP_XI (3L<<13)
3569*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_DATA_XI (4L<<13)
3570*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_UDP_XI (5L<<13)
3571*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_ICMPV6_XI (6L<<13)
3572*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_COMP_XI (0x3L<<16)
3573*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_COMP_EQUAL_XI (0L<<16)
3574*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_COMP_NEQUAL_XI (1L<<16)
3575*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_COMP_GREATER_XI (2L<<16)
3576*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_COMP_LESS_XI (3L<<16)
3577*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_MAP_XI (1L<<18)
3578*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_SBIT_XI (1L<<19)
3579*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_CMDSEL_XI (0x1fL<<20)
3580*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_DISCARD_XI (1L<<25)
3581*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_MASK_XI (1L<<26)
3582*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_P1_XI (1L<<27)
3583*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_P2_XI (1L<<28)
3584*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_P3_XI (1L<<29)
3585*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_5_NBIT_XI (1L<<30)
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_5 0x0000192c
3588*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_5_VALUE (0xffffL<<0)
3589*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_5_MASK (0xffffL<<16)
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6 0x00001930
3592*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_A (0x3ffffL<<0)
3593*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_B (0xfffL<<19)
3594*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_OFFSET_XI (0xffL<<0)
3595*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_CLASS_XI (0x7L<<8)
3596*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_PRIORITY_XI (1L<<11)
3597*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_P4_XI (1L<<12)
3598*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_XI (0x7L<<13)
3599*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_START_XI (0L<<13)
3600*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_IP_XI (1L<<13)
3601*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_XI (2L<<13)
3602*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_UDP_XI (3L<<13)
3603*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_DATA_XI (4L<<13)
3604*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_UDP_XI (5L<<13)
3605*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_ICMPV6_XI (6L<<13)
3606*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_COMP_XI (0x3L<<16)
3607*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_COMP_EQUAL_XI (0L<<16)
3608*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_COMP_NEQUAL_XI (1L<<16)
3609*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_COMP_GREATER_XI (2L<<16)
3610*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_COMP_LESS_XI (3L<<16)
3611*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_MAP_XI (1L<<18)
3612*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_SBIT_XI (1L<<19)
3613*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_CMDSEL_XI (0x1fL<<20)
3614*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_DISCARD_XI (1L<<25)
3615*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_MASK_XI (1L<<26)
3616*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_P1_XI (1L<<27)
3617*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_P2_XI (1L<<28)
3618*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_P3_XI (1L<<29)
3619*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_6_NBIT_XI (1L<<30)
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_6 0x00001934
3622*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_6_VALUE (0xffffL<<0)
3623*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_6_MASK (0xffffL<<16)
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7 0x00001938
3626*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_A (0x3ffffL<<0)
3627*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_B (0xfffL<<19)
3628*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_OFFSET_XI (0xffL<<0)
3629*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_CLASS_XI (0x7L<<8)
3630*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_PRIORITY_XI (1L<<11)
3631*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_P4_XI (1L<<12)
3632*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_XI (0x7L<<13)
3633*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_START_XI (0L<<13)
3634*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_IP_XI (1L<<13)
3635*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_XI (2L<<13)
3636*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_UDP_XI (3L<<13)
3637*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_DATA_XI (4L<<13)
3638*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_UDP_XI (5L<<13)
3639*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_ICMPV6_XI (6L<<13)
3640*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_COMP_XI (0x3L<<16)
3641*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_COMP_EQUAL_XI (0L<<16)
3642*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_COMP_NEQUAL_XI (1L<<16)
3643*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_COMP_GREATER_XI (2L<<16)
3644*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_COMP_LESS_XI (3L<<16)
3645*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_MAP_XI (1L<<18)
3646*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_SBIT_XI (1L<<19)
3647*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_CMDSEL_XI (0x1fL<<20)
3648*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_DISCARD_XI (1L<<25)
3649*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_MASK_XI (1L<<26)
3650*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_P1_XI (1L<<27)
3651*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_P2_XI (1L<<28)
3652*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_P3_XI (1L<<29)
3653*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_7_NBIT_XI (1L<<30)
3654*4882a593Smuzhiyun
3655*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_7 0x0000193c
3656*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_7_VALUE (0xffffL<<0)
3657*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_7_MASK (0xffffL<<16)
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8 0x00001940
3660*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_A (0x3ffffL<<0)
3661*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_B (0xfffL<<19)
3662*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_OFFSET_XI (0xffL<<0)
3663*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_CLASS_XI (0x7L<<8)
3664*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_PRIORITY_XI (1L<<11)
3665*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_P4_XI (1L<<12)
3666*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_XI (0x7L<<13)
3667*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_START_XI (0L<<13)
3668*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_IP_XI (1L<<13)
3669*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_XI (2L<<13)
3670*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_UDP_XI (3L<<13)
3671*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_DATA_XI (4L<<13)
3672*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_UDP_XI (5L<<13)
3673*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_ICMPV6_XI (6L<<13)
3674*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_COMP_XI (0x3L<<16)
3675*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_COMP_EQUAL_XI (0L<<16)
3676*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_COMP_NEQUAL_XI (1L<<16)
3677*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_COMP_GREATER_XI (2L<<16)
3678*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_COMP_LESS_XI (3L<<16)
3679*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_MAP_XI (1L<<18)
3680*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_SBIT_XI (1L<<19)
3681*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_CMDSEL_XI (0x1fL<<20)
3682*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_DISCARD_XI (1L<<25)
3683*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_MASK_XI (1L<<26)
3684*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_P1_XI (1L<<27)
3685*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_P2_XI (1L<<28)
3686*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_P3_XI (1L<<29)
3687*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_8_NBIT_XI (1L<<30)
3688*4882a593Smuzhiyun
3689*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_8 0x00001944
3690*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_8_VALUE (0xffffL<<0)
3691*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_8_MASK (0xffffL<<16)
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9 0x00001948
3694*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_A (0x3ffffL<<0)
3695*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_B (0xfffL<<19)
3696*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_OFFSET_XI (0xffL<<0)
3697*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_CLASS_XI (0x7L<<8)
3698*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_PRIORITY_XI (1L<<11)
3699*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_P4_XI (1L<<12)
3700*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_XI (0x7L<<13)
3701*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_START_XI (0L<<13)
3702*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_IP_XI (1L<<13)
3703*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_XI (2L<<13)
3704*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_UDP_XI (3L<<13)
3705*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_DATA_XI (4L<<13)
3706*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_UDP_XI (5L<<13)
3707*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_ICMPV6_XI (6L<<13)
3708*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_COMP_XI (0x3L<<16)
3709*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_COMP_EQUAL_XI (0L<<16)
3710*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_COMP_NEQUAL_XI (1L<<16)
3711*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_COMP_GREATER_XI (2L<<16)
3712*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_COMP_LESS_XI (3L<<16)
3713*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_MAP_XI (1L<<18)
3714*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_SBIT_XI (1L<<19)
3715*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_CMDSEL_XI (0x1fL<<20)
3716*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_DISCARD_XI (1L<<25)
3717*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_MASK_XI (1L<<26)
3718*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_P1_XI (1L<<27)
3719*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_P2_XI (1L<<28)
3720*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_P3_XI (1L<<29)
3721*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_9_NBIT_XI (1L<<30)
3722*4882a593Smuzhiyun
3723*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_9 0x0000194c
3724*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_9_VALUE (0xffffL<<0)
3725*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_9_MASK (0xffffL<<16)
3726*4882a593Smuzhiyun
3727*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10 0x00001950
3728*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_A (0x3ffffL<<0)
3729*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_B (0xfffL<<19)
3730*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_OFFSET_XI (0xffL<<0)
3731*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_CLASS_XI (0x7L<<8)
3732*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_PRIORITY_XI (1L<<11)
3733*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_P4_XI (1L<<12)
3734*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_XI (0x7L<<13)
3735*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_START_XI (0L<<13)
3736*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_IP_XI (1L<<13)
3737*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_XI (2L<<13)
3738*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_UDP_XI (3L<<13)
3739*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_DATA_XI (4L<<13)
3740*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_UDP_XI (5L<<13)
3741*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_ICMPV6_XI (6L<<13)
3742*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_COMP_XI (0x3L<<16)
3743*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_COMP_EQUAL_XI (0L<<16)
3744*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_COMP_NEQUAL_XI (1L<<16)
3745*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_COMP_GREATER_XI (2L<<16)
3746*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_COMP_LESS_XI (3L<<16)
3747*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_MAP_XI (1L<<18)
3748*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_SBIT_XI (1L<<19)
3749*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_CMDSEL_XI (0x1fL<<20)
3750*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_DISCARD_XI (1L<<25)
3751*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_MASK_XI (1L<<26)
3752*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_P1_XI (1L<<27)
3753*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_P2_XI (1L<<28)
3754*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_P3_XI (1L<<29)
3755*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_10_NBIT_XI (1L<<30)
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_10 0x00001954
3758*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_10_VALUE (0xffffL<<0)
3759*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_10_MASK (0xffffL<<16)
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11 0x00001958
3762*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_A (0x3ffffL<<0)
3763*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_B (0xfffL<<19)
3764*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_OFFSET_XI (0xffL<<0)
3765*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_CLASS_XI (0x7L<<8)
3766*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_PRIORITY_XI (1L<<11)
3767*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_P4_XI (1L<<12)
3768*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_XI (0x7L<<13)
3769*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_START_XI (0L<<13)
3770*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_IP_XI (1L<<13)
3771*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_XI (2L<<13)
3772*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_UDP_XI (3L<<13)
3773*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_DATA_XI (4L<<13)
3774*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_UDP_XI (5L<<13)
3775*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_ICMPV6_XI (6L<<13)
3776*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_COMP_XI (0x3L<<16)
3777*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_COMP_EQUAL_XI (0L<<16)
3778*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_COMP_NEQUAL_XI (1L<<16)
3779*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_COMP_GREATER_XI (2L<<16)
3780*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_COMP_LESS_XI (3L<<16)
3781*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_MAP_XI (1L<<18)
3782*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_SBIT_XI (1L<<19)
3783*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_CMDSEL_XI (0x1fL<<20)
3784*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_DISCARD_XI (1L<<25)
3785*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_MASK_XI (1L<<26)
3786*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_P1_XI (1L<<27)
3787*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_P2_XI (1L<<28)
3788*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_P3_XI (1L<<29)
3789*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_11_NBIT_XI (1L<<30)
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_11 0x0000195c
3792*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_11_VALUE (0xffffL<<0)
3793*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_11_MASK (0xffffL<<16)
3794*4882a593Smuzhiyun
3795*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12 0x00001960
3796*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_A (0x3ffffL<<0)
3797*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_B (0xfffL<<19)
3798*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_OFFSET_XI (0xffL<<0)
3799*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_CLASS_XI (0x7L<<8)
3800*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_PRIORITY_XI (1L<<11)
3801*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_P4_XI (1L<<12)
3802*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_XI (0x7L<<13)
3803*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_START_XI (0L<<13)
3804*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_IP_XI (1L<<13)
3805*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_XI (2L<<13)
3806*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_UDP_XI (3L<<13)
3807*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_DATA_XI (4L<<13)
3808*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_UDP_XI (5L<<13)
3809*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_ICMPV6_XI (6L<<13)
3810*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_COMP_XI (0x3L<<16)
3811*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_COMP_EQUAL_XI (0L<<16)
3812*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_COMP_NEQUAL_XI (1L<<16)
3813*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_COMP_GREATER_XI (2L<<16)
3814*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_COMP_LESS_XI (3L<<16)
3815*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_MAP_XI (1L<<18)
3816*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_SBIT_XI (1L<<19)
3817*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_CMDSEL_XI (0x1fL<<20)
3818*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_DISCARD_XI (1L<<25)
3819*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_MASK_XI (1L<<26)
3820*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_P1_XI (1L<<27)
3821*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_P2_XI (1L<<28)
3822*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_P3_XI (1L<<29)
3823*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_12_NBIT_XI (1L<<30)
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_12 0x00001964
3826*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_12_VALUE (0xffffL<<0)
3827*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_12_MASK (0xffffL<<16)
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13 0x00001968
3830*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_A (0x3ffffL<<0)
3831*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_B (0xfffL<<19)
3832*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_OFFSET_XI (0xffL<<0)
3833*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_CLASS_XI (0x7L<<8)
3834*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_PRIORITY_XI (1L<<11)
3835*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_P4_XI (1L<<12)
3836*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_XI (0x7L<<13)
3837*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_START_XI (0L<<13)
3838*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_IP_XI (1L<<13)
3839*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_XI (2L<<13)
3840*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_UDP_XI (3L<<13)
3841*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_DATA_XI (4L<<13)
3842*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_UDP_XI (5L<<13)
3843*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_ICMPV6_XI (6L<<13)
3844*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_COMP_XI (0x3L<<16)
3845*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_COMP_EQUAL_XI (0L<<16)
3846*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_COMP_NEQUAL_XI (1L<<16)
3847*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_COMP_GREATER_XI (2L<<16)
3848*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_COMP_LESS_XI (3L<<16)
3849*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_MAP_XI (1L<<18)
3850*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_SBIT_XI (1L<<19)
3851*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_CMDSEL_XI (0x1fL<<20)
3852*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_DISCARD_XI (1L<<25)
3853*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_MASK_XI (1L<<26)
3854*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_P1_XI (1L<<27)
3855*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_P2_XI (1L<<28)
3856*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_P3_XI (1L<<29)
3857*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_13_NBIT_XI (1L<<30)
3858*4882a593Smuzhiyun
3859*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_13 0x0000196c
3860*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_13_VALUE (0xffffL<<0)
3861*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_13_MASK (0xffffL<<16)
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14 0x00001970
3864*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_A (0x3ffffL<<0)
3865*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_B (0xfffL<<19)
3866*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_OFFSET_XI (0xffL<<0)
3867*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_CLASS_XI (0x7L<<8)
3868*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_PRIORITY_XI (1L<<11)
3869*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_P4_XI (1L<<12)
3870*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_XI (0x7L<<13)
3871*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_START_XI (0L<<13)
3872*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_IP_XI (1L<<13)
3873*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_XI (2L<<13)
3874*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_UDP_XI (3L<<13)
3875*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_DATA_XI (4L<<13)
3876*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_UDP_XI (5L<<13)
3877*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_ICMPV6_XI (6L<<13)
3878*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_COMP_XI (0x3L<<16)
3879*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_COMP_EQUAL_XI (0L<<16)
3880*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_COMP_NEQUAL_XI (1L<<16)
3881*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_COMP_GREATER_XI (2L<<16)
3882*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_COMP_LESS_XI (3L<<16)
3883*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_MAP_XI (1L<<18)
3884*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_SBIT_XI (1L<<19)
3885*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_CMDSEL_XI (0x1fL<<20)
3886*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_DISCARD_XI (1L<<25)
3887*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_MASK_XI (1L<<26)
3888*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_P1_XI (1L<<27)
3889*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_P2_XI (1L<<28)
3890*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_P3_XI (1L<<29)
3891*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_14_NBIT_XI (1L<<30)
3892*4882a593Smuzhiyun
3893*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_14 0x00001974
3894*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_14_VALUE (0xffffL<<0)
3895*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_14_MASK (0xffffL<<16)
3896*4882a593Smuzhiyun
3897*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15 0x00001978
3898*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_A (0x3ffffL<<0)
3899*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_B (0xfffL<<19)
3900*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_OFFSET_XI (0xffL<<0)
3901*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_CLASS_XI (0x7L<<8)
3902*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_PRIORITY_XI (1L<<11)
3903*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_P4_XI (1L<<12)
3904*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_XI (0x7L<<13)
3905*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_START_XI (0L<<13)
3906*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_IP_XI (1L<<13)
3907*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_XI (2L<<13)
3908*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_UDP_XI (3L<<13)
3909*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_DATA_XI (4L<<13)
3910*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_UDP_XI (5L<<13)
3911*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_ICMPV6_XI (6L<<13)
3912*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_COMP_XI (0x3L<<16)
3913*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_COMP_EQUAL_XI (0L<<16)
3914*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_COMP_NEQUAL_XI (1L<<16)
3915*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_COMP_GREATER_XI (2L<<16)
3916*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_COMP_LESS_XI (3L<<16)
3917*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_MAP_XI (1L<<18)
3918*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_SBIT_XI (1L<<19)
3919*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_CMDSEL_XI (0x1fL<<20)
3920*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_DISCARD_XI (1L<<25)
3921*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_MASK_XI (1L<<26)
3922*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_P1_XI (1L<<27)
3923*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_P2_XI (1L<<28)
3924*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_P3_XI (1L<<29)
3925*4882a593Smuzhiyun #define BNX2_RPM_RC_CNTL_15_NBIT_XI (1L<<30)
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_15 0x0000197c
3928*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_15_VALUE (0xffffL<<0)
3929*4882a593Smuzhiyun #define BNX2_RPM_RC_VALUE_MASK_15_MASK (0xffffL<<16)
3930*4882a593Smuzhiyun
3931*4882a593Smuzhiyun #define BNX2_RPM_RC_CONFIG 0x00001980
3932*4882a593Smuzhiyun #define BNX2_RPM_RC_CONFIG_RULE_ENABLE (0xffffL<<0)
3933*4882a593Smuzhiyun #define BNX2_RPM_RC_CONFIG_RULE_ENABLE_XI (0xfffffL<<0)
3934*4882a593Smuzhiyun #define BNX2_RPM_RC_CONFIG_DEF_CLASS (0x7L<<24)
3935*4882a593Smuzhiyun #define BNX2_RPM_RC_CONFIG_KNUM_OVERWRITE (1L<<31)
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0 0x00001984
3938*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_FM_BCNT (0xffffL<<0)
3939*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_T_DATA_OFST_VLD (1L<<16)
3940*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_T_UDP_OFST_VLD (1L<<17)
3941*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_T_TCP_OFST_VLD (1L<<18)
3942*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_T_IP_OFST_VLD (1L<<19)
3943*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_IP_MORE_FRGMT (1L<<20)
3944*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR (1L<<21)
3945*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_LLC_SNAP (1L<<22)
3946*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_FM_STARTED (1L<<23)
3947*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_DONE (1L<<24)
3948*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_WAIT_4_DONE (1L<<25)
3949*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_USE_TPBUF_CKSUM (1L<<26)
3950*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM (1L<<27)
3951*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_IGNORE_VLAN (1L<<28)
3952*4882a593Smuzhiyun #define BNX2_RPM_DEBUG0_RP_ENA_ACTIVE (1L<<31)
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1 0x00001988
3955*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST (0xffffL<<0)
3956*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IDLE (0L<<0)
3957*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL (1L<<0)
3958*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC (2L<<0)
3959*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP (4L<<0)
3960*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP (8L<<0)
3961*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP_START (16L<<0)
3962*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP (32L<<0)
3963*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_TCP (64L<<0)
3964*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_UDP (128L<<0)
3965*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_AH (256L<<0)
3966*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP (512L<<0)
3967*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD (1024L<<0)
3968*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_DATA (2048L<<0)
3969*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY (0x2000L<<0)
3970*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT (0x4000L<<0)
3971*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT (0x8000L<<0)
3972*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_HDR_BCNT (0x7ffL<<16)
3973*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_UNKNOWN_ETYPE_D (1L<<28)
3974*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D2 (1L<<29)
3975*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D1 (1L<<30)
3976*4882a593Smuzhiyun #define BNX2_RPM_DEBUG1_EOF_0XTRA_WD (1L<<31)
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2 0x0000198c
3979*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_CMD_HIT_VEC (0xffffL<<0)
3980*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_IP_BCNT (0xffL<<16)
3981*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_THIS_CMD_M4 (1L<<24)
3982*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_THIS_CMD_M3 (1L<<25)
3983*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_THIS_CMD_M2 (1L<<26)
3984*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_THIS_CMD_M1 (1L<<27)
3985*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_IPIPE_EMPTY (1L<<28)
3986*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_FM_DISCARD (1L<<29)
3987*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D2 (1L<<30)
3988*4882a593Smuzhiyun #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D1 (1L<<31)
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3 0x00001990
3991*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_AVAIL_MBUF_PTR (0x1ffL<<0)
3992*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT (1L<<9)
3993*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT (1L<<10)
3994*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT (1L<<11)
3995*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_RBUF_FREE_REQ (1L<<12)
3996*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ (1L<<13)
3997*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL (1L<<14)
3998*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RBUF_RDE_SOF_DROP (1L<<15)
3999*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT (0xfL<<16)
4000*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL (1L<<21)
4001*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_DROP_NXT_VLD (1L<<22)
4002*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_DROP_NXT (1L<<23)
4003*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_FTQ_FSM (0x3L<<24)
4004*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_FTQ_FSM_IDLE (0x0L<<24)
4005*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_ACK (0x1L<<24)
4006*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_FREE (0x2L<<24)
4007*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM (0x3L<<26)
4008*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF (0x0L<<26)
4009*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF (0x1L<<26)
4010*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA (0x2L<<26)
4011*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA (0x3L<<26)
4012*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF (0x4L<<26)
4013*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK (0x5L<<26)
4014*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD (0x6L<<26)
4015*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DONE (0x7L<<26)
4016*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBFREE_FSM (1L<<29)
4017*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBFREE_FSM_IDLE (0L<<29)
4018*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK (1L<<29)
4019*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBALLOC_FSM (1L<<30)
4020*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF (0x0L<<30)
4021*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF (0x1L<<30)
4022*4882a593Smuzhiyun #define BNX2_RPM_DEBUG3_CCODE_EOF_ERROR (1L<<31)
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun #define BNX2_RPM_DEBUG4 0x00001994
4025*4882a593Smuzhiyun #define BNX2_RPM_DEBUG4_DFSM_MBUF_CLUSTER (0x1ffffffL<<0)
4026*4882a593Smuzhiyun #define BNX2_RPM_DEBUG4_DFIFO_CUR_CCODE (0x7L<<25)
4027*4882a593Smuzhiyun #define BNX2_RPM_DEBUG4_MBWRITE_FSM (0x7L<<28)
4028*4882a593Smuzhiyun #define BNX2_RPM_DEBUG4_DFIFO_EMPTY (1L<<31)
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5 0x00001998
4031*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_WPTR (0x1fL<<0)
4032*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_ACPI_RPTR (0x1fL<<5)
4033*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_MC_RPTR (0x1fL<<10)
4034*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_RC_RPTR (0x1fL<<15)
4035*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_ACPI_EMPTY (1L<<20)
4036*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_MC_EMPTY (1L<<21)
4037*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR (1L<<22)
4038*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_WOL_DROP_INT (1L<<23)
4039*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_DISCARD (1L<<24)
4040*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL (1L<<25)
4041*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_MC_EMPTY (1L<<26)
4042*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_RC_EMPTY (1L<<27)
4043*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_FC_EMPTY (1L<<28)
4044*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_ACPI_EMPTY (1L<<29)
4045*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_FULL_T (1L<<30)
4046*4882a593Smuzhiyun #define BNX2_RPM_DEBUG5_HOLDREG_RD (1L<<31)
4047*4882a593Smuzhiyun
4048*4882a593Smuzhiyun #define BNX2_RPM_DEBUG6 0x0000199c
4049*4882a593Smuzhiyun #define BNX2_RPM_DEBUG6_ACPI_VEC (0xffffL<<0)
4050*4882a593Smuzhiyun #define BNX2_RPM_DEBUG6_VEC (0xffffL<<16)
4051*4882a593Smuzhiyun
4052*4882a593Smuzhiyun #define BNX2_RPM_DEBUG7 0x000019a0
4053*4882a593Smuzhiyun #define BNX2_RPM_DEBUG7_RPM_DBG7_LAST_CRC (0xffffffffL<<0)
4054*4882a593Smuzhiyun
4055*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8 0x000019a4
4056*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM (0xfL<<0)
4057*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_IDLE (0L<<0)
4058*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR (1L<<0)
4059*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR (2L<<0)
4060*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR (3L<<0)
4061*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF (4L<<0)
4062*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA (5L<<0)
4063*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR (6L<<0)
4064*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR (7L<<0)
4065*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR (8L<<0)
4066*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR (9L<<0)
4067*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF (10L<<0)
4068*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_COMPARE_AT_W0 (1L<<4)
4069*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_COMPARE_AT_W3_DATA (1L<<5)
4070*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_WAIT (1L<<6)
4071*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W3 (1L<<7)
4072*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W2 (1L<<8)
4073*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES (1L<<9)
4074*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES (1L<<10)
4075*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES (1L<<11)
4076*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_EOF_DET (1L<<12)
4077*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_SOF_DET (1L<<13)
4078*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_WAIT_4_SOF (1L<<14)
4079*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_ALL_DONE (1L<<15)
4080*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_THBUF_ADDR (0x7fL<<16)
4081*4882a593Smuzhiyun #define BNX2_RPM_DEBUG8_BYTE_CTR (0xffL<<24)
4082*4882a593Smuzhiyun
4083*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9 0x000019a8
4084*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_OUTFIFO_COUNT (0x7L<<0)
4085*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_RDE_ACPI_RDY (1L<<3)
4086*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_VLD_RD_ENTRY_CT (0x7L<<4)
4087*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED (1L<<28)
4088*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED (1L<<29)
4089*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_ACPI_MATCH_INT (1L<<30)
4090*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN (1L<<31)
4091*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_BEMEM_R_XI (0x1fL<<0)
4092*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_EO_XI (1L<<5)
4093*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_AEOF_DE_XI (1L<<6)
4094*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_SO_XI (1L<<7)
4095*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_WD64_CT_XI (0x1fL<<8)
4096*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_EOF_VLDBYTE_XI (0x7L<<13)
4097*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_ACPI_RDE_PAT_ID_XI (0xfL<<16)
4098*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_CALCRC_RESULT_XI (0x3ffL<<20)
4099*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_DATA_IN_VL_XI (1L<<30)
4100*4882a593Smuzhiyun #define BNX2_RPM_DEBUG9_CALCRC_BUFFER_VLD_XI (1L<<31)
4101*4882a593Smuzhiyun
4102*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W00 0x000019c0
4103*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W01 0x000019c4
4104*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W02 0x000019c8
4105*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W03 0x000019cc
4106*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W10 0x000019d0
4107*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W11 0x000019d4
4108*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W12 0x000019d8
4109*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W13 0x000019dc
4110*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W20 0x000019e0
4111*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W21 0x000019e4
4112*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W22 0x000019e8
4113*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W23 0x000019ec
4114*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W30 0x000019f0
4115*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W31 0x000019f4
4116*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W32 0x000019f8
4117*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DBG_BUF_W33 0x000019fc
4118*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL 0x00001a00
4119*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_BYTE_ADDRESS (0xffffL<<0)
4120*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_DEBUGRD (1L<<28)
4121*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_MODE (1L<<29)
4122*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_INIT (1L<<30)
4123*4882a593Smuzhiyun #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_WR (1L<<31)
4124*4882a593Smuzhiyun
4125*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CTRL 0x00001a04
4126*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CTRL_PATTERN_ID (0xfL<<0)
4127*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CTRL_CRC_SM_CLR (1L<<30)
4128*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CTRL_WR (1L<<31)
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DATA 0x00001a08
4131*4882a593Smuzhiyun #define BNX2_RPM_ACPI_DATA_PATTERN_BE (0xffffffffL<<0)
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN0 0x00001a0c
4134*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN3 (0xffL<<0)
4135*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN2 (0xffL<<8)
4136*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN1 (0xffL<<16)
4137*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN0 (0xffL<<24)
4138*4882a593Smuzhiyun
4139*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN1 0x00001a10
4140*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN7 (0xffL<<0)
4141*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN6 (0xffL<<8)
4142*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN5 (0xffL<<16)
4143*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN4 (0xffL<<24)
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC0 0x00001a18
4146*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC0_PATTERN_CRC0 (0xffffffffL<<0)
4147*4882a593Smuzhiyun
4148*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC1 0x00001a1c
4149*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC1_PATTERN_CRC1 (0xffffffffL<<0)
4150*4882a593Smuzhiyun
4151*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC2 0x00001a20
4152*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC2_PATTERN_CRC2 (0xffffffffL<<0)
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC3 0x00001a24
4155*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC3_PATTERN_CRC3 (0xffffffffL<<0)
4156*4882a593Smuzhiyun
4157*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC4 0x00001a28
4158*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC4_PATTERN_CRC4 (0xffffffffL<<0)
4159*4882a593Smuzhiyun
4160*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC5 0x00001a2c
4161*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC5_PATTERN_CRC5 (0xffffffffL<<0)
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC6 0x00001a30
4164*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC6_PATTERN_CRC6 (0xffffffffL<<0)
4165*4882a593Smuzhiyun
4166*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC7 0x00001a34
4167*4882a593Smuzhiyun #define BNX2_RPM_ACPI_PATTERN_CRC7_PATTERN_CRC7 (0xffffffffL<<0)
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun
4170*4882a593Smuzhiyun /*
4171*4882a593Smuzhiyun * rlup_reg definition
4172*4882a593Smuzhiyun * offset: 0x2000
4173*4882a593Smuzhiyun */
4174*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG 0x0000201c
4175*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_XI (0x3L<<0)
4176*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_OFF_XI (0L<<0)
4177*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI (1L<<0)
4178*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_IP_ONLY_XI (2L<<0)
4179*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_RES_XI (3L<<0)
4180*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_XI (0x3L<<2)
4181*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_OFF_XI (0L<<2)
4182*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI (1L<<2)
4183*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_IP_ONLY_XI (2L<<2)
4184*4882a593Smuzhiyun #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_RES_XI (3L<<2)
4185*4882a593Smuzhiyun
4186*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND 0x00002048
4187*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND_RSS_IND_TABLE_ADDR (0xfUL<<0)
4188*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK (0xffUL<<4)
4189*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND_WRITE (1UL<<12)
4190*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND_READ (1UL<<13)
4191*4882a593Smuzhiyun #define BNX2_RLUP_RSS_COMMAND_HASH_MASK (0x7UL<<14)
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun #define BNX2_RLUP_RSS_DATA 0x0000204c
4194*4882a593Smuzhiyun
4195*4882a593Smuzhiyun
4196*4882a593Smuzhiyun /*
4197*4882a593Smuzhiyun * rbuf_reg definition
4198*4882a593Smuzhiyun * offset: 0x200000
4199*4882a593Smuzhiyun */
4200*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND 0x00200000
4201*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_ENABLED (1L<<0)
4202*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_FREE_INIT (1L<<1)
4203*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_RAM_INIT (1L<<2)
4204*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_PKT_OFFSET_OVFL (1L<<3)
4205*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_OVER_FREE (1L<<4)
4206*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_ALLOC_REQ (1L<<5)
4207*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_EN_PRI_CHNGE_TE (1L<<6)
4208*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_CU_ISOLATE_XI (1L<<5)
4209*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_EN_PRI_CHANGE_XI (1L<<6)
4210*4882a593Smuzhiyun #define BNX2_RBUF_COMMAND_GRC_ENDIAN_CONV_DIS_XI (1L<<7)
4211*4882a593Smuzhiyun
4212*4882a593Smuzhiyun #define BNX2_RBUF_STATUS1 0x00200004
4213*4882a593Smuzhiyun #define BNX2_RBUF_STATUS1_FREE_COUNT (0x3ffL<<0)
4214*4882a593Smuzhiyun
4215*4882a593Smuzhiyun #define BNX2_RBUF_STATUS2 0x00200008
4216*4882a593Smuzhiyun #define BNX2_RBUF_STATUS2_FREE_TAIL (0x1ffL<<0)
4217*4882a593Smuzhiyun #define BNX2_RBUF_STATUS2_FREE_HEAD (0x1ffL<<16)
4218*4882a593Smuzhiyun
4219*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG 0x0020000c
4220*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG_XOFF_TRIP (0x3ffL<<0)
4221*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG_XOFF_TRIP_VAL(mtu) \
4222*4882a593Smuzhiyun ((((mtu) - 1500) * 31 / 1000) + 54)
4223*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG_XON_TRIP (0x3ffL<<16)
4224*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG_XON_TRIP_VAL(mtu) \
4225*4882a593Smuzhiyun ((((mtu) - 1500) * 39 / 1000) + 66)
4226*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG_VAL(mtu) \
4227*4882a593Smuzhiyun (BNX2_RBUF_CONFIG_XOFF_TRIP_VAL(mtu) | \
4228*4882a593Smuzhiyun (BNX2_RBUF_CONFIG_XON_TRIP_VAL(mtu) << 16))
4229*4882a593Smuzhiyun
4230*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_ALLOC 0x00200010
4231*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_ALLOC_VALUE (0x1ffL<<7)
4232*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_ALLOC_TYPE (1L<<16)
4233*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_ALLOC_ALLOC_REQ (1L<<31)
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE 0x00200014
4236*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE_COUNT (0x7fL<<0)
4237*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE_TAIL (0x1ffL<<7)
4238*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE_HEAD (0x1ffL<<16)
4239*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE_TYPE (1L<<25)
4240*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_FREE_FREE_REQ (1L<<31)
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_SEL 0x00200018
4243*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_SEL_COUNT (0x7fL<<0)
4244*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_SEL_TAIL (0x1ffL<<7)
4245*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_SEL_HEAD (0x1ffL<<16)
4246*4882a593Smuzhiyun #define BNX2_RBUF_FW_BUF_SEL_SEL_REQ (1L<<31)
4247*4882a593Smuzhiyun
4248*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2 0x0020001c
4249*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP (0x3ffL<<0)
4250*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP_VAL(mtu) \
4251*4882a593Smuzhiyun ((((mtu) - 1500) * 4 / 1000) + 5)
4252*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP (0x3ffL<<16)
4253*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP_VAL(mtu) \
4254*4882a593Smuzhiyun ((((mtu) - 1500) * 2 / 100) + 30)
4255*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG2_VAL(mtu) \
4256*4882a593Smuzhiyun (BNX2_RBUF_CONFIG2_MAC_DROP_TRIP_VAL(mtu) | \
4257*4882a593Smuzhiyun (BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP_VAL(mtu) << 16))
4258*4882a593Smuzhiyun
4259*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3 0x00200020
4260*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3_CU_DROP_TRIP (0x3ffL<<0)
4261*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3_CU_DROP_TRIP_VAL(mtu) \
4262*4882a593Smuzhiyun ((((mtu) - 1500) * 12 / 1000) + 18)
4263*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP (0x3ffL<<16)
4264*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP_VAL(mtu) \
4265*4882a593Smuzhiyun ((((mtu) - 1500) * 2 / 100) + 30)
4266*4882a593Smuzhiyun #define BNX2_RBUF_CONFIG3_VAL(mtu) \
4267*4882a593Smuzhiyun (BNX2_RBUF_CONFIG3_CU_DROP_TRIP_VAL(mtu) | \
4268*4882a593Smuzhiyun (BNX2_RBUF_CONFIG3_CU_KEEP_TRIP_VAL(mtu) << 16))
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun #define BNX2_RBUF_PKT_DATA 0x00208000
4271*4882a593Smuzhiyun #define BNX2_RBUF_CLIST_DATA 0x00210000
4272*4882a593Smuzhiyun #define BNX2_RBUF_BUF_DATA 0x00220000
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun
4275*4882a593Smuzhiyun /*
4276*4882a593Smuzhiyun * rv2p_reg definition
4277*4882a593Smuzhiyun * offset: 0x2800
4278*4882a593Smuzhiyun */
4279*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND 0x00002800
4280*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ENABLED (1L<<0)
4281*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_PROC1_INTRPT (1L<<1)
4282*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_PROC2_INTRPT (1L<<2)
4283*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT0 (1L<<4)
4284*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT1 (1L<<5)
4285*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT2 (1L<<6)
4286*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT3 (1L<<7)
4287*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT4 (1L<<8)
4288*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_ABORT5 (1L<<9)
4289*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_PROC1_RESET (1L<<16)
4290*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_PROC2_RESET (1L<<17)
4291*4882a593Smuzhiyun #define BNX2_RV2P_COMMAND_CTXIF_RESET (1L<<18)
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun #define BNX2_RV2P_STATUS 0x00002804
4294*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_ALWAYS_0 (1L<<0)
4295*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT0_CNT (1L<<8)
4296*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT1_CNT (1L<<9)
4297*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT2_CNT (1L<<10)
4298*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT3_CNT (1L<<11)
4299*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT4_CNT (1L<<12)
4300*4882a593Smuzhiyun #define BNX2_RV2P_STATUS_RV2P_GEN_STAT5_CNT (1L<<13)
4301*4882a593Smuzhiyun
4302*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG 0x00002808
4303*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_STALL_PROC1 (1L<<0)
4304*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_STALL_PROC2 (1L<<1)
4305*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT0 (1L<<8)
4306*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT1 (1L<<9)
4307*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT2 (1L<<10)
4308*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT3 (1L<<11)
4309*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT4 (1L<<12)
4310*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT5 (1L<<13)
4311*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT0 (1L<<16)
4312*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT1 (1L<<17)
4313*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT2 (1L<<18)
4314*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT3 (1L<<19)
4315*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT4 (1L<<20)
4316*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT5 (1L<<21)
4317*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE (0xfL<<24)
4318*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_256 (0L<<24)
4319*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_512 (1L<<24)
4320*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_1K (2L<<24)
4321*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_2K (3L<<24)
4322*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_4K (4L<<24)
4323*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_8K (5L<<24)
4324*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_16K (6L<<24)
4325*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_32K (7L<<24)
4326*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_64K (8L<<24)
4327*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_128K (9L<<24)
4328*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_256K (10L<<24)
4329*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_512K (11L<<24)
4330*4882a593Smuzhiyun #define BNX2_RV2P_CONFIG_PAGE_SIZE_1M (12L<<24)
4331*4882a593Smuzhiyun
4332*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_0 0x00002810
4333*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_0_VALUE (0xffffL<<16)
4334*4882a593Smuzhiyun
4335*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_1 0x00002814
4336*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_1_VALUE (0xffffL<<16)
4337*4882a593Smuzhiyun
4338*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_2 0x00002818
4339*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_2_VALUE (0xffffL<<16)
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_3 0x0000281c
4342*4882a593Smuzhiyun #define BNX2_RV2P_GEN_BFR_ADDR_3_VALUE (0xffffL<<16)
4343*4882a593Smuzhiyun
4344*4882a593Smuzhiyun #define BNX2_RV2P_INSTR_HIGH 0x00002830
4345*4882a593Smuzhiyun #define BNX2_RV2P_INSTR_HIGH_HIGH (0x1fL<<0)
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun #define BNX2_RV2P_INSTR_LOW 0x00002834
4348*4882a593Smuzhiyun #define BNX2_RV2P_INSTR_LOW_LOW (0xffffffffL<<0)
4349*4882a593Smuzhiyun
4350*4882a593Smuzhiyun #define BNX2_RV2P_PROC1_ADDR_CMD 0x00002838
4351*4882a593Smuzhiyun #define BNX2_RV2P_PROC1_ADDR_CMD_ADD (0x3ffL<<0)
4352*4882a593Smuzhiyun #define BNX2_RV2P_PROC1_ADDR_CMD_RDWR (1L<<31)
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun #define BNX2_RV2P_PROC2_ADDR_CMD 0x0000283c
4355*4882a593Smuzhiyun #define BNX2_RV2P_PROC2_ADDR_CMD_ADD (0x3ffL<<0)
4356*4882a593Smuzhiyun #define BNX2_RV2P_PROC2_ADDR_CMD_RDWR (1L<<31)
4357*4882a593Smuzhiyun
4358*4882a593Smuzhiyun #define BNX2_RV2P_PROC1_GRC_DEBUG 0x00002840
4359*4882a593Smuzhiyun #define BNX2_RV2P_PROC2_GRC_DEBUG 0x00002844
4360*4882a593Smuzhiyun #define BNX2_RV2P_GRC_PROC_DEBUG 0x00002848
4361*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK 0x0000284c
4362*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
4363*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
4364*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
4365*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
4366*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
4367*4882a593Smuzhiyun #define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
4368*4882a593Smuzhiyun
4369*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL 0x00002afc
4370*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
4371*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE (0xfL<<4)
4372*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
4373*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
4374*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
4375*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
4376*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
4377*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
4378*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
4379*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
4380*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
4381*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
4382*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
4383*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
4384*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
4385*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
4386*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
4387*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
4388*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_PFE_COUNT (0xfL<<12)
4389*4882a593Smuzhiyun #define BNX2_RV2P_MPFE_PFE_CTL_OFFSET (0x1ffL<<16)
4390*4882a593Smuzhiyun
4391*4882a593Smuzhiyun #define BNX2_RV2P_RV2PPQ 0x00002b40
4392*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD 0x00002b78
4393*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_OFFSET (0x3ffL<<0)
4394*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_WR_TOP (1L<<10)
4395*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_WR_TOP_0 (0L<<10)
4396*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_WR_TOP_1 (1L<<10)
4397*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_SFT_RESET (1L<<25)
4398*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_RD_DATA (1L<<26)
4399*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_ADD_INTERVEN (1L<<27)
4400*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_ADD_DATA (1L<<28)
4401*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_INTERVENE_CLR (1L<<29)
4402*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_POP (1L<<30)
4403*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CMD_BUSY (1L<<31)
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL 0x00002b7c
4406*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL_INTERVENE (1L<<0)
4407*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL_OVERFLOW (1L<<1)
4408*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL_FORCE_INTERVENE (1L<<2)
4409*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4410*4882a593Smuzhiyun #define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4411*4882a593Smuzhiyun
4412*4882a593Smuzhiyun #define BNX2_RV2P_RV2PTQ 0x00002b80
4413*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD 0x00002bb8
4414*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_OFFSET (0x3ffL<<0)
4415*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_WR_TOP (1L<<10)
4416*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_WR_TOP_0 (0L<<10)
4417*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_WR_TOP_1 (1L<<10)
4418*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_SFT_RESET (1L<<25)
4419*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_RD_DATA (1L<<26)
4420*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_ADD_INTERVEN (1L<<27)
4421*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_ADD_DATA (1L<<28)
4422*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_INTERVENE_CLR (1L<<29)
4423*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_POP (1L<<30)
4424*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CMD_BUSY (1L<<31)
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL 0x00002bbc
4427*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL_INTERVENE (1L<<0)
4428*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL_OVERFLOW (1L<<1)
4429*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL_FORCE_INTERVENE (1L<<2)
4430*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4431*4882a593Smuzhiyun #define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4432*4882a593Smuzhiyun
4433*4882a593Smuzhiyun #define BNX2_RV2P_RV2PMQ 0x00002bc0
4434*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD 0x00002bf8
4435*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_OFFSET (0x3ffL<<0)
4436*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_WR_TOP (1L<<10)
4437*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_WR_TOP_0 (0L<<10)
4438*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_WR_TOP_1 (1L<<10)
4439*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_SFT_RESET (1L<<25)
4440*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_RD_DATA (1L<<26)
4441*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_ADD_INTERVEN (1L<<27)
4442*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_ADD_DATA (1L<<28)
4443*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_INTERVENE_CLR (1L<<29)
4444*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_POP (1L<<30)
4445*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CMD_BUSY (1L<<31)
4446*4882a593Smuzhiyun
4447*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL 0x00002bfc
4448*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL_INTERVENE (1L<<0)
4449*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL_OVERFLOW (1L<<1)
4450*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL_FORCE_INTERVENE (1L<<2)
4451*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4452*4882a593Smuzhiyun #define BNX2_RV2P_MFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4453*4882a593Smuzhiyun
4454*4882a593Smuzhiyun
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun /*
4457*4882a593Smuzhiyun * mq_reg definition
4458*4882a593Smuzhiyun * offset: 0x3c00
4459*4882a593Smuzhiyun */
4460*4882a593Smuzhiyun #define BNX2_MQ_COMMAND 0x00003c00
4461*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_ENABLED (1L<<0)
4462*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_INIT (1L<<1)
4463*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_OVERFLOW (1L<<4)
4464*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_WR_ERROR (1L<<5)
4465*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_RD_ERROR (1L<<6)
4466*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_IDB_CFG_ERROR (1L<<7)
4467*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_IDB_OVERFLOW (1L<<10)
4468*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_NO_BIN_ERROR (1L<<11)
4469*4882a593Smuzhiyun #define BNX2_MQ_COMMAND_NO_MAP_ERROR (1L<<12)
4470*4882a593Smuzhiyun
4471*4882a593Smuzhiyun #define BNX2_MQ_STATUS 0x00003c04
4472*4882a593Smuzhiyun #define BNX2_MQ_STATUS_CTX_ACCESS_STAT (1L<<16)
4473*4882a593Smuzhiyun #define BNX2_MQ_STATUS_CTX_ACCESS64_STAT (1L<<17)
4474*4882a593Smuzhiyun #define BNX2_MQ_STATUS_PCI_STALL_STAT (1L<<18)
4475*4882a593Smuzhiyun #define BNX2_MQ_STATUS_IDB_OFLOW_STAT (1L<<19)
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun #define BNX2_MQ_CONFIG 0x00003c08
4478*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_TX_HIGH_PRI (1L<<0)
4479*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_HALT_DIS (1L<<1)
4480*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_BIN_MQ_MODE (1L<<2)
4481*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_DIS_IDB_DROP (1L<<3)
4482*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE (0x7L<<4)
4483*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256 (0L<<4)
4484*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512 (1L<<4)
4485*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K (2L<<4)
4486*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K (3L<<4)
4487*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K (4L<<4)
4488*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_MAX_DEPTH (0x7fL<<8)
4489*4882a593Smuzhiyun #define BNX2_MQ_CONFIG_CUR_DEPTH (0x7fL<<20)
4490*4882a593Smuzhiyun
4491*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE1 0x00003c0c
4492*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE1_OFFSET (0x3fL<<2)
4493*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE1_CID (0x3fffL<<8)
4494*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE1_BYTE_MASK (0xfL<<24)
4495*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE1_KNL_MODE (1L<<28)
4496*4882a593Smuzhiyun
4497*4882a593Smuzhiyun #define BNX2_MQ_ENQUEUE2 0x00003c10
4498*4882a593Smuzhiyun #define BNX2_MQ_BAD_WR_ADDR 0x00003c14
4499*4882a593Smuzhiyun #define BNX2_MQ_BAD_RD_ADDR 0x00003c18
4500*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_WIND_START 0x00003c1c
4501*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_WIND_START_VALUE (0xfffffL<<12)
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun #define BNX2_MQ_KNL_WIND_END 0x00003c20
4504*4882a593Smuzhiyun #define BNX2_MQ_KNL_WIND_END_VALUE (0xffffffL<<8)
4505*4882a593Smuzhiyun
4506*4882a593Smuzhiyun #define BNX2_MQ_KNL_WRITE_MASK1 0x00003c24
4507*4882a593Smuzhiyun #define BNX2_MQ_KNL_TX_MASK1 0x00003c28
4508*4882a593Smuzhiyun #define BNX2_MQ_KNL_CMD_MASK1 0x00003c2c
4509*4882a593Smuzhiyun #define BNX2_MQ_KNL_COND_ENQUEUE_MASK1 0x00003c30
4510*4882a593Smuzhiyun #define BNX2_MQ_KNL_RX_V2P_MASK1 0x00003c34
4511*4882a593Smuzhiyun #define BNX2_MQ_KNL_WRITE_MASK2 0x00003c38
4512*4882a593Smuzhiyun #define BNX2_MQ_KNL_TX_MASK2 0x00003c3c
4513*4882a593Smuzhiyun #define BNX2_MQ_KNL_CMD_MASK2 0x00003c40
4514*4882a593Smuzhiyun #define BNX2_MQ_KNL_COND_ENQUEUE_MASK2 0x00003c44
4515*4882a593Smuzhiyun #define BNX2_MQ_KNL_RX_V2P_MASK2 0x00003c48
4516*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_WRITE_MASK1 0x00003c4c
4517*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_TX_MASK1 0x00003c50
4518*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_CMD_MASK1 0x00003c54
4519*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK1 0x00003c58
4520*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_RX_V2P_MASK1 0x00003c5c
4521*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_WRITE_MASK2 0x00003c60
4522*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_TX_MASK2 0x00003c64
4523*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_CMD_MASK2 0x00003c68
4524*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK2 0x00003c6c
4525*4882a593Smuzhiyun #define BNX2_MQ_KNL_BYP_RX_V2P_MASK2 0x00003c70
4526*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_ADDR 0x00003c74
4527*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_ADDR_VALUE (0x3fL<<0)
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA0 0x00003c78
4530*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA0_VALUE (0xffffffffL<<0)
4531*4882a593Smuzhiyun
4532*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA1 0x00003c7c
4533*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA1_VALUE (0xffffffffL<<0)
4534*4882a593Smuzhiyun
4535*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA2 0x00003c80
4536*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA2_VALUE (0x3fffffffL<<0)
4537*4882a593Smuzhiyun #define BNX2_MQ_MEM_WR_DATA2_VALUE_XI (0x7fffffffL<<0)
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_ADDR 0x00003c84
4540*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_ADDR_VALUE (0x3fL<<0)
4541*4882a593Smuzhiyun
4542*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA0 0x00003c88
4543*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA0_VALUE (0xffffffffL<<0)
4544*4882a593Smuzhiyun
4545*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA1 0x00003c8c
4546*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA1_VALUE (0xffffffffL<<0)
4547*4882a593Smuzhiyun
4548*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA2 0x00003c90
4549*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA2_VALUE (0x3fffffffL<<0)
4550*4882a593Smuzhiyun #define BNX2_MQ_MEM_RD_DATA2_VALUE_XI (0x7fffffffL<<0)
4551*4882a593Smuzhiyun
4552*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3 0x00003d2c
4553*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_MQ_OFFSET (0xffL<<0)
4554*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_SZ (0x3L<<8)
4555*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_CTX_OFFSET (0x2ffL<<10)
4556*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_BIN_OFFSET (0x7L<<23)
4557*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_ARM (0x3L<<26)
4558*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_ENA (0x1L<<31)
4559*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_3_DEFAULT 0x82004646
4560*4882a593Smuzhiyun
4561*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_5 0x00003d34
4562*4882a593Smuzhiyun #define BNX2_MQ_MAP_L2_5_ARM (0x3L<<26)
4563*4882a593Smuzhiyun
4564*4882a593Smuzhiyun /*
4565*4882a593Smuzhiyun * tsch_reg definition
4566*4882a593Smuzhiyun * offset: 0x4c00
4567*4882a593Smuzhiyun */
4568*4882a593Smuzhiyun #define BNX2_TSCH_TSS_CFG 0x00004c1c
4569*4882a593Smuzhiyun #define BNX2_TSCH_TSS_CFG_TSS_START_CID (0x7ffL<<8)
4570*4882a593Smuzhiyun #define BNX2_TSCH_TSS_CFG_NUM_OF_TSS_CON (0xfL<<24)
4571*4882a593Smuzhiyun
4572*4882a593Smuzhiyun
4573*4882a593Smuzhiyun
4574*4882a593Smuzhiyun /*
4575*4882a593Smuzhiyun * tbdr_reg definition
4576*4882a593Smuzhiyun * offset: 0x5000
4577*4882a593Smuzhiyun */
4578*4882a593Smuzhiyun #define BNX2_TBDR_COMMAND 0x00005000
4579*4882a593Smuzhiyun #define BNX2_TBDR_COMMAND_ENABLE (1L<<0)
4580*4882a593Smuzhiyun #define BNX2_TBDR_COMMAND_SOFT_RST (1L<<1)
4581*4882a593Smuzhiyun #define BNX2_TBDR_COMMAND_MSTR_ABORT (1L<<4)
4582*4882a593Smuzhiyun
4583*4882a593Smuzhiyun #define BNX2_TBDR_STATUS 0x00005004
4584*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_DMA_WAIT (1L<<0)
4585*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_FTQ_WAIT (1L<<1)
4586*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_FIFO_OVERFLOW (1L<<2)
4587*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_FIFO_UNDERFLOW (1L<<3)
4588*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_SEARCHMISS_ERROR (1L<<4)
4589*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_FTQ_ENTRY_CNT (1L<<5)
4590*4882a593Smuzhiyun #define BNX2_TBDR_STATUS_BURST_CNT (1L<<6)
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG 0x00005008
4593*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_MAX_BDS (0xffL<<0)
4594*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_SWAP_MODE (1L<<8)
4595*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PRIORITY (1L<<9)
4596*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS (1L<<10)
4597*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE (0xfL<<24)
4598*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_256 (0L<<24)
4599*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_512 (1L<<24)
4600*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_1K (2L<<24)
4601*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_2K (3L<<24)
4602*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_4K (4L<<24)
4603*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_8K (5L<<24)
4604*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_16K (6L<<24)
4605*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_32K (7L<<24)
4606*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_64K (8L<<24)
4607*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_128K (9L<<24)
4608*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_256K (10L<<24)
4609*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_512K (11L<<24)
4610*4882a593Smuzhiyun #define BNX2_TBDR_CONFIG_PAGE_SIZE_1M (12L<<24)
4611*4882a593Smuzhiyun
4612*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK 0x0000500c
4613*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
4614*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
4615*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
4616*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
4617*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
4618*4882a593Smuzhiyun #define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
4619*4882a593Smuzhiyun
4620*4882a593Smuzhiyun #define BNX2_TBDR_CKSUM_ERROR_STATUS 0x00005010
4621*4882a593Smuzhiyun #define BNX2_TBDR_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
4622*4882a593Smuzhiyun #define BNX2_TBDR_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
4623*4882a593Smuzhiyun
4624*4882a593Smuzhiyun #define BNX2_TBDR_TBDRQ 0x000053c0
4625*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD 0x000053f8
4626*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_OFFSET (0x3ffL<<0)
4627*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_WR_TOP (1L<<10)
4628*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_WR_TOP_0 (0L<<10)
4629*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_WR_TOP_1 (1L<<10)
4630*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_SFT_RESET (1L<<25)
4631*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_RD_DATA (1L<<26)
4632*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_ADD_INTERVEN (1L<<27)
4633*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_ADD_DATA (1L<<28)
4634*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_INTERVENE_CLR (1L<<29)
4635*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_POP (1L<<30)
4636*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CMD_BUSY (1L<<31)
4637*4882a593Smuzhiyun
4638*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL 0x000053fc
4639*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL_INTERVENE (1L<<0)
4640*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL_OVERFLOW (1L<<1)
4641*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL_FORCE_INTERVENE (1L<<2)
4642*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4643*4882a593Smuzhiyun #define BNX2_TBDR_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun
4646*4882a593Smuzhiyun /*
4647*4882a593Smuzhiyun * tbdc definition
4648*4882a593Smuzhiyun * offset: 0x5400
4649*4882a593Smuzhiyun */
4650*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND 0x5400
4651*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_CMD_ENABLED (1UL<<0)
4652*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_CMD_FLUSH (1UL<<1)
4653*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_CMD_SOFT_RST (1UL<<2)
4654*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_CMD_REG_ARB (1UL<<3)
4655*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_WRCHK_RANGE_ERROR (1UL<<4)
4656*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_WRCHK_ALL_ONES_ERROR (1UL<<5)
4657*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_WRCHK_ALL_ZEROS_ERROR (1UL<<6)
4658*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_WRCHK_ANY_ONES_ERROR (1UL<<7)
4659*4882a593Smuzhiyun #define BNX2_TBDC_COMMAND_WRCHK_ANY_ZEROS_ERROR (1UL<<8)
4660*4882a593Smuzhiyun
4661*4882a593Smuzhiyun #define BNX2_TBDC_STATUS 0x5404
4662*4882a593Smuzhiyun #define BNX2_TBDC_STATUS_FREE_CNT (0x3fUL<<0)
4663*4882a593Smuzhiyun
4664*4882a593Smuzhiyun #define BNX2_TBDC_BD_ADDR 0x5424
4665*4882a593Smuzhiyun
4666*4882a593Smuzhiyun #define BNX2_TBDC_BIDX 0x542c
4667*4882a593Smuzhiyun #define BNX2_TBDC_BDIDX_BDIDX (0xffffUL<<0)
4668*4882a593Smuzhiyun #define BNX2_TBDC_BDIDX_CMD (0xffUL<<24)
4669*4882a593Smuzhiyun
4670*4882a593Smuzhiyun #define BNX2_TBDC_CID 0x5430
4671*4882a593Smuzhiyun
4672*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE 0x5434
4673*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE (0x7UL<<0)
4674*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_SEARCH (0UL<<0)
4675*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_CACHE_WRITE (1UL<<0)
4676*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_INVALIDATE (2UL<<0)
4677*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_WRITE (4UL<<0)
4678*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ (5UL<<0)
4679*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_RAM_WRITE (6UL<<0)
4680*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_OPCODE_RAM_READ (7UL<<0)
4681*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_SMASK_BDIDX (1UL<<4)
4682*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_SMASK_CID (1UL<<5)
4683*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_SMASK_CMD (1UL<<6)
4684*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_WMT_FAILED (1UL<<7)
4685*4882a593Smuzhiyun #define BNX2_TBDC_CAM_OPCODE_CAM_VALIDS (0xffUL<<8)
4686*4882a593Smuzhiyun
4687*4882a593Smuzhiyun
4688*4882a593Smuzhiyun /*
4689*4882a593Smuzhiyun * tdma_reg definition
4690*4882a593Smuzhiyun * offset: 0x5c00
4691*4882a593Smuzhiyun */
4692*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND 0x00005c00
4693*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_ENABLED (1L<<0)
4694*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_MASTER_ABORT (1L<<4)
4695*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_CS16_ERR (1L<<5)
4696*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT (1L<<7)
4697*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_MASK_CS1 (1L<<20)
4698*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_MASK_CS2 (1L<<21)
4699*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_MASK_CS3 (1L<<22)
4700*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_MASK_CS4 (1L<<23)
4701*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_FORCE_ILOCK_CKERR (1L<<24)
4702*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_OFIFO_CLR (1L<<30)
4703*4882a593Smuzhiyun #define BNX2_TDMA_COMMAND_IFIFO_CLR (1L<<31)
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun #define BNX2_TDMA_STATUS 0x00005c04
4706*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_DMA_WAIT (1L<<0)
4707*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_PAYLOAD_WAIT (1L<<1)
4708*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_PATCH_FTQ_WAIT (1L<<2)
4709*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_LOCK_WAIT (1L<<3)
4710*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT (1L<<16)
4711*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_BURST_CNT (1L<<17)
4712*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_MAX_IFIFO_DEPTH (0x3fL<<20)
4713*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_OFIFO_OVERFLOW (1L<<30)
4714*4882a593Smuzhiyun #define BNX2_TDMA_STATUS_IFIFO_OVERFLOW (1L<<31)
4715*4882a593Smuzhiyun
4716*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG 0x00005c08
4717*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_ONE_DMA (1L<<0)
4718*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_ONE_RECORD (1L<<1)
4719*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN (0x3L<<2)
4720*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_0 (0L<<2)
4721*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_1 (1L<<2)
4722*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_2 (2L<<2)
4723*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_3 (3L<<2)
4724*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LIMIT_SZ (0xfL<<4)
4725*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LIMIT_SZ_64 (0L<<4)
4726*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LIMIT_SZ_128 (0x4L<<4)
4727*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LIMIT_SZ_256 (0x6L<<4)
4728*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LIMIT_SZ_512 (0x8L<<4)
4729*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LINE_SZ (0xfL<<8)
4730*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LINE_SZ_64 (0L<<8)
4731*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LINE_SZ_128 (4L<<8)
4732*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LINE_SZ_256 (6L<<8)
4733*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LINE_SZ_512 (8L<<8)
4734*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_ALIGN_ENA (1L<<15)
4735*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_CHK_L2_BD (1L<<16)
4736*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_CMPL_ENTRY (1L<<17)
4737*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_OFIFO_CMP (1L<<19)
4738*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_OFIFO_CMP_3 (0L<<19)
4739*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_OFIFO_CMP_2 (1L<<19)
4740*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_FIFO_CMP (0xfL<<20)
4741*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_XI (0x7L<<20)
4742*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_0_XI (0L<<20)
4743*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_4_XI (1L<<20)
4744*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_8_XI (2L<<20)
4745*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_16_XI (3L<<20)
4746*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_32_XI (4L<<20)
4747*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_64_XI (5L<<20)
4748*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_FIFO_CMP_EN_XI (1L<<23)
4749*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_XI (0x7L<<24)
4750*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_512_XI (0L<<24)
4751*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_1024_XI (1L<<24)
4752*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_2048_XI (2L<<24)
4753*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_4096_XI (3L<<24)
4754*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_8192_XI (4L<<24)
4755*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_BYTES_OST_16384_XI (5L<<24)
4756*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_HC_BYPASS_XI (1L<<27)
4757*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_XI (0x7L<<28)
4758*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_128_XI (0L<<28)
4759*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_256_XI (1L<<28)
4760*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_512_XI (2L<<28)
4761*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_1024_XI (3L<<28)
4762*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_2048_XI (4L<<28)
4763*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_4096_XI (5L<<28)
4764*4882a593Smuzhiyun #define BNX2_TDMA_CONFIG_LCL_MRRS_EN_XI (1L<<31)
4765*4882a593Smuzhiyun
4766*4882a593Smuzhiyun #define BNX2_TDMA_PAYLOAD_PROD 0x00005c0c
4767*4882a593Smuzhiyun #define BNX2_TDMA_PAYLOAD_PROD_VALUE (0x1fffL<<3)
4768*4882a593Smuzhiyun
4769*4882a593Smuzhiyun #define BNX2_TDMA_DBG_WATCHDOG 0x00005c10
4770*4882a593Smuzhiyun #define BNX2_TDMA_DBG_TRIGGER 0x00005c14
4771*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM 0x00005c80
4772*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_BD_INVLD (1L<<0)
4773*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_PUSH (0xfL<<4)
4774*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_ARB_TBDC (0x3L<<8)
4775*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_ARB_CTX (1L<<12)
4776*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_DR_INTF (1L<<16)
4777*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_DMAD (0x7L<<20)
4778*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_FSM_BD (0xfL<<24)
4779*4882a593Smuzhiyun
4780*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_STATUS 0x00005c84
4781*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY (0x3L<<0)
4782*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY (0x3L<<4)
4783*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY (0x3L<<8)
4784*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_STATUS_IFTQ_ENUM (0xfL<<12)
4785*4882a593Smuzhiyun
4786*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM 0x00005c88
4787*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM_L2_COMP (0x3L<<0)
4788*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM_TPATQ (0x7L<<4)
4789*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM_TPBUF (0x3L<<8)
4790*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM_DR_BUF (0x7L<<12)
4791*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_FSM_DMAD (0x7L<<16)
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS 0x00005c8c
4794*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS_HOLE_PHASE (0x7L<<0)
4795*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS_DATA_AVAIL (0x3L<<4)
4796*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS_SHIFT_ADDR (0x7L<<8)
4797*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR (0xfL<<12)
4798*4882a593Smuzhiyun #define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT (0x7L<<16)
4799*4882a593Smuzhiyun
4800*4882a593Smuzhiyun #define BNX2_TDMA_PUSH_FSM 0x00005c90
4801*4882a593Smuzhiyun #define BNX2_TDMA_BD_IF_DEBUG 0x00005c94
4802*4882a593Smuzhiyun #define BNX2_TDMA_DMAD_IF_DEBUG 0x00005c98
4803*4882a593Smuzhiyun #define BNX2_TDMA_CTX_IF_DEBUG 0x00005c9c
4804*4882a593Smuzhiyun #define BNX2_TDMA_TPBUF_IF_DEBUG 0x00005ca0
4805*4882a593Smuzhiyun #define BNX2_TDMA_DR_IF_DEBUG 0x00005ca4
4806*4882a593Smuzhiyun #define BNX2_TDMA_TPATQ_IF_DEBUG 0x00005ca8
4807*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_ILOCK_CKSUM 0x00005cac
4808*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_ILOCK_CKSUM_CALCULATED (0xffffL<<0)
4809*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_ILOCK_CKSUM_EXPECTED (0xffffL<<16)
4810*4882a593Smuzhiyun
4811*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_PCIE_CKSUM 0x00005cb0
4812*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_PCIE_CKSUM_CALCULATED (0xffffL<<0)
4813*4882a593Smuzhiyun #define BNX2_TDMA_TDMA_PCIE_CKSUM_EXPECTED (0xffffL<<16)
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun #define BNX2_TDMA_TDMAQ 0x00005fc0
4816*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD 0x00005ff8
4817*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_OFFSET (0x3ffL<<0)
4818*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_WR_TOP (1L<<10)
4819*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_WR_TOP_0 (0L<<10)
4820*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_WR_TOP_1 (1L<<10)
4821*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_SFT_RESET (1L<<25)
4822*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_RD_DATA (1L<<26)
4823*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_ADD_INTERVEN (1L<<27)
4824*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_ADD_DATA (1L<<28)
4825*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_INTERVENE_CLR (1L<<29)
4826*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_POP (1L<<30)
4827*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CMD_BUSY (1L<<31)
4828*4882a593Smuzhiyun
4829*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL 0x00005ffc
4830*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL_INTERVENE (1L<<0)
4831*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL_OVERFLOW (1L<<1)
4832*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL_FORCE_INTERVENE (1L<<2)
4833*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4834*4882a593Smuzhiyun #define BNX2_TDMA_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun
4837*4882a593Smuzhiyun
4838*4882a593Smuzhiyun /*
4839*4882a593Smuzhiyun * hc_reg definition
4840*4882a593Smuzhiyun * offset: 0x6800
4841*4882a593Smuzhiyun */
4842*4882a593Smuzhiyun #define BNX2_HC_COMMAND 0x00006800
4843*4882a593Smuzhiyun #define BNX2_HC_COMMAND_ENABLE (1L<<0)
4844*4882a593Smuzhiyun #define BNX2_HC_COMMAND_SKIP_ABORT (1L<<4)
4845*4882a593Smuzhiyun #define BNX2_HC_COMMAND_COAL_NOW (1L<<16)
4846*4882a593Smuzhiyun #define BNX2_HC_COMMAND_COAL_NOW_WO_INT (1L<<17)
4847*4882a593Smuzhiyun #define BNX2_HC_COMMAND_STATS_NOW (1L<<18)
4848*4882a593Smuzhiyun #define BNX2_HC_COMMAND_FORCE_INT (0x3L<<19)
4849*4882a593Smuzhiyun #define BNX2_HC_COMMAND_FORCE_INT_NULL (0L<<19)
4850*4882a593Smuzhiyun #define BNX2_HC_COMMAND_FORCE_INT_HIGH (1L<<19)
4851*4882a593Smuzhiyun #define BNX2_HC_COMMAND_FORCE_INT_LOW (2L<<19)
4852*4882a593Smuzhiyun #define BNX2_HC_COMMAND_FORCE_INT_FREE (3L<<19)
4853*4882a593Smuzhiyun #define BNX2_HC_COMMAND_CLR_STAT_NOW (1L<<21)
4854*4882a593Smuzhiyun #define BNX2_HC_COMMAND_MAIN_PWR_INT (1L<<22)
4855*4882a593Smuzhiyun #define BNX2_HC_COMMAND_COAL_ON_NEXT_EVENT (1L<<27)
4856*4882a593Smuzhiyun
4857*4882a593Smuzhiyun #define BNX2_HC_STATUS 0x00006804
4858*4882a593Smuzhiyun #define BNX2_HC_STATUS_MASTER_ABORT (1L<<0)
4859*4882a593Smuzhiyun #define BNX2_HC_STATUS_PARITY_ERROR_STATE (1L<<1)
4860*4882a593Smuzhiyun #define BNX2_HC_STATUS_PCI_CLK_CNT_STAT (1L<<16)
4861*4882a593Smuzhiyun #define BNX2_HC_STATUS_CORE_CLK_CNT_STAT (1L<<17)
4862*4882a593Smuzhiyun #define BNX2_HC_STATUS_NUM_STATUS_BLOCKS_STAT (1L<<18)
4863*4882a593Smuzhiyun #define BNX2_HC_STATUS_NUM_INT_GEN_STAT (1L<<19)
4864*4882a593Smuzhiyun #define BNX2_HC_STATUS_NUM_INT_MBOX_WR_STAT (1L<<20)
4865*4882a593Smuzhiyun #define BNX2_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT (1L<<23)
4866*4882a593Smuzhiyun #define BNX2_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT (1L<<24)
4867*4882a593Smuzhiyun #define BNX2_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT (1L<<25)
4868*4882a593Smuzhiyun
4869*4882a593Smuzhiyun #define BNX2_HC_CONFIG 0x00006808
4870*4882a593Smuzhiyun #define BNX2_HC_CONFIG_COLLECT_STATS (1L<<0)
4871*4882a593Smuzhiyun #define BNX2_HC_CONFIG_RX_TMR_MODE (1L<<1)
4872*4882a593Smuzhiyun #define BNX2_HC_CONFIG_TX_TMR_MODE (1L<<2)
4873*4882a593Smuzhiyun #define BNX2_HC_CONFIG_COM_TMR_MODE (1L<<3)
4874*4882a593Smuzhiyun #define BNX2_HC_CONFIG_CMD_TMR_MODE (1L<<4)
4875*4882a593Smuzhiyun #define BNX2_HC_CONFIG_STATISTIC_PRIORITY (1L<<5)
4876*4882a593Smuzhiyun #define BNX2_HC_CONFIG_STATUS_PRIORITY (1L<<6)
4877*4882a593Smuzhiyun #define BNX2_HC_CONFIG_STAT_MEM_ADDR (0xffL<<8)
4878*4882a593Smuzhiyun #define BNX2_HC_CONFIG_PER_MODE (1L<<16)
4879*4882a593Smuzhiyun #define BNX2_HC_CONFIG_ONE_SHOT (1L<<17)
4880*4882a593Smuzhiyun #define BNX2_HC_CONFIG_USE_INT_PARAM (1L<<18)
4881*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SET_MASK_AT_RD (1L<<19)
4882*4882a593Smuzhiyun #define BNX2_HC_CONFIG_PER_COLLECT_LIMIT (0xfL<<20)
4883*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC (0x7L<<24)
4884*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_64B (0L<<24)
4885*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_128B (1L<<24)
4886*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_256B (2L<<24)
4887*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_512B (3L<<24)
4888*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_1024B (4L<<24)
4889*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_2048B (5L<<24)
4890*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_4096B (6L<<24)
4891*4882a593Smuzhiyun #define BNX2_HC_CONFIG_SB_ADDR_INC_8192B (7L<<24)
4892*4882a593Smuzhiyun #define BNX2_HC_CONFIG_GEN_STAT_AVG_INTR (1L<<29)
4893*4882a593Smuzhiyun #define BNX2_HC_CONFIG_UNMASK_ALL (1L<<30)
4894*4882a593Smuzhiyun #define BNX2_HC_CONFIG_TX_SEL (1L<<31)
4895*4882a593Smuzhiyun
4896*4882a593Smuzhiyun #define BNX2_HC_ATTN_BITS_ENABLE 0x0000680c
4897*4882a593Smuzhiyun #define BNX2_HC_STATUS_ADDR_L 0x00006810
4898*4882a593Smuzhiyun #define BNX2_HC_STATUS_ADDR_H 0x00006814
4899*4882a593Smuzhiyun #define BNX2_HC_STATISTICS_ADDR_L 0x00006818
4900*4882a593Smuzhiyun #define BNX2_HC_STATISTICS_ADDR_H 0x0000681c
4901*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP 0x00006820
4902*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
4903*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_INT (0xffL<<16)
4904*4882a593Smuzhiyun
4905*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP 0x00006824
4906*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_VALUE (0xffL<<0)
4907*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_INT (0xffL<<16)
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP 0x00006828
4910*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
4911*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_INT (0xffL<<16)
4912*4882a593Smuzhiyun
4913*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS 0x0000682c
4914*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_VALUE (0x3ffL<<0)
4915*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_INT (0x3ffL<<16)
4916*4882a593Smuzhiyun
4917*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS 0x00006830
4918*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_VALUE (0x3ffL<<0)
4919*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_INT (0x3ffL<<16)
4920*4882a593Smuzhiyun
4921*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS 0x00006834
4922*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_VALUE (0x3ffL<<0)
4923*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_INT (0x3ffL<<16)
4924*4882a593Smuzhiyun
4925*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS 0x00006838
4926*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_VALUE (0x3ffL<<0)
4927*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_INT (0x3ffL<<16)
4928*4882a593Smuzhiyun
4929*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS 0x0000683c
4930*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS (0xffffL<<0)
4931*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS (0xffffL<<16)
4932*4882a593Smuzhiyun
4933*4882a593Smuzhiyun #define BNX2_HC_STAT_COLLECT_TICKS 0x00006840
4934*4882a593Smuzhiyun #define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS (0xffL<<4)
4935*4882a593Smuzhiyun
4936*4882a593Smuzhiyun #define BNX2_HC_STATS_TICKS 0x00006844
4937*4882a593Smuzhiyun #define BNX2_HC_STATS_TICKS_HC_STAT_TICKS (0xffffL<<8)
4938*4882a593Smuzhiyun
4939*4882a593Smuzhiyun #define BNX2_HC_STATS_INTERRUPT_STATUS 0x00006848
4940*4882a593Smuzhiyun #define BNX2_HC_STATS_INTERRUPT_STATUS_SB_STATUS (0x1ffL<<0)
4941*4882a593Smuzhiyun #define BNX2_HC_STATS_INTERRUPT_STATUS_INT_STATUS (0x1ffL<<16)
4942*4882a593Smuzhiyun
4943*4882a593Smuzhiyun #define BNX2_HC_STAT_MEM_DATA 0x0000684c
4944*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0 0x00006850
4945*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0 (0x7fL<<0)
4946*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0 (0L<<0)
4947*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1 (1L<<0)
4948*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2 (2L<<0)
4949*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3 (3L<<0)
4950*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4 (4L<<0)
4951*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5 (5L<<0)
4952*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6 (6L<<0)
4953*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7 (7L<<0)
4954*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8 (8L<<0)
4955*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9 (9L<<0)
4956*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10 (10L<<0)
4957*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11 (11L<<0)
4958*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0 (12L<<0)
4959*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1 (13L<<0)
4960*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2 (14L<<0)
4961*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3 (15L<<0)
4962*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4 (16L<<0)
4963*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5 (17L<<0)
4964*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6 (18L<<0)
4965*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7 (19L<<0)
4966*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0 (20L<<0)
4967*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1 (21L<<0)
4968*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2 (22L<<0)
4969*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3 (23L<<0)
4970*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4 (24L<<0)
4971*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5 (25L<<0)
4972*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6 (26L<<0)
4973*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7 (27L<<0)
4974*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8 (28L<<0)
4975*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9 (29L<<0)
4976*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10 (30L<<0)
4977*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11 (31L<<0)
4978*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0 (32L<<0)
4979*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1 (33L<<0)
4980*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2 (34L<<0)
4981*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3 (35L<<0)
4982*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0 (36L<<0)
4983*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1 (37L<<0)
4984*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2 (38L<<0)
4985*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3 (39L<<0)
4986*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4 (40L<<0)
4987*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5 (41L<<0)
4988*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6 (42L<<0)
4989*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7 (43L<<0)
4990*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0 (44L<<0)
4991*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1 (45L<<0)
4992*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2 (46L<<0)
4993*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3 (47L<<0)
4994*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4 (48L<<0)
4995*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5 (49L<<0)
4996*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6 (50L<<0)
4997*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7 (51L<<0)
4998*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT (52L<<0)
4999*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT (53L<<0)
5000*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS (54L<<0)
5001*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN (55L<<0)
5002*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR (56L<<0)
5003*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK (59L<<0)
5004*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK (60L<<0)
5005*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK (61L<<0)
5006*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT (62L<<0)
5007*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT (63L<<0)
5008*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT (64L<<0)
5009*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT (65L<<0)
5010*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT (66L<<0)
5011*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT (67L<<0)
5012*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT (68L<<0)
5013*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT (69L<<0)
5014*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT (70L<<0)
5015*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT (71L<<0)
5016*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT (72L<<0)
5017*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT (73L<<0)
5018*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT (74L<<0)
5019*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT (75L<<0)
5020*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT (76L<<0)
5021*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT (77L<<0)
5022*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT (78L<<0)
5023*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT (79L<<0)
5024*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT (80L<<0)
5025*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT (81L<<0)
5026*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT (82L<<0)
5027*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT (83L<<0)
5028*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT (84L<<0)
5029*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT (85L<<0)
5030*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT (86L<<0)
5031*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT (87L<<0)
5032*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT (88L<<0)
5033*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT (89L<<0)
5034*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT (90L<<0)
5035*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT (91L<<0)
5036*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT (92L<<0)
5037*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT (93L<<0)
5038*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT (94L<<0)
5039*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64 (95L<<0)
5040*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64 (96L<<0)
5041*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS (97L<<0)
5042*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS (98L<<0)
5043*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT (99L<<0)
5044*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT (100L<<0)
5045*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT (101L<<0)
5046*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT (102L<<0)
5047*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT (103L<<0)
5048*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT (104L<<0)
5049*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT (105L<<0)
5050*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT (106L<<0)
5051*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT (107L<<0)
5052*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT (108L<<0)
5053*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT (109L<<0)
5054*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT (110L<<0)
5055*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT (111L<<0)
5056*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT (112L<<0)
5057*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT (113L<<0)
5058*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT (114L<<0)
5059*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0 (115L<<0)
5060*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1 (116L<<0)
5061*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2 (117L<<0)
5062*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3 (118L<<0)
5063*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4 (119L<<0)
5064*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5 (120L<<0)
5065*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS (121L<<0)
5066*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS (122L<<0)
5067*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT (127L<<0)
5068*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1 (0x7fL<<8)
5069*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2 (0x7fL<<16)
5070*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3 (0x7fL<<24)
5071*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI (0xffL<<0)
5072*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI (52L<<0)
5073*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI (57L<<0)
5074*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI (58L<<0)
5075*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI (85L<<0)
5076*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI (86L<<0)
5077*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI (87L<<0)
5078*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI (88L<<0)
5079*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI (89L<<0)
5080*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI (90L<<0)
5081*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI (91L<<0)
5082*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI (92L<<0)
5083*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI (93L<<0)
5084*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI (94L<<0)
5085*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI (123L<<0)
5086*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI (124L<<0)
5087*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI (125L<<0)
5088*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI (126L<<0)
5089*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI (128L<<0)
5090*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI (129L<<0)
5091*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI (130L<<0)
5092*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI (131L<<0)
5093*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI (132L<<0)
5094*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI (133L<<0)
5095*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI (134L<<0)
5096*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI (135L<<0)
5097*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI (136L<<0)
5098*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI (137L<<0)
5099*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI (138L<<0)
5100*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI (139L<<0)
5101*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI (140L<<0)
5102*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI (141L<<0)
5103*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI (142L<<0)
5104*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI (143L<<0)
5105*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI (144L<<0)
5106*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI (145L<<0)
5107*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI (146L<<0)
5108*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI (147L<<0)
5109*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI (148L<<0)
5110*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI (149L<<0)
5111*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI (150L<<0)
5112*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI (151L<<0)
5113*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI (152L<<0)
5114*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI (153L<<0)
5115*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI (154L<<0)
5116*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI (155L<<0)
5117*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI (156L<<0)
5118*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI (157L<<0)
5119*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI (158L<<0)
5120*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI (159L<<0)
5121*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI (160L<<0)
5122*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI (161L<<0)
5123*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI (162L<<0)
5124*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI (163L<<0)
5125*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI (164L<<0)
5126*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI (165L<<0)
5127*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI (166L<<0)
5128*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI (167L<<0)
5129*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI (168L<<0)
5130*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI (169L<<0)
5131*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI (170L<<0)
5132*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI (171L<<0)
5133*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI (172L<<0)
5134*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI (173L<<0)
5135*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI (174L<<0)
5136*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI (175L<<0)
5137*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI (176L<<0)
5138*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI (177L<<0)
5139*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI (178L<<0)
5140*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI (0xffL<<8)
5141*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI (0xffL<<16)
5142*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI (0xffL<<24)
5143*4882a593Smuzhiyun
5144*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1 0x00006854
5145*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4 (0x7fL<<0)
5146*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5 (0x7fL<<8)
5147*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6 (0x7fL<<16)
5148*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7 (0x7fL<<24)
5149*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI (0xffL<<0)
5150*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI (0xffL<<8)
5151*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI (0xffL<<16)
5152*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI (0xffL<<24)
5153*4882a593Smuzhiyun
5154*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2 0x00006858
5155*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8 (0x7fL<<0)
5156*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9 (0x7fL<<8)
5157*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10 (0x7fL<<16)
5158*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11 (0x7fL<<24)
5159*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI (0xffL<<0)
5160*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI (0xffL<<8)
5161*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI (0xffL<<16)
5162*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI (0xffL<<24)
5163*4882a593Smuzhiyun
5164*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3 0x0000685c
5165*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12 (0x7fL<<0)
5166*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13 (0x7fL<<8)
5167*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14 (0x7fL<<16)
5168*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15 (0x7fL<<24)
5169*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI (0xffL<<0)
5170*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI (0xffL<<8)
5171*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI (0xffL<<16)
5172*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI (0xffL<<24)
5173*4882a593Smuzhiyun
5174*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT0 0x00006888
5175*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT1 0x0000688c
5176*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT2 0x00006890
5177*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT3 0x00006894
5178*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT4 0x00006898
5179*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT5 0x0000689c
5180*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT6 0x000068a0
5181*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT7 0x000068a4
5182*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT8 0x000068a8
5183*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT9 0x000068ac
5184*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT10 0x000068b0
5185*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT11 0x000068b4
5186*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT12 0x000068b8
5187*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT13 0x000068bc
5188*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT14 0x000068c0
5189*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT15 0x000068c4
5190*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC0 0x000068c8
5191*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC1 0x000068cc
5192*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC2 0x000068d0
5193*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC3 0x000068d4
5194*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC4 0x000068d8
5195*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC5 0x000068dc
5196*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC6 0x000068e0
5197*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC7 0x000068e4
5198*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC8 0x000068e8
5199*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC9 0x000068ec
5200*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC10 0x000068f0
5201*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC11 0x000068f4
5202*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC12 0x000068f8
5203*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC13 0x000068fc
5204*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC14 0x00006900
5205*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC15 0x00006904
5206*4882a593Smuzhiyun #define BNX2_HC_STAT_GEN_STAT_AC 0x000068c8
5207*4882a593Smuzhiyun #define BNX2_HC_VIS 0x00006908
5208*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE (0xfL<<0)
5209*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE (0L<<0)
5210*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_START (1L<<0)
5211*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_REQUEST (2L<<0)
5212*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE64 (3L<<0)
5213*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE32 (4L<<0)
5214*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE (5L<<0)
5215*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_DMA (6L<<0)
5216*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL (7L<<0)
5217*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_LOW (8L<<0)
5218*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_HIGH (9L<<0)
5219*4882a593Smuzhiyun #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_DATA (10L<<0)
5220*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE (0xfL<<8)
5221*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_IDLE (0L<<8)
5222*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_PARAM (1L<<8)
5223*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_DMA (2L<<8)
5224*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP (3L<<8)
5225*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_COMP (4L<<8)
5226*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM (5L<<8)
5227*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA (6L<<8)
5228*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1 (7L<<8)
5229*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2 (8L<<8)
5230*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_WAIT (9L<<8)
5231*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_STAT_STATE_ABORT (15L<<8)
5232*4882a593Smuzhiyun #define BNX2_HC_VIS_DMA_MSI_STATE (0x7L<<12)
5233*4882a593Smuzhiyun #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE (0x3L<<15)
5234*4882a593Smuzhiyun #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE (0L<<15)
5235*4882a593Smuzhiyun #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT (1L<<15)
5236*4882a593Smuzhiyun #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_START (2L<<15)
5237*4882a593Smuzhiyun
5238*4882a593Smuzhiyun #define BNX2_HC_VIS_1 0x0000690c
5239*4882a593Smuzhiyun #define BNX2_HC_VIS_1_HW_INTACK_STATE (1L<<4)
5240*4882a593Smuzhiyun #define BNX2_HC_VIS_1_HW_INTACK_STATE_IDLE (0L<<4)
5241*4882a593Smuzhiyun #define BNX2_HC_VIS_1_HW_INTACK_STATE_COUNT (1L<<4)
5242*4882a593Smuzhiyun #define BNX2_HC_VIS_1_SW_INTACK_STATE (1L<<5)
5243*4882a593Smuzhiyun #define BNX2_HC_VIS_1_SW_INTACK_STATE_IDLE (0L<<5)
5244*4882a593Smuzhiyun #define BNX2_HC_VIS_1_SW_INTACK_STATE_COUNT (1L<<5)
5245*4882a593Smuzhiyun #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE (1L<<6)
5246*4882a593Smuzhiyun #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE (0L<<6)
5247*4882a593Smuzhiyun #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT (1L<<6)
5248*4882a593Smuzhiyun #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE (1L<<7)
5249*4882a593Smuzhiyun #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE (0L<<7)
5250*4882a593Smuzhiyun #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT (1L<<7)
5251*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE (0xfL<<17)
5252*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_IDLE (0L<<17)
5253*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_DMA (1L<<17)
5254*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE (2L<<17)
5255*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN (3L<<17)
5256*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_WAIT (4L<<17)
5257*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE (5L<<17)
5258*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN (6L<<17)
5259*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT (7L<<17)
5260*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE (0x3L<<21)
5261*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL (0L<<21)
5262*4882a593Smuzhiyun #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR (1L<<21)
5263*4882a593Smuzhiyun #define BNX2_HC_VIS_1_INT_GEN_STATE (1L<<23)
5264*4882a593Smuzhiyun #define BNX2_HC_VIS_1_INT_GEN_STATE_DLE (0L<<23)
5265*4882a593Smuzhiyun #define BNX2_HC_VIS_1_INT_GEN_STATE_NTERRUPT (1L<<23)
5266*4882a593Smuzhiyun #define BNX2_HC_VIS_1_STAT_CHAN_ID (0x7L<<24)
5267*4882a593Smuzhiyun #define BNX2_HC_VIS_1_INT_B (1L<<27)
5268*4882a593Smuzhiyun
5269*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK 0x00006910
5270*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5271*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5272*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5273*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5274*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5275*4882a593Smuzhiyun #define BNX2_HC_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5276*4882a593Smuzhiyun
5277*4882a593Smuzhiyun #define BNX2_HC_COALESCE_NOW 0x00006914
5278*4882a593Smuzhiyun #define BNX2_HC_COALESCE_NOW_COAL_NOW (0x1ffL<<1)
5279*4882a593Smuzhiyun #define BNX2_HC_COALESCE_NOW_COAL_NOW_WO_INT (0x1ffL<<11)
5280*4882a593Smuzhiyun #define BNX2_HC_COALESCE_NOW_COAL_ON_NXT_EVENT (0x1ffL<<21)
5281*4882a593Smuzhiyun
5282*4882a593Smuzhiyun #define BNX2_HC_MSIX_BIT_VECTOR 0x00006918
5283*4882a593Smuzhiyun #define BNX2_HC_MSIX_BIT_VECTOR_VAL (0x1ffL<<0)
5284*4882a593Smuzhiyun
5285*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1 0x00006a00
5286*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_RX_TMR_MODE (1L<<1)
5287*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_TX_TMR_MODE (1L<<2)
5288*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_COM_TMR_MODE (1L<<3)
5289*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_CMD_TMR_MODE (1L<<4)
5290*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_PER_MODE (1L<<16)
5291*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_ONE_SHOT (1L<<17)
5292*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_USE_INT_PARAM (1L<<18)
5293*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_1_PER_COLLECT_LIMIT (0xfL<<20)
5294*4882a593Smuzhiyun
5295*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_1 0x00006a04
5296*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0)
5297*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_1_INT (0xffL<<16)
5298*4882a593Smuzhiyun
5299*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_1 0x00006a08
5300*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_1_VALUE (0xffL<<0)
5301*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_1_INT (0xffL<<16)
5302*4882a593Smuzhiyun
5303*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_1 0x00006a0c
5304*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0)
5305*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_1_INT (0xffL<<16)
5306*4882a593Smuzhiyun
5307*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_1 0x00006a10
5308*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_1_VALUE (0x3ffL<<0)
5309*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_1_INT (0x3ffL<<16)
5310*4882a593Smuzhiyun
5311*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_1 0x00006a14
5312*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_1_VALUE (0x3ffL<<0)
5313*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_1_INT (0x3ffL<<16)
5314*4882a593Smuzhiyun
5315*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_1 0x00006a18
5316*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_1_VALUE (0x3ffL<<0)
5317*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_1_INT (0x3ffL<<16)
5318*4882a593Smuzhiyun
5319*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_1 0x00006a1c
5320*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_1_VALUE (0x3ffL<<0)
5321*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_1_INT (0x3ffL<<16)
5322*4882a593Smuzhiyun
5323*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_1 0x00006a20
5324*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS (0xffffL<<0)
5325*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5326*4882a593Smuzhiyun
5327*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2 0x00006a24
5328*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_RX_TMR_MODE (1L<<1)
5329*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_TX_TMR_MODE (1L<<2)
5330*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_COM_TMR_MODE (1L<<3)
5331*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_CMD_TMR_MODE (1L<<4)
5332*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_PER_MODE (1L<<16)
5333*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_ONE_SHOT (1L<<17)
5334*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_USE_INT_PARAM (1L<<18)
5335*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_2_PER_COLLECT_LIMIT (0xfL<<20)
5336*4882a593Smuzhiyun
5337*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_2 0x00006a28
5338*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0)
5339*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_2_INT (0xffL<<16)
5340*4882a593Smuzhiyun
5341*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_2 0x00006a2c
5342*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_2_VALUE (0xffL<<0)
5343*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_2_INT (0xffL<<16)
5344*4882a593Smuzhiyun
5345*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_2 0x00006a30
5346*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0)
5347*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_2_INT (0xffL<<16)
5348*4882a593Smuzhiyun
5349*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_2 0x00006a34
5350*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_2_VALUE (0x3ffL<<0)
5351*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_2_INT (0x3ffL<<16)
5352*4882a593Smuzhiyun
5353*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_2 0x00006a38
5354*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_2_VALUE (0x3ffL<<0)
5355*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_2_INT (0x3ffL<<16)
5356*4882a593Smuzhiyun
5357*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_2 0x00006a3c
5358*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_2_VALUE (0x3ffL<<0)
5359*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_2_INT (0x3ffL<<16)
5360*4882a593Smuzhiyun
5361*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_2 0x00006a40
5362*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_2_VALUE (0x3ffL<<0)
5363*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_2_INT (0x3ffL<<16)
5364*4882a593Smuzhiyun
5365*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_2 0x00006a44
5366*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS (0xffffL<<0)
5367*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5368*4882a593Smuzhiyun
5369*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3 0x00006a48
5370*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_RX_TMR_MODE (1L<<1)
5371*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_TX_TMR_MODE (1L<<2)
5372*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_COM_TMR_MODE (1L<<3)
5373*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_CMD_TMR_MODE (1L<<4)
5374*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_PER_MODE (1L<<16)
5375*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_ONE_SHOT (1L<<17)
5376*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_USE_INT_PARAM (1L<<18)
5377*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_3_PER_COLLECT_LIMIT (0xfL<<20)
5378*4882a593Smuzhiyun
5379*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_3 0x00006a4c
5380*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0)
5381*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_3_INT (0xffL<<16)
5382*4882a593Smuzhiyun
5383*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_3 0x00006a50
5384*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_3_VALUE (0xffL<<0)
5385*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_3_INT (0xffL<<16)
5386*4882a593Smuzhiyun
5387*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_3 0x00006a54
5388*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0)
5389*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_3_INT (0xffL<<16)
5390*4882a593Smuzhiyun
5391*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_3 0x00006a58
5392*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_3_VALUE (0x3ffL<<0)
5393*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_3_INT (0x3ffL<<16)
5394*4882a593Smuzhiyun
5395*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_3 0x00006a5c
5396*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_3_VALUE (0x3ffL<<0)
5397*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_3_INT (0x3ffL<<16)
5398*4882a593Smuzhiyun
5399*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_3 0x00006a60
5400*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_3_VALUE (0x3ffL<<0)
5401*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_3_INT (0x3ffL<<16)
5402*4882a593Smuzhiyun
5403*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_3 0x00006a64
5404*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_3_VALUE (0x3ffL<<0)
5405*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_3_INT (0x3ffL<<16)
5406*4882a593Smuzhiyun
5407*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_3 0x00006a68
5408*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS (0xffffL<<0)
5409*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5410*4882a593Smuzhiyun
5411*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4 0x00006a6c
5412*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_RX_TMR_MODE (1L<<1)
5413*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_TX_TMR_MODE (1L<<2)
5414*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_COM_TMR_MODE (1L<<3)
5415*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_CMD_TMR_MODE (1L<<4)
5416*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_PER_MODE (1L<<16)
5417*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_ONE_SHOT (1L<<17)
5418*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_USE_INT_PARAM (1L<<18)
5419*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_4_PER_COLLECT_LIMIT (0xfL<<20)
5420*4882a593Smuzhiyun
5421*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_4 0x00006a70
5422*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0)
5423*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_4_INT (0xffL<<16)
5424*4882a593Smuzhiyun
5425*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_4 0x00006a74
5426*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_4_VALUE (0xffL<<0)
5427*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_4_INT (0xffL<<16)
5428*4882a593Smuzhiyun
5429*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_4 0x00006a78
5430*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0)
5431*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_4_INT (0xffL<<16)
5432*4882a593Smuzhiyun
5433*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_4 0x00006a7c
5434*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_4_VALUE (0x3ffL<<0)
5435*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_4_INT (0x3ffL<<16)
5436*4882a593Smuzhiyun
5437*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_4 0x00006a80
5438*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_4_VALUE (0x3ffL<<0)
5439*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_4_INT (0x3ffL<<16)
5440*4882a593Smuzhiyun
5441*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_4 0x00006a84
5442*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_4_VALUE (0x3ffL<<0)
5443*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_4_INT (0x3ffL<<16)
5444*4882a593Smuzhiyun
5445*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_4 0x00006a88
5446*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_4_VALUE (0x3ffL<<0)
5447*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_4_INT (0x3ffL<<16)
5448*4882a593Smuzhiyun
5449*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_4 0x00006a8c
5450*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS (0xffffL<<0)
5451*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5452*4882a593Smuzhiyun
5453*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5 0x00006a90
5454*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_RX_TMR_MODE (1L<<1)
5455*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_TX_TMR_MODE (1L<<2)
5456*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_COM_TMR_MODE (1L<<3)
5457*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_CMD_TMR_MODE (1L<<4)
5458*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_PER_MODE (1L<<16)
5459*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_ONE_SHOT (1L<<17)
5460*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_USE_INT_PARAM (1L<<18)
5461*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_5_PER_COLLECT_LIMIT (0xfL<<20)
5462*4882a593Smuzhiyun
5463*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_5 0x00006a94
5464*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0)
5465*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_5_INT (0xffL<<16)
5466*4882a593Smuzhiyun
5467*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_5 0x00006a98
5468*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_5_VALUE (0xffL<<0)
5469*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_5_INT (0xffL<<16)
5470*4882a593Smuzhiyun
5471*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_5 0x00006a9c
5472*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0)
5473*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_5_INT (0xffL<<16)
5474*4882a593Smuzhiyun
5475*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_5 0x00006aa0
5476*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_5_VALUE (0x3ffL<<0)
5477*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_5_INT (0x3ffL<<16)
5478*4882a593Smuzhiyun
5479*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_5 0x00006aa4
5480*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_5_VALUE (0x3ffL<<0)
5481*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_5_INT (0x3ffL<<16)
5482*4882a593Smuzhiyun
5483*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_5 0x00006aa8
5484*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_5_VALUE (0x3ffL<<0)
5485*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_5_INT (0x3ffL<<16)
5486*4882a593Smuzhiyun
5487*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_5 0x00006aac
5488*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_5_VALUE (0x3ffL<<0)
5489*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_5_INT (0x3ffL<<16)
5490*4882a593Smuzhiyun
5491*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_5 0x00006ab0
5492*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS (0xffffL<<0)
5493*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5494*4882a593Smuzhiyun
5495*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6 0x00006ab4
5496*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_RX_TMR_MODE (1L<<1)
5497*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_TX_TMR_MODE (1L<<2)
5498*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_COM_TMR_MODE (1L<<3)
5499*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_CMD_TMR_MODE (1L<<4)
5500*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_PER_MODE (1L<<16)
5501*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_ONE_SHOT (1L<<17)
5502*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_USE_INT_PARAM (1L<<18)
5503*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_6_PER_COLLECT_LIMIT (0xfL<<20)
5504*4882a593Smuzhiyun
5505*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_6 0x00006ab8
5506*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0)
5507*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_6_INT (0xffL<<16)
5508*4882a593Smuzhiyun
5509*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_6 0x00006abc
5510*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_6_VALUE (0xffL<<0)
5511*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_6_INT (0xffL<<16)
5512*4882a593Smuzhiyun
5513*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_6 0x00006ac0
5514*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0)
5515*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_6_INT (0xffL<<16)
5516*4882a593Smuzhiyun
5517*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_6 0x00006ac4
5518*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_6_VALUE (0x3ffL<<0)
5519*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_6_INT (0x3ffL<<16)
5520*4882a593Smuzhiyun
5521*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_6 0x00006ac8
5522*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_6_VALUE (0x3ffL<<0)
5523*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_6_INT (0x3ffL<<16)
5524*4882a593Smuzhiyun
5525*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_6 0x00006acc
5526*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_6_VALUE (0x3ffL<<0)
5527*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_6_INT (0x3ffL<<16)
5528*4882a593Smuzhiyun
5529*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_6 0x00006ad0
5530*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_6_VALUE (0x3ffL<<0)
5531*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_6_INT (0x3ffL<<16)
5532*4882a593Smuzhiyun
5533*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_6 0x00006ad4
5534*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS (0xffffL<<0)
5535*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5536*4882a593Smuzhiyun
5537*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7 0x00006ad8
5538*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_RX_TMR_MODE (1L<<1)
5539*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_TX_TMR_MODE (1L<<2)
5540*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_COM_TMR_MODE (1L<<3)
5541*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_CMD_TMR_MODE (1L<<4)
5542*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_PER_MODE (1L<<16)
5543*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_ONE_SHOT (1L<<17)
5544*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_USE_INT_PARAM (1L<<18)
5545*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_7_PER_COLLECT_LIMIT (0xfL<<20)
5546*4882a593Smuzhiyun
5547*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_7 0x00006adc
5548*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0)
5549*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_7_INT (0xffL<<16)
5550*4882a593Smuzhiyun
5551*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_7 0x00006ae0
5552*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_7_VALUE (0xffL<<0)
5553*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_7_INT (0xffL<<16)
5554*4882a593Smuzhiyun
5555*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_7 0x00006ae4
5556*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0)
5557*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_7_INT (0xffL<<16)
5558*4882a593Smuzhiyun
5559*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_7 0x00006ae8
5560*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_7_VALUE (0x3ffL<<0)
5561*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_7_INT (0x3ffL<<16)
5562*4882a593Smuzhiyun
5563*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_7 0x00006aec
5564*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_7_VALUE (0x3ffL<<0)
5565*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_7_INT (0x3ffL<<16)
5566*4882a593Smuzhiyun
5567*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_7 0x00006af0
5568*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_7_VALUE (0x3ffL<<0)
5569*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_7_INT (0x3ffL<<16)
5570*4882a593Smuzhiyun
5571*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_7 0x00006af4
5572*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_7_VALUE (0x3ffL<<0)
5573*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_7_INT (0x3ffL<<16)
5574*4882a593Smuzhiyun
5575*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_7 0x00006af8
5576*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS (0xffffL<<0)
5577*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5578*4882a593Smuzhiyun
5579*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8 0x00006afc
5580*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_RX_TMR_MODE (1L<<1)
5581*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_TX_TMR_MODE (1L<<2)
5582*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_COM_TMR_MODE (1L<<3)
5583*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_CMD_TMR_MODE (1L<<4)
5584*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_PER_MODE (1L<<16)
5585*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_ONE_SHOT (1L<<17)
5586*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_USE_INT_PARAM (1L<<18)
5587*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_8_PER_COLLECT_LIMIT (0xfL<<20)
5588*4882a593Smuzhiyun
5589*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_8 0x00006b00
5590*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0)
5591*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_8_INT (0xffL<<16)
5592*4882a593Smuzhiyun
5593*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_8 0x00006b04
5594*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_8_VALUE (0xffL<<0)
5595*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_8_INT (0xffL<<16)
5596*4882a593Smuzhiyun
5597*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_8 0x00006b08
5598*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0)
5599*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_8_INT (0xffL<<16)
5600*4882a593Smuzhiyun
5601*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_8 0x00006b0c
5602*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_8_VALUE (0x3ffL<<0)
5603*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_8_INT (0x3ffL<<16)
5604*4882a593Smuzhiyun
5605*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_8 0x00006b10
5606*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_8_VALUE (0x3ffL<<0)
5607*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_8_INT (0x3ffL<<16)
5608*4882a593Smuzhiyun
5609*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_8 0x00006b14
5610*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_8_VALUE (0x3ffL<<0)
5611*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_8_INT (0x3ffL<<16)
5612*4882a593Smuzhiyun
5613*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_8 0x00006b18
5614*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_8_VALUE (0x3ffL<<0)
5615*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_8_INT (0x3ffL<<16)
5616*4882a593Smuzhiyun
5617*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_8 0x00006b1c
5618*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS (0xffffL<<0)
5619*4882a593Smuzhiyun #define BNX2_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5620*4882a593Smuzhiyun
5621*4882a593Smuzhiyun #define BNX2_HC_SB_CONFIG_SIZE (BNX2_HC_SB_CONFIG_2 - BNX2_HC_SB_CONFIG_1)
5622*4882a593Smuzhiyun #define BNX2_HC_COMP_PROD_TRIP_OFF (BNX2_HC_COMP_PROD_TRIP_1 - \
5623*4882a593Smuzhiyun BNX2_HC_SB_CONFIG_1)
5624*4882a593Smuzhiyun #define BNX2_HC_COM_TICKS_OFF (BNX2_HC_COM_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5625*4882a593Smuzhiyun #define BNX2_HC_CMD_TICKS_OFF (BNX2_HC_CMD_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5626*4882a593Smuzhiyun #define BNX2_HC_TX_QUICK_CONS_TRIP_OFF (BNX2_HC_TX_QUICK_CONS_TRIP_1 - \
5627*4882a593Smuzhiyun BNX2_HC_SB_CONFIG_1)
5628*4882a593Smuzhiyun #define BNX2_HC_TX_TICKS_OFF (BNX2_HC_TX_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5629*4882a593Smuzhiyun #define BNX2_HC_RX_QUICK_CONS_TRIP_OFF (BNX2_HC_RX_QUICK_CONS_TRIP_1 - \
5630*4882a593Smuzhiyun BNX2_HC_SB_CONFIG_1)
5631*4882a593Smuzhiyun #define BNX2_HC_RX_TICKS_OFF (BNX2_HC_RX_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5632*4882a593Smuzhiyun
5633*4882a593Smuzhiyun
5634*4882a593Smuzhiyun /*
5635*4882a593Smuzhiyun * txp_reg definition
5636*4882a593Smuzhiyun * offset: 0x40000
5637*4882a593Smuzhiyun */
5638*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE 0x00045000
5639*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_LOCAL_RST (1L<<0)
5640*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_STEP_ENA (1L<<1)
5641*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5642*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5643*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_MSG_BIT1 (1L<<6)
5644*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
5645*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_SOFT_HALT (1L<<10)
5646*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5647*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5648*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5649*4882a593Smuzhiyun #define BNX2_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5650*4882a593Smuzhiyun
5651*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE 0x00045004
5652*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_BREAKPOINT (1L<<0)
5653*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
5654*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5655*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5656*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
5657*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_BAD_PC_HALTED (1L<<6)
5658*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_ALIGN_HALTED (1L<<7)
5659*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5660*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_SOFT_HALTED (1L<<10)
5661*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5662*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_INTERRUPT (1L<<12)
5663*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5664*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
5665*4882a593Smuzhiyun #define BNX2_TXP_CPU_STATE_BLOCKED_READ (1L<<31)
5666*4882a593Smuzhiyun
5667*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK 0x00045008
5668*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5669*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5670*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5671*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5672*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5673*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5674*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5675*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5676*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5677*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5678*4882a593Smuzhiyun #define BNX2_TXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5679*4882a593Smuzhiyun
5680*4882a593Smuzhiyun #define BNX2_TXP_CPU_PROGRAM_COUNTER 0x0004501c
5681*4882a593Smuzhiyun #define BNX2_TXP_CPU_INSTRUCTION 0x00045020
5682*4882a593Smuzhiyun #define BNX2_TXP_CPU_DATA_ACCESS 0x00045024
5683*4882a593Smuzhiyun #define BNX2_TXP_CPU_INTERRUPT_ENABLE 0x00045028
5684*4882a593Smuzhiyun #define BNX2_TXP_CPU_INTERRUPT_VECTOR 0x0004502c
5685*4882a593Smuzhiyun #define BNX2_TXP_CPU_INTERRUPT_SAVED_PC 0x00045030
5686*4882a593Smuzhiyun #define BNX2_TXP_CPU_HW_BREAKPOINT 0x00045034
5687*4882a593Smuzhiyun #define BNX2_TXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5688*4882a593Smuzhiyun #define BNX2_TXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5689*4882a593Smuzhiyun
5690*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK 0x00045038
5691*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5692*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5693*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5694*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5695*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5696*4882a593Smuzhiyun #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5697*4882a593Smuzhiyun
5698*4882a593Smuzhiyun #define BNX2_TXP_CPU_LAST_BRANCH_ADDR 0x00045048
5699*4882a593Smuzhiyun #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5700*4882a593Smuzhiyun #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5701*4882a593Smuzhiyun #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5702*4882a593Smuzhiyun #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5703*4882a593Smuzhiyun
5704*4882a593Smuzhiyun #define BNX2_TXP_CPU_REG_FILE 0x00045200
5705*4882a593Smuzhiyun #define BNX2_TXP_TXPQ 0x000453c0
5706*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD 0x000453f8
5707*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_OFFSET (0x3ffL<<0)
5708*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_WR_TOP (1L<<10)
5709*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_WR_TOP_0 (0L<<10)
5710*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_WR_TOP_1 (1L<<10)
5711*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_SFT_RESET (1L<<25)
5712*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_RD_DATA (1L<<26)
5713*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
5714*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_ADD_DATA (1L<<28)
5715*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
5716*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_POP (1L<<30)
5717*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CMD_BUSY (1L<<31)
5718*4882a593Smuzhiyun
5719*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL 0x000453fc
5720*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL_INTERVENE (1L<<0)
5721*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL_OVERFLOW (1L<<1)
5722*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5723*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5724*4882a593Smuzhiyun #define BNX2_TXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5725*4882a593Smuzhiyun
5726*4882a593Smuzhiyun #define BNX2_TXP_SCRATCH 0x00060000
5727*4882a593Smuzhiyun
5728*4882a593Smuzhiyun
5729*4882a593Smuzhiyun /*
5730*4882a593Smuzhiyun * tpat_reg definition
5731*4882a593Smuzhiyun * offset: 0x80000
5732*4882a593Smuzhiyun */
5733*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE 0x00085000
5734*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_LOCAL_RST (1L<<0)
5735*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_STEP_ENA (1L<<1)
5736*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5737*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5738*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_MSG_BIT1 (1L<<6)
5739*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_INTERRUPT_ENA (1L<<7)
5740*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_SOFT_HALT (1L<<10)
5741*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5742*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5743*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5744*4882a593Smuzhiyun #define BNX2_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5745*4882a593Smuzhiyun
5746*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE 0x00085004
5747*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_BREAKPOINT (1L<<0)
5748*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_BAD_INST_HALTED (1L<<2)
5749*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5750*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5751*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
5752*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_BAD_PC_HALTED (1L<<6)
5753*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_ALIGN_HALTED (1L<<7)
5754*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5755*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_SOFT_HALTED (1L<<10)
5756*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5757*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_INTERRUPT (1L<<12)
5758*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5759*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_INST_FETCH_STALL (1L<<15)
5760*4882a593Smuzhiyun #define BNX2_TPAT_CPU_STATE_BLOCKED_READ (1L<<31)
5761*4882a593Smuzhiyun
5762*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK 0x00085008
5763*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5764*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5765*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5766*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5767*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5768*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5769*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5770*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5771*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5772*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5773*4882a593Smuzhiyun #define BNX2_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5774*4882a593Smuzhiyun
5775*4882a593Smuzhiyun #define BNX2_TPAT_CPU_PROGRAM_COUNTER 0x0008501c
5776*4882a593Smuzhiyun #define BNX2_TPAT_CPU_INSTRUCTION 0x00085020
5777*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DATA_ACCESS 0x00085024
5778*4882a593Smuzhiyun #define BNX2_TPAT_CPU_INTERRUPT_ENABLE 0x00085028
5779*4882a593Smuzhiyun #define BNX2_TPAT_CPU_INTERRUPT_VECTOR 0x0008502c
5780*4882a593Smuzhiyun #define BNX2_TPAT_CPU_INTERRUPT_SAVED_PC 0x00085030
5781*4882a593Smuzhiyun #define BNX2_TPAT_CPU_HW_BREAKPOINT 0x00085034
5782*4882a593Smuzhiyun #define BNX2_TPAT_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5783*4882a593Smuzhiyun #define BNX2_TPAT_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5784*4882a593Smuzhiyun
5785*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK 0x00085038
5786*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5787*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5788*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5789*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5790*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5791*4882a593Smuzhiyun #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5792*4882a593Smuzhiyun
5793*4882a593Smuzhiyun #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR 0x00085048
5794*4882a593Smuzhiyun #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5795*4882a593Smuzhiyun #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5796*4882a593Smuzhiyun #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5797*4882a593Smuzhiyun #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5798*4882a593Smuzhiyun
5799*4882a593Smuzhiyun #define BNX2_TPAT_CPU_REG_FILE 0x00085200
5800*4882a593Smuzhiyun #define BNX2_TPAT_TPATQ 0x000853c0
5801*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD 0x000853f8
5802*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_OFFSET (0x3ffL<<0)
5803*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_WR_TOP (1L<<10)
5804*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_WR_TOP_0 (0L<<10)
5805*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_WR_TOP_1 (1L<<10)
5806*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_SFT_RESET (1L<<25)
5807*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_RD_DATA (1L<<26)
5808*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_ADD_INTERVEN (1L<<27)
5809*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_ADD_DATA (1L<<28)
5810*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_INTERVENE_CLR (1L<<29)
5811*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_POP (1L<<30)
5812*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CMD_BUSY (1L<<31)
5813*4882a593Smuzhiyun
5814*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL 0x000853fc
5815*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL_INTERVENE (1L<<0)
5816*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL_OVERFLOW (1L<<1)
5817*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5818*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5819*4882a593Smuzhiyun #define BNX2_TPAT_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5820*4882a593Smuzhiyun
5821*4882a593Smuzhiyun #define BNX2_TPAT_SCRATCH 0x000a0000
5822*4882a593Smuzhiyun
5823*4882a593Smuzhiyun
5824*4882a593Smuzhiyun /*
5825*4882a593Smuzhiyun * rxp_reg definition
5826*4882a593Smuzhiyun * offset: 0xc0000
5827*4882a593Smuzhiyun */
5828*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE 0x000c5000
5829*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_LOCAL_RST (1L<<0)
5830*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_STEP_ENA (1L<<1)
5831*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5832*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5833*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_MSG_BIT1 (1L<<6)
5834*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
5835*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_SOFT_HALT (1L<<10)
5836*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5837*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5838*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5839*4882a593Smuzhiyun #define BNX2_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5840*4882a593Smuzhiyun
5841*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE 0x000c5004
5842*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_BREAKPOINT (1L<<0)
5843*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
5844*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5845*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5846*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
5847*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_BAD_PC_HALTED (1L<<6)
5848*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_ALIGN_HALTED (1L<<7)
5849*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5850*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_SOFT_HALTED (1L<<10)
5851*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5852*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_INTERRUPT (1L<<12)
5853*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5854*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
5855*4882a593Smuzhiyun #define BNX2_RXP_CPU_STATE_BLOCKED_READ (1L<<31)
5856*4882a593Smuzhiyun
5857*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK 0x000c5008
5858*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5859*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5860*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5861*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5862*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5863*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5864*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5865*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5866*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5867*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5868*4882a593Smuzhiyun #define BNX2_RXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5869*4882a593Smuzhiyun
5870*4882a593Smuzhiyun #define BNX2_RXP_CPU_PROGRAM_COUNTER 0x000c501c
5871*4882a593Smuzhiyun #define BNX2_RXP_CPU_INSTRUCTION 0x000c5020
5872*4882a593Smuzhiyun #define BNX2_RXP_CPU_DATA_ACCESS 0x000c5024
5873*4882a593Smuzhiyun #define BNX2_RXP_CPU_INTERRUPT_ENABLE 0x000c5028
5874*4882a593Smuzhiyun #define BNX2_RXP_CPU_INTERRUPT_VECTOR 0x000c502c
5875*4882a593Smuzhiyun #define BNX2_RXP_CPU_INTERRUPT_SAVED_PC 0x000c5030
5876*4882a593Smuzhiyun #define BNX2_RXP_CPU_HW_BREAKPOINT 0x000c5034
5877*4882a593Smuzhiyun #define BNX2_RXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5878*4882a593Smuzhiyun #define BNX2_RXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5879*4882a593Smuzhiyun
5880*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK 0x000c5038
5881*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5882*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5883*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5884*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5885*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5886*4882a593Smuzhiyun #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5887*4882a593Smuzhiyun
5888*4882a593Smuzhiyun #define BNX2_RXP_CPU_LAST_BRANCH_ADDR 0x000c5048
5889*4882a593Smuzhiyun #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5890*4882a593Smuzhiyun #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5891*4882a593Smuzhiyun #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5892*4882a593Smuzhiyun #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5893*4882a593Smuzhiyun
5894*4882a593Smuzhiyun #define BNX2_RXP_CPU_REG_FILE 0x000c5200
5895*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL 0x000c537c
5896*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
5897*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
5898*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
5899*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
5900*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
5901*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
5902*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
5903*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
5904*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
5905*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
5906*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
5907*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
5908*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
5909*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
5910*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
5911*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
5912*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
5913*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
5914*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
5915*4882a593Smuzhiyun #define BNX2_RXP_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
5916*4882a593Smuzhiyun
5917*4882a593Smuzhiyun #define BNX2_RXP_RXPCQ 0x000c5380
5918*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD 0x000c53b8
5919*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_OFFSET (0x3ffL<<0)
5920*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_WR_TOP (1L<<10)
5921*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_WR_TOP_0 (0L<<10)
5922*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_WR_TOP_1 (1L<<10)
5923*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_SFT_RESET (1L<<25)
5924*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_RD_DATA (1L<<26)
5925*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_ADD_INTERVEN (1L<<27)
5926*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_ADD_DATA (1L<<28)
5927*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_INTERVENE_CLR (1L<<29)
5928*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_POP (1L<<30)
5929*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CMD_BUSY (1L<<31)
5930*4882a593Smuzhiyun
5931*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL 0x000c53bc
5932*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL_INTERVENE (1L<<0)
5933*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL_OVERFLOW (1L<<1)
5934*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL_FORCE_INTERVENE (1L<<2)
5935*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5936*4882a593Smuzhiyun #define BNX2_RXP_CFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5937*4882a593Smuzhiyun
5938*4882a593Smuzhiyun #define BNX2_RXP_RXPQ 0x000c53c0
5939*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD 0x000c53f8
5940*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_OFFSET (0x3ffL<<0)
5941*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_WR_TOP (1L<<10)
5942*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_WR_TOP_0 (0L<<10)
5943*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_WR_TOP_1 (1L<<10)
5944*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_SFT_RESET (1L<<25)
5945*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_RD_DATA (1L<<26)
5946*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
5947*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_ADD_DATA (1L<<28)
5948*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
5949*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_POP (1L<<30)
5950*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CMD_BUSY (1L<<31)
5951*4882a593Smuzhiyun
5952*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL 0x000c53fc
5953*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL_INTERVENE (1L<<0)
5954*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL_OVERFLOW (1L<<1)
5955*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5956*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5957*4882a593Smuzhiyun #define BNX2_RXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5958*4882a593Smuzhiyun
5959*4882a593Smuzhiyun #define BNX2_RXP_SCRATCH 0x000e0000
5960*4882a593Smuzhiyun #define BNX2_RXP_SCRATCH_RXP_FLOOD 0x000e0024
5961*4882a593Smuzhiyun #define BNX2_RXP_SCRATCH_RSS_TBL_SZ 0x000e0038
5962*4882a593Smuzhiyun #define BNX2_RXP_SCRATCH_RSS_TBL 0x000e003c
5963*4882a593Smuzhiyun #define BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES 128
5964*4882a593Smuzhiyun
5965*4882a593Smuzhiyun
5966*4882a593Smuzhiyun /*
5967*4882a593Smuzhiyun * com_reg definition
5968*4882a593Smuzhiyun * offset: 0x100000
5969*4882a593Smuzhiyun */
5970*4882a593Smuzhiyun #define BNX2_COM_CKSUM_ERROR_STATUS 0x00100000
5971*4882a593Smuzhiyun #define BNX2_COM_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
5972*4882a593Smuzhiyun #define BNX2_COM_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
5973*4882a593Smuzhiyun
5974*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE 0x00105000
5975*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_LOCAL_RST (1L<<0)
5976*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_STEP_ENA (1L<<1)
5977*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5978*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5979*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_MSG_BIT1 (1L<<6)
5980*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_INTERRUPT_ENA (1L<<7)
5981*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_SOFT_HALT (1L<<10)
5982*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5983*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5984*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5985*4882a593Smuzhiyun #define BNX2_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5986*4882a593Smuzhiyun
5987*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE 0x00105004
5988*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_BREAKPOINT (1L<<0)
5989*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_BAD_INST_HALTED (1L<<2)
5990*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5991*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5992*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
5993*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_BAD_PC_HALTED (1L<<6)
5994*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_ALIGN_HALTED (1L<<7)
5995*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5996*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_SOFT_HALTED (1L<<10)
5997*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5998*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_INTERRUPT (1L<<12)
5999*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
6000*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_INST_FETCH_STALL (1L<<15)
6001*4882a593Smuzhiyun #define BNX2_COM_CPU_STATE_BLOCKED_READ (1L<<31)
6002*4882a593Smuzhiyun
6003*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK 0x00105008
6004*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
6005*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
6006*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
6007*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
6008*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
6009*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
6010*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
6011*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
6012*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
6013*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
6014*4882a593Smuzhiyun #define BNX2_COM_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
6015*4882a593Smuzhiyun
6016*4882a593Smuzhiyun #define BNX2_COM_CPU_PROGRAM_COUNTER 0x0010501c
6017*4882a593Smuzhiyun #define BNX2_COM_CPU_INSTRUCTION 0x00105020
6018*4882a593Smuzhiyun #define BNX2_COM_CPU_DATA_ACCESS 0x00105024
6019*4882a593Smuzhiyun #define BNX2_COM_CPU_INTERRUPT_ENABLE 0x00105028
6020*4882a593Smuzhiyun #define BNX2_COM_CPU_INTERRUPT_VECTOR 0x0010502c
6021*4882a593Smuzhiyun #define BNX2_COM_CPU_INTERRUPT_SAVED_PC 0x00105030
6022*4882a593Smuzhiyun #define BNX2_COM_CPU_HW_BREAKPOINT 0x00105034
6023*4882a593Smuzhiyun #define BNX2_COM_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
6024*4882a593Smuzhiyun #define BNX2_COM_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
6025*4882a593Smuzhiyun
6026*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK 0x00105038
6027*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
6028*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
6029*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
6030*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
6031*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
6032*4882a593Smuzhiyun #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
6033*4882a593Smuzhiyun
6034*4882a593Smuzhiyun #define BNX2_COM_CPU_LAST_BRANCH_ADDR 0x00105048
6035*4882a593Smuzhiyun #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
6036*4882a593Smuzhiyun #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
6037*4882a593Smuzhiyun #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
6038*4882a593Smuzhiyun #define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
6039*4882a593Smuzhiyun
6040*4882a593Smuzhiyun #define BNX2_COM_CPU_REG_FILE 0x00105200
6041*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL 0x001052bc
6042*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
6043*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
6044*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
6045*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
6046*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
6047*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
6048*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
6049*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
6050*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
6051*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
6052*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
6053*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
6054*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
6055*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
6056*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
6057*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
6058*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
6059*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
6060*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
6061*4882a593Smuzhiyun #define BNX2_COM_COMTQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
6062*4882a593Smuzhiyun
6063*4882a593Smuzhiyun #define BNX2_COM_COMXQ 0x00105340
6064*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD 0x00105378
6065*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6066*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP (1L<<10)
6067*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6068*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6069*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_SFT_RESET (1L<<25)
6070*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_RD_DATA (1L<<26)
6071*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6072*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_ADD_DATA (1L<<28)
6073*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6074*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_POP (1L<<30)
6075*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CMD_BUSY (1L<<31)
6076*4882a593Smuzhiyun
6077*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL 0x0010537c
6078*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL_INTERVENE (1L<<0)
6079*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL_OVERFLOW (1L<<1)
6080*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6081*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6082*4882a593Smuzhiyun #define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6083*4882a593Smuzhiyun
6084*4882a593Smuzhiyun #define BNX2_COM_COMTQ 0x00105380
6085*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD 0x001053b8
6086*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6087*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP (1L<<10)
6088*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6089*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6090*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_SFT_RESET (1L<<25)
6091*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_RD_DATA (1L<<26)
6092*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6093*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_ADD_DATA (1L<<28)
6094*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6095*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_POP (1L<<30)
6096*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CMD_BUSY (1L<<31)
6097*4882a593Smuzhiyun
6098*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL 0x001053bc
6099*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL_INTERVENE (1L<<0)
6100*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL_OVERFLOW (1L<<1)
6101*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6102*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6103*4882a593Smuzhiyun #define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6104*4882a593Smuzhiyun
6105*4882a593Smuzhiyun #define BNX2_COM_COMQ 0x001053c0
6106*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD 0x001053f8
6107*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6108*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP (1L<<10)
6109*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6110*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6111*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_SFT_RESET (1L<<25)
6112*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_RD_DATA (1L<<26)
6113*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6114*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_ADD_DATA (1L<<28)
6115*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6116*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_POP (1L<<30)
6117*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CMD_BUSY (1L<<31)
6118*4882a593Smuzhiyun
6119*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL 0x001053fc
6120*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL_INTERVENE (1L<<0)
6121*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL_OVERFLOW (1L<<1)
6122*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6123*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6124*4882a593Smuzhiyun #define BNX2_COM_COMQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6125*4882a593Smuzhiyun
6126*4882a593Smuzhiyun #define BNX2_COM_SCRATCH 0x00120000
6127*4882a593Smuzhiyun
6128*4882a593Smuzhiyun #define BNX2_FW_RX_LOW_LATENCY 0x00120058
6129*4882a593Smuzhiyun #define BNX2_FW_RX_DROP_COUNT 0x00120084
6130*4882a593Smuzhiyun
6131*4882a593Smuzhiyun
6132*4882a593Smuzhiyun /*
6133*4882a593Smuzhiyun * cp_reg definition
6134*4882a593Smuzhiyun * offset: 0x180000
6135*4882a593Smuzhiyun */
6136*4882a593Smuzhiyun #define BNX2_CP_CKSUM_ERROR_STATUS 0x00180000
6137*4882a593Smuzhiyun #define BNX2_CP_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
6138*4882a593Smuzhiyun #define BNX2_CP_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
6139*4882a593Smuzhiyun
6140*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE 0x00185000
6141*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_LOCAL_RST (1L<<0)
6142*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_STEP_ENA (1L<<1)
6143*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
6144*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
6145*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_MSG_BIT1 (1L<<6)
6146*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_INTERRUPT_ENA (1L<<7)
6147*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_SOFT_HALT (1L<<10)
6148*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
6149*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
6150*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
6151*4882a593Smuzhiyun #define BNX2_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
6152*4882a593Smuzhiyun
6153*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE 0x00185004
6154*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_BREAKPOINT (1L<<0)
6155*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_BAD_INST_HALTED (1L<<2)
6156*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
6157*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
6158*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
6159*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_BAD_PC_HALTED (1L<<6)
6160*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_ALIGN_HALTED (1L<<7)
6161*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
6162*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_SOFT_HALTED (1L<<10)
6163*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
6164*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_INTERRUPT (1L<<12)
6165*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
6166*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_INST_FETCH_STALL (1L<<15)
6167*4882a593Smuzhiyun #define BNX2_CP_CPU_STATE_BLOCKED_READ (1L<<31)
6168*4882a593Smuzhiyun
6169*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK 0x00185008
6170*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
6171*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
6172*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
6173*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
6174*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
6175*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
6176*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
6177*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
6178*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
6179*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
6180*4882a593Smuzhiyun #define BNX2_CP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
6181*4882a593Smuzhiyun
6182*4882a593Smuzhiyun #define BNX2_CP_CPU_PROGRAM_COUNTER 0x0018501c
6183*4882a593Smuzhiyun #define BNX2_CP_CPU_INSTRUCTION 0x00185020
6184*4882a593Smuzhiyun #define BNX2_CP_CPU_DATA_ACCESS 0x00185024
6185*4882a593Smuzhiyun #define BNX2_CP_CPU_INTERRUPT_ENABLE 0x00185028
6186*4882a593Smuzhiyun #define BNX2_CP_CPU_INTERRUPT_VECTOR 0x0018502c
6187*4882a593Smuzhiyun #define BNX2_CP_CPU_INTERRUPT_SAVED_PC 0x00185030
6188*4882a593Smuzhiyun #define BNX2_CP_CPU_HW_BREAKPOINT 0x00185034
6189*4882a593Smuzhiyun #define BNX2_CP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
6190*4882a593Smuzhiyun #define BNX2_CP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
6191*4882a593Smuzhiyun
6192*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK 0x00185038
6193*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
6194*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
6195*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
6196*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
6197*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
6198*4882a593Smuzhiyun #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
6199*4882a593Smuzhiyun
6200*4882a593Smuzhiyun #define BNX2_CP_CPU_LAST_BRANCH_ADDR 0x00185048
6201*4882a593Smuzhiyun #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
6202*4882a593Smuzhiyun #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
6203*4882a593Smuzhiyun #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
6204*4882a593Smuzhiyun #define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
6205*4882a593Smuzhiyun
6206*4882a593Smuzhiyun #define BNX2_CP_CPU_REG_FILE 0x00185200
6207*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL 0x001853bc
6208*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
6209*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
6210*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
6211*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
6212*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
6213*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
6214*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
6215*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
6216*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
6217*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
6218*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
6219*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
6220*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
6221*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
6222*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
6223*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
6224*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
6225*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
6226*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
6227*4882a593Smuzhiyun #define BNX2_CP_CPQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
6228*4882a593Smuzhiyun
6229*4882a593Smuzhiyun #define BNX2_CP_CPQ 0x001853c0
6230*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD 0x001853f8
6231*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6232*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP (1L<<10)
6233*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6234*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6235*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_SFT_RESET (1L<<25)
6236*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_RD_DATA (1L<<26)
6237*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6238*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_ADD_DATA (1L<<28)
6239*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6240*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_POP (1L<<30)
6241*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CMD_BUSY (1L<<31)
6242*4882a593Smuzhiyun
6243*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL 0x001853fc
6244*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL_INTERVENE (1L<<0)
6245*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL_OVERFLOW (1L<<1)
6246*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6247*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6248*4882a593Smuzhiyun #define BNX2_CP_CPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6249*4882a593Smuzhiyun
6250*4882a593Smuzhiyun #define BNX2_CP_SCRATCH 0x001a0000
6251*4882a593Smuzhiyun
6252*4882a593Smuzhiyun #define BNX2_FW_MAX_ISCSI_CONN 0x001a0080
6253*4882a593Smuzhiyun
6254*4882a593Smuzhiyun
6255*4882a593Smuzhiyun /*
6256*4882a593Smuzhiyun * mcp_reg definition
6257*4882a593Smuzhiyun * offset: 0x140000
6258*4882a593Smuzhiyun */
6259*4882a593Smuzhiyun #define BNX2_MCP_MCP_CONTROL 0x00140080
6260*4882a593Smuzhiyun #define BNX2_MCP_MCP_CONTROL_SMBUS_SEL (1L<<30)
6261*4882a593Smuzhiyun #define BNX2_MCP_MCP_CONTROL_MCP_ISOLATE (1L<<31)
6262*4882a593Smuzhiyun
6263*4882a593Smuzhiyun #define BNX2_MCP_MCP_ATTENTION_STATUS 0x00140084
6264*4882a593Smuzhiyun #define BNX2_MCP_MCP_ATTENTION_STATUS_DRV_DOORBELL (1L<<29)
6265*4882a593Smuzhiyun #define BNX2_MCP_MCP_ATTENTION_STATUS_WATCHDOG_TIMEOUT (1L<<30)
6266*4882a593Smuzhiyun #define BNX2_MCP_MCP_ATTENTION_STATUS_CPU_EVENT (1L<<31)
6267*4882a593Smuzhiyun
6268*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_CONTROL 0x00140088
6269*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_CONTROL_MCP_HEARTBEAT_ENABLE (1L<<31)
6270*4882a593Smuzhiyun
6271*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_STATUS 0x0014008c
6272*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_STATUS_MCP_HEARTBEAT_PERIOD (0x7ffL<<0)
6273*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_STATUS_VALID (1L<<31)
6274*4882a593Smuzhiyun
6275*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT 0x00140090
6276*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_COUNT (0x3fffffffL<<0)
6277*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_INC (1L<<30)
6278*4882a593Smuzhiyun #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_RESET (1L<<31)
6279*4882a593Smuzhiyun
6280*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_RESET 0x00140094
6281*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_RESET_WATCHDOG_RESET (1L<<31)
6282*4882a593Smuzhiyun
6283*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_CONTROL 0x00140098
6284*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_TIMEOUT (0xfffffffL<<0)
6285*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ATTN (1L<<29)
6286*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_CONTROL_MCP_RST_ENABLE (1L<<30)
6287*4882a593Smuzhiyun #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ENABLE (1L<<31)
6288*4882a593Smuzhiyun
6289*4882a593Smuzhiyun #define BNX2_MCP_ACCESS_LOCK 0x0014009c
6290*4882a593Smuzhiyun #define BNX2_MCP_ACCESS_LOCK_LOCK (1L<<31)
6291*4882a593Smuzhiyun
6292*4882a593Smuzhiyun #define BNX2_MCP_TOE_ID 0x001400a0
6293*4882a593Smuzhiyun #define BNX2_MCP_TOE_ID_FUNCTION_ID (1L<<31)
6294*4882a593Smuzhiyun
6295*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG 0x001400a4
6296*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG_MAILBOX_OFFSET (0x3fffL<<0)
6297*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG_MAILBOX_SIZE (0xfffL<<20)
6298*4882a593Smuzhiyun
6299*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC 0x001400a8
6300*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_OFFSET (0x3fffL<<0)
6301*4882a593Smuzhiyun #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_SIZE (0xfffL<<20)
6302*4882a593Smuzhiyun
6303*4882a593Smuzhiyun #define BNX2_MCP_MCP_DOORBELL 0x001400ac
6304*4882a593Smuzhiyun #define BNX2_MCP_MCP_DOORBELL_MCP_DOORBELL (1L<<31)
6305*4882a593Smuzhiyun
6306*4882a593Smuzhiyun #define BNX2_MCP_DRIVER_DOORBELL 0x001400b0
6307*4882a593Smuzhiyun #define BNX2_MCP_DRIVER_DOORBELL_DRIVER_DOORBELL (1L<<31)
6308*4882a593Smuzhiyun
6309*4882a593Smuzhiyun #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC 0x001400b4
6310*4882a593Smuzhiyun #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC_DRIVER_DOORBELL (1L<<31)
6311*4882a593Smuzhiyun
6312*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE 0x00145000
6313*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_LOCAL_RST (1L<<0)
6314*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_STEP_ENA (1L<<1)
6315*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
6316*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
6317*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_MSG_BIT1 (1L<<6)
6318*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_INTERRUPT_ENA (1L<<7)
6319*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_SOFT_HALT (1L<<10)
6320*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
6321*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
6322*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
6323*4882a593Smuzhiyun #define BNX2_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
6324*4882a593Smuzhiyun
6325*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE 0x00145004
6326*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_BREAKPOINT (1L<<0)
6327*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_BAD_INST_HALTED (1L<<2)
6328*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
6329*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
6330*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
6331*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_BAD_PC_HALTED (1L<<6)
6332*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_ALIGN_HALTED (1L<<7)
6333*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
6334*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_SOFT_HALTED (1L<<10)
6335*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
6336*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_INTERRUPT (1L<<12)
6337*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
6338*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_INST_FETCH_STALL (1L<<15)
6339*4882a593Smuzhiyun #define BNX2_MCP_CPU_STATE_BLOCKED_READ (1L<<31)
6340*4882a593Smuzhiyun
6341*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK 0x00145008
6342*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
6343*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
6344*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
6345*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
6346*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
6347*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
6348*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
6349*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
6350*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
6351*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
6352*4882a593Smuzhiyun #define BNX2_MCP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
6353*4882a593Smuzhiyun
6354*4882a593Smuzhiyun #define BNX2_MCP_CPU_PROGRAM_COUNTER 0x0014501c
6355*4882a593Smuzhiyun #define BNX2_MCP_CPU_INSTRUCTION 0x00145020
6356*4882a593Smuzhiyun #define BNX2_MCP_CPU_DATA_ACCESS 0x00145024
6357*4882a593Smuzhiyun #define BNX2_MCP_CPU_INTERRUPT_ENABLE 0x00145028
6358*4882a593Smuzhiyun #define BNX2_MCP_CPU_INTERRUPT_VECTOR 0x0014502c
6359*4882a593Smuzhiyun #define BNX2_MCP_CPU_INTERRUPT_SAVED_PC 0x00145030
6360*4882a593Smuzhiyun #define BNX2_MCP_CPU_HW_BREAKPOINT 0x00145034
6361*4882a593Smuzhiyun #define BNX2_MCP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
6362*4882a593Smuzhiyun #define BNX2_MCP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
6363*4882a593Smuzhiyun
6364*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK 0x00145038
6365*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
6366*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
6367*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
6368*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
6369*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
6370*4882a593Smuzhiyun #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
6371*4882a593Smuzhiyun
6372*4882a593Smuzhiyun #define BNX2_MCP_CPU_LAST_BRANCH_ADDR 0x00145048
6373*4882a593Smuzhiyun #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
6374*4882a593Smuzhiyun #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
6375*4882a593Smuzhiyun #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
6376*4882a593Smuzhiyun #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
6377*4882a593Smuzhiyun
6378*4882a593Smuzhiyun #define BNX2_MCP_CPU_REG_FILE 0x00145200
6379*4882a593Smuzhiyun #define BNX2_MCP_MCPQ 0x001453c0
6380*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD 0x001453f8
6381*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6382*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP (1L<<10)
6383*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6384*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6385*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_SFT_RESET (1L<<25)
6386*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_RD_DATA (1L<<26)
6387*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6388*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_DATA (1L<<28)
6389*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6390*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_POP (1L<<30)
6391*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CMD_BUSY (1L<<31)
6392*4882a593Smuzhiyun
6393*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL 0x001453fc
6394*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL_INTERVENE (1L<<0)
6395*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL_OVERFLOW (1L<<1)
6396*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6397*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6398*4882a593Smuzhiyun #define BNX2_MCP_MCPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6399*4882a593Smuzhiyun
6400*4882a593Smuzhiyun #define BNX2_MCP_ROM 0x00150000
6401*4882a593Smuzhiyun #define BNX2_MCP_SCRATCH 0x00160000
6402*4882a593Smuzhiyun #define BNX2_MCP_STATE_P1 0x0016f9c8
6403*4882a593Smuzhiyun #define BNX2_MCP_STATE_P0 0x0016fdc8
6404*4882a593Smuzhiyun #define BNX2_MCP_STATE_P1_5708 0x001699c8
6405*4882a593Smuzhiyun #define BNX2_MCP_STATE_P0_5708 0x00169dc8
6406*4882a593Smuzhiyun
6407*4882a593Smuzhiyun #define BNX2_SHM_HDR_SIGNATURE BNX2_MCP_SCRATCH
6408*4882a593Smuzhiyun #define BNX2_SHM_HDR_SIGNATURE_SIG_MASK 0xffff0000
6409*4882a593Smuzhiyun #define BNX2_SHM_HDR_SIGNATURE_SIG 0x53530000
6410*4882a593Smuzhiyun #define BNX2_SHM_HDR_SIGNATURE_VER_MASK 0x000000ff
6411*4882a593Smuzhiyun #define BNX2_SHM_HDR_SIGNATURE_VER_ONE 0x00000001
6412*4882a593Smuzhiyun
6413*4882a593Smuzhiyun #define BNX2_SHM_HDR_ADDR_0 BNX2_MCP_SCRATCH + 4
6414*4882a593Smuzhiyun #define BNX2_SHM_HDR_ADDR_1 BNX2_MCP_SCRATCH + 8
6415*4882a593Smuzhiyun
6416*4882a593Smuzhiyun
6417*4882a593Smuzhiyun #define NUM_MC_HASH_REGISTERS 8
6418*4882a593Smuzhiyun
6419*4882a593Smuzhiyun
6420*4882a593Smuzhiyun /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0. */
6421*4882a593Smuzhiyun #define PHY_BCM5706_PHY_ID 0x00206160
6422*4882a593Smuzhiyun
6423*4882a593Smuzhiyun #define PHY_ID(id) ((id) & 0xfffffff0)
6424*4882a593Smuzhiyun #define PHY_REV_ID(id) ((id) & 0xf)
6425*4882a593Smuzhiyun
6426*4882a593Smuzhiyun /* 5708 Serdes PHY registers */
6427*4882a593Smuzhiyun
6428*4882a593Smuzhiyun #define BCM5708S_BMCR_FORCE_2500 0x20
6429*4882a593Smuzhiyun
6430*4882a593Smuzhiyun #define BCM5708S_UP1 0xb
6431*4882a593Smuzhiyun
6432*4882a593Smuzhiyun #define BCM5708S_UP1_2G5 0x1
6433*4882a593Smuzhiyun
6434*4882a593Smuzhiyun #define BCM5708S_BLK_ADDR 0x1f
6435*4882a593Smuzhiyun
6436*4882a593Smuzhiyun #define BCM5708S_BLK_ADDR_DIG 0x0000
6437*4882a593Smuzhiyun #define BCM5708S_BLK_ADDR_DIG3 0x0002
6438*4882a593Smuzhiyun #define BCM5708S_BLK_ADDR_TX_MISC 0x0005
6439*4882a593Smuzhiyun
6440*4882a593Smuzhiyun /* Digital Block */
6441*4882a593Smuzhiyun #define BCM5708S_1000X_CTL1 0x10
6442*4882a593Smuzhiyun
6443*4882a593Smuzhiyun #define BCM5708S_1000X_CTL1_FIBER_MODE 0x0001
6444*4882a593Smuzhiyun #define BCM5708S_1000X_CTL1_AUTODET_EN 0x0010
6445*4882a593Smuzhiyun
6446*4882a593Smuzhiyun #define BCM5708S_1000X_CTL2 0x11
6447*4882a593Smuzhiyun
6448*4882a593Smuzhiyun #define BCM5708S_1000X_CTL2_PLLEL_DET_EN 0x0001
6449*4882a593Smuzhiyun
6450*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1 0x14
6451*4882a593Smuzhiyun
6452*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SGMII 0x0001
6453*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_LINK 0x0002
6454*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_FD 0x0004
6455*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SPEED_MASK 0x0018
6456*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SPEED_10 0x0000
6457*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SPEED_100 0x0008
6458*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SPEED_1G 0x0010
6459*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_SPEED_2G5 0x0018
6460*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_TX_PAUSE 0x0020
6461*4882a593Smuzhiyun #define BCM5708S_1000X_STAT1_RX_PAUSE 0x0040
6462*4882a593Smuzhiyun
6463*4882a593Smuzhiyun /* Digital3 Block */
6464*4882a593Smuzhiyun #define BCM5708S_DIG_3_0 0x10
6465*4882a593Smuzhiyun
6466*4882a593Smuzhiyun #define BCM5708S_DIG_3_0_USE_IEEE 0x0001
6467*4882a593Smuzhiyun
6468*4882a593Smuzhiyun /* Tx/Misc Block */
6469*4882a593Smuzhiyun #define BCM5708S_TX_ACTL1 0x15
6470*4882a593Smuzhiyun
6471*4882a593Smuzhiyun #define BCM5708S_TX_ACTL1_DRIVER_VCM 0x30
6472*4882a593Smuzhiyun
6473*4882a593Smuzhiyun #define BCM5708S_TX_ACTL3 0x17
6474*4882a593Smuzhiyun
6475*4882a593Smuzhiyun #define MII_BNX2_EXT_STATUS 0x11
6476*4882a593Smuzhiyun #define EXT_STATUS_MDIX (1 << 13)
6477*4882a593Smuzhiyun
6478*4882a593Smuzhiyun #define MII_BNX2_AUX_CTL 0x18
6479*4882a593Smuzhiyun #define AUX_CTL_MISC_CTL 0x7007
6480*4882a593Smuzhiyun #define AUX_CTL_MISC_CTL_WIRESPEED (1 << 4)
6481*4882a593Smuzhiyun #define AUX_CTL_MISC_CTL_AUTOMDIX (1 << 9)
6482*4882a593Smuzhiyun #define AUX_CTL_MISC_CTL_WR (1 << 15)
6483*4882a593Smuzhiyun
6484*4882a593Smuzhiyun #define MII_BNX2_DSP_RW_PORT 0x15
6485*4882a593Smuzhiyun #define MII_BNX2_DSP_ADDRESS 0x17
6486*4882a593Smuzhiyun #define MII_BNX2_DSP_EXPAND_REG 0x0f00
6487*4882a593Smuzhiyun #define MII_EXPAND_REG1 (MII_BNX2_DSP_EXPAND_REG | 1)
6488*4882a593Smuzhiyun #define MII_EXPAND_REG1_RUDI_C 0x20
6489*4882a593Smuzhiyun #define MII_EXPAND_SERDES_CTL (MII_BNX2_DSP_EXPAND_REG | 3)
6490*4882a593Smuzhiyun
6491*4882a593Smuzhiyun #define MII_BNX2_MISC_SHADOW 0x1c
6492*4882a593Smuzhiyun #define MISC_SHDW_AN_DBG 0x6800
6493*4882a593Smuzhiyun #define MISC_SHDW_AN_DBG_NOSYNC 0x0002
6494*4882a593Smuzhiyun #define MISC_SHDW_AN_DBG_RUDI_INVALID 0x0100
6495*4882a593Smuzhiyun #define MISC_SHDW_MODE_CTL 0x7c00
6496*4882a593Smuzhiyun #define MISC_SHDW_MODE_CTL_SIG_DET 0x0010
6497*4882a593Smuzhiyun
6498*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR 0x1f
6499*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_IEEE0 0x0000
6500*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_GP_STATUS 0x8120
6501*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_STATUS1 0x1b
6502*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_MSK 0x3f00
6503*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_10 0x0000
6504*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_100 0x0100
6505*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_1G 0x0200
6506*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_2_5G 0x0300
6507*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_SPEED_1GKV 0x0d00
6508*4882a593Smuzhiyun #define MII_BNX2_GP_TOP_AN_FD 0x8
6509*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_SERDES_DIG 0x8300
6510*4882a593Smuzhiyun #define MII_BNX2_SERDES_DIG_1000XCTL1 0x10
6511*4882a593Smuzhiyun #define MII_BNX2_SD_1000XCTL1_FIBER 0x01
6512*4882a593Smuzhiyun #define MII_BNX2_SD_1000XCTL1_AUTODET 0x10
6513*4882a593Smuzhiyun #define MII_BNX2_SERDES_DIG_MISC1 0x18
6514*4882a593Smuzhiyun #define MII_BNX2_SD_MISC1_FORCE_MSK 0xf
6515*4882a593Smuzhiyun #define MII_BNX2_SD_MISC1_FORCE_2_5G 0x0
6516*4882a593Smuzhiyun #define MII_BNX2_SD_MISC1_FORCE 0x10
6517*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_OVER1G 0x8320
6518*4882a593Smuzhiyun #define MII_BNX2_OVER1G_UP1 0x19
6519*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_BAM_NXTPG 0x8350
6520*4882a593Smuzhiyun #define MII_BNX2_BAM_NXTPG_CTL 0x10
6521*4882a593Smuzhiyun #define MII_BNX2_NXTPG_CTL_BAM 0x1
6522*4882a593Smuzhiyun #define MII_BNX2_NXTPG_CTL_T2 0x2
6523*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_CL73_USERB0 0x8370
6524*4882a593Smuzhiyun #define MII_BNX2_CL73_BAM_CTL1 0x12
6525*4882a593Smuzhiyun #define MII_BNX2_CL73_BAM_EN 0x8000
6526*4882a593Smuzhiyun #define MII_BNX2_CL73_BAM_STA_MGR_EN 0x4000
6527*4882a593Smuzhiyun #define MII_BNX2_CL73_BAM_NP_AFT_BP_EN 0x2000
6528*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_AER 0xffd0
6529*4882a593Smuzhiyun #define MII_BNX2_AER_AER 0x1e
6530*4882a593Smuzhiyun #define MII_BNX2_AER_AER_AN_MMD 0x3800
6531*4882a593Smuzhiyun #define MII_BNX2_BLK_ADDR_COMBO_IEEEB0 0xffe0
6532*4882a593Smuzhiyun
6533*4882a593Smuzhiyun #define MIN_ETHERNET_PACKET_SIZE (ETH_ZLEN - ETH_HLEN)
6534*4882a593Smuzhiyun #define MAX_ETHERNET_PACKET_SIZE ETH_DATA_LEN
6535*4882a593Smuzhiyun #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9000
6536*4882a593Smuzhiyun
6537*4882a593Smuzhiyun #define BNX2_RX_COPY_THRESH 128
6538*4882a593Smuzhiyun
6539*4882a593Smuzhiyun #define BNX2_MISC_ENABLE_DEFAULT 0x17ffffff
6540*4882a593Smuzhiyun
6541*4882a593Smuzhiyun #define BNX2_START_UNICAST_ADDRESS_INDEX 4
6542*4882a593Smuzhiyun #define BNX2_END_UNICAST_ADDRESS_INDEX 7
6543*4882a593Smuzhiyun #define BNX2_MAX_UNICAST_ADDRESSES (BNX2_END_UNICAST_ADDRESS_INDEX - \
6544*4882a593Smuzhiyun BNX2_START_UNICAST_ADDRESS_INDEX + 1)
6545*4882a593Smuzhiyun
6546*4882a593Smuzhiyun #define DMA_READ_CHANS 5
6547*4882a593Smuzhiyun #define DMA_WRITE_CHANS 3
6548*4882a593Smuzhiyun
6549*4882a593Smuzhiyun /* Use CPU native page size up to 16K for the ring sizes. */
6550*4882a593Smuzhiyun #if (PAGE_SHIFT > 14)
6551*4882a593Smuzhiyun #define BNX2_PAGE_BITS 14
6552*4882a593Smuzhiyun #else
6553*4882a593Smuzhiyun #define BNX2_PAGE_BITS PAGE_SHIFT
6554*4882a593Smuzhiyun #endif
6555*4882a593Smuzhiyun #define BNX2_PAGE_SIZE (1 << BNX2_PAGE_BITS)
6556*4882a593Smuzhiyun
6557*4882a593Smuzhiyun #define BNX2_TX_DESC_CNT (BNX2_PAGE_SIZE / sizeof(struct bnx2_tx_bd))
6558*4882a593Smuzhiyun #define BNX2_MAX_TX_DESC_CNT (BNX2_TX_DESC_CNT - 1)
6559*4882a593Smuzhiyun
6560*4882a593Smuzhiyun #define BNX2_MAX_RX_RINGS 8
6561*4882a593Smuzhiyun #define BNX2_MAX_RX_PG_RINGS 32
6562*4882a593Smuzhiyun #define BNX2_RX_DESC_CNT (BNX2_PAGE_SIZE / sizeof(struct bnx2_rx_bd))
6563*4882a593Smuzhiyun #define BNX2_MAX_RX_DESC_CNT (BNX2_RX_DESC_CNT - 1)
6564*4882a593Smuzhiyun #define BNX2_MAX_TOTAL_RX_DESC_CNT (BNX2_MAX_RX_DESC_CNT * BNX2_MAX_RX_RINGS)
6565*4882a593Smuzhiyun #define BNX2_MAX_TOTAL_RX_PG_DESC_CNT \
6566*4882a593Smuzhiyun (BNX2_MAX_RX_DESC_CNT * BNX2_MAX_RX_PG_RINGS)
6567*4882a593Smuzhiyun
6568*4882a593Smuzhiyun #define BNX2_NEXT_TX_BD(x) (((x) & (BNX2_MAX_TX_DESC_CNT - 1)) == \
6569*4882a593Smuzhiyun (BNX2_MAX_TX_DESC_CNT - 1)) ? \
6570*4882a593Smuzhiyun (x) + 2 : (x) + 1
6571*4882a593Smuzhiyun
6572*4882a593Smuzhiyun #define BNX2_TX_RING_IDX(x) ((x) & BNX2_MAX_TX_DESC_CNT)
6573*4882a593Smuzhiyun
6574*4882a593Smuzhiyun #define BNX2_NEXT_RX_BD(x) (((x) & (BNX2_MAX_RX_DESC_CNT - 1)) == \
6575*4882a593Smuzhiyun (BNX2_MAX_RX_DESC_CNT - 1)) ? \
6576*4882a593Smuzhiyun (x) + 2 : (x) + 1
6577*4882a593Smuzhiyun
6578*4882a593Smuzhiyun #define BNX2_RX_RING_IDX(x) ((x) & bp->rx_max_ring_idx)
6579*4882a593Smuzhiyun #define BNX2_RX_PG_RING_IDX(x) ((x) & bp->rx_max_pg_ring_idx)
6580*4882a593Smuzhiyun
6581*4882a593Smuzhiyun #define BNX2_RX_RING(x) (((x) & ~BNX2_MAX_RX_DESC_CNT) >> (BNX2_PAGE_BITS - 4))
6582*4882a593Smuzhiyun #define BNX2_RX_IDX(x) ((x) & BNX2_MAX_RX_DESC_CNT)
6583*4882a593Smuzhiyun
6584*4882a593Smuzhiyun /* Context size. */
6585*4882a593Smuzhiyun #define CTX_SHIFT 7
6586*4882a593Smuzhiyun #define CTX_SIZE (1 << CTX_SHIFT)
6587*4882a593Smuzhiyun #define CTX_MASK (CTX_SIZE - 1)
6588*4882a593Smuzhiyun #define GET_CID_ADDR(_cid) ((_cid) << CTX_SHIFT)
6589*4882a593Smuzhiyun #define GET_CID(_cid_addr) ((_cid_addr) >> CTX_SHIFT)
6590*4882a593Smuzhiyun
6591*4882a593Smuzhiyun #define PHY_CTX_SHIFT 6
6592*4882a593Smuzhiyun #define PHY_CTX_SIZE (1 << PHY_CTX_SHIFT)
6593*4882a593Smuzhiyun #define PHY_CTX_MASK (PHY_CTX_SIZE - 1)
6594*4882a593Smuzhiyun #define GET_PCID_ADDR(_pcid) ((_pcid) << PHY_CTX_SHIFT)
6595*4882a593Smuzhiyun #define GET_PCID(_pcid_addr) ((_pcid_addr) >> PHY_CTX_SHIFT)
6596*4882a593Smuzhiyun
6597*4882a593Smuzhiyun #define MB_KERNEL_CTX_SHIFT 8
6598*4882a593Smuzhiyun #define MB_KERNEL_CTX_SIZE (1 << MB_KERNEL_CTX_SHIFT)
6599*4882a593Smuzhiyun #define MB_KERNEL_CTX_MASK (MB_KERNEL_CTX_SIZE - 1)
6600*4882a593Smuzhiyun #define MB_GET_CID_ADDR(_cid) (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
6601*4882a593Smuzhiyun
6602*4882a593Smuzhiyun #define MAX_CID_CNT 0x4000
6603*4882a593Smuzhiyun #define MAX_CID_ADDR (GET_CID_ADDR(MAX_CID_CNT))
6604*4882a593Smuzhiyun #define INVALID_CID_ADDR 0xffffffff
6605*4882a593Smuzhiyun
6606*4882a593Smuzhiyun #define TX_CID 16
6607*4882a593Smuzhiyun #define TX_TSS_CID 32
6608*4882a593Smuzhiyun #define RX_CID 0
6609*4882a593Smuzhiyun #define RX_RSS_CID 4
6610*4882a593Smuzhiyun #define RX_MAX_RSS_RINGS 7
6611*4882a593Smuzhiyun #define RX_MAX_RINGS (RX_MAX_RSS_RINGS + 1)
6612*4882a593Smuzhiyun #define TX_MAX_TSS_RINGS 7
6613*4882a593Smuzhiyun #define TX_MAX_RINGS (TX_MAX_TSS_RINGS + 1)
6614*4882a593Smuzhiyun
6615*4882a593Smuzhiyun #define MB_TX_CID_ADDR MB_GET_CID_ADDR(TX_CID)
6616*4882a593Smuzhiyun #define MB_RX_CID_ADDR MB_GET_CID_ADDR(RX_CID)
6617*4882a593Smuzhiyun
6618*4882a593Smuzhiyun /*
6619*4882a593Smuzhiyun * This driver uses new build_skb() API :
6620*4882a593Smuzhiyun * RX ring buffer contains pointer to kmalloc() data only,
6621*4882a593Smuzhiyun * skb are built only after Hardware filled the frame.
6622*4882a593Smuzhiyun */
6623*4882a593Smuzhiyun struct bnx2_sw_bd {
6624*4882a593Smuzhiyun u8 *data;
6625*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
6626*4882a593Smuzhiyun };
6627*4882a593Smuzhiyun
6628*4882a593Smuzhiyun /* Its faster to compute this from data than storing it in sw_bd
6629*4882a593Smuzhiyun * (less cache misses)
6630*4882a593Smuzhiyun */
get_l2_fhdr(u8 * data)6631*4882a593Smuzhiyun static inline struct l2_fhdr *get_l2_fhdr(u8 *data)
6632*4882a593Smuzhiyun {
6633*4882a593Smuzhiyun return (struct l2_fhdr *)(PTR_ALIGN(data, BNX2_RX_ALIGN) + NET_SKB_PAD);
6634*4882a593Smuzhiyun }
6635*4882a593Smuzhiyun
6636*4882a593Smuzhiyun
6637*4882a593Smuzhiyun struct bnx2_sw_pg {
6638*4882a593Smuzhiyun struct page *page;
6639*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
6640*4882a593Smuzhiyun };
6641*4882a593Smuzhiyun
6642*4882a593Smuzhiyun struct bnx2_sw_tx_bd {
6643*4882a593Smuzhiyun struct sk_buff *skb;
6644*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(mapping);
6645*4882a593Smuzhiyun unsigned short is_gso;
6646*4882a593Smuzhiyun unsigned short nr_frags;
6647*4882a593Smuzhiyun };
6648*4882a593Smuzhiyun
6649*4882a593Smuzhiyun #define SW_RXBD_RING_SIZE (sizeof(struct bnx2_sw_bd) * BNX2_RX_DESC_CNT)
6650*4882a593Smuzhiyun #define SW_RXPG_RING_SIZE (sizeof(struct bnx2_sw_pg) * BNX2_RX_DESC_CNT)
6651*4882a593Smuzhiyun #define RXBD_RING_SIZE (sizeof(struct bnx2_rx_bd) * BNX2_RX_DESC_CNT)
6652*4882a593Smuzhiyun #define SW_TXBD_RING_SIZE (sizeof(struct bnx2_sw_tx_bd) * BNX2_TX_DESC_CNT)
6653*4882a593Smuzhiyun #define TXBD_RING_SIZE (sizeof(struct bnx2_tx_bd) * BNX2_TX_DESC_CNT)
6654*4882a593Smuzhiyun
6655*4882a593Smuzhiyun /* Buffered flash (Atmel: AT45DB011B) specific information */
6656*4882a593Smuzhiyun #define SEEPROM_PAGE_BITS 2
6657*4882a593Smuzhiyun #define SEEPROM_PHY_PAGE_SIZE (1 << SEEPROM_PAGE_BITS)
6658*4882a593Smuzhiyun #define SEEPROM_BYTE_ADDR_MASK (SEEPROM_PHY_PAGE_SIZE-1)
6659*4882a593Smuzhiyun #define SEEPROM_PAGE_SIZE 4
6660*4882a593Smuzhiyun #define SEEPROM_TOTAL_SIZE 65536
6661*4882a593Smuzhiyun
6662*4882a593Smuzhiyun #define BUFFERED_FLASH_PAGE_BITS 9
6663*4882a593Smuzhiyun #define BUFFERED_FLASH_PHY_PAGE_SIZE (1 << BUFFERED_FLASH_PAGE_BITS)
6664*4882a593Smuzhiyun #define BUFFERED_FLASH_BYTE_ADDR_MASK (BUFFERED_FLASH_PHY_PAGE_SIZE-1)
6665*4882a593Smuzhiyun #define BUFFERED_FLASH_PAGE_SIZE 264
6666*4882a593Smuzhiyun #define BUFFERED_FLASH_TOTAL_SIZE 0x21000
6667*4882a593Smuzhiyun
6668*4882a593Smuzhiyun #define SAIFUN_FLASH_PAGE_BITS 8
6669*4882a593Smuzhiyun #define SAIFUN_FLASH_PHY_PAGE_SIZE (1 << SAIFUN_FLASH_PAGE_BITS)
6670*4882a593Smuzhiyun #define SAIFUN_FLASH_BYTE_ADDR_MASK (SAIFUN_FLASH_PHY_PAGE_SIZE-1)
6671*4882a593Smuzhiyun #define SAIFUN_FLASH_PAGE_SIZE 256
6672*4882a593Smuzhiyun #define SAIFUN_FLASH_BASE_TOTAL_SIZE 65536
6673*4882a593Smuzhiyun
6674*4882a593Smuzhiyun #define ST_MICRO_FLASH_PAGE_BITS 8
6675*4882a593Smuzhiyun #define ST_MICRO_FLASH_PHY_PAGE_SIZE (1 << ST_MICRO_FLASH_PAGE_BITS)
6676*4882a593Smuzhiyun #define ST_MICRO_FLASH_BYTE_ADDR_MASK (ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
6677*4882a593Smuzhiyun #define ST_MICRO_FLASH_PAGE_SIZE 256
6678*4882a593Smuzhiyun #define ST_MICRO_FLASH_BASE_TOTAL_SIZE 65536
6679*4882a593Smuzhiyun
6680*4882a593Smuzhiyun #define BCM5709_FLASH_PAGE_BITS 8
6681*4882a593Smuzhiyun #define BCM5709_FLASH_PHY_PAGE_SIZE (1 << BCM5709_FLASH_PAGE_BITS)
6682*4882a593Smuzhiyun #define BCM5709_FLASH_BYTE_ADDR_MASK (BCM5709_FLASH_PHY_PAGE_SIZE-1)
6683*4882a593Smuzhiyun #define BCM5709_FLASH_PAGE_SIZE 256
6684*4882a593Smuzhiyun
6685*4882a593Smuzhiyun #define NVRAM_TIMEOUT_COUNT 30000
6686*4882a593Smuzhiyun
6687*4882a593Smuzhiyun
6688*4882a593Smuzhiyun #define FLASH_STRAP_MASK (BNX2_NVM_CFG1_FLASH_MODE | \
6689*4882a593Smuzhiyun BNX2_NVM_CFG1_BUFFER_MODE | \
6690*4882a593Smuzhiyun BNX2_NVM_CFG1_PROTECT_MODE | \
6691*4882a593Smuzhiyun BNX2_NVM_CFG1_FLASH_SIZE)
6692*4882a593Smuzhiyun
6693*4882a593Smuzhiyun #define FLASH_BACKUP_STRAP_MASK (0xf << 26)
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun struct flash_spec {
6696*4882a593Smuzhiyun u32 strapping;
6697*4882a593Smuzhiyun u32 config1;
6698*4882a593Smuzhiyun u32 config2;
6699*4882a593Smuzhiyun u32 config3;
6700*4882a593Smuzhiyun u32 write1;
6701*4882a593Smuzhiyun u32 flags;
6702*4882a593Smuzhiyun #define BNX2_NV_BUFFERED 0x00000001
6703*4882a593Smuzhiyun #define BNX2_NV_TRANSLATE 0x00000002
6704*4882a593Smuzhiyun #define BNX2_NV_WREN 0x00000004
6705*4882a593Smuzhiyun u32 page_bits;
6706*4882a593Smuzhiyun u32 page_size;
6707*4882a593Smuzhiyun u32 addr_mask;
6708*4882a593Smuzhiyun u32 total_size;
6709*4882a593Smuzhiyun u8 *name;
6710*4882a593Smuzhiyun };
6711*4882a593Smuzhiyun
6712*4882a593Smuzhiyun #define BNX2_MAX_MSIX_HW_VEC 9
6713*4882a593Smuzhiyun #define BNX2_MAX_MSIX_VEC 9
6714*4882a593Smuzhiyun #ifdef BCM_CNIC
6715*4882a593Smuzhiyun #define BNX2_MIN_MSIX_VEC 2
6716*4882a593Smuzhiyun #else
6717*4882a593Smuzhiyun #define BNX2_MIN_MSIX_VEC 1
6718*4882a593Smuzhiyun #endif
6719*4882a593Smuzhiyun
6720*4882a593Smuzhiyun
6721*4882a593Smuzhiyun struct bnx2_irq {
6722*4882a593Smuzhiyun irq_handler_t handler;
6723*4882a593Smuzhiyun unsigned int vector;
6724*4882a593Smuzhiyun u8 requested;
6725*4882a593Smuzhiyun char name[IFNAMSIZ + 2];
6726*4882a593Smuzhiyun };
6727*4882a593Smuzhiyun
6728*4882a593Smuzhiyun struct bnx2_tx_ring_info {
6729*4882a593Smuzhiyun u32 tx_prod_bseq;
6730*4882a593Smuzhiyun u16 tx_prod;
6731*4882a593Smuzhiyun u32 tx_bidx_addr;
6732*4882a593Smuzhiyun u32 tx_bseq_addr;
6733*4882a593Smuzhiyun
6734*4882a593Smuzhiyun struct bnx2_tx_bd *tx_desc_ring;
6735*4882a593Smuzhiyun struct bnx2_sw_tx_bd *tx_buf_ring;
6736*4882a593Smuzhiyun
6737*4882a593Smuzhiyun u16 tx_cons;
6738*4882a593Smuzhiyun u16 hw_tx_cons;
6739*4882a593Smuzhiyun
6740*4882a593Smuzhiyun dma_addr_t tx_desc_mapping;
6741*4882a593Smuzhiyun };
6742*4882a593Smuzhiyun
6743*4882a593Smuzhiyun struct bnx2_rx_ring_info {
6744*4882a593Smuzhiyun u32 rx_prod_bseq;
6745*4882a593Smuzhiyun u16 rx_prod;
6746*4882a593Smuzhiyun u16 rx_cons;
6747*4882a593Smuzhiyun
6748*4882a593Smuzhiyun u32 rx_bidx_addr;
6749*4882a593Smuzhiyun u32 rx_bseq_addr;
6750*4882a593Smuzhiyun u32 rx_pg_bidx_addr;
6751*4882a593Smuzhiyun
6752*4882a593Smuzhiyun u16 rx_pg_prod;
6753*4882a593Smuzhiyun u16 rx_pg_cons;
6754*4882a593Smuzhiyun
6755*4882a593Smuzhiyun struct bnx2_sw_bd *rx_buf_ring;
6756*4882a593Smuzhiyun struct bnx2_rx_bd *rx_desc_ring[BNX2_MAX_RX_RINGS];
6757*4882a593Smuzhiyun struct bnx2_sw_pg *rx_pg_ring;
6758*4882a593Smuzhiyun struct bnx2_rx_bd *rx_pg_desc_ring[BNX2_MAX_RX_PG_RINGS];
6759*4882a593Smuzhiyun
6760*4882a593Smuzhiyun dma_addr_t rx_desc_mapping[BNX2_MAX_RX_RINGS];
6761*4882a593Smuzhiyun dma_addr_t rx_pg_desc_mapping[BNX2_MAX_RX_PG_RINGS];
6762*4882a593Smuzhiyun };
6763*4882a593Smuzhiyun
6764*4882a593Smuzhiyun struct bnx2_napi {
6765*4882a593Smuzhiyun struct napi_struct napi ____cacheline_aligned;
6766*4882a593Smuzhiyun struct bnx2 *bp;
6767*4882a593Smuzhiyun union {
6768*4882a593Smuzhiyun struct status_block *msi;
6769*4882a593Smuzhiyun struct status_block_msix *msix;
6770*4882a593Smuzhiyun } status_blk;
6771*4882a593Smuzhiyun u16 *hw_tx_cons_ptr;
6772*4882a593Smuzhiyun u16 *hw_rx_cons_ptr;
6773*4882a593Smuzhiyun u32 last_status_idx;
6774*4882a593Smuzhiyun u32 int_num;
6775*4882a593Smuzhiyun
6776*4882a593Smuzhiyun #ifdef BCM_CNIC
6777*4882a593Smuzhiyun u32 cnic_tag;
6778*4882a593Smuzhiyun int cnic_present;
6779*4882a593Smuzhiyun #endif
6780*4882a593Smuzhiyun
6781*4882a593Smuzhiyun struct bnx2_rx_ring_info rx_ring;
6782*4882a593Smuzhiyun struct bnx2_tx_ring_info tx_ring;
6783*4882a593Smuzhiyun };
6784*4882a593Smuzhiyun
6785*4882a593Smuzhiyun struct bnx2 {
6786*4882a593Smuzhiyun /* Fields used in the tx and intr/napi performance paths are grouped */
6787*4882a593Smuzhiyun /* together in the beginning of the structure. */
6788*4882a593Smuzhiyun void __iomem *regview;
6789*4882a593Smuzhiyun
6790*4882a593Smuzhiyun struct net_device *dev;
6791*4882a593Smuzhiyun struct pci_dev *pdev;
6792*4882a593Smuzhiyun
6793*4882a593Smuzhiyun atomic_t intr_sem;
6794*4882a593Smuzhiyun
6795*4882a593Smuzhiyun u32 flags;
6796*4882a593Smuzhiyun #define BNX2_FLAG_PCIX 0x00000001
6797*4882a593Smuzhiyun #define BNX2_FLAG_PCI_32BIT 0x00000002
6798*4882a593Smuzhiyun #define BNX2_FLAG_MSIX_CAP 0x00000004
6799*4882a593Smuzhiyun #define BNX2_FLAG_NO_WOL 0x00000008
6800*4882a593Smuzhiyun #define BNX2_FLAG_USING_MSI 0x00000020
6801*4882a593Smuzhiyun #define BNX2_FLAG_ASF_ENABLE 0x00000040
6802*4882a593Smuzhiyun #define BNX2_FLAG_MSI_CAP 0x00000080
6803*4882a593Smuzhiyun #define BNX2_FLAG_ONE_SHOT_MSI 0x00000100
6804*4882a593Smuzhiyun #define BNX2_FLAG_PCIE 0x00000200
6805*4882a593Smuzhiyun #define BNX2_FLAG_USING_MSIX 0x00000400
6806*4882a593Smuzhiyun #define BNX2_FLAG_USING_MSI_OR_MSIX (BNX2_FLAG_USING_MSI | \
6807*4882a593Smuzhiyun BNX2_FLAG_USING_MSIX)
6808*4882a593Smuzhiyun #define BNX2_FLAG_JUMBO_BROKEN 0x00000800
6809*4882a593Smuzhiyun #define BNX2_FLAG_CAN_KEEP_VLAN 0x00001000
6810*4882a593Smuzhiyun #define BNX2_FLAG_BROKEN_STATS 0x00002000
6811*4882a593Smuzhiyun #define BNX2_FLAG_AER_ENABLED 0x00004000
6812*4882a593Smuzhiyun
6813*4882a593Smuzhiyun struct bnx2_napi bnx2_napi[BNX2_MAX_MSIX_VEC];
6814*4882a593Smuzhiyun
6815*4882a593Smuzhiyun u32 rx_buf_use_size; /* useable size */
6816*4882a593Smuzhiyun u32 rx_buf_size; /* with alignment */
6817*4882a593Smuzhiyun u32 rx_copy_thresh;
6818*4882a593Smuzhiyun u32 rx_jumbo_thresh;
6819*4882a593Smuzhiyun u32 rx_max_ring_idx;
6820*4882a593Smuzhiyun u32 rx_max_pg_ring_idx;
6821*4882a593Smuzhiyun
6822*4882a593Smuzhiyun /* TX constants */
6823*4882a593Smuzhiyun int tx_ring_size;
6824*4882a593Smuzhiyun u32 tx_wake_thresh;
6825*4882a593Smuzhiyun
6826*4882a593Smuzhiyun #ifdef BCM_CNIC
6827*4882a593Smuzhiyun struct cnic_ops __rcu *cnic_ops;
6828*4882a593Smuzhiyun void *cnic_data;
6829*4882a593Smuzhiyun #endif
6830*4882a593Smuzhiyun
6831*4882a593Smuzhiyun /* End of fields used in the performance code paths. */
6832*4882a593Smuzhiyun
6833*4882a593Smuzhiyun unsigned int current_interval;
6834*4882a593Smuzhiyun #define BNX2_TIMER_INTERVAL HZ
6835*4882a593Smuzhiyun #define BNX2_SERDES_AN_TIMEOUT (HZ / 3)
6836*4882a593Smuzhiyun #define BNX2_SERDES_FORCED_TIMEOUT (HZ / 10)
6837*4882a593Smuzhiyun
6838*4882a593Smuzhiyun struct timer_list timer;
6839*4882a593Smuzhiyun struct work_struct reset_task;
6840*4882a593Smuzhiyun
6841*4882a593Smuzhiyun /* Used to synchronize phy accesses. */
6842*4882a593Smuzhiyun spinlock_t phy_lock;
6843*4882a593Smuzhiyun spinlock_t indirect_lock;
6844*4882a593Smuzhiyun
6845*4882a593Smuzhiyun u32 phy_flags;
6846*4882a593Smuzhiyun #define BNX2_PHY_FLAG_SERDES 0x00000001
6847*4882a593Smuzhiyun #define BNX2_PHY_FLAG_CRC_FIX 0x00000002
6848*4882a593Smuzhiyun #define BNX2_PHY_FLAG_PARALLEL_DETECT 0x00000004
6849*4882a593Smuzhiyun #define BNX2_PHY_FLAG_2_5G_CAPABLE 0x00000008
6850*4882a593Smuzhiyun #define BNX2_PHY_FLAG_INT_MODE_MASK 0x00000300
6851*4882a593Smuzhiyun #define BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING 0x00000100
6852*4882a593Smuzhiyun #define BNX2_PHY_FLAG_INT_MODE_LINK_READY 0x00000200
6853*4882a593Smuzhiyun #define BNX2_PHY_FLAG_DIS_EARLY_DAC 0x00000400
6854*4882a593Smuzhiyun #define BNX2_PHY_FLAG_REMOTE_PHY_CAP 0x00000800
6855*4882a593Smuzhiyun #define BNX2_PHY_FLAG_FORCED_DOWN 0x00001000
6856*4882a593Smuzhiyun #define BNX2_PHY_FLAG_NO_PARALLEL 0x00002000
6857*4882a593Smuzhiyun #define BNX2_PHY_FLAG_MDIX 0x00004000
6858*4882a593Smuzhiyun
6859*4882a593Smuzhiyun u32 mii_bmcr;
6860*4882a593Smuzhiyun u32 mii_bmsr;
6861*4882a593Smuzhiyun u32 mii_bmsr1;
6862*4882a593Smuzhiyun u32 mii_adv;
6863*4882a593Smuzhiyun u32 mii_lpa;
6864*4882a593Smuzhiyun u32 mii_up1;
6865*4882a593Smuzhiyun
6866*4882a593Smuzhiyun u32 chip_id;
6867*4882a593Smuzhiyun /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
6868*4882a593Smuzhiyun #define BNX2_CHIP(bp) (((bp)->chip_id) & 0xffff0000)
6869*4882a593Smuzhiyun #define BNX2_CHIP_5706 0x57060000
6870*4882a593Smuzhiyun #define BNX2_CHIP_5708 0x57080000
6871*4882a593Smuzhiyun #define BNX2_CHIP_5709 0x57090000
6872*4882a593Smuzhiyun
6873*4882a593Smuzhiyun #define BNX2_CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000)
6874*4882a593Smuzhiyun #define BNX2_CHIP_REV_Ax 0x00000000
6875*4882a593Smuzhiyun #define BNX2_CHIP_REV_Bx 0x00001000
6876*4882a593Smuzhiyun #define BNX2_CHIP_REV_Cx 0x00002000
6877*4882a593Smuzhiyun
6878*4882a593Smuzhiyun #define BNX2_CHIP_METAL(bp) (((bp)->chip_id) & 0x00000ff0)
6879*4882a593Smuzhiyun #define BNX2_CHIP_BOND(bp) (((bp)->chip_id) & 0x0000000f)
6880*4882a593Smuzhiyun
6881*4882a593Smuzhiyun #define BNX2_CHIP_ID(bp) (((bp)->chip_id) & 0xfffffff0)
6882*4882a593Smuzhiyun #define BNX2_CHIP_ID_5706_A0 0x57060000
6883*4882a593Smuzhiyun #define BNX2_CHIP_ID_5706_A1 0x57060010
6884*4882a593Smuzhiyun #define BNX2_CHIP_ID_5706_A2 0x57060020
6885*4882a593Smuzhiyun #define BNX2_CHIP_ID_5708_A0 0x57080000
6886*4882a593Smuzhiyun #define BNX2_CHIP_ID_5708_B0 0x57081000
6887*4882a593Smuzhiyun #define BNX2_CHIP_ID_5708_B1 0x57081010
6888*4882a593Smuzhiyun #define BNX2_CHIP_ID_5709_A0 0x57090000
6889*4882a593Smuzhiyun #define BNX2_CHIP_ID_5709_A1 0x57090010
6890*4882a593Smuzhiyun
6891*4882a593Smuzhiyun /* A serdes chip will have the first bit of the bond id set. */
6892*4882a593Smuzhiyun #define BNX2_CHIP_BOND_SERDES_BIT 0x01
6893*4882a593Smuzhiyun
6894*4882a593Smuzhiyun u32 phy_addr;
6895*4882a593Smuzhiyun u32 phy_id;
6896*4882a593Smuzhiyun
6897*4882a593Smuzhiyun u16 bus_speed_mhz;
6898*4882a593Smuzhiyun u8 wol;
6899*4882a593Smuzhiyun
6900*4882a593Smuzhiyun u8 pad;
6901*4882a593Smuzhiyun
6902*4882a593Smuzhiyun u16 fw_wr_seq;
6903*4882a593Smuzhiyun u16 fw_drv_pulse_wr_seq;
6904*4882a593Smuzhiyun u32 fw_last_msg;
6905*4882a593Smuzhiyun
6906*4882a593Smuzhiyun int rx_max_ring;
6907*4882a593Smuzhiyun int rx_ring_size;
6908*4882a593Smuzhiyun
6909*4882a593Smuzhiyun int rx_max_pg_ring;
6910*4882a593Smuzhiyun int rx_pg_ring_size;
6911*4882a593Smuzhiyun
6912*4882a593Smuzhiyun u16 tx_quick_cons_trip;
6913*4882a593Smuzhiyun u16 tx_quick_cons_trip_int;
6914*4882a593Smuzhiyun u16 rx_quick_cons_trip;
6915*4882a593Smuzhiyun u16 rx_quick_cons_trip_int;
6916*4882a593Smuzhiyun u16 comp_prod_trip;
6917*4882a593Smuzhiyun u16 comp_prod_trip_int;
6918*4882a593Smuzhiyun u16 tx_ticks;
6919*4882a593Smuzhiyun u16 tx_ticks_int;
6920*4882a593Smuzhiyun u16 com_ticks;
6921*4882a593Smuzhiyun u16 com_ticks_int;
6922*4882a593Smuzhiyun u16 cmd_ticks;
6923*4882a593Smuzhiyun u16 cmd_ticks_int;
6924*4882a593Smuzhiyun u16 rx_ticks;
6925*4882a593Smuzhiyun u16 rx_ticks_int;
6926*4882a593Smuzhiyun
6927*4882a593Smuzhiyun u32 stats_ticks;
6928*4882a593Smuzhiyun
6929*4882a593Smuzhiyun dma_addr_t status_blk_mapping;
6930*4882a593Smuzhiyun
6931*4882a593Smuzhiyun void *status_blk;
6932*4882a593Smuzhiyun struct statistics_block *stats_blk;
6933*4882a593Smuzhiyun struct statistics_block *temp_stats_blk;
6934*4882a593Smuzhiyun dma_addr_t stats_blk_mapping;
6935*4882a593Smuzhiyun
6936*4882a593Smuzhiyun int ctx_pages;
6937*4882a593Smuzhiyun void *ctx_blk[4];
6938*4882a593Smuzhiyun dma_addr_t ctx_blk_mapping[4];
6939*4882a593Smuzhiyun
6940*4882a593Smuzhiyun u32 hc_cmd;
6941*4882a593Smuzhiyun u32 rx_mode;
6942*4882a593Smuzhiyun
6943*4882a593Smuzhiyun u16 req_line_speed;
6944*4882a593Smuzhiyun u8 req_duplex;
6945*4882a593Smuzhiyun
6946*4882a593Smuzhiyun u8 phy_port;
6947*4882a593Smuzhiyun u8 link_up;
6948*4882a593Smuzhiyun
6949*4882a593Smuzhiyun u16 line_speed;
6950*4882a593Smuzhiyun u8 duplex;
6951*4882a593Smuzhiyun u8 flow_ctrl; /* actual flow ctrl settings */
6952*4882a593Smuzhiyun /* may be different from */
6953*4882a593Smuzhiyun /* req_flow_ctrl if autoneg */
6954*4882a593Smuzhiyun u32 advertising;
6955*4882a593Smuzhiyun
6956*4882a593Smuzhiyun u8 req_flow_ctrl; /* flow ctrl advertisement */
6957*4882a593Smuzhiyun /* settings or forced */
6958*4882a593Smuzhiyun /* settings */
6959*4882a593Smuzhiyun u8 autoneg;
6960*4882a593Smuzhiyun #define AUTONEG_SPEED 1
6961*4882a593Smuzhiyun #define AUTONEG_FLOW_CTRL 2
6962*4882a593Smuzhiyun
6963*4882a593Smuzhiyun u8 loopback;
6964*4882a593Smuzhiyun #define MAC_LOOPBACK 1
6965*4882a593Smuzhiyun #define PHY_LOOPBACK 2
6966*4882a593Smuzhiyun
6967*4882a593Smuzhiyun u8 serdes_an_pending;
6968*4882a593Smuzhiyun
6969*4882a593Smuzhiyun u8 mac_addr[8];
6970*4882a593Smuzhiyun
6971*4882a593Smuzhiyun u32 shmem_base;
6972*4882a593Smuzhiyun
6973*4882a593Smuzhiyun char fw_version[32];
6974*4882a593Smuzhiyun
6975*4882a593Smuzhiyun int pm_cap;
6976*4882a593Smuzhiyun int pcix_cap;
6977*4882a593Smuzhiyun
6978*4882a593Smuzhiyun const struct flash_spec *flash_info;
6979*4882a593Smuzhiyun u32 flash_size;
6980*4882a593Smuzhiyun
6981*4882a593Smuzhiyun int status_stats_size;
6982*4882a593Smuzhiyun
6983*4882a593Smuzhiyun struct bnx2_irq irq_tbl[BNX2_MAX_MSIX_VEC];
6984*4882a593Smuzhiyun int irq_nvecs;
6985*4882a593Smuzhiyun
6986*4882a593Smuzhiyun u8 func;
6987*4882a593Smuzhiyun
6988*4882a593Smuzhiyun u8 num_tx_rings;
6989*4882a593Smuzhiyun u8 num_rx_rings;
6990*4882a593Smuzhiyun
6991*4882a593Smuzhiyun int num_req_tx_rings;
6992*4882a593Smuzhiyun int num_req_rx_rings;
6993*4882a593Smuzhiyun
6994*4882a593Smuzhiyun u32 leds_save;
6995*4882a593Smuzhiyun u32 idle_chk_status_idx;
6996*4882a593Smuzhiyun
6997*4882a593Smuzhiyun #ifdef BCM_CNIC
6998*4882a593Smuzhiyun struct mutex cnic_lock;
6999*4882a593Smuzhiyun struct cnic_eth_dev cnic_eth_dev;
7000*4882a593Smuzhiyun struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
7001*4882a593Smuzhiyun #endif
7002*4882a593Smuzhiyun
7003*4882a593Smuzhiyun const struct firmware *mips_firmware;
7004*4882a593Smuzhiyun const struct firmware *rv2p_firmware;
7005*4882a593Smuzhiyun };
7006*4882a593Smuzhiyun
7007*4882a593Smuzhiyun #define BNX2_RD(bp, offset) \
7008*4882a593Smuzhiyun readl(bp->regview + offset)
7009*4882a593Smuzhiyun
7010*4882a593Smuzhiyun #define BNX2_WR(bp, offset, val) \
7011*4882a593Smuzhiyun writel(val, bp->regview + offset)
7012*4882a593Smuzhiyun
7013*4882a593Smuzhiyun #define BNX2_WR16(bp, offset, val) \
7014*4882a593Smuzhiyun writew(val, bp->regview + offset)
7015*4882a593Smuzhiyun
7016*4882a593Smuzhiyun struct cpu_reg {
7017*4882a593Smuzhiyun u32 mode;
7018*4882a593Smuzhiyun u32 mode_value_halt;
7019*4882a593Smuzhiyun u32 mode_value_sstep;
7020*4882a593Smuzhiyun
7021*4882a593Smuzhiyun u32 state;
7022*4882a593Smuzhiyun u32 state_value_clear;
7023*4882a593Smuzhiyun
7024*4882a593Smuzhiyun u32 gpr0;
7025*4882a593Smuzhiyun u32 evmask;
7026*4882a593Smuzhiyun u32 pc;
7027*4882a593Smuzhiyun u32 inst;
7028*4882a593Smuzhiyun u32 bp;
7029*4882a593Smuzhiyun
7030*4882a593Smuzhiyun u32 spad_base;
7031*4882a593Smuzhiyun
7032*4882a593Smuzhiyun u32 mips_view_base;
7033*4882a593Smuzhiyun };
7034*4882a593Smuzhiyun
7035*4882a593Smuzhiyun struct bnx2_fw_file_section {
7036*4882a593Smuzhiyun __be32 addr;
7037*4882a593Smuzhiyun __be32 len;
7038*4882a593Smuzhiyun __be32 offset;
7039*4882a593Smuzhiyun };
7040*4882a593Smuzhiyun
7041*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry {
7042*4882a593Smuzhiyun __be32 start_addr;
7043*4882a593Smuzhiyun struct bnx2_fw_file_section text;
7044*4882a593Smuzhiyun struct bnx2_fw_file_section data;
7045*4882a593Smuzhiyun struct bnx2_fw_file_section rodata;
7046*4882a593Smuzhiyun };
7047*4882a593Smuzhiyun
7048*4882a593Smuzhiyun struct bnx2_rv2p_fw_file_entry {
7049*4882a593Smuzhiyun struct bnx2_fw_file_section rv2p;
7050*4882a593Smuzhiyun __be32 fixup[8];
7051*4882a593Smuzhiyun };
7052*4882a593Smuzhiyun
7053*4882a593Smuzhiyun struct bnx2_mips_fw_file {
7054*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry com;
7055*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry cp;
7056*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry rxp;
7057*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry tpat;
7058*4882a593Smuzhiyun struct bnx2_mips_fw_file_entry txp;
7059*4882a593Smuzhiyun };
7060*4882a593Smuzhiyun
7061*4882a593Smuzhiyun struct bnx2_rv2p_fw_file {
7062*4882a593Smuzhiyun struct bnx2_rv2p_fw_file_entry proc1;
7063*4882a593Smuzhiyun struct bnx2_rv2p_fw_file_entry proc2;
7064*4882a593Smuzhiyun };
7065*4882a593Smuzhiyun
7066*4882a593Smuzhiyun #define RV2P_P1_FIXUP_PAGE_SIZE_IDX 0
7067*4882a593Smuzhiyun #define RV2P_BD_PAGE_SIZE_MSK 0xffff
7068*4882a593Smuzhiyun #define RV2P_BD_PAGE_SIZE ((BNX2_PAGE_SIZE / 16) - 1)
7069*4882a593Smuzhiyun
7070*4882a593Smuzhiyun #define RV2P_PROC1 0
7071*4882a593Smuzhiyun #define RV2P_PROC2 1
7072*4882a593Smuzhiyun
7073*4882a593Smuzhiyun
7074*4882a593Smuzhiyun /* This value (in milliseconds) determines the frequency of the driver
7075*4882a593Smuzhiyun * issuing the PULSE message code. The firmware monitors this periodic
7076*4882a593Smuzhiyun * pulse to determine when to switch to an OS-absent mode. */
7077*4882a593Smuzhiyun #define BNX2_DRV_PULSE_PERIOD_MS 250
7078*4882a593Smuzhiyun
7079*4882a593Smuzhiyun /* This value (in milliseconds) determines how long the driver should
7080*4882a593Smuzhiyun * wait for an acknowledgement from the firmware before timing out. Once
7081*4882a593Smuzhiyun * the firmware has timed out, the driver will assume there is no firmware
7082*4882a593Smuzhiyun * running and there won't be any firmware-driver synchronization during a
7083*4882a593Smuzhiyun * driver reset. */
7084*4882a593Smuzhiyun #define BNX2_FW_ACK_TIME_OUT_MS 1000
7085*4882a593Smuzhiyun
7086*4882a593Smuzhiyun
7087*4882a593Smuzhiyun #define BNX2_DRV_RESET_SIGNATURE 0x00000000
7088*4882a593Smuzhiyun #define BNX2_DRV_RESET_SIGNATURE_MAGIC 0x4841564b /* HAVK */
7089*4882a593Smuzhiyun //#define DRV_RESET_SIGNATURE_MAGIC 0x47495352 /* RSIG */
7090*4882a593Smuzhiyun
7091*4882a593Smuzhiyun #define BNX2_DRV_MB 0x00000004
7092*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE 0xff000000
7093*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_RESET 0x01000000
7094*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_UNLOAD 0x02000000
7095*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_SHUTDOWN 0x03000000
7096*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_SUSPEND_WOL 0x04000000
7097*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_FW_TIMEOUT 0x05000000
7098*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_PULSE 0x06000000
7099*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_DIAG 0x07000000
7100*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL 0x09000000
7101*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN 0x0b000000
7102*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE 0x0d000000
7103*4882a593Smuzhiyun #define BNX2_DRV_MSG_CODE_CMD_SET_LINK 0x10000000
7104*4882a593Smuzhiyun
7105*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA 0x00ff0000
7106*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA_WAIT0 0x00010000
7107*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA_WAIT1 0x00020000
7108*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA_WAIT2 0x00030000
7109*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA_WAIT3 0x00040000
7110*4882a593Smuzhiyun
7111*4882a593Smuzhiyun #define BNX2_DRV_MSG_SEQ 0x0000ffff
7112*4882a593Smuzhiyun
7113*4882a593Smuzhiyun #define BNX2_FW_MB 0x00000008
7114*4882a593Smuzhiyun #define BNX2_FW_MSG_ACK 0x0000ffff
7115*4882a593Smuzhiyun #define BNX2_FW_MSG_STATUS_MASK 0x00ff0000
7116*4882a593Smuzhiyun #define BNX2_FW_MSG_STATUS_OK 0x00000000
7117*4882a593Smuzhiyun #define BNX2_FW_MSG_STATUS_FAILURE 0x00ff0000
7118*4882a593Smuzhiyun
7119*4882a593Smuzhiyun #define BNX2_LINK_STATUS 0x0000000c
7120*4882a593Smuzhiyun #define BNX2_LINK_STATUS_INIT_VALUE 0xffffffff
7121*4882a593Smuzhiyun #define BNX2_LINK_STATUS_LINK_UP 0x1
7122*4882a593Smuzhiyun #define BNX2_LINK_STATUS_LINK_DOWN 0x0
7123*4882a593Smuzhiyun #define BNX2_LINK_STATUS_SPEED_MASK 0x1e
7124*4882a593Smuzhiyun #define BNX2_LINK_STATUS_AN_INCOMPLETE (0<<1)
7125*4882a593Smuzhiyun #define BNX2_LINK_STATUS_10HALF (1<<1)
7126*4882a593Smuzhiyun #define BNX2_LINK_STATUS_10FULL (2<<1)
7127*4882a593Smuzhiyun #define BNX2_LINK_STATUS_100HALF (3<<1)
7128*4882a593Smuzhiyun #define BNX2_LINK_STATUS_100BASE_T4 (4<<1)
7129*4882a593Smuzhiyun #define BNX2_LINK_STATUS_100FULL (5<<1)
7130*4882a593Smuzhiyun #define BNX2_LINK_STATUS_1000HALF (6<<1)
7131*4882a593Smuzhiyun #define BNX2_LINK_STATUS_1000FULL (7<<1)
7132*4882a593Smuzhiyun #define BNX2_LINK_STATUS_2500HALF (8<<1)
7133*4882a593Smuzhiyun #define BNX2_LINK_STATUS_2500FULL (9<<1)
7134*4882a593Smuzhiyun #define BNX2_LINK_STATUS_AN_ENABLED (1<<5)
7135*4882a593Smuzhiyun #define BNX2_LINK_STATUS_AN_COMPLETE (1<<6)
7136*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARALLEL_DET (1<<7)
7137*4882a593Smuzhiyun #define BNX2_LINK_STATUS_RESERVED (1<<8)
7138*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_1000FULL (1<<9)
7139*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_1000HALF (1<<10)
7140*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_100BT4 (1<<11)
7141*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_100FULL (1<<12)
7142*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_100HALF (1<<13)
7143*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_10FULL (1<<14)
7144*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_10HALF (1<<15)
7145*4882a593Smuzhiyun #define BNX2_LINK_STATUS_TX_FC_ENABLED (1<<16)
7146*4882a593Smuzhiyun #define BNX2_LINK_STATUS_RX_FC_ENABLED (1<<17)
7147*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_SYM_PAUSE_CAP (1<<18)
7148*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP (1<<19)
7149*4882a593Smuzhiyun #define BNX2_LINK_STATUS_SERDES_LINK (1<<20)
7150*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_2500FULL (1<<21)
7151*4882a593Smuzhiyun #define BNX2_LINK_STATUS_PARTNER_AD_2500HALF (1<<22)
7152*4882a593Smuzhiyun #define BNX2_LINK_STATUS_HEART_BEAT_EXPIRED (1<<31)
7153*4882a593Smuzhiyun
7154*4882a593Smuzhiyun #define BNX2_DRV_PULSE_MB 0x00000010
7155*4882a593Smuzhiyun #define BNX2_DRV_PULSE_SEQ_MASK 0x00007fff
7156*4882a593Smuzhiyun
7157*4882a593Smuzhiyun /* Indicate to the firmware not to go into the
7158*4882a593Smuzhiyun * OS absent when it is not getting driver pulse.
7159*4882a593Smuzhiyun * This is used for debugging. */
7160*4882a593Smuzhiyun #define BNX2_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE 0x00080000
7161*4882a593Smuzhiyun
7162*4882a593Smuzhiyun #define BNX2_DRV_MB_ARG0 0x00000014
7163*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_10HALF (1<<0)
7164*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_10FULL (1<<1)
7165*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_10 \
7166*4882a593Smuzhiyun (BNX2_NETLINK_SET_LINK_SPEED_10HALF | \
7167*4882a593Smuzhiyun BNX2_NETLINK_SET_LINK_SPEED_10FULL)
7168*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_100HALF (1<<2)
7169*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_100FULL (1<<3)
7170*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_100 \
7171*4882a593Smuzhiyun (BNX2_NETLINK_SET_LINK_SPEED_100HALF | \
7172*4882a593Smuzhiyun BNX2_NETLINK_SET_LINK_SPEED_100FULL)
7173*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_1GHALF (1<<4)
7174*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_1GFULL (1<<5)
7175*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_2G5HALF (1<<6)
7176*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_2G5FULL (1<<7)
7177*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_10GHALF (1<<8)
7178*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_SPEED_10GFULL (1<<9)
7179*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG (1<<10)
7180*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE (1<<11)
7181*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE (1<<12)
7182*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE (1<<13)
7183*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED (1<<14)
7184*4882a593Smuzhiyun #define BNX2_NETLINK_SET_LINK_PHY_RESET (1<<15)
7185*4882a593Smuzhiyun
7186*4882a593Smuzhiyun #define BNX2_DEV_INFO_SIGNATURE 0x00000020
7187*4882a593Smuzhiyun #define BNX2_DEV_INFO_SIGNATURE_MAGIC 0x44564900
7188*4882a593Smuzhiyun #define BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK 0xffffff00
7189*4882a593Smuzhiyun #define BNX2_DEV_INFO_FEATURE_CFG_VALID 0x01
7190*4882a593Smuzhiyun #define BNX2_DEV_INFO_SECONDARY_PORT 0x80
7191*4882a593Smuzhiyun #define BNX2_DEV_INFO_DRV_ALWAYS_ALIVE 0x40
7192*4882a593Smuzhiyun
7193*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_PART_NUM 0x00000024
7194*4882a593Smuzhiyun
7195*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_POWER_DISSIPATED 0x00000034
7196*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_POWER_STATE_D3_MASK 0xff000000
7197*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_POWER_STATE_D2_MASK 0xff0000
7198*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_POWER_STATE_D1_MASK 0xff00
7199*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_POWER_STATE_D0_MASK 0xff
7200*4882a593Smuzhiyun
7201*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG POWER_CONSUMED 0x00000038
7202*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_CONFIG 0x0000003c
7203*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_DESIGN_NIC 0
7204*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_DESIGN_LOM 0x1
7205*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_PHY_COPPER 0
7206*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_PHY_FIBER 0x2
7207*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_PHY_2_5G 0x20
7208*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_PHY_BACKPLANE 0x40
7209*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_LED_MODE_SHIFT_BITS 8
7210*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_LED_MODE_MASK 0x300
7211*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_LED_MODE_MAC 0
7212*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY1 0x100
7213*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY2 0x200
7214*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX 0x8000
7215*4882a593Smuzhiyun
7216*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG_CONFIG2 0x00000040
7217*4882a593Smuzhiyun #define BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK 0x00fff000
7218*4882a593Smuzhiyun
7219*4882a593Smuzhiyun #define BNX2_DEV_INFO_BC_REV 0x0000004c
7220*4882a593Smuzhiyun
7221*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_MAC_UPPER 0x00000050
7222*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_UPPERMAC_MASK 0xffff
7223*4882a593Smuzhiyun
7224*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_MAC_LOWER 0x00000054
7225*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CONFIG 0x00000058
7226*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK 0x0000ffff
7227*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK 0x001f0000
7228*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_AN 0x00000000
7229*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G 0x00030000
7230*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_2_5G 0x00040000
7231*4882a593Smuzhiyun
7232*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_IMD_MAC_A_UPPER 0x00000068
7233*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_IMD_MAC_A_LOWER 0x0000006c
7234*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_IMD_MAC_B_UPPER 0x00000070
7235*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_IMD_MAC_B_LOWER 0x00000074
7236*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_ISCSI_MAC_UPPER 0x00000078
7237*4882a593Smuzhiyun #define BNX2_PORT_HW_CFG_ISCSI_MAC_LOWER 0x0000007c
7238*4882a593Smuzhiyun
7239*4882a593Smuzhiyun #define BNX2_DEV_INFO_PER_PORT_HW_CONFIG2 0x000000b4
7240*4882a593Smuzhiyun
7241*4882a593Smuzhiyun #define BNX2_DEV_INFO_FORMAT_REV 0x000000c4
7242*4882a593Smuzhiyun #define BNX2_DEV_INFO_FORMAT_REV_MASK 0xff000000
7243*4882a593Smuzhiyun #define BNX2_DEV_INFO_FORMAT_REV_ID ('A' << 24)
7244*4882a593Smuzhiyun
7245*4882a593Smuzhiyun #define BNX2_SHARED_FEATURE 0x000000c8
7246*4882a593Smuzhiyun #define BNX2_SHARED_FEATURE_MASK 0xffffffff
7247*4882a593Smuzhiyun
7248*4882a593Smuzhiyun #define BNX2_PORT_FEATURE 0x000000d8
7249*4882a593Smuzhiyun #define BNX2_PORT2_FEATURE 0x00000014c
7250*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_ENABLED 0x01000000
7251*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_ENABLED 0x02000000
7252*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_ASF_ENABLED 0x04000000
7253*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_IMD_ENABLED 0x08000000
7254*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_MASK 0xf
7255*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_DISABLED 0x0
7256*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_64K 0x1
7257*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_128K 0x2
7258*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_256K 0x3
7259*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_512K 0x4
7260*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_1M 0x5
7261*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_2M 0x6
7262*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_4M 0x7
7263*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_8M 0x8
7264*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_16M 0x9
7265*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_32M 0xa
7266*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_64M 0xb
7267*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_128M 0xc
7268*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_256M 0xd
7269*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_512M 0xe
7270*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_BAR1_SIZE_1G 0xf
7271*4882a593Smuzhiyun
7272*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL 0xdc
7273*4882a593Smuzhiyun #define BNX2_PORT2_FEATURE_WOL 0x150
7274*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS 4
7275*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_MASK 0x30
7276*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_DISABLE 0
7277*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC 0x10
7278*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_ACPI 0x20
7279*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x30
7280*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_MASK 0xf
7281*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG 0
7282*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10HALF 1
7283*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10FULL 2
7284*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
7285*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
7286*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000HALF 5
7287*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000FULL 6
7288*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000 0x40
7289*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
7290*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP 0x800
7291*4882a593Smuzhiyun
7292*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA 0xe0
7293*4882a593Smuzhiyun #define BNX2_PORT2_FEATURE_MBA 0x154
7294*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS 0
7295*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x3
7296*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0
7297*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 1
7298*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 2
7299*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS 2
7300*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c
7301*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG 0
7302*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10HALF 0x4
7303*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10FULL 0x8
7304*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100HALF 0xc
7305*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100FULL 0x10
7306*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000HALF 0x14
7307*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000FULL 0x18
7308*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x40
7309*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_S 0
7310*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x80
7311*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS 8
7312*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0xff00
7313*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0
7314*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K 0x100
7315*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x200
7316*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x300
7317*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x400
7318*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x500
7319*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x600
7320*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x700
7321*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x800
7322*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x900
7323*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0xa00
7324*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0xb00
7325*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0xc00
7326*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0xd00
7327*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0xe00
7328*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0xf00
7329*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS 16
7330*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0xf0000
7331*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS 20
7332*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x300000
7333*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0
7334*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x100000
7335*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x200000
7336*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x300000
7337*4882a593Smuzhiyun
7338*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_IMD 0xe4
7339*4882a593Smuzhiyun #define BNX2_PORT2_FEATURE_IMD 0x158
7340*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT 0
7341*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE 1
7342*4882a593Smuzhiyun
7343*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_VLAN 0xe8
7344*4882a593Smuzhiyun #define BNX2_PORT2_FEATURE_VLAN 0x15c
7345*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_VLAN_TAG_MASK 0xffff
7346*4882a593Smuzhiyun #define BNX2_PORT_FEATURE_MBA_VLAN_ENABLE 0x10000
7347*4882a593Smuzhiyun
7348*4882a593Smuzhiyun #define BNX2_MFW_VER_PTR 0x00000014c
7349*4882a593Smuzhiyun
7350*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE 0x000001c0
7351*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_SIG 0x00005254
7352*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_SIG_MASK 0x0000ffff
7353*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_NONE (BNX2_BC_STATE_RESET_TYPE_SIG | \
7354*4882a593Smuzhiyun 0x00010000)
7355*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_PCI (BNX2_BC_STATE_RESET_TYPE_SIG | \
7356*4882a593Smuzhiyun 0x00020000)
7357*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_VAUX (BNX2_BC_STATE_RESET_TYPE_SIG | \
7358*4882a593Smuzhiyun 0x00030000)
7359*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_MASK DRV_MSG_CODE
7360*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_RESET (BNX2_BC_STATE_RESET_TYPE_SIG | \
7361*4882a593Smuzhiyun DRV_MSG_CODE_RESET)
7362*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX2_BC_STATE_RESET_TYPE_SIG | \
7363*4882a593Smuzhiyun DRV_MSG_CODE_UNLOAD)
7364*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX2_BC_STATE_RESET_TYPE_SIG | \
7365*4882a593Smuzhiyun DRV_MSG_CODE_SHUTDOWN)
7366*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_WOL (BNX2_BC_STATE_RESET_TYPE_SIG | \
7367*4882a593Smuzhiyun DRV_MSG_CODE_WOL)
7368*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_DRV_DIAG (BNX2_BC_STATE_RESET_TYPE_SIG | \
7369*4882a593Smuzhiyun DRV_MSG_CODE_DIAG)
7370*4882a593Smuzhiyun #define BNX2_BC_STATE_RESET_TYPE_VALUE(msg) (BNX2_BC_STATE_RESET_TYPE_SIG | \
7371*4882a593Smuzhiyun (msg))
7372*4882a593Smuzhiyun
7373*4882a593Smuzhiyun #define BNX2_BC_RESET_TYPE 0x000001c0
7374*4882a593Smuzhiyun
7375*4882a593Smuzhiyun #define BNX2_BC_STATE 0x000001c4
7376*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_MASK 0x0000ff00
7377*4882a593Smuzhiyun #define BNX2_BC_STATE_SIGN 0x42530000
7378*4882a593Smuzhiyun #define BNX2_BC_STATE_SIGN_MASK 0xffff0000
7379*4882a593Smuzhiyun #define BNX2_BC_STATE_BC1_START (BNX2_BC_STATE_SIGN | 0x1)
7380*4882a593Smuzhiyun #define BNX2_BC_STATE_GET_NVM_CFG1 (BNX2_BC_STATE_SIGN | 0x2)
7381*4882a593Smuzhiyun #define BNX2_BC_STATE_PROG_BAR (BNX2_BC_STATE_SIGN | 0x3)
7382*4882a593Smuzhiyun #define BNX2_BC_STATE_INIT_VID (BNX2_BC_STATE_SIGN | 0x4)
7383*4882a593Smuzhiyun #define BNX2_BC_STATE_GET_NVM_CFG2 (BNX2_BC_STATE_SIGN | 0x5)
7384*4882a593Smuzhiyun #define BNX2_BC_STATE_APPLY_WKARND (BNX2_BC_STATE_SIGN | 0x6)
7385*4882a593Smuzhiyun #define BNX2_BC_STATE_LOAD_BC2 (BNX2_BC_STATE_SIGN | 0x7)
7386*4882a593Smuzhiyun #define BNX2_BC_STATE_GOING_BC2 (BNX2_BC_STATE_SIGN | 0x8)
7387*4882a593Smuzhiyun #define BNX2_BC_STATE_GOING_DIAG (BNX2_BC_STATE_SIGN | 0x9)
7388*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_FINAL_INIT (BNX2_BC_STATE_SIGN | 0x81)
7389*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_WKARND (BNX2_BC_STATE_SIGN | 0x82)
7390*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_DRV_PULSE (BNX2_BC_STATE_SIGN | 0x83)
7391*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_FIOEVTS (BNX2_BC_STATE_SIGN | 0x84)
7392*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_DRV_CMD (BNX2_BC_STATE_SIGN | 0x85)
7393*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_LOW_POWER (BNX2_BC_STATE_SIGN | 0x86)
7394*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_SET_WOL (BNX2_BC_STATE_SIGN | 0x87)
7395*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_OTHER_FW (BNX2_BC_STATE_SIGN | 0x88)
7396*4882a593Smuzhiyun #define BNX2_BC_STATE_RT_GOING_D3 (BNX2_BC_STATE_SIGN | 0x89)
7397*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_BAD_VERSION (BNX2_BC_STATE_SIGN | 0x0100)
7398*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_BAD_BC2_CRC (BNX2_BC_STATE_SIGN | 0x0200)
7399*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_BC1_LOOP (BNX2_BC_STATE_SIGN | 0x0300)
7400*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_UNKNOWN_CMD (BNX2_BC_STATE_SIGN | 0x0400)
7401*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_DRV_DEAD (BNX2_BC_STATE_SIGN | 0x0500)
7402*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_NO_RXP (BNX2_BC_STATE_SIGN | 0x0600)
7403*4882a593Smuzhiyun #define BNX2_BC_STATE_ERR_TOO_MANY_RBUF (BNX2_BC_STATE_SIGN | 0x0700)
7404*4882a593Smuzhiyun
7405*4882a593Smuzhiyun #define BNX2_BC_STATE_CONDITION 0x000001c8
7406*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_UNKNOWN 0x00000000
7407*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_IPMI 0x00002000
7408*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_UMP 0x00004000
7409*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_NCSI 0x00006000
7410*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_NONE 0x0000e000
7411*4882a593Smuzhiyun #define BNX2_CONDITION_MFW_RUN_MASK 0x0000e000
7412*4882a593Smuzhiyun #define BNX2_CONDITION_PM_STATE_MASK 0x00030000
7413*4882a593Smuzhiyun #define BNX2_CONDITION_PM_STATE_FULL 0x00030000
7414*4882a593Smuzhiyun #define BNX2_CONDITION_PM_STATE_PREP 0x00020000
7415*4882a593Smuzhiyun #define BNX2_CONDITION_PM_STATE_UNPREP 0x00010000
7416*4882a593Smuzhiyun
7417*4882a593Smuzhiyun #define BNX2_BC_STATE_DEBUG_CMD 0x1dc
7418*4882a593Smuzhiyun #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE 0x42440000
7419*4882a593Smuzhiyun #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK 0xffff0000
7420*4882a593Smuzhiyun #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK 0xffff
7421*4882a593Smuzhiyun #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_INFINITE 0xffff
7422*4882a593Smuzhiyun
7423*4882a593Smuzhiyun #define BNX2_FW_EVT_CODE_MB 0x354
7424*4882a593Smuzhiyun #define BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT 0x00000000
7425*4882a593Smuzhiyun #define BNX2_FW_EVT_CODE_LINK_EVENT 0x00000001
7426*4882a593Smuzhiyun
7427*4882a593Smuzhiyun #define BNX2_DRV_ACK_CAP_MB 0x364
7428*4882a593Smuzhiyun #define BNX2_DRV_ACK_CAP_SIGNATURE 0x35450000
7429*4882a593Smuzhiyun #define BNX2_CAPABILITY_SIGNATURE_MASK 0xFFFF0000
7430*4882a593Smuzhiyun
7431*4882a593Smuzhiyun #define BNX2_FW_CAP_MB 0x368
7432*4882a593Smuzhiyun #define BNX2_FW_CAP_SIGNATURE 0xaa550000
7433*4882a593Smuzhiyun #define BNX2_FW_ACK_DRV_SIGNATURE 0x52500000
7434*4882a593Smuzhiyun #define BNX2_FW_CAP_SIGNATURE_MASK 0xffff0000
7435*4882a593Smuzhiyun #define BNX2_FW_CAP_REMOTE_PHY_CAPABLE 0x00000001
7436*4882a593Smuzhiyun #define BNX2_FW_CAP_REMOTE_PHY_PRESENT 0x00000002
7437*4882a593Smuzhiyun #define BNX2_FW_CAP_MFW_CAN_KEEP_VLAN 0x00000008
7438*4882a593Smuzhiyun #define BNX2_FW_CAP_BC_CAN_KEEP_VLAN 0x00000010
7439*4882a593Smuzhiyun #define BNX2_FW_CAP_CAN_KEEP_VLAN (BNX2_FW_CAP_BC_CAN_KEEP_VLAN | \
7440*4882a593Smuzhiyun BNX2_FW_CAP_MFW_CAN_KEEP_VLAN)
7441*4882a593Smuzhiyun
7442*4882a593Smuzhiyun #define BNX2_RPHY_SIGNATURE 0x36c
7443*4882a593Smuzhiyun #define BNX2_RPHY_LOAD_SIGNATURE 0x5a5a5a5a
7444*4882a593Smuzhiyun
7445*4882a593Smuzhiyun #define BNX2_RPHY_FLAGS 0x370
7446*4882a593Smuzhiyun #define BNX2_RPHY_SERDES_LINK 0x374
7447*4882a593Smuzhiyun #define BNX2_RPHY_COPPER_LINK 0x378
7448*4882a593Smuzhiyun
7449*4882a593Smuzhiyun #define BNX2_ISCSI_INITIATOR 0x3dc
7450*4882a593Smuzhiyun #define BNX2_ISCSI_INITIATOR_EN 0x00080000
7451*4882a593Smuzhiyun
7452*4882a593Smuzhiyun #define BNX2_ISCSI_MAX_CONN 0x3e4
7453*4882a593Smuzhiyun #define BNX2_ISCSI_MAX_CONN_MASK 0xffff0000
7454*4882a593Smuzhiyun #define BNX2_ISCSI_MAX_CONN_SHIFT 16
7455*4882a593Smuzhiyun
7456*4882a593Smuzhiyun #define HOST_VIEW_SHMEM_BASE 0x167c00
7457*4882a593Smuzhiyun
7458*4882a593Smuzhiyun #define DP_SHMEM_LINE(bp, offset) \
7459*4882a593Smuzhiyun netdev_err(bp->dev, "DEBUG: %08x: %08x %08x %08x %08x\n", \
7460*4882a593Smuzhiyun offset, \
7461*4882a593Smuzhiyun bnx2_shmem_rd(bp, offset), \
7462*4882a593Smuzhiyun bnx2_shmem_rd(bp, offset + 4), \
7463*4882a593Smuzhiyun bnx2_shmem_rd(bp, offset + 8), \
7464*4882a593Smuzhiyun bnx2_shmem_rd(bp, offset + 12))
7465*4882a593Smuzhiyun
7466*4882a593Smuzhiyun #endif
7467