xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/broadcom/bgmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for (BCM4706)? GBit MAC core on BCMA bus.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Licensed under the GNU/GPL. See COPYING for details.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define pr_fmt(fmt)		KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
13*4882a593Smuzhiyun #include <linux/etherdevice.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/bcm47xx_nvram.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/phy_fixed.h>
18*4882a593Smuzhiyun #include <net/dsa.h>
19*4882a593Smuzhiyun #include "bgmac.h"
20*4882a593Smuzhiyun 
bgmac_wait_value(struct bgmac * bgmac,u16 reg,u32 mask,u32 value,int timeout)21*4882a593Smuzhiyun static bool bgmac_wait_value(struct bgmac *bgmac, u16 reg, u32 mask,
22*4882a593Smuzhiyun 			     u32 value, int timeout)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	u32 val;
25*4882a593Smuzhiyun 	int i;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	for (i = 0; i < timeout / 10; i++) {
28*4882a593Smuzhiyun 		val = bgmac_read(bgmac, reg);
29*4882a593Smuzhiyun 		if ((val & mask) == value)
30*4882a593Smuzhiyun 			return true;
31*4882a593Smuzhiyun 		udelay(10);
32*4882a593Smuzhiyun 	}
33*4882a593Smuzhiyun 	dev_err(bgmac->dev, "Timeout waiting for reg 0x%X\n", reg);
34*4882a593Smuzhiyun 	return false;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /**************************************************
38*4882a593Smuzhiyun  * DMA
39*4882a593Smuzhiyun  **************************************************/
40*4882a593Smuzhiyun 
bgmac_dma_tx_reset(struct bgmac * bgmac,struct bgmac_dma_ring * ring)41*4882a593Smuzhiyun static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	u32 val;
44*4882a593Smuzhiyun 	int i;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (!ring->mmio_base)
47*4882a593Smuzhiyun 		return;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* Suspend DMA TX ring first.
50*4882a593Smuzhiyun 	 * bgmac_wait_value doesn't support waiting for any of few values, so
51*4882a593Smuzhiyun 	 * implement whole loop here.
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
54*4882a593Smuzhiyun 		    BGMAC_DMA_TX_SUSPEND);
55*4882a593Smuzhiyun 	for (i = 0; i < 10000 / 10; i++) {
56*4882a593Smuzhiyun 		val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
57*4882a593Smuzhiyun 		val &= BGMAC_DMA_TX_STAT;
58*4882a593Smuzhiyun 		if (val == BGMAC_DMA_TX_STAT_DISABLED ||
59*4882a593Smuzhiyun 		    val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
60*4882a593Smuzhiyun 		    val == BGMAC_DMA_TX_STAT_STOPPED) {
61*4882a593Smuzhiyun 			i = 0;
62*4882a593Smuzhiyun 			break;
63*4882a593Smuzhiyun 		}
64*4882a593Smuzhiyun 		udelay(10);
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 	if (i)
67*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
68*4882a593Smuzhiyun 			ring->mmio_base, val);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Remove SUSPEND bit */
71*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
72*4882a593Smuzhiyun 	if (!bgmac_wait_value(bgmac,
73*4882a593Smuzhiyun 			      ring->mmio_base + BGMAC_DMA_TX_STATUS,
74*4882a593Smuzhiyun 			      BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
75*4882a593Smuzhiyun 			      10000)) {
76*4882a593Smuzhiyun 		dev_warn(bgmac->dev, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
77*4882a593Smuzhiyun 			 ring->mmio_base);
78*4882a593Smuzhiyun 		udelay(300);
79*4882a593Smuzhiyun 		val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
80*4882a593Smuzhiyun 		if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
81*4882a593Smuzhiyun 			dev_err(bgmac->dev, "Reset of DMA TX ring 0x%X failed\n",
82*4882a593Smuzhiyun 				ring->mmio_base);
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
bgmac_dma_tx_enable(struct bgmac * bgmac,struct bgmac_dma_ring * ring)86*4882a593Smuzhiyun static void bgmac_dma_tx_enable(struct bgmac *bgmac,
87*4882a593Smuzhiyun 				struct bgmac_dma_ring *ring)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	u32 ctl;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
92*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_TX_MASK_SETUP) {
93*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_TX_BL_MASK;
94*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_TX_MR_MASK;
97*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_TX_PC_MASK;
100*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_TX_PT_MASK;
103*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	ctl |= BGMAC_DMA_TX_ENABLE;
106*4882a593Smuzhiyun 	ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
107*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static void
bgmac_dma_tx_add_buf(struct bgmac * bgmac,struct bgmac_dma_ring * ring,int i,int len,u32 ctl0)111*4882a593Smuzhiyun bgmac_dma_tx_add_buf(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
112*4882a593Smuzhiyun 		     int i, int len, u32 ctl0)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct bgmac_slot_info *slot;
115*4882a593Smuzhiyun 	struct bgmac_dma_desc *dma_desc;
116*4882a593Smuzhiyun 	u32 ctl1;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (i == BGMAC_TX_RING_SLOTS - 1)
119*4882a593Smuzhiyun 		ctl0 |= BGMAC_DESC_CTL0_EOT;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	ctl1 = len & BGMAC_DESC_CTL1_LEN;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	slot = &ring->slots[i];
124*4882a593Smuzhiyun 	dma_desc = &ring->cpu_base[i];
125*4882a593Smuzhiyun 	dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
126*4882a593Smuzhiyun 	dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
127*4882a593Smuzhiyun 	dma_desc->ctl0 = cpu_to_le32(ctl0);
128*4882a593Smuzhiyun 	dma_desc->ctl1 = cpu_to_le32(ctl1);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
bgmac_dma_tx_add(struct bgmac * bgmac,struct bgmac_dma_ring * ring,struct sk_buff * skb)131*4882a593Smuzhiyun static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
132*4882a593Smuzhiyun 				    struct bgmac_dma_ring *ring,
133*4882a593Smuzhiyun 				    struct sk_buff *skb)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
136*4882a593Smuzhiyun 	struct net_device *net_dev = bgmac->net_dev;
137*4882a593Smuzhiyun 	int index = ring->end % BGMAC_TX_RING_SLOTS;
138*4882a593Smuzhiyun 	struct bgmac_slot_info *slot = &ring->slots[index];
139*4882a593Smuzhiyun 	int nr_frags;
140*4882a593Smuzhiyun 	u32 flags;
141*4882a593Smuzhiyun 	int i;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (skb->len > BGMAC_DESC_CTL1_LEN) {
144*4882a593Smuzhiyun 		netdev_err(bgmac->net_dev, "Too long skb (%d)\n", skb->len);
145*4882a593Smuzhiyun 		goto err_drop;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_PARTIAL)
149*4882a593Smuzhiyun 		skb_checksum_help(skb);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	nr_frags = skb_shinfo(skb)->nr_frags;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* ring->end - ring->start will return the number of valid slots,
154*4882a593Smuzhiyun 	 * even when ring->end overflows
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	if (ring->end - ring->start + nr_frags + 1 >= BGMAC_TX_RING_SLOTS) {
157*4882a593Smuzhiyun 		netdev_err(bgmac->net_dev, "TX ring is full, queue should be stopped!\n");
158*4882a593Smuzhiyun 		netif_stop_queue(net_dev);
159*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	slot->dma_addr = dma_map_single(dma_dev, skb->data, skb_headlen(skb),
163*4882a593Smuzhiyun 					DMA_TO_DEVICE);
164*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
165*4882a593Smuzhiyun 		goto err_dma_head;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	flags = BGMAC_DESC_CTL0_SOF;
168*4882a593Smuzhiyun 	if (!nr_frags)
169*4882a593Smuzhiyun 		flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	bgmac_dma_tx_add_buf(bgmac, ring, index, skb_headlen(skb), flags);
172*4882a593Smuzhiyun 	flags = 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	for (i = 0; i < nr_frags; i++) {
175*4882a593Smuzhiyun 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
176*4882a593Smuzhiyun 		int len = skb_frag_size(frag);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		index = (index + 1) % BGMAC_TX_RING_SLOTS;
179*4882a593Smuzhiyun 		slot = &ring->slots[index];
180*4882a593Smuzhiyun 		slot->dma_addr = skb_frag_dma_map(dma_dev, frag, 0,
181*4882a593Smuzhiyun 						  len, DMA_TO_DEVICE);
182*4882a593Smuzhiyun 		if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
183*4882a593Smuzhiyun 			goto err_dma;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		if (i == nr_frags - 1)
186*4882a593Smuzhiyun 			flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		bgmac_dma_tx_add_buf(bgmac, ring, index, len, flags);
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	slot->skb = skb;
192*4882a593Smuzhiyun 	netdev_sent_queue(net_dev, skb->len);
193*4882a593Smuzhiyun 	ring->end += nr_frags + 1;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	wmb();
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Increase ring->end to point empty slot. We tell hardware the first
198*4882a593Smuzhiyun 	 * slot it should *not* read.
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
201*4882a593Smuzhiyun 		    ring->index_base +
202*4882a593Smuzhiyun 		    (ring->end % BGMAC_TX_RING_SLOTS) *
203*4882a593Smuzhiyun 		    sizeof(struct bgmac_dma_desc));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (ring->end - ring->start >= BGMAC_TX_RING_SLOTS - 8)
206*4882a593Smuzhiyun 		netif_stop_queue(net_dev);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return NETDEV_TX_OK;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun err_dma:
211*4882a593Smuzhiyun 	dma_unmap_single(dma_dev, slot->dma_addr, skb_headlen(skb),
212*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	while (i-- > 0) {
215*4882a593Smuzhiyun 		int index = (ring->end + i) % BGMAC_TX_RING_SLOTS;
216*4882a593Smuzhiyun 		struct bgmac_slot_info *slot = &ring->slots[index];
217*4882a593Smuzhiyun 		u32 ctl1 = le32_to_cpu(ring->cpu_base[index].ctl1);
218*4882a593Smuzhiyun 		int len = ctl1 & BGMAC_DESC_CTL1_LEN;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		dma_unmap_page(dma_dev, slot->dma_addr, len, DMA_TO_DEVICE);
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun err_dma_head:
224*4882a593Smuzhiyun 	netdev_err(bgmac->net_dev, "Mapping error of skb on ring 0x%X\n",
225*4882a593Smuzhiyun 		   ring->mmio_base);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun err_drop:
228*4882a593Smuzhiyun 	dev_kfree_skb(skb);
229*4882a593Smuzhiyun 	net_dev->stats.tx_dropped++;
230*4882a593Smuzhiyun 	net_dev->stats.tx_errors++;
231*4882a593Smuzhiyun 	return NETDEV_TX_OK;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* Free transmitted packets */
bgmac_dma_tx_free(struct bgmac * bgmac,struct bgmac_dma_ring * ring)235*4882a593Smuzhiyun static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
238*4882a593Smuzhiyun 	int empty_slot;
239*4882a593Smuzhiyun 	unsigned bytes_compl = 0, pkts_compl = 0;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* The last slot that hardware didn't consume yet */
242*4882a593Smuzhiyun 	empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
243*4882a593Smuzhiyun 	empty_slot &= BGMAC_DMA_TX_STATDPTR;
244*4882a593Smuzhiyun 	empty_slot -= ring->index_base;
245*4882a593Smuzhiyun 	empty_slot &= BGMAC_DMA_TX_STATDPTR;
246*4882a593Smuzhiyun 	empty_slot /= sizeof(struct bgmac_dma_desc);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	while (ring->start != ring->end) {
249*4882a593Smuzhiyun 		int slot_idx = ring->start % BGMAC_TX_RING_SLOTS;
250*4882a593Smuzhiyun 		struct bgmac_slot_info *slot = &ring->slots[slot_idx];
251*4882a593Smuzhiyun 		u32 ctl0, ctl1;
252*4882a593Smuzhiyun 		int len;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		if (slot_idx == empty_slot)
255*4882a593Smuzhiyun 			break;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		ctl0 = le32_to_cpu(ring->cpu_base[slot_idx].ctl0);
258*4882a593Smuzhiyun 		ctl1 = le32_to_cpu(ring->cpu_base[slot_idx].ctl1);
259*4882a593Smuzhiyun 		len = ctl1 & BGMAC_DESC_CTL1_LEN;
260*4882a593Smuzhiyun 		if (ctl0 & BGMAC_DESC_CTL0_SOF)
261*4882a593Smuzhiyun 			/* Unmap no longer used buffer */
262*4882a593Smuzhiyun 			dma_unmap_single(dma_dev, slot->dma_addr, len,
263*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
264*4882a593Smuzhiyun 		else
265*4882a593Smuzhiyun 			dma_unmap_page(dma_dev, slot->dma_addr, len,
266*4882a593Smuzhiyun 				       DMA_TO_DEVICE);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		if (slot->skb) {
269*4882a593Smuzhiyun 			bgmac->net_dev->stats.tx_bytes += slot->skb->len;
270*4882a593Smuzhiyun 			bgmac->net_dev->stats.tx_packets++;
271*4882a593Smuzhiyun 			bytes_compl += slot->skb->len;
272*4882a593Smuzhiyun 			pkts_compl++;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 			/* Free memory! :) */
275*4882a593Smuzhiyun 			dev_kfree_skb(slot->skb);
276*4882a593Smuzhiyun 			slot->skb = NULL;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		slot->dma_addr = 0;
280*4882a593Smuzhiyun 		ring->start++;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!pkts_compl)
284*4882a593Smuzhiyun 		return;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (netif_queue_stopped(bgmac->net_dev))
289*4882a593Smuzhiyun 		netif_wake_queue(bgmac->net_dev);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
bgmac_dma_rx_reset(struct bgmac * bgmac,struct bgmac_dma_ring * ring)292*4882a593Smuzhiyun static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	if (!ring->mmio_base)
295*4882a593Smuzhiyun 		return;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
298*4882a593Smuzhiyun 	if (!bgmac_wait_value(bgmac,
299*4882a593Smuzhiyun 			      ring->mmio_base + BGMAC_DMA_RX_STATUS,
300*4882a593Smuzhiyun 			      BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
301*4882a593Smuzhiyun 			      10000))
302*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Reset of ring 0x%X RX failed\n",
303*4882a593Smuzhiyun 			ring->mmio_base);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
bgmac_dma_rx_enable(struct bgmac * bgmac,struct bgmac_dma_ring * ring)306*4882a593Smuzhiyun static void bgmac_dma_rx_enable(struct bgmac *bgmac,
307*4882a593Smuzhiyun 				struct bgmac_dma_ring *ring)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	u32 ctl;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* preserve ONLY bits 16-17 from current hardware value */
314*4882a593Smuzhiyun 	ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_RX_MASK_SETUP) {
317*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_RX_BL_MASK;
318*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_RX_PC_MASK;
321*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		ctl &= ~BGMAC_DMA_RX_PT_MASK;
324*4882a593Smuzhiyun 		ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 	ctl |= BGMAC_DMA_RX_ENABLE;
327*4882a593Smuzhiyun 	ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
328*4882a593Smuzhiyun 	ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
329*4882a593Smuzhiyun 	ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
330*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
bgmac_dma_rx_skb_for_slot(struct bgmac * bgmac,struct bgmac_slot_info * slot)333*4882a593Smuzhiyun static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
334*4882a593Smuzhiyun 				     struct bgmac_slot_info *slot)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
337*4882a593Smuzhiyun 	dma_addr_t dma_addr;
338*4882a593Smuzhiyun 	struct bgmac_rx_header *rx;
339*4882a593Smuzhiyun 	void *buf;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* Alloc skb */
342*4882a593Smuzhiyun 	buf = netdev_alloc_frag(BGMAC_RX_ALLOC_SIZE);
343*4882a593Smuzhiyun 	if (!buf)
344*4882a593Smuzhiyun 		return -ENOMEM;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* Poison - if everything goes fine, hardware will overwrite it */
347*4882a593Smuzhiyun 	rx = buf + BGMAC_RX_BUF_OFFSET;
348*4882a593Smuzhiyun 	rx->len = cpu_to_le16(0xdead);
349*4882a593Smuzhiyun 	rx->flags = cpu_to_le16(0xbeef);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* Map skb for the DMA */
352*4882a593Smuzhiyun 	dma_addr = dma_map_single(dma_dev, buf + BGMAC_RX_BUF_OFFSET,
353*4882a593Smuzhiyun 				  BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
354*4882a593Smuzhiyun 	if (dma_mapping_error(dma_dev, dma_addr)) {
355*4882a593Smuzhiyun 		netdev_err(bgmac->net_dev, "DMA mapping error\n");
356*4882a593Smuzhiyun 		put_page(virt_to_head_page(buf));
357*4882a593Smuzhiyun 		return -ENOMEM;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Update the slot */
361*4882a593Smuzhiyun 	slot->buf = buf;
362*4882a593Smuzhiyun 	slot->dma_addr = dma_addr;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
bgmac_dma_rx_update_index(struct bgmac * bgmac,struct bgmac_dma_ring * ring)367*4882a593Smuzhiyun static void bgmac_dma_rx_update_index(struct bgmac *bgmac,
368*4882a593Smuzhiyun 				      struct bgmac_dma_ring *ring)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	dma_wmb();
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
373*4882a593Smuzhiyun 		    ring->index_base +
374*4882a593Smuzhiyun 		    ring->end * sizeof(struct bgmac_dma_desc));
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
bgmac_dma_rx_setup_desc(struct bgmac * bgmac,struct bgmac_dma_ring * ring,int desc_idx)377*4882a593Smuzhiyun static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
378*4882a593Smuzhiyun 				    struct bgmac_dma_ring *ring, int desc_idx)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
381*4882a593Smuzhiyun 	u32 ctl0 = 0, ctl1 = 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (desc_idx == BGMAC_RX_RING_SLOTS - 1)
384*4882a593Smuzhiyun 		ctl0 |= BGMAC_DESC_CTL0_EOT;
385*4882a593Smuzhiyun 	ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
386*4882a593Smuzhiyun 	/* Is there any BGMAC device that requires extension? */
387*4882a593Smuzhiyun 	/* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
388*4882a593Smuzhiyun 	 * B43_DMA64_DCTL1_ADDREXT_MASK;
389*4882a593Smuzhiyun 	 */
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
392*4882a593Smuzhiyun 	dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
393*4882a593Smuzhiyun 	dma_desc->ctl0 = cpu_to_le32(ctl0);
394*4882a593Smuzhiyun 	dma_desc->ctl1 = cpu_to_le32(ctl1);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	ring->end = desc_idx;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
bgmac_dma_rx_poison_buf(struct device * dma_dev,struct bgmac_slot_info * slot)399*4882a593Smuzhiyun static void bgmac_dma_rx_poison_buf(struct device *dma_dev,
400*4882a593Smuzhiyun 				    struct bgmac_slot_info *slot)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	dma_sync_single_for_cpu(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
405*4882a593Smuzhiyun 				DMA_FROM_DEVICE);
406*4882a593Smuzhiyun 	rx->len = cpu_to_le16(0xdead);
407*4882a593Smuzhiyun 	rx->flags = cpu_to_le16(0xbeef);
408*4882a593Smuzhiyun 	dma_sync_single_for_device(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
409*4882a593Smuzhiyun 				   DMA_FROM_DEVICE);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
bgmac_dma_rx_read(struct bgmac * bgmac,struct bgmac_dma_ring * ring,int weight)412*4882a593Smuzhiyun static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
413*4882a593Smuzhiyun 			     int weight)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	u32 end_slot;
416*4882a593Smuzhiyun 	int handled = 0;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
419*4882a593Smuzhiyun 	end_slot &= BGMAC_DMA_RX_STATDPTR;
420*4882a593Smuzhiyun 	end_slot -= ring->index_base;
421*4882a593Smuzhiyun 	end_slot &= BGMAC_DMA_RX_STATDPTR;
422*4882a593Smuzhiyun 	end_slot /= sizeof(struct bgmac_dma_desc);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	while (ring->start != end_slot) {
425*4882a593Smuzhiyun 		struct device *dma_dev = bgmac->dma_dev;
426*4882a593Smuzhiyun 		struct bgmac_slot_info *slot = &ring->slots[ring->start];
427*4882a593Smuzhiyun 		struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
428*4882a593Smuzhiyun 		struct sk_buff *skb;
429*4882a593Smuzhiyun 		void *buf = slot->buf;
430*4882a593Smuzhiyun 		dma_addr_t dma_addr = slot->dma_addr;
431*4882a593Smuzhiyun 		u16 len, flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		do {
434*4882a593Smuzhiyun 			/* Prepare new skb as replacement */
435*4882a593Smuzhiyun 			if (bgmac_dma_rx_skb_for_slot(bgmac, slot)) {
436*4882a593Smuzhiyun 				bgmac_dma_rx_poison_buf(dma_dev, slot);
437*4882a593Smuzhiyun 				break;
438*4882a593Smuzhiyun 			}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 			/* Unmap buffer to make it accessible to the CPU */
441*4882a593Smuzhiyun 			dma_unmap_single(dma_dev, dma_addr,
442*4882a593Smuzhiyun 					 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 			/* Get info from the header */
445*4882a593Smuzhiyun 			len = le16_to_cpu(rx->len);
446*4882a593Smuzhiyun 			flags = le16_to_cpu(rx->flags);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 			/* Check for poison and drop or pass the packet */
449*4882a593Smuzhiyun 			if (len == 0xdead && flags == 0xbeef) {
450*4882a593Smuzhiyun 				netdev_err(bgmac->net_dev, "Found poisoned packet at slot %d, DMA issue!\n",
451*4882a593Smuzhiyun 					   ring->start);
452*4882a593Smuzhiyun 				put_page(virt_to_head_page(buf));
453*4882a593Smuzhiyun 				bgmac->net_dev->stats.rx_errors++;
454*4882a593Smuzhiyun 				break;
455*4882a593Smuzhiyun 			}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 			if (len > BGMAC_RX_ALLOC_SIZE) {
458*4882a593Smuzhiyun 				netdev_err(bgmac->net_dev, "Found oversized packet at slot %d, DMA issue!\n",
459*4882a593Smuzhiyun 					   ring->start);
460*4882a593Smuzhiyun 				put_page(virt_to_head_page(buf));
461*4882a593Smuzhiyun 				bgmac->net_dev->stats.rx_length_errors++;
462*4882a593Smuzhiyun 				bgmac->net_dev->stats.rx_errors++;
463*4882a593Smuzhiyun 				break;
464*4882a593Smuzhiyun 			}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 			/* Omit CRC. */
467*4882a593Smuzhiyun 			len -= ETH_FCS_LEN;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 			skb = build_skb(buf, BGMAC_RX_ALLOC_SIZE);
470*4882a593Smuzhiyun 			if (unlikely(!skb)) {
471*4882a593Smuzhiyun 				netdev_err(bgmac->net_dev, "build_skb failed\n");
472*4882a593Smuzhiyun 				put_page(virt_to_head_page(buf));
473*4882a593Smuzhiyun 				bgmac->net_dev->stats.rx_errors++;
474*4882a593Smuzhiyun 				break;
475*4882a593Smuzhiyun 			}
476*4882a593Smuzhiyun 			skb_put(skb, BGMAC_RX_FRAME_OFFSET +
477*4882a593Smuzhiyun 				BGMAC_RX_BUF_OFFSET + len);
478*4882a593Smuzhiyun 			skb_pull(skb, BGMAC_RX_FRAME_OFFSET +
479*4882a593Smuzhiyun 				 BGMAC_RX_BUF_OFFSET);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 			skb_checksum_none_assert(skb);
482*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, bgmac->net_dev);
483*4882a593Smuzhiyun 			bgmac->net_dev->stats.rx_bytes += len;
484*4882a593Smuzhiyun 			bgmac->net_dev->stats.rx_packets++;
485*4882a593Smuzhiyun 			napi_gro_receive(&bgmac->napi, skb);
486*4882a593Smuzhiyun 			handled++;
487*4882a593Smuzhiyun 		} while (0);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 		bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		if (++ring->start >= BGMAC_RX_RING_SLOTS)
492*4882a593Smuzhiyun 			ring->start = 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		if (handled >= weight) /* Should never be greater */
495*4882a593Smuzhiyun 			break;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	bgmac_dma_rx_update_index(bgmac, ring);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return handled;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* Does ring support unaligned addressing? */
bgmac_dma_unaligned(struct bgmac * bgmac,struct bgmac_dma_ring * ring,enum bgmac_dma_ring_type ring_type)504*4882a593Smuzhiyun static bool bgmac_dma_unaligned(struct bgmac *bgmac,
505*4882a593Smuzhiyun 				struct bgmac_dma_ring *ring,
506*4882a593Smuzhiyun 				enum bgmac_dma_ring_type ring_type)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	switch (ring_type) {
509*4882a593Smuzhiyun 	case BGMAC_DMA_RING_TX:
510*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
511*4882a593Smuzhiyun 			    0xff0);
512*4882a593Smuzhiyun 		if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
513*4882a593Smuzhiyun 			return true;
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 	case BGMAC_DMA_RING_RX:
516*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
517*4882a593Smuzhiyun 			    0xff0);
518*4882a593Smuzhiyun 		if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
519*4882a593Smuzhiyun 			return true;
520*4882a593Smuzhiyun 		break;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 	return false;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
bgmac_dma_tx_ring_free(struct bgmac * bgmac,struct bgmac_dma_ring * ring)525*4882a593Smuzhiyun static void bgmac_dma_tx_ring_free(struct bgmac *bgmac,
526*4882a593Smuzhiyun 				   struct bgmac_dma_ring *ring)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
529*4882a593Smuzhiyun 	struct bgmac_dma_desc *dma_desc = ring->cpu_base;
530*4882a593Smuzhiyun 	struct bgmac_slot_info *slot;
531*4882a593Smuzhiyun 	int i;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_TX_RING_SLOTS; i++) {
534*4882a593Smuzhiyun 		u32 ctl1 = le32_to_cpu(dma_desc[i].ctl1);
535*4882a593Smuzhiyun 		unsigned int len = ctl1 & BGMAC_DESC_CTL1_LEN;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		slot = &ring->slots[i];
538*4882a593Smuzhiyun 		dev_kfree_skb(slot->skb);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		if (!slot->dma_addr)
541*4882a593Smuzhiyun 			continue;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		if (slot->skb)
544*4882a593Smuzhiyun 			dma_unmap_single(dma_dev, slot->dma_addr,
545*4882a593Smuzhiyun 					 len, DMA_TO_DEVICE);
546*4882a593Smuzhiyun 		else
547*4882a593Smuzhiyun 			dma_unmap_page(dma_dev, slot->dma_addr,
548*4882a593Smuzhiyun 				       len, DMA_TO_DEVICE);
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
bgmac_dma_rx_ring_free(struct bgmac * bgmac,struct bgmac_dma_ring * ring)552*4882a593Smuzhiyun static void bgmac_dma_rx_ring_free(struct bgmac *bgmac,
553*4882a593Smuzhiyun 				   struct bgmac_dma_ring *ring)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
556*4882a593Smuzhiyun 	struct bgmac_slot_info *slot;
557*4882a593Smuzhiyun 	int i;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_RX_RING_SLOTS; i++) {
560*4882a593Smuzhiyun 		slot = &ring->slots[i];
561*4882a593Smuzhiyun 		if (!slot->dma_addr)
562*4882a593Smuzhiyun 			continue;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		dma_unmap_single(dma_dev, slot->dma_addr,
565*4882a593Smuzhiyun 				 BGMAC_RX_BUF_SIZE,
566*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
567*4882a593Smuzhiyun 		put_page(virt_to_head_page(slot->buf));
568*4882a593Smuzhiyun 		slot->dma_addr = 0;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
bgmac_dma_ring_desc_free(struct bgmac * bgmac,struct bgmac_dma_ring * ring,int num_slots)572*4882a593Smuzhiyun static void bgmac_dma_ring_desc_free(struct bgmac *bgmac,
573*4882a593Smuzhiyun 				     struct bgmac_dma_ring *ring,
574*4882a593Smuzhiyun 				     int num_slots)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
577*4882a593Smuzhiyun 	int size;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (!ring->cpu_base)
580*4882a593Smuzhiyun 	    return;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Free ring of descriptors */
583*4882a593Smuzhiyun 	size = num_slots * sizeof(struct bgmac_dma_desc);
584*4882a593Smuzhiyun 	dma_free_coherent(dma_dev, size, ring->cpu_base,
585*4882a593Smuzhiyun 			  ring->dma_base);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
bgmac_dma_cleanup(struct bgmac * bgmac)588*4882a593Smuzhiyun static void bgmac_dma_cleanup(struct bgmac *bgmac)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	int i;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
593*4882a593Smuzhiyun 		bgmac_dma_tx_ring_free(bgmac, &bgmac->tx_ring[i]);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
596*4882a593Smuzhiyun 		bgmac_dma_rx_ring_free(bgmac, &bgmac->rx_ring[i]);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
bgmac_dma_free(struct bgmac * bgmac)599*4882a593Smuzhiyun static void bgmac_dma_free(struct bgmac *bgmac)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int i;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
604*4882a593Smuzhiyun 		bgmac_dma_ring_desc_free(bgmac, &bgmac->tx_ring[i],
605*4882a593Smuzhiyun 					 BGMAC_TX_RING_SLOTS);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
608*4882a593Smuzhiyun 		bgmac_dma_ring_desc_free(bgmac, &bgmac->rx_ring[i],
609*4882a593Smuzhiyun 					 BGMAC_RX_RING_SLOTS);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
bgmac_dma_alloc(struct bgmac * bgmac)612*4882a593Smuzhiyun static int bgmac_dma_alloc(struct bgmac *bgmac)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct device *dma_dev = bgmac->dma_dev;
615*4882a593Smuzhiyun 	struct bgmac_dma_ring *ring;
616*4882a593Smuzhiyun 	static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
617*4882a593Smuzhiyun 					 BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
618*4882a593Smuzhiyun 	int size; /* ring size: different for Tx and Rx */
619*4882a593Smuzhiyun 	int i;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
622*4882a593Smuzhiyun 	BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_IDM_MASK)) {
625*4882a593Smuzhiyun 		if (!(bgmac_idm_read(bgmac, BCMA_IOST) & BCMA_IOST_DMA64)) {
626*4882a593Smuzhiyun 			dev_err(bgmac->dev, "Core does not report 64-bit DMA\n");
627*4882a593Smuzhiyun 			return -ENOTSUPP;
628*4882a593Smuzhiyun 		}
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
632*4882a593Smuzhiyun 		ring = &bgmac->tx_ring[i];
633*4882a593Smuzhiyun 		ring->mmio_base = ring_base[i];
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		/* Alloc ring of descriptors */
636*4882a593Smuzhiyun 		size = BGMAC_TX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
637*4882a593Smuzhiyun 		ring->cpu_base = dma_alloc_coherent(dma_dev, size,
638*4882a593Smuzhiyun 						    &ring->dma_base,
639*4882a593Smuzhiyun 						    GFP_KERNEL);
640*4882a593Smuzhiyun 		if (!ring->cpu_base) {
641*4882a593Smuzhiyun 			dev_err(bgmac->dev, "Allocation of TX ring 0x%X failed\n",
642*4882a593Smuzhiyun 				ring->mmio_base);
643*4882a593Smuzhiyun 			goto err_dma_free;
644*4882a593Smuzhiyun 		}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
647*4882a593Smuzhiyun 						      BGMAC_DMA_RING_TX);
648*4882a593Smuzhiyun 		if (ring->unaligned)
649*4882a593Smuzhiyun 			ring->index_base = lower_32_bits(ring->dma_base);
650*4882a593Smuzhiyun 		else
651*4882a593Smuzhiyun 			ring->index_base = 0;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 		/* No need to alloc TX slots yet */
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
657*4882a593Smuzhiyun 		ring = &bgmac->rx_ring[i];
658*4882a593Smuzhiyun 		ring->mmio_base = ring_base[i];
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		/* Alloc ring of descriptors */
661*4882a593Smuzhiyun 		size = BGMAC_RX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
662*4882a593Smuzhiyun 		ring->cpu_base = dma_alloc_coherent(dma_dev, size,
663*4882a593Smuzhiyun 						    &ring->dma_base,
664*4882a593Smuzhiyun 						    GFP_KERNEL);
665*4882a593Smuzhiyun 		if (!ring->cpu_base) {
666*4882a593Smuzhiyun 			dev_err(bgmac->dev, "Allocation of RX ring 0x%X failed\n",
667*4882a593Smuzhiyun 				ring->mmio_base);
668*4882a593Smuzhiyun 			goto err_dma_free;
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
672*4882a593Smuzhiyun 						      BGMAC_DMA_RING_RX);
673*4882a593Smuzhiyun 		if (ring->unaligned)
674*4882a593Smuzhiyun 			ring->index_base = lower_32_bits(ring->dma_base);
675*4882a593Smuzhiyun 		else
676*4882a593Smuzhiyun 			ring->index_base = 0;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	return 0;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun err_dma_free:
682*4882a593Smuzhiyun 	bgmac_dma_free(bgmac);
683*4882a593Smuzhiyun 	return -ENOMEM;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
bgmac_dma_init(struct bgmac * bgmac)686*4882a593Smuzhiyun static int bgmac_dma_init(struct bgmac *bgmac)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct bgmac_dma_ring *ring;
689*4882a593Smuzhiyun 	int i, err;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
692*4882a593Smuzhiyun 		ring = &bgmac->tx_ring[i];
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		if (!ring->unaligned)
695*4882a593Smuzhiyun 			bgmac_dma_tx_enable(bgmac, ring);
696*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
697*4882a593Smuzhiyun 			    lower_32_bits(ring->dma_base));
698*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
699*4882a593Smuzhiyun 			    upper_32_bits(ring->dma_base));
700*4882a593Smuzhiyun 		if (ring->unaligned)
701*4882a593Smuzhiyun 			bgmac_dma_tx_enable(bgmac, ring);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		ring->start = 0;
704*4882a593Smuzhiyun 		ring->end = 0;	/* Points the slot that should *not* be read */
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
708*4882a593Smuzhiyun 		int j;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		ring = &bgmac->rx_ring[i];
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		if (!ring->unaligned)
713*4882a593Smuzhiyun 			bgmac_dma_rx_enable(bgmac, ring);
714*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
715*4882a593Smuzhiyun 			    lower_32_bits(ring->dma_base));
716*4882a593Smuzhiyun 		bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
717*4882a593Smuzhiyun 			    upper_32_bits(ring->dma_base));
718*4882a593Smuzhiyun 		if (ring->unaligned)
719*4882a593Smuzhiyun 			bgmac_dma_rx_enable(bgmac, ring);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		ring->start = 0;
722*4882a593Smuzhiyun 		ring->end = 0;
723*4882a593Smuzhiyun 		for (j = 0; j < BGMAC_RX_RING_SLOTS; j++) {
724*4882a593Smuzhiyun 			err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
725*4882a593Smuzhiyun 			if (err)
726*4882a593Smuzhiyun 				goto error;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 			bgmac_dma_rx_setup_desc(bgmac, ring, j);
729*4882a593Smuzhiyun 		}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		bgmac_dma_rx_update_index(bgmac, ring);
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return 0;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun error:
737*4882a593Smuzhiyun 	bgmac_dma_cleanup(bgmac);
738*4882a593Smuzhiyun 	return err;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun /**************************************************
743*4882a593Smuzhiyun  * Chip ops
744*4882a593Smuzhiyun  **************************************************/
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
747*4882a593Smuzhiyun  * nothing to change? Try if after stabilizng driver.
748*4882a593Smuzhiyun  */
bgmac_cmdcfg_maskset(struct bgmac * bgmac,u32 mask,u32 set,bool force)749*4882a593Smuzhiyun static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
750*4882a593Smuzhiyun 				 bool force)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
753*4882a593Smuzhiyun 	u32 new_val = (cmdcfg & mask) | set;
754*4882a593Smuzhiyun 	u32 cmdcfg_sr;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
757*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
758*4882a593Smuzhiyun 	else
759*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	bgmac_set(bgmac, BGMAC_CMDCFG, cmdcfg_sr);
762*4882a593Smuzhiyun 	udelay(2);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (new_val != cmdcfg || force)
765*4882a593Smuzhiyun 		bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	bgmac_mask(bgmac, BGMAC_CMDCFG, ~cmdcfg_sr);
768*4882a593Smuzhiyun 	udelay(2);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
bgmac_write_mac_address(struct bgmac * bgmac,u8 * addr)771*4882a593Smuzhiyun static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	u32 tmp;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
776*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
777*4882a593Smuzhiyun 	tmp = (addr[4] << 8) | addr[5];
778*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
bgmac_set_rx_mode(struct net_device * net_dev)781*4882a593Smuzhiyun static void bgmac_set_rx_mode(struct net_device *net_dev)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (net_dev->flags & IFF_PROMISC)
786*4882a593Smuzhiyun 		bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
787*4882a593Smuzhiyun 	else
788*4882a593Smuzhiyun 		bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #if 0 /* We don't use that regs yet */
792*4882a593Smuzhiyun static void bgmac_chip_stats_update(struct bgmac *bgmac)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	int i;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)) {
797*4882a593Smuzhiyun 		for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
798*4882a593Smuzhiyun 			bgmac->mib_tx_regs[i] =
799*4882a593Smuzhiyun 				bgmac_read(bgmac,
800*4882a593Smuzhiyun 					   BGMAC_TX_GOOD_OCTETS + (i * 4));
801*4882a593Smuzhiyun 		for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
802*4882a593Smuzhiyun 			bgmac->mib_rx_regs[i] =
803*4882a593Smuzhiyun 				bgmac_read(bgmac,
804*4882a593Smuzhiyun 					   BGMAC_RX_GOOD_OCTETS + (i * 4));
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* TODO: what else? how to handle BCM4706? Specs are needed */
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun 
bgmac_clear_mib(struct bgmac * bgmac)811*4882a593Smuzhiyun static void bgmac_clear_mib(struct bgmac *bgmac)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	int i;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)
816*4882a593Smuzhiyun 		return;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
819*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
820*4882a593Smuzhiyun 		bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
821*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
822*4882a593Smuzhiyun 		bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
bgmac_mac_speed(struct bgmac * bgmac)826*4882a593Smuzhiyun static void bgmac_mac_speed(struct bgmac *bgmac)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
829*4882a593Smuzhiyun 	u32 set = 0;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	switch (bgmac->mac_speed) {
832*4882a593Smuzhiyun 	case SPEED_10:
833*4882a593Smuzhiyun 		set |= BGMAC_CMDCFG_ES_10;
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 	case SPEED_100:
836*4882a593Smuzhiyun 		set |= BGMAC_CMDCFG_ES_100;
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	case SPEED_1000:
839*4882a593Smuzhiyun 		set |= BGMAC_CMDCFG_ES_1000;
840*4882a593Smuzhiyun 		break;
841*4882a593Smuzhiyun 	case SPEED_2500:
842*4882a593Smuzhiyun 		set |= BGMAC_CMDCFG_ES_2500;
843*4882a593Smuzhiyun 		break;
844*4882a593Smuzhiyun 	default:
845*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Unsupported speed: %d\n",
846*4882a593Smuzhiyun 			bgmac->mac_speed);
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (bgmac->mac_duplex == DUPLEX_HALF)
850*4882a593Smuzhiyun 		set |= BGMAC_CMDCFG_HD;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	bgmac_cmdcfg_maskset(bgmac, mask, set, true);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
bgmac_miiconfig(struct bgmac * bgmac)855*4882a593Smuzhiyun static void bgmac_miiconfig(struct bgmac *bgmac)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_FORCE_SPEED_2500) {
858*4882a593Smuzhiyun 		if (!(bgmac->feature_flags & BGMAC_FEAT_IDM_MASK)) {
859*4882a593Smuzhiyun 			bgmac_idm_write(bgmac, BCMA_IOCTL,
860*4882a593Smuzhiyun 					bgmac_idm_read(bgmac, BCMA_IOCTL) |
861*4882a593Smuzhiyun 					0x40 | BGMAC_BCMA_IOCTL_SW_CLKEN);
862*4882a593Smuzhiyun 		}
863*4882a593Smuzhiyun 		bgmac->mac_speed = SPEED_2500;
864*4882a593Smuzhiyun 		bgmac->mac_duplex = DUPLEX_FULL;
865*4882a593Smuzhiyun 		bgmac_mac_speed(bgmac);
866*4882a593Smuzhiyun 	} else {
867*4882a593Smuzhiyun 		u8 imode;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
870*4882a593Smuzhiyun 			BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
871*4882a593Smuzhiyun 		if (imode == 0 || imode == 1) {
872*4882a593Smuzhiyun 			bgmac->mac_speed = SPEED_100;
873*4882a593Smuzhiyun 			bgmac->mac_duplex = DUPLEX_FULL;
874*4882a593Smuzhiyun 			bgmac_mac_speed(bgmac);
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
bgmac_chip_reset_idm_config(struct bgmac * bgmac)879*4882a593Smuzhiyun static void bgmac_chip_reset_idm_config(struct bgmac *bgmac)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	u32 iost;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	iost = bgmac_idm_read(bgmac, BCMA_IOST);
884*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_IOST_ATTACHED)
885*4882a593Smuzhiyun 		iost &= ~BGMAC_BCMA_IOST_ATTACHED;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* 3GMAC: for BCM4707 & BCM47094, only do core reset at bgmac_probe() */
888*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_NO_RESET)) {
889*4882a593Smuzhiyun 		u32 flags = 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 		if (iost & BGMAC_BCMA_IOST_ATTACHED) {
892*4882a593Smuzhiyun 			flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
893*4882a593Smuzhiyun 			if (!bgmac->has_robosw)
894*4882a593Smuzhiyun 				flags |= BGMAC_BCMA_IOCTL_SW_RESET;
895*4882a593Smuzhiyun 		}
896*4882a593Smuzhiyun 		bgmac_clk_enable(bgmac, flags);
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
900*4882a593Smuzhiyun 		bgmac_idm_write(bgmac, BCMA_IOCTL,
901*4882a593Smuzhiyun 				bgmac_idm_read(bgmac, BCMA_IOCTL) &
902*4882a593Smuzhiyun 				~BGMAC_BCMA_IOCTL_SW_RESET);
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
bgmac_chip_reset(struct bgmac * bgmac)906*4882a593Smuzhiyun static void bgmac_chip_reset(struct bgmac *bgmac)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	u32 cmdcfg_sr;
909*4882a593Smuzhiyun 	int i;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (bgmac_clk_enabled(bgmac)) {
912*4882a593Smuzhiyun 		if (!bgmac->stats_grabbed) {
913*4882a593Smuzhiyun 			/* bgmac_chip_stats_update(bgmac); */
914*4882a593Smuzhiyun 			bgmac->stats_grabbed = true;
915*4882a593Smuzhiyun 		}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 		for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
918*4882a593Smuzhiyun 			bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
921*4882a593Smuzhiyun 		udelay(1);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 		for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
924*4882a593Smuzhiyun 			bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 		/* TODO: Clear software multicast filter list */
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_IDM_MASK))
930*4882a593Smuzhiyun 		bgmac_chip_reset_idm_config(bgmac);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Request Misc PLL for corerev > 2 */
933*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_MISC_PLL_REQ) {
934*4882a593Smuzhiyun 		bgmac_set(bgmac, BCMA_CLKCTLST,
935*4882a593Smuzhiyun 			  BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
936*4882a593Smuzhiyun 		bgmac_wait_value(bgmac, BCMA_CLKCTLST,
937*4882a593Smuzhiyun 				 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
938*4882a593Smuzhiyun 				 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
939*4882a593Smuzhiyun 				 1000);
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_PHY) {
943*4882a593Smuzhiyun 		u8 et_swtype = 0;
944*4882a593Smuzhiyun 		u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
945*4882a593Smuzhiyun 			     BGMAC_CHIPCTL_1_IF_TYPE_MII;
946*4882a593Smuzhiyun 		char buf[4];
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 		if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
949*4882a593Smuzhiyun 			if (kstrtou8(buf, 0, &et_swtype))
950*4882a593Smuzhiyun 				dev_err(bgmac->dev, "Failed to parse et_swtype (%s)\n",
951*4882a593Smuzhiyun 					buf);
952*4882a593Smuzhiyun 			et_swtype &= 0x0f;
953*4882a593Smuzhiyun 			et_swtype <<= 4;
954*4882a593Smuzhiyun 			sw_type = et_swtype;
955*4882a593Smuzhiyun 		} else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_EPHYRMII) {
956*4882a593Smuzhiyun 			sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RMII |
957*4882a593Smuzhiyun 				  BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
958*4882a593Smuzhiyun 		} else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_RGMII) {
959*4882a593Smuzhiyun 			sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
960*4882a593Smuzhiyun 				  BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
961*4882a593Smuzhiyun 		}
962*4882a593Smuzhiyun 		bgmac_cco_ctl_maskset(bgmac, 1, ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
963*4882a593Smuzhiyun 						  BGMAC_CHIPCTL_1_SW_TYPE_MASK),
964*4882a593Smuzhiyun 				      sw_type);
965*4882a593Smuzhiyun 	} else if (bgmac->feature_flags & BGMAC_FEAT_CC4_IF_SW_TYPE) {
966*4882a593Smuzhiyun 		u32 sw_type = BGMAC_CHIPCTL_4_IF_TYPE_MII |
967*4882a593Smuzhiyun 			      BGMAC_CHIPCTL_4_SW_TYPE_EPHY;
968*4882a593Smuzhiyun 		u8 et_swtype = 0;
969*4882a593Smuzhiyun 		char buf[4];
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 		if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
972*4882a593Smuzhiyun 			if (kstrtou8(buf, 0, &et_swtype))
973*4882a593Smuzhiyun 				dev_err(bgmac->dev, "Failed to parse et_swtype (%s)\n",
974*4882a593Smuzhiyun 					buf);
975*4882a593Smuzhiyun 			sw_type = (et_swtype & 0x0f) << 12;
976*4882a593Smuzhiyun 		} else if (bgmac->feature_flags & BGMAC_FEAT_CC4_IF_SW_TYPE_RGMII) {
977*4882a593Smuzhiyun 			sw_type = BGMAC_CHIPCTL_4_IF_TYPE_RGMII |
978*4882a593Smuzhiyun 				  BGMAC_CHIPCTL_4_SW_TYPE_RGMII;
979*4882a593Smuzhiyun 		}
980*4882a593Smuzhiyun 		bgmac_cco_ctl_maskset(bgmac, 4, ~(BGMAC_CHIPCTL_4_IF_TYPE_MASK |
981*4882a593Smuzhiyun 						  BGMAC_CHIPCTL_4_SW_TYPE_MASK),
982*4882a593Smuzhiyun 				      sw_type);
983*4882a593Smuzhiyun 	} else if (bgmac->feature_flags & BGMAC_FEAT_CC7_IF_TYPE_RGMII) {
984*4882a593Smuzhiyun 		bgmac_cco_ctl_maskset(bgmac, 7, ~BGMAC_CHIPCTL_7_IF_TYPE_MASK,
985*4882a593Smuzhiyun 				      BGMAC_CHIPCTL_7_IF_TYPE_RGMII);
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
989*4882a593Smuzhiyun 	 * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
990*4882a593Smuzhiyun 	 * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
991*4882a593Smuzhiyun 	 * be keps until taking MAC out of the reset.
992*4882a593Smuzhiyun 	 */
993*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
994*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
995*4882a593Smuzhiyun 	else
996*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	bgmac_cmdcfg_maskset(bgmac,
999*4882a593Smuzhiyun 			     ~(BGMAC_CMDCFG_TE |
1000*4882a593Smuzhiyun 			       BGMAC_CMDCFG_RE |
1001*4882a593Smuzhiyun 			       BGMAC_CMDCFG_RPI |
1002*4882a593Smuzhiyun 			       BGMAC_CMDCFG_TAI |
1003*4882a593Smuzhiyun 			       BGMAC_CMDCFG_HD |
1004*4882a593Smuzhiyun 			       BGMAC_CMDCFG_ML |
1005*4882a593Smuzhiyun 			       BGMAC_CMDCFG_CFE |
1006*4882a593Smuzhiyun 			       BGMAC_CMDCFG_RL |
1007*4882a593Smuzhiyun 			       BGMAC_CMDCFG_RED |
1008*4882a593Smuzhiyun 			       BGMAC_CMDCFG_PE |
1009*4882a593Smuzhiyun 			       BGMAC_CMDCFG_TPI |
1010*4882a593Smuzhiyun 			       BGMAC_CMDCFG_PAD_EN |
1011*4882a593Smuzhiyun 			       BGMAC_CMDCFG_PF),
1012*4882a593Smuzhiyun 			     BGMAC_CMDCFG_PROM |
1013*4882a593Smuzhiyun 			     BGMAC_CMDCFG_NLC |
1014*4882a593Smuzhiyun 			     BGMAC_CMDCFG_CFE |
1015*4882a593Smuzhiyun 			     cmdcfg_sr,
1016*4882a593Smuzhiyun 			     false);
1017*4882a593Smuzhiyun 	bgmac->mac_speed = SPEED_UNKNOWN;
1018*4882a593Smuzhiyun 	bgmac->mac_duplex = DUPLEX_UNKNOWN;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	bgmac_clear_mib(bgmac);
1021*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_CMN_PHY_CTL)
1022*4882a593Smuzhiyun 		bgmac_cmn_maskset32(bgmac, BCMA_GMAC_CMN_PHY_CTL, ~0,
1023*4882a593Smuzhiyun 				    BCMA_GMAC_CMN_PC_MTE);
1024*4882a593Smuzhiyun 	else
1025*4882a593Smuzhiyun 		bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
1026*4882a593Smuzhiyun 	bgmac_miiconfig(bgmac);
1027*4882a593Smuzhiyun 	if (bgmac->mii_bus)
1028*4882a593Smuzhiyun 		bgmac->mii_bus->reset(bgmac->mii_bus);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	netdev_reset_queue(bgmac->net_dev);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
bgmac_chip_intrs_on(struct bgmac * bgmac)1033*4882a593Smuzhiyun static void bgmac_chip_intrs_on(struct bgmac *bgmac)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
bgmac_chip_intrs_off(struct bgmac * bgmac)1038*4882a593Smuzhiyun static void bgmac_chip_intrs_off(struct bgmac *bgmac)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_INT_MASK, 0);
1041*4882a593Smuzhiyun 	bgmac_read(bgmac, BGMAC_INT_MASK);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
bgmac_enable(struct bgmac * bgmac)1045*4882a593Smuzhiyun static void bgmac_enable(struct bgmac *bgmac)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	u32 cmdcfg_sr;
1048*4882a593Smuzhiyun 	u32 cmdcfg;
1049*4882a593Smuzhiyun 	u32 mode;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
1052*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
1053*4882a593Smuzhiyun 	else
1054*4882a593Smuzhiyun 		cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
1057*4882a593Smuzhiyun 	bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
1058*4882a593Smuzhiyun 			     cmdcfg_sr, true);
1059*4882a593Smuzhiyun 	udelay(2);
1060*4882a593Smuzhiyun 	cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
1061*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
1064*4882a593Smuzhiyun 		BGMAC_DS_MM_SHIFT;
1065*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_CLKCTLST || mode != 0)
1066*4882a593Smuzhiyun 		bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
1067*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_CLKCTLST) && mode == 2)
1068*4882a593Smuzhiyun 		bgmac_cco_ctl_maskset(bgmac, 1, ~0,
1069*4882a593Smuzhiyun 				      BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (bgmac->feature_flags & (BGMAC_FEAT_FLW_CTRL1 |
1072*4882a593Smuzhiyun 				    BGMAC_FEAT_FLW_CTRL2)) {
1073*4882a593Smuzhiyun 		u32 fl_ctl;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 		if (bgmac->feature_flags & BGMAC_FEAT_FLW_CTRL1)
1076*4882a593Smuzhiyun 			fl_ctl = 0x2300e1;
1077*4882a593Smuzhiyun 		else
1078*4882a593Smuzhiyun 			fl_ctl = 0x03cb04cb;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 		bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
1081*4882a593Smuzhiyun 		bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (bgmac->feature_flags & BGMAC_FEAT_SET_RXQ_CLK) {
1085*4882a593Smuzhiyun 		u32 rxq_ctl;
1086*4882a593Smuzhiyun 		u16 bp_clk;
1087*4882a593Smuzhiyun 		u8 mdp;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 		rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
1090*4882a593Smuzhiyun 		rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
1091*4882a593Smuzhiyun 		bp_clk = bgmac_get_bus_clock(bgmac) / 1000000;
1092*4882a593Smuzhiyun 		mdp = (bp_clk * 128 / 1000) - 3;
1093*4882a593Smuzhiyun 		rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
1094*4882a593Smuzhiyun 		bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
bgmac_chip_init(struct bgmac * bgmac)1099*4882a593Smuzhiyun static void bgmac_chip_init(struct bgmac *bgmac)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	/* Clear any erroneously pending interrupts */
1102*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* 1 interrupt per received frame */
1105*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* Enable 802.3x tx flow control (honor received PAUSE frames) */
1108*4882a593Smuzhiyun 	bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	bgmac_set_rx_mode(bgmac->net_dev);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (bgmac->loopback)
1115*4882a593Smuzhiyun 		bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
1116*4882a593Smuzhiyun 	else
1117*4882a593Smuzhiyun 		bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	bgmac_chip_intrs_on(bgmac);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	bgmac_enable(bgmac);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
bgmac_interrupt(int irq,void * dev_id)1126*4882a593Smuzhiyun static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(dev_id);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
1131*4882a593Smuzhiyun 	int_status &= bgmac->int_mask;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if (!int_status)
1134*4882a593Smuzhiyun 		return IRQ_NONE;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	int_status &= ~(BGMAC_IS_TX0 | BGMAC_IS_RX);
1137*4882a593Smuzhiyun 	if (int_status)
1138*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Unknown IRQs: 0x%08X\n", int_status);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/* Disable new interrupts until handling existing ones */
1141*4882a593Smuzhiyun 	bgmac_chip_intrs_off(bgmac);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	napi_schedule(&bgmac->napi);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return IRQ_HANDLED;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
bgmac_poll(struct napi_struct * napi,int weight)1148*4882a593Smuzhiyun static int bgmac_poll(struct napi_struct *napi, int weight)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
1151*4882a593Smuzhiyun 	int handled = 0;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* Ack */
1154*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	bgmac_dma_tx_free(bgmac, &bgmac->tx_ring[0]);
1157*4882a593Smuzhiyun 	handled += bgmac_dma_rx_read(bgmac, &bgmac->rx_ring[0], weight);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/* Poll again if more events arrived in the meantime */
1160*4882a593Smuzhiyun 	if (bgmac_read(bgmac, BGMAC_INT_STATUS) & (BGMAC_IS_TX0 | BGMAC_IS_RX))
1161*4882a593Smuzhiyun 		return weight;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (handled < weight) {
1164*4882a593Smuzhiyun 		napi_complete_done(napi, handled);
1165*4882a593Smuzhiyun 		bgmac_chip_intrs_on(bgmac);
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	return handled;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun /**************************************************
1172*4882a593Smuzhiyun  * net_device_ops
1173*4882a593Smuzhiyun  **************************************************/
1174*4882a593Smuzhiyun 
bgmac_open(struct net_device * net_dev)1175*4882a593Smuzhiyun static int bgmac_open(struct net_device *net_dev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1178*4882a593Smuzhiyun 	int err = 0;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	bgmac_chip_reset(bgmac);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	err = bgmac_dma_init(bgmac);
1183*4882a593Smuzhiyun 	if (err)
1184*4882a593Smuzhiyun 		return err;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	/* Specs say about reclaiming rings here, but we do that in DMA init */
1187*4882a593Smuzhiyun 	bgmac_chip_init(bgmac);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	err = request_irq(bgmac->irq, bgmac_interrupt, IRQF_SHARED,
1190*4882a593Smuzhiyun 			  net_dev->name, net_dev);
1191*4882a593Smuzhiyun 	if (err < 0) {
1192*4882a593Smuzhiyun 		dev_err(bgmac->dev, "IRQ request error: %d!\n", err);
1193*4882a593Smuzhiyun 		bgmac_dma_cleanup(bgmac);
1194*4882a593Smuzhiyun 		return err;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 	napi_enable(&bgmac->napi);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	phy_start(net_dev->phydev);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	netif_start_queue(net_dev);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	return 0;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
bgmac_stop(struct net_device * net_dev)1205*4882a593Smuzhiyun static int bgmac_stop(struct net_device *net_dev)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	netif_carrier_off(net_dev);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	phy_stop(net_dev->phydev);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	napi_disable(&bgmac->napi);
1214*4882a593Smuzhiyun 	bgmac_chip_intrs_off(bgmac);
1215*4882a593Smuzhiyun 	free_irq(bgmac->irq, net_dev);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	bgmac_chip_reset(bgmac);
1218*4882a593Smuzhiyun 	bgmac_dma_cleanup(bgmac);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	return 0;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
bgmac_start_xmit(struct sk_buff * skb,struct net_device * net_dev)1223*4882a593Smuzhiyun static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
1224*4882a593Smuzhiyun 				    struct net_device *net_dev)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1227*4882a593Smuzhiyun 	struct bgmac_dma_ring *ring;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* No QOS support yet */
1230*4882a593Smuzhiyun 	ring = &bgmac->tx_ring[0];
1231*4882a593Smuzhiyun 	return bgmac_dma_tx_add(bgmac, ring, skb);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
bgmac_set_mac_address(struct net_device * net_dev,void * addr)1234*4882a593Smuzhiyun static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1237*4882a593Smuzhiyun 	struct sockaddr *sa = addr;
1238*4882a593Smuzhiyun 	int ret;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	ret = eth_prepare_mac_addr_change(net_dev, addr);
1241*4882a593Smuzhiyun 	if (ret < 0)
1242*4882a593Smuzhiyun 		return ret;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	ether_addr_copy(net_dev->dev_addr, sa->sa_data);
1245*4882a593Smuzhiyun 	bgmac_write_mac_address(bgmac, net_dev->dev_addr);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	eth_commit_mac_addr_change(net_dev, addr);
1248*4882a593Smuzhiyun 	return 0;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun 
bgmac_change_mtu(struct net_device * net_dev,int mtu)1251*4882a593Smuzhiyun static int bgmac_change_mtu(struct net_device *net_dev, int mtu)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + mtu);
1256*4882a593Smuzhiyun 	return 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static const struct net_device_ops bgmac_netdev_ops = {
1260*4882a593Smuzhiyun 	.ndo_open		= bgmac_open,
1261*4882a593Smuzhiyun 	.ndo_stop		= bgmac_stop,
1262*4882a593Smuzhiyun 	.ndo_start_xmit		= bgmac_start_xmit,
1263*4882a593Smuzhiyun 	.ndo_set_rx_mode	= bgmac_set_rx_mode,
1264*4882a593Smuzhiyun 	.ndo_set_mac_address	= bgmac_set_mac_address,
1265*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1266*4882a593Smuzhiyun 	.ndo_do_ioctl           = phy_do_ioctl_running,
1267*4882a593Smuzhiyun 	.ndo_change_mtu		= bgmac_change_mtu,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun /**************************************************
1271*4882a593Smuzhiyun  * ethtool_ops
1272*4882a593Smuzhiyun  **************************************************/
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun struct bgmac_stat {
1275*4882a593Smuzhiyun 	u8 size;
1276*4882a593Smuzhiyun 	u32 offset;
1277*4882a593Smuzhiyun 	const char *name;
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun static struct bgmac_stat bgmac_get_strings_stats[] = {
1281*4882a593Smuzhiyun 	{ 8, BGMAC_TX_GOOD_OCTETS, "tx_good_octets" },
1282*4882a593Smuzhiyun 	{ 4, BGMAC_TX_GOOD_PKTS, "tx_good" },
1283*4882a593Smuzhiyun 	{ 8, BGMAC_TX_OCTETS, "tx_octets" },
1284*4882a593Smuzhiyun 	{ 4, BGMAC_TX_PKTS, "tx_pkts" },
1285*4882a593Smuzhiyun 	{ 4, BGMAC_TX_BROADCAST_PKTS, "tx_broadcast" },
1286*4882a593Smuzhiyun 	{ 4, BGMAC_TX_MULTICAST_PKTS, "tx_multicast" },
1287*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_64, "tx_64" },
1288*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_65_TO_127, "tx_65_127" },
1289*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_128_TO_255, "tx_128_255" },
1290*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_256_TO_511, "tx_256_511" },
1291*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_512_TO_1023, "tx_512_1023" },
1292*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_1024_TO_1522, "tx_1024_1522" },
1293*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_1523_TO_2047, "tx_1523_2047" },
1294*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_2048_TO_4095, "tx_2048_4095" },
1295*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_4096_TO_8191, "tx_4096_8191" },
1296*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LEN_8192_TO_MAX, "tx_8192_max" },
1297*4882a593Smuzhiyun 	{ 4, BGMAC_TX_JABBER_PKTS, "tx_jabber" },
1298*4882a593Smuzhiyun 	{ 4, BGMAC_TX_OVERSIZE_PKTS, "tx_oversize" },
1299*4882a593Smuzhiyun 	{ 4, BGMAC_TX_FRAGMENT_PKTS, "tx_fragment" },
1300*4882a593Smuzhiyun 	{ 4, BGMAC_TX_UNDERRUNS, "tx_underruns" },
1301*4882a593Smuzhiyun 	{ 4, BGMAC_TX_TOTAL_COLS, "tx_total_cols" },
1302*4882a593Smuzhiyun 	{ 4, BGMAC_TX_SINGLE_COLS, "tx_single_cols" },
1303*4882a593Smuzhiyun 	{ 4, BGMAC_TX_MULTIPLE_COLS, "tx_multiple_cols" },
1304*4882a593Smuzhiyun 	{ 4, BGMAC_TX_EXCESSIVE_COLS, "tx_excessive_cols" },
1305*4882a593Smuzhiyun 	{ 4, BGMAC_TX_LATE_COLS, "tx_late_cols" },
1306*4882a593Smuzhiyun 	{ 4, BGMAC_TX_DEFERED, "tx_defered" },
1307*4882a593Smuzhiyun 	{ 4, BGMAC_TX_CARRIER_LOST, "tx_carrier_lost" },
1308*4882a593Smuzhiyun 	{ 4, BGMAC_TX_PAUSE_PKTS, "tx_pause" },
1309*4882a593Smuzhiyun 	{ 4, BGMAC_TX_UNI_PKTS, "tx_unicast" },
1310*4882a593Smuzhiyun 	{ 4, BGMAC_TX_Q0_PKTS, "tx_q0" },
1311*4882a593Smuzhiyun 	{ 8, BGMAC_TX_Q0_OCTETS, "tx_q0_octets" },
1312*4882a593Smuzhiyun 	{ 4, BGMAC_TX_Q1_PKTS, "tx_q1" },
1313*4882a593Smuzhiyun 	{ 8, BGMAC_TX_Q1_OCTETS, "tx_q1_octets" },
1314*4882a593Smuzhiyun 	{ 4, BGMAC_TX_Q2_PKTS, "tx_q2" },
1315*4882a593Smuzhiyun 	{ 8, BGMAC_TX_Q2_OCTETS, "tx_q2_octets" },
1316*4882a593Smuzhiyun 	{ 4, BGMAC_TX_Q3_PKTS, "tx_q3" },
1317*4882a593Smuzhiyun 	{ 8, BGMAC_TX_Q3_OCTETS, "tx_q3_octets" },
1318*4882a593Smuzhiyun 	{ 8, BGMAC_RX_GOOD_OCTETS, "rx_good_octets" },
1319*4882a593Smuzhiyun 	{ 4, BGMAC_RX_GOOD_PKTS, "rx_good" },
1320*4882a593Smuzhiyun 	{ 8, BGMAC_RX_OCTETS, "rx_octets" },
1321*4882a593Smuzhiyun 	{ 4, BGMAC_RX_PKTS, "rx_pkts" },
1322*4882a593Smuzhiyun 	{ 4, BGMAC_RX_BROADCAST_PKTS, "rx_broadcast" },
1323*4882a593Smuzhiyun 	{ 4, BGMAC_RX_MULTICAST_PKTS, "rx_multicast" },
1324*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_64, "rx_64" },
1325*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_65_TO_127, "rx_65_127" },
1326*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_128_TO_255, "rx_128_255" },
1327*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_256_TO_511, "rx_256_511" },
1328*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_512_TO_1023, "rx_512_1023" },
1329*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_1024_TO_1522, "rx_1024_1522" },
1330*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_1523_TO_2047, "rx_1523_2047" },
1331*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_2048_TO_4095, "rx_2048_4095" },
1332*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_4096_TO_8191, "rx_4096_8191" },
1333*4882a593Smuzhiyun 	{ 4, BGMAC_RX_LEN_8192_TO_MAX, "rx_8192_max" },
1334*4882a593Smuzhiyun 	{ 4, BGMAC_RX_JABBER_PKTS, "rx_jabber" },
1335*4882a593Smuzhiyun 	{ 4, BGMAC_RX_OVERSIZE_PKTS, "rx_oversize" },
1336*4882a593Smuzhiyun 	{ 4, BGMAC_RX_FRAGMENT_PKTS, "rx_fragment" },
1337*4882a593Smuzhiyun 	{ 4, BGMAC_RX_MISSED_PKTS, "rx_missed" },
1338*4882a593Smuzhiyun 	{ 4, BGMAC_RX_CRC_ALIGN_ERRS, "rx_crc_align" },
1339*4882a593Smuzhiyun 	{ 4, BGMAC_RX_UNDERSIZE, "rx_undersize" },
1340*4882a593Smuzhiyun 	{ 4, BGMAC_RX_CRC_ERRS, "rx_crc" },
1341*4882a593Smuzhiyun 	{ 4, BGMAC_RX_ALIGN_ERRS, "rx_align" },
1342*4882a593Smuzhiyun 	{ 4, BGMAC_RX_SYMBOL_ERRS, "rx_symbol" },
1343*4882a593Smuzhiyun 	{ 4, BGMAC_RX_PAUSE_PKTS, "rx_pause" },
1344*4882a593Smuzhiyun 	{ 4, BGMAC_RX_NONPAUSE_PKTS, "rx_nonpause" },
1345*4882a593Smuzhiyun 	{ 4, BGMAC_RX_SACHANGES, "rx_sa_changes" },
1346*4882a593Smuzhiyun 	{ 4, BGMAC_RX_UNI_PKTS, "rx_unicast" },
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun #define BGMAC_STATS_LEN	ARRAY_SIZE(bgmac_get_strings_stats)
1350*4882a593Smuzhiyun 
bgmac_get_sset_count(struct net_device * dev,int string_set)1351*4882a593Smuzhiyun static int bgmac_get_sset_count(struct net_device *dev, int string_set)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	switch (string_set) {
1354*4882a593Smuzhiyun 	case ETH_SS_STATS:
1355*4882a593Smuzhiyun 		return BGMAC_STATS_LEN;
1356*4882a593Smuzhiyun 	}
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	return -EOPNOTSUPP;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
bgmac_get_strings(struct net_device * dev,u32 stringset,u8 * data)1361*4882a593Smuzhiyun static void bgmac_get_strings(struct net_device *dev, u32 stringset,
1362*4882a593Smuzhiyun 			      u8 *data)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	int i;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (stringset != ETH_SS_STATS)
1367*4882a593Smuzhiyun 		return;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_STATS_LEN; i++)
1370*4882a593Smuzhiyun 		strlcpy(data + i * ETH_GSTRING_LEN,
1371*4882a593Smuzhiyun 			bgmac_get_strings_stats[i].name, ETH_GSTRING_LEN);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
bgmac_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * ss,uint64_t * data)1374*4882a593Smuzhiyun static void bgmac_get_ethtool_stats(struct net_device *dev,
1375*4882a593Smuzhiyun 				    struct ethtool_stats *ss, uint64_t *data)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(dev);
1378*4882a593Smuzhiyun 	const struct bgmac_stat *s;
1379*4882a593Smuzhiyun 	unsigned int i;
1380*4882a593Smuzhiyun 	u64 val;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	if (!netif_running(dev))
1383*4882a593Smuzhiyun 		return;
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	for (i = 0; i < BGMAC_STATS_LEN; i++) {
1386*4882a593Smuzhiyun 		s = &bgmac_get_strings_stats[i];
1387*4882a593Smuzhiyun 		val = 0;
1388*4882a593Smuzhiyun 		if (s->size == 8)
1389*4882a593Smuzhiyun 			val = (u64)bgmac_read(bgmac, s->offset + 4) << 32;
1390*4882a593Smuzhiyun 		val |= bgmac_read(bgmac, s->offset);
1391*4882a593Smuzhiyun 		data[i] = val;
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
bgmac_get_drvinfo(struct net_device * net_dev,struct ethtool_drvinfo * info)1395*4882a593Smuzhiyun static void bgmac_get_drvinfo(struct net_device *net_dev,
1396*4882a593Smuzhiyun 			      struct ethtool_drvinfo *info)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun 	strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
1399*4882a593Smuzhiyun 	strlcpy(info->bus_info, "AXI", sizeof(info->bus_info));
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun static const struct ethtool_ops bgmac_ethtool_ops = {
1403*4882a593Smuzhiyun 	.get_strings		= bgmac_get_strings,
1404*4882a593Smuzhiyun 	.get_sset_count		= bgmac_get_sset_count,
1405*4882a593Smuzhiyun 	.get_ethtool_stats	= bgmac_get_ethtool_stats,
1406*4882a593Smuzhiyun 	.get_drvinfo		= bgmac_get_drvinfo,
1407*4882a593Smuzhiyun 	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
1408*4882a593Smuzhiyun 	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun /**************************************************
1412*4882a593Smuzhiyun  * MII
1413*4882a593Smuzhiyun  **************************************************/
1414*4882a593Smuzhiyun 
bgmac_adjust_link(struct net_device * net_dev)1415*4882a593Smuzhiyun void bgmac_adjust_link(struct net_device *net_dev)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun 	struct bgmac *bgmac = netdev_priv(net_dev);
1418*4882a593Smuzhiyun 	struct phy_device *phy_dev = net_dev->phydev;
1419*4882a593Smuzhiyun 	bool update = false;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (phy_dev->link) {
1422*4882a593Smuzhiyun 		if (phy_dev->speed != bgmac->mac_speed) {
1423*4882a593Smuzhiyun 			bgmac->mac_speed = phy_dev->speed;
1424*4882a593Smuzhiyun 			update = true;
1425*4882a593Smuzhiyun 		}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 		if (phy_dev->duplex != bgmac->mac_duplex) {
1428*4882a593Smuzhiyun 			bgmac->mac_duplex = phy_dev->duplex;
1429*4882a593Smuzhiyun 			update = true;
1430*4882a593Smuzhiyun 		}
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	if (update) {
1434*4882a593Smuzhiyun 		bgmac_mac_speed(bgmac);
1435*4882a593Smuzhiyun 		phy_print_status(phy_dev);
1436*4882a593Smuzhiyun 	}
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_adjust_link);
1439*4882a593Smuzhiyun 
bgmac_phy_connect_direct(struct bgmac * bgmac)1440*4882a593Smuzhiyun int bgmac_phy_connect_direct(struct bgmac *bgmac)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 	struct fixed_phy_status fphy_status = {
1443*4882a593Smuzhiyun 		.link = 1,
1444*4882a593Smuzhiyun 		.speed = SPEED_1000,
1445*4882a593Smuzhiyun 		.duplex = DUPLEX_FULL,
1446*4882a593Smuzhiyun 	};
1447*4882a593Smuzhiyun 	struct phy_device *phy_dev;
1448*4882a593Smuzhiyun 	int err;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, NULL);
1451*4882a593Smuzhiyun 	if (!phy_dev || IS_ERR(phy_dev)) {
1452*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Failed to register fixed PHY device\n");
1453*4882a593Smuzhiyun 		return -ENODEV;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
1457*4882a593Smuzhiyun 				 PHY_INTERFACE_MODE_MII);
1458*4882a593Smuzhiyun 	if (err) {
1459*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Connecting PHY failed\n");
1460*4882a593Smuzhiyun 		return err;
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	return err;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_phy_connect_direct);
1466*4882a593Smuzhiyun 
bgmac_alloc(struct device * dev)1467*4882a593Smuzhiyun struct bgmac *bgmac_alloc(struct device *dev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct net_device *net_dev;
1470*4882a593Smuzhiyun 	struct bgmac *bgmac;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* Allocation and references */
1473*4882a593Smuzhiyun 	net_dev = devm_alloc_etherdev(dev, sizeof(*bgmac));
1474*4882a593Smuzhiyun 	if (!net_dev)
1475*4882a593Smuzhiyun 		return NULL;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	net_dev->netdev_ops = &bgmac_netdev_ops;
1478*4882a593Smuzhiyun 	net_dev->ethtool_ops = &bgmac_ethtool_ops;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	bgmac = netdev_priv(net_dev);
1481*4882a593Smuzhiyun 	bgmac->dev = dev;
1482*4882a593Smuzhiyun 	bgmac->net_dev = net_dev;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	return bgmac;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_alloc);
1487*4882a593Smuzhiyun 
bgmac_enet_probe(struct bgmac * bgmac)1488*4882a593Smuzhiyun int bgmac_enet_probe(struct bgmac *bgmac)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct net_device *net_dev = bgmac->net_dev;
1491*4882a593Smuzhiyun 	int err;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	bgmac_chip_intrs_off(bgmac);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	net_dev->irq = bgmac->irq;
1496*4882a593Smuzhiyun 	SET_NETDEV_DEV(net_dev, bgmac->dev);
1497*4882a593Smuzhiyun 	dev_set_drvdata(bgmac->dev, bgmac);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	if (!is_valid_ether_addr(net_dev->dev_addr)) {
1500*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Invalid MAC addr: %pM\n",
1501*4882a593Smuzhiyun 			net_dev->dev_addr);
1502*4882a593Smuzhiyun 		eth_hw_addr_random(net_dev);
1503*4882a593Smuzhiyun 		dev_warn(bgmac->dev, "Using random MAC: %pM\n",
1504*4882a593Smuzhiyun 			 net_dev->dev_addr);
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/* This (reset &) enable is not preset in specs or reference driver but
1508*4882a593Smuzhiyun 	 * Broadcom does it in arch PCI code when enabling fake PCI device.
1509*4882a593Smuzhiyun 	 */
1510*4882a593Smuzhiyun 	bgmac_clk_enable(bgmac, 0);
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	/* This seems to be fixing IRQ by assigning OOB #6 to the core */
1513*4882a593Smuzhiyun 	if (!(bgmac->feature_flags & BGMAC_FEAT_IDM_MASK)) {
1514*4882a593Smuzhiyun 		if (bgmac->feature_flags & BGMAC_FEAT_IRQ_ID_OOB_6)
1515*4882a593Smuzhiyun 			bgmac_idm_write(bgmac, BCMA_OOB_SEL_OUT_A30, 0x86);
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	bgmac_chip_reset(bgmac);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	err = bgmac_dma_alloc(bgmac);
1521*4882a593Smuzhiyun 	if (err) {
1522*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Unable to alloc memory for DMA\n");
1523*4882a593Smuzhiyun 		goto err_out;
1524*4882a593Smuzhiyun 	}
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
1527*4882a593Smuzhiyun 	if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
1528*4882a593Smuzhiyun 		bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	err = bgmac_phy_connect(bgmac);
1533*4882a593Smuzhiyun 	if (err) {
1534*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Cannot connect to phy\n");
1535*4882a593Smuzhiyun 		goto err_dma_free;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	net_dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1539*4882a593Smuzhiyun 	net_dev->hw_features = net_dev->features;
1540*4882a593Smuzhiyun 	net_dev->vlan_features = net_dev->features;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	/* Omit FCS from max MTU size */
1543*4882a593Smuzhiyun 	net_dev->max_mtu = BGMAC_RX_MAX_FRAME_SIZE - ETH_FCS_LEN;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	err = register_netdev(bgmac->net_dev);
1546*4882a593Smuzhiyun 	if (err) {
1547*4882a593Smuzhiyun 		dev_err(bgmac->dev, "Cannot register net device\n");
1548*4882a593Smuzhiyun 		goto err_phy_disconnect;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	netif_carrier_off(net_dev);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	return 0;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun err_phy_disconnect:
1556*4882a593Smuzhiyun 	phy_disconnect(net_dev->phydev);
1557*4882a593Smuzhiyun err_dma_free:
1558*4882a593Smuzhiyun 	bgmac_dma_free(bgmac);
1559*4882a593Smuzhiyun err_out:
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	return err;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_enet_probe);
1564*4882a593Smuzhiyun 
bgmac_enet_remove(struct bgmac * bgmac)1565*4882a593Smuzhiyun void bgmac_enet_remove(struct bgmac *bgmac)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun 	unregister_netdev(bgmac->net_dev);
1568*4882a593Smuzhiyun 	phy_disconnect(bgmac->net_dev->phydev);
1569*4882a593Smuzhiyun 	netif_napi_del(&bgmac->napi);
1570*4882a593Smuzhiyun 	bgmac_dma_free(bgmac);
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_enet_remove);
1573*4882a593Smuzhiyun 
bgmac_enet_suspend(struct bgmac * bgmac)1574*4882a593Smuzhiyun int bgmac_enet_suspend(struct bgmac *bgmac)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun 	if (!netif_running(bgmac->net_dev))
1577*4882a593Smuzhiyun 		return 0;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	phy_stop(bgmac->net_dev->phydev);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	netif_stop_queue(bgmac->net_dev);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	napi_disable(&bgmac->napi);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	netif_tx_lock(bgmac->net_dev);
1586*4882a593Smuzhiyun 	netif_device_detach(bgmac->net_dev);
1587*4882a593Smuzhiyun 	netif_tx_unlock(bgmac->net_dev);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	bgmac_chip_intrs_off(bgmac);
1590*4882a593Smuzhiyun 	bgmac_chip_reset(bgmac);
1591*4882a593Smuzhiyun 	bgmac_dma_cleanup(bgmac);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_enet_suspend);
1596*4882a593Smuzhiyun 
bgmac_enet_resume(struct bgmac * bgmac)1597*4882a593Smuzhiyun int bgmac_enet_resume(struct bgmac *bgmac)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun 	int rc;
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	if (!netif_running(bgmac->net_dev))
1602*4882a593Smuzhiyun 		return 0;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	rc = bgmac_dma_init(bgmac);
1605*4882a593Smuzhiyun 	if (rc)
1606*4882a593Smuzhiyun 		return rc;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	bgmac_chip_init(bgmac);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	napi_enable(&bgmac->napi);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	netif_tx_lock(bgmac->net_dev);
1613*4882a593Smuzhiyun 	netif_device_attach(bgmac->net_dev);
1614*4882a593Smuzhiyun 	netif_tx_unlock(bgmac->net_dev);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	netif_start_queue(bgmac->net_dev);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	phy_start(bgmac->net_dev->phydev);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	return 0;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bgmac_enet_resume);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun MODULE_AUTHOR("Rafał Miłecki");
1625*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1626