1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Broadcom BCM7xxx System Port Ethernet MAC driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Broadcom Corporation 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __BCM_SYSPORT_H 9*4882a593Smuzhiyun #define __BCM_SYSPORT_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/bitmap.h> 12*4882a593Smuzhiyun #include <linux/ethtool.h> 13*4882a593Smuzhiyun #include <linux/if_vlan.h> 14*4882a593Smuzhiyun #include <linux/dim.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Receive/transmit descriptor format */ 17*4882a593Smuzhiyun #define DESC_ADDR_HI_STATUS_LEN 0x00 18*4882a593Smuzhiyun #define DESC_ADDR_HI_SHIFT 0 19*4882a593Smuzhiyun #define DESC_ADDR_HI_MASK 0xff 20*4882a593Smuzhiyun #define DESC_STATUS_SHIFT 8 21*4882a593Smuzhiyun #define DESC_STATUS_MASK 0x3ff 22*4882a593Smuzhiyun #define DESC_LEN_SHIFT 18 23*4882a593Smuzhiyun #define DESC_LEN_MASK 0x7fff 24*4882a593Smuzhiyun #define DESC_ADDR_LO 0x04 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* HW supports 40-bit addressing hence the */ 27*4882a593Smuzhiyun #define DESC_SIZE (WORDS_PER_DESC * sizeof(u32)) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* Default RX buffer allocation size */ 30*4882a593Smuzhiyun #define RX_BUF_LENGTH 2048 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(4) + FCS(4) = 1526. 33*4882a593Smuzhiyun * 1536 is multiple of 256 bytes 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun #define ENET_BRCM_TAG_LEN 4 36*4882a593Smuzhiyun #define ENET_PAD 10 37*4882a593Smuzhiyun #define UMAC_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \ 38*4882a593Smuzhiyun ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Transmit status block */ 41*4882a593Smuzhiyun struct bcm_tsb { 42*4882a593Smuzhiyun u32 pcp_dei_vid; 43*4882a593Smuzhiyun #define PCP_DEI_MASK 0xf 44*4882a593Smuzhiyun #define VID_SHIFT 4 45*4882a593Smuzhiyun #define VID_MASK 0xfff 46*4882a593Smuzhiyun u32 l4_ptr_dest_map; 47*4882a593Smuzhiyun #define L4_CSUM_PTR_MASK 0x1ff 48*4882a593Smuzhiyun #define L4_PTR_SHIFT 9 49*4882a593Smuzhiyun #define L4_PTR_MASK 0x1ff 50*4882a593Smuzhiyun #define L4_UDP (1 << 18) 51*4882a593Smuzhiyun #define L4_LENGTH_VALID (1 << 19) 52*4882a593Smuzhiyun #define DEST_MAP_SHIFT 20 53*4882a593Smuzhiyun #define DEST_MAP_MASK 0x1ff 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* Receive status block uses the same 57*4882a593Smuzhiyun * definitions as the DMA descriptor 58*4882a593Smuzhiyun */ 59*4882a593Smuzhiyun struct bcm_rsb { 60*4882a593Smuzhiyun u32 rx_status_len; 61*4882a593Smuzhiyun u32 brcm_egress_tag; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Common Receive/Transmit status bits */ 65*4882a593Smuzhiyun #define DESC_L4_CSUM (1 << 7) 66*4882a593Smuzhiyun #define DESC_SOP (1 << 8) 67*4882a593Smuzhiyun #define DESC_EOP (1 << 9) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* Receive Status bits */ 70*4882a593Smuzhiyun #define RX_STATUS_UCAST 0 71*4882a593Smuzhiyun #define RX_STATUS_BCAST 0x04 72*4882a593Smuzhiyun #define RX_STATUS_MCAST 0x08 73*4882a593Smuzhiyun #define RX_STATUS_L2_MCAST 0x0c 74*4882a593Smuzhiyun #define RX_STATUS_ERR (1 << 4) 75*4882a593Smuzhiyun #define RX_STATUS_OVFLOW (1 << 5) 76*4882a593Smuzhiyun #define RX_STATUS_PARSE_FAIL (1 << 6) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* Transmit Status bits */ 79*4882a593Smuzhiyun #define TX_STATUS_VLAN_NO_ACT 0x00 80*4882a593Smuzhiyun #define TX_STATUS_VLAN_PCP_TSB 0x01 81*4882a593Smuzhiyun #define TX_STATUS_VLAN_QUEUE 0x02 82*4882a593Smuzhiyun #define TX_STATUS_VLAN_VID_TSB 0x03 83*4882a593Smuzhiyun #define TX_STATUS_OWR_CRC (1 << 2) 84*4882a593Smuzhiyun #define TX_STATUS_APP_CRC (1 << 3) 85*4882a593Smuzhiyun #define TX_STATUS_BRCM_TAG_NO_ACT 0 86*4882a593Smuzhiyun #define TX_STATUS_BRCM_TAG_ZERO 0x10 87*4882a593Smuzhiyun #define TX_STATUS_BRCM_TAG_ONE_QUEUE 0x20 88*4882a593Smuzhiyun #define TX_STATUS_BRCM_TAG_ONE_TSB 0x30 89*4882a593Smuzhiyun #define TX_STATUS_SKIP_BYTES (1 << 6) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Specific register definitions */ 92*4882a593Smuzhiyun #define SYS_PORT_TOPCTRL_OFFSET 0 93*4882a593Smuzhiyun #define REV_CNTL 0x00 94*4882a593Smuzhiyun #define REV_MASK 0xffff 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define RX_FLUSH_CNTL 0x04 97*4882a593Smuzhiyun #define RX_FLUSH (1 << 0) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define TX_FLUSH_CNTL 0x08 100*4882a593Smuzhiyun #define TX_FLUSH (1 << 0) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define MISC_CNTL 0x0c 103*4882a593Smuzhiyun #define SYS_CLK_SEL (1 << 0) 104*4882a593Smuzhiyun #define TDMA_EOP_SEL (1 << 1) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Level-2 Interrupt controller offsets and defines */ 107*4882a593Smuzhiyun #define SYS_PORT_INTRL2_0_OFFSET 0x200 108*4882a593Smuzhiyun #define SYS_PORT_INTRL2_1_OFFSET 0x240 109*4882a593Smuzhiyun #define INTRL2_CPU_STATUS 0x00 110*4882a593Smuzhiyun #define INTRL2_CPU_SET 0x04 111*4882a593Smuzhiyun #define INTRL2_CPU_CLEAR 0x08 112*4882a593Smuzhiyun #define INTRL2_CPU_MASK_STATUS 0x0c 113*4882a593Smuzhiyun #define INTRL2_CPU_MASK_SET 0x10 114*4882a593Smuzhiyun #define INTRL2_CPU_MASK_CLEAR 0x14 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* Level-2 instance 0 interrupt bits */ 117*4882a593Smuzhiyun #define INTRL2_0_GISB_ERR (1 << 0) 118*4882a593Smuzhiyun #define INTRL2_0_RBUF_OVFLOW (1 << 1) 119*4882a593Smuzhiyun #define INTRL2_0_TBUF_UNDFLOW (1 << 2) 120*4882a593Smuzhiyun #define INTRL2_0_MPD (1 << 3) 121*4882a593Smuzhiyun #define INTRL2_0_BRCM_MATCH_TAG (1 << 4) 122*4882a593Smuzhiyun #define INTRL2_0_RDMA_MBDONE (1 << 5) 123*4882a593Smuzhiyun #define INTRL2_0_OVER_MAX_THRESH (1 << 6) 124*4882a593Smuzhiyun #define INTRL2_0_BELOW_HYST_THRESH (1 << 7) 125*4882a593Smuzhiyun #define INTRL2_0_FREE_LIST_EMPTY (1 << 8) 126*4882a593Smuzhiyun #define INTRL2_0_TX_RING_FULL (1 << 9) 127*4882a593Smuzhiyun #define INTRL2_0_DESC_ALLOC_ERR (1 << 10) 128*4882a593Smuzhiyun #define INTRL2_0_UNEXP_PKTSIZE_ACK (1 << 11) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* SYSTEMPORT Lite groups the TX queues interrupts on instance 0 */ 131*4882a593Smuzhiyun #define INTRL2_0_TDMA_MBDONE_SHIFT 12 132*4882a593Smuzhiyun #define INTRL2_0_TDMA_MBDONE_MASK (0xffff << INTRL2_0_TDMA_MBDONE_SHIFT) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* RXCHK offset and defines */ 135*4882a593Smuzhiyun #define SYS_PORT_RXCHK_OFFSET 0x300 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define RXCHK_CONTROL 0x00 138*4882a593Smuzhiyun #define RXCHK_EN (1 << 0) 139*4882a593Smuzhiyun #define RXCHK_SKIP_FCS (1 << 1) 140*4882a593Smuzhiyun #define RXCHK_BAD_CSUM_DIS (1 << 2) 141*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_EN (1 << 3) 142*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_MATCH_SHIFT 4 143*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_MATCH_MASK 0xff 144*4882a593Smuzhiyun #define RXCHK_PARSE_TNL (1 << 12) 145*4882a593Smuzhiyun #define RXCHK_VIOL_EN (1 << 13) 146*4882a593Smuzhiyun #define RXCHK_VIOL_DIS (1 << 14) 147*4882a593Smuzhiyun #define RXCHK_INCOM_PKT (1 << 15) 148*4882a593Smuzhiyun #define RXCHK_V6_DUPEXT_EN (1 << 16) 149*4882a593Smuzhiyun #define RXCHK_V6_DUPEXT_DIS (1 << 17) 150*4882a593Smuzhiyun #define RXCHK_ETHERTYPE_DIS (1 << 18) 151*4882a593Smuzhiyun #define RXCHK_L2_HDR_DIS (1 << 19) 152*4882a593Smuzhiyun #define RXCHK_L3_HDR_DIS (1 << 20) 153*4882a593Smuzhiyun #define RXCHK_MAC_RX_ERR_DIS (1 << 21) 154*4882a593Smuzhiyun #define RXCHK_PARSE_AUTH (1 << 22) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define RXCHK_BRCM_TAG0 0x04 157*4882a593Smuzhiyun #define RXCHK_BRCM_TAG(i) ((i) * 0x4 + RXCHK_BRCM_TAG0) 158*4882a593Smuzhiyun #define RXCHK_BRCM_TAG0_MASK 0x24 159*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_MASK(i) ((i) * 0x4 + RXCHK_BRCM_TAG0_MASK) 160*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_MATCH_STATUS 0x44 161*4882a593Smuzhiyun #define RXCHK_ETHERTYPE 0x48 162*4882a593Smuzhiyun #define RXCHK_BAD_CSUM_CNTR 0x4C 163*4882a593Smuzhiyun #define RXCHK_OTHER_DISC_CNTR 0x50 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_MAX 8 166*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_CID_SHIFT 16 167*4882a593Smuzhiyun #define RXCHK_BRCM_TAG_CID_MASK 0xff 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* TXCHCK offsets and defines */ 170*4882a593Smuzhiyun #define SYS_PORT_TXCHK_OFFSET 0x380 171*4882a593Smuzhiyun #define TXCHK_PKT_RDY_THRESH 0x00 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Receive buffer offset and defines */ 174*4882a593Smuzhiyun #define SYS_PORT_RBUF_OFFSET 0x400 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define RBUF_CONTROL 0x00 177*4882a593Smuzhiyun #define RBUF_RSB_EN (1 << 0) 178*4882a593Smuzhiyun #define RBUF_4B_ALGN (1 << 1) 179*4882a593Smuzhiyun #define RBUF_BRCM_TAG_STRIP (1 << 2) 180*4882a593Smuzhiyun #define RBUF_BAD_PKT_DISC (1 << 3) 181*4882a593Smuzhiyun #define RBUF_RESUME_THRESH_SHIFT 4 182*4882a593Smuzhiyun #define RBUF_RESUME_THRESH_MASK 0xff 183*4882a593Smuzhiyun #define RBUF_OK_TO_SEND_SHIFT 12 184*4882a593Smuzhiyun #define RBUF_OK_TO_SEND_MASK 0xff 185*4882a593Smuzhiyun #define RBUF_CRC_REPLACE (1 << 20) 186*4882a593Smuzhiyun #define RBUF_OK_TO_SEND_MODE (1 << 21) 187*4882a593Smuzhiyun /* SYSTEMPORT Lite uses two bits here */ 188*4882a593Smuzhiyun #define RBUF_RSB_SWAP0 (1 << 22) 189*4882a593Smuzhiyun #define RBUF_RSB_SWAP1 (1 << 23) 190*4882a593Smuzhiyun #define RBUF_ACPI_EN (1 << 23) 191*4882a593Smuzhiyun #define RBUF_ACPI_EN_LITE (1 << 24) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define RBUF_PKT_RDY_THRESH 0x04 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define RBUF_STATUS 0x08 196*4882a593Smuzhiyun #define RBUF_WOL_MODE (1 << 0) 197*4882a593Smuzhiyun #define RBUF_MPD (1 << 1) 198*4882a593Smuzhiyun #define RBUF_ACPI (1 << 2) 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun #define RBUF_OVFL_DISC_CNTR 0x0c 201*4882a593Smuzhiyun #define RBUF_ERR_PKT_CNTR 0x10 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* Transmit buffer offset and defines */ 204*4882a593Smuzhiyun #define SYS_PORT_TBUF_OFFSET 0x600 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define TBUF_CONTROL 0x00 207*4882a593Smuzhiyun #define TBUF_BP_EN (1 << 0) 208*4882a593Smuzhiyun #define TBUF_MAX_PKT_THRESH_SHIFT 1 209*4882a593Smuzhiyun #define TBUF_MAX_PKT_THRESH_MASK 0x1f 210*4882a593Smuzhiyun #define TBUF_FULL_THRESH_SHIFT 8 211*4882a593Smuzhiyun #define TBUF_FULL_THRESH_MASK 0x1f 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* UniMAC offset and defines */ 214*4882a593Smuzhiyun #define SYS_PORT_UMAC_OFFSET 0x800 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define UMAC_CMD 0x008 217*4882a593Smuzhiyun #define CMD_TX_EN (1 << 0) 218*4882a593Smuzhiyun #define CMD_RX_EN (1 << 1) 219*4882a593Smuzhiyun #define CMD_SPEED_SHIFT 2 220*4882a593Smuzhiyun #define CMD_SPEED_10 0 221*4882a593Smuzhiyun #define CMD_SPEED_100 1 222*4882a593Smuzhiyun #define CMD_SPEED_1000 2 223*4882a593Smuzhiyun #define CMD_SPEED_2500 3 224*4882a593Smuzhiyun #define CMD_SPEED_MASK 3 225*4882a593Smuzhiyun #define CMD_PROMISC (1 << 4) 226*4882a593Smuzhiyun #define CMD_PAD_EN (1 << 5) 227*4882a593Smuzhiyun #define CMD_CRC_FWD (1 << 6) 228*4882a593Smuzhiyun #define CMD_PAUSE_FWD (1 << 7) 229*4882a593Smuzhiyun #define CMD_RX_PAUSE_IGNORE (1 << 8) 230*4882a593Smuzhiyun #define CMD_TX_ADDR_INS (1 << 9) 231*4882a593Smuzhiyun #define CMD_HD_EN (1 << 10) 232*4882a593Smuzhiyun #define CMD_SW_RESET (1 << 13) 233*4882a593Smuzhiyun #define CMD_LCL_LOOP_EN (1 << 15) 234*4882a593Smuzhiyun #define CMD_AUTO_CONFIG (1 << 22) 235*4882a593Smuzhiyun #define CMD_CNTL_FRM_EN (1 << 23) 236*4882a593Smuzhiyun #define CMD_NO_LEN_CHK (1 << 24) 237*4882a593Smuzhiyun #define CMD_RMT_LOOP_EN (1 << 25) 238*4882a593Smuzhiyun #define CMD_PRBL_EN (1 << 27) 239*4882a593Smuzhiyun #define CMD_TX_PAUSE_IGNORE (1 << 28) 240*4882a593Smuzhiyun #define CMD_TX_RX_EN (1 << 29) 241*4882a593Smuzhiyun #define CMD_RUNT_FILTER_DIS (1 << 30) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define UMAC_MAC0 0x00c 244*4882a593Smuzhiyun #define UMAC_MAC1 0x010 245*4882a593Smuzhiyun #define UMAC_MAX_FRAME_LEN 0x014 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define UMAC_TX_FLUSH 0x334 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define UMAC_MIB_START 0x400 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* There is a 0xC gap between the end of RX and beginning of TX stats and then 252*4882a593Smuzhiyun * between the end of TX stats and the beginning of the RX RUNT 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun #define UMAC_MIB_STAT_OFFSET 0xc 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define UMAC_MIB_CTRL 0x580 257*4882a593Smuzhiyun #define MIB_RX_CNT_RST (1 << 0) 258*4882a593Smuzhiyun #define MIB_RUNT_CNT_RST (1 << 1) 259*4882a593Smuzhiyun #define MIB_TX_CNT_RST (1 << 2) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* These offsets are valid for SYSTEMPORT and SYSTEMPORT Lite */ 262*4882a593Smuzhiyun #define UMAC_MPD_CTRL 0x620 263*4882a593Smuzhiyun #define MPD_EN (1 << 0) 264*4882a593Smuzhiyun #define MSEQ_LEN_SHIFT 16 265*4882a593Smuzhiyun #define MSEQ_LEN_MASK 0xff 266*4882a593Smuzhiyun #define PSW_EN (1 << 27) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define UMAC_PSW_MS 0x624 269*4882a593Smuzhiyun #define UMAC_PSW_LS 0x628 270*4882a593Smuzhiyun #define UMAC_MDF_CTRL 0x650 271*4882a593Smuzhiyun #define UMAC_MDF_ADDR 0x654 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* Only valid on SYSTEMPORT Lite */ 274*4882a593Smuzhiyun #define SYS_PORT_GIB_OFFSET 0x1000 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define GIB_CONTROL 0x00 277*4882a593Smuzhiyun #define GIB_TX_EN (1 << 0) 278*4882a593Smuzhiyun #define GIB_RX_EN (1 << 1) 279*4882a593Smuzhiyun #define GIB_TX_FLUSH (1 << 2) 280*4882a593Smuzhiyun #define GIB_RX_FLUSH (1 << 3) 281*4882a593Smuzhiyun #define GIB_GTX_CLK_SEL_SHIFT 4 282*4882a593Smuzhiyun #define GIB_GTX_CLK_EXT_CLK (0 << GIB_GTX_CLK_SEL_SHIFT) 283*4882a593Smuzhiyun #define GIB_GTX_CLK_125MHZ (1 << GIB_GTX_CLK_SEL_SHIFT) 284*4882a593Smuzhiyun #define GIB_GTX_CLK_250MHZ (2 << GIB_GTX_CLK_SEL_SHIFT) 285*4882a593Smuzhiyun #define GIB_FCS_STRIP_SHIFT 6 286*4882a593Smuzhiyun #define GIB_FCS_STRIP (1 << GIB_FCS_STRIP_SHIFT) 287*4882a593Smuzhiyun #define GIB_LCL_LOOP_EN (1 << 7) 288*4882a593Smuzhiyun #define GIB_LCL_LOOP_TXEN (1 << 8) 289*4882a593Smuzhiyun #define GIB_RMT_LOOP_EN (1 << 9) 290*4882a593Smuzhiyun #define GIB_RMT_LOOP_RXEN (1 << 10) 291*4882a593Smuzhiyun #define GIB_RX_PAUSE_EN (1 << 11) 292*4882a593Smuzhiyun #define GIB_PREAMBLE_LEN_SHIFT 12 293*4882a593Smuzhiyun #define GIB_PREAMBLE_LEN_MASK 0xf 294*4882a593Smuzhiyun #define GIB_IPG_LEN_SHIFT 16 295*4882a593Smuzhiyun #define GIB_IPG_LEN_MASK 0x3f 296*4882a593Smuzhiyun #define GIB_PAD_EXTENSION_SHIFT 22 297*4882a593Smuzhiyun #define GIB_PAD_EXTENSION_MASK 0x3f 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define GIB_MAC1 0x08 300*4882a593Smuzhiyun #define GIB_MAC0 0x0c 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* Receive DMA offset and defines */ 303*4882a593Smuzhiyun #define SYS_PORT_RDMA_OFFSET 0x2000 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #define RDMA_CONTROL 0x1000 306*4882a593Smuzhiyun #define RDMA_EN (1 << 0) 307*4882a593Smuzhiyun #define RDMA_RING_CFG (1 << 1) 308*4882a593Smuzhiyun #define RDMA_DISC_EN (1 << 2) 309*4882a593Smuzhiyun #define RDMA_BUF_DATA_OFFSET_SHIFT 4 310*4882a593Smuzhiyun #define RDMA_BUF_DATA_OFFSET_MASK 0x3ff 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define RDMA_STATUS 0x1004 313*4882a593Smuzhiyun #define RDMA_DISABLED (1 << 0) 314*4882a593Smuzhiyun #define RDMA_DESC_RAM_INIT_BUSY (1 << 1) 315*4882a593Smuzhiyun #define RDMA_BP_STATUS (1 << 2) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define RDMA_SCB_BURST_SIZE 0x1008 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define RDMA_RING_BUF_SIZE 0x100c 320*4882a593Smuzhiyun #define RDMA_RING_SIZE_SHIFT 16 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define RDMA_WRITE_PTR_HI 0x1010 323*4882a593Smuzhiyun #define RDMA_WRITE_PTR_LO 0x1014 324*4882a593Smuzhiyun #define RDMA_PROD_INDEX 0x1018 325*4882a593Smuzhiyun #define RDMA_PROD_INDEX_MASK 0xffff 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun #define RDMA_CONS_INDEX 0x101c 328*4882a593Smuzhiyun #define RDMA_CONS_INDEX_MASK 0xffff 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define RDMA_START_ADDR_HI 0x1020 331*4882a593Smuzhiyun #define RDMA_START_ADDR_LO 0x1024 332*4882a593Smuzhiyun #define RDMA_END_ADDR_HI 0x1028 333*4882a593Smuzhiyun #define RDMA_END_ADDR_LO 0x102c 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #define RDMA_MBDONE_INTR 0x1030 336*4882a593Smuzhiyun #define RDMA_INTR_THRESH_MASK 0x1ff 337*4882a593Smuzhiyun #define RDMA_TIMEOUT_SHIFT 16 338*4882a593Smuzhiyun #define RDMA_TIMEOUT_MASK 0xffff 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define RDMA_XON_XOFF_THRESH 0x1034 341*4882a593Smuzhiyun #define RDMA_XON_XOFF_THRESH_MASK 0xffff 342*4882a593Smuzhiyun #define RDMA_XOFF_THRESH_SHIFT 16 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define RDMA_READ_PTR_HI 0x1038 345*4882a593Smuzhiyun #define RDMA_READ_PTR_LO 0x103c 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define RDMA_OVERRIDE 0x1040 348*4882a593Smuzhiyun #define RDMA_LE_MODE (1 << 0) 349*4882a593Smuzhiyun #define RDMA_REG_MODE (1 << 1) 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #define RDMA_TEST 0x1044 352*4882a593Smuzhiyun #define RDMA_TP_OUT_SEL (1 << 0) 353*4882a593Smuzhiyun #define RDMA_MEM_SEL (1 << 1) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #define RDMA_DEBUG 0x1048 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* Transmit DMA offset and defines */ 358*4882a593Smuzhiyun #define TDMA_NUM_RINGS 32 /* rings = queues */ 359*4882a593Smuzhiyun #define TDMA_PORT_SIZE DESC_SIZE /* two 32-bits words */ 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define SYS_PORT_TDMA_OFFSET 0x4000 362*4882a593Smuzhiyun #define TDMA_WRITE_PORT_OFFSET 0x0000 363*4882a593Smuzhiyun #define TDMA_WRITE_PORT_HI(i) (TDMA_WRITE_PORT_OFFSET + \ 364*4882a593Smuzhiyun (i) * TDMA_PORT_SIZE) 365*4882a593Smuzhiyun #define TDMA_WRITE_PORT_LO(i) (TDMA_WRITE_PORT_OFFSET + \ 366*4882a593Smuzhiyun sizeof(u32) + (i) * TDMA_PORT_SIZE) 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define TDMA_READ_PORT_OFFSET (TDMA_WRITE_PORT_OFFSET + \ 369*4882a593Smuzhiyun (TDMA_NUM_RINGS * TDMA_PORT_SIZE)) 370*4882a593Smuzhiyun #define TDMA_READ_PORT_HI(i) (TDMA_READ_PORT_OFFSET + \ 371*4882a593Smuzhiyun (i) * TDMA_PORT_SIZE) 372*4882a593Smuzhiyun #define TDMA_READ_PORT_LO(i) (TDMA_READ_PORT_OFFSET + \ 373*4882a593Smuzhiyun sizeof(u32) + (i) * TDMA_PORT_SIZE) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define TDMA_READ_PORT_CMD_OFFSET (TDMA_READ_PORT_OFFSET + \ 376*4882a593Smuzhiyun (TDMA_NUM_RINGS * TDMA_PORT_SIZE)) 377*4882a593Smuzhiyun #define TDMA_READ_PORT_CMD(i) (TDMA_READ_PORT_CMD_OFFSET + \ 378*4882a593Smuzhiyun (i) * sizeof(u32)) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define TDMA_DESC_RING_00_BASE (TDMA_READ_PORT_CMD_OFFSET + \ 381*4882a593Smuzhiyun (TDMA_NUM_RINGS * sizeof(u32))) 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* Register offsets and defines relatives to a specific ring number */ 384*4882a593Smuzhiyun #define RING_HEAD_TAIL_PTR 0x00 385*4882a593Smuzhiyun #define RING_HEAD_MASK 0x7ff 386*4882a593Smuzhiyun #define RING_TAIL_SHIFT 11 387*4882a593Smuzhiyun #define RING_TAIL_MASK 0x7ff 388*4882a593Smuzhiyun #define RING_FLUSH (1 << 24) 389*4882a593Smuzhiyun #define RING_EN (1 << 25) 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define RING_COUNT 0x04 392*4882a593Smuzhiyun #define RING_COUNT_MASK 0x7ff 393*4882a593Smuzhiyun #define RING_BUFF_DONE_SHIFT 11 394*4882a593Smuzhiyun #define RING_BUFF_DONE_MASK 0x7ff 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define RING_MAX_HYST 0x08 397*4882a593Smuzhiyun #define RING_MAX_THRESH_MASK 0x7ff 398*4882a593Smuzhiyun #define RING_HYST_THRESH_SHIFT 11 399*4882a593Smuzhiyun #define RING_HYST_THRESH_MASK 0x7ff 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #define RING_INTR_CONTROL 0x0c 402*4882a593Smuzhiyun #define RING_INTR_THRESH_MASK 0x7ff 403*4882a593Smuzhiyun #define RING_EMPTY_INTR_EN (1 << 15) 404*4882a593Smuzhiyun #define RING_TIMEOUT_SHIFT 16 405*4882a593Smuzhiyun #define RING_TIMEOUT_MASK 0xffff 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define RING_PROD_CONS_INDEX 0x10 408*4882a593Smuzhiyun #define RING_PROD_INDEX_MASK 0xffff 409*4882a593Smuzhiyun #define RING_CONS_INDEX_SHIFT 16 410*4882a593Smuzhiyun #define RING_CONS_INDEX_MASK 0xffff 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define RING_MAPPING 0x14 413*4882a593Smuzhiyun #define RING_QID_MASK 0x7 414*4882a593Smuzhiyun #define RING_PORT_ID_SHIFT 3 415*4882a593Smuzhiyun #define RING_PORT_ID_MASK 0x7 416*4882a593Smuzhiyun #define RING_IGNORE_STATUS (1 << 6) 417*4882a593Smuzhiyun #define RING_FAILOVER_EN (1 << 7) 418*4882a593Smuzhiyun #define RING_CREDIT_SHIFT 8 419*4882a593Smuzhiyun #define RING_CREDIT_MASK 0xffff 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun #define RING_PCP_DEI_VID 0x18 422*4882a593Smuzhiyun #define RING_VID_MASK 0x7ff 423*4882a593Smuzhiyun #define RING_DEI (1 << 12) 424*4882a593Smuzhiyun #define RING_PCP_SHIFT 13 425*4882a593Smuzhiyun #define RING_PCP_MASK 0x7 426*4882a593Smuzhiyun #define RING_PKT_SIZE_ADJ_SHIFT 16 427*4882a593Smuzhiyun #define RING_PKT_SIZE_ADJ_MASK 0xf 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define TDMA_DESC_RING_SIZE 28 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* Defininition for a given TX ring base address */ 432*4882a593Smuzhiyun #define TDMA_DESC_RING_BASE(i) (TDMA_DESC_RING_00_BASE + \ 433*4882a593Smuzhiyun ((i) * TDMA_DESC_RING_SIZE)) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* Ring indexed register addreses */ 436*4882a593Smuzhiyun #define TDMA_DESC_RING_HEAD_TAIL_PTR(i) (TDMA_DESC_RING_BASE(i) + \ 437*4882a593Smuzhiyun RING_HEAD_TAIL_PTR) 438*4882a593Smuzhiyun #define TDMA_DESC_RING_COUNT(i) (TDMA_DESC_RING_BASE(i) + \ 439*4882a593Smuzhiyun RING_COUNT) 440*4882a593Smuzhiyun #define TDMA_DESC_RING_MAX_HYST(i) (TDMA_DESC_RING_BASE(i) + \ 441*4882a593Smuzhiyun RING_MAX_HYST) 442*4882a593Smuzhiyun #define TDMA_DESC_RING_INTR_CONTROL(i) (TDMA_DESC_RING_BASE(i) + \ 443*4882a593Smuzhiyun RING_INTR_CONTROL) 444*4882a593Smuzhiyun #define TDMA_DESC_RING_PROD_CONS_INDEX(i) \ 445*4882a593Smuzhiyun (TDMA_DESC_RING_BASE(i) + \ 446*4882a593Smuzhiyun RING_PROD_CONS_INDEX) 447*4882a593Smuzhiyun #define TDMA_DESC_RING_MAPPING(i) (TDMA_DESC_RING_BASE(i) + \ 448*4882a593Smuzhiyun RING_MAPPING) 449*4882a593Smuzhiyun #define TDMA_DESC_RING_PCP_DEI_VID(i) (TDMA_DESC_RING_BASE(i) + \ 450*4882a593Smuzhiyun RING_PCP_DEI_VID) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define TDMA_CONTROL 0x600 453*4882a593Smuzhiyun #define TDMA_EN 0 454*4882a593Smuzhiyun #define TSB_EN 1 455*4882a593Smuzhiyun /* Uses 2 bits on SYSTEMPORT Lite and shifts everything by 1 bit, we 456*4882a593Smuzhiyun * keep the SYSTEMPORT layout here and adjust with tdma_control_bit() 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun #define TSB_SWAP0 2 459*4882a593Smuzhiyun #define TSB_SWAP1 3 460*4882a593Smuzhiyun #define ACB_ALGO 3 461*4882a593Smuzhiyun #define BUF_DATA_OFFSET_SHIFT 4 462*4882a593Smuzhiyun #define BUF_DATA_OFFSET_MASK 0x3ff 463*4882a593Smuzhiyun #define VLAN_EN 14 464*4882a593Smuzhiyun #define SW_BRCM_TAG 15 465*4882a593Smuzhiyun #define WNC_KPT_SIZE_UPDATE 16 466*4882a593Smuzhiyun #define SYNC_PKT_SIZE 17 467*4882a593Smuzhiyun #define ACH_TXDONE_DELAY_SHIFT 18 468*4882a593Smuzhiyun #define ACH_TXDONE_DELAY_MASK 0xff 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define TDMA_STATUS 0x604 471*4882a593Smuzhiyun #define TDMA_DISABLED (1 << 0) 472*4882a593Smuzhiyun #define TDMA_LL_RAM_INIT_BUSY (1 << 1) 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define TDMA_SCB_BURST_SIZE 0x608 475*4882a593Smuzhiyun #define TDMA_OVER_MAX_THRESH_STATUS 0x60c 476*4882a593Smuzhiyun #define TDMA_OVER_HYST_THRESH_STATUS 0x610 477*4882a593Smuzhiyun #define TDMA_TPID 0x614 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun #define TDMA_FREE_LIST_HEAD_TAIL_PTR 0x618 480*4882a593Smuzhiyun #define TDMA_FREE_HEAD_MASK 0x7ff 481*4882a593Smuzhiyun #define TDMA_FREE_TAIL_SHIFT 11 482*4882a593Smuzhiyun #define TDMA_FREE_TAIL_MASK 0x7ff 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define TDMA_FREE_LIST_COUNT 0x61c 485*4882a593Smuzhiyun #define TDMA_FREE_LIST_COUNT_MASK 0x7ff 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define TDMA_TIER2_ARB_CTRL 0x620 488*4882a593Smuzhiyun #define TDMA_ARB_MODE_RR 0 489*4882a593Smuzhiyun #define TDMA_ARB_MODE_WEIGHT_RR 0x1 490*4882a593Smuzhiyun #define TDMA_ARB_MODE_STRICT 0x2 491*4882a593Smuzhiyun #define TDMA_ARB_MODE_DEFICIT_RR 0x3 492*4882a593Smuzhiyun #define TDMA_CREDIT_SHIFT 4 493*4882a593Smuzhiyun #define TDMA_CREDIT_MASK 0xffff 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun #define TDMA_TIER1_ARB_0_CTRL 0x624 496*4882a593Smuzhiyun #define TDMA_ARB_EN (1 << 0) 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define TDMA_TIER1_ARB_0_QUEUE_EN 0x628 499*4882a593Smuzhiyun #define TDMA_TIER1_ARB_1_CTRL 0x62c 500*4882a593Smuzhiyun #define TDMA_TIER1_ARB_1_QUEUE_EN 0x630 501*4882a593Smuzhiyun #define TDMA_TIER1_ARB_2_CTRL 0x634 502*4882a593Smuzhiyun #define TDMA_TIER1_ARB_2_QUEUE_EN 0x638 503*4882a593Smuzhiyun #define TDMA_TIER1_ARB_3_CTRL 0x63c 504*4882a593Smuzhiyun #define TDMA_TIER1_ARB_3_QUEUE_EN 0x640 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define TDMA_SCB_ENDIAN_OVERRIDE 0x644 507*4882a593Smuzhiyun #define TDMA_LE_MODE (1 << 0) 508*4882a593Smuzhiyun #define TDMA_REG_MODE (1 << 1) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define TDMA_TEST 0x648 511*4882a593Smuzhiyun #define TDMA_TP_OUT_SEL (1 << 0) 512*4882a593Smuzhiyun #define TDMA_MEM_TM (1 << 1) 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun #define TDMA_DEBUG 0x64c 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* Number of Receive hardware descriptor words */ 517*4882a593Smuzhiyun #define SP_NUM_HW_RX_DESC_WORDS 1024 518*4882a593Smuzhiyun #define SP_LT_NUM_HW_RX_DESC_WORDS 256 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /* Internal linked-list RAM size */ 521*4882a593Smuzhiyun #define SP_NUM_TX_DESC 1536 522*4882a593Smuzhiyun #define SP_LT_NUM_TX_DESC 256 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun #define WORDS_PER_DESC 2 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun /* Rx/Tx common counter group.*/ 527*4882a593Smuzhiyun struct bcm_sysport_pkt_counters { 528*4882a593Smuzhiyun u32 cnt_64; /* RO Received/Transmited 64 bytes packet */ 529*4882a593Smuzhiyun u32 cnt_127; /* RO Rx/Tx 127 bytes packet */ 530*4882a593Smuzhiyun u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */ 531*4882a593Smuzhiyun u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */ 532*4882a593Smuzhiyun u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */ 533*4882a593Smuzhiyun u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */ 534*4882a593Smuzhiyun u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */ 535*4882a593Smuzhiyun u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/ 536*4882a593Smuzhiyun u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/ 537*4882a593Smuzhiyun u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/ 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* RSV, Receive Status Vector */ 541*4882a593Smuzhiyun struct bcm_sysport_rx_counters { 542*4882a593Smuzhiyun struct bcm_sysport_pkt_counters pkt_cnt; 543*4882a593Smuzhiyun u32 pkt; /* RO (0x428) Received pkt count*/ 544*4882a593Smuzhiyun u32 bytes; /* RO Received byte count */ 545*4882a593Smuzhiyun u32 mca; /* RO # of Received multicast pkt */ 546*4882a593Smuzhiyun u32 bca; /* RO # of Receive broadcast pkt */ 547*4882a593Smuzhiyun u32 fcs; /* RO # of Received FCS error */ 548*4882a593Smuzhiyun u32 cf; /* RO # of Received control frame pkt*/ 549*4882a593Smuzhiyun u32 pf; /* RO # of Received pause frame pkt */ 550*4882a593Smuzhiyun u32 uo; /* RO # of unknown op code pkt */ 551*4882a593Smuzhiyun u32 aln; /* RO # of alignment error count */ 552*4882a593Smuzhiyun u32 flr; /* RO # of frame length out of range count */ 553*4882a593Smuzhiyun u32 cde; /* RO # of code error pkt */ 554*4882a593Smuzhiyun u32 fcr; /* RO # of carrier sense error pkt */ 555*4882a593Smuzhiyun u32 ovr; /* RO # of oversize pkt*/ 556*4882a593Smuzhiyun u32 jbr; /* RO # of jabber count */ 557*4882a593Smuzhiyun u32 mtue; /* RO # of MTU error pkt*/ 558*4882a593Smuzhiyun u32 pok; /* RO # of Received good pkt */ 559*4882a593Smuzhiyun u32 uc; /* RO # of unicast pkt */ 560*4882a593Smuzhiyun u32 ppp; /* RO # of PPP pkt */ 561*4882a593Smuzhiyun u32 rcrc; /* RO (0x470),# of CRC match pkt */ 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* TSV, Transmit Status Vector */ 565*4882a593Smuzhiyun struct bcm_sysport_tx_counters { 566*4882a593Smuzhiyun struct bcm_sysport_pkt_counters pkt_cnt; 567*4882a593Smuzhiyun u32 pkts; /* RO (0x4a8) Transmited pkt */ 568*4882a593Smuzhiyun u32 mca; /* RO # of xmited multicast pkt */ 569*4882a593Smuzhiyun u32 bca; /* RO # of xmited broadcast pkt */ 570*4882a593Smuzhiyun u32 pf; /* RO # of xmited pause frame count */ 571*4882a593Smuzhiyun u32 cf; /* RO # of xmited control frame count */ 572*4882a593Smuzhiyun u32 fcs; /* RO # of xmited FCS error count */ 573*4882a593Smuzhiyun u32 ovr; /* RO # of xmited oversize pkt */ 574*4882a593Smuzhiyun u32 drf; /* RO # of xmited deferral pkt */ 575*4882a593Smuzhiyun u32 edf; /* RO # of xmited Excessive deferral pkt*/ 576*4882a593Smuzhiyun u32 scl; /* RO # of xmited single collision pkt */ 577*4882a593Smuzhiyun u32 mcl; /* RO # of xmited multiple collision pkt*/ 578*4882a593Smuzhiyun u32 lcl; /* RO # of xmited late collision pkt */ 579*4882a593Smuzhiyun u32 ecl; /* RO # of xmited excessive collision pkt*/ 580*4882a593Smuzhiyun u32 frg; /* RO # of xmited fragments pkt*/ 581*4882a593Smuzhiyun u32 ncl; /* RO # of xmited total collision count */ 582*4882a593Smuzhiyun u32 jbr; /* RO # of xmited jabber count*/ 583*4882a593Smuzhiyun u32 bytes; /* RO # of xmited byte count */ 584*4882a593Smuzhiyun u32 pok; /* RO # of xmited good pkt */ 585*4882a593Smuzhiyun u32 uc; /* RO (0x4f0) # of xmited unicast pkt */ 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun struct bcm_sysport_mib { 589*4882a593Smuzhiyun struct bcm_sysport_rx_counters rx; 590*4882a593Smuzhiyun struct bcm_sysport_tx_counters tx; 591*4882a593Smuzhiyun u32 rx_runt_cnt; 592*4882a593Smuzhiyun u32 rx_runt_fcs; 593*4882a593Smuzhiyun u32 rx_runt_fcs_align; 594*4882a593Smuzhiyun u32 rx_runt_bytes; 595*4882a593Smuzhiyun u32 rxchk_bad_csum; 596*4882a593Smuzhiyun u32 rxchk_other_pkt_disc; 597*4882a593Smuzhiyun u32 rbuf_ovflow_cnt; 598*4882a593Smuzhiyun u32 rbuf_err_cnt; 599*4882a593Smuzhiyun u32 alloc_rx_buff_failed; 600*4882a593Smuzhiyun u32 rx_dma_failed; 601*4882a593Smuzhiyun u32 tx_dma_failed; 602*4882a593Smuzhiyun u32 tx_realloc_tsb; 603*4882a593Smuzhiyun u32 tx_realloc_tsb_failed; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* HW maintains a large list of counters */ 607*4882a593Smuzhiyun enum bcm_sysport_stat_type { 608*4882a593Smuzhiyun BCM_SYSPORT_STAT_NETDEV = -1, 609*4882a593Smuzhiyun BCM_SYSPORT_STAT_NETDEV64, 610*4882a593Smuzhiyun BCM_SYSPORT_STAT_MIB_RX, 611*4882a593Smuzhiyun BCM_SYSPORT_STAT_MIB_TX, 612*4882a593Smuzhiyun BCM_SYSPORT_STAT_RUNT, 613*4882a593Smuzhiyun BCM_SYSPORT_STAT_RXCHK, 614*4882a593Smuzhiyun BCM_SYSPORT_STAT_RBUF, 615*4882a593Smuzhiyun BCM_SYSPORT_STAT_SOFT, 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun /* Macros to help define ethtool statistics */ 619*4882a593Smuzhiyun #define STAT_NETDEV(m) { \ 620*4882a593Smuzhiyun .stat_string = __stringify(m), \ 621*4882a593Smuzhiyun .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \ 622*4882a593Smuzhiyun .stat_offset = offsetof(struct net_device_stats, m), \ 623*4882a593Smuzhiyun .type = BCM_SYSPORT_STAT_NETDEV, \ 624*4882a593Smuzhiyun } 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun #define STAT_NETDEV64(m) { \ 627*4882a593Smuzhiyun .stat_string = __stringify(m), \ 628*4882a593Smuzhiyun .stat_sizeof = sizeof(((struct bcm_sysport_stats64 *)0)->m), \ 629*4882a593Smuzhiyun .stat_offset = offsetof(struct bcm_sysport_stats64, m), \ 630*4882a593Smuzhiyun .type = BCM_SYSPORT_STAT_NETDEV64, \ 631*4882a593Smuzhiyun } 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun #define STAT_MIB(str, m, _type) { \ 634*4882a593Smuzhiyun .stat_string = str, \ 635*4882a593Smuzhiyun .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \ 636*4882a593Smuzhiyun .stat_offset = offsetof(struct bcm_sysport_priv, m), \ 637*4882a593Smuzhiyun .type = _type, \ 638*4882a593Smuzhiyun } 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun #define STAT_MIB_RX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_RX) 641*4882a593Smuzhiyun #define STAT_MIB_TX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_TX) 642*4882a593Smuzhiyun #define STAT_RUNT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_RUNT) 643*4882a593Smuzhiyun #define STAT_MIB_SOFT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_SOFT) 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun #define STAT_RXCHK(str, m, ofs) { \ 646*4882a593Smuzhiyun .stat_string = str, \ 647*4882a593Smuzhiyun .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \ 648*4882a593Smuzhiyun .stat_offset = offsetof(struct bcm_sysport_priv, m), \ 649*4882a593Smuzhiyun .type = BCM_SYSPORT_STAT_RXCHK, \ 650*4882a593Smuzhiyun .reg_offset = ofs, \ 651*4882a593Smuzhiyun } 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun #define STAT_RBUF(str, m, ofs) { \ 654*4882a593Smuzhiyun .stat_string = str, \ 655*4882a593Smuzhiyun .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \ 656*4882a593Smuzhiyun .stat_offset = offsetof(struct bcm_sysport_priv, m), \ 657*4882a593Smuzhiyun .type = BCM_SYSPORT_STAT_RBUF, \ 658*4882a593Smuzhiyun .reg_offset = ofs, \ 659*4882a593Smuzhiyun } 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun /* TX bytes and packets */ 662*4882a593Smuzhiyun #define NUM_SYSPORT_TXQ_STAT 2 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun struct bcm_sysport_stats { 665*4882a593Smuzhiyun char stat_string[ETH_GSTRING_LEN]; 666*4882a593Smuzhiyun int stat_sizeof; 667*4882a593Smuzhiyun int stat_offset; 668*4882a593Smuzhiyun enum bcm_sysport_stat_type type; 669*4882a593Smuzhiyun /* reg offset from UMAC base for misc counters */ 670*4882a593Smuzhiyun u16 reg_offset; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun struct bcm_sysport_stats64 { 674*4882a593Smuzhiyun /* 64bit stats on 32bit/64bit Machine */ 675*4882a593Smuzhiyun u64 rx_packets; 676*4882a593Smuzhiyun u64 rx_bytes; 677*4882a593Smuzhiyun u64 tx_packets; 678*4882a593Smuzhiyun u64 tx_bytes; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun /* Software house keeping helper structure */ 682*4882a593Smuzhiyun struct bcm_sysport_cb { 683*4882a593Smuzhiyun struct sk_buff *skb; /* SKB for RX packets */ 684*4882a593Smuzhiyun void __iomem *bd_addr; /* Buffer descriptor PHYS addr */ 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(dma_addr); 687*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(dma_len); 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun enum bcm_sysport_type { 691*4882a593Smuzhiyun SYSTEMPORT = 0, 692*4882a593Smuzhiyun SYSTEMPORT_LITE, 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun struct bcm_sysport_hw_params { 696*4882a593Smuzhiyun bool is_lite; 697*4882a593Smuzhiyun unsigned int num_rx_desc_words; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun struct bcm_sysport_net_dim { 701*4882a593Smuzhiyun u16 use_dim; 702*4882a593Smuzhiyun u16 event_ctr; 703*4882a593Smuzhiyun unsigned long packets; 704*4882a593Smuzhiyun unsigned long bytes; 705*4882a593Smuzhiyun struct dim dim; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun /* Software view of the TX ring */ 709*4882a593Smuzhiyun struct bcm_sysport_tx_ring { 710*4882a593Smuzhiyun spinlock_t lock; /* Ring lock for tx reclaim/xmit */ 711*4882a593Smuzhiyun struct napi_struct napi; /* NAPI per tx queue */ 712*4882a593Smuzhiyun unsigned int index; /* Ring index */ 713*4882a593Smuzhiyun unsigned int size; /* Ring current size */ 714*4882a593Smuzhiyun unsigned int alloc_size; /* Ring one-time allocated size */ 715*4882a593Smuzhiyun unsigned int desc_count; /* Number of descriptors */ 716*4882a593Smuzhiyun unsigned int curr_desc; /* Current descriptor */ 717*4882a593Smuzhiyun unsigned int c_index; /* Last consumer index */ 718*4882a593Smuzhiyun unsigned int clean_index; /* Current clean index */ 719*4882a593Smuzhiyun struct bcm_sysport_cb *cbs; /* Transmit control blocks */ 720*4882a593Smuzhiyun struct bcm_sysport_priv *priv; /* private context backpointer */ 721*4882a593Smuzhiyun unsigned long packets; /* packets statistics */ 722*4882a593Smuzhiyun unsigned long bytes; /* bytes statistics */ 723*4882a593Smuzhiyun unsigned int switch_queue; /* switch port queue number */ 724*4882a593Smuzhiyun unsigned int switch_port; /* switch port queue number */ 725*4882a593Smuzhiyun bool inspect; /* inspect switch port and queue */ 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun /* Driver private structure */ 729*4882a593Smuzhiyun struct bcm_sysport_priv { 730*4882a593Smuzhiyun void __iomem *base; 731*4882a593Smuzhiyun u32 irq0_stat; 732*4882a593Smuzhiyun u32 irq0_mask; 733*4882a593Smuzhiyun u32 irq1_stat; 734*4882a593Smuzhiyun u32 irq1_mask; 735*4882a593Smuzhiyun bool is_lite; 736*4882a593Smuzhiyun unsigned int num_rx_desc_words; 737*4882a593Smuzhiyun struct napi_struct napi ____cacheline_aligned; 738*4882a593Smuzhiyun struct net_device *netdev; 739*4882a593Smuzhiyun struct platform_device *pdev; 740*4882a593Smuzhiyun int irq0; 741*4882a593Smuzhiyun int irq1; 742*4882a593Smuzhiyun int wol_irq; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun /* Transmit rings */ 745*4882a593Smuzhiyun spinlock_t desc_lock; 746*4882a593Smuzhiyun struct bcm_sysport_tx_ring *tx_rings; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun /* Receive queue */ 749*4882a593Smuzhiyun void __iomem *rx_bds; 750*4882a593Smuzhiyun struct bcm_sysport_cb *rx_cbs; 751*4882a593Smuzhiyun unsigned int num_rx_bds; 752*4882a593Smuzhiyun unsigned int rx_read_ptr; 753*4882a593Smuzhiyun unsigned int rx_c_index; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun struct bcm_sysport_net_dim dim; 756*4882a593Smuzhiyun u32 rx_max_coalesced_frames; 757*4882a593Smuzhiyun u32 rx_coalesce_usecs; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun /* PHY device */ 760*4882a593Smuzhiyun struct device_node *phy_dn; 761*4882a593Smuzhiyun phy_interface_t phy_interface; 762*4882a593Smuzhiyun int old_pause; 763*4882a593Smuzhiyun int old_link; 764*4882a593Smuzhiyun int old_duplex; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun /* Misc fields */ 767*4882a593Smuzhiyun unsigned int rx_chk_en:1; 768*4882a593Smuzhiyun unsigned int tsb_en:1; 769*4882a593Smuzhiyun unsigned int crc_fwd:1; 770*4882a593Smuzhiyun u16 rev; 771*4882a593Smuzhiyun u32 wolopts; 772*4882a593Smuzhiyun u8 sopass[SOPASS_MAX]; 773*4882a593Smuzhiyun unsigned int wol_irq_disabled:1; 774*4882a593Smuzhiyun struct clk *clk; 775*4882a593Smuzhiyun struct clk *wol_clk; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun /* MIB related fields */ 778*4882a593Smuzhiyun struct bcm_sysport_mib mib; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun /* Ethtool */ 781*4882a593Smuzhiyun u32 msg_enable; 782*4882a593Smuzhiyun DECLARE_BITMAP(filters, RXCHK_BRCM_TAG_MAX); 783*4882a593Smuzhiyun u32 filters_loc[RXCHK_BRCM_TAG_MAX]; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun struct bcm_sysport_stats64 stats64; 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun /* For atomic update generic 64bit value on 32bit Machine */ 788*4882a593Smuzhiyun struct u64_stats_sync syncp; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun /* map information between switch port queues and local queues */ 791*4882a593Smuzhiyun struct notifier_block dsa_notifier; 792*4882a593Smuzhiyun unsigned int per_port_num_tx_queues; 793*4882a593Smuzhiyun struct bcm_sysport_tx_ring *ring_map[DSA_MAX_PORTS * 8]; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun #endif /* __BCM_SYSPORT_H */ 797