1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Mans Rullgard <mans@mansr.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Mostly rewritten, based on driver from Sigma Designs. Original
6*4882a593Smuzhiyun * copyright notice below.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Driver for tangox SMP864x/SMP865x/SMP867x/SMP868x builtin Ethernet Mac.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2005 Maxime Bizon <mbizon@freebox.fr>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/etherdevice.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/ethtool.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/of_mdio.h>
21*4882a593Smuzhiyun #include <linux/of_net.h>
22*4882a593Smuzhiyun #include <linux/dma-mapping.h>
23*4882a593Smuzhiyun #include <linux/phy.h>
24*4882a593Smuzhiyun #include <linux/cache.h>
25*4882a593Smuzhiyun #include <linux/jiffies.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/iopoll.h>
28*4882a593Smuzhiyun #include <asm/barrier.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "nb8800.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static void nb8800_tx_done(struct net_device *dev);
33*4882a593Smuzhiyun static int nb8800_dma_stop(struct net_device *dev);
34*4882a593Smuzhiyun
nb8800_readb(struct nb8800_priv * priv,int reg)35*4882a593Smuzhiyun static inline u8 nb8800_readb(struct nb8800_priv *priv, int reg)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun return readb_relaxed(priv->base + reg);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
nb8800_readl(struct nb8800_priv * priv,int reg)40*4882a593Smuzhiyun static inline u32 nb8800_readl(struct nb8800_priv *priv, int reg)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return readl_relaxed(priv->base + reg);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
nb8800_writeb(struct nb8800_priv * priv,int reg,u8 val)45*4882a593Smuzhiyun static inline void nb8800_writeb(struct nb8800_priv *priv, int reg, u8 val)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun writeb_relaxed(val, priv->base + reg);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
nb8800_writew(struct nb8800_priv * priv,int reg,u16 val)50*4882a593Smuzhiyun static inline void nb8800_writew(struct nb8800_priv *priv, int reg, u16 val)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun writew_relaxed(val, priv->base + reg);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
nb8800_writel(struct nb8800_priv * priv,int reg,u32 val)55*4882a593Smuzhiyun static inline void nb8800_writel(struct nb8800_priv *priv, int reg, u32 val)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun writel_relaxed(val, priv->base + reg);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
nb8800_maskb(struct nb8800_priv * priv,int reg,u32 mask,u32 val)60*4882a593Smuzhiyun static inline void nb8800_maskb(struct nb8800_priv *priv, int reg,
61*4882a593Smuzhiyun u32 mask, u32 val)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u32 old = nb8800_readb(priv, reg);
64*4882a593Smuzhiyun u32 new = (old & ~mask) | (val & mask);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (new != old)
67*4882a593Smuzhiyun nb8800_writeb(priv, reg, new);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
nb8800_maskl(struct nb8800_priv * priv,int reg,u32 mask,u32 val)70*4882a593Smuzhiyun static inline void nb8800_maskl(struct nb8800_priv *priv, int reg,
71*4882a593Smuzhiyun u32 mask, u32 val)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u32 old = nb8800_readl(priv, reg);
74*4882a593Smuzhiyun u32 new = (old & ~mask) | (val & mask);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (new != old)
77*4882a593Smuzhiyun nb8800_writel(priv, reg, new);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
nb8800_modb(struct nb8800_priv * priv,int reg,u8 bits,bool set)80*4882a593Smuzhiyun static inline void nb8800_modb(struct nb8800_priv *priv, int reg, u8 bits,
81*4882a593Smuzhiyun bool set)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun nb8800_maskb(priv, reg, bits, set ? bits : 0);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
nb8800_setb(struct nb8800_priv * priv,int reg,u8 bits)86*4882a593Smuzhiyun static inline void nb8800_setb(struct nb8800_priv *priv, int reg, u8 bits)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun nb8800_maskb(priv, reg, bits, bits);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
nb8800_clearb(struct nb8800_priv * priv,int reg,u8 bits)91*4882a593Smuzhiyun static inline void nb8800_clearb(struct nb8800_priv *priv, int reg, u8 bits)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun nb8800_maskb(priv, reg, bits, 0);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
nb8800_modl(struct nb8800_priv * priv,int reg,u32 bits,bool set)96*4882a593Smuzhiyun static inline void nb8800_modl(struct nb8800_priv *priv, int reg, u32 bits,
97*4882a593Smuzhiyun bool set)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun nb8800_maskl(priv, reg, bits, set ? bits : 0);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
nb8800_setl(struct nb8800_priv * priv,int reg,u32 bits)102*4882a593Smuzhiyun static inline void nb8800_setl(struct nb8800_priv *priv, int reg, u32 bits)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun nb8800_maskl(priv, reg, bits, bits);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
nb8800_clearl(struct nb8800_priv * priv,int reg,u32 bits)107*4882a593Smuzhiyun static inline void nb8800_clearl(struct nb8800_priv *priv, int reg, u32 bits)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun nb8800_maskl(priv, reg, bits, 0);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
nb8800_mdio_wait(struct mii_bus * bus)112*4882a593Smuzhiyun static int nb8800_mdio_wait(struct mii_bus *bus)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct nb8800_priv *priv = bus->priv;
115*4882a593Smuzhiyun u32 val;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return readl_poll_timeout_atomic(priv->base + NB8800_MDIO_CMD,
118*4882a593Smuzhiyun val, !(val & MDIO_CMD_GO), 1, 1000);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
nb8800_mdio_cmd(struct mii_bus * bus,u32 cmd)121*4882a593Smuzhiyun static int nb8800_mdio_cmd(struct mii_bus *bus, u32 cmd)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct nb8800_priv *priv = bus->priv;
124*4882a593Smuzhiyun int err;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun err = nb8800_mdio_wait(bus);
127*4882a593Smuzhiyun if (err)
128*4882a593Smuzhiyun return err;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun nb8800_writel(priv, NB8800_MDIO_CMD, cmd);
131*4882a593Smuzhiyun udelay(10);
132*4882a593Smuzhiyun nb8800_writel(priv, NB8800_MDIO_CMD, cmd | MDIO_CMD_GO);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return nb8800_mdio_wait(bus);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
nb8800_mdio_read(struct mii_bus * bus,int phy_id,int reg)137*4882a593Smuzhiyun static int nb8800_mdio_read(struct mii_bus *bus, int phy_id, int reg)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct nb8800_priv *priv = bus->priv;
140*4882a593Smuzhiyun u32 val;
141*4882a593Smuzhiyun int err;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun err = nb8800_mdio_cmd(bus, MDIO_CMD_ADDR(phy_id) | MDIO_CMD_REG(reg));
144*4882a593Smuzhiyun if (err)
145*4882a593Smuzhiyun return err;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun val = nb8800_readl(priv, NB8800_MDIO_STS);
148*4882a593Smuzhiyun if (val & MDIO_STS_ERR)
149*4882a593Smuzhiyun return 0xffff;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return val & 0xffff;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
nb8800_mdio_write(struct mii_bus * bus,int phy_id,int reg,u16 val)154*4882a593Smuzhiyun static int nb8800_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u32 cmd = MDIO_CMD_ADDR(phy_id) | MDIO_CMD_REG(reg) |
157*4882a593Smuzhiyun MDIO_CMD_DATA(val) | MDIO_CMD_WR;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return nb8800_mdio_cmd(bus, cmd);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
nb8800_mac_tx(struct net_device * dev,bool enable)162*4882a593Smuzhiyun static void nb8800_mac_tx(struct net_device *dev, bool enable)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun while (nb8800_readl(priv, NB8800_TXC_CR) & TCR_EN)
167*4882a593Smuzhiyun cpu_relax();
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun nb8800_modb(priv, NB8800_TX_CTL1, TX_EN, enable);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
nb8800_mac_rx(struct net_device * dev,bool enable)172*4882a593Smuzhiyun static void nb8800_mac_rx(struct net_device *dev, bool enable)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun nb8800_modb(netdev_priv(dev), NB8800_RX_CTL, RX_EN, enable);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
nb8800_mac_af(struct net_device * dev,bool enable)177*4882a593Smuzhiyun static void nb8800_mac_af(struct net_device *dev, bool enable)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun nb8800_modb(netdev_priv(dev), NB8800_RX_CTL, RX_AF_EN, enable);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
nb8800_start_rx(struct net_device * dev)182*4882a593Smuzhiyun static void nb8800_start_rx(struct net_device *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun nb8800_setl(netdev_priv(dev), NB8800_RXC_CR, RCR_EN);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
nb8800_alloc_rx(struct net_device * dev,unsigned int i,bool napi)187*4882a593Smuzhiyun static int nb8800_alloc_rx(struct net_device *dev, unsigned int i, bool napi)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
190*4882a593Smuzhiyun struct nb8800_rx_desc *rxd = &priv->rx_descs[i];
191*4882a593Smuzhiyun struct nb8800_rx_buf *rxb = &priv->rx_bufs[i];
192*4882a593Smuzhiyun int size = L1_CACHE_ALIGN(RX_BUF_SIZE);
193*4882a593Smuzhiyun dma_addr_t dma_addr;
194*4882a593Smuzhiyun struct page *page;
195*4882a593Smuzhiyun unsigned long offset;
196*4882a593Smuzhiyun void *data;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun data = napi ? napi_alloc_frag(size) : netdev_alloc_frag(size);
199*4882a593Smuzhiyun if (!data)
200*4882a593Smuzhiyun return -ENOMEM;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun page = virt_to_head_page(data);
203*4882a593Smuzhiyun offset = data - page_address(page);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun dma_addr = dma_map_page(&dev->dev, page, offset, RX_BUF_SIZE,
206*4882a593Smuzhiyun DMA_FROM_DEVICE);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (dma_mapping_error(&dev->dev, dma_addr)) {
209*4882a593Smuzhiyun skb_free_frag(data);
210*4882a593Smuzhiyun return -ENOMEM;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun rxb->page = page;
214*4882a593Smuzhiyun rxb->offset = offset;
215*4882a593Smuzhiyun rxd->desc.s_addr = dma_addr;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
nb8800_receive(struct net_device * dev,unsigned int i,unsigned int len)220*4882a593Smuzhiyun static void nb8800_receive(struct net_device *dev, unsigned int i,
221*4882a593Smuzhiyun unsigned int len)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
224*4882a593Smuzhiyun struct nb8800_rx_desc *rxd = &priv->rx_descs[i];
225*4882a593Smuzhiyun struct page *page = priv->rx_bufs[i].page;
226*4882a593Smuzhiyun int offset = priv->rx_bufs[i].offset;
227*4882a593Smuzhiyun void *data = page_address(page) + offset;
228*4882a593Smuzhiyun dma_addr_t dma = rxd->desc.s_addr;
229*4882a593Smuzhiyun struct sk_buff *skb;
230*4882a593Smuzhiyun unsigned int size;
231*4882a593Smuzhiyun int err;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun size = len <= RX_COPYBREAK ? len : RX_COPYHDR;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun skb = napi_alloc_skb(&priv->napi, size);
236*4882a593Smuzhiyun if (!skb) {
237*4882a593Smuzhiyun netdev_err(dev, "rx skb allocation failed\n");
238*4882a593Smuzhiyun dev->stats.rx_dropped++;
239*4882a593Smuzhiyun return;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (len <= RX_COPYBREAK) {
243*4882a593Smuzhiyun dma_sync_single_for_cpu(&dev->dev, dma, len, DMA_FROM_DEVICE);
244*4882a593Smuzhiyun skb_put_data(skb, data, len);
245*4882a593Smuzhiyun dma_sync_single_for_device(&dev->dev, dma, len,
246*4882a593Smuzhiyun DMA_FROM_DEVICE);
247*4882a593Smuzhiyun } else {
248*4882a593Smuzhiyun err = nb8800_alloc_rx(dev, i, true);
249*4882a593Smuzhiyun if (err) {
250*4882a593Smuzhiyun netdev_err(dev, "rx buffer allocation failed\n");
251*4882a593Smuzhiyun dev->stats.rx_dropped++;
252*4882a593Smuzhiyun dev_kfree_skb(skb);
253*4882a593Smuzhiyun return;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun dma_unmap_page(&dev->dev, dma, RX_BUF_SIZE, DMA_FROM_DEVICE);
257*4882a593Smuzhiyun skb_put_data(skb, data, RX_COPYHDR);
258*4882a593Smuzhiyun skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
259*4882a593Smuzhiyun offset + RX_COPYHDR, len - RX_COPYHDR,
260*4882a593Smuzhiyun RX_BUF_SIZE);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
264*4882a593Smuzhiyun napi_gro_receive(&priv->napi, skb);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
nb8800_rx_error(struct net_device * dev,u32 report)267*4882a593Smuzhiyun static void nb8800_rx_error(struct net_device *dev, u32 report)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun if (report & RX_LENGTH_ERR)
270*4882a593Smuzhiyun dev->stats.rx_length_errors++;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (report & RX_FCS_ERR)
273*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (report & RX_FIFO_OVERRUN)
276*4882a593Smuzhiyun dev->stats.rx_fifo_errors++;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (report & RX_ALIGNMENT_ERROR)
279*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun dev->stats.rx_errors++;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
nb8800_poll(struct napi_struct * napi,int budget)284*4882a593Smuzhiyun static int nb8800_poll(struct napi_struct *napi, int budget)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct net_device *dev = napi->dev;
287*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
288*4882a593Smuzhiyun struct nb8800_rx_desc *rxd;
289*4882a593Smuzhiyun unsigned int last = priv->rx_eoc;
290*4882a593Smuzhiyun unsigned int next;
291*4882a593Smuzhiyun int work = 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun nb8800_tx_done(dev);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun again:
296*4882a593Smuzhiyun do {
297*4882a593Smuzhiyun unsigned int len;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun next = (last + 1) % RX_DESC_COUNT;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun rxd = &priv->rx_descs[next];
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (!rxd->report)
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun len = RX_BYTES_TRANSFERRED(rxd->report);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (IS_RX_ERROR(rxd->report))
309*4882a593Smuzhiyun nb8800_rx_error(dev, rxd->report);
310*4882a593Smuzhiyun else
311*4882a593Smuzhiyun nb8800_receive(dev, next, len);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun dev->stats.rx_packets++;
314*4882a593Smuzhiyun dev->stats.rx_bytes += len;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (rxd->report & RX_MULTICAST_PKT)
317*4882a593Smuzhiyun dev->stats.multicast++;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun rxd->report = 0;
320*4882a593Smuzhiyun last = next;
321*4882a593Smuzhiyun work++;
322*4882a593Smuzhiyun } while (work < budget);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (work) {
325*4882a593Smuzhiyun priv->rx_descs[last].desc.config |= DESC_EOC;
326*4882a593Smuzhiyun wmb(); /* ensure new EOC is written before clearing old */
327*4882a593Smuzhiyun priv->rx_descs[priv->rx_eoc].desc.config &= ~DESC_EOC;
328*4882a593Smuzhiyun priv->rx_eoc = last;
329*4882a593Smuzhiyun nb8800_start_rx(dev);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (work < budget) {
333*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RX_ITR, priv->rx_itr_irq);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* If a packet arrived after we last checked but
336*4882a593Smuzhiyun * before writing RX_ITR, the interrupt will be
337*4882a593Smuzhiyun * delayed, so we retrieve it now.
338*4882a593Smuzhiyun */
339*4882a593Smuzhiyun if (priv->rx_descs[next].report)
340*4882a593Smuzhiyun goto again;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun napi_complete_done(napi, work);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return work;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
__nb8800_tx_dma_start(struct net_device * dev)348*4882a593Smuzhiyun static void __nb8800_tx_dma_start(struct net_device *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
351*4882a593Smuzhiyun struct nb8800_tx_buf *txb;
352*4882a593Smuzhiyun u32 txc_cr;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun txb = &priv->tx_bufs[priv->tx_queue];
355*4882a593Smuzhiyun if (!txb->ready)
356*4882a593Smuzhiyun return;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun txc_cr = nb8800_readl(priv, NB8800_TXC_CR);
359*4882a593Smuzhiyun if (txc_cr & TCR_EN)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TX_DESC_ADDR, txb->dma_desc);
363*4882a593Smuzhiyun wmb(); /* ensure desc addr is written before starting DMA */
364*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TXC_CR, txc_cr | TCR_EN);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun priv->tx_queue = (priv->tx_queue + txb->chain_len) % TX_DESC_COUNT;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
nb8800_tx_dma_start(struct net_device * dev)369*4882a593Smuzhiyun static void nb8800_tx_dma_start(struct net_device *dev)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun spin_lock_irq(&priv->tx_lock);
374*4882a593Smuzhiyun __nb8800_tx_dma_start(dev);
375*4882a593Smuzhiyun spin_unlock_irq(&priv->tx_lock);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
nb8800_tx_dma_start_irq(struct net_device * dev)378*4882a593Smuzhiyun static void nb8800_tx_dma_start_irq(struct net_device *dev)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun spin_lock(&priv->tx_lock);
383*4882a593Smuzhiyun __nb8800_tx_dma_start(dev);
384*4882a593Smuzhiyun spin_unlock(&priv->tx_lock);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
nb8800_xmit(struct sk_buff * skb,struct net_device * dev)387*4882a593Smuzhiyun static netdev_tx_t nb8800_xmit(struct sk_buff *skb, struct net_device *dev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
390*4882a593Smuzhiyun struct nb8800_tx_desc *txd;
391*4882a593Smuzhiyun struct nb8800_tx_buf *txb;
392*4882a593Smuzhiyun struct nb8800_dma_desc *desc;
393*4882a593Smuzhiyun dma_addr_t dma_addr;
394*4882a593Smuzhiyun unsigned int dma_len;
395*4882a593Smuzhiyun unsigned int align;
396*4882a593Smuzhiyun unsigned int next;
397*4882a593Smuzhiyun bool xmit_more;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (atomic_read(&priv->tx_free) <= NB8800_DESC_LOW) {
400*4882a593Smuzhiyun netif_stop_queue(dev);
401*4882a593Smuzhiyun return NETDEV_TX_BUSY;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun align = (8 - (uintptr_t)skb->data) & 7;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun dma_len = skb->len - align;
407*4882a593Smuzhiyun dma_addr = dma_map_single(&dev->dev, skb->data + align,
408*4882a593Smuzhiyun dma_len, DMA_TO_DEVICE);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (dma_mapping_error(&dev->dev, dma_addr)) {
411*4882a593Smuzhiyun netdev_err(dev, "tx dma mapping error\n");
412*4882a593Smuzhiyun kfree_skb(skb);
413*4882a593Smuzhiyun dev->stats.tx_dropped++;
414*4882a593Smuzhiyun return NETDEV_TX_OK;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun xmit_more = netdev_xmit_more();
418*4882a593Smuzhiyun if (atomic_dec_return(&priv->tx_free) <= NB8800_DESC_LOW) {
419*4882a593Smuzhiyun netif_stop_queue(dev);
420*4882a593Smuzhiyun xmit_more = false;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun next = priv->tx_next;
424*4882a593Smuzhiyun txb = &priv->tx_bufs[next];
425*4882a593Smuzhiyun txd = &priv->tx_descs[next];
426*4882a593Smuzhiyun desc = &txd->desc[0];
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun next = (next + 1) % TX_DESC_COUNT;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (align) {
431*4882a593Smuzhiyun memcpy(txd->buf, skb->data, align);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun desc->s_addr =
434*4882a593Smuzhiyun txb->dma_desc + offsetof(struct nb8800_tx_desc, buf);
435*4882a593Smuzhiyun desc->n_addr = txb->dma_desc + sizeof(txd->desc[0]);
436*4882a593Smuzhiyun desc->config = DESC_BTS(2) | DESC_DS | align;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun desc++;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun desc->s_addr = dma_addr;
442*4882a593Smuzhiyun desc->n_addr = priv->tx_bufs[next].dma_desc;
443*4882a593Smuzhiyun desc->config = DESC_BTS(2) | DESC_DS | DESC_EOF | dma_len;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (!xmit_more)
446*4882a593Smuzhiyun desc->config |= DESC_EOC;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun txb->skb = skb;
449*4882a593Smuzhiyun txb->dma_addr = dma_addr;
450*4882a593Smuzhiyun txb->dma_len = dma_len;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (!priv->tx_chain) {
453*4882a593Smuzhiyun txb->chain_len = 1;
454*4882a593Smuzhiyun priv->tx_chain = txb;
455*4882a593Smuzhiyun } else {
456*4882a593Smuzhiyun priv->tx_chain->chain_len++;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun netdev_sent_queue(dev, skb->len);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun priv->tx_next = next;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (!xmit_more) {
464*4882a593Smuzhiyun smp_wmb();
465*4882a593Smuzhiyun priv->tx_chain->ready = true;
466*4882a593Smuzhiyun priv->tx_chain = NULL;
467*4882a593Smuzhiyun nb8800_tx_dma_start(dev);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return NETDEV_TX_OK;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
nb8800_tx_error(struct net_device * dev,u32 report)473*4882a593Smuzhiyun static void nb8800_tx_error(struct net_device *dev, u32 report)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun if (report & TX_LATE_COLLISION)
476*4882a593Smuzhiyun dev->stats.collisions++;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (report & TX_PACKET_DROPPED)
479*4882a593Smuzhiyun dev->stats.tx_dropped++;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (report & TX_FIFO_UNDERRUN)
482*4882a593Smuzhiyun dev->stats.tx_fifo_errors++;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun dev->stats.tx_errors++;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
nb8800_tx_done(struct net_device * dev)487*4882a593Smuzhiyun static void nb8800_tx_done(struct net_device *dev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
490*4882a593Smuzhiyun unsigned int limit = priv->tx_next;
491*4882a593Smuzhiyun unsigned int done = priv->tx_done;
492*4882a593Smuzhiyun unsigned int packets = 0;
493*4882a593Smuzhiyun unsigned int len = 0;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun while (done != limit) {
496*4882a593Smuzhiyun struct nb8800_tx_desc *txd = &priv->tx_descs[done];
497*4882a593Smuzhiyun struct nb8800_tx_buf *txb = &priv->tx_bufs[done];
498*4882a593Smuzhiyun struct sk_buff *skb;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (!txd->report)
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun skb = txb->skb;
504*4882a593Smuzhiyun len += skb->len;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun dma_unmap_single(&dev->dev, txb->dma_addr, txb->dma_len,
507*4882a593Smuzhiyun DMA_TO_DEVICE);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (IS_TX_ERROR(txd->report)) {
510*4882a593Smuzhiyun nb8800_tx_error(dev, txd->report);
511*4882a593Smuzhiyun kfree_skb(skb);
512*4882a593Smuzhiyun } else {
513*4882a593Smuzhiyun consume_skb(skb);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun dev->stats.tx_packets++;
517*4882a593Smuzhiyun dev->stats.tx_bytes += TX_BYTES_TRANSFERRED(txd->report);
518*4882a593Smuzhiyun dev->stats.collisions += TX_EARLY_COLLISIONS(txd->report);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun txb->skb = NULL;
521*4882a593Smuzhiyun txb->ready = false;
522*4882a593Smuzhiyun txd->report = 0;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun done = (done + 1) % TX_DESC_COUNT;
525*4882a593Smuzhiyun packets++;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (packets) {
529*4882a593Smuzhiyun smp_mb__before_atomic();
530*4882a593Smuzhiyun atomic_add(packets, &priv->tx_free);
531*4882a593Smuzhiyun netdev_completed_queue(dev, packets, len);
532*4882a593Smuzhiyun netif_wake_queue(dev);
533*4882a593Smuzhiyun priv->tx_done = done;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
nb8800_irq(int irq,void * dev_id)537*4882a593Smuzhiyun static irqreturn_t nb8800_irq(int irq, void *dev_id)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct net_device *dev = dev_id;
540*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
541*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
542*4882a593Smuzhiyun u32 val;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* tx interrupt */
545*4882a593Smuzhiyun val = nb8800_readl(priv, NB8800_TXC_SR);
546*4882a593Smuzhiyun if (val) {
547*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TXC_SR, val);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (val & TSR_DI)
550*4882a593Smuzhiyun nb8800_tx_dma_start_irq(dev);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (val & TSR_TI)
553*4882a593Smuzhiyun napi_schedule_irqoff(&priv->napi);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (unlikely(val & TSR_DE))
556*4882a593Smuzhiyun netdev_err(dev, "TX DMA error\n");
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* should never happen with automatic status retrieval */
559*4882a593Smuzhiyun if (unlikely(val & TSR_TO))
560*4882a593Smuzhiyun netdev_err(dev, "TX Status FIFO overflow\n");
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun ret = IRQ_HANDLED;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* rx interrupt */
566*4882a593Smuzhiyun val = nb8800_readl(priv, NB8800_RXC_SR);
567*4882a593Smuzhiyun if (val) {
568*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RXC_SR, val);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (likely(val & (RSR_RI | RSR_DI))) {
571*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RX_ITR, priv->rx_itr_poll);
572*4882a593Smuzhiyun napi_schedule_irqoff(&priv->napi);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (unlikely(val & RSR_DE))
576*4882a593Smuzhiyun netdev_err(dev, "RX DMA error\n");
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* should never happen with automatic status retrieval */
579*4882a593Smuzhiyun if (unlikely(val & RSR_RO))
580*4882a593Smuzhiyun netdev_err(dev, "RX Status FIFO overflow\n");
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ret = IRQ_HANDLED;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return ret;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
nb8800_mac_config(struct net_device * dev)588*4882a593Smuzhiyun static void nb8800_mac_config(struct net_device *dev)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
591*4882a593Smuzhiyun bool gigabit = priv->speed == SPEED_1000;
592*4882a593Smuzhiyun u32 mac_mode_mask = RGMII_MODE | HALF_DUPLEX | GMAC_MODE;
593*4882a593Smuzhiyun u32 mac_mode = 0;
594*4882a593Smuzhiyun u32 slot_time;
595*4882a593Smuzhiyun u32 phy_clk;
596*4882a593Smuzhiyun u32 ict;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (!priv->duplex)
599*4882a593Smuzhiyun mac_mode |= HALF_DUPLEX;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (gigabit) {
602*4882a593Smuzhiyun if (phy_interface_is_rgmii(dev->phydev))
603*4882a593Smuzhiyun mac_mode |= RGMII_MODE;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun mac_mode |= GMAC_MODE;
606*4882a593Smuzhiyun phy_clk = 125000000;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Should be 512 but register is only 8 bits */
609*4882a593Smuzhiyun slot_time = 255;
610*4882a593Smuzhiyun } else {
611*4882a593Smuzhiyun phy_clk = 25000000;
612*4882a593Smuzhiyun slot_time = 128;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun ict = DIV_ROUND_UP(phy_clk, clk_get_rate(priv->clk));
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_IC_THRESHOLD, ict);
618*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_SLOT_TIME, slot_time);
619*4882a593Smuzhiyun nb8800_maskb(priv, NB8800_MAC_MODE, mac_mode_mask, mac_mode);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
nb8800_pause_config(struct net_device * dev)622*4882a593Smuzhiyun static void nb8800_pause_config(struct net_device *dev)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
625*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
626*4882a593Smuzhiyun u32 rxcr;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (priv->pause_aneg) {
629*4882a593Smuzhiyun if (!phydev || !phydev->link)
630*4882a593Smuzhiyun return;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun priv->pause_rx = phydev->pause;
633*4882a593Smuzhiyun priv->pause_tx = phydev->pause ^ phydev->asym_pause;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun nb8800_modb(priv, NB8800_RX_CTL, RX_PAUSE_EN, priv->pause_rx);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun rxcr = nb8800_readl(priv, NB8800_RXC_CR);
639*4882a593Smuzhiyun if (!!(rxcr & RCR_FL) == priv->pause_tx)
640*4882a593Smuzhiyun return;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (netif_running(dev)) {
643*4882a593Smuzhiyun napi_disable(&priv->napi);
644*4882a593Smuzhiyun netif_tx_lock_bh(dev);
645*4882a593Smuzhiyun nb8800_dma_stop(dev);
646*4882a593Smuzhiyun nb8800_modl(priv, NB8800_RXC_CR, RCR_FL, priv->pause_tx);
647*4882a593Smuzhiyun nb8800_start_rx(dev);
648*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
649*4882a593Smuzhiyun napi_enable(&priv->napi);
650*4882a593Smuzhiyun } else {
651*4882a593Smuzhiyun nb8800_modl(priv, NB8800_RXC_CR, RCR_FL, priv->pause_tx);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
nb8800_link_reconfigure(struct net_device * dev)655*4882a593Smuzhiyun static void nb8800_link_reconfigure(struct net_device *dev)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
658*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
659*4882a593Smuzhiyun int change = 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (phydev->link) {
662*4882a593Smuzhiyun if (phydev->speed != priv->speed) {
663*4882a593Smuzhiyun priv->speed = phydev->speed;
664*4882a593Smuzhiyun change = 1;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (phydev->duplex != priv->duplex) {
668*4882a593Smuzhiyun priv->duplex = phydev->duplex;
669*4882a593Smuzhiyun change = 1;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (change)
673*4882a593Smuzhiyun nb8800_mac_config(dev);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun nb8800_pause_config(dev);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (phydev->link != priv->link) {
679*4882a593Smuzhiyun priv->link = phydev->link;
680*4882a593Smuzhiyun change = 1;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (change)
684*4882a593Smuzhiyun phy_print_status(phydev);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
nb8800_update_mac_addr(struct net_device * dev)687*4882a593Smuzhiyun static void nb8800_update_mac_addr(struct net_device *dev)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
690*4882a593Smuzhiyun int i;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
693*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_SRC_ADDR(i), dev->dev_addr[i]);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
696*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_UC_ADDR(i), dev->dev_addr[i]);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
nb8800_set_mac_address(struct net_device * dev,void * addr)699*4882a593Smuzhiyun static int nb8800_set_mac_address(struct net_device *dev, void *addr)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct sockaddr *sock = addr;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (netif_running(dev))
704*4882a593Smuzhiyun return -EBUSY;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ether_addr_copy(dev->dev_addr, sock->sa_data);
707*4882a593Smuzhiyun nb8800_update_mac_addr(dev);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
nb8800_mc_init(struct net_device * dev,int val)712*4882a593Smuzhiyun static void nb8800_mc_init(struct net_device *dev, int val)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_MC_INIT, val);
717*4882a593Smuzhiyun readb_poll_timeout_atomic(priv->base + NB8800_MC_INIT, val, !val,
718*4882a593Smuzhiyun 1, 1000);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
nb8800_set_rx_mode(struct net_device * dev)721*4882a593Smuzhiyun static void nb8800_set_rx_mode(struct net_device *dev)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
724*4882a593Smuzhiyun struct netdev_hw_addr *ha;
725*4882a593Smuzhiyun int i;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
728*4882a593Smuzhiyun nb8800_mac_af(dev, false);
729*4882a593Smuzhiyun return;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun nb8800_mac_af(dev, true);
733*4882a593Smuzhiyun nb8800_mc_init(dev, 0);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
736*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
737*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_MC_ADDR(i), ha->addr[i]);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun nb8800_mc_init(dev, 0xff);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun #define RX_DESC_SIZE (RX_DESC_COUNT * sizeof(struct nb8800_rx_desc))
744*4882a593Smuzhiyun #define TX_DESC_SIZE (TX_DESC_COUNT * sizeof(struct nb8800_tx_desc))
745*4882a593Smuzhiyun
nb8800_dma_free(struct net_device * dev)746*4882a593Smuzhiyun static void nb8800_dma_free(struct net_device *dev)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
749*4882a593Smuzhiyun unsigned int i;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (priv->rx_bufs) {
752*4882a593Smuzhiyun for (i = 0; i < RX_DESC_COUNT; i++)
753*4882a593Smuzhiyun if (priv->rx_bufs[i].page)
754*4882a593Smuzhiyun put_page(priv->rx_bufs[i].page);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun kfree(priv->rx_bufs);
757*4882a593Smuzhiyun priv->rx_bufs = NULL;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (priv->tx_bufs) {
761*4882a593Smuzhiyun for (i = 0; i < TX_DESC_COUNT; i++)
762*4882a593Smuzhiyun kfree_skb(priv->tx_bufs[i].skb);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun kfree(priv->tx_bufs);
765*4882a593Smuzhiyun priv->tx_bufs = NULL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (priv->rx_descs) {
769*4882a593Smuzhiyun dma_free_coherent(dev->dev.parent, RX_DESC_SIZE, priv->rx_descs,
770*4882a593Smuzhiyun priv->rx_desc_dma);
771*4882a593Smuzhiyun priv->rx_descs = NULL;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (priv->tx_descs) {
775*4882a593Smuzhiyun dma_free_coherent(dev->dev.parent, TX_DESC_SIZE, priv->tx_descs,
776*4882a593Smuzhiyun priv->tx_desc_dma);
777*4882a593Smuzhiyun priv->tx_descs = NULL;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
nb8800_dma_reset(struct net_device * dev)781*4882a593Smuzhiyun static void nb8800_dma_reset(struct net_device *dev)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
784*4882a593Smuzhiyun struct nb8800_rx_desc *rxd;
785*4882a593Smuzhiyun struct nb8800_tx_desc *txd;
786*4882a593Smuzhiyun unsigned int i;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun for (i = 0; i < RX_DESC_COUNT; i++) {
789*4882a593Smuzhiyun dma_addr_t rx_dma = priv->rx_desc_dma + i * sizeof(*rxd);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun rxd = &priv->rx_descs[i];
792*4882a593Smuzhiyun rxd->desc.n_addr = rx_dma + sizeof(*rxd);
793*4882a593Smuzhiyun rxd->desc.r_addr =
794*4882a593Smuzhiyun rx_dma + offsetof(struct nb8800_rx_desc, report);
795*4882a593Smuzhiyun rxd->desc.config = priv->rx_dma_config;
796*4882a593Smuzhiyun rxd->report = 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun rxd->desc.n_addr = priv->rx_desc_dma;
800*4882a593Smuzhiyun rxd->desc.config |= DESC_EOC;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun priv->rx_eoc = RX_DESC_COUNT - 1;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun for (i = 0; i < TX_DESC_COUNT; i++) {
805*4882a593Smuzhiyun struct nb8800_tx_buf *txb = &priv->tx_bufs[i];
806*4882a593Smuzhiyun dma_addr_t r_dma = txb->dma_desc +
807*4882a593Smuzhiyun offsetof(struct nb8800_tx_desc, report);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun txd = &priv->tx_descs[i];
810*4882a593Smuzhiyun txd->desc[0].r_addr = r_dma;
811*4882a593Smuzhiyun txd->desc[1].r_addr = r_dma;
812*4882a593Smuzhiyun txd->report = 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun priv->tx_next = 0;
816*4882a593Smuzhiyun priv->tx_queue = 0;
817*4882a593Smuzhiyun priv->tx_done = 0;
818*4882a593Smuzhiyun atomic_set(&priv->tx_free, TX_DESC_COUNT);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RX_DESC_ADDR, priv->rx_desc_dma);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun wmb(); /* ensure all setup is written before starting */
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
nb8800_dma_init(struct net_device * dev)825*4882a593Smuzhiyun static int nb8800_dma_init(struct net_device *dev)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
828*4882a593Smuzhiyun unsigned int n_rx = RX_DESC_COUNT;
829*4882a593Smuzhiyun unsigned int n_tx = TX_DESC_COUNT;
830*4882a593Smuzhiyun unsigned int i;
831*4882a593Smuzhiyun int err;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun priv->rx_descs = dma_alloc_coherent(dev->dev.parent, RX_DESC_SIZE,
834*4882a593Smuzhiyun &priv->rx_desc_dma, GFP_KERNEL);
835*4882a593Smuzhiyun if (!priv->rx_descs)
836*4882a593Smuzhiyun goto err_out;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun priv->rx_bufs = kcalloc(n_rx, sizeof(*priv->rx_bufs), GFP_KERNEL);
839*4882a593Smuzhiyun if (!priv->rx_bufs)
840*4882a593Smuzhiyun goto err_out;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun for (i = 0; i < n_rx; i++) {
843*4882a593Smuzhiyun err = nb8800_alloc_rx(dev, i, false);
844*4882a593Smuzhiyun if (err)
845*4882a593Smuzhiyun goto err_out;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun priv->tx_descs = dma_alloc_coherent(dev->dev.parent, TX_DESC_SIZE,
849*4882a593Smuzhiyun &priv->tx_desc_dma, GFP_KERNEL);
850*4882a593Smuzhiyun if (!priv->tx_descs)
851*4882a593Smuzhiyun goto err_out;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun priv->tx_bufs = kcalloc(n_tx, sizeof(*priv->tx_bufs), GFP_KERNEL);
854*4882a593Smuzhiyun if (!priv->tx_bufs)
855*4882a593Smuzhiyun goto err_out;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun for (i = 0; i < n_tx; i++)
858*4882a593Smuzhiyun priv->tx_bufs[i].dma_desc =
859*4882a593Smuzhiyun priv->tx_desc_dma + i * sizeof(struct nb8800_tx_desc);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun nb8800_dma_reset(dev);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return 0;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun err_out:
866*4882a593Smuzhiyun nb8800_dma_free(dev);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return -ENOMEM;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
nb8800_dma_stop(struct net_device * dev)871*4882a593Smuzhiyun static int nb8800_dma_stop(struct net_device *dev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
874*4882a593Smuzhiyun struct nb8800_tx_buf *txb = &priv->tx_bufs[0];
875*4882a593Smuzhiyun struct nb8800_tx_desc *txd = &priv->tx_descs[0];
876*4882a593Smuzhiyun int retry = 5;
877*4882a593Smuzhiyun u32 txcr;
878*4882a593Smuzhiyun u32 rxcr;
879*4882a593Smuzhiyun int err;
880*4882a593Smuzhiyun unsigned int i;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* wait for tx to finish */
883*4882a593Smuzhiyun err = readl_poll_timeout_atomic(priv->base + NB8800_TXC_CR, txcr,
884*4882a593Smuzhiyun !(txcr & TCR_EN) &&
885*4882a593Smuzhiyun priv->tx_done == priv->tx_next,
886*4882a593Smuzhiyun 1000, 1000000);
887*4882a593Smuzhiyun if (err)
888*4882a593Smuzhiyun return err;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* The rx DMA only stops if it reaches the end of chain.
891*4882a593Smuzhiyun * To make this happen, we set the EOC flag on all rx
892*4882a593Smuzhiyun * descriptors, put the device in loopback mode, and send
893*4882a593Smuzhiyun * a few dummy frames. The interrupt handler will ignore
894*4882a593Smuzhiyun * these since NAPI is disabled and no real frames are in
895*4882a593Smuzhiyun * the tx queue.
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun for (i = 0; i < RX_DESC_COUNT; i++)
899*4882a593Smuzhiyun priv->rx_descs[i].desc.config |= DESC_EOC;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun txd->desc[0].s_addr =
902*4882a593Smuzhiyun txb->dma_desc + offsetof(struct nb8800_tx_desc, buf);
903*4882a593Smuzhiyun txd->desc[0].config = DESC_BTS(2) | DESC_DS | DESC_EOF | DESC_EOC | 8;
904*4882a593Smuzhiyun memset(txd->buf, 0, sizeof(txd->buf));
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun nb8800_mac_af(dev, false);
907*4882a593Smuzhiyun nb8800_setb(priv, NB8800_MAC_MODE, LOOPBACK_EN);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun do {
910*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TX_DESC_ADDR, txb->dma_desc);
911*4882a593Smuzhiyun wmb();
912*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TXC_CR, txcr | TCR_EN);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun err = readl_poll_timeout_atomic(priv->base + NB8800_RXC_CR,
915*4882a593Smuzhiyun rxcr, !(rxcr & RCR_EN),
916*4882a593Smuzhiyun 1000, 100000);
917*4882a593Smuzhiyun } while (err && --retry);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun nb8800_mac_af(dev, true);
920*4882a593Smuzhiyun nb8800_clearb(priv, NB8800_MAC_MODE, LOOPBACK_EN);
921*4882a593Smuzhiyun nb8800_dma_reset(dev);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return retry ? 0 : -ETIMEDOUT;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
nb8800_pause_adv(struct net_device * dev)926*4882a593Smuzhiyun static void nb8800_pause_adv(struct net_device *dev)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
929*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (!phydev)
932*4882a593Smuzhiyun return;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun phy_set_asym_pause(phydev, priv->pause_rx, priv->pause_tx);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
nb8800_open(struct net_device * dev)937*4882a593Smuzhiyun static int nb8800_open(struct net_device *dev)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
940*4882a593Smuzhiyun struct phy_device *phydev;
941*4882a593Smuzhiyun int err;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* clear any pending interrupts */
944*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RXC_SR, 0xf);
945*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TXC_SR, 0xf);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun err = nb8800_dma_init(dev);
948*4882a593Smuzhiyun if (err)
949*4882a593Smuzhiyun return err;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun err = request_irq(dev->irq, nb8800_irq, 0, dev_name(&dev->dev), dev);
952*4882a593Smuzhiyun if (err)
953*4882a593Smuzhiyun goto err_free_dma;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun nb8800_mac_rx(dev, true);
956*4882a593Smuzhiyun nb8800_mac_tx(dev, true);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun phydev = of_phy_connect(dev, priv->phy_node,
959*4882a593Smuzhiyun nb8800_link_reconfigure, 0,
960*4882a593Smuzhiyun priv->phy_mode);
961*4882a593Smuzhiyun if (!phydev) {
962*4882a593Smuzhiyun err = -ENODEV;
963*4882a593Smuzhiyun goto err_free_irq;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun nb8800_pause_adv(dev);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun netdev_reset_queue(dev);
969*4882a593Smuzhiyun napi_enable(&priv->napi);
970*4882a593Smuzhiyun netif_start_queue(dev);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun nb8800_start_rx(dev);
973*4882a593Smuzhiyun phy_start(phydev);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun return 0;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun err_free_irq:
978*4882a593Smuzhiyun free_irq(dev->irq, dev);
979*4882a593Smuzhiyun err_free_dma:
980*4882a593Smuzhiyun nb8800_dma_free(dev);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun return err;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
nb8800_stop(struct net_device * dev)985*4882a593Smuzhiyun static int nb8800_stop(struct net_device *dev)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
988*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun phy_stop(phydev);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun netif_stop_queue(dev);
993*4882a593Smuzhiyun napi_disable(&priv->napi);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun nb8800_dma_stop(dev);
996*4882a593Smuzhiyun nb8800_mac_rx(dev, false);
997*4882a593Smuzhiyun nb8800_mac_tx(dev, false);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun phy_disconnect(phydev);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun free_irq(dev->irq, dev);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun nb8800_dma_free(dev);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return 0;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun static const struct net_device_ops nb8800_netdev_ops = {
1009*4882a593Smuzhiyun .ndo_open = nb8800_open,
1010*4882a593Smuzhiyun .ndo_stop = nb8800_stop,
1011*4882a593Smuzhiyun .ndo_start_xmit = nb8800_xmit,
1012*4882a593Smuzhiyun .ndo_set_mac_address = nb8800_set_mac_address,
1013*4882a593Smuzhiyun .ndo_set_rx_mode = nb8800_set_rx_mode,
1014*4882a593Smuzhiyun .ndo_do_ioctl = phy_do_ioctl,
1015*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
nb8800_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pp)1018*4882a593Smuzhiyun static void nb8800_get_pauseparam(struct net_device *dev,
1019*4882a593Smuzhiyun struct ethtool_pauseparam *pp)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun pp->autoneg = priv->pause_aneg;
1024*4882a593Smuzhiyun pp->rx_pause = priv->pause_rx;
1025*4882a593Smuzhiyun pp->tx_pause = priv->pause_tx;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
nb8800_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pp)1028*4882a593Smuzhiyun static int nb8800_set_pauseparam(struct net_device *dev,
1029*4882a593Smuzhiyun struct ethtool_pauseparam *pp)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1032*4882a593Smuzhiyun struct phy_device *phydev = dev->phydev;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun priv->pause_aneg = pp->autoneg;
1035*4882a593Smuzhiyun priv->pause_rx = pp->rx_pause;
1036*4882a593Smuzhiyun priv->pause_tx = pp->tx_pause;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun nb8800_pause_adv(dev);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (!priv->pause_aneg)
1041*4882a593Smuzhiyun nb8800_pause_config(dev);
1042*4882a593Smuzhiyun else if (phydev)
1043*4882a593Smuzhiyun phy_start_aneg(phydev);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static const char nb8800_stats_names[][ETH_GSTRING_LEN] = {
1049*4882a593Smuzhiyun "rx_bytes_ok",
1050*4882a593Smuzhiyun "rx_frames_ok",
1051*4882a593Smuzhiyun "rx_undersize_frames",
1052*4882a593Smuzhiyun "rx_fragment_frames",
1053*4882a593Smuzhiyun "rx_64_byte_frames",
1054*4882a593Smuzhiyun "rx_127_byte_frames",
1055*4882a593Smuzhiyun "rx_255_byte_frames",
1056*4882a593Smuzhiyun "rx_511_byte_frames",
1057*4882a593Smuzhiyun "rx_1023_byte_frames",
1058*4882a593Smuzhiyun "rx_max_size_frames",
1059*4882a593Smuzhiyun "rx_oversize_frames",
1060*4882a593Smuzhiyun "rx_bad_fcs_frames",
1061*4882a593Smuzhiyun "rx_broadcast_frames",
1062*4882a593Smuzhiyun "rx_multicast_frames",
1063*4882a593Smuzhiyun "rx_control_frames",
1064*4882a593Smuzhiyun "rx_pause_frames",
1065*4882a593Smuzhiyun "rx_unsup_control_frames",
1066*4882a593Smuzhiyun "rx_align_error_frames",
1067*4882a593Smuzhiyun "rx_overrun_frames",
1068*4882a593Smuzhiyun "rx_jabber_frames",
1069*4882a593Smuzhiyun "rx_bytes",
1070*4882a593Smuzhiyun "rx_frames",
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun "tx_bytes_ok",
1073*4882a593Smuzhiyun "tx_frames_ok",
1074*4882a593Smuzhiyun "tx_64_byte_frames",
1075*4882a593Smuzhiyun "tx_127_byte_frames",
1076*4882a593Smuzhiyun "tx_255_byte_frames",
1077*4882a593Smuzhiyun "tx_511_byte_frames",
1078*4882a593Smuzhiyun "tx_1023_byte_frames",
1079*4882a593Smuzhiyun "tx_max_size_frames",
1080*4882a593Smuzhiyun "tx_oversize_frames",
1081*4882a593Smuzhiyun "tx_broadcast_frames",
1082*4882a593Smuzhiyun "tx_multicast_frames",
1083*4882a593Smuzhiyun "tx_control_frames",
1084*4882a593Smuzhiyun "tx_pause_frames",
1085*4882a593Smuzhiyun "tx_underrun_frames",
1086*4882a593Smuzhiyun "tx_single_collision_frames",
1087*4882a593Smuzhiyun "tx_multi_collision_frames",
1088*4882a593Smuzhiyun "tx_deferred_collision_frames",
1089*4882a593Smuzhiyun "tx_late_collision_frames",
1090*4882a593Smuzhiyun "tx_excessive_collision_frames",
1091*4882a593Smuzhiyun "tx_bytes",
1092*4882a593Smuzhiyun "tx_frames",
1093*4882a593Smuzhiyun "tx_collisions",
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun #define NB8800_NUM_STATS ARRAY_SIZE(nb8800_stats_names)
1097*4882a593Smuzhiyun
nb8800_get_sset_count(struct net_device * dev,int sset)1098*4882a593Smuzhiyun static int nb8800_get_sset_count(struct net_device *dev, int sset)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun if (sset == ETH_SS_STATS)
1101*4882a593Smuzhiyun return NB8800_NUM_STATS;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun return -EOPNOTSUPP;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
nb8800_get_strings(struct net_device * dev,u32 sset,u8 * buf)1106*4882a593Smuzhiyun static void nb8800_get_strings(struct net_device *dev, u32 sset, u8 *buf)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun if (sset == ETH_SS_STATS)
1109*4882a593Smuzhiyun memcpy(buf, &nb8800_stats_names, sizeof(nb8800_stats_names));
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
nb8800_read_stat(struct net_device * dev,int index)1112*4882a593Smuzhiyun static u32 nb8800_read_stat(struct net_device *dev, int index)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_STAT_INDEX, index);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return nb8800_readl(priv, NB8800_STAT_DATA);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
nb8800_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * estats,u64 * st)1121*4882a593Smuzhiyun static void nb8800_get_ethtool_stats(struct net_device *dev,
1122*4882a593Smuzhiyun struct ethtool_stats *estats, u64 *st)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun unsigned int i;
1125*4882a593Smuzhiyun u32 rx, tx;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun for (i = 0; i < NB8800_NUM_STATS / 2; i++) {
1128*4882a593Smuzhiyun rx = nb8800_read_stat(dev, i);
1129*4882a593Smuzhiyun tx = nb8800_read_stat(dev, i | 0x80);
1130*4882a593Smuzhiyun st[i] = rx;
1131*4882a593Smuzhiyun st[i + NB8800_NUM_STATS / 2] = tx;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static const struct ethtool_ops nb8800_ethtool_ops = {
1136*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
1137*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1138*4882a593Smuzhiyun .get_pauseparam = nb8800_get_pauseparam,
1139*4882a593Smuzhiyun .set_pauseparam = nb8800_set_pauseparam,
1140*4882a593Smuzhiyun .get_sset_count = nb8800_get_sset_count,
1141*4882a593Smuzhiyun .get_strings = nb8800_get_strings,
1142*4882a593Smuzhiyun .get_ethtool_stats = nb8800_get_ethtool_stats,
1143*4882a593Smuzhiyun .get_link_ksettings = phy_ethtool_get_link_ksettings,
1144*4882a593Smuzhiyun .set_link_ksettings = phy_ethtool_set_link_ksettings,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun
nb8800_hw_init(struct net_device * dev)1147*4882a593Smuzhiyun static int nb8800_hw_init(struct net_device *dev)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1150*4882a593Smuzhiyun u32 val;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun val = TX_RETRY_EN | TX_PAD_EN | TX_APPEND_FCS;
1153*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TX_CTL1, val);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Collision retry count */
1156*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TX_CTL2, 5);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun val = RX_PAD_STRIP | RX_AF_EN;
1159*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_RX_CTL, val);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Chosen by fair dice roll */
1162*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_RANDOM_SEED, 4);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* TX cycles per deferral period */
1165*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TX_SDP, 12);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* The following three threshold values have been
1168*4882a593Smuzhiyun * experimentally determined for good results.
1169*4882a593Smuzhiyun */
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* RX/TX FIFO threshold for partial empty (64-bit entries) */
1172*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_PE_THRESHOLD, 0);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* RX/TX FIFO threshold for partial full (64-bit entries) */
1175*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_PF_THRESHOLD, 255);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* Buffer size for transmit (64-bit entries) */
1178*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TX_BUFSIZE, 64);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Configure tx DMA */
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun val = nb8800_readl(priv, NB8800_TXC_CR);
1183*4882a593Smuzhiyun val &= TCR_LE; /* keep endian setting */
1184*4882a593Smuzhiyun val |= TCR_DM; /* DMA descriptor mode */
1185*4882a593Smuzhiyun val |= TCR_RS; /* automatically store tx status */
1186*4882a593Smuzhiyun val |= TCR_DIE; /* interrupt on DMA chain completion */
1187*4882a593Smuzhiyun val |= TCR_TFI(7); /* interrupt after 7 frames transmitted */
1188*4882a593Smuzhiyun val |= TCR_BTS(2); /* 32-byte bus transaction size */
1189*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TXC_CR, val);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* TX complete interrupt after 10 ms or 7 frames (see above) */
1192*4882a593Smuzhiyun val = clk_get_rate(priv->clk) / 100;
1193*4882a593Smuzhiyun nb8800_writel(priv, NB8800_TX_ITR, val);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* Configure rx DMA */
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun val = nb8800_readl(priv, NB8800_RXC_CR);
1198*4882a593Smuzhiyun val &= RCR_LE; /* keep endian setting */
1199*4882a593Smuzhiyun val |= RCR_DM; /* DMA descriptor mode */
1200*4882a593Smuzhiyun val |= RCR_RS; /* automatically store rx status */
1201*4882a593Smuzhiyun val |= RCR_DIE; /* interrupt at end of DMA chain */
1202*4882a593Smuzhiyun val |= RCR_RFI(7); /* interrupt after 7 frames received */
1203*4882a593Smuzhiyun val |= RCR_BTS(2); /* 32-byte bus transaction size */
1204*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RXC_CR, val);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* The rx interrupt can fire before the DMA has completed
1207*4882a593Smuzhiyun * unless a small delay is added. 50 us is hopefully enough.
1208*4882a593Smuzhiyun */
1209*4882a593Smuzhiyun priv->rx_itr_irq = clk_get_rate(priv->clk) / 20000;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /* In NAPI poll mode we want to disable interrupts, but the
1212*4882a593Smuzhiyun * hardware does not permit this. Delay 10 ms instead.
1213*4882a593Smuzhiyun */
1214*4882a593Smuzhiyun priv->rx_itr_poll = clk_get_rate(priv->clk) / 100;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun nb8800_writel(priv, NB8800_RX_ITR, priv->rx_itr_irq);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun priv->rx_dma_config = RX_BUF_SIZE | DESC_BTS(2) | DESC_DS | DESC_EOF;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun /* Flow control settings */
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* Pause time of 0.1 ms */
1223*4882a593Smuzhiyun val = 100000 / 512;
1224*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_PQ1, val >> 8);
1225*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_PQ2, val & 0xff);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* Auto-negotiate by default */
1228*4882a593Smuzhiyun priv->pause_aneg = true;
1229*4882a593Smuzhiyun priv->pause_rx = true;
1230*4882a593Smuzhiyun priv->pause_tx = true;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun nb8800_mc_init(dev, 0);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
nb8800_tangox_init(struct net_device * dev)1237*4882a593Smuzhiyun static int nb8800_tangox_init(struct net_device *dev)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1240*4882a593Smuzhiyun u32 pad_mode = PAD_MODE_MII;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun switch (priv->phy_mode) {
1243*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
1244*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
1245*4882a593Smuzhiyun pad_mode = PAD_MODE_MII;
1246*4882a593Smuzhiyun break;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
1249*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
1250*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
1251*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
1252*4882a593Smuzhiyun pad_mode = PAD_MODE_RGMII;
1253*4882a593Smuzhiyun break;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun default:
1256*4882a593Smuzhiyun dev_err(dev->dev.parent, "unsupported phy mode %s\n",
1257*4882a593Smuzhiyun phy_modes(priv->phy_mode));
1258*4882a593Smuzhiyun return -EINVAL;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TANGOX_PAD_MODE, pad_mode);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return 0;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
nb8800_tangox_reset(struct net_device * dev)1266*4882a593Smuzhiyun static int nb8800_tangox_reset(struct net_device *dev)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1269*4882a593Smuzhiyun int clk_div;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TANGOX_RESET, 0);
1272*4882a593Smuzhiyun usleep_range(1000, 10000);
1273*4882a593Smuzhiyun nb8800_writeb(priv, NB8800_TANGOX_RESET, 1);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun wmb(); /* ensure reset is cleared before proceeding */
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun clk_div = DIV_ROUND_UP(clk_get_rate(priv->clk), 2 * MAX_MDC_CLOCK);
1278*4882a593Smuzhiyun nb8800_writew(priv, NB8800_TANGOX_MDIO_CLKDIV, clk_div);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun static const struct nb8800_ops nb8800_tangox_ops = {
1284*4882a593Smuzhiyun .init = nb8800_tangox_init,
1285*4882a593Smuzhiyun .reset = nb8800_tangox_reset,
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun
nb8800_tango4_init(struct net_device * dev)1288*4882a593Smuzhiyun static int nb8800_tango4_init(struct net_device *dev)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(dev);
1291*4882a593Smuzhiyun int err;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun err = nb8800_tangox_init(dev);
1294*4882a593Smuzhiyun if (err)
1295*4882a593Smuzhiyun return err;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* On tango4 interrupt on DMA completion per frame works and gives
1298*4882a593Smuzhiyun * better performance despite generating more rx interrupts.
1299*4882a593Smuzhiyun */
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* Disable unnecessary interrupt on rx completion */
1302*4882a593Smuzhiyun nb8800_clearl(priv, NB8800_RXC_CR, RCR_RFI(7));
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* Request interrupt on descriptor DMA completion */
1305*4882a593Smuzhiyun priv->rx_dma_config |= DESC_ID;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun static const struct nb8800_ops nb8800_tango4_ops = {
1311*4882a593Smuzhiyun .init = nb8800_tango4_init,
1312*4882a593Smuzhiyun .reset = nb8800_tangox_reset,
1313*4882a593Smuzhiyun };
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun static const struct of_device_id nb8800_dt_ids[] = {
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun .compatible = "aurora,nb8800",
1318*4882a593Smuzhiyun },
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun .compatible = "sigma,smp8642-ethernet",
1321*4882a593Smuzhiyun .data = &nb8800_tangox_ops,
1322*4882a593Smuzhiyun },
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun .compatible = "sigma,smp8734-ethernet",
1325*4882a593Smuzhiyun .data = &nb8800_tango4_ops,
1326*4882a593Smuzhiyun },
1327*4882a593Smuzhiyun { }
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nb8800_dt_ids);
1330*4882a593Smuzhiyun
nb8800_probe(struct platform_device * pdev)1331*4882a593Smuzhiyun static int nb8800_probe(struct platform_device *pdev)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun const struct of_device_id *match;
1334*4882a593Smuzhiyun const struct nb8800_ops *ops = NULL;
1335*4882a593Smuzhiyun struct nb8800_priv *priv;
1336*4882a593Smuzhiyun struct resource *res;
1337*4882a593Smuzhiyun struct net_device *dev;
1338*4882a593Smuzhiyun struct mii_bus *bus;
1339*4882a593Smuzhiyun const unsigned char *mac;
1340*4882a593Smuzhiyun void __iomem *base;
1341*4882a593Smuzhiyun int irq;
1342*4882a593Smuzhiyun int ret;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun match = of_match_device(nb8800_dt_ids, &pdev->dev);
1345*4882a593Smuzhiyun if (match)
1346*4882a593Smuzhiyun ops = match->data;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1349*4882a593Smuzhiyun if (irq <= 0)
1350*4882a593Smuzhiyun return -EINVAL;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1353*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, res);
1354*4882a593Smuzhiyun if (IS_ERR(base))
1355*4882a593Smuzhiyun return PTR_ERR(base);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun dev_dbg(&pdev->dev, "AU-NB8800 Ethernet at %pa\n", &res->start);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(*priv));
1360*4882a593Smuzhiyun if (!dev)
1361*4882a593Smuzhiyun return -ENOMEM;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
1364*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun priv = netdev_priv(dev);
1367*4882a593Smuzhiyun priv->base = base;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun ret = of_get_phy_mode(pdev->dev.of_node, &priv->phy_mode);
1370*4882a593Smuzhiyun if (ret)
1371*4882a593Smuzhiyun priv->phy_mode = PHY_INTERFACE_MODE_RGMII;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun priv->clk = devm_clk_get(&pdev->dev, NULL);
1374*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
1375*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock\n");
1376*4882a593Smuzhiyun ret = PTR_ERR(priv->clk);
1377*4882a593Smuzhiyun goto err_free_dev;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
1381*4882a593Smuzhiyun if (ret)
1382*4882a593Smuzhiyun goto err_free_dev;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun spin_lock_init(&priv->tx_lock);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun if (ops && ops->reset) {
1387*4882a593Smuzhiyun ret = ops->reset(dev);
1388*4882a593Smuzhiyun if (ret)
1389*4882a593Smuzhiyun goto err_disable_clk;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun bus = devm_mdiobus_alloc(&pdev->dev);
1393*4882a593Smuzhiyun if (!bus) {
1394*4882a593Smuzhiyun ret = -ENOMEM;
1395*4882a593Smuzhiyun goto err_disable_clk;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun bus->name = "nb8800-mii";
1399*4882a593Smuzhiyun bus->read = nb8800_mdio_read;
1400*4882a593Smuzhiyun bus->write = nb8800_mdio_write;
1401*4882a593Smuzhiyun bus->parent = &pdev->dev;
1402*4882a593Smuzhiyun snprintf(bus->id, MII_BUS_ID_SIZE, "%lx.nb8800-mii",
1403*4882a593Smuzhiyun (unsigned long)res->start);
1404*4882a593Smuzhiyun bus->priv = priv;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun ret = of_mdiobus_register(bus, pdev->dev.of_node);
1407*4882a593Smuzhiyun if (ret) {
1408*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register MII bus\n");
1409*4882a593Smuzhiyun goto err_disable_clk;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (of_phy_is_fixed_link(pdev->dev.of_node)) {
1413*4882a593Smuzhiyun ret = of_phy_register_fixed_link(pdev->dev.of_node);
1414*4882a593Smuzhiyun if (ret < 0) {
1415*4882a593Smuzhiyun dev_err(&pdev->dev, "bad fixed-link spec\n");
1416*4882a593Smuzhiyun goto err_free_bus;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun priv->phy_node = of_node_get(pdev->dev.of_node);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if (!priv->phy_node)
1422*4882a593Smuzhiyun priv->phy_node = of_parse_phandle(pdev->dev.of_node,
1423*4882a593Smuzhiyun "phy-handle", 0);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (!priv->phy_node) {
1426*4882a593Smuzhiyun dev_err(&pdev->dev, "no PHY specified\n");
1427*4882a593Smuzhiyun ret = -ENODEV;
1428*4882a593Smuzhiyun goto err_free_bus;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun priv->mii_bus = bus;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun ret = nb8800_hw_init(dev);
1434*4882a593Smuzhiyun if (ret)
1435*4882a593Smuzhiyun goto err_deregister_fixed_link;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun if (ops && ops->init) {
1438*4882a593Smuzhiyun ret = ops->init(dev);
1439*4882a593Smuzhiyun if (ret)
1440*4882a593Smuzhiyun goto err_deregister_fixed_link;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun dev->netdev_ops = &nb8800_netdev_ops;
1444*4882a593Smuzhiyun dev->ethtool_ops = &nb8800_ethtool_ops;
1445*4882a593Smuzhiyun dev->flags |= IFF_MULTICAST;
1446*4882a593Smuzhiyun dev->irq = irq;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun mac = of_get_mac_address(pdev->dev.of_node);
1449*4882a593Smuzhiyun if (!IS_ERR(mac))
1450*4882a593Smuzhiyun ether_addr_copy(dev->dev_addr, mac);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr))
1453*4882a593Smuzhiyun eth_hw_addr_random(dev);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun nb8800_update_mac_addr(dev);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun netif_carrier_off(dev);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun ret = register_netdev(dev);
1460*4882a593Smuzhiyun if (ret) {
1461*4882a593Smuzhiyun netdev_err(dev, "failed to register netdev\n");
1462*4882a593Smuzhiyun goto err_free_dma;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun netif_napi_add(dev, &priv->napi, nb8800_poll, NAPI_POLL_WEIGHT);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun netdev_info(dev, "MAC address %pM\n", dev->dev_addr);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun return 0;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun err_free_dma:
1472*4882a593Smuzhiyun nb8800_dma_free(dev);
1473*4882a593Smuzhiyun err_deregister_fixed_link:
1474*4882a593Smuzhiyun if (of_phy_is_fixed_link(pdev->dev.of_node))
1475*4882a593Smuzhiyun of_phy_deregister_fixed_link(pdev->dev.of_node);
1476*4882a593Smuzhiyun err_free_bus:
1477*4882a593Smuzhiyun of_node_put(priv->phy_node);
1478*4882a593Smuzhiyun mdiobus_unregister(bus);
1479*4882a593Smuzhiyun err_disable_clk:
1480*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
1481*4882a593Smuzhiyun err_free_dev:
1482*4882a593Smuzhiyun free_netdev(dev);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun return ret;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
nb8800_remove(struct platform_device * pdev)1487*4882a593Smuzhiyun static int nb8800_remove(struct platform_device *pdev)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
1490*4882a593Smuzhiyun struct nb8800_priv *priv = netdev_priv(ndev);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun unregister_netdev(ndev);
1493*4882a593Smuzhiyun if (of_phy_is_fixed_link(pdev->dev.of_node))
1494*4882a593Smuzhiyun of_phy_deregister_fixed_link(pdev->dev.of_node);
1495*4882a593Smuzhiyun of_node_put(priv->phy_node);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun mdiobus_unregister(priv->mii_bus);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun nb8800_dma_free(ndev);
1502*4882a593Smuzhiyun free_netdev(ndev);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun static struct platform_driver nb8800_driver = {
1508*4882a593Smuzhiyun .driver = {
1509*4882a593Smuzhiyun .name = "nb8800",
1510*4882a593Smuzhiyun .of_match_table = nb8800_dt_ids,
1511*4882a593Smuzhiyun },
1512*4882a593Smuzhiyun .probe = nb8800_probe,
1513*4882a593Smuzhiyun .remove = nb8800_remove,
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun module_platform_driver(nb8800_driver);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun MODULE_DESCRIPTION("Aurora AU-NB8800 Ethernet driver");
1519*4882a593Smuzhiyun MODULE_AUTHOR("Mans Rullgard <mans@mansr.com>");
1520*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1521