xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/atheros/atlx/atlx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /* atlx_hw.h -- common hardware definitions for Attansic network drivers
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
5*4882a593Smuzhiyun  * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
6*4882a593Smuzhiyun  * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
7*4882a593Smuzhiyun  * Copyright(c) 2007 Atheros Corporation. All rights reserved.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Derived from Intel e1000 driver
10*4882a593Smuzhiyun  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef ATLX_H
14*4882a593Smuzhiyun #define ATLX_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define ATLX_ERR_PHY			2
20*4882a593Smuzhiyun #define ATLX_ERR_PHY_SPEED		7
21*4882a593Smuzhiyun #define ATLX_ERR_PHY_RES		8
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SPEED_0				0xffff
24*4882a593Smuzhiyun #define SPEED_10			10
25*4882a593Smuzhiyun #define SPEED_100			100
26*4882a593Smuzhiyun #define SPEED_1000			1000
27*4882a593Smuzhiyun #define HALF_DUPLEX			1
28*4882a593Smuzhiyun #define FULL_DUPLEX			2
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MEDIA_TYPE_AUTO_SENSOR		0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* register definitions */
33*4882a593Smuzhiyun #define REG_PM_CTRLSTAT			0x44
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define REG_PCIE_CAP_LIST		0x58
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define REG_VPD_CAP			0x6C
38*4882a593Smuzhiyun #define VPD_CAP_ID_MASK			0xFF
39*4882a593Smuzhiyun #define VPD_CAP_ID_SHIFT		0
40*4882a593Smuzhiyun #define VPD_CAP_NEXT_PTR_MASK		0xFF
41*4882a593Smuzhiyun #define VPD_CAP_NEXT_PTR_SHIFT		8
42*4882a593Smuzhiyun #define VPD_CAP_VPD_ADDR_MASK		0x7FFF
43*4882a593Smuzhiyun #define VPD_CAP_VPD_ADDR_SHIFT		16
44*4882a593Smuzhiyun #define VPD_CAP_VPD_FLAG		0x80000000
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define REG_VPD_DATA			0x70
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define REG_SPI_FLASH_CTRL		0x200
49*4882a593Smuzhiyun #define SPI_FLASH_CTRL_STS_NON_RDY	0x1
50*4882a593Smuzhiyun #define SPI_FLASH_CTRL_STS_WEN		0x2
51*4882a593Smuzhiyun #define SPI_FLASH_CTRL_STS_WPEN		0x80
52*4882a593Smuzhiyun #define SPI_FLASH_CTRL_DEV_STS_MASK	0xFF
53*4882a593Smuzhiyun #define SPI_FLASH_CTRL_DEV_STS_SHIFT	0
54*4882a593Smuzhiyun #define SPI_FLASH_CTRL_INS_MASK		0x7
55*4882a593Smuzhiyun #define SPI_FLASH_CTRL_INS_SHIFT	8
56*4882a593Smuzhiyun #define SPI_FLASH_CTRL_START		0x800
57*4882a593Smuzhiyun #define SPI_FLASH_CTRL_EN_VPD		0x2000
58*4882a593Smuzhiyun #define SPI_FLASH_CTRL_LDSTART		0x8000
59*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_HI_MASK	0x3
60*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_HI_SHIFT	16
61*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_HOLD_MASK	0x3
62*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_HOLD_SHIFT	18
63*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CLK_LO_MASK	0x3
64*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CLK_LO_SHIFT	20
65*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CLK_HI_MASK	0x3
66*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CLK_HI_SHIFT	22
67*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_SETUP_MASK	0x3
68*4882a593Smuzhiyun #define SPI_FLASH_CTRL_CS_SETUP_SHIFT	24
69*4882a593Smuzhiyun #define SPI_FLASH_CTRL_EROM_PGSZ_MASK	0x3
70*4882a593Smuzhiyun #define SPI_FLASH_CTRL_EROM_PGSZ_SHIFT	26
71*4882a593Smuzhiyun #define SPI_FLASH_CTRL_WAIT_READY	0x10000000
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define REG_SPI_ADDR			0x204
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define REG_SPI_DATA			0x208
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define REG_SPI_FLASH_CONFIG		0x20C
78*4882a593Smuzhiyun #define SPI_FLASH_CONFIG_LD_ADDR_MASK	0xFFFFFF
79*4882a593Smuzhiyun #define SPI_FLASH_CONFIG_LD_ADDR_SHIFT	0
80*4882a593Smuzhiyun #define SPI_FLASH_CONFIG_VPD_ADDR_MASK	0x3
81*4882a593Smuzhiyun #define SPI_FLASH_CONFIG_VPD_ADDR_SHIFT	24
82*4882a593Smuzhiyun #define SPI_FLASH_CONFIG_LD_EXIST	0x4000000
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_PROGRAM	0x210
85*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_SC_ERASE	0x211
86*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_CHIP_ERASE	0x212
87*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_RDID		0x213
88*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_WREN		0x214
89*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_RDSR		0x215
90*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_WRSR		0x216
91*4882a593Smuzhiyun #define REG_SPI_FLASH_OP_READ		0x217
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define REG_TWSI_CTRL			0x218
94*4882a593Smuzhiyun #define TWSI_CTRL_LD_OFFSET_MASK	0xFF
95*4882a593Smuzhiyun #define TWSI_CTRL_LD_OFFSET_SHIFT	0
96*4882a593Smuzhiyun #define TWSI_CTRL_LD_SLV_ADDR_MASK	0x7
97*4882a593Smuzhiyun #define TWSI_CTRL_LD_SLV_ADDR_SHIFT	8
98*4882a593Smuzhiyun #define TWSI_CTRL_SW_LDSTART		0x800
99*4882a593Smuzhiyun #define TWSI_CTRL_HW_LDSTART		0x1000
100*4882a593Smuzhiyun #define TWSI_CTRL_SMB_SLV_ADDR_MASK	0x7F
101*4882a593Smuzhiyun #define TWSI_CTRL_SMB_SLV_ADDR_SHIFT	15
102*4882a593Smuzhiyun #define TWSI_CTRL_LD_EXIST		0x400000
103*4882a593Smuzhiyun #define TWSI_CTRL_READ_FREQ_SEL_MASK	0x3
104*4882a593Smuzhiyun #define TWSI_CTRL_READ_FREQ_SEL_SHIFT	23
105*4882a593Smuzhiyun #define TWSI_CTRL_FREQ_SEL_100K		0
106*4882a593Smuzhiyun #define TWSI_CTRL_FREQ_SEL_200K		1
107*4882a593Smuzhiyun #define TWSI_CTRL_FREQ_SEL_300K		2
108*4882a593Smuzhiyun #define TWSI_CTRL_FREQ_SEL_400K		3
109*4882a593Smuzhiyun #define TWSI_CTRL_SMB_SLV_ADDR		/* FIXME: define or remove */
110*4882a593Smuzhiyun #define TWSI_CTRL_WRITE_FREQ_SEL_MASK	0x3
111*4882a593Smuzhiyun #define TWSI_CTRL_WRITE_FREQ_SEL_SHIFT	24
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define REG_PCIE_DEV_MISC_CTRL			0x21C
114*4882a593Smuzhiyun #define PCIE_DEV_MISC_CTRL_EXT_PIPE		0x2
115*4882a593Smuzhiyun #define PCIE_DEV_MISC_CTRL_RETRY_BUFDIS		0x1
116*4882a593Smuzhiyun #define PCIE_DEV_MISC_CTRL_SPIROM_EXIST		0x4
117*4882a593Smuzhiyun #define PCIE_DEV_MISC_CTRL_SERDES_ENDIAN	0x8
118*4882a593Smuzhiyun #define PCIE_DEV_MISC_CTRL_SERDES_SEL_DIN	0x10
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define REG_PCIE_PHYMISC		0x1000
121*4882a593Smuzhiyun #define PCIE_PHYMISC_FORCE_RCV_DET	0x4
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define REG_PCIE_DLL_TX_CTRL1		0x1104
124*4882a593Smuzhiyun #define PCIE_DLL_TX_CTRL1_SEL_NOR_CLK	0x400
125*4882a593Smuzhiyun #define PCIE_DLL_TX_CTRL1_DEF		0x568
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define REG_LTSSM_TEST_MODE		0x12FC
128*4882a593Smuzhiyun #define LTSSM_TEST_MODE_DEF		0x6500
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Master Control Register */
131*4882a593Smuzhiyun #define REG_MASTER_CTRL			0x1400
132*4882a593Smuzhiyun #define MASTER_CTRL_SOFT_RST		0x1
133*4882a593Smuzhiyun #define MASTER_CTRL_MTIMER_EN		0x2
134*4882a593Smuzhiyun #define MASTER_CTRL_ITIMER_EN		0x4
135*4882a593Smuzhiyun #define MASTER_CTRL_MANUAL_INT		0x8
136*4882a593Smuzhiyun #define MASTER_CTRL_REV_NUM_SHIFT	16
137*4882a593Smuzhiyun #define MASTER_CTRL_REV_NUM_MASK	0xFF
138*4882a593Smuzhiyun #define MASTER_CTRL_DEV_ID_SHIFT	24
139*4882a593Smuzhiyun #define MASTER_CTRL_DEV_ID_MASK		0xFF
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Timer Initial Value Register */
142*4882a593Smuzhiyun #define REG_MANUAL_TIMER_INIT		0x1404
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* IRQ Moderator Timer Initial Value Register */
145*4882a593Smuzhiyun #define REG_IRQ_MODU_TIMER_INIT		0x1408
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define REG_PHY_ENABLE			0x140C
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* IRQ Anti-Lost Timer Initial Value Register */
150*4882a593Smuzhiyun #define REG_CMBDISDMA_TIMER		0x140E
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Block IDLE Status Register */
153*4882a593Smuzhiyun #define REG_IDLE_STATUS			0x1410
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* MDIO Control Register */
156*4882a593Smuzhiyun #define REG_MDIO_CTRL			0x1414
157*4882a593Smuzhiyun #define MDIO_DATA_MASK			0xFFFF
158*4882a593Smuzhiyun #define MDIO_DATA_SHIFT			0
159*4882a593Smuzhiyun #define MDIO_REG_ADDR_MASK		0x1F
160*4882a593Smuzhiyun #define MDIO_REG_ADDR_SHIFT		16
161*4882a593Smuzhiyun #define MDIO_RW				0x200000
162*4882a593Smuzhiyun #define MDIO_SUP_PREAMBLE		0x400000
163*4882a593Smuzhiyun #define MDIO_START			0x800000
164*4882a593Smuzhiyun #define MDIO_CLK_SEL_SHIFT		24
165*4882a593Smuzhiyun #define MDIO_CLK_25_4			0
166*4882a593Smuzhiyun #define MDIO_CLK_25_6			2
167*4882a593Smuzhiyun #define MDIO_CLK_25_8			3
168*4882a593Smuzhiyun #define MDIO_CLK_25_10			4
169*4882a593Smuzhiyun #define MDIO_CLK_25_14			5
170*4882a593Smuzhiyun #define MDIO_CLK_25_20			6
171*4882a593Smuzhiyun #define MDIO_CLK_25_28			7
172*4882a593Smuzhiyun #define MDIO_BUSY			0x8000000
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* MII PHY Status Register */
175*4882a593Smuzhiyun #define REG_PHY_STATUS			0x1418
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* BIST Control and Status Register0 (for the Packet Memory) */
178*4882a593Smuzhiyun #define REG_BIST0_CTRL			0x141C
179*4882a593Smuzhiyun #define BIST0_NOW			0x1
180*4882a593Smuzhiyun #define BIST0_SRAM_FAIL			0x2
181*4882a593Smuzhiyun #define BIST0_FUSE_FLAG			0x4
182*4882a593Smuzhiyun #define REG_BIST1_CTRL			0x1420
183*4882a593Smuzhiyun #define BIST1_NOW			0x1
184*4882a593Smuzhiyun #define BIST1_SRAM_FAIL			0x2
185*4882a593Smuzhiyun #define BIST1_FUSE_FLAG			0x4
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* SerDes Lock Detect Control and Status Register */
188*4882a593Smuzhiyun #define REG_SERDES_LOCK			0x1424
189*4882a593Smuzhiyun #define SERDES_LOCK_DETECT		1
190*4882a593Smuzhiyun #define SERDES_LOCK_DETECT_EN		2
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* MAC Control Register */
193*4882a593Smuzhiyun #define REG_MAC_CTRL			0x1480
194*4882a593Smuzhiyun #define MAC_CTRL_TX_EN			1
195*4882a593Smuzhiyun #define MAC_CTRL_RX_EN			2
196*4882a593Smuzhiyun #define MAC_CTRL_TX_FLOW		4
197*4882a593Smuzhiyun #define MAC_CTRL_RX_FLOW		8
198*4882a593Smuzhiyun #define MAC_CTRL_LOOPBACK		0x10
199*4882a593Smuzhiyun #define MAC_CTRL_DUPLX			0x20
200*4882a593Smuzhiyun #define MAC_CTRL_ADD_CRC		0x40
201*4882a593Smuzhiyun #define MAC_CTRL_PAD			0x80
202*4882a593Smuzhiyun #define MAC_CTRL_LENCHK			0x100
203*4882a593Smuzhiyun #define MAC_CTRL_HUGE_EN		0x200
204*4882a593Smuzhiyun #define MAC_CTRL_PRMLEN_SHIFT		10
205*4882a593Smuzhiyun #define MAC_CTRL_PRMLEN_MASK		0xF
206*4882a593Smuzhiyun #define MAC_CTRL_RMV_VLAN		0x4000
207*4882a593Smuzhiyun #define MAC_CTRL_PROMIS_EN		0x8000
208*4882a593Smuzhiyun #define MAC_CTRL_MC_ALL_EN		0x2000000
209*4882a593Smuzhiyun #define MAC_CTRL_BC_EN			0x4000000
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* MAC IPG/IFG Control Register */
212*4882a593Smuzhiyun #define REG_MAC_IPG_IFG			0x1484
213*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGT_SHIFT		0
214*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGT_MASK		0x7F
215*4882a593Smuzhiyun #define MAC_IPG_IFG_MIFG_SHIFT		8
216*4882a593Smuzhiyun #define MAC_IPG_IFG_MIFG_MASK		0xFF
217*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGR1_SHIFT		16
218*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGR1_MASK		0x7F
219*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGR2_SHIFT		24
220*4882a593Smuzhiyun #define MAC_IPG_IFG_IPGR2_MASK		0x7F
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* MAC STATION ADDRESS */
223*4882a593Smuzhiyun #define REG_MAC_STA_ADDR		0x1488
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* Hash table for multicast address */
226*4882a593Smuzhiyun #define REG_RX_HASH_TABLE		0x1490
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* MAC Half-Duplex Control Register */
229*4882a593Smuzhiyun #define REG_MAC_HALF_DUPLX_CTRL			0x1498
230*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT		0
231*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_LCOL_MASK		0x3FF
232*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT		12
233*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_RETRY_MASK		0xF
234*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN		0x10000
235*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_NO_BACK_C		0x20000
236*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_NO_BACK_P		0x40000
237*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_ABEBE		0x80000
238*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT		20
239*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK		0xF
240*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT	24
241*4882a593Smuzhiyun #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK		0xF
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* Maximum Frame Length Control Register */
244*4882a593Smuzhiyun #define REG_MTU				0x149C
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Wake-On-Lan control register */
247*4882a593Smuzhiyun #define REG_WOL_CTRL			0x14A0
248*4882a593Smuzhiyun #define WOL_PATTERN_EN			0x1
249*4882a593Smuzhiyun #define WOL_PATTERN_PME_EN		0x2
250*4882a593Smuzhiyun #define WOL_MAGIC_EN			0x4
251*4882a593Smuzhiyun #define WOL_MAGIC_PME_EN		0x8
252*4882a593Smuzhiyun #define WOL_LINK_CHG_EN			0x10
253*4882a593Smuzhiyun #define WOL_LINK_CHG_PME_EN		0x20
254*4882a593Smuzhiyun #define WOL_PATTERN_ST			0x100
255*4882a593Smuzhiyun #define WOL_MAGIC_ST			0x200
256*4882a593Smuzhiyun #define WOL_LINKCHG_ST			0x400
257*4882a593Smuzhiyun #define WOL_PT0_EN			0x10000
258*4882a593Smuzhiyun #define WOL_PT1_EN			0x20000
259*4882a593Smuzhiyun #define WOL_PT2_EN			0x40000
260*4882a593Smuzhiyun #define WOL_PT3_EN			0x80000
261*4882a593Smuzhiyun #define WOL_PT4_EN			0x100000
262*4882a593Smuzhiyun #define WOL_PT0_MATCH			0x1000000
263*4882a593Smuzhiyun #define WOL_PT1_MATCH			0x2000000
264*4882a593Smuzhiyun #define WOL_PT2_MATCH			0x4000000
265*4882a593Smuzhiyun #define WOL_PT3_MATCH			0x8000000
266*4882a593Smuzhiyun #define WOL_PT4_MATCH			0x10000000
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Internal SRAM Partition Register, high 32 bits */
269*4882a593Smuzhiyun #define REG_SRAM_RFD_ADDR		0x1500
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* Descriptor Control register, high 32 bits */
272*4882a593Smuzhiyun #define REG_DESC_BASE_ADDR_HI		0x1540
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* Interrupt Status Register */
275*4882a593Smuzhiyun #define REG_ISR				0x1600
276*4882a593Smuzhiyun #define ISR_UR_DETECTED			0x1000000
277*4882a593Smuzhiyun #define ISR_FERR_DETECTED		0x2000000
278*4882a593Smuzhiyun #define ISR_NFERR_DETECTED		0x4000000
279*4882a593Smuzhiyun #define ISR_CERR_DETECTED		0x8000000
280*4882a593Smuzhiyun #define ISR_PHY_LINKDOWN		0x10000000
281*4882a593Smuzhiyun #define ISR_DIS_INT			0x80000000
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Interrupt Mask Register */
284*4882a593Smuzhiyun #define REG_IMR				0x1604
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define REG_RFD_RRD_IDX			0x1800
287*4882a593Smuzhiyun #define REG_TPD_IDX			0x1804
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* MII definitions */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* PHY Common Register */
292*4882a593Smuzhiyun #define MII_ATLX_CR			0x09
293*4882a593Smuzhiyun #define MII_ATLX_SR			0x0A
294*4882a593Smuzhiyun #define MII_ATLX_ESR			0x0F
295*4882a593Smuzhiyun #define MII_ATLX_PSCR			0x10
296*4882a593Smuzhiyun #define MII_ATLX_PSSR			0x11
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* PHY Control Register */
299*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_MSB		0x0040	/* bits 6,13: 10=1000, 01=100,
300*4882a593Smuzhiyun 						 * 00=10
301*4882a593Smuzhiyun 						 */
302*4882a593Smuzhiyun #define MII_CR_COLL_TEST_ENABLE		0x0080	/* Collision test enable */
303*4882a593Smuzhiyun #define MII_CR_FULL_DUPLEX		0x0100	/* FDX =1, half duplex =0 */
304*4882a593Smuzhiyun #define MII_CR_RESTART_AUTO_NEG		0x0200	/* Restart auto negotiation */
305*4882a593Smuzhiyun #define MII_CR_ISOLATE			0x0400	/* Isolate PHY from MII */
306*4882a593Smuzhiyun #define MII_CR_POWER_DOWN		0x0800	/* Power down */
307*4882a593Smuzhiyun #define MII_CR_AUTO_NEG_EN		0x1000	/* Auto Neg Enable */
308*4882a593Smuzhiyun #define MII_CR_SPEED_SELECT_LSB		0x2000	/* bits 6,13: 10=1000, 01=100,
309*4882a593Smuzhiyun 						 * 00=10
310*4882a593Smuzhiyun 						 */
311*4882a593Smuzhiyun #define MII_CR_LOOPBACK			0x4000	/* 0 = normal, 1 = loopback */
312*4882a593Smuzhiyun #define MII_CR_RESET			0x8000	/* 0 = normal, 1 = PHY reset */
313*4882a593Smuzhiyun #define MII_CR_SPEED_MASK		0x2040
314*4882a593Smuzhiyun #define MII_CR_SPEED_1000		0x0040
315*4882a593Smuzhiyun #define MII_CR_SPEED_100		0x2000
316*4882a593Smuzhiyun #define MII_CR_SPEED_10			0x0000
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* PHY Status Register */
319*4882a593Smuzhiyun #define MII_SR_EXTENDED_CAPS		0x0001	/* Ext register capabilities */
320*4882a593Smuzhiyun #define MII_SR_JABBER_DETECT		0x0002	/* Jabber Detected */
321*4882a593Smuzhiyun #define MII_SR_LINK_STATUS		0x0004	/* Link Status 1 = link */
322*4882a593Smuzhiyun #define MII_SR_AUTONEG_CAPS		0x0008	/* Auto Neg Capable */
323*4882a593Smuzhiyun #define MII_SR_REMOTE_FAULT		0x0010	/* Remote Fault Detect */
324*4882a593Smuzhiyun #define MII_SR_AUTONEG_COMPLETE		0x0020	/* Auto Neg Complete */
325*4882a593Smuzhiyun #define MII_SR_PREAMBLE_SUPPRESS	0x0040	/* Preamble may be suppressed */
326*4882a593Smuzhiyun #define MII_SR_EXTENDED_STATUS		0x0100	/* Ext stat info in Reg 0x0F */
327*4882a593Smuzhiyun #define MII_SR_100T2_HD_CAPS		0x0200	/* 100T2 Half Duplex Capable */
328*4882a593Smuzhiyun #define MII_SR_100T2_FD_CAPS		0x0400	/* 100T2 Full Duplex Capable */
329*4882a593Smuzhiyun #define MII_SR_10T_HD_CAPS		0x0800	/* 10T   Half Duplex Capable */
330*4882a593Smuzhiyun #define MII_SR_10T_FD_CAPS		0x1000	/* 10T   Full Duplex Capable */
331*4882a593Smuzhiyun #define MII_SR_100X_HD_CAPS		0x2000	/* 100X  Half Duplex Capable */
332*4882a593Smuzhiyun #define MII_SR_100X_FD_CAPS		0x4000	/* 100X  Full Duplex Capable */
333*4882a593Smuzhiyun #define MII_SR_100T4_CAPS		0x8000	/* 100T4 Capable */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* Link partner ability register */
336*4882a593Smuzhiyun #define MII_LPA_SLCT			0x001f	/* Same as advertise selector */
337*4882a593Smuzhiyun #define MII_LPA_10HALF			0x0020	/* Can do 10mbps half-duplex */
338*4882a593Smuzhiyun #define MII_LPA_10FULL			0x0040	/* Can do 10mbps full-duplex */
339*4882a593Smuzhiyun #define MII_LPA_100HALF			0x0080	/* Can do 100mbps half-duplex */
340*4882a593Smuzhiyun #define MII_LPA_100FULL			0x0100	/* Can do 100mbps full-duplex */
341*4882a593Smuzhiyun #define MII_LPA_100BASE4		0x0200	/* 100BASE-T4 */
342*4882a593Smuzhiyun #define MII_LPA_PAUSE			0x0400	/* PAUSE */
343*4882a593Smuzhiyun #define MII_LPA_ASYPAUSE		0x0800	/* Asymmetrical PAUSE */
344*4882a593Smuzhiyun #define MII_LPA_RFAULT			0x2000	/* Link partner faulted */
345*4882a593Smuzhiyun #define MII_LPA_LPACK			0x4000	/* Link partner acked us */
346*4882a593Smuzhiyun #define MII_LPA_NPAGE			0x8000	/* Next page bit */
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* Autoneg Advertisement Register */
349*4882a593Smuzhiyun #define MII_AR_SELECTOR_FIELD		0x0001	/* IEEE 802.3 CSMA/CD */
350*4882a593Smuzhiyun #define MII_AR_10T_HD_CAPS		0x0020	/* 10T   Half Duplex Capable */
351*4882a593Smuzhiyun #define MII_AR_10T_FD_CAPS		0x0040	/* 10T   Full Duplex Capable */
352*4882a593Smuzhiyun #define MII_AR_100TX_HD_CAPS		0x0080	/* 100TX Half Duplex Capable */
353*4882a593Smuzhiyun #define MII_AR_100TX_FD_CAPS		0x0100	/* 100TX Full Duplex Capable */
354*4882a593Smuzhiyun #define MII_AR_100T4_CAPS		0x0200	/* 100T4 Capable */
355*4882a593Smuzhiyun #define MII_AR_PAUSE			0x0400	/* Pause operation desired */
356*4882a593Smuzhiyun #define MII_AR_ASM_DIR			0x0800	/* Asymmetric Pause Dir bit */
357*4882a593Smuzhiyun #define MII_AR_REMOTE_FAULT		0x2000	/* Remote Fault detected */
358*4882a593Smuzhiyun #define MII_AR_NEXT_PAGE		0x8000	/* Next Page ability support */
359*4882a593Smuzhiyun #define MII_AR_SPEED_MASK		0x01E0
360*4882a593Smuzhiyun #define MII_AR_DEFAULT_CAP_MASK		0x0DE0
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* 1000BASE-T Control Register */
363*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_HD_CAPS	0x0100	/* Adv 1000T HD cap */
364*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_FD_CAPS	0x0200	/* Adv 1000T FD cap */
365*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_REPEATER_DTE	0x0400	/* 1=Repeater/switch device,
366*4882a593Smuzhiyun 						 * 0=DTE device */
367*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_MS_VALUE	0x0800	/* 1=Config PHY as Master,
368*4882a593Smuzhiyun 						 * 0=Configure PHY as Slave */
369*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_MS_ENABLE	0x1000	/* 1=Man Master/Slave config,
370*4882a593Smuzhiyun 						 * 0=Auto Master/Slave config
371*4882a593Smuzhiyun 						 */
372*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_TEST_MODE_NORMAL	0x0000	/* Normal Operation */
373*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_TEST_MODE_1	0x2000	/* Transmit Waveform test */
374*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_TEST_MODE_2	0x4000	/* Master Xmit Jitter test */
375*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_TEST_MODE_3	0x6000	/* Slave Xmit Jitter test */
376*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_TEST_MODE_4	0x8000	/* Xmitter Distortion test */
377*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_SPEED_MASK	0x0300
378*4882a593Smuzhiyun #define MII_ATLX_CR_1000T_DEFAULT_CAP_MASK	0x0300
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* 1000BASE-T Status Register */
381*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_LP_HD_CAPS	0x0400	/* LP is 1000T HD capable */
382*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_LP_FD_CAPS	0x0800	/* LP is 1000T FD capable */
383*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_REMOTE_RX_STATUS	0x1000	/* Remote receiver OK */
384*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_LOCAL_RX_STATUS	0x2000	/* Local receiver OK */
385*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_MS_CONFIG_RES		0x4000	/* 1=Local TX is Master
386*4882a593Smuzhiyun 							 * 0=Slave
387*4882a593Smuzhiyun 							 */
388*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_MS_CONFIG_FAULT	0x8000	/* Master/Slave config
389*4882a593Smuzhiyun 							 * fault */
390*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_REMOTE_RX_STATUS_SHIFT	12
391*4882a593Smuzhiyun #define MII_ATLX_SR_1000T_LOCAL_RX_STATUS_SHIFT		13
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /* Extended Status Register */
394*4882a593Smuzhiyun #define MII_ATLX_ESR_1000T_HD_CAPS	0x1000	/* 1000T HD capable */
395*4882a593Smuzhiyun #define MII_ATLX_ESR_1000T_FD_CAPS	0x2000	/* 1000T FD capable */
396*4882a593Smuzhiyun #define MII_ATLX_ESR_1000X_HD_CAPS	0x4000	/* 1000X HD capable */
397*4882a593Smuzhiyun #define MII_ATLX_ESR_1000X_FD_CAPS	0x8000	/* 1000X FD capable */
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* ATLX PHY Specific Control Register */
400*4882a593Smuzhiyun #define MII_ATLX_PSCR_JABBER_DISABLE	0x0001	/* 1=Jabber Func disabled */
401*4882a593Smuzhiyun #define MII_ATLX_PSCR_POLARITY_REVERSAL	0x0002	/* 1=Polarity Reversal enbld */
402*4882a593Smuzhiyun #define MII_ATLX_PSCR_SQE_TEST		0x0004	/* 1=SQE Test enabled */
403*4882a593Smuzhiyun #define MII_ATLX_PSCR_MAC_POWERDOWN	0x0008
404*4882a593Smuzhiyun #define MII_ATLX_PSCR_CLK125_DISABLE	0x0010	/* 1=CLK125 low
405*4882a593Smuzhiyun 						 * 0=CLK125 toggling
406*4882a593Smuzhiyun 						 */
407*4882a593Smuzhiyun #define MII_ATLX_PSCR_MDI_MANUAL_MODE	0x0000	/* MDI Crossover Mode bits 6:5,
408*4882a593Smuzhiyun 						 * Manual MDI configuration
409*4882a593Smuzhiyun 						 */
410*4882a593Smuzhiyun #define MII_ATLX_PSCR_MDIX_MANUAL_MODE	0x0020	/* Manual MDIX configuration */
411*4882a593Smuzhiyun #define MII_ATLX_PSCR_AUTO_X_1000T	0x0040	/* 1000BASE-T: Auto crossover
412*4882a593Smuzhiyun 						 * 100BASE-TX/10BASE-T: MDI
413*4882a593Smuzhiyun 						 * Mode */
414*4882a593Smuzhiyun #define MII_ATLX_PSCR_AUTO_X_MODE	0x0060	/* Auto crossover enabled
415*4882a593Smuzhiyun 						 * all speeds.
416*4882a593Smuzhiyun 						 */
417*4882a593Smuzhiyun #define MII_ATLX_PSCR_10BT_EXT_DIST_ENABLE	0x0080	/* 1=Enable Extended
418*4882a593Smuzhiyun 							 * 10BASE-T distance
419*4882a593Smuzhiyun 							 * (Lower 10BASE-T RX
420*4882a593Smuzhiyun 							 * Threshold)
421*4882a593Smuzhiyun 							 * 0=Normal 10BASE-T RX
422*4882a593Smuzhiyun 							 * Threshold
423*4882a593Smuzhiyun 							 */
424*4882a593Smuzhiyun #define MII_ATLX_PSCR_MII_5BIT_ENABLE	0x0100	/* 1=5-Bit interface in
425*4882a593Smuzhiyun 						 * 100BASE-TX
426*4882a593Smuzhiyun 						 * 0=MII interface in
427*4882a593Smuzhiyun 						 * 100BASE-TX
428*4882a593Smuzhiyun 						 */
429*4882a593Smuzhiyun #define MII_ATLX_PSCR_SCRAMBLER_DISABLE	0x0200	/* 1=Scrambler dsbl */
430*4882a593Smuzhiyun #define MII_ATLX_PSCR_FORCE_LINK_GOOD	0x0400	/* 1=Force link good */
431*4882a593Smuzhiyun #define MII_ATLX_PSCR_ASSERT_CRS_ON_TX	0x0800	/* 1=Assert CRS on Transmit */
432*4882a593Smuzhiyun #define MII_ATLX_PSCR_POLARITY_REVERSAL_SHIFT		1
433*4882a593Smuzhiyun #define MII_ATLX_PSCR_AUTO_X_MODE_SHIFT			5
434*4882a593Smuzhiyun #define MII_ATLX_PSCR_10BT_EXT_DIST_ENABLE_SHIFT	7
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* ATLX PHY Specific Status Register */
437*4882a593Smuzhiyun #define MII_ATLX_PSSR_SPD_DPLX_RESOLVED	0x0800	/* 1=Speed & Duplex resolved */
438*4882a593Smuzhiyun #define MII_ATLX_PSSR_DPLX		0x2000	/* 1=Duplex 0=Half Duplex */
439*4882a593Smuzhiyun #define MII_ATLX_PSSR_SPEED		0xC000	/* Speed, bits 14:15 */
440*4882a593Smuzhiyun #define MII_ATLX_PSSR_10MBS		0x0000	/* 00=10Mbs */
441*4882a593Smuzhiyun #define MII_ATLX_PSSR_100MBS		0x4000	/* 01=100Mbs */
442*4882a593Smuzhiyun #define MII_ATLX_PSSR_1000MBS		0x8000	/* 10=1000Mbs */
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define MII_DBG_ADDR			0x1D
445*4882a593Smuzhiyun #define MII_DBG_DATA			0x1E
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* PCI Command Register Bit Definitions */
448*4882a593Smuzhiyun #define PCI_REG_COMMAND			0x04	/* PCI Command Register */
449*4882a593Smuzhiyun #define CMD_IO_SPACE			0x0001
450*4882a593Smuzhiyun #define CMD_MEMORY_SPACE		0x0002
451*4882a593Smuzhiyun #define CMD_BUS_MASTER			0x0004
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* Wake Up Filter Control */
454*4882a593Smuzhiyun #define ATLX_WUFC_LNKC	0x00000001	/* Link Status Change Wakeup Enable */
455*4882a593Smuzhiyun #define ATLX_WUFC_MAG	0x00000002	/* Magic Packet Wakeup Enable */
456*4882a593Smuzhiyun #define ATLX_WUFC_EX	0x00000004	/* Directed Exact Wakeup Enable */
457*4882a593Smuzhiyun #define ATLX_WUFC_MC	0x00000008	/* Multicast Wakeup Enable */
458*4882a593Smuzhiyun #define ATLX_WUFC_BC	0x00000010	/* Broadcast Wakeup Enable */
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define ADVERTISE_10_HALF		0x0001
461*4882a593Smuzhiyun #define ADVERTISE_10_FULL		0x0002
462*4882a593Smuzhiyun #define ADVERTISE_100_HALF		0x0004
463*4882a593Smuzhiyun #define ADVERTISE_100_FULL		0x0008
464*4882a593Smuzhiyun #define ADVERTISE_1000_HALF		0x0010
465*4882a593Smuzhiyun #define ADVERTISE_1000_FULL		0x0020
466*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_100_ALL	0x000F	/* All 10/100 speeds */
467*4882a593Smuzhiyun #define AUTONEG_ADVERTISE_10_ALL	0x0003	/* 10Mbps Full & Half speeds */
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define PHY_AUTO_NEG_TIME		45	/* 4.5 Seconds */
470*4882a593Smuzhiyun #define PHY_FORCE_TIME			20	/* 2.0 Seconds */
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA */
473*4882a593Smuzhiyun #define EEPROM_SUM			0xBABA
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun struct atlx_spi_flash_dev {
476*4882a593Smuzhiyun 	const char *manu_name;	/* manufacturer id */
477*4882a593Smuzhiyun 	/* op-code */
478*4882a593Smuzhiyun 	u8 cmd_wrsr;
479*4882a593Smuzhiyun 	u8 cmd_read;
480*4882a593Smuzhiyun 	u8 cmd_program;
481*4882a593Smuzhiyun 	u8 cmd_wren;
482*4882a593Smuzhiyun 	u8 cmd_wrdi;
483*4882a593Smuzhiyun 	u8 cmd_rdsr;
484*4882a593Smuzhiyun 	u8 cmd_rdid;
485*4882a593Smuzhiyun 	u8 cmd_sector_erase;
486*4882a593Smuzhiyun 	u8 cmd_chip_erase;
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #endif /* ATLX_H */
490