1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
4*4882a593Smuzhiyun * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Derived from Intel e1000 driver
7*4882a593Smuzhiyun * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/atomic.h>
11*4882a593Smuzhiyun #include <linux/crc32.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/etherdevice.h>
14*4882a593Smuzhiyun #include <linux/ethtool.h>
15*4882a593Smuzhiyun #include <linux/hardirq.h>
16*4882a593Smuzhiyun #include <linux/if_vlan.h>
17*4882a593Smuzhiyun #include <linux/in.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/ip.h>
20*4882a593Smuzhiyun #include <linux/irqflags.h>
21*4882a593Smuzhiyun #include <linux/irqreturn.h>
22*4882a593Smuzhiyun #include <linux/mii.h>
23*4882a593Smuzhiyun #include <linux/net.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/pci_ids.h>
27*4882a593Smuzhiyun #include <linux/pm.h>
28*4882a593Smuzhiyun #include <linux/skbuff.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/spinlock.h>
31*4882a593Smuzhiyun #include <linux/string.h>
32*4882a593Smuzhiyun #include <linux/tcp.h>
33*4882a593Smuzhiyun #include <linux/timer.h>
34*4882a593Smuzhiyun #include <linux/types.h>
35*4882a593Smuzhiyun #include <linux/workqueue.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "atl2.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const char atl2_driver_name[] = "atl2";
40*4882a593Smuzhiyun static const struct ethtool_ops atl2_ethtool_ops;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
43*4882a593Smuzhiyun MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
44*4882a593Smuzhiyun MODULE_LICENSE("GPL");
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * atl2_pci_tbl - PCI Device ID Table
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun static const struct pci_device_id atl2_pci_tbl[] = {
50*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
51*4882a593Smuzhiyun /* required last entry */
52*4882a593Smuzhiyun {0,}
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static void atl2_check_options(struct atl2_adapter *adapter);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /**
59*4882a593Smuzhiyun * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
60*4882a593Smuzhiyun * @adapter: board private structure to initialize
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * atl2_sw_init initializes the Adapter private data structure.
63*4882a593Smuzhiyun * Fields are initialized based on PCI device information and
64*4882a593Smuzhiyun * OS network device settings (MTU size).
65*4882a593Smuzhiyun */
atl2_sw_init(struct atl2_adapter * adapter)66*4882a593Smuzhiyun static int atl2_sw_init(struct atl2_adapter *adapter)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
69*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* PCI config space info */
72*4882a593Smuzhiyun hw->vendor_id = pdev->vendor;
73*4882a593Smuzhiyun hw->device_id = pdev->device;
74*4882a593Smuzhiyun hw->subsystem_vendor_id = pdev->subsystem_vendor;
75*4882a593Smuzhiyun hw->subsystem_id = pdev->subsystem_device;
76*4882a593Smuzhiyun hw->revision_id = pdev->revision;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun adapter->wol = 0;
81*4882a593Smuzhiyun adapter->ict = 50000; /* ~100ms */
82*4882a593Smuzhiyun adapter->link_speed = SPEED_0; /* hardware init */
83*4882a593Smuzhiyun adapter->link_duplex = FULL_DUPLEX;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun hw->phy_configured = false;
86*4882a593Smuzhiyun hw->preamble_len = 7;
87*4882a593Smuzhiyun hw->ipgt = 0x60;
88*4882a593Smuzhiyun hw->min_ifg = 0x50;
89*4882a593Smuzhiyun hw->ipgr1 = 0x40;
90*4882a593Smuzhiyun hw->ipgr2 = 0x60;
91*4882a593Smuzhiyun hw->retry_buf = 2;
92*4882a593Smuzhiyun hw->max_retry = 0xf;
93*4882a593Smuzhiyun hw->lcol = 0x37;
94*4882a593Smuzhiyun hw->jam_ipg = 7;
95*4882a593Smuzhiyun hw->fc_rxd_hi = 0;
96*4882a593Smuzhiyun hw->fc_rxd_lo = 0;
97*4882a593Smuzhiyun hw->max_frame_size = adapter->netdev->mtu;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun spin_lock_init(&adapter->stats_lock);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun set_bit(__ATL2_DOWN, &adapter->flags);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /**
107*4882a593Smuzhiyun * atl2_set_multi - Multicast and Promiscuous mode set
108*4882a593Smuzhiyun * @netdev: network interface device structure
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * The set_multi entry point is called whenever the multicast address
111*4882a593Smuzhiyun * list or the network interface flags are updated. This routine is
112*4882a593Smuzhiyun * responsible for configuring the hardware for proper multicast,
113*4882a593Smuzhiyun * promiscuous mode, and all-multi behavior.
114*4882a593Smuzhiyun */
atl2_set_multi(struct net_device * netdev)115*4882a593Smuzhiyun static void atl2_set_multi(struct net_device *netdev)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
118*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
119*4882a593Smuzhiyun struct netdev_hw_addr *ha;
120*4882a593Smuzhiyun u32 rctl;
121*4882a593Smuzhiyun u32 hash_value;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Check for Promiscuous and All Multicast modes */
124*4882a593Smuzhiyun rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC) {
127*4882a593Smuzhiyun rctl |= MAC_CTRL_PROMIS_EN;
128*4882a593Smuzhiyun } else if (netdev->flags & IFF_ALLMULTI) {
129*4882a593Smuzhiyun rctl |= MAC_CTRL_MC_ALL_EN;
130*4882a593Smuzhiyun rctl &= ~MAC_CTRL_PROMIS_EN;
131*4882a593Smuzhiyun } else
132*4882a593Smuzhiyun rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* clear the old settings from the multicast hash table */
137*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
138*4882a593Smuzhiyun ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* comoute mc addresses' hash value ,and put it into hash table */
141*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, netdev) {
142*4882a593Smuzhiyun hash_value = atl2_hash_mc_addr(hw, ha->addr);
143*4882a593Smuzhiyun atl2_hash_set(hw, hash_value);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
init_ring_ptrs(struct atl2_adapter * adapter)147*4882a593Smuzhiyun static void init_ring_ptrs(struct atl2_adapter *adapter)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun /* Read / Write Ptr Initialize: */
150*4882a593Smuzhiyun adapter->txd_write_ptr = 0;
151*4882a593Smuzhiyun atomic_set(&adapter->txd_read_ptr, 0);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun adapter->rxd_read_ptr = 0;
154*4882a593Smuzhiyun adapter->rxd_write_ptr = 0;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun atomic_set(&adapter->txs_write_ptr, 0);
157*4882a593Smuzhiyun adapter->txs_next_clear = 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun * atl2_configure - Configure Transmit&Receive Unit after Reset
162*4882a593Smuzhiyun * @adapter: board private structure
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * Configure the Tx /Rx unit of the MAC after a reset.
165*4882a593Smuzhiyun */
atl2_configure(struct atl2_adapter * adapter)166*4882a593Smuzhiyun static int atl2_configure(struct atl2_adapter *adapter)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
169*4882a593Smuzhiyun u32 value;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* clear interrupt status */
172*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* set MAC Address */
175*4882a593Smuzhiyun value = (((u32)hw->mac_addr[2]) << 24) |
176*4882a593Smuzhiyun (((u32)hw->mac_addr[3]) << 16) |
177*4882a593Smuzhiyun (((u32)hw->mac_addr[4]) << 8) |
178*4882a593Smuzhiyun (((u32)hw->mac_addr[5]));
179*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
180*4882a593Smuzhiyun value = (((u32)hw->mac_addr[0]) << 8) |
181*4882a593Smuzhiyun (((u32)hw->mac_addr[1]));
182*4882a593Smuzhiyun ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* HI base address */
185*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
186*4882a593Smuzhiyun (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* LO base address */
189*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
190*4882a593Smuzhiyun (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
191*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
192*4882a593Smuzhiyun (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
193*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
194*4882a593Smuzhiyun (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* element count */
197*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
198*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
199*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* config Internal SRAM */
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
204*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* config IPG/IFG */
208*4882a593Smuzhiyun value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
209*4882a593Smuzhiyun MAC_IPG_IFG_IPGT_SHIFT) |
210*4882a593Smuzhiyun (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
211*4882a593Smuzhiyun MAC_IPG_IFG_MIFG_SHIFT) |
212*4882a593Smuzhiyun (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
213*4882a593Smuzhiyun MAC_IPG_IFG_IPGR1_SHIFT)|
214*4882a593Smuzhiyun (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
215*4882a593Smuzhiyun MAC_IPG_IFG_IPGR2_SHIFT);
216*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* config Half-Duplex Control */
219*4882a593Smuzhiyun value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
220*4882a593Smuzhiyun (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
221*4882a593Smuzhiyun MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
222*4882a593Smuzhiyun MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
223*4882a593Smuzhiyun (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
224*4882a593Smuzhiyun (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
225*4882a593Smuzhiyun MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
226*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* set Interrupt Moderator Timer */
229*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
230*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* set Interrupt Clear Timer */
233*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* set MTU */
236*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
237*4882a593Smuzhiyun ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* 1590 */
240*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* flow control */
243*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
244*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Init mailbox */
247*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
248*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* enable DMA read/write */
251*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
252*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun value = ATL2_READ_REG(&adapter->hw, REG_ISR);
255*4882a593Smuzhiyun if ((value & ISR_PHY_LINKDOWN) != 0)
256*4882a593Smuzhiyun value = 1; /* config failed */
257*4882a593Smuzhiyun else
258*4882a593Smuzhiyun value = 0;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* clear all interrupt status */
261*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
262*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
263*4882a593Smuzhiyun return value;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
268*4882a593Smuzhiyun * @adapter: board private structure
269*4882a593Smuzhiyun *
270*4882a593Smuzhiyun * Return 0 on success, negative on failure
271*4882a593Smuzhiyun */
atl2_setup_ring_resources(struct atl2_adapter * adapter)272*4882a593Smuzhiyun static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
275*4882a593Smuzhiyun int size;
276*4882a593Smuzhiyun u8 offset = 0;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* real ring DMA buffer */
279*4882a593Smuzhiyun adapter->ring_size = size =
280*4882a593Smuzhiyun adapter->txd_ring_size * 1 + 7 + /* dword align */
281*4882a593Smuzhiyun adapter->txs_ring_size * 4 + 7 + /* dword align */
282*4882a593Smuzhiyun adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun adapter->ring_vir_addr = dma_alloc_coherent(&pdev->dev, size,
285*4882a593Smuzhiyun &adapter->ring_dma, GFP_KERNEL);
286*4882a593Smuzhiyun if (!adapter->ring_vir_addr)
287*4882a593Smuzhiyun return -ENOMEM;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Init TXD Ring */
290*4882a593Smuzhiyun adapter->txd_dma = adapter->ring_dma ;
291*4882a593Smuzhiyun offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
292*4882a593Smuzhiyun adapter->txd_dma += offset;
293*4882a593Smuzhiyun adapter->txd_ring = adapter->ring_vir_addr + offset;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Init TXS Ring */
296*4882a593Smuzhiyun adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
297*4882a593Smuzhiyun offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
298*4882a593Smuzhiyun adapter->txs_dma += offset;
299*4882a593Smuzhiyun adapter->txs_ring = (struct tx_pkt_status *)
300*4882a593Smuzhiyun (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Init RXD Ring */
303*4882a593Smuzhiyun adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
304*4882a593Smuzhiyun offset = (adapter->rxd_dma & 127) ?
305*4882a593Smuzhiyun (128 - (adapter->rxd_dma & 127)) : 0;
306*4882a593Smuzhiyun if (offset > 7)
307*4882a593Smuzhiyun offset -= 8;
308*4882a593Smuzhiyun else
309*4882a593Smuzhiyun offset += (128 - 8);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun adapter->rxd_dma += offset;
312*4882a593Smuzhiyun adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
313*4882a593Smuzhiyun (adapter->txs_ring_size * 4 + offset));
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * Read / Write Ptr Initialize:
317*4882a593Smuzhiyun * init_ring_ptrs(adapter);
318*4882a593Smuzhiyun */
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /**
323*4882a593Smuzhiyun * atl2_irq_enable - Enable default interrupt generation settings
324*4882a593Smuzhiyun * @adapter: board private structure
325*4882a593Smuzhiyun */
atl2_irq_enable(struct atl2_adapter * adapter)326*4882a593Smuzhiyun static inline void atl2_irq_enable(struct atl2_adapter *adapter)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
329*4882a593Smuzhiyun ATL2_WRITE_FLUSH(&adapter->hw);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /**
333*4882a593Smuzhiyun * atl2_irq_disable - Mask off interrupt generation on the NIC
334*4882a593Smuzhiyun * @adapter: board private structure
335*4882a593Smuzhiyun */
atl2_irq_disable(struct atl2_adapter * adapter)336*4882a593Smuzhiyun static inline void atl2_irq_disable(struct atl2_adapter *adapter)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
339*4882a593Smuzhiyun ATL2_WRITE_FLUSH(&adapter->hw);
340*4882a593Smuzhiyun synchronize_irq(adapter->pdev->irq);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
__atl2_vlan_mode(netdev_features_t features,u32 * ctrl)343*4882a593Smuzhiyun static void __atl2_vlan_mode(netdev_features_t features, u32 *ctrl)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX) {
346*4882a593Smuzhiyun /* enable VLAN tag insert/strip */
347*4882a593Smuzhiyun *ctrl |= MAC_CTRL_RMV_VLAN;
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun /* disable VLAN tag insert/strip */
350*4882a593Smuzhiyun *ctrl &= ~MAC_CTRL_RMV_VLAN;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
atl2_vlan_mode(struct net_device * netdev,netdev_features_t features)354*4882a593Smuzhiyun static void atl2_vlan_mode(struct net_device *netdev,
355*4882a593Smuzhiyun netdev_features_t features)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
358*4882a593Smuzhiyun u32 ctrl;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun atl2_irq_disable(adapter);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
363*4882a593Smuzhiyun __atl2_vlan_mode(features, &ctrl);
364*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun atl2_irq_enable(adapter);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
atl2_restore_vlan(struct atl2_adapter * adapter)369*4882a593Smuzhiyun static void atl2_restore_vlan(struct atl2_adapter *adapter)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
atl2_fix_features(struct net_device * netdev,netdev_features_t features)374*4882a593Smuzhiyun static netdev_features_t atl2_fix_features(struct net_device *netdev,
375*4882a593Smuzhiyun netdev_features_t features)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * Since there is no support for separate rx/tx vlan accel
379*4882a593Smuzhiyun * enable/disable make sure tx flag is always in same state as rx.
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
382*4882a593Smuzhiyun features |= NETIF_F_HW_VLAN_CTAG_TX;
383*4882a593Smuzhiyun else
384*4882a593Smuzhiyun features &= ~NETIF_F_HW_VLAN_CTAG_TX;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return features;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
atl2_set_features(struct net_device * netdev,netdev_features_t features)389*4882a593Smuzhiyun static int atl2_set_features(struct net_device *netdev,
390*4882a593Smuzhiyun netdev_features_t features)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun netdev_features_t changed = netdev->features ^ features;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (changed & NETIF_F_HW_VLAN_CTAG_RX)
395*4882a593Smuzhiyun atl2_vlan_mode(netdev, features);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
atl2_intr_rx(struct atl2_adapter * adapter)400*4882a593Smuzhiyun static void atl2_intr_rx(struct atl2_adapter *adapter)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
403*4882a593Smuzhiyun struct rx_desc *rxd;
404*4882a593Smuzhiyun struct sk_buff *skb;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun do {
407*4882a593Smuzhiyun rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
408*4882a593Smuzhiyun if (!rxd->status.update)
409*4882a593Smuzhiyun break; /* end of tx */
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* clear this flag at once */
412*4882a593Smuzhiyun rxd->status.update = 0;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (rxd->status.ok && rxd->status.pkt_size >= 60) {
415*4882a593Smuzhiyun int rx_size = (int)(rxd->status.pkt_size - 4);
416*4882a593Smuzhiyun /* alloc new buffer */
417*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(netdev, rx_size);
418*4882a593Smuzhiyun if (NULL == skb) {
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun * Check that some rx space is free. If not,
421*4882a593Smuzhiyun * free one and mark stats->rx_dropped++.
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun netdev->stats.rx_dropped++;
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun memcpy(skb->data, rxd->packet, rx_size);
427*4882a593Smuzhiyun skb_put(skb, rx_size);
428*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, netdev);
429*4882a593Smuzhiyun if (rxd->status.vlan) {
430*4882a593Smuzhiyun u16 vlan_tag = (rxd->status.vtag>>4) |
431*4882a593Smuzhiyun ((rxd->status.vtag&7) << 13) |
432*4882a593Smuzhiyun ((rxd->status.vtag&8) << 9);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun netif_rx(skb);
437*4882a593Smuzhiyun netdev->stats.rx_bytes += rx_size;
438*4882a593Smuzhiyun netdev->stats.rx_packets++;
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun netdev->stats.rx_errors++;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (rxd->status.ok && rxd->status.pkt_size <= 60)
443*4882a593Smuzhiyun netdev->stats.rx_length_errors++;
444*4882a593Smuzhiyun if (rxd->status.mcast)
445*4882a593Smuzhiyun netdev->stats.multicast++;
446*4882a593Smuzhiyun if (rxd->status.crc)
447*4882a593Smuzhiyun netdev->stats.rx_crc_errors++;
448*4882a593Smuzhiyun if (rxd->status.align)
449*4882a593Smuzhiyun netdev->stats.rx_frame_errors++;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* advance write ptr */
453*4882a593Smuzhiyun if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
454*4882a593Smuzhiyun adapter->rxd_write_ptr = 0;
455*4882a593Smuzhiyun } while (1);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* update mailbox? */
458*4882a593Smuzhiyun adapter->rxd_read_ptr = adapter->rxd_write_ptr;
459*4882a593Smuzhiyun ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
atl2_intr_tx(struct atl2_adapter * adapter)462*4882a593Smuzhiyun static void atl2_intr_tx(struct atl2_adapter *adapter)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
465*4882a593Smuzhiyun u32 txd_read_ptr;
466*4882a593Smuzhiyun u32 txs_write_ptr;
467*4882a593Smuzhiyun struct tx_pkt_status *txs;
468*4882a593Smuzhiyun struct tx_pkt_header *txph;
469*4882a593Smuzhiyun int free_hole = 0;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun do {
472*4882a593Smuzhiyun txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
473*4882a593Smuzhiyun txs = adapter->txs_ring + txs_write_ptr;
474*4882a593Smuzhiyun if (!txs->update)
475*4882a593Smuzhiyun break; /* tx stop here */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun free_hole = 1;
478*4882a593Smuzhiyun txs->update = 0;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (++txs_write_ptr == adapter->txs_ring_size)
481*4882a593Smuzhiyun txs_write_ptr = 0;
482*4882a593Smuzhiyun atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
485*4882a593Smuzhiyun txph = (struct tx_pkt_header *)
486*4882a593Smuzhiyun (((u8 *)adapter->txd_ring) + txd_read_ptr);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (txph->pkt_size != txs->pkt_size) {
489*4882a593Smuzhiyun struct tx_pkt_status *old_txs = txs;
490*4882a593Smuzhiyun printk(KERN_WARNING
491*4882a593Smuzhiyun "%s: txs packet size not consistent with txd"
492*4882a593Smuzhiyun " txd_:0x%08x, txs_:0x%08x!\n",
493*4882a593Smuzhiyun adapter->netdev->name,
494*4882a593Smuzhiyun *(u32 *)txph, *(u32 *)txs);
495*4882a593Smuzhiyun printk(KERN_WARNING
496*4882a593Smuzhiyun "txd read ptr: 0x%x\n",
497*4882a593Smuzhiyun txd_read_ptr);
498*4882a593Smuzhiyun txs = adapter->txs_ring + txs_write_ptr;
499*4882a593Smuzhiyun printk(KERN_WARNING
500*4882a593Smuzhiyun "txs-behind:0x%08x\n",
501*4882a593Smuzhiyun *(u32 *)txs);
502*4882a593Smuzhiyun if (txs_write_ptr < 2) {
503*4882a593Smuzhiyun txs = adapter->txs_ring +
504*4882a593Smuzhiyun (adapter->txs_ring_size +
505*4882a593Smuzhiyun txs_write_ptr - 2);
506*4882a593Smuzhiyun } else {
507*4882a593Smuzhiyun txs = adapter->txs_ring + (txs_write_ptr - 2);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun printk(KERN_WARNING
510*4882a593Smuzhiyun "txs-before:0x%08x\n",
511*4882a593Smuzhiyun *(u32 *)txs);
512*4882a593Smuzhiyun txs = old_txs;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* 4for TPH */
516*4882a593Smuzhiyun txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
517*4882a593Smuzhiyun if (txd_read_ptr >= adapter->txd_ring_size)
518*4882a593Smuzhiyun txd_read_ptr -= adapter->txd_ring_size;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* tx statistics: */
523*4882a593Smuzhiyun if (txs->ok) {
524*4882a593Smuzhiyun netdev->stats.tx_bytes += txs->pkt_size;
525*4882a593Smuzhiyun netdev->stats.tx_packets++;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun else
528*4882a593Smuzhiyun netdev->stats.tx_errors++;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (txs->defer)
531*4882a593Smuzhiyun netdev->stats.collisions++;
532*4882a593Smuzhiyun if (txs->abort_col)
533*4882a593Smuzhiyun netdev->stats.tx_aborted_errors++;
534*4882a593Smuzhiyun if (txs->late_col)
535*4882a593Smuzhiyun netdev->stats.tx_window_errors++;
536*4882a593Smuzhiyun if (txs->underrun)
537*4882a593Smuzhiyun netdev->stats.tx_fifo_errors++;
538*4882a593Smuzhiyun } while (1);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (free_hole) {
541*4882a593Smuzhiyun if (netif_queue_stopped(adapter->netdev) &&
542*4882a593Smuzhiyun netif_carrier_ok(adapter->netdev))
543*4882a593Smuzhiyun netif_wake_queue(adapter->netdev);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
atl2_check_for_link(struct atl2_adapter * adapter)547*4882a593Smuzhiyun static void atl2_check_for_link(struct atl2_adapter *adapter)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
550*4882a593Smuzhiyun u16 phy_data = 0;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
553*4882a593Smuzhiyun atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
554*4882a593Smuzhiyun atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
555*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* notify upper layer link down ASAP */
558*4882a593Smuzhiyun if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
559*4882a593Smuzhiyun if (netif_carrier_ok(netdev)) { /* old link state: Up */
560*4882a593Smuzhiyun printk(KERN_INFO "%s: %s NIC Link is Down\n",
561*4882a593Smuzhiyun atl2_driver_name, netdev->name);
562*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
563*4882a593Smuzhiyun netif_carrier_off(netdev);
564*4882a593Smuzhiyun netif_stop_queue(netdev);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun schedule_work(&adapter->link_chg_task);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
atl2_clear_phy_int(struct atl2_adapter * adapter)570*4882a593Smuzhiyun static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun u16 phy_data;
573*4882a593Smuzhiyun spin_lock(&adapter->stats_lock);
574*4882a593Smuzhiyun atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
575*4882a593Smuzhiyun spin_unlock(&adapter->stats_lock);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /**
579*4882a593Smuzhiyun * atl2_intr - Interrupt Handler
580*4882a593Smuzhiyun * @irq: interrupt number
581*4882a593Smuzhiyun * @data: pointer to a network interface device structure
582*4882a593Smuzhiyun */
atl2_intr(int irq,void * data)583*4882a593Smuzhiyun static irqreturn_t atl2_intr(int irq, void *data)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(data);
586*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
587*4882a593Smuzhiyun u32 status;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun status = ATL2_READ_REG(hw, REG_ISR);
590*4882a593Smuzhiyun if (0 == status)
591*4882a593Smuzhiyun return IRQ_NONE;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* link event */
594*4882a593Smuzhiyun if (status & ISR_PHY)
595*4882a593Smuzhiyun atl2_clear_phy_int(adapter);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
598*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* check if PCIE PHY Link down */
601*4882a593Smuzhiyun if (status & ISR_PHY_LINKDOWN) {
602*4882a593Smuzhiyun if (netif_running(adapter->netdev)) { /* reset MAC */
603*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_ISR, 0);
604*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_IMR, 0);
605*4882a593Smuzhiyun ATL2_WRITE_FLUSH(hw);
606*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
607*4882a593Smuzhiyun return IRQ_HANDLED;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* check if DMA read/write error? */
612*4882a593Smuzhiyun if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
613*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_ISR, 0);
614*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_IMR, 0);
615*4882a593Smuzhiyun ATL2_WRITE_FLUSH(hw);
616*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
617*4882a593Smuzhiyun return IRQ_HANDLED;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* link event */
621*4882a593Smuzhiyun if (status & (ISR_PHY | ISR_MANUAL)) {
622*4882a593Smuzhiyun adapter->netdev->stats.tx_carrier_errors++;
623*4882a593Smuzhiyun atl2_check_for_link(adapter);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* transmit event */
627*4882a593Smuzhiyun if (status & ISR_TX_EVENT)
628*4882a593Smuzhiyun atl2_intr_tx(adapter);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* rx exception */
631*4882a593Smuzhiyun if (status & ISR_RX_EVENT)
632*4882a593Smuzhiyun atl2_intr_rx(adapter);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* re-enable Interrupt */
635*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
636*4882a593Smuzhiyun return IRQ_HANDLED;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
atl2_request_irq(struct atl2_adapter * adapter)639*4882a593Smuzhiyun static int atl2_request_irq(struct atl2_adapter *adapter)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
642*4882a593Smuzhiyun int flags, err = 0;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun flags = IRQF_SHARED;
645*4882a593Smuzhiyun adapter->have_msi = true;
646*4882a593Smuzhiyun err = pci_enable_msi(adapter->pdev);
647*4882a593Smuzhiyun if (err)
648*4882a593Smuzhiyun adapter->have_msi = false;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (adapter->have_msi)
651*4882a593Smuzhiyun flags &= ~IRQF_SHARED;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
654*4882a593Smuzhiyun netdev);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /**
658*4882a593Smuzhiyun * atl2_free_ring_resources - Free Tx / RX descriptor Resources
659*4882a593Smuzhiyun * @adapter: board private structure
660*4882a593Smuzhiyun *
661*4882a593Smuzhiyun * Free all transmit software resources
662*4882a593Smuzhiyun */
atl2_free_ring_resources(struct atl2_adapter * adapter)663*4882a593Smuzhiyun static void atl2_free_ring_resources(struct atl2_adapter *adapter)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
666*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, adapter->ring_size,
667*4882a593Smuzhiyun adapter->ring_vir_addr, adapter->ring_dma);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /**
671*4882a593Smuzhiyun * atl2_open - Called when a network interface is made active
672*4882a593Smuzhiyun * @netdev: network interface device structure
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * Returns 0 on success, negative value on failure
675*4882a593Smuzhiyun *
676*4882a593Smuzhiyun * The open entry point is called when a network interface is made
677*4882a593Smuzhiyun * active by the system (IFF_UP). At this point all resources needed
678*4882a593Smuzhiyun * for transmit and receive operations are allocated, the interrupt
679*4882a593Smuzhiyun * handler is registered with the OS, the watchdog timer is started,
680*4882a593Smuzhiyun * and the stack is notified that the interface is ready.
681*4882a593Smuzhiyun */
atl2_open(struct net_device * netdev)682*4882a593Smuzhiyun static int atl2_open(struct net_device *netdev)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
685*4882a593Smuzhiyun int err;
686*4882a593Smuzhiyun u32 val;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* disallow open during test */
689*4882a593Smuzhiyun if (test_bit(__ATL2_TESTING, &adapter->flags))
690*4882a593Smuzhiyun return -EBUSY;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* allocate transmit descriptors */
693*4882a593Smuzhiyun err = atl2_setup_ring_resources(adapter);
694*4882a593Smuzhiyun if (err)
695*4882a593Smuzhiyun return err;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun err = atl2_init_hw(&adapter->hw);
698*4882a593Smuzhiyun if (err) {
699*4882a593Smuzhiyun err = -EIO;
700*4882a593Smuzhiyun goto err_init_hw;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* hardware has been reset, we need to reload some things */
704*4882a593Smuzhiyun atl2_set_multi(netdev);
705*4882a593Smuzhiyun init_ring_ptrs(adapter);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun atl2_restore_vlan(adapter);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (atl2_configure(adapter)) {
710*4882a593Smuzhiyun err = -EIO;
711*4882a593Smuzhiyun goto err_config;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun err = atl2_request_irq(adapter);
715*4882a593Smuzhiyun if (err)
716*4882a593Smuzhiyun goto err_req_irq;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun clear_bit(__ATL2_DOWN, &adapter->flags);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
723*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
724*4882a593Smuzhiyun val | MASTER_CTRL_MANUAL_INT);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun atl2_irq_enable(adapter);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun err_init_hw:
731*4882a593Smuzhiyun err_req_irq:
732*4882a593Smuzhiyun err_config:
733*4882a593Smuzhiyun atl2_free_ring_resources(adapter);
734*4882a593Smuzhiyun atl2_reset_hw(&adapter->hw);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return err;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
atl2_down(struct atl2_adapter * adapter)739*4882a593Smuzhiyun static void atl2_down(struct atl2_adapter *adapter)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* signal that we're down so the interrupt handler does not
744*4882a593Smuzhiyun * reschedule our watchdog timer */
745*4882a593Smuzhiyun set_bit(__ATL2_DOWN, &adapter->flags);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun netif_tx_disable(netdev);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* reset MAC to disable all RX/TX */
750*4882a593Smuzhiyun atl2_reset_hw(&adapter->hw);
751*4882a593Smuzhiyun msleep(1);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun atl2_irq_disable(adapter);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun del_timer_sync(&adapter->watchdog_timer);
756*4882a593Smuzhiyun del_timer_sync(&adapter->phy_config_timer);
757*4882a593Smuzhiyun clear_bit(0, &adapter->cfg_phy);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun netif_carrier_off(netdev);
760*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
761*4882a593Smuzhiyun adapter->link_duplex = -1;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
atl2_free_irq(struct atl2_adapter * adapter)764*4882a593Smuzhiyun static void atl2_free_irq(struct atl2_adapter *adapter)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun free_irq(adapter->pdev->irq, netdev);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
771*4882a593Smuzhiyun if (adapter->have_msi)
772*4882a593Smuzhiyun pci_disable_msi(adapter->pdev);
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /**
777*4882a593Smuzhiyun * atl2_close - Disables a network interface
778*4882a593Smuzhiyun * @netdev: network interface device structure
779*4882a593Smuzhiyun *
780*4882a593Smuzhiyun * Returns 0, this is not allowed to fail
781*4882a593Smuzhiyun *
782*4882a593Smuzhiyun * The close entry point is called when an interface is de-activated
783*4882a593Smuzhiyun * by the OS. The hardware is still under the drivers control, but
784*4882a593Smuzhiyun * needs to be disabled. A global MAC reset is issued to stop the
785*4882a593Smuzhiyun * hardware, and all transmit and receive resources are freed.
786*4882a593Smuzhiyun */
atl2_close(struct net_device * netdev)787*4882a593Smuzhiyun static int atl2_close(struct net_device *netdev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun atl2_down(adapter);
794*4882a593Smuzhiyun atl2_free_irq(adapter);
795*4882a593Smuzhiyun atl2_free_ring_resources(adapter);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
TxsFreeUnit(struct atl2_adapter * adapter)800*4882a593Smuzhiyun static inline int TxsFreeUnit(struct atl2_adapter *adapter)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return (adapter->txs_next_clear >= txs_write_ptr) ?
805*4882a593Smuzhiyun (int) (adapter->txs_ring_size - adapter->txs_next_clear +
806*4882a593Smuzhiyun txs_write_ptr - 1) :
807*4882a593Smuzhiyun (int) (txs_write_ptr - adapter->txs_next_clear - 1);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
TxdFreeBytes(struct atl2_adapter * adapter)810*4882a593Smuzhiyun static inline int TxdFreeBytes(struct atl2_adapter *adapter)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun return (adapter->txd_write_ptr >= txd_read_ptr) ?
815*4882a593Smuzhiyun (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
816*4882a593Smuzhiyun txd_read_ptr - 1) :
817*4882a593Smuzhiyun (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
atl2_xmit_frame(struct sk_buff * skb,struct net_device * netdev)820*4882a593Smuzhiyun static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
821*4882a593Smuzhiyun struct net_device *netdev)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
824*4882a593Smuzhiyun struct tx_pkt_header *txph;
825*4882a593Smuzhiyun u32 offset, copy_len;
826*4882a593Smuzhiyun int txs_unused;
827*4882a593Smuzhiyun int txbuf_unused;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (test_bit(__ATL2_DOWN, &adapter->flags)) {
830*4882a593Smuzhiyun dev_kfree_skb_any(skb);
831*4882a593Smuzhiyun return NETDEV_TX_OK;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (unlikely(skb->len <= 0)) {
835*4882a593Smuzhiyun dev_kfree_skb_any(skb);
836*4882a593Smuzhiyun return NETDEV_TX_OK;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun txs_unused = TxsFreeUnit(adapter);
840*4882a593Smuzhiyun txbuf_unused = TxdFreeBytes(adapter);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
843*4882a593Smuzhiyun txs_unused < 1) {
844*4882a593Smuzhiyun /* not enough resources */
845*4882a593Smuzhiyun netif_stop_queue(netdev);
846*4882a593Smuzhiyun return NETDEV_TX_BUSY;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun offset = adapter->txd_write_ptr;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun *(u32 *)txph = 0;
854*4882a593Smuzhiyun txph->pkt_size = skb->len;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun offset += 4;
857*4882a593Smuzhiyun if (offset >= adapter->txd_ring_size)
858*4882a593Smuzhiyun offset -= adapter->txd_ring_size;
859*4882a593Smuzhiyun copy_len = adapter->txd_ring_size - offset;
860*4882a593Smuzhiyun if (copy_len >= skb->len) {
861*4882a593Smuzhiyun memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
862*4882a593Smuzhiyun offset += ((u32)(skb->len + 3) & ~3);
863*4882a593Smuzhiyun } else {
864*4882a593Smuzhiyun memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
865*4882a593Smuzhiyun memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
866*4882a593Smuzhiyun skb->len-copy_len);
867*4882a593Smuzhiyun offset = ((u32)(skb->len-copy_len + 3) & ~3);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun #ifdef NETIF_F_HW_VLAN_CTAG_TX
870*4882a593Smuzhiyun if (skb_vlan_tag_present(skb)) {
871*4882a593Smuzhiyun u16 vlan_tag = skb_vlan_tag_get(skb);
872*4882a593Smuzhiyun vlan_tag = (vlan_tag << 4) |
873*4882a593Smuzhiyun (vlan_tag >> 13) |
874*4882a593Smuzhiyun ((vlan_tag >> 9) & 0x8);
875*4882a593Smuzhiyun txph->ins_vlan = 1;
876*4882a593Smuzhiyun txph->vlan = vlan_tag;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun #endif
879*4882a593Smuzhiyun if (offset >= adapter->txd_ring_size)
880*4882a593Smuzhiyun offset -= adapter->txd_ring_size;
881*4882a593Smuzhiyun adapter->txd_write_ptr = offset;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* clear txs before send */
884*4882a593Smuzhiyun adapter->txs_ring[adapter->txs_next_clear].update = 0;
885*4882a593Smuzhiyun if (++adapter->txs_next_clear == adapter->txs_ring_size)
886*4882a593Smuzhiyun adapter->txs_next_clear = 0;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
889*4882a593Smuzhiyun (adapter->txd_write_ptr >> 2));
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun dev_consume_skb_any(skb);
892*4882a593Smuzhiyun return NETDEV_TX_OK;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /**
896*4882a593Smuzhiyun * atl2_change_mtu - Change the Maximum Transfer Unit
897*4882a593Smuzhiyun * @netdev: network interface device structure
898*4882a593Smuzhiyun * @new_mtu: new value for maximum frame size
899*4882a593Smuzhiyun *
900*4882a593Smuzhiyun * Returns 0 on success, negative on failure
901*4882a593Smuzhiyun */
atl2_change_mtu(struct net_device * netdev,int new_mtu)902*4882a593Smuzhiyun static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
905*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* set MTU */
908*4882a593Smuzhiyun netdev->mtu = new_mtu;
909*4882a593Smuzhiyun hw->max_frame_size = new_mtu;
910*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ETH_HLEN +
911*4882a593Smuzhiyun VLAN_HLEN + ETH_FCS_LEN);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /**
917*4882a593Smuzhiyun * atl2_set_mac - Change the Ethernet Address of the NIC
918*4882a593Smuzhiyun * @netdev: network interface device structure
919*4882a593Smuzhiyun * @p: pointer to an address structure
920*4882a593Smuzhiyun *
921*4882a593Smuzhiyun * Returns 0 on success, negative on failure
922*4882a593Smuzhiyun */
atl2_set_mac(struct net_device * netdev,void * p)923*4882a593Smuzhiyun static int atl2_set_mac(struct net_device *netdev, void *p)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
926*4882a593Smuzhiyun struct sockaddr *addr = p;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
929*4882a593Smuzhiyun return -EADDRNOTAVAIL;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (netif_running(netdev))
932*4882a593Smuzhiyun return -EBUSY;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
935*4882a593Smuzhiyun memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun atl2_set_mac_addr(&adapter->hw);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
atl2_mii_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)942*4882a593Smuzhiyun static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
945*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(ifr);
946*4882a593Smuzhiyun unsigned long flags;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun switch (cmd) {
949*4882a593Smuzhiyun case SIOCGMIIPHY:
950*4882a593Smuzhiyun data->phy_id = 0;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun case SIOCGMIIREG:
953*4882a593Smuzhiyun spin_lock_irqsave(&adapter->stats_lock, flags);
954*4882a593Smuzhiyun if (atl2_read_phy_reg(&adapter->hw,
955*4882a593Smuzhiyun data->reg_num & 0x1F, &data->val_out)) {
956*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
957*4882a593Smuzhiyun return -EIO;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
960*4882a593Smuzhiyun break;
961*4882a593Smuzhiyun case SIOCSMIIREG:
962*4882a593Smuzhiyun if (data->reg_num & ~(0x1F))
963*4882a593Smuzhiyun return -EFAULT;
964*4882a593Smuzhiyun spin_lock_irqsave(&adapter->stats_lock, flags);
965*4882a593Smuzhiyun if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
966*4882a593Smuzhiyun data->val_in)) {
967*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
968*4882a593Smuzhiyun return -EIO;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun default:
973*4882a593Smuzhiyun return -EOPNOTSUPP;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun return 0;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
atl2_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)978*4882a593Smuzhiyun static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun switch (cmd) {
981*4882a593Smuzhiyun case SIOCGMIIPHY:
982*4882a593Smuzhiyun case SIOCGMIIREG:
983*4882a593Smuzhiyun case SIOCSMIIREG:
984*4882a593Smuzhiyun return atl2_mii_ioctl(netdev, ifr, cmd);
985*4882a593Smuzhiyun #ifdef ETHTOOL_OPS_COMPAT
986*4882a593Smuzhiyun case SIOCETHTOOL:
987*4882a593Smuzhiyun return ethtool_ioctl(ifr);
988*4882a593Smuzhiyun #endif
989*4882a593Smuzhiyun default:
990*4882a593Smuzhiyun return -EOPNOTSUPP;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /**
995*4882a593Smuzhiyun * atl2_tx_timeout - Respond to a Tx Hang
996*4882a593Smuzhiyun * @netdev: network interface device structure
997*4882a593Smuzhiyun * @txqueue: index of the hanging transmit queue
998*4882a593Smuzhiyun */
atl2_tx_timeout(struct net_device * netdev,unsigned int txqueue)999*4882a593Smuzhiyun static void atl2_tx_timeout(struct net_device *netdev, unsigned int txqueue)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Do the reset outside of interrupt context */
1004*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /**
1008*4882a593Smuzhiyun * atl2_watchdog - Timer Call-back
1009*4882a593Smuzhiyun * @t: timer list containing a pointer to netdev cast into an unsigned long
1010*4882a593Smuzhiyun */
atl2_watchdog(struct timer_list * t)1011*4882a593Smuzhiyun static void atl2_watchdog(struct timer_list *t)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun struct atl2_adapter *adapter = from_timer(adapter, t, watchdog_timer);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1016*4882a593Smuzhiyun u32 drop_rxd, drop_rxs;
1017*4882a593Smuzhiyun unsigned long flags;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun spin_lock_irqsave(&adapter->stats_lock, flags);
1020*4882a593Smuzhiyun drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
1021*4882a593Smuzhiyun drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
1022*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Reset the timer */
1027*4882a593Smuzhiyun mod_timer(&adapter->watchdog_timer,
1028*4882a593Smuzhiyun round_jiffies(jiffies + 4 * HZ));
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /**
1033*4882a593Smuzhiyun * atl2_phy_config - Timer Call-back
1034*4882a593Smuzhiyun * @t: timer list containing a pointer to netdev cast into an unsigned long
1035*4882a593Smuzhiyun */
atl2_phy_config(struct timer_list * t)1036*4882a593Smuzhiyun static void atl2_phy_config(struct timer_list *t)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun struct atl2_adapter *adapter = from_timer(adapter, t,
1039*4882a593Smuzhiyun phy_config_timer);
1040*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1041*4882a593Smuzhiyun unsigned long flags;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun spin_lock_irqsave(&adapter->stats_lock, flags);
1044*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
1045*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
1046*4882a593Smuzhiyun MII_CR_RESTART_AUTO_NEG);
1047*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
1048*4882a593Smuzhiyun clear_bit(0, &adapter->cfg_phy);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
atl2_up(struct atl2_adapter * adapter)1051*4882a593Smuzhiyun static int atl2_up(struct atl2_adapter *adapter)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1054*4882a593Smuzhiyun int err = 0;
1055*4882a593Smuzhiyun u32 val;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* hardware has been reset, we need to reload some things */
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun err = atl2_init_hw(&adapter->hw);
1060*4882a593Smuzhiyun if (err) {
1061*4882a593Smuzhiyun err = -EIO;
1062*4882a593Smuzhiyun return err;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun atl2_set_multi(netdev);
1066*4882a593Smuzhiyun init_ring_ptrs(adapter);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun atl2_restore_vlan(adapter);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (atl2_configure(adapter)) {
1071*4882a593Smuzhiyun err = -EIO;
1072*4882a593Smuzhiyun goto err_up;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun clear_bit(__ATL2_DOWN, &adapter->flags);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
1078*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
1079*4882a593Smuzhiyun MASTER_CTRL_MANUAL_INT);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun atl2_irq_enable(adapter);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun err_up:
1084*4882a593Smuzhiyun return err;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
atl2_reinit_locked(struct atl2_adapter * adapter)1087*4882a593Smuzhiyun static void atl2_reinit_locked(struct atl2_adapter *adapter)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1090*4882a593Smuzhiyun msleep(1);
1091*4882a593Smuzhiyun atl2_down(adapter);
1092*4882a593Smuzhiyun atl2_up(adapter);
1093*4882a593Smuzhiyun clear_bit(__ATL2_RESETTING, &adapter->flags);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
atl2_reset_task(struct work_struct * work)1096*4882a593Smuzhiyun static void atl2_reset_task(struct work_struct *work)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct atl2_adapter *adapter;
1099*4882a593Smuzhiyun adapter = container_of(work, struct atl2_adapter, reset_task);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun atl2_reinit_locked(adapter);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
atl2_setup_mac_ctrl(struct atl2_adapter * adapter)1104*4882a593Smuzhiyun static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun u32 value;
1107*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1108*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* Config MAC CTRL Register */
1111*4882a593Smuzhiyun value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* duplex */
1114*4882a593Smuzhiyun if (FULL_DUPLEX == adapter->link_duplex)
1115*4882a593Smuzhiyun value |= MAC_CTRL_DUPLX;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* flow control */
1118*4882a593Smuzhiyun value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* PAD & CRC */
1121*4882a593Smuzhiyun value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* preamble length */
1124*4882a593Smuzhiyun value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
1125*4882a593Smuzhiyun MAC_CTRL_PRMLEN_SHIFT);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* vlan */
1128*4882a593Smuzhiyun __atl2_vlan_mode(netdev->features, &value);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* filter mode */
1131*4882a593Smuzhiyun value |= MAC_CTRL_BC_EN;
1132*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC)
1133*4882a593Smuzhiyun value |= MAC_CTRL_PROMIS_EN;
1134*4882a593Smuzhiyun else if (netdev->flags & IFF_ALLMULTI)
1135*4882a593Smuzhiyun value |= MAC_CTRL_MC_ALL_EN;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* half retry buffer */
1138*4882a593Smuzhiyun value |= (((u32)(adapter->hw.retry_buf &
1139*4882a593Smuzhiyun MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
atl2_check_link(struct atl2_adapter * adapter)1144*4882a593Smuzhiyun static int atl2_check_link(struct atl2_adapter *adapter)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1147*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1148*4882a593Smuzhiyun int ret_val;
1149*4882a593Smuzhiyun u16 speed, duplex, phy_data;
1150*4882a593Smuzhiyun int reconfig = 0;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* MII_BMSR must read twise */
1153*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1154*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1155*4882a593Smuzhiyun if (!(phy_data&BMSR_LSTATUS)) { /* link down */
1156*4882a593Smuzhiyun if (netif_carrier_ok(netdev)) { /* old link state: Up */
1157*4882a593Smuzhiyun u32 value;
1158*4882a593Smuzhiyun /* disable rx */
1159*4882a593Smuzhiyun value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1160*4882a593Smuzhiyun value &= ~MAC_CTRL_RX_EN;
1161*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1162*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
1163*4882a593Smuzhiyun netif_carrier_off(netdev);
1164*4882a593Smuzhiyun netif_stop_queue(netdev);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun return 0;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Link Up */
1170*4882a593Smuzhiyun ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1171*4882a593Smuzhiyun if (ret_val)
1172*4882a593Smuzhiyun return ret_val;
1173*4882a593Smuzhiyun switch (hw->MediaType) {
1174*4882a593Smuzhiyun case MEDIA_TYPE_100M_FULL:
1175*4882a593Smuzhiyun if (speed != SPEED_100 || duplex != FULL_DUPLEX)
1176*4882a593Smuzhiyun reconfig = 1;
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun case MEDIA_TYPE_100M_HALF:
1179*4882a593Smuzhiyun if (speed != SPEED_100 || duplex != HALF_DUPLEX)
1180*4882a593Smuzhiyun reconfig = 1;
1181*4882a593Smuzhiyun break;
1182*4882a593Smuzhiyun case MEDIA_TYPE_10M_FULL:
1183*4882a593Smuzhiyun if (speed != SPEED_10 || duplex != FULL_DUPLEX)
1184*4882a593Smuzhiyun reconfig = 1;
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun case MEDIA_TYPE_10M_HALF:
1187*4882a593Smuzhiyun if (speed != SPEED_10 || duplex != HALF_DUPLEX)
1188*4882a593Smuzhiyun reconfig = 1;
1189*4882a593Smuzhiyun break;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun /* link result is our setting */
1192*4882a593Smuzhiyun if (reconfig == 0) {
1193*4882a593Smuzhiyun if (adapter->link_speed != speed ||
1194*4882a593Smuzhiyun adapter->link_duplex != duplex) {
1195*4882a593Smuzhiyun adapter->link_speed = speed;
1196*4882a593Smuzhiyun adapter->link_duplex = duplex;
1197*4882a593Smuzhiyun atl2_setup_mac_ctrl(adapter);
1198*4882a593Smuzhiyun printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
1199*4882a593Smuzhiyun atl2_driver_name, netdev->name,
1200*4882a593Smuzhiyun adapter->link_speed,
1201*4882a593Smuzhiyun adapter->link_duplex == FULL_DUPLEX ?
1202*4882a593Smuzhiyun "Full Duplex" : "Half Duplex");
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
1206*4882a593Smuzhiyun netif_carrier_on(netdev);
1207*4882a593Smuzhiyun netif_wake_queue(netdev);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun return 0;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* change original link status */
1213*4882a593Smuzhiyun if (netif_carrier_ok(netdev)) {
1214*4882a593Smuzhiyun u32 value;
1215*4882a593Smuzhiyun /* disable rx */
1216*4882a593Smuzhiyun value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1217*4882a593Smuzhiyun value &= ~MAC_CTRL_RX_EN;
1218*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
1221*4882a593Smuzhiyun netif_carrier_off(netdev);
1222*4882a593Smuzhiyun netif_stop_queue(netdev);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* auto-neg, insert timer to re-config phy
1226*4882a593Smuzhiyun * (if interval smaller than 5 seconds, something strange) */
1227*4882a593Smuzhiyun if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1228*4882a593Smuzhiyun if (!test_and_set_bit(0, &adapter->cfg_phy))
1229*4882a593Smuzhiyun mod_timer(&adapter->phy_config_timer,
1230*4882a593Smuzhiyun round_jiffies(jiffies + 5 * HZ));
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return 0;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /**
1237*4882a593Smuzhiyun * atl2_link_chg_task - deal with link change event Out of interrupt context
1238*4882a593Smuzhiyun * @work: pointer to work struct with private info
1239*4882a593Smuzhiyun */
atl2_link_chg_task(struct work_struct * work)1240*4882a593Smuzhiyun static void atl2_link_chg_task(struct work_struct *work)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct atl2_adapter *adapter;
1243*4882a593Smuzhiyun unsigned long flags;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun adapter = container_of(work, struct atl2_adapter, link_chg_task);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun spin_lock_irqsave(&adapter->stats_lock, flags);
1248*4882a593Smuzhiyun atl2_check_link(adapter);
1249*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->stats_lock, flags);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
atl2_setup_pcicmd(struct pci_dev * pdev)1252*4882a593Smuzhiyun static void atl2_setup_pcicmd(struct pci_dev *pdev)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun u16 cmd;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun if (cmd & PCI_COMMAND_INTX_DISABLE)
1259*4882a593Smuzhiyun cmd &= ~PCI_COMMAND_INTX_DISABLE;
1260*4882a593Smuzhiyun if (cmd & PCI_COMMAND_IO)
1261*4882a593Smuzhiyun cmd &= ~PCI_COMMAND_IO;
1262*4882a593Smuzhiyun if (0 == (cmd & PCI_COMMAND_MEMORY))
1263*4882a593Smuzhiyun cmd |= PCI_COMMAND_MEMORY;
1264*4882a593Smuzhiyun if (0 == (cmd & PCI_COMMAND_MASTER))
1265*4882a593Smuzhiyun cmd |= PCI_COMMAND_MASTER;
1266*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, cmd);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * some motherboards BIOS(PXE/EFI) driver may set PME
1270*4882a593Smuzhiyun * while they transfer control to OS (Windows/Linux)
1271*4882a593Smuzhiyun * so we should clear this bit before NIC work normally
1272*4882a593Smuzhiyun */
1273*4882a593Smuzhiyun pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
atl2_poll_controller(struct net_device * netdev)1277*4882a593Smuzhiyun static void atl2_poll_controller(struct net_device *netdev)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun disable_irq(netdev->irq);
1280*4882a593Smuzhiyun atl2_intr(netdev->irq, netdev);
1281*4882a593Smuzhiyun enable_irq(netdev->irq);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun #endif
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static const struct net_device_ops atl2_netdev_ops = {
1287*4882a593Smuzhiyun .ndo_open = atl2_open,
1288*4882a593Smuzhiyun .ndo_stop = atl2_close,
1289*4882a593Smuzhiyun .ndo_start_xmit = atl2_xmit_frame,
1290*4882a593Smuzhiyun .ndo_set_rx_mode = atl2_set_multi,
1291*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1292*4882a593Smuzhiyun .ndo_set_mac_address = atl2_set_mac,
1293*4882a593Smuzhiyun .ndo_change_mtu = atl2_change_mtu,
1294*4882a593Smuzhiyun .ndo_fix_features = atl2_fix_features,
1295*4882a593Smuzhiyun .ndo_set_features = atl2_set_features,
1296*4882a593Smuzhiyun .ndo_do_ioctl = atl2_ioctl,
1297*4882a593Smuzhiyun .ndo_tx_timeout = atl2_tx_timeout,
1298*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1299*4882a593Smuzhiyun .ndo_poll_controller = atl2_poll_controller,
1300*4882a593Smuzhiyun #endif
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /**
1304*4882a593Smuzhiyun * atl2_probe - Device Initialization Routine
1305*4882a593Smuzhiyun * @pdev: PCI device information struct
1306*4882a593Smuzhiyun * @ent: entry in atl2_pci_tbl
1307*4882a593Smuzhiyun *
1308*4882a593Smuzhiyun * Returns 0 on success, negative on failure
1309*4882a593Smuzhiyun *
1310*4882a593Smuzhiyun * atl2_probe initializes an adapter identified by a pci_dev structure.
1311*4882a593Smuzhiyun * The OS initialization, configuring of the adapter private structure,
1312*4882a593Smuzhiyun * and a hardware reset occur.
1313*4882a593Smuzhiyun */
atl2_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1314*4882a593Smuzhiyun static int atl2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun struct net_device *netdev;
1317*4882a593Smuzhiyun struct atl2_adapter *adapter;
1318*4882a593Smuzhiyun static int cards_found = 0;
1319*4882a593Smuzhiyun unsigned long mmio_start;
1320*4882a593Smuzhiyun int mmio_len;
1321*4882a593Smuzhiyun int err;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun err = pci_enable_device(pdev);
1324*4882a593Smuzhiyun if (err)
1325*4882a593Smuzhiyun return err;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /*
1328*4882a593Smuzhiyun * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
1329*4882a593Smuzhiyun * until the kernel has the proper infrastructure to support 64-bit DMA
1330*4882a593Smuzhiyun * on these devices.
1331*4882a593Smuzhiyun */
1332*4882a593Smuzhiyun if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) &&
1333*4882a593Smuzhiyun dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32))) {
1334*4882a593Smuzhiyun printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
1335*4882a593Smuzhiyun err = -EIO;
1336*4882a593Smuzhiyun goto err_dma;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* Mark all PCI regions associated with PCI device
1340*4882a593Smuzhiyun * pdev as being reserved by owner atl2_driver_name */
1341*4882a593Smuzhiyun err = pci_request_regions(pdev, atl2_driver_name);
1342*4882a593Smuzhiyun if (err)
1343*4882a593Smuzhiyun goto err_pci_reg;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Enables bus-mastering on the device and calls
1346*4882a593Smuzhiyun * pcibios_set_master to do the needed arch specific settings */
1347*4882a593Smuzhiyun pci_set_master(pdev);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun netdev = alloc_etherdev(sizeof(struct atl2_adapter));
1350*4882a593Smuzhiyun if (!netdev) {
1351*4882a593Smuzhiyun err = -ENOMEM;
1352*4882a593Smuzhiyun goto err_alloc_etherdev;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun pci_set_drvdata(pdev, netdev);
1358*4882a593Smuzhiyun adapter = netdev_priv(netdev);
1359*4882a593Smuzhiyun adapter->netdev = netdev;
1360*4882a593Smuzhiyun adapter->pdev = pdev;
1361*4882a593Smuzhiyun adapter->hw.back = adapter;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun mmio_start = pci_resource_start(pdev, 0x0);
1364*4882a593Smuzhiyun mmio_len = pci_resource_len(pdev, 0x0);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun adapter->hw.mem_rang = (u32)mmio_len;
1367*4882a593Smuzhiyun adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
1368*4882a593Smuzhiyun if (!adapter->hw.hw_addr) {
1369*4882a593Smuzhiyun err = -EIO;
1370*4882a593Smuzhiyun goto err_ioremap;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun atl2_setup_pcicmd(pdev);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun netdev->netdev_ops = &atl2_netdev_ops;
1376*4882a593Smuzhiyun netdev->ethtool_ops = &atl2_ethtool_ops;
1377*4882a593Smuzhiyun netdev->watchdog_timeo = 5 * HZ;
1378*4882a593Smuzhiyun netdev->min_mtu = 40;
1379*4882a593Smuzhiyun netdev->max_mtu = ETH_DATA_LEN + VLAN_HLEN;
1380*4882a593Smuzhiyun strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun netdev->mem_start = mmio_start;
1383*4882a593Smuzhiyun netdev->mem_end = mmio_start + mmio_len;
1384*4882a593Smuzhiyun adapter->bd_number = cards_found;
1385*4882a593Smuzhiyun adapter->pci_using_64 = false;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* setup the private structure */
1388*4882a593Smuzhiyun err = atl2_sw_init(adapter);
1389*4882a593Smuzhiyun if (err)
1390*4882a593Smuzhiyun goto err_sw_init;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun netdev->hw_features = NETIF_F_HW_VLAN_CTAG_RX;
1393*4882a593Smuzhiyun netdev->features |= (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun /* Init PHY as early as possible due to power saving issue */
1396*4882a593Smuzhiyun atl2_phy_init(&adapter->hw);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* reset the controller to
1399*4882a593Smuzhiyun * put the device in a known good starting state */
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun if (atl2_reset_hw(&adapter->hw)) {
1402*4882a593Smuzhiyun err = -EIO;
1403*4882a593Smuzhiyun goto err_reset;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* copy the MAC address out of the EEPROM */
1407*4882a593Smuzhiyun atl2_read_mac_addr(&adapter->hw);
1408*4882a593Smuzhiyun memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
1409*4882a593Smuzhiyun if (!is_valid_ether_addr(netdev->dev_addr)) {
1410*4882a593Smuzhiyun err = -EIO;
1411*4882a593Smuzhiyun goto err_eeprom;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun atl2_check_options(adapter);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun timer_setup(&adapter->watchdog_timer, atl2_watchdog, 0);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun timer_setup(&adapter->phy_config_timer, atl2_phy_config, 0);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun INIT_WORK(&adapter->reset_task, atl2_reset_task);
1421*4882a593Smuzhiyun INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun strcpy(netdev->name, "eth%d"); /* ?? */
1424*4882a593Smuzhiyun err = register_netdev(netdev);
1425*4882a593Smuzhiyun if (err)
1426*4882a593Smuzhiyun goto err_register;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* assume we have no link for now */
1429*4882a593Smuzhiyun netif_carrier_off(netdev);
1430*4882a593Smuzhiyun netif_stop_queue(netdev);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun cards_found++;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return 0;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun err_reset:
1437*4882a593Smuzhiyun err_register:
1438*4882a593Smuzhiyun err_sw_init:
1439*4882a593Smuzhiyun err_eeprom:
1440*4882a593Smuzhiyun iounmap(adapter->hw.hw_addr);
1441*4882a593Smuzhiyun err_ioremap:
1442*4882a593Smuzhiyun free_netdev(netdev);
1443*4882a593Smuzhiyun err_alloc_etherdev:
1444*4882a593Smuzhiyun pci_release_regions(pdev);
1445*4882a593Smuzhiyun err_pci_reg:
1446*4882a593Smuzhiyun err_dma:
1447*4882a593Smuzhiyun pci_disable_device(pdev);
1448*4882a593Smuzhiyun return err;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /**
1452*4882a593Smuzhiyun * atl2_remove - Device Removal Routine
1453*4882a593Smuzhiyun * @pdev: PCI device information struct
1454*4882a593Smuzhiyun *
1455*4882a593Smuzhiyun * atl2_remove is called by the PCI subsystem to alert the driver
1456*4882a593Smuzhiyun * that it should release a PCI device. The could be caused by a
1457*4882a593Smuzhiyun * Hot-Plug event, or because the driver is going to be removed from
1458*4882a593Smuzhiyun * memory.
1459*4882a593Smuzhiyun */
1460*4882a593Smuzhiyun /* FIXME: write the original MAC address back in case it was changed from a
1461*4882a593Smuzhiyun * BIOS-set value, as in atl1 -- CHS */
atl2_remove(struct pci_dev * pdev)1462*4882a593Smuzhiyun static void atl2_remove(struct pci_dev *pdev)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
1465*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* flush_scheduled work may reschedule our watchdog task, so
1468*4882a593Smuzhiyun * explicitly disable watchdog tasks from being rescheduled */
1469*4882a593Smuzhiyun set_bit(__ATL2_DOWN, &adapter->flags);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun del_timer_sync(&adapter->watchdog_timer);
1472*4882a593Smuzhiyun del_timer_sync(&adapter->phy_config_timer);
1473*4882a593Smuzhiyun cancel_work_sync(&adapter->reset_task);
1474*4882a593Smuzhiyun cancel_work_sync(&adapter->link_chg_task);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun unregister_netdev(netdev);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun atl2_force_ps(&adapter->hw);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun iounmap(adapter->hw.hw_addr);
1481*4882a593Smuzhiyun pci_release_regions(pdev);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun free_netdev(netdev);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun pci_disable_device(pdev);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
atl2_suspend(struct pci_dev * pdev,pm_message_t state)1488*4882a593Smuzhiyun static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
1491*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1492*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1493*4882a593Smuzhiyun u16 speed, duplex;
1494*4882a593Smuzhiyun u32 ctrl = 0;
1495*4882a593Smuzhiyun u32 wufc = adapter->wol;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun #ifdef CONFIG_PM
1498*4882a593Smuzhiyun int retval = 0;
1499*4882a593Smuzhiyun #endif
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun netif_device_detach(netdev);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (netif_running(netdev)) {
1504*4882a593Smuzhiyun WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
1505*4882a593Smuzhiyun atl2_down(adapter);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun #ifdef CONFIG_PM
1509*4882a593Smuzhiyun retval = pci_save_state(pdev);
1510*4882a593Smuzhiyun if (retval)
1511*4882a593Smuzhiyun return retval;
1512*4882a593Smuzhiyun #endif
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1515*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1516*4882a593Smuzhiyun if (ctrl & BMSR_LSTATUS)
1517*4882a593Smuzhiyun wufc &= ~ATLX_WUFC_LNKC;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
1520*4882a593Smuzhiyun u32 ret_val;
1521*4882a593Smuzhiyun /* get current link speed & duplex */
1522*4882a593Smuzhiyun ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1523*4882a593Smuzhiyun if (ret_val) {
1524*4882a593Smuzhiyun printk(KERN_DEBUG
1525*4882a593Smuzhiyun "%s: get speed&duplex error while suspend\n",
1526*4882a593Smuzhiyun atl2_driver_name);
1527*4882a593Smuzhiyun goto wol_dis;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun ctrl = 0;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /* turn on magic packet wol */
1533*4882a593Smuzhiyun if (wufc & ATLX_WUFC_MAG)
1534*4882a593Smuzhiyun ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* ignore Link Chg event when Link is up */
1537*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun /* Config MAC CTRL Register */
1540*4882a593Smuzhiyun ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1541*4882a593Smuzhiyun if (FULL_DUPLEX == adapter->link_duplex)
1542*4882a593Smuzhiyun ctrl |= MAC_CTRL_DUPLX;
1543*4882a593Smuzhiyun ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1544*4882a593Smuzhiyun ctrl |= (((u32)adapter->hw.preamble_len &
1545*4882a593Smuzhiyun MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
1546*4882a593Smuzhiyun ctrl |= (((u32)(adapter->hw.retry_buf &
1547*4882a593Smuzhiyun MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
1548*4882a593Smuzhiyun MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1549*4882a593Smuzhiyun if (wufc & ATLX_WUFC_MAG) {
1550*4882a593Smuzhiyun /* magic packet maybe Broadcast&multicast&Unicast */
1551*4882a593Smuzhiyun ctrl |= MAC_CTRL_BC_EN;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /* pcie patch */
1557*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1558*4882a593Smuzhiyun ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1559*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1560*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1561*4882a593Smuzhiyun ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1562*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1565*4882a593Smuzhiyun goto suspend_exit;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
1569*4882a593Smuzhiyun /* link is down, so only LINK CHG WOL event enable */
1570*4882a593Smuzhiyun ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
1571*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1572*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* pcie patch */
1575*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1576*4882a593Smuzhiyun ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1577*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1578*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1579*4882a593Smuzhiyun ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1580*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun hw->phy_configured = false; /* re-init PHY when resume */
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun goto suspend_exit;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun wol_dis:
1590*4882a593Smuzhiyun /* WOL disabled */
1591*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* pcie patch */
1594*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1595*4882a593Smuzhiyun ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1596*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1597*4882a593Smuzhiyun ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1598*4882a593Smuzhiyun ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1599*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun atl2_force_ps(hw);
1602*4882a593Smuzhiyun hw->phy_configured = false; /* re-init PHY when resume */
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun suspend_exit:
1607*4882a593Smuzhiyun if (netif_running(netdev))
1608*4882a593Smuzhiyun atl2_free_irq(adapter);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun pci_disable_device(pdev);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun pci_set_power_state(pdev, pci_choose_state(pdev, state));
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun return 0;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun #ifdef CONFIG_PM
atl2_resume(struct pci_dev * pdev)1618*4882a593Smuzhiyun static int atl2_resume(struct pci_dev *pdev)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
1621*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1622*4882a593Smuzhiyun u32 err;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
1625*4882a593Smuzhiyun pci_restore_state(pdev);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun err = pci_enable_device(pdev);
1628*4882a593Smuzhiyun if (err) {
1629*4882a593Smuzhiyun printk(KERN_ERR
1630*4882a593Smuzhiyun "atl2: Cannot enable PCI device from suspend\n");
1631*4882a593Smuzhiyun return err;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun pci_set_master(pdev);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3hot, 0);
1639*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3cold, 0);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if (netif_running(netdev)) {
1644*4882a593Smuzhiyun err = atl2_request_irq(adapter);
1645*4882a593Smuzhiyun if (err)
1646*4882a593Smuzhiyun return err;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun atl2_reset_hw(&adapter->hw);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (netif_running(netdev))
1652*4882a593Smuzhiyun atl2_up(adapter);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun netif_device_attach(netdev);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun return 0;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun #endif
1659*4882a593Smuzhiyun
atl2_shutdown(struct pci_dev * pdev)1660*4882a593Smuzhiyun static void atl2_shutdown(struct pci_dev *pdev)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun atl2_suspend(pdev, PMSG_SUSPEND);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static struct pci_driver atl2_driver = {
1666*4882a593Smuzhiyun .name = atl2_driver_name,
1667*4882a593Smuzhiyun .id_table = atl2_pci_tbl,
1668*4882a593Smuzhiyun .probe = atl2_probe,
1669*4882a593Smuzhiyun .remove = atl2_remove,
1670*4882a593Smuzhiyun /* Power Management Hooks */
1671*4882a593Smuzhiyun .suspend = atl2_suspend,
1672*4882a593Smuzhiyun #ifdef CONFIG_PM
1673*4882a593Smuzhiyun .resume = atl2_resume,
1674*4882a593Smuzhiyun #endif
1675*4882a593Smuzhiyun .shutdown = atl2_shutdown,
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /**
1679*4882a593Smuzhiyun * atl2_init_module - Driver Registration Routine
1680*4882a593Smuzhiyun *
1681*4882a593Smuzhiyun * atl2_init_module is the first routine called when the driver is
1682*4882a593Smuzhiyun * loaded. All it does is register with the PCI subsystem.
1683*4882a593Smuzhiyun */
atl2_init_module(void)1684*4882a593Smuzhiyun static int __init atl2_init_module(void)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun return pci_register_driver(&atl2_driver);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun module_init(atl2_init_module);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun /**
1691*4882a593Smuzhiyun * atl2_exit_module - Driver Exit Cleanup Routine
1692*4882a593Smuzhiyun *
1693*4882a593Smuzhiyun * atl2_exit_module is called just before the driver is removed
1694*4882a593Smuzhiyun * from memory.
1695*4882a593Smuzhiyun */
atl2_exit_module(void)1696*4882a593Smuzhiyun static void __exit atl2_exit_module(void)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun pci_unregister_driver(&atl2_driver);
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun module_exit(atl2_exit_module);
1701*4882a593Smuzhiyun
atl2_read_pci_cfg(struct atl2_hw * hw,u32 reg,u16 * value)1702*4882a593Smuzhiyun static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun struct atl2_adapter *adapter = hw->back;
1705*4882a593Smuzhiyun pci_read_config_word(adapter->pdev, reg, value);
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
atl2_write_pci_cfg(struct atl2_hw * hw,u32 reg,u16 * value)1708*4882a593Smuzhiyun static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct atl2_adapter *adapter = hw->back;
1711*4882a593Smuzhiyun pci_write_config_word(adapter->pdev, reg, *value);
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
atl2_get_link_ksettings(struct net_device * netdev,struct ethtool_link_ksettings * cmd)1714*4882a593Smuzhiyun static int atl2_get_link_ksettings(struct net_device *netdev,
1715*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1718*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1719*4882a593Smuzhiyun u32 supported, advertising;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun supported = (SUPPORTED_10baseT_Half |
1722*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
1723*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
1724*4882a593Smuzhiyun SUPPORTED_100baseT_Full |
1725*4882a593Smuzhiyun SUPPORTED_Autoneg |
1726*4882a593Smuzhiyun SUPPORTED_TP);
1727*4882a593Smuzhiyun advertising = ADVERTISED_TP;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
1730*4882a593Smuzhiyun advertising |= hw->autoneg_advertised;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun cmd->base.port = PORT_TP;
1733*4882a593Smuzhiyun cmd->base.phy_address = 0;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun if (adapter->link_speed != SPEED_0) {
1736*4882a593Smuzhiyun cmd->base.speed = adapter->link_speed;
1737*4882a593Smuzhiyun if (adapter->link_duplex == FULL_DUPLEX)
1738*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
1739*4882a593Smuzhiyun else
1740*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_HALF;
1741*4882a593Smuzhiyun } else {
1742*4882a593Smuzhiyun cmd->base.speed = SPEED_UNKNOWN;
1743*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_ENABLE;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1749*4882a593Smuzhiyun supported);
1750*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1751*4882a593Smuzhiyun advertising);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun return 0;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
atl2_set_link_ksettings(struct net_device * netdev,const struct ethtool_link_ksettings * cmd)1756*4882a593Smuzhiyun static int atl2_set_link_ksettings(struct net_device *netdev,
1757*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1760*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1761*4882a593Smuzhiyun u32 advertising;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
1764*4882a593Smuzhiyun cmd->link_modes.advertising);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1767*4882a593Smuzhiyun msleep(1);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
1770*4882a593Smuzhiyun #define MY_ADV_MASK (ADVERTISE_10_HALF | \
1771*4882a593Smuzhiyun ADVERTISE_10_FULL | \
1772*4882a593Smuzhiyun ADVERTISE_100_HALF| \
1773*4882a593Smuzhiyun ADVERTISE_100_FULL)
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun if ((advertising & MY_ADV_MASK) == MY_ADV_MASK) {
1776*4882a593Smuzhiyun hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
1777*4882a593Smuzhiyun hw->autoneg_advertised = MY_ADV_MASK;
1778*4882a593Smuzhiyun } else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_FULL) {
1779*4882a593Smuzhiyun hw->MediaType = MEDIA_TYPE_100M_FULL;
1780*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_FULL;
1781*4882a593Smuzhiyun } else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_HALF) {
1782*4882a593Smuzhiyun hw->MediaType = MEDIA_TYPE_100M_HALF;
1783*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_HALF;
1784*4882a593Smuzhiyun } else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_FULL) {
1785*4882a593Smuzhiyun hw->MediaType = MEDIA_TYPE_10M_FULL;
1786*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_FULL;
1787*4882a593Smuzhiyun } else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_HALF) {
1788*4882a593Smuzhiyun hw->MediaType = MEDIA_TYPE_10M_HALF;
1789*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_HALF;
1790*4882a593Smuzhiyun } else {
1791*4882a593Smuzhiyun clear_bit(__ATL2_RESETTING, &adapter->flags);
1792*4882a593Smuzhiyun return -EINVAL;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun advertising = hw->autoneg_advertised |
1795*4882a593Smuzhiyun ADVERTISED_TP | ADVERTISED_Autoneg;
1796*4882a593Smuzhiyun } else {
1797*4882a593Smuzhiyun clear_bit(__ATL2_RESETTING, &adapter->flags);
1798*4882a593Smuzhiyun return -EINVAL;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun /* reset the link */
1802*4882a593Smuzhiyun if (netif_running(adapter->netdev)) {
1803*4882a593Smuzhiyun atl2_down(adapter);
1804*4882a593Smuzhiyun atl2_up(adapter);
1805*4882a593Smuzhiyun } else
1806*4882a593Smuzhiyun atl2_reset_hw(&adapter->hw);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun clear_bit(__ATL2_RESETTING, &adapter->flags);
1809*4882a593Smuzhiyun return 0;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
atl2_get_msglevel(struct net_device * netdev)1812*4882a593Smuzhiyun static u32 atl2_get_msglevel(struct net_device *netdev)
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun return 0;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /*
1818*4882a593Smuzhiyun * It's sane for this to be empty, but we might want to take advantage of this.
1819*4882a593Smuzhiyun */
atl2_set_msglevel(struct net_device * netdev,u32 data)1820*4882a593Smuzhiyun static void atl2_set_msglevel(struct net_device *netdev, u32 data)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
atl2_get_regs_len(struct net_device * netdev)1824*4882a593Smuzhiyun static int atl2_get_regs_len(struct net_device *netdev)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun #define ATL2_REGS_LEN 42
1827*4882a593Smuzhiyun return sizeof(u32) * ATL2_REGS_LEN;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
atl2_get_regs(struct net_device * netdev,struct ethtool_regs * regs,void * p)1830*4882a593Smuzhiyun static void atl2_get_regs(struct net_device *netdev,
1831*4882a593Smuzhiyun struct ethtool_regs *regs, void *p)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1834*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1835*4882a593Smuzhiyun u32 *regs_buff = p;
1836*4882a593Smuzhiyun u16 phy_data;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
1843*4882a593Smuzhiyun regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
1844*4882a593Smuzhiyun regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
1845*4882a593Smuzhiyun regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
1846*4882a593Smuzhiyun regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
1847*4882a593Smuzhiyun regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
1848*4882a593Smuzhiyun regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
1849*4882a593Smuzhiyun regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
1850*4882a593Smuzhiyun regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
1851*4882a593Smuzhiyun regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
1852*4882a593Smuzhiyun regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
1853*4882a593Smuzhiyun regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
1854*4882a593Smuzhiyun regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
1855*4882a593Smuzhiyun regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
1856*4882a593Smuzhiyun regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
1857*4882a593Smuzhiyun regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
1858*4882a593Smuzhiyun regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
1859*4882a593Smuzhiyun regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
1860*4882a593Smuzhiyun regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
1861*4882a593Smuzhiyun regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
1862*4882a593Smuzhiyun regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
1863*4882a593Smuzhiyun regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
1864*4882a593Smuzhiyun regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
1865*4882a593Smuzhiyun regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
1866*4882a593Smuzhiyun regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
1867*4882a593Smuzhiyun regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
1868*4882a593Smuzhiyun regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
1869*4882a593Smuzhiyun regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
1870*4882a593Smuzhiyun regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
1871*4882a593Smuzhiyun regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
1872*4882a593Smuzhiyun regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
1873*4882a593Smuzhiyun regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
1874*4882a593Smuzhiyun regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
1875*4882a593Smuzhiyun regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
1876*4882a593Smuzhiyun regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
1877*4882a593Smuzhiyun regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
1878*4882a593Smuzhiyun regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
1879*4882a593Smuzhiyun regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
1880*4882a593Smuzhiyun regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
1883*4882a593Smuzhiyun regs_buff[40] = (u32)phy_data;
1884*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1885*4882a593Smuzhiyun regs_buff[41] = (u32)phy_data;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
atl2_get_eeprom_len(struct net_device * netdev)1888*4882a593Smuzhiyun static int atl2_get_eeprom_len(struct net_device *netdev)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun if (!atl2_check_eeprom_exist(&adapter->hw))
1893*4882a593Smuzhiyun return 512;
1894*4882a593Smuzhiyun else
1895*4882a593Smuzhiyun return 0;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
atl2_get_eeprom(struct net_device * netdev,struct ethtool_eeprom * eeprom,u8 * bytes)1898*4882a593Smuzhiyun static int atl2_get_eeprom(struct net_device *netdev,
1899*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *bytes)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1902*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1903*4882a593Smuzhiyun u32 *eeprom_buff;
1904*4882a593Smuzhiyun int first_dword, last_dword;
1905*4882a593Smuzhiyun int ret_val = 0;
1906*4882a593Smuzhiyun int i;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun if (eeprom->len == 0)
1909*4882a593Smuzhiyun return -EINVAL;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun if (atl2_check_eeprom_exist(hw))
1912*4882a593Smuzhiyun return -EINVAL;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun eeprom->magic = hw->vendor_id | (hw->device_id << 16);
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun first_dword = eeprom->offset >> 2;
1917*4882a593Smuzhiyun last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun eeprom_buff = kmalloc_array(last_dword - first_dword + 1, sizeof(u32),
1920*4882a593Smuzhiyun GFP_KERNEL);
1921*4882a593Smuzhiyun if (!eeprom_buff)
1922*4882a593Smuzhiyun return -ENOMEM;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun for (i = first_dword; i < last_dword; i++) {
1925*4882a593Smuzhiyun if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
1926*4882a593Smuzhiyun ret_val = -EIO;
1927*4882a593Smuzhiyun goto free;
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
1932*4882a593Smuzhiyun eeprom->len);
1933*4882a593Smuzhiyun free:
1934*4882a593Smuzhiyun kfree(eeprom_buff);
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun return ret_val;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun
atl2_set_eeprom(struct net_device * netdev,struct ethtool_eeprom * eeprom,u8 * bytes)1939*4882a593Smuzhiyun static int atl2_set_eeprom(struct net_device *netdev,
1940*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *bytes)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
1943*4882a593Smuzhiyun struct atl2_hw *hw = &adapter->hw;
1944*4882a593Smuzhiyun u32 *eeprom_buff;
1945*4882a593Smuzhiyun u32 *ptr;
1946*4882a593Smuzhiyun int max_len, first_dword, last_dword, ret_val = 0;
1947*4882a593Smuzhiyun int i;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun if (eeprom->len == 0)
1950*4882a593Smuzhiyun return -EOPNOTSUPP;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
1953*4882a593Smuzhiyun return -EFAULT;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun max_len = 512;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun first_dword = eeprom->offset >> 2;
1958*4882a593Smuzhiyun last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
1959*4882a593Smuzhiyun eeprom_buff = kmalloc(max_len, GFP_KERNEL);
1960*4882a593Smuzhiyun if (!eeprom_buff)
1961*4882a593Smuzhiyun return -ENOMEM;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun ptr = eeprom_buff;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun if (eeprom->offset & 3) {
1966*4882a593Smuzhiyun /* need read/modify/write of first changed EEPROM word */
1967*4882a593Smuzhiyun /* only the second byte of the word is being modified */
1968*4882a593Smuzhiyun if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
1969*4882a593Smuzhiyun ret_val = -EIO;
1970*4882a593Smuzhiyun goto out;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun ptr++;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun if (((eeprom->offset + eeprom->len) & 3)) {
1975*4882a593Smuzhiyun /*
1976*4882a593Smuzhiyun * need read/modify/write of last changed EEPROM word
1977*4882a593Smuzhiyun * only the first byte of the word is being modified
1978*4882a593Smuzhiyun */
1979*4882a593Smuzhiyun if (!atl2_read_eeprom(hw, last_dword * 4,
1980*4882a593Smuzhiyun &(eeprom_buff[last_dword - first_dword]))) {
1981*4882a593Smuzhiyun ret_val = -EIO;
1982*4882a593Smuzhiyun goto out;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* Device's eeprom is always little-endian, word addressable */
1987*4882a593Smuzhiyun memcpy(ptr, bytes, eeprom->len);
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun for (i = 0; i < last_dword - first_dword + 1; i++) {
1990*4882a593Smuzhiyun if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
1991*4882a593Smuzhiyun ret_val = -EIO;
1992*4882a593Smuzhiyun goto out;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun out:
1996*4882a593Smuzhiyun kfree(eeprom_buff);
1997*4882a593Smuzhiyun return ret_val;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
atl2_get_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * drvinfo)2000*4882a593Smuzhiyun static void atl2_get_drvinfo(struct net_device *netdev,
2001*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun strlcpy(drvinfo->driver, atl2_driver_name, sizeof(drvinfo->driver));
2006*4882a593Smuzhiyun strlcpy(drvinfo->fw_version, "L2", sizeof(drvinfo->fw_version));
2007*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
2008*4882a593Smuzhiyun sizeof(drvinfo->bus_info));
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun
atl2_get_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2011*4882a593Smuzhiyun static void atl2_get_wol(struct net_device *netdev,
2012*4882a593Smuzhiyun struct ethtool_wolinfo *wol)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun wol->supported = WAKE_MAGIC;
2017*4882a593Smuzhiyun wol->wolopts = 0;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun if (adapter->wol & ATLX_WUFC_EX)
2020*4882a593Smuzhiyun wol->wolopts |= WAKE_UCAST;
2021*4882a593Smuzhiyun if (adapter->wol & ATLX_WUFC_MC)
2022*4882a593Smuzhiyun wol->wolopts |= WAKE_MCAST;
2023*4882a593Smuzhiyun if (adapter->wol & ATLX_WUFC_BC)
2024*4882a593Smuzhiyun wol->wolopts |= WAKE_BCAST;
2025*4882a593Smuzhiyun if (adapter->wol & ATLX_WUFC_MAG)
2026*4882a593Smuzhiyun wol->wolopts |= WAKE_MAGIC;
2027*4882a593Smuzhiyun if (adapter->wol & ATLX_WUFC_LNKC)
2028*4882a593Smuzhiyun wol->wolopts |= WAKE_PHY;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
atl2_set_wol(struct net_device * netdev,struct ethtool_wolinfo * wol)2031*4882a593Smuzhiyun static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
2036*4882a593Smuzhiyun return -EOPNOTSUPP;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
2039*4882a593Smuzhiyun return -EOPNOTSUPP;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* these settings will always override what we currently have */
2042*4882a593Smuzhiyun adapter->wol = 0;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun if (wol->wolopts & WAKE_MAGIC)
2045*4882a593Smuzhiyun adapter->wol |= ATLX_WUFC_MAG;
2046*4882a593Smuzhiyun if (wol->wolopts & WAKE_PHY)
2047*4882a593Smuzhiyun adapter->wol |= ATLX_WUFC_LNKC;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun return 0;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
atl2_nway_reset(struct net_device * netdev)2052*4882a593Smuzhiyun static int atl2_nway_reset(struct net_device *netdev)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun struct atl2_adapter *adapter = netdev_priv(netdev);
2055*4882a593Smuzhiyun if (netif_running(netdev))
2056*4882a593Smuzhiyun atl2_reinit_locked(adapter);
2057*4882a593Smuzhiyun return 0;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static const struct ethtool_ops atl2_ethtool_ops = {
2061*4882a593Smuzhiyun .get_drvinfo = atl2_get_drvinfo,
2062*4882a593Smuzhiyun .get_regs_len = atl2_get_regs_len,
2063*4882a593Smuzhiyun .get_regs = atl2_get_regs,
2064*4882a593Smuzhiyun .get_wol = atl2_get_wol,
2065*4882a593Smuzhiyun .set_wol = atl2_set_wol,
2066*4882a593Smuzhiyun .get_msglevel = atl2_get_msglevel,
2067*4882a593Smuzhiyun .set_msglevel = atl2_set_msglevel,
2068*4882a593Smuzhiyun .nway_reset = atl2_nway_reset,
2069*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
2070*4882a593Smuzhiyun .get_eeprom_len = atl2_get_eeprom_len,
2071*4882a593Smuzhiyun .get_eeprom = atl2_get_eeprom,
2072*4882a593Smuzhiyun .set_eeprom = atl2_set_eeprom,
2073*4882a593Smuzhiyun .get_link_ksettings = atl2_get_link_ksettings,
2074*4882a593Smuzhiyun .set_link_ksettings = atl2_set_link_ksettings,
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
2078*4882a593Smuzhiyun (((a) & 0xff00ff00) >> 8))
2079*4882a593Smuzhiyun #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
2080*4882a593Smuzhiyun #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun /*
2083*4882a593Smuzhiyun * Reset the transmit and receive units; mask and clear all interrupts.
2084*4882a593Smuzhiyun *
2085*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2086*4882a593Smuzhiyun * return : 0 or idle status (if error)
2087*4882a593Smuzhiyun */
atl2_reset_hw(struct atl2_hw * hw)2088*4882a593Smuzhiyun static s32 atl2_reset_hw(struct atl2_hw *hw)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun u32 icr;
2091*4882a593Smuzhiyun u16 pci_cfg_cmd_word;
2092*4882a593Smuzhiyun int i;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
2095*4882a593Smuzhiyun atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2096*4882a593Smuzhiyun if ((pci_cfg_cmd_word &
2097*4882a593Smuzhiyun (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
2098*4882a593Smuzhiyun (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
2099*4882a593Smuzhiyun pci_cfg_cmd_word |=
2100*4882a593Smuzhiyun (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
2101*4882a593Smuzhiyun atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* Clear Interrupt mask to stop board from generating
2105*4882a593Smuzhiyun * interrupts & Clear any pending interrupt events
2106*4882a593Smuzhiyun */
2107*4882a593Smuzhiyun /* FIXME */
2108*4882a593Smuzhiyun /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
2109*4882a593Smuzhiyun /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun /* Issue Soft Reset to the MAC. This will reset the chip's
2112*4882a593Smuzhiyun * transmit, receive, DMA. It will not effect
2113*4882a593Smuzhiyun * the current PCI configuration. The global reset bit is self-
2114*4882a593Smuzhiyun * clearing, and should clear within a microsecond.
2115*4882a593Smuzhiyun */
2116*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
2117*4882a593Smuzhiyun wmb();
2118*4882a593Smuzhiyun msleep(1); /* delay about 1ms */
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /* Wait at least 10ms for All module to be Idle */
2121*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
2122*4882a593Smuzhiyun icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
2123*4882a593Smuzhiyun if (!icr)
2124*4882a593Smuzhiyun break;
2125*4882a593Smuzhiyun msleep(1); /* delay 1 ms */
2126*4882a593Smuzhiyun cpu_relax();
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun if (icr)
2130*4882a593Smuzhiyun return icr;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun return 0;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun #define CUSTOM_SPI_CS_SETUP 2
2136*4882a593Smuzhiyun #define CUSTOM_SPI_CLK_HI 2
2137*4882a593Smuzhiyun #define CUSTOM_SPI_CLK_LO 2
2138*4882a593Smuzhiyun #define CUSTOM_SPI_CS_HOLD 2
2139*4882a593Smuzhiyun #define CUSTOM_SPI_CS_HI 3
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun static struct atl2_spi_flash_dev flash_table[] =
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
2144*4882a593Smuzhiyun {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
2145*4882a593Smuzhiyun {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
2146*4882a593Smuzhiyun {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
2147*4882a593Smuzhiyun };
2148*4882a593Smuzhiyun
atl2_spi_read(struct atl2_hw * hw,u32 addr,u32 * buf)2149*4882a593Smuzhiyun static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun int i;
2152*4882a593Smuzhiyun u32 value;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
2155*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun value = SPI_FLASH_CTRL_WAIT_READY |
2158*4882a593Smuzhiyun (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
2159*4882a593Smuzhiyun SPI_FLASH_CTRL_CS_SETUP_SHIFT |
2160*4882a593Smuzhiyun (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
2161*4882a593Smuzhiyun SPI_FLASH_CTRL_CLK_HI_SHIFT |
2162*4882a593Smuzhiyun (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
2163*4882a593Smuzhiyun SPI_FLASH_CTRL_CLK_LO_SHIFT |
2164*4882a593Smuzhiyun (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
2165*4882a593Smuzhiyun SPI_FLASH_CTRL_CS_HOLD_SHIFT |
2166*4882a593Smuzhiyun (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
2167*4882a593Smuzhiyun SPI_FLASH_CTRL_CS_HI_SHIFT |
2168*4882a593Smuzhiyun (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun value |= SPI_FLASH_CTRL_START;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
2177*4882a593Smuzhiyun msleep(1);
2178*4882a593Smuzhiyun value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2179*4882a593Smuzhiyun if (!(value & SPI_FLASH_CTRL_START))
2180*4882a593Smuzhiyun break;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun if (value & SPI_FLASH_CTRL_START)
2184*4882a593Smuzhiyun return false;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun return true;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun /*
2192*4882a593Smuzhiyun * get_permanent_address
2193*4882a593Smuzhiyun * return 0 if get valid mac address,
2194*4882a593Smuzhiyun */
get_permanent_address(struct atl2_hw * hw)2195*4882a593Smuzhiyun static int get_permanent_address(struct atl2_hw *hw)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun u32 Addr[2];
2198*4882a593Smuzhiyun u32 i, Control;
2199*4882a593Smuzhiyun u16 Register;
2200*4882a593Smuzhiyun u8 EthAddr[ETH_ALEN];
2201*4882a593Smuzhiyun bool KeyValid;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun if (is_valid_ether_addr(hw->perm_mac_addr))
2204*4882a593Smuzhiyun return 0;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun Addr[0] = 0;
2207*4882a593Smuzhiyun Addr[1] = 0;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
2210*4882a593Smuzhiyun Register = 0;
2211*4882a593Smuzhiyun KeyValid = false;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /* Read out all EEPROM content */
2214*4882a593Smuzhiyun i = 0;
2215*4882a593Smuzhiyun while (1) {
2216*4882a593Smuzhiyun if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
2217*4882a593Smuzhiyun if (KeyValid) {
2218*4882a593Smuzhiyun if (Register == REG_MAC_STA_ADDR)
2219*4882a593Smuzhiyun Addr[0] = Control;
2220*4882a593Smuzhiyun else if (Register ==
2221*4882a593Smuzhiyun (REG_MAC_STA_ADDR + 4))
2222*4882a593Smuzhiyun Addr[1] = Control;
2223*4882a593Smuzhiyun KeyValid = false;
2224*4882a593Smuzhiyun } else if ((Control & 0xff) == 0x5A) {
2225*4882a593Smuzhiyun KeyValid = true;
2226*4882a593Smuzhiyun Register = (u16) (Control >> 16);
2227*4882a593Smuzhiyun } else {
2228*4882a593Smuzhiyun /* assume data end while encount an invalid KEYWORD */
2229*4882a593Smuzhiyun break;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun } else {
2232*4882a593Smuzhiyun break; /* read error */
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun i += 4;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2238*4882a593Smuzhiyun *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun if (is_valid_ether_addr(EthAddr)) {
2241*4882a593Smuzhiyun memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2242*4882a593Smuzhiyun return 0;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun return 1;
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun /* see if SPI flash exists? */
2248*4882a593Smuzhiyun Addr[0] = 0;
2249*4882a593Smuzhiyun Addr[1] = 0;
2250*4882a593Smuzhiyun Register = 0;
2251*4882a593Smuzhiyun KeyValid = false;
2252*4882a593Smuzhiyun i = 0;
2253*4882a593Smuzhiyun while (1) {
2254*4882a593Smuzhiyun if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
2255*4882a593Smuzhiyun if (KeyValid) {
2256*4882a593Smuzhiyun if (Register == REG_MAC_STA_ADDR)
2257*4882a593Smuzhiyun Addr[0] = Control;
2258*4882a593Smuzhiyun else if (Register == (REG_MAC_STA_ADDR + 4))
2259*4882a593Smuzhiyun Addr[1] = Control;
2260*4882a593Smuzhiyun KeyValid = false;
2261*4882a593Smuzhiyun } else if ((Control & 0xff) == 0x5A) {
2262*4882a593Smuzhiyun KeyValid = true;
2263*4882a593Smuzhiyun Register = (u16) (Control >> 16);
2264*4882a593Smuzhiyun } else {
2265*4882a593Smuzhiyun break; /* data end */
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun } else {
2268*4882a593Smuzhiyun break; /* read error */
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun i += 4;
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2274*4882a593Smuzhiyun *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
2275*4882a593Smuzhiyun if (is_valid_ether_addr(EthAddr)) {
2276*4882a593Smuzhiyun memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2277*4882a593Smuzhiyun return 0;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun /* maybe MAC-address is from BIOS */
2280*4882a593Smuzhiyun Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
2281*4882a593Smuzhiyun Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
2282*4882a593Smuzhiyun *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2283*4882a593Smuzhiyun *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun if (is_valid_ether_addr(EthAddr)) {
2286*4882a593Smuzhiyun memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2287*4882a593Smuzhiyun return 0;
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun return 1;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun /*
2294*4882a593Smuzhiyun * Reads the adapter's MAC address from the EEPROM
2295*4882a593Smuzhiyun *
2296*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2297*4882a593Smuzhiyun */
atl2_read_mac_addr(struct atl2_hw * hw)2298*4882a593Smuzhiyun static s32 atl2_read_mac_addr(struct atl2_hw *hw)
2299*4882a593Smuzhiyun {
2300*4882a593Smuzhiyun if (get_permanent_address(hw)) {
2301*4882a593Smuzhiyun /* for test */
2302*4882a593Smuzhiyun /* FIXME: shouldn't we use eth_random_addr() here? */
2303*4882a593Smuzhiyun hw->perm_mac_addr[0] = 0x00;
2304*4882a593Smuzhiyun hw->perm_mac_addr[1] = 0x13;
2305*4882a593Smuzhiyun hw->perm_mac_addr[2] = 0x74;
2306*4882a593Smuzhiyun hw->perm_mac_addr[3] = 0x00;
2307*4882a593Smuzhiyun hw->perm_mac_addr[4] = 0x5c;
2308*4882a593Smuzhiyun hw->perm_mac_addr[5] = 0x38;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun memcpy(hw->mac_addr, hw->perm_mac_addr, ETH_ALEN);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun return 0;
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /*
2317*4882a593Smuzhiyun * Hashes an address to determine its location in the multicast table
2318*4882a593Smuzhiyun *
2319*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2320*4882a593Smuzhiyun * mc_addr - the multicast address to hash
2321*4882a593Smuzhiyun *
2322*4882a593Smuzhiyun * atl2_hash_mc_addr
2323*4882a593Smuzhiyun * purpose
2324*4882a593Smuzhiyun * set hash value for a multicast address
2325*4882a593Smuzhiyun * hash calcu processing :
2326*4882a593Smuzhiyun * 1. calcu 32bit CRC for multicast address
2327*4882a593Smuzhiyun * 2. reverse crc with MSB to LSB
2328*4882a593Smuzhiyun */
atl2_hash_mc_addr(struct atl2_hw * hw,u8 * mc_addr)2329*4882a593Smuzhiyun static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun u32 crc32, value;
2332*4882a593Smuzhiyun int i;
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun value = 0;
2335*4882a593Smuzhiyun crc32 = ether_crc_le(6, mc_addr);
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun for (i = 0; i < 32; i++)
2338*4882a593Smuzhiyun value |= (((crc32 >> i) & 1) << (31 - i));
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun return value;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /*
2344*4882a593Smuzhiyun * Sets the bit in the multicast table corresponding to the hash value.
2345*4882a593Smuzhiyun *
2346*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2347*4882a593Smuzhiyun * hash_value - Multicast address hash value
2348*4882a593Smuzhiyun */
atl2_hash_set(struct atl2_hw * hw,u32 hash_value)2349*4882a593Smuzhiyun static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
2350*4882a593Smuzhiyun {
2351*4882a593Smuzhiyun u32 hash_bit, hash_reg;
2352*4882a593Smuzhiyun u32 mta;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun /* The HASH Table is a register array of 2 32-bit registers.
2355*4882a593Smuzhiyun * It is treated like an array of 64 bits. We want to set
2356*4882a593Smuzhiyun * bit BitArray[hash_value]. So we figure out what register
2357*4882a593Smuzhiyun * the bit is in, read it, OR in the new bit, then write
2358*4882a593Smuzhiyun * back the new value. The register is determined by the
2359*4882a593Smuzhiyun * upper 7 bits of the hash value and the bit within that
2360*4882a593Smuzhiyun * register are determined by the lower 5 bits of the value.
2361*4882a593Smuzhiyun */
2362*4882a593Smuzhiyun hash_reg = (hash_value >> 31) & 0x1;
2363*4882a593Smuzhiyun hash_bit = (hash_value >> 26) & 0x1F;
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun mta |= (1 << hash_bit);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun /*
2373*4882a593Smuzhiyun * atl2_init_pcie - init PCIE module
2374*4882a593Smuzhiyun */
atl2_init_pcie(struct atl2_hw * hw)2375*4882a593Smuzhiyun static void atl2_init_pcie(struct atl2_hw *hw)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun u32 value;
2378*4882a593Smuzhiyun value = LTSSM_TEST_MODE_DEF;
2379*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun value = PCIE_DLL_TX_CTRL1_DEF;
2382*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun
atl2_init_flash_opcode(struct atl2_hw * hw)2385*4882a593Smuzhiyun static void atl2_init_flash_opcode(struct atl2_hw *hw)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
2388*4882a593Smuzhiyun hw->flash_vendor = 0; /* ATMEL */
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun /* Init OP table */
2391*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
2392*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdPROGRAM);
2393*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
2394*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
2395*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
2396*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdCHIP_ERASE);
2397*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
2398*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdRDID);
2399*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
2400*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdWREN);
2401*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
2402*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdRDSR);
2403*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
2404*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdWRSR);
2405*4882a593Smuzhiyun ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
2406*4882a593Smuzhiyun flash_table[hw->flash_vendor].cmdREAD);
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun /********************************************************************
2410*4882a593Smuzhiyun * Performs basic configuration of the adapter.
2411*4882a593Smuzhiyun *
2412*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2413*4882a593Smuzhiyun * Assumes that the controller has previously been reset and is in a
2414*4882a593Smuzhiyun * post-reset uninitialized state. Initializes multicast table,
2415*4882a593Smuzhiyun * and Calls routines to setup link
2416*4882a593Smuzhiyun * Leaves the transmit and receive units disabled and uninitialized.
2417*4882a593Smuzhiyun ********************************************************************/
atl2_init_hw(struct atl2_hw * hw)2418*4882a593Smuzhiyun static s32 atl2_init_hw(struct atl2_hw *hw)
2419*4882a593Smuzhiyun {
2420*4882a593Smuzhiyun u32 ret_val = 0;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun atl2_init_pcie(hw);
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun /* Zero out the Multicast HASH table */
2425*4882a593Smuzhiyun /* clear the old settings from the multicast hash table */
2426*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
2427*4882a593Smuzhiyun ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun atl2_init_flash_opcode(hw);
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun ret_val = atl2_phy_init(hw);
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun return ret_val;
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /*
2437*4882a593Smuzhiyun * Detects the current speed and duplex settings of the hardware.
2438*4882a593Smuzhiyun *
2439*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2440*4882a593Smuzhiyun * speed - Speed of the connection
2441*4882a593Smuzhiyun * duplex - Duplex setting of the connection
2442*4882a593Smuzhiyun */
atl2_get_speed_and_duplex(struct atl2_hw * hw,u16 * speed,u16 * duplex)2443*4882a593Smuzhiyun static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
2444*4882a593Smuzhiyun u16 *duplex)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun s32 ret_val;
2447*4882a593Smuzhiyun u16 phy_data;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun /* Read PHY Specific Status Register (17) */
2450*4882a593Smuzhiyun ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
2451*4882a593Smuzhiyun if (ret_val)
2452*4882a593Smuzhiyun return ret_val;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
2455*4882a593Smuzhiyun return ATLX_ERR_PHY_RES;
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun switch (phy_data & MII_ATLX_PSSR_SPEED) {
2458*4882a593Smuzhiyun case MII_ATLX_PSSR_100MBS:
2459*4882a593Smuzhiyun *speed = SPEED_100;
2460*4882a593Smuzhiyun break;
2461*4882a593Smuzhiyun case MII_ATLX_PSSR_10MBS:
2462*4882a593Smuzhiyun *speed = SPEED_10;
2463*4882a593Smuzhiyun break;
2464*4882a593Smuzhiyun default:
2465*4882a593Smuzhiyun return ATLX_ERR_PHY_SPEED;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun if (phy_data & MII_ATLX_PSSR_DPLX)
2469*4882a593Smuzhiyun *duplex = FULL_DUPLEX;
2470*4882a593Smuzhiyun else
2471*4882a593Smuzhiyun *duplex = HALF_DUPLEX;
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun return 0;
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun /*
2477*4882a593Smuzhiyun * Reads the value from a PHY register
2478*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2479*4882a593Smuzhiyun * reg_addr - address of the PHY register to read
2480*4882a593Smuzhiyun */
atl2_read_phy_reg(struct atl2_hw * hw,u16 reg_addr,u16 * phy_data)2481*4882a593Smuzhiyun static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun u32 val;
2484*4882a593Smuzhiyun int i;
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
2487*4882a593Smuzhiyun MDIO_START |
2488*4882a593Smuzhiyun MDIO_SUP_PREAMBLE |
2489*4882a593Smuzhiyun MDIO_RW |
2490*4882a593Smuzhiyun MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2491*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun wmb();
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2496*4882a593Smuzhiyun udelay(2);
2497*4882a593Smuzhiyun val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2498*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
2499*4882a593Smuzhiyun break;
2500*4882a593Smuzhiyun wmb();
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY))) {
2503*4882a593Smuzhiyun *phy_data = (u16)val;
2504*4882a593Smuzhiyun return 0;
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun return ATLX_ERR_PHY;
2508*4882a593Smuzhiyun }
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun /*
2511*4882a593Smuzhiyun * Writes a value to a PHY register
2512*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2513*4882a593Smuzhiyun * reg_addr - address of the PHY register to write
2514*4882a593Smuzhiyun * data - data to write to the PHY
2515*4882a593Smuzhiyun */
atl2_write_phy_reg(struct atl2_hw * hw,u32 reg_addr,u16 phy_data)2516*4882a593Smuzhiyun static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
2517*4882a593Smuzhiyun {
2518*4882a593Smuzhiyun int i;
2519*4882a593Smuzhiyun u32 val;
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
2522*4882a593Smuzhiyun (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
2523*4882a593Smuzhiyun MDIO_SUP_PREAMBLE |
2524*4882a593Smuzhiyun MDIO_START |
2525*4882a593Smuzhiyun MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2526*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun wmb();
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2531*4882a593Smuzhiyun udelay(2);
2532*4882a593Smuzhiyun val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2533*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
2534*4882a593Smuzhiyun break;
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun wmb();
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
2540*4882a593Smuzhiyun return 0;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun return ATLX_ERR_PHY;
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun /*
2546*4882a593Smuzhiyun * Configures PHY autoneg and flow control advertisement settings
2547*4882a593Smuzhiyun *
2548*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2549*4882a593Smuzhiyun */
atl2_phy_setup_autoneg_adv(struct atl2_hw * hw)2550*4882a593Smuzhiyun static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
2551*4882a593Smuzhiyun {
2552*4882a593Smuzhiyun s32 ret_val;
2553*4882a593Smuzhiyun s16 mii_autoneg_adv_reg;
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun /* Read the MII Auto-Neg Advertisement Register (Address 4). */
2556*4882a593Smuzhiyun mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun /* Need to parse autoneg_advertised and set up
2559*4882a593Smuzhiyun * the appropriate PHY registers. First we will parse for
2560*4882a593Smuzhiyun * autoneg_advertised software override. Since we can advertise
2561*4882a593Smuzhiyun * a plethora of combinations, we need to check each bit
2562*4882a593Smuzhiyun * individually.
2563*4882a593Smuzhiyun */
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun /* First we clear all the 10/100 mb speed bits in the Auto-Neg
2566*4882a593Smuzhiyun * Advertisement Register (Address 4) and the 1000 mb speed bits in
2567*4882a593Smuzhiyun * the 1000Base-T Control Register (Address 9). */
2568*4882a593Smuzhiyun mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun /* Need to parse MediaType and setup the
2571*4882a593Smuzhiyun * appropriate PHY registers. */
2572*4882a593Smuzhiyun switch (hw->MediaType) {
2573*4882a593Smuzhiyun case MEDIA_TYPE_AUTO_SENSOR:
2574*4882a593Smuzhiyun mii_autoneg_adv_reg |=
2575*4882a593Smuzhiyun (MII_AR_10T_HD_CAPS |
2576*4882a593Smuzhiyun MII_AR_10T_FD_CAPS |
2577*4882a593Smuzhiyun MII_AR_100TX_HD_CAPS|
2578*4882a593Smuzhiyun MII_AR_100TX_FD_CAPS);
2579*4882a593Smuzhiyun hw->autoneg_advertised =
2580*4882a593Smuzhiyun ADVERTISE_10_HALF |
2581*4882a593Smuzhiyun ADVERTISE_10_FULL |
2582*4882a593Smuzhiyun ADVERTISE_100_HALF|
2583*4882a593Smuzhiyun ADVERTISE_100_FULL;
2584*4882a593Smuzhiyun break;
2585*4882a593Smuzhiyun case MEDIA_TYPE_100M_FULL:
2586*4882a593Smuzhiyun mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
2587*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_FULL;
2588*4882a593Smuzhiyun break;
2589*4882a593Smuzhiyun case MEDIA_TYPE_100M_HALF:
2590*4882a593Smuzhiyun mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
2591*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_HALF;
2592*4882a593Smuzhiyun break;
2593*4882a593Smuzhiyun case MEDIA_TYPE_10M_FULL:
2594*4882a593Smuzhiyun mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
2595*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_FULL;
2596*4882a593Smuzhiyun break;
2597*4882a593Smuzhiyun default:
2598*4882a593Smuzhiyun mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
2599*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_HALF;
2600*4882a593Smuzhiyun break;
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* flow control fixed to enable all */
2604*4882a593Smuzhiyun mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun if (ret_val)
2611*4882a593Smuzhiyun return ret_val;
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun return 0;
2614*4882a593Smuzhiyun }
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun /*
2617*4882a593Smuzhiyun * Resets the PHY and make all config validate
2618*4882a593Smuzhiyun *
2619*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
2620*4882a593Smuzhiyun *
2621*4882a593Smuzhiyun * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
2622*4882a593Smuzhiyun */
atl2_phy_commit(struct atl2_hw * hw)2623*4882a593Smuzhiyun static s32 atl2_phy_commit(struct atl2_hw *hw)
2624*4882a593Smuzhiyun {
2625*4882a593Smuzhiyun s32 ret_val;
2626*4882a593Smuzhiyun u16 phy_data;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
2629*4882a593Smuzhiyun ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
2630*4882a593Smuzhiyun if (ret_val) {
2631*4882a593Smuzhiyun u32 val;
2632*4882a593Smuzhiyun int i;
2633*4882a593Smuzhiyun /* pcie serdes link may be down ! */
2634*4882a593Smuzhiyun for (i = 0; i < 25; i++) {
2635*4882a593Smuzhiyun msleep(1);
2636*4882a593Smuzhiyun val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2637*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
2638*4882a593Smuzhiyun break;
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun if (0 != (val & (MDIO_START | MDIO_BUSY))) {
2642*4882a593Smuzhiyun printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
2643*4882a593Smuzhiyun return ret_val;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun return 0;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun
atl2_phy_init(struct atl2_hw * hw)2649*4882a593Smuzhiyun static s32 atl2_phy_init(struct atl2_hw *hw)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun s32 ret_val;
2652*4882a593Smuzhiyun u16 phy_val;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (hw->phy_configured)
2655*4882a593Smuzhiyun return 0;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun /* Enable PHY */
2658*4882a593Smuzhiyun ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
2659*4882a593Smuzhiyun ATL2_WRITE_FLUSH(hw);
2660*4882a593Smuzhiyun msleep(1);
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun /* check if the PHY is in powersaving mode */
2663*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2664*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /* 024E / 124E 0r 0274 / 1274 ? */
2667*4882a593Smuzhiyun if (phy_val & 0x1000) {
2668*4882a593Smuzhiyun phy_val &= ~0x1000;
2669*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun msleep(1);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun /*Enable PHY LinkChange Interrupt */
2675*4882a593Smuzhiyun ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
2676*4882a593Smuzhiyun if (ret_val)
2677*4882a593Smuzhiyun return ret_val;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /* setup AutoNeg parameters */
2680*4882a593Smuzhiyun ret_val = atl2_phy_setup_autoneg_adv(hw);
2681*4882a593Smuzhiyun if (ret_val)
2682*4882a593Smuzhiyun return ret_val;
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
2685*4882a593Smuzhiyun ret_val = atl2_phy_commit(hw);
2686*4882a593Smuzhiyun if (ret_val)
2687*4882a593Smuzhiyun return ret_val;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun hw->phy_configured = true;
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun return ret_val;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun
atl2_set_mac_addr(struct atl2_hw * hw)2694*4882a593Smuzhiyun static void atl2_set_mac_addr(struct atl2_hw *hw)
2695*4882a593Smuzhiyun {
2696*4882a593Smuzhiyun u32 value;
2697*4882a593Smuzhiyun /* 00-0B-6A-F6-00-DC
2698*4882a593Smuzhiyun * 0: 6AF600DC 1: 000B
2699*4882a593Smuzhiyun * low dword */
2700*4882a593Smuzhiyun value = (((u32)hw->mac_addr[2]) << 24) |
2701*4882a593Smuzhiyun (((u32)hw->mac_addr[3]) << 16) |
2702*4882a593Smuzhiyun (((u32)hw->mac_addr[4]) << 8) |
2703*4882a593Smuzhiyun (((u32)hw->mac_addr[5]));
2704*4882a593Smuzhiyun ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
2705*4882a593Smuzhiyun /* hight dword */
2706*4882a593Smuzhiyun value = (((u32)hw->mac_addr[0]) << 8) |
2707*4882a593Smuzhiyun (((u32)hw->mac_addr[1]));
2708*4882a593Smuzhiyun ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun /*
2712*4882a593Smuzhiyun * check_eeprom_exist
2713*4882a593Smuzhiyun * return 0 if eeprom exist
2714*4882a593Smuzhiyun */
atl2_check_eeprom_exist(struct atl2_hw * hw)2715*4882a593Smuzhiyun static int atl2_check_eeprom_exist(struct atl2_hw *hw)
2716*4882a593Smuzhiyun {
2717*4882a593Smuzhiyun u32 value;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2720*4882a593Smuzhiyun if (value & SPI_FLASH_CTRL_EN_VPD) {
2721*4882a593Smuzhiyun value &= ~SPI_FLASH_CTRL_EN_VPD;
2722*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
2725*4882a593Smuzhiyun return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
2726*4882a593Smuzhiyun }
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun /* FIXME: This doesn't look right. -- CHS */
atl2_write_eeprom(struct atl2_hw * hw,u32 offset,u32 value)2729*4882a593Smuzhiyun static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
2730*4882a593Smuzhiyun {
2731*4882a593Smuzhiyun return true;
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
atl2_read_eeprom(struct atl2_hw * hw,u32 Offset,u32 * pValue)2734*4882a593Smuzhiyun static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun int i;
2737*4882a593Smuzhiyun u32 Control;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun if (Offset & 0x3)
2740*4882a593Smuzhiyun return false; /* address do not align */
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
2743*4882a593Smuzhiyun Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
2744*4882a593Smuzhiyun ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
2747*4882a593Smuzhiyun msleep(2);
2748*4882a593Smuzhiyun Control = ATL2_READ_REG(hw, REG_VPD_CAP);
2749*4882a593Smuzhiyun if (Control & VPD_CAP_VPD_FLAG)
2750*4882a593Smuzhiyun break;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun if (Control & VPD_CAP_VPD_FLAG) {
2754*4882a593Smuzhiyun *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
2755*4882a593Smuzhiyun return true;
2756*4882a593Smuzhiyun }
2757*4882a593Smuzhiyun return false; /* timeout */
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
atl2_force_ps(struct atl2_hw * hw)2760*4882a593Smuzhiyun static void atl2_force_ps(struct atl2_hw *hw)
2761*4882a593Smuzhiyun {
2762*4882a593Smuzhiyun u16 phy_val;
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2765*4882a593Smuzhiyun atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2766*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
2769*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
2770*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
2771*4882a593Smuzhiyun atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun
2774*4882a593Smuzhiyun /* This is the only thing that needs to be changed to adjust the
2775*4882a593Smuzhiyun * maximum number of ports that the driver can manage.
2776*4882a593Smuzhiyun */
2777*4882a593Smuzhiyun #define ATL2_MAX_NIC 4
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun #define OPTION_UNSET -1
2780*4882a593Smuzhiyun #define OPTION_DISABLED 0
2781*4882a593Smuzhiyun #define OPTION_ENABLED 1
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun /* All parameters are treated the same, as an integer array of values.
2784*4882a593Smuzhiyun * This macro just reduces the need to repeat the same declaration code
2785*4882a593Smuzhiyun * over and over (plus this helps to avoid typo bugs).
2786*4882a593Smuzhiyun */
2787*4882a593Smuzhiyun #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
2788*4882a593Smuzhiyun #ifndef module_param_array
2789*4882a593Smuzhiyun /* Module Parameters are always initialized to -1, so that the driver
2790*4882a593Smuzhiyun * can tell the difference between no user specified value or the
2791*4882a593Smuzhiyun * user asking for the default value.
2792*4882a593Smuzhiyun * The true default values are loaded in when atl2_check_options is called.
2793*4882a593Smuzhiyun *
2794*4882a593Smuzhiyun * This is a GCC extension to ANSI C.
2795*4882a593Smuzhiyun * See the item "Labeled Elements in Initializers" in the section
2796*4882a593Smuzhiyun * "Extensions to the C Language Family" of the GCC documentation.
2797*4882a593Smuzhiyun */
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun #define ATL2_PARAM(X, desc) \
2800*4882a593Smuzhiyun static const int X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
2801*4882a593Smuzhiyun MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
2802*4882a593Smuzhiyun MODULE_PARM_DESC(X, desc);
2803*4882a593Smuzhiyun #else
2804*4882a593Smuzhiyun #define ATL2_PARAM(X, desc) \
2805*4882a593Smuzhiyun static int X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
2806*4882a593Smuzhiyun static unsigned int num_##X; \
2807*4882a593Smuzhiyun module_param_array_named(X, X, int, &num_##X, 0); \
2808*4882a593Smuzhiyun MODULE_PARM_DESC(X, desc);
2809*4882a593Smuzhiyun #endif
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun /*
2812*4882a593Smuzhiyun * Transmit Memory Size
2813*4882a593Smuzhiyun * Valid Range: 64-2048
2814*4882a593Smuzhiyun * Default Value: 128
2815*4882a593Smuzhiyun */
2816*4882a593Smuzhiyun #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
2817*4882a593Smuzhiyun #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
2818*4882a593Smuzhiyun #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
2819*4882a593Smuzhiyun ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun /*
2822*4882a593Smuzhiyun * Receive Memory Block Count
2823*4882a593Smuzhiyun * Valid Range: 16-512
2824*4882a593Smuzhiyun * Default Value: 128
2825*4882a593Smuzhiyun */
2826*4882a593Smuzhiyun #define ATL2_MIN_RXD_COUNT 16
2827*4882a593Smuzhiyun #define ATL2_MAX_RXD_COUNT 512
2828*4882a593Smuzhiyun #define ATL2_DEFAULT_RXD_COUNT 64
2829*4882a593Smuzhiyun ATL2_PARAM(RxMemBlock, "Number of receive memory block");
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun /*
2832*4882a593Smuzhiyun * User Specified MediaType Override
2833*4882a593Smuzhiyun *
2834*4882a593Smuzhiyun * Valid Range: 0-5
2835*4882a593Smuzhiyun * - 0 - auto-negotiate at all supported speeds
2836*4882a593Smuzhiyun * - 1 - only link at 1000Mbps Full Duplex
2837*4882a593Smuzhiyun * - 2 - only link at 100Mbps Full Duplex
2838*4882a593Smuzhiyun * - 3 - only link at 100Mbps Half Duplex
2839*4882a593Smuzhiyun * - 4 - only link at 10Mbps Full Duplex
2840*4882a593Smuzhiyun * - 5 - only link at 10Mbps Half Duplex
2841*4882a593Smuzhiyun * Default Value: 0
2842*4882a593Smuzhiyun */
2843*4882a593Smuzhiyun ATL2_PARAM(MediaType, "MediaType Select");
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun /*
2846*4882a593Smuzhiyun * Interrupt Moderate Timer in units of 2048 ns (~2 us)
2847*4882a593Smuzhiyun * Valid Range: 10-65535
2848*4882a593Smuzhiyun * Default Value: 45000(90ms)
2849*4882a593Smuzhiyun */
2850*4882a593Smuzhiyun #define INT_MOD_DEFAULT_CNT 100 /* 200us */
2851*4882a593Smuzhiyun #define INT_MOD_MAX_CNT 65000
2852*4882a593Smuzhiyun #define INT_MOD_MIN_CNT 50
2853*4882a593Smuzhiyun ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun /*
2856*4882a593Smuzhiyun * FlashVendor
2857*4882a593Smuzhiyun * Valid Range: 0-2
2858*4882a593Smuzhiyun * 0 - Atmel
2859*4882a593Smuzhiyun * 1 - SST
2860*4882a593Smuzhiyun * 2 - ST
2861*4882a593Smuzhiyun */
2862*4882a593Smuzhiyun ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun #define AUTONEG_ADV_DEFAULT 0x2F
2865*4882a593Smuzhiyun #define AUTONEG_ADV_MASK 0x2F
2866*4882a593Smuzhiyun #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun #define FLASH_VENDOR_DEFAULT 0
2869*4882a593Smuzhiyun #define FLASH_VENDOR_MIN 0
2870*4882a593Smuzhiyun #define FLASH_VENDOR_MAX 2
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun struct atl2_option {
2873*4882a593Smuzhiyun enum { enable_option, range_option, list_option } type;
2874*4882a593Smuzhiyun char *name;
2875*4882a593Smuzhiyun char *err;
2876*4882a593Smuzhiyun int def;
2877*4882a593Smuzhiyun union {
2878*4882a593Smuzhiyun struct { /* range_option info */
2879*4882a593Smuzhiyun int min;
2880*4882a593Smuzhiyun int max;
2881*4882a593Smuzhiyun } r;
2882*4882a593Smuzhiyun struct { /* list_option info */
2883*4882a593Smuzhiyun int nr;
2884*4882a593Smuzhiyun struct atl2_opt_list { int i; char *str; } *p;
2885*4882a593Smuzhiyun } l;
2886*4882a593Smuzhiyun } arg;
2887*4882a593Smuzhiyun };
2888*4882a593Smuzhiyun
atl2_validate_option(int * value,struct atl2_option * opt)2889*4882a593Smuzhiyun static int atl2_validate_option(int *value, struct atl2_option *opt)
2890*4882a593Smuzhiyun {
2891*4882a593Smuzhiyun int i;
2892*4882a593Smuzhiyun struct atl2_opt_list *ent;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun if (*value == OPTION_UNSET) {
2895*4882a593Smuzhiyun *value = opt->def;
2896*4882a593Smuzhiyun return 0;
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun switch (opt->type) {
2900*4882a593Smuzhiyun case enable_option:
2901*4882a593Smuzhiyun switch (*value) {
2902*4882a593Smuzhiyun case OPTION_ENABLED:
2903*4882a593Smuzhiyun printk(KERN_INFO "%s Enabled\n", opt->name);
2904*4882a593Smuzhiyun return 0;
2905*4882a593Smuzhiyun case OPTION_DISABLED:
2906*4882a593Smuzhiyun printk(KERN_INFO "%s Disabled\n", opt->name);
2907*4882a593Smuzhiyun return 0;
2908*4882a593Smuzhiyun }
2909*4882a593Smuzhiyun break;
2910*4882a593Smuzhiyun case range_option:
2911*4882a593Smuzhiyun if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
2912*4882a593Smuzhiyun printk(KERN_INFO "%s set to %i\n", opt->name, *value);
2913*4882a593Smuzhiyun return 0;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun break;
2916*4882a593Smuzhiyun case list_option:
2917*4882a593Smuzhiyun for (i = 0; i < opt->arg.l.nr; i++) {
2918*4882a593Smuzhiyun ent = &opt->arg.l.p[i];
2919*4882a593Smuzhiyun if (*value == ent->i) {
2920*4882a593Smuzhiyun if (ent->str[0] != '\0')
2921*4882a593Smuzhiyun printk(KERN_INFO "%s\n", ent->str);
2922*4882a593Smuzhiyun return 0;
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun break;
2926*4882a593Smuzhiyun default:
2927*4882a593Smuzhiyun BUG();
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun printk(KERN_INFO "Invalid %s specified (%i) %s\n",
2931*4882a593Smuzhiyun opt->name, *value, opt->err);
2932*4882a593Smuzhiyun *value = opt->def;
2933*4882a593Smuzhiyun return -1;
2934*4882a593Smuzhiyun }
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun /**
2937*4882a593Smuzhiyun * atl2_check_options - Range Checking for Command Line Parameters
2938*4882a593Smuzhiyun * @adapter: board private structure
2939*4882a593Smuzhiyun *
2940*4882a593Smuzhiyun * This routine checks all command line parameters for valid user
2941*4882a593Smuzhiyun * input. If an invalid value is given, or if no user specified
2942*4882a593Smuzhiyun * value exists, a default value is used. The final value is stored
2943*4882a593Smuzhiyun * in a variable in the adapter structure.
2944*4882a593Smuzhiyun */
atl2_check_options(struct atl2_adapter * adapter)2945*4882a593Smuzhiyun static void atl2_check_options(struct atl2_adapter *adapter)
2946*4882a593Smuzhiyun {
2947*4882a593Smuzhiyun int val;
2948*4882a593Smuzhiyun struct atl2_option opt;
2949*4882a593Smuzhiyun int bd = adapter->bd_number;
2950*4882a593Smuzhiyun if (bd >= ATL2_MAX_NIC) {
2951*4882a593Smuzhiyun printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
2952*4882a593Smuzhiyun bd);
2953*4882a593Smuzhiyun printk(KERN_NOTICE "Using defaults for all values\n");
2954*4882a593Smuzhiyun #ifndef module_param_array
2955*4882a593Smuzhiyun bd = ATL2_MAX_NIC;
2956*4882a593Smuzhiyun #endif
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun /* Bytes of Transmit Memory */
2960*4882a593Smuzhiyun opt.type = range_option;
2961*4882a593Smuzhiyun opt.name = "Bytes of Transmit Memory";
2962*4882a593Smuzhiyun opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
2963*4882a593Smuzhiyun opt.def = ATL2_DEFAULT_TX_MEMSIZE;
2964*4882a593Smuzhiyun opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
2965*4882a593Smuzhiyun opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
2966*4882a593Smuzhiyun #ifdef module_param_array
2967*4882a593Smuzhiyun if (num_TxMemSize > bd) {
2968*4882a593Smuzhiyun #endif
2969*4882a593Smuzhiyun val = TxMemSize[bd];
2970*4882a593Smuzhiyun atl2_validate_option(&val, &opt);
2971*4882a593Smuzhiyun adapter->txd_ring_size = ((u32) val) * 1024;
2972*4882a593Smuzhiyun #ifdef module_param_array
2973*4882a593Smuzhiyun } else
2974*4882a593Smuzhiyun adapter->txd_ring_size = ((u32)opt.def) * 1024;
2975*4882a593Smuzhiyun #endif
2976*4882a593Smuzhiyun /* txs ring size: */
2977*4882a593Smuzhiyun adapter->txs_ring_size = adapter->txd_ring_size / 128;
2978*4882a593Smuzhiyun if (adapter->txs_ring_size > 160)
2979*4882a593Smuzhiyun adapter->txs_ring_size = 160;
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun /* Receive Memory Block Count */
2982*4882a593Smuzhiyun opt.type = range_option;
2983*4882a593Smuzhiyun opt.name = "Number of receive memory block";
2984*4882a593Smuzhiyun opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
2985*4882a593Smuzhiyun opt.def = ATL2_DEFAULT_RXD_COUNT;
2986*4882a593Smuzhiyun opt.arg.r.min = ATL2_MIN_RXD_COUNT;
2987*4882a593Smuzhiyun opt.arg.r.max = ATL2_MAX_RXD_COUNT;
2988*4882a593Smuzhiyun #ifdef module_param_array
2989*4882a593Smuzhiyun if (num_RxMemBlock > bd) {
2990*4882a593Smuzhiyun #endif
2991*4882a593Smuzhiyun val = RxMemBlock[bd];
2992*4882a593Smuzhiyun atl2_validate_option(&val, &opt);
2993*4882a593Smuzhiyun adapter->rxd_ring_size = (u32)val;
2994*4882a593Smuzhiyun /* FIXME */
2995*4882a593Smuzhiyun /* ((u16)val)&~1; */ /* even number */
2996*4882a593Smuzhiyun #ifdef module_param_array
2997*4882a593Smuzhiyun } else
2998*4882a593Smuzhiyun adapter->rxd_ring_size = (u32)opt.def;
2999*4882a593Smuzhiyun #endif
3000*4882a593Smuzhiyun /* init RXD Flow control value */
3001*4882a593Smuzhiyun adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
3002*4882a593Smuzhiyun adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
3003*4882a593Smuzhiyun (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
3004*4882a593Smuzhiyun (adapter->rxd_ring_size / 12);
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun /* Interrupt Moderate Timer */
3007*4882a593Smuzhiyun opt.type = range_option;
3008*4882a593Smuzhiyun opt.name = "Interrupt Moderate Timer";
3009*4882a593Smuzhiyun opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
3010*4882a593Smuzhiyun opt.def = INT_MOD_DEFAULT_CNT;
3011*4882a593Smuzhiyun opt.arg.r.min = INT_MOD_MIN_CNT;
3012*4882a593Smuzhiyun opt.arg.r.max = INT_MOD_MAX_CNT;
3013*4882a593Smuzhiyun #ifdef module_param_array
3014*4882a593Smuzhiyun if (num_IntModTimer > bd) {
3015*4882a593Smuzhiyun #endif
3016*4882a593Smuzhiyun val = IntModTimer[bd];
3017*4882a593Smuzhiyun atl2_validate_option(&val, &opt);
3018*4882a593Smuzhiyun adapter->imt = (u16) val;
3019*4882a593Smuzhiyun #ifdef module_param_array
3020*4882a593Smuzhiyun } else
3021*4882a593Smuzhiyun adapter->imt = (u16)(opt.def);
3022*4882a593Smuzhiyun #endif
3023*4882a593Smuzhiyun /* Flash Vendor */
3024*4882a593Smuzhiyun opt.type = range_option;
3025*4882a593Smuzhiyun opt.name = "SPI Flash Vendor";
3026*4882a593Smuzhiyun opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
3027*4882a593Smuzhiyun opt.def = FLASH_VENDOR_DEFAULT;
3028*4882a593Smuzhiyun opt.arg.r.min = FLASH_VENDOR_MIN;
3029*4882a593Smuzhiyun opt.arg.r.max = FLASH_VENDOR_MAX;
3030*4882a593Smuzhiyun #ifdef module_param_array
3031*4882a593Smuzhiyun if (num_FlashVendor > bd) {
3032*4882a593Smuzhiyun #endif
3033*4882a593Smuzhiyun val = FlashVendor[bd];
3034*4882a593Smuzhiyun atl2_validate_option(&val, &opt);
3035*4882a593Smuzhiyun adapter->hw.flash_vendor = (u8) val;
3036*4882a593Smuzhiyun #ifdef module_param_array
3037*4882a593Smuzhiyun } else
3038*4882a593Smuzhiyun adapter->hw.flash_vendor = (u8)(opt.def);
3039*4882a593Smuzhiyun #endif
3040*4882a593Smuzhiyun /* MediaType */
3041*4882a593Smuzhiyun opt.type = range_option;
3042*4882a593Smuzhiyun opt.name = "Speed/Duplex Selection";
3043*4882a593Smuzhiyun opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
3044*4882a593Smuzhiyun opt.def = MEDIA_TYPE_AUTO_SENSOR;
3045*4882a593Smuzhiyun opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
3046*4882a593Smuzhiyun opt.arg.r.max = MEDIA_TYPE_10M_HALF;
3047*4882a593Smuzhiyun #ifdef module_param_array
3048*4882a593Smuzhiyun if (num_MediaType > bd) {
3049*4882a593Smuzhiyun #endif
3050*4882a593Smuzhiyun val = MediaType[bd];
3051*4882a593Smuzhiyun atl2_validate_option(&val, &opt);
3052*4882a593Smuzhiyun adapter->hw.MediaType = (u16) val;
3053*4882a593Smuzhiyun #ifdef module_param_array
3054*4882a593Smuzhiyun } else
3055*4882a593Smuzhiyun adapter->hw.MediaType = (u16)(opt.def);
3056*4882a593Smuzhiyun #endif
3057*4882a593Smuzhiyun }
3058