1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright(c) 2007 Atheros Corporation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from Intel e1000 driver
6*4882a593Smuzhiyun * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "atl1e.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun char atl1e_driver_name[] = "ATL1E";
12*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * atl1e_pci_tbl - PCI Device ID Table
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Wildcard entries (PCI_ANY_ID) should come last
17*4882a593Smuzhiyun * Last entry must be all 0s
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
20*4882a593Smuzhiyun * Class, Class Mask, private data (not used) }
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun static const struct pci_device_id atl1e_pci_tbl[] = {
23*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
24*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
25*4882a593Smuzhiyun /* required last entry */
26*4882a593Smuzhiyun { 0 }
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
31*4882a593Smuzhiyun MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
32*4882a593Smuzhiyun MODULE_LICENSE("GPL");
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const u16
37*4882a593Smuzhiyun atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
40*4882a593Smuzhiyun {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
41*4882a593Smuzhiyun {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
42*4882a593Smuzhiyun {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun REG_RXF0_BASE_ADDR_HI,
48*4882a593Smuzhiyun REG_RXF1_BASE_ADDR_HI,
49*4882a593Smuzhiyun REG_RXF2_BASE_ADDR_HI,
50*4882a593Smuzhiyun REG_RXF3_BASE_ADDR_HI
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const u16
54*4882a593Smuzhiyun atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
57*4882a593Smuzhiyun {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
58*4882a593Smuzhiyun {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
59*4882a593Smuzhiyun {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const u16
63*4882a593Smuzhiyun atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
66*4882a593Smuzhiyun {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
67*4882a593Smuzhiyun {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
68*4882a593Smuzhiyun {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const u16 atl1e_pay_load_size[] = {
72*4882a593Smuzhiyun 128, 256, 512, 1024, 2048, 4096,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /**
76*4882a593Smuzhiyun * atl1e_irq_enable - Enable default interrupt generation settings
77*4882a593Smuzhiyun * @adapter: board private structure
78*4882a593Smuzhiyun */
atl1e_irq_enable(struct atl1e_adapter * adapter)79*4882a593Smuzhiyun static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
82*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
83*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
84*4882a593Smuzhiyun AT_WRITE_FLUSH(&adapter->hw);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun * atl1e_irq_disable - Mask off interrupt generation on the NIC
90*4882a593Smuzhiyun * @adapter: board private structure
91*4882a593Smuzhiyun */
atl1e_irq_disable(struct atl1e_adapter * adapter)92*4882a593Smuzhiyun static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun atomic_inc(&adapter->irq_sem);
95*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
96*4882a593Smuzhiyun AT_WRITE_FLUSH(&adapter->hw);
97*4882a593Smuzhiyun synchronize_irq(adapter->pdev->irq);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /**
101*4882a593Smuzhiyun * atl1e_irq_reset - reset interrupt confiure on the NIC
102*4882a593Smuzhiyun * @adapter: board private structure
103*4882a593Smuzhiyun */
atl1e_irq_reset(struct atl1e_adapter * adapter)104*4882a593Smuzhiyun static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun atomic_set(&adapter->irq_sem, 0);
107*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
108*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
109*4882a593Smuzhiyun AT_WRITE_FLUSH(&adapter->hw);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun * atl1e_phy_config - Timer Call-back
114*4882a593Smuzhiyun * @t: timer list containing pointer to netdev cast into an unsigned long
115*4882a593Smuzhiyun */
atl1e_phy_config(struct timer_list * t)116*4882a593Smuzhiyun static void atl1e_phy_config(struct timer_list *t)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct atl1e_adapter *adapter = from_timer(adapter, t,
119*4882a593Smuzhiyun phy_config_timer);
120*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
121*4882a593Smuzhiyun unsigned long flags;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun spin_lock_irqsave(&adapter->mdio_lock, flags);
124*4882a593Smuzhiyun atl1e_restart_autoneg(hw);
125*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->mdio_lock, flags);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
atl1e_reinit_locked(struct atl1e_adapter * adapter)128*4882a593Smuzhiyun void atl1e_reinit_locked(struct atl1e_adapter *adapter)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
131*4882a593Smuzhiyun msleep(1);
132*4882a593Smuzhiyun atl1e_down(adapter);
133*4882a593Smuzhiyun atl1e_up(adapter);
134*4882a593Smuzhiyun clear_bit(__AT_RESETTING, &adapter->flags);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
atl1e_reset_task(struct work_struct * work)137*4882a593Smuzhiyun static void atl1e_reset_task(struct work_struct *work)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct atl1e_adapter *adapter;
140*4882a593Smuzhiyun adapter = container_of(work, struct atl1e_adapter, reset_task);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun atl1e_reinit_locked(adapter);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
atl1e_check_link(struct atl1e_adapter * adapter)145*4882a593Smuzhiyun static int atl1e_check_link(struct atl1e_adapter *adapter)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
148*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
149*4882a593Smuzhiyun int err = 0;
150*4882a593Smuzhiyun u16 speed, duplex, phy_data;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* MII_BMSR must read twice */
153*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
154*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
155*4882a593Smuzhiyun if ((phy_data & BMSR_LSTATUS) == 0) {
156*4882a593Smuzhiyun /* link down */
157*4882a593Smuzhiyun if (netif_carrier_ok(netdev)) { /* old link state: Up */
158*4882a593Smuzhiyun u32 value;
159*4882a593Smuzhiyun /* disable rx */
160*4882a593Smuzhiyun value = AT_READ_REG(hw, REG_MAC_CTRL);
161*4882a593Smuzhiyun value &= ~MAC_CTRL_RX_EN;
162*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MAC_CTRL, value);
163*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
164*4882a593Smuzhiyun netif_carrier_off(netdev);
165*4882a593Smuzhiyun netif_stop_queue(netdev);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun } else {
168*4882a593Smuzhiyun /* Link Up */
169*4882a593Smuzhiyun err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
170*4882a593Smuzhiyun if (unlikely(err))
171*4882a593Smuzhiyun return err;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* link result is our setting */
174*4882a593Smuzhiyun if (adapter->link_speed != speed ||
175*4882a593Smuzhiyun adapter->link_duplex != duplex) {
176*4882a593Smuzhiyun adapter->link_speed = speed;
177*4882a593Smuzhiyun adapter->link_duplex = duplex;
178*4882a593Smuzhiyun atl1e_setup_mac_ctrl(adapter);
179*4882a593Smuzhiyun netdev_info(netdev,
180*4882a593Smuzhiyun "NIC Link is Up <%d Mbps %s Duplex>\n",
181*4882a593Smuzhiyun adapter->link_speed,
182*4882a593Smuzhiyun adapter->link_duplex == FULL_DUPLEX ?
183*4882a593Smuzhiyun "Full" : "Half");
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (!netif_carrier_ok(netdev)) {
187*4882a593Smuzhiyun /* Link down -> Up */
188*4882a593Smuzhiyun netif_carrier_on(netdev);
189*4882a593Smuzhiyun netif_wake_queue(netdev);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /**
196*4882a593Smuzhiyun * atl1e_link_chg_task - deal with link change event Out of interrupt context
197*4882a593Smuzhiyun * @work: work struct with driver info
198*4882a593Smuzhiyun */
atl1e_link_chg_task(struct work_struct * work)199*4882a593Smuzhiyun static void atl1e_link_chg_task(struct work_struct *work)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct atl1e_adapter *adapter;
202*4882a593Smuzhiyun unsigned long flags;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun adapter = container_of(work, struct atl1e_adapter, link_chg_task);
205*4882a593Smuzhiyun spin_lock_irqsave(&adapter->mdio_lock, flags);
206*4882a593Smuzhiyun atl1e_check_link(adapter);
207*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->mdio_lock, flags);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
atl1e_link_chg_event(struct atl1e_adapter * adapter)210*4882a593Smuzhiyun static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
213*4882a593Smuzhiyun u16 phy_data = 0;
214*4882a593Smuzhiyun u16 link_up = 0;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun spin_lock(&adapter->mdio_lock);
217*4882a593Smuzhiyun atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
218*4882a593Smuzhiyun atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
219*4882a593Smuzhiyun spin_unlock(&adapter->mdio_lock);
220*4882a593Smuzhiyun link_up = phy_data & BMSR_LSTATUS;
221*4882a593Smuzhiyun /* notify upper layer link down ASAP */
222*4882a593Smuzhiyun if (!link_up) {
223*4882a593Smuzhiyun if (netif_carrier_ok(netdev)) {
224*4882a593Smuzhiyun /* old link state: Up */
225*4882a593Smuzhiyun netdev_info(netdev, "NIC Link is Down\n");
226*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
227*4882a593Smuzhiyun netif_stop_queue(netdev);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun schedule_work(&adapter->link_chg_task);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
atl1e_del_timer(struct atl1e_adapter * adapter)233*4882a593Smuzhiyun static void atl1e_del_timer(struct atl1e_adapter *adapter)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun del_timer_sync(&adapter->phy_config_timer);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
atl1e_cancel_work(struct atl1e_adapter * adapter)238*4882a593Smuzhiyun static void atl1e_cancel_work(struct atl1e_adapter *adapter)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun cancel_work_sync(&adapter->reset_task);
241*4882a593Smuzhiyun cancel_work_sync(&adapter->link_chg_task);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun * atl1e_tx_timeout - Respond to a Tx Hang
246*4882a593Smuzhiyun * @netdev: network interface device structure
247*4882a593Smuzhiyun * @txqueue: the index of the hanging queue
248*4882a593Smuzhiyun */
atl1e_tx_timeout(struct net_device * netdev,unsigned int txqueue)249*4882a593Smuzhiyun static void atl1e_tx_timeout(struct net_device *netdev, unsigned int txqueue)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Do the reset outside of interrupt context */
254*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /**
258*4882a593Smuzhiyun * atl1e_set_multi - Multicast and Promiscuous mode set
259*4882a593Smuzhiyun * @netdev: network interface device structure
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * The set_multi entry point is called whenever the multicast address
262*4882a593Smuzhiyun * list or the network interface flags are updated. This routine is
263*4882a593Smuzhiyun * responsible for configuring the hardware for proper multicast,
264*4882a593Smuzhiyun * promiscuous mode, and all-multi behavior.
265*4882a593Smuzhiyun */
atl1e_set_multi(struct net_device * netdev)266*4882a593Smuzhiyun static void atl1e_set_multi(struct net_device *netdev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
269*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
270*4882a593Smuzhiyun struct netdev_hw_addr *ha;
271*4882a593Smuzhiyun u32 mac_ctrl_data = 0;
272*4882a593Smuzhiyun u32 hash_value;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Check for Promiscuous and All Multicast modes */
275*4882a593Smuzhiyun mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC) {
278*4882a593Smuzhiyun mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
279*4882a593Smuzhiyun } else if (netdev->flags & IFF_ALLMULTI) {
280*4882a593Smuzhiyun mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
281*4882a593Smuzhiyun mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* clear the old settings from the multicast hash table */
289*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
290*4882a593Smuzhiyun AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* comoute mc addresses' hash value ,and put it into hash table */
293*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, netdev) {
294*4882a593Smuzhiyun hash_value = atl1e_hash_mc_addr(hw, ha->addr);
295*4882a593Smuzhiyun atl1e_hash_set(hw, hash_value);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
__atl1e_rx_mode(netdev_features_t features,u32 * mac_ctrl_data)299*4882a593Smuzhiyun static void __atl1e_rx_mode(netdev_features_t features, u32 *mac_ctrl_data)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (features & NETIF_F_RXALL) {
303*4882a593Smuzhiyun /* enable RX of ALL frames */
304*4882a593Smuzhiyun *mac_ctrl_data |= MAC_CTRL_DBG;
305*4882a593Smuzhiyun } else {
306*4882a593Smuzhiyun /* disable RX of ALL frames */
307*4882a593Smuzhiyun *mac_ctrl_data &= ~MAC_CTRL_DBG;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
atl1e_rx_mode(struct net_device * netdev,netdev_features_t features)311*4882a593Smuzhiyun static void atl1e_rx_mode(struct net_device *netdev,
312*4882a593Smuzhiyun netdev_features_t features)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
315*4882a593Smuzhiyun u32 mac_ctrl_data = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "%s\n", __func__);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun atl1e_irq_disable(adapter);
320*4882a593Smuzhiyun mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
321*4882a593Smuzhiyun __atl1e_rx_mode(features, &mac_ctrl_data);
322*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
323*4882a593Smuzhiyun atl1e_irq_enable(adapter);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun
__atl1e_vlan_mode(netdev_features_t features,u32 * mac_ctrl_data)327*4882a593Smuzhiyun static void __atl1e_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX) {
330*4882a593Smuzhiyun /* enable VLAN tag insert/strip */
331*4882a593Smuzhiyun *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
332*4882a593Smuzhiyun } else {
333*4882a593Smuzhiyun /* disable VLAN tag insert/strip */
334*4882a593Smuzhiyun *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
atl1e_vlan_mode(struct net_device * netdev,netdev_features_t features)338*4882a593Smuzhiyun static void atl1e_vlan_mode(struct net_device *netdev,
339*4882a593Smuzhiyun netdev_features_t features)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
342*4882a593Smuzhiyun u32 mac_ctrl_data = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "%s\n", __func__);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun atl1e_irq_disable(adapter);
347*4882a593Smuzhiyun mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
348*4882a593Smuzhiyun __atl1e_vlan_mode(features, &mac_ctrl_data);
349*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
350*4882a593Smuzhiyun atl1e_irq_enable(adapter);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
atl1e_restore_vlan(struct atl1e_adapter * adapter)353*4882a593Smuzhiyun static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "%s\n", __func__);
356*4882a593Smuzhiyun atl1e_vlan_mode(adapter->netdev, adapter->netdev->features);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun * atl1e_set_mac - Change the Ethernet Address of the NIC
361*4882a593Smuzhiyun * @netdev: network interface device structure
362*4882a593Smuzhiyun * @p: pointer to an address structure
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * Returns 0 on success, negative on failure
365*4882a593Smuzhiyun */
atl1e_set_mac_addr(struct net_device * netdev,void * p)366*4882a593Smuzhiyun static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
369*4882a593Smuzhiyun struct sockaddr *addr = p;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
372*4882a593Smuzhiyun return -EADDRNOTAVAIL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (netif_running(netdev))
375*4882a593Smuzhiyun return -EBUSY;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
378*4882a593Smuzhiyun memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun atl1e_hw_set_mac_addr(&adapter->hw);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
atl1e_fix_features(struct net_device * netdev,netdev_features_t features)385*4882a593Smuzhiyun static netdev_features_t atl1e_fix_features(struct net_device *netdev,
386*4882a593Smuzhiyun netdev_features_t features)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * Since there is no support for separate rx/tx vlan accel
390*4882a593Smuzhiyun * enable/disable make sure tx flag is always in same state as rx.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
393*4882a593Smuzhiyun features |= NETIF_F_HW_VLAN_CTAG_TX;
394*4882a593Smuzhiyun else
395*4882a593Smuzhiyun features &= ~NETIF_F_HW_VLAN_CTAG_TX;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return features;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
atl1e_set_features(struct net_device * netdev,netdev_features_t features)400*4882a593Smuzhiyun static int atl1e_set_features(struct net_device *netdev,
401*4882a593Smuzhiyun netdev_features_t features)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun netdev_features_t changed = netdev->features ^ features;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (changed & NETIF_F_HW_VLAN_CTAG_RX)
406*4882a593Smuzhiyun atl1e_vlan_mode(netdev, features);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (changed & NETIF_F_RXALL)
409*4882a593Smuzhiyun atl1e_rx_mode(netdev, features);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /**
416*4882a593Smuzhiyun * atl1e_change_mtu - Change the Maximum Transfer Unit
417*4882a593Smuzhiyun * @netdev: network interface device structure
418*4882a593Smuzhiyun * @new_mtu: new value for maximum frame size
419*4882a593Smuzhiyun *
420*4882a593Smuzhiyun * Returns 0 on success, negative on failure
421*4882a593Smuzhiyun */
atl1e_change_mtu(struct net_device * netdev,int new_mtu)422*4882a593Smuzhiyun static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
425*4882a593Smuzhiyun int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* set MTU */
428*4882a593Smuzhiyun if (netif_running(netdev)) {
429*4882a593Smuzhiyun while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
430*4882a593Smuzhiyun msleep(1);
431*4882a593Smuzhiyun netdev->mtu = new_mtu;
432*4882a593Smuzhiyun adapter->hw.max_frame_size = new_mtu;
433*4882a593Smuzhiyun adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
434*4882a593Smuzhiyun atl1e_down(adapter);
435*4882a593Smuzhiyun atl1e_up(adapter);
436*4882a593Smuzhiyun clear_bit(__AT_RESETTING, &adapter->flags);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * caller should hold mdio_lock
443*4882a593Smuzhiyun */
atl1e_mdio_read(struct net_device * netdev,int phy_id,int reg_num)444*4882a593Smuzhiyun static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
447*4882a593Smuzhiyun u16 result;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
450*4882a593Smuzhiyun return result;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
atl1e_mdio_write(struct net_device * netdev,int phy_id,int reg_num,int val)453*4882a593Smuzhiyun static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
454*4882a593Smuzhiyun int reg_num, int val)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (atl1e_write_phy_reg(&adapter->hw,
459*4882a593Smuzhiyun reg_num & MDIO_REG_ADDR_MASK, val))
460*4882a593Smuzhiyun netdev_err(netdev, "write phy register failed\n");
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
atl1e_mii_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)463*4882a593Smuzhiyun static int atl1e_mii_ioctl(struct net_device *netdev,
464*4882a593Smuzhiyun struct ifreq *ifr, int cmd)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
467*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(ifr);
468*4882a593Smuzhiyun unsigned long flags;
469*4882a593Smuzhiyun int retval = 0;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (!netif_running(netdev))
472*4882a593Smuzhiyun return -EINVAL;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun spin_lock_irqsave(&adapter->mdio_lock, flags);
475*4882a593Smuzhiyun switch (cmd) {
476*4882a593Smuzhiyun case SIOCGMIIPHY:
477*4882a593Smuzhiyun data->phy_id = 0;
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun case SIOCGMIIREG:
481*4882a593Smuzhiyun if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
482*4882a593Smuzhiyun &data->val_out)) {
483*4882a593Smuzhiyun retval = -EIO;
484*4882a593Smuzhiyun goto out;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun break;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun case SIOCSMIIREG:
489*4882a593Smuzhiyun if (data->reg_num & ~(0x1F)) {
490*4882a593Smuzhiyun retval = -EFAULT;
491*4882a593Smuzhiyun goto out;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
495*4882a593Smuzhiyun data->reg_num, data->val_in);
496*4882a593Smuzhiyun if (atl1e_write_phy_reg(&adapter->hw,
497*4882a593Smuzhiyun data->reg_num, data->val_in)) {
498*4882a593Smuzhiyun retval = -EIO;
499*4882a593Smuzhiyun goto out;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun default:
504*4882a593Smuzhiyun retval = -EOPNOTSUPP;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun out:
508*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->mdio_lock, flags);
509*4882a593Smuzhiyun return retval;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
atl1e_ioctl(struct net_device * netdev,struct ifreq * ifr,int cmd)513*4882a593Smuzhiyun static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun switch (cmd) {
516*4882a593Smuzhiyun case SIOCGMIIPHY:
517*4882a593Smuzhiyun case SIOCGMIIREG:
518*4882a593Smuzhiyun case SIOCSMIIREG:
519*4882a593Smuzhiyun return atl1e_mii_ioctl(netdev, ifr, cmd);
520*4882a593Smuzhiyun default:
521*4882a593Smuzhiyun return -EOPNOTSUPP;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
atl1e_setup_pcicmd(struct pci_dev * pdev)525*4882a593Smuzhiyun static void atl1e_setup_pcicmd(struct pci_dev *pdev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun u16 cmd;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &cmd);
530*4882a593Smuzhiyun cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
531*4882a593Smuzhiyun cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
532*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND, cmd);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun * some motherboards BIOS(PXE/EFI) driver may set PME
536*4882a593Smuzhiyun * while they transfer control to OS (Windows/Linux)
537*4882a593Smuzhiyun * so we should clear this bit before NIC work normally
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
540*4882a593Smuzhiyun msleep(1);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /**
544*4882a593Smuzhiyun * atl1e_alloc_queues - Allocate memory for all rings
545*4882a593Smuzhiyun * @adapter: board private structure to initialize
546*4882a593Smuzhiyun *
547*4882a593Smuzhiyun */
atl1e_alloc_queues(struct atl1e_adapter * adapter)548*4882a593Smuzhiyun static int atl1e_alloc_queues(struct atl1e_adapter *adapter)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /**
554*4882a593Smuzhiyun * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
555*4882a593Smuzhiyun * @adapter: board private structure to initialize
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun * atl1e_sw_init initializes the Adapter private data structure.
558*4882a593Smuzhiyun * Fields are initialized based on PCI device information and
559*4882a593Smuzhiyun * OS network device settings (MTU size).
560*4882a593Smuzhiyun */
atl1e_sw_init(struct atl1e_adapter * adapter)561*4882a593Smuzhiyun static int atl1e_sw_init(struct atl1e_adapter *adapter)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
564*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
565*4882a593Smuzhiyun u32 phy_status_data = 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun adapter->wol = 0;
568*4882a593Smuzhiyun adapter->link_speed = SPEED_0; /* hardware init */
569*4882a593Smuzhiyun adapter->link_duplex = FULL_DUPLEX;
570*4882a593Smuzhiyun adapter->num_rx_queues = 1;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* PCI config space info */
573*4882a593Smuzhiyun hw->vendor_id = pdev->vendor;
574*4882a593Smuzhiyun hw->device_id = pdev->device;
575*4882a593Smuzhiyun hw->subsystem_vendor_id = pdev->subsystem_vendor;
576*4882a593Smuzhiyun hw->subsystem_id = pdev->subsystem_device;
577*4882a593Smuzhiyun hw->revision_id = pdev->revision;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
582*4882a593Smuzhiyun /* nic type */
583*4882a593Smuzhiyun if (hw->revision_id >= 0xF0) {
584*4882a593Smuzhiyun hw->nic_type = athr_l2e_revB;
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun if (phy_status_data & PHY_STATUS_100M)
587*4882a593Smuzhiyun hw->nic_type = athr_l1e;
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun hw->nic_type = athr_l2e_revA;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (phy_status_data & PHY_STATUS_EMI_CA)
595*4882a593Smuzhiyun hw->emi_ca = true;
596*4882a593Smuzhiyun else
597*4882a593Smuzhiyun hw->emi_ca = false;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun hw->phy_configured = false;
600*4882a593Smuzhiyun hw->preamble_len = 7;
601*4882a593Smuzhiyun hw->max_frame_size = adapter->netdev->mtu;
602*4882a593Smuzhiyun hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
603*4882a593Smuzhiyun VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun hw->rrs_type = atl1e_rrs_disable;
606*4882a593Smuzhiyun hw->indirect_tab = 0;
607*4882a593Smuzhiyun hw->base_cpu = 0;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* need confirm */
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun hw->ict = 50000; /* 100ms */
612*4882a593Smuzhiyun hw->smb_timer = 200000; /* 200ms */
613*4882a593Smuzhiyun hw->tpd_burst = 5;
614*4882a593Smuzhiyun hw->rrd_thresh = 1;
615*4882a593Smuzhiyun hw->tpd_thresh = adapter->tx_ring.count / 2;
616*4882a593Smuzhiyun hw->rx_count_down = 4; /* 2us resolution */
617*4882a593Smuzhiyun hw->tx_count_down = hw->imt * 4 / 3;
618*4882a593Smuzhiyun hw->dmar_block = atl1e_dma_req_1024;
619*4882a593Smuzhiyun hw->dmaw_block = atl1e_dma_req_1024;
620*4882a593Smuzhiyun hw->dmar_dly_cnt = 15;
621*4882a593Smuzhiyun hw->dmaw_dly_cnt = 4;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (atl1e_alloc_queues(adapter)) {
624*4882a593Smuzhiyun netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
625*4882a593Smuzhiyun return -ENOMEM;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun atomic_set(&adapter->irq_sem, 1);
629*4882a593Smuzhiyun spin_lock_init(&adapter->mdio_lock);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun set_bit(__AT_DOWN, &adapter->flags);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /**
637*4882a593Smuzhiyun * atl1e_clean_tx_ring - Free Tx-skb
638*4882a593Smuzhiyun * @adapter: board private structure
639*4882a593Smuzhiyun */
atl1e_clean_tx_ring(struct atl1e_adapter * adapter)640*4882a593Smuzhiyun static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
643*4882a593Smuzhiyun struct atl1e_tx_buffer *tx_buffer = NULL;
644*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
645*4882a593Smuzhiyun u16 index, ring_count;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
648*4882a593Smuzhiyun return;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun ring_count = tx_ring->count;
651*4882a593Smuzhiyun /* first unmmap dma */
652*4882a593Smuzhiyun for (index = 0; index < ring_count; index++) {
653*4882a593Smuzhiyun tx_buffer = &tx_ring->tx_buffer[index];
654*4882a593Smuzhiyun if (tx_buffer->dma) {
655*4882a593Smuzhiyun if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
656*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, tx_buffer->dma,
657*4882a593Smuzhiyun tx_buffer->length,
658*4882a593Smuzhiyun DMA_TO_DEVICE);
659*4882a593Smuzhiyun else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
660*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, tx_buffer->dma,
661*4882a593Smuzhiyun tx_buffer->length,
662*4882a593Smuzhiyun DMA_TO_DEVICE);
663*4882a593Smuzhiyun tx_buffer->dma = 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun /* second free skb */
667*4882a593Smuzhiyun for (index = 0; index < ring_count; index++) {
668*4882a593Smuzhiyun tx_buffer = &tx_ring->tx_buffer[index];
669*4882a593Smuzhiyun if (tx_buffer->skb) {
670*4882a593Smuzhiyun dev_kfree_skb_any(tx_buffer->skb);
671*4882a593Smuzhiyun tx_buffer->skb = NULL;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun /* Zero out Tx-buffers */
675*4882a593Smuzhiyun memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
676*4882a593Smuzhiyun ring_count);
677*4882a593Smuzhiyun memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
678*4882a593Smuzhiyun ring_count);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /**
682*4882a593Smuzhiyun * atl1e_clean_rx_ring - Free rx-reservation skbs
683*4882a593Smuzhiyun * @adapter: board private structure
684*4882a593Smuzhiyun */
atl1e_clean_rx_ring(struct atl1e_adapter * adapter)685*4882a593Smuzhiyun static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring =
688*4882a593Smuzhiyun &adapter->rx_ring;
689*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
690*4882a593Smuzhiyun u16 i, j;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (adapter->ring_vir_addr == NULL)
694*4882a593Smuzhiyun return;
695*4882a593Smuzhiyun /* Zero out the descriptor ring */
696*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
697*4882a593Smuzhiyun for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
698*4882a593Smuzhiyun if (rx_page_desc[i].rx_page[j].addr != NULL) {
699*4882a593Smuzhiyun memset(rx_page_desc[i].rx_page[j].addr, 0,
700*4882a593Smuzhiyun rx_ring->real_page_size);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
atl1e_cal_ring_size(struct atl1e_adapter * adapter,u32 * ring_size)706*4882a593Smuzhiyun static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun *ring_size = ((u32)(adapter->tx_ring.count *
709*4882a593Smuzhiyun sizeof(struct atl1e_tpd_desc) + 7
710*4882a593Smuzhiyun /* tx ring, qword align */
711*4882a593Smuzhiyun + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
712*4882a593Smuzhiyun adapter->num_rx_queues + 31
713*4882a593Smuzhiyun /* rx ring, 32 bytes align */
714*4882a593Smuzhiyun + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
715*4882a593Smuzhiyun sizeof(u32) + 3));
716*4882a593Smuzhiyun /* tx, rx cmd, dword align */
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
atl1e_init_ring_resources(struct atl1e_adapter * adapter)719*4882a593Smuzhiyun static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring = NULL;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun rx_ring = &adapter->rx_ring;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun rx_ring->real_page_size = adapter->rx_ring.page_size
726*4882a593Smuzhiyun + adapter->hw.max_frame_size
727*4882a593Smuzhiyun + ETH_HLEN + VLAN_HLEN
728*4882a593Smuzhiyun + ETH_FCS_LEN;
729*4882a593Smuzhiyun rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
730*4882a593Smuzhiyun atl1e_cal_ring_size(adapter, &adapter->ring_size);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun adapter->ring_vir_addr = NULL;
733*4882a593Smuzhiyun adapter->rx_ring.desc = NULL;
734*4882a593Smuzhiyun rwlock_init(&adapter->tx_ring.tx_lock);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun * Read / Write Ptr Initialize:
739*4882a593Smuzhiyun */
atl1e_init_ring_ptrs(struct atl1e_adapter * adapter)740*4882a593Smuzhiyun static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = NULL;
743*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring = NULL;
744*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc = NULL;
745*4882a593Smuzhiyun int i, j;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun tx_ring = &adapter->tx_ring;
748*4882a593Smuzhiyun rx_ring = &adapter->rx_ring;
749*4882a593Smuzhiyun rx_page_desc = rx_ring->rx_page_desc;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun tx_ring->next_to_use = 0;
752*4882a593Smuzhiyun atomic_set(&tx_ring->next_to_clean, 0);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
755*4882a593Smuzhiyun rx_page_desc[i].rx_using = 0;
756*4882a593Smuzhiyun rx_page_desc[i].rx_nxseq = 0;
757*4882a593Smuzhiyun for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
758*4882a593Smuzhiyun *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
759*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].read_offset = 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /**
765*4882a593Smuzhiyun * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
766*4882a593Smuzhiyun * @adapter: board private structure
767*4882a593Smuzhiyun *
768*4882a593Smuzhiyun * Free all transmit software resources
769*4882a593Smuzhiyun */
atl1e_free_ring_resources(struct atl1e_adapter * adapter)770*4882a593Smuzhiyun static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun atl1e_clean_tx_ring(adapter);
775*4882a593Smuzhiyun atl1e_clean_rx_ring(adapter);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (adapter->ring_vir_addr) {
778*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, adapter->ring_size,
779*4882a593Smuzhiyun adapter->ring_vir_addr, adapter->ring_dma);
780*4882a593Smuzhiyun adapter->ring_vir_addr = NULL;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (adapter->tx_ring.tx_buffer) {
784*4882a593Smuzhiyun kfree(adapter->tx_ring.tx_buffer);
785*4882a593Smuzhiyun adapter->tx_ring.tx_buffer = NULL;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /**
790*4882a593Smuzhiyun * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
791*4882a593Smuzhiyun * @adapter: board private structure
792*4882a593Smuzhiyun *
793*4882a593Smuzhiyun * Return 0 on success, negative on failure
794*4882a593Smuzhiyun */
atl1e_setup_ring_resources(struct atl1e_adapter * adapter)795*4882a593Smuzhiyun static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
798*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring;
799*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring;
800*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc;
801*4882a593Smuzhiyun int size, i, j;
802*4882a593Smuzhiyun u32 offset = 0;
803*4882a593Smuzhiyun int err = 0;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (adapter->ring_vir_addr != NULL)
806*4882a593Smuzhiyun return 0; /* alloced already */
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun tx_ring = &adapter->tx_ring;
809*4882a593Smuzhiyun rx_ring = &adapter->rx_ring;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* real ring DMA buffer */
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun size = adapter->ring_size;
814*4882a593Smuzhiyun adapter->ring_vir_addr = dma_alloc_coherent(&pdev->dev,
815*4882a593Smuzhiyun adapter->ring_size,
816*4882a593Smuzhiyun &adapter->ring_dma, GFP_KERNEL);
817*4882a593Smuzhiyun if (adapter->ring_vir_addr == NULL) {
818*4882a593Smuzhiyun netdev_err(adapter->netdev,
819*4882a593Smuzhiyun "dma_alloc_coherent failed, size = D%d\n", size);
820*4882a593Smuzhiyun return -ENOMEM;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun rx_page_desc = rx_ring->rx_page_desc;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Init TPD Ring */
826*4882a593Smuzhiyun tx_ring->dma = roundup(adapter->ring_dma, 8);
827*4882a593Smuzhiyun offset = tx_ring->dma - adapter->ring_dma;
828*4882a593Smuzhiyun tx_ring->desc = adapter->ring_vir_addr + offset;
829*4882a593Smuzhiyun size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
830*4882a593Smuzhiyun tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
831*4882a593Smuzhiyun if (tx_ring->tx_buffer == NULL) {
832*4882a593Smuzhiyun err = -ENOMEM;
833*4882a593Smuzhiyun goto failed;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* Init RXF-Pages */
837*4882a593Smuzhiyun offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
838*4882a593Smuzhiyun offset = roundup(offset, 32);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
841*4882a593Smuzhiyun for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
842*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].dma =
843*4882a593Smuzhiyun adapter->ring_dma + offset;
844*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].addr =
845*4882a593Smuzhiyun adapter->ring_vir_addr + offset;
846*4882a593Smuzhiyun offset += rx_ring->real_page_size;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Init CMB dma address */
851*4882a593Smuzhiyun tx_ring->cmb_dma = adapter->ring_dma + offset;
852*4882a593Smuzhiyun tx_ring->cmb = adapter->ring_vir_addr + offset;
853*4882a593Smuzhiyun offset += sizeof(u32);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
856*4882a593Smuzhiyun for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
857*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].write_offset_dma =
858*4882a593Smuzhiyun adapter->ring_dma + offset;
859*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].write_offset_addr =
860*4882a593Smuzhiyun adapter->ring_vir_addr + offset;
861*4882a593Smuzhiyun offset += sizeof(u32);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (unlikely(offset > adapter->ring_size)) {
866*4882a593Smuzhiyun netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
867*4882a593Smuzhiyun offset, adapter->ring_size);
868*4882a593Smuzhiyun err = -1;
869*4882a593Smuzhiyun goto failed;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun failed:
874*4882a593Smuzhiyun if (adapter->ring_vir_addr != NULL) {
875*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, adapter->ring_size,
876*4882a593Smuzhiyun adapter->ring_vir_addr, adapter->ring_dma);
877*4882a593Smuzhiyun adapter->ring_vir_addr = NULL;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun return err;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
atl1e_configure_des_ring(struct atl1e_adapter * adapter)882*4882a593Smuzhiyun static inline void atl1e_configure_des_ring(struct atl1e_adapter *adapter)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
886*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
887*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
888*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc = NULL;
889*4882a593Smuzhiyun int i, j;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
892*4882a593Smuzhiyun (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
893*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
894*4882a593Smuzhiyun (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
895*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
896*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
897*4882a593Smuzhiyun (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun rx_page_desc = rx_ring->rx_page_desc;
900*4882a593Smuzhiyun /* RXF Page Physical address / Page Length */
901*4882a593Smuzhiyun for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
902*4882a593Smuzhiyun AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
903*4882a593Smuzhiyun (u32)((adapter->ring_dma &
904*4882a593Smuzhiyun AT_DMA_HI_ADDR_MASK) >> 32));
905*4882a593Smuzhiyun for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
906*4882a593Smuzhiyun u32 page_phy_addr;
907*4882a593Smuzhiyun u32 offset_phy_addr;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun page_phy_addr = rx_page_desc[i].rx_page[j].dma;
910*4882a593Smuzhiyun offset_phy_addr =
911*4882a593Smuzhiyun rx_page_desc[i].rx_page[j].write_offset_dma;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
914*4882a593Smuzhiyun page_phy_addr & AT_DMA_LO_ADDR_MASK);
915*4882a593Smuzhiyun AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
916*4882a593Smuzhiyun offset_phy_addr & AT_DMA_LO_ADDR_MASK);
917*4882a593Smuzhiyun AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun /* Page Length */
921*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
922*4882a593Smuzhiyun /* Load all of base address above */
923*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
atl1e_configure_tx(struct atl1e_adapter * adapter)926*4882a593Smuzhiyun static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
929*4882a593Smuzhiyun u32 dev_ctrl_data = 0;
930*4882a593Smuzhiyun u32 max_pay_load = 0;
931*4882a593Smuzhiyun u32 jumbo_thresh = 0;
932*4882a593Smuzhiyun u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* configure TXQ param */
935*4882a593Smuzhiyun if (hw->nic_type != athr_l2e_revB) {
936*4882a593Smuzhiyun extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
937*4882a593Smuzhiyun if (hw->max_frame_size <= 1500) {
938*4882a593Smuzhiyun jumbo_thresh = hw->max_frame_size + extra_size;
939*4882a593Smuzhiyun } else if (hw->max_frame_size < 6*1024) {
940*4882a593Smuzhiyun jumbo_thresh =
941*4882a593Smuzhiyun (hw->max_frame_size + extra_size) * 2 / 3;
942*4882a593Smuzhiyun } else {
943*4882a593Smuzhiyun jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
951*4882a593Smuzhiyun DEVICE_CTRL_MAX_PAYLOAD_MASK;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
956*4882a593Smuzhiyun DEVICE_CTRL_MAX_RREQ_SZ_MASK;
957*4882a593Smuzhiyun hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (hw->nic_type != athr_l2e_revB)
960*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
961*4882a593Smuzhiyun atl1e_pay_load_size[hw->dmar_block]);
962*4882a593Smuzhiyun /* enable TXQ */
963*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TXQ_CTRL,
964*4882a593Smuzhiyun (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
965*4882a593Smuzhiyun << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
966*4882a593Smuzhiyun | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
atl1e_configure_rx(struct atl1e_adapter * adapter)969*4882a593Smuzhiyun static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
972*4882a593Smuzhiyun u32 rxf_len = 0;
973*4882a593Smuzhiyun u32 rxf_low = 0;
974*4882a593Smuzhiyun u32 rxf_high = 0;
975*4882a593Smuzhiyun u32 rxf_thresh_data = 0;
976*4882a593Smuzhiyun u32 rxq_ctrl_data = 0;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (hw->nic_type != athr_l2e_revB) {
979*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
980*4882a593Smuzhiyun (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
981*4882a593Smuzhiyun RXQ_JMBOSZ_TH_SHIFT |
982*4882a593Smuzhiyun (1 & RXQ_JMBO_LKAH_MASK) <<
983*4882a593Smuzhiyun RXQ_JMBO_LKAH_SHIFT));
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
986*4882a593Smuzhiyun rxf_high = rxf_len * 4 / 5;
987*4882a593Smuzhiyun rxf_low = rxf_len / 5;
988*4882a593Smuzhiyun rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
989*4882a593Smuzhiyun << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
990*4882a593Smuzhiyun ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
991*4882a593Smuzhiyun << RXQ_RXF_PAUSE_TH_LO_SHIFT);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* RRS */
997*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
998*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (hw->rrs_type & atl1e_rrs_ipv4)
1001*4882a593Smuzhiyun rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
1004*4882a593Smuzhiyun rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (hw->rrs_type & atl1e_rrs_ipv6)
1007*4882a593Smuzhiyun rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
1010*4882a593Smuzhiyun rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (hw->rrs_type != atl1e_rrs_disable)
1013*4882a593Smuzhiyun rxq_ctrl_data |=
1014*4882a593Smuzhiyun (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
1017*4882a593Smuzhiyun RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
atl1e_configure_dma(struct atl1e_adapter * adapter)1022*4882a593Smuzhiyun static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
1025*4882a593Smuzhiyun u32 dma_ctrl_data = 0;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun dma_ctrl_data = DMA_CTRL_RXCMB_EN;
1028*4882a593Smuzhiyun dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
1029*4882a593Smuzhiyun << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
1030*4882a593Smuzhiyun dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
1031*4882a593Smuzhiyun << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
1032*4882a593Smuzhiyun dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
1033*4882a593Smuzhiyun dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
1034*4882a593Smuzhiyun << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
1035*4882a593Smuzhiyun dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
1036*4882a593Smuzhiyun << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
atl1e_setup_mac_ctrl(struct atl1e_adapter * adapter)1041*4882a593Smuzhiyun static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun u32 value;
1044*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
1045*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* Config MAC CTRL Register */
1048*4882a593Smuzhiyun value = MAC_CTRL_TX_EN |
1049*4882a593Smuzhiyun MAC_CTRL_RX_EN ;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (FULL_DUPLEX == adapter->link_duplex)
1052*4882a593Smuzhiyun value |= MAC_CTRL_DUPLX;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
1055*4882a593Smuzhiyun MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
1056*4882a593Smuzhiyun MAC_CTRL_SPEED_SHIFT);
1057*4882a593Smuzhiyun value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1060*4882a593Smuzhiyun value |= (((u32)adapter->hw.preamble_len &
1061*4882a593Smuzhiyun MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun __atl1e_vlan_mode(netdev->features, &value);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun value |= MAC_CTRL_BC_EN;
1066*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC)
1067*4882a593Smuzhiyun value |= MAC_CTRL_PROMIS_EN;
1068*4882a593Smuzhiyun if (netdev->flags & IFF_ALLMULTI)
1069*4882a593Smuzhiyun value |= MAC_CTRL_MC_ALL_EN;
1070*4882a593Smuzhiyun if (netdev->features & NETIF_F_RXALL)
1071*4882a593Smuzhiyun value |= MAC_CTRL_DBG;
1072*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MAC_CTRL, value);
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /**
1076*4882a593Smuzhiyun * atl1e_configure - Configure Transmit&Receive Unit after Reset
1077*4882a593Smuzhiyun * @adapter: board private structure
1078*4882a593Smuzhiyun *
1079*4882a593Smuzhiyun * Configure the Tx /Rx unit of the MAC after a reset.
1080*4882a593Smuzhiyun */
atl1e_configure(struct atl1e_adapter * adapter)1081*4882a593Smuzhiyun static int atl1e_configure(struct atl1e_adapter *adapter)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun u32 intr_status_data = 0;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* clear interrupt status */
1088*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_ISR, ~0);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* 1. set MAC Address */
1091*4882a593Smuzhiyun atl1e_hw_set_mac_addr(hw);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* 2. Init the Multicast HASH table done by set_muti */
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* 3. Clear any WOL status */
1096*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
1099*4882a593Smuzhiyun * TPD Ring/SMB/RXF0 Page CMBs, they use the same
1100*4882a593Smuzhiyun * High 32bits memory */
1101*4882a593Smuzhiyun atl1e_configure_des_ring(adapter);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* 5. set Interrupt Moderator Timer */
1104*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
1105*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
1106*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
1107*4882a593Smuzhiyun MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* 6. rx/tx threshold to trig interrupt */
1110*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
1111*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
1112*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
1113*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* 7. set Interrupt Clear Timer */
1116*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* 8. set MTU */
1119*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
1120*4882a593Smuzhiyun VLAN_HLEN + ETH_FCS_LEN);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* 9. config TXQ early tx threshold */
1123*4882a593Smuzhiyun atl1e_configure_tx(adapter);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* 10. config RXQ */
1126*4882a593Smuzhiyun atl1e_configure_rx(adapter);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* 11. config DMA Engine */
1129*4882a593Smuzhiyun atl1e_configure_dma(adapter);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* 12. smb timer to trig interrupt */
1132*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun intr_status_data = AT_READ_REG(hw, REG_ISR);
1135*4882a593Smuzhiyun if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
1136*4882a593Smuzhiyun netdev_err(adapter->netdev,
1137*4882a593Smuzhiyun "atl1e_configure failed, PCIE phy link down\n");
1138*4882a593Smuzhiyun return -1;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /**
1146*4882a593Smuzhiyun * atl1e_get_stats - Get System Network Statistics
1147*4882a593Smuzhiyun * @netdev: network interface device structure
1148*4882a593Smuzhiyun *
1149*4882a593Smuzhiyun * Returns the address of the device statistics structure.
1150*4882a593Smuzhiyun * The statistics are actually updated from the timer callback.
1151*4882a593Smuzhiyun */
atl1e_get_stats(struct net_device * netdev)1152*4882a593Smuzhiyun static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
1155*4882a593Smuzhiyun struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
1156*4882a593Smuzhiyun struct net_device_stats *net_stats = &netdev->stats;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun net_stats->rx_bytes = hw_stats->rx_byte_cnt;
1159*4882a593Smuzhiyun net_stats->tx_bytes = hw_stats->tx_byte_cnt;
1160*4882a593Smuzhiyun net_stats->multicast = hw_stats->rx_mcast;
1161*4882a593Smuzhiyun net_stats->collisions = hw_stats->tx_1_col +
1162*4882a593Smuzhiyun hw_stats->tx_2_col +
1163*4882a593Smuzhiyun hw_stats->tx_late_col +
1164*4882a593Smuzhiyun hw_stats->tx_abort_col;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun net_stats->rx_errors = hw_stats->rx_frag +
1167*4882a593Smuzhiyun hw_stats->rx_fcs_err +
1168*4882a593Smuzhiyun hw_stats->rx_len_err +
1169*4882a593Smuzhiyun hw_stats->rx_sz_ov +
1170*4882a593Smuzhiyun hw_stats->rx_rrd_ov +
1171*4882a593Smuzhiyun hw_stats->rx_align_err +
1172*4882a593Smuzhiyun hw_stats->rx_rxf_ov;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
1175*4882a593Smuzhiyun net_stats->rx_length_errors = hw_stats->rx_len_err;
1176*4882a593Smuzhiyun net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
1177*4882a593Smuzhiyun net_stats->rx_frame_errors = hw_stats->rx_align_err;
1178*4882a593Smuzhiyun net_stats->rx_dropped = hw_stats->rx_rrd_ov;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun net_stats->tx_errors = hw_stats->tx_late_col +
1181*4882a593Smuzhiyun hw_stats->tx_abort_col +
1182*4882a593Smuzhiyun hw_stats->tx_underrun +
1183*4882a593Smuzhiyun hw_stats->tx_trunc;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun net_stats->tx_fifo_errors = hw_stats->tx_underrun;
1186*4882a593Smuzhiyun net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
1187*4882a593Smuzhiyun net_stats->tx_window_errors = hw_stats->tx_late_col;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun net_stats->rx_packets = hw_stats->rx_ok + net_stats->rx_errors;
1190*4882a593Smuzhiyun net_stats->tx_packets = hw_stats->tx_ok + net_stats->tx_errors;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun return net_stats;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
atl1e_update_hw_stats(struct atl1e_adapter * adapter)1195*4882a593Smuzhiyun static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun u16 hw_reg_addr = 0;
1198*4882a593Smuzhiyun unsigned long *stats_item = NULL;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* update rx status */
1201*4882a593Smuzhiyun hw_reg_addr = REG_MAC_RX_STATUS_BIN;
1202*4882a593Smuzhiyun stats_item = &adapter->hw_stats.rx_ok;
1203*4882a593Smuzhiyun while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
1204*4882a593Smuzhiyun *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
1205*4882a593Smuzhiyun stats_item++;
1206*4882a593Smuzhiyun hw_reg_addr += 4;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun /* update tx status */
1209*4882a593Smuzhiyun hw_reg_addr = REG_MAC_TX_STATUS_BIN;
1210*4882a593Smuzhiyun stats_item = &adapter->hw_stats.tx_ok;
1211*4882a593Smuzhiyun while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
1212*4882a593Smuzhiyun *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
1213*4882a593Smuzhiyun stats_item++;
1214*4882a593Smuzhiyun hw_reg_addr += 4;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
atl1e_clear_phy_int(struct atl1e_adapter * adapter)1218*4882a593Smuzhiyun static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun u16 phy_data;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun spin_lock(&adapter->mdio_lock);
1223*4882a593Smuzhiyun atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
1224*4882a593Smuzhiyun spin_unlock(&adapter->mdio_lock);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
atl1e_clean_tx_irq(struct atl1e_adapter * adapter)1227*4882a593Smuzhiyun static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
1230*4882a593Smuzhiyun struct atl1e_tx_buffer *tx_buffer = NULL;
1231*4882a593Smuzhiyun u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
1232*4882a593Smuzhiyun u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun while (next_to_clean != hw_next_to_clean) {
1235*4882a593Smuzhiyun tx_buffer = &tx_ring->tx_buffer[next_to_clean];
1236*4882a593Smuzhiyun if (tx_buffer->dma) {
1237*4882a593Smuzhiyun if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
1238*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev,
1239*4882a593Smuzhiyun tx_buffer->dma,
1240*4882a593Smuzhiyun tx_buffer->length,
1241*4882a593Smuzhiyun DMA_TO_DEVICE);
1242*4882a593Smuzhiyun else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
1243*4882a593Smuzhiyun dma_unmap_page(&adapter->pdev->dev,
1244*4882a593Smuzhiyun tx_buffer->dma,
1245*4882a593Smuzhiyun tx_buffer->length,
1246*4882a593Smuzhiyun DMA_TO_DEVICE);
1247*4882a593Smuzhiyun tx_buffer->dma = 0;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun if (tx_buffer->skb) {
1251*4882a593Smuzhiyun dev_consume_skb_irq(tx_buffer->skb);
1252*4882a593Smuzhiyun tx_buffer->skb = NULL;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun if (++next_to_clean == tx_ring->count)
1256*4882a593Smuzhiyun next_to_clean = 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun atomic_set(&tx_ring->next_to_clean, next_to_clean);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun if (netif_queue_stopped(adapter->netdev) &&
1262*4882a593Smuzhiyun netif_carrier_ok(adapter->netdev)) {
1263*4882a593Smuzhiyun netif_wake_queue(adapter->netdev);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun return true;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /**
1270*4882a593Smuzhiyun * atl1e_intr - Interrupt Handler
1271*4882a593Smuzhiyun * @irq: interrupt number
1272*4882a593Smuzhiyun * @data: pointer to a network interface device structure
1273*4882a593Smuzhiyun */
atl1e_intr(int irq,void * data)1274*4882a593Smuzhiyun static irqreturn_t atl1e_intr(int irq, void *data)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct net_device *netdev = data;
1277*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
1278*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
1279*4882a593Smuzhiyun int max_ints = AT_MAX_INT_WORK;
1280*4882a593Smuzhiyun int handled = IRQ_NONE;
1281*4882a593Smuzhiyun u32 status;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun do {
1284*4882a593Smuzhiyun status = AT_READ_REG(hw, REG_ISR);
1285*4882a593Smuzhiyun if ((status & IMR_NORMAL_MASK) == 0 ||
1286*4882a593Smuzhiyun (status & ISR_DIS_INT) != 0) {
1287*4882a593Smuzhiyun if (max_ints != AT_MAX_INT_WORK)
1288*4882a593Smuzhiyun handled = IRQ_HANDLED;
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun /* link event */
1292*4882a593Smuzhiyun if (status & ISR_GPHY)
1293*4882a593Smuzhiyun atl1e_clear_phy_int(adapter);
1294*4882a593Smuzhiyun /* Ack ISR */
1295*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun handled = IRQ_HANDLED;
1298*4882a593Smuzhiyun /* check if PCIE PHY Link down */
1299*4882a593Smuzhiyun if (status & ISR_PHY_LINKDOWN) {
1300*4882a593Smuzhiyun netdev_err(adapter->netdev,
1301*4882a593Smuzhiyun "pcie phy linkdown %x\n", status);
1302*4882a593Smuzhiyun if (netif_running(adapter->netdev)) {
1303*4882a593Smuzhiyun /* reset MAC */
1304*4882a593Smuzhiyun atl1e_irq_reset(adapter);
1305*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
1306*4882a593Smuzhiyun break;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* check if DMA read/write error */
1311*4882a593Smuzhiyun if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
1312*4882a593Smuzhiyun netdev_err(adapter->netdev,
1313*4882a593Smuzhiyun "PCIE DMA RW error (status = 0x%x)\n",
1314*4882a593Smuzhiyun status);
1315*4882a593Smuzhiyun atl1e_irq_reset(adapter);
1316*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
1317*4882a593Smuzhiyun break;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun if (status & ISR_SMB)
1321*4882a593Smuzhiyun atl1e_update_hw_stats(adapter);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* link event */
1324*4882a593Smuzhiyun if (status & (ISR_GPHY | ISR_MANUAL)) {
1325*4882a593Smuzhiyun netdev->stats.tx_carrier_errors++;
1326*4882a593Smuzhiyun atl1e_link_chg_event(adapter);
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /* transmit event */
1331*4882a593Smuzhiyun if (status & ISR_TX_EVENT)
1332*4882a593Smuzhiyun atl1e_clean_tx_irq(adapter);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (status & ISR_RX_EVENT) {
1335*4882a593Smuzhiyun /*
1336*4882a593Smuzhiyun * disable rx interrupts, without
1337*4882a593Smuzhiyun * the synchronize_irq bit
1338*4882a593Smuzhiyun */
1339*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_IMR,
1340*4882a593Smuzhiyun IMR_NORMAL_MASK & ~ISR_RX_EVENT);
1341*4882a593Smuzhiyun AT_WRITE_FLUSH(hw);
1342*4882a593Smuzhiyun if (likely(napi_schedule_prep(
1343*4882a593Smuzhiyun &adapter->napi)))
1344*4882a593Smuzhiyun __napi_schedule(&adapter->napi);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun } while (--max_ints > 0);
1347*4882a593Smuzhiyun /* re-enable Interrupt*/
1348*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun return handled;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
atl1e_rx_checksum(struct atl1e_adapter * adapter,struct sk_buff * skb,struct atl1e_recv_ret_status * prrs)1353*4882a593Smuzhiyun static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
1354*4882a593Smuzhiyun struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun u8 *packet = (u8 *)(prrs + 1);
1357*4882a593Smuzhiyun struct iphdr *iph;
1358*4882a593Smuzhiyun u16 head_len = ETH_HLEN;
1359*4882a593Smuzhiyun u16 pkt_flags;
1360*4882a593Smuzhiyun u16 err_flags;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1363*4882a593Smuzhiyun pkt_flags = prrs->pkt_flag;
1364*4882a593Smuzhiyun err_flags = prrs->err_flag;
1365*4882a593Smuzhiyun if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
1366*4882a593Smuzhiyun ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
1367*4882a593Smuzhiyun if (pkt_flags & RRS_IS_IPV4) {
1368*4882a593Smuzhiyun if (pkt_flags & RRS_IS_802_3)
1369*4882a593Smuzhiyun head_len += 8;
1370*4882a593Smuzhiyun iph = (struct iphdr *) (packet + head_len);
1371*4882a593Smuzhiyun if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
1372*4882a593Smuzhiyun goto hw_xsum;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
1375*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
1376*4882a593Smuzhiyun return;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun hw_xsum :
1381*4882a593Smuzhiyun return;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
atl1e_get_rx_page(struct atl1e_adapter * adapter,u8 que)1384*4882a593Smuzhiyun static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
1385*4882a593Smuzhiyun u8 que)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc =
1388*4882a593Smuzhiyun (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
1389*4882a593Smuzhiyun u8 rx_using = rx_page_desc[que].rx_using;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun return &(rx_page_desc[que].rx_page[rx_using]);
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
atl1e_clean_rx_irq(struct atl1e_adapter * adapter,u8 que,int * work_done,int work_to_do)1394*4882a593Smuzhiyun static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
1395*4882a593Smuzhiyun int *work_done, int work_to_do)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1398*4882a593Smuzhiyun struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
1399*4882a593Smuzhiyun struct atl1e_rx_page_desc *rx_page_desc =
1400*4882a593Smuzhiyun (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
1401*4882a593Smuzhiyun struct sk_buff *skb = NULL;
1402*4882a593Smuzhiyun struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
1403*4882a593Smuzhiyun u32 packet_size, write_offset;
1404*4882a593Smuzhiyun struct atl1e_recv_ret_status *prrs;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun write_offset = *(rx_page->write_offset_addr);
1407*4882a593Smuzhiyun if (likely(rx_page->read_offset < write_offset)) {
1408*4882a593Smuzhiyun do {
1409*4882a593Smuzhiyun if (*work_done >= work_to_do)
1410*4882a593Smuzhiyun break;
1411*4882a593Smuzhiyun (*work_done)++;
1412*4882a593Smuzhiyun /* get new packet's rrs */
1413*4882a593Smuzhiyun prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
1414*4882a593Smuzhiyun rx_page->read_offset);
1415*4882a593Smuzhiyun /* check sequence number */
1416*4882a593Smuzhiyun if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
1417*4882a593Smuzhiyun netdev_err(netdev,
1418*4882a593Smuzhiyun "rx sequence number error (rx=%d) (expect=%d)\n",
1419*4882a593Smuzhiyun prrs->seq_num,
1420*4882a593Smuzhiyun rx_page_desc[que].rx_nxseq);
1421*4882a593Smuzhiyun rx_page_desc[que].rx_nxseq++;
1422*4882a593Smuzhiyun /* just for debug use */
1423*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
1424*4882a593Smuzhiyun (((u32)prrs->seq_num) << 16) |
1425*4882a593Smuzhiyun rx_page_desc[que].rx_nxseq);
1426*4882a593Smuzhiyun goto fatal_err;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun rx_page_desc[que].rx_nxseq++;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /* error packet */
1431*4882a593Smuzhiyun if ((prrs->pkt_flag & RRS_IS_ERR_FRAME) &&
1432*4882a593Smuzhiyun !(netdev->features & NETIF_F_RXALL)) {
1433*4882a593Smuzhiyun if (prrs->err_flag & (RRS_ERR_BAD_CRC |
1434*4882a593Smuzhiyun RRS_ERR_DRIBBLE | RRS_ERR_CODE |
1435*4882a593Smuzhiyun RRS_ERR_TRUNC)) {
1436*4882a593Smuzhiyun /* hardware error, discard this packet*/
1437*4882a593Smuzhiyun netdev_err(netdev,
1438*4882a593Smuzhiyun "rx packet desc error %x\n",
1439*4882a593Smuzhiyun *((u32 *)prrs + 1));
1440*4882a593Smuzhiyun goto skip_pkt;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
1445*4882a593Smuzhiyun RRS_PKT_SIZE_MASK);
1446*4882a593Smuzhiyun if (likely(!(netdev->features & NETIF_F_RXFCS)))
1447*4882a593Smuzhiyun packet_size -= 4; /* CRC */
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(netdev, packet_size);
1450*4882a593Smuzhiyun if (skb == NULL)
1451*4882a593Smuzhiyun goto skip_pkt;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
1454*4882a593Smuzhiyun skb_put(skb, packet_size);
1455*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, netdev);
1456*4882a593Smuzhiyun atl1e_rx_checksum(adapter, skb, prrs);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (prrs->pkt_flag & RRS_IS_VLAN_TAG) {
1459*4882a593Smuzhiyun u16 vlan_tag = (prrs->vtag >> 4) |
1460*4882a593Smuzhiyun ((prrs->vtag & 7) << 13) |
1461*4882a593Smuzhiyun ((prrs->vtag & 8) << 9);
1462*4882a593Smuzhiyun netdev_dbg(netdev,
1463*4882a593Smuzhiyun "RXD VLAN TAG<RRD>=0x%04x\n",
1464*4882a593Smuzhiyun prrs->vtag);
1465*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun napi_gro_receive(&adapter->napi, skb);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun skip_pkt:
1470*4882a593Smuzhiyun /* skip current packet whether it's ok or not. */
1471*4882a593Smuzhiyun rx_page->read_offset +=
1472*4882a593Smuzhiyun (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
1473*4882a593Smuzhiyun RRS_PKT_SIZE_MASK) +
1474*4882a593Smuzhiyun sizeof(struct atl1e_recv_ret_status) + 31) &
1475*4882a593Smuzhiyun 0xFFFFFFE0);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (rx_page->read_offset >= rx_ring->page_size) {
1478*4882a593Smuzhiyun /* mark this page clean */
1479*4882a593Smuzhiyun u16 reg_addr;
1480*4882a593Smuzhiyun u8 rx_using;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun rx_page->read_offset =
1483*4882a593Smuzhiyun *(rx_page->write_offset_addr) = 0;
1484*4882a593Smuzhiyun rx_using = rx_page_desc[que].rx_using;
1485*4882a593Smuzhiyun reg_addr =
1486*4882a593Smuzhiyun atl1e_rx_page_vld_regs[que][rx_using];
1487*4882a593Smuzhiyun AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
1488*4882a593Smuzhiyun rx_page_desc[que].rx_using ^= 1;
1489*4882a593Smuzhiyun rx_page = atl1e_get_rx_page(adapter, que);
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun write_offset = *(rx_page->write_offset_addr);
1492*4882a593Smuzhiyun } while (rx_page->read_offset < write_offset);
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun return;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun fatal_err:
1498*4882a593Smuzhiyun if (!test_bit(__AT_DOWN, &adapter->flags))
1499*4882a593Smuzhiyun schedule_work(&adapter->reset_task);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /**
1503*4882a593Smuzhiyun * atl1e_clean - NAPI Rx polling callback
1504*4882a593Smuzhiyun * @napi: napi info
1505*4882a593Smuzhiyun * @budget: number of packets to clean
1506*4882a593Smuzhiyun */
atl1e_clean(struct napi_struct * napi,int budget)1507*4882a593Smuzhiyun static int atl1e_clean(struct napi_struct *napi, int budget)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun struct atl1e_adapter *adapter =
1510*4882a593Smuzhiyun container_of(napi, struct atl1e_adapter, napi);
1511*4882a593Smuzhiyun u32 imr_data;
1512*4882a593Smuzhiyun int work_done = 0;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* Keep link state information with original netdev */
1515*4882a593Smuzhiyun if (!netif_carrier_ok(adapter->netdev))
1516*4882a593Smuzhiyun goto quit_polling;
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* If no Tx and not enough Rx work done, exit the polling mode */
1521*4882a593Smuzhiyun if (work_done < budget) {
1522*4882a593Smuzhiyun quit_polling:
1523*4882a593Smuzhiyun napi_complete_done(napi, work_done);
1524*4882a593Smuzhiyun imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
1525*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
1526*4882a593Smuzhiyun /* test debug */
1527*4882a593Smuzhiyun if (test_bit(__AT_DOWN, &adapter->flags)) {
1528*4882a593Smuzhiyun atomic_dec(&adapter->irq_sem);
1529*4882a593Smuzhiyun netdev_err(adapter->netdev,
1530*4882a593Smuzhiyun "atl1e_clean is called when AT_DOWN\n");
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun /* reenable RX intr */
1533*4882a593Smuzhiyun /*atl1e_irq_enable(adapter); */
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun return work_done;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /*
1542*4882a593Smuzhiyun * Polling 'interrupt' - used by things like netconsole to send skbs
1543*4882a593Smuzhiyun * without having to re-enable interrupts. It's not called while
1544*4882a593Smuzhiyun * the interrupt routine is executing.
1545*4882a593Smuzhiyun */
atl1e_netpoll(struct net_device * netdev)1546*4882a593Smuzhiyun static void atl1e_netpoll(struct net_device *netdev)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun disable_irq(adapter->pdev->irq);
1551*4882a593Smuzhiyun atl1e_intr(adapter->pdev->irq, netdev);
1552*4882a593Smuzhiyun enable_irq(adapter->pdev->irq);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun #endif
1555*4882a593Smuzhiyun
atl1e_tpd_avail(struct atl1e_adapter * adapter)1556*4882a593Smuzhiyun static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
1559*4882a593Smuzhiyun u16 next_to_use = 0;
1560*4882a593Smuzhiyun u16 next_to_clean = 0;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun next_to_clean = atomic_read(&tx_ring->next_to_clean);
1563*4882a593Smuzhiyun next_to_use = tx_ring->next_to_use;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun return (u16)(next_to_clean > next_to_use) ?
1566*4882a593Smuzhiyun (next_to_clean - next_to_use - 1) :
1567*4882a593Smuzhiyun (tx_ring->count + next_to_clean - next_to_use - 1);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /*
1571*4882a593Smuzhiyun * get next usable tpd
1572*4882a593Smuzhiyun * Note: should call atl1e_tdp_avail to make sure
1573*4882a593Smuzhiyun * there is enough tpd to use
1574*4882a593Smuzhiyun */
atl1e_get_tpd(struct atl1e_adapter * adapter)1575*4882a593Smuzhiyun static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
1578*4882a593Smuzhiyun u16 next_to_use = 0;
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun next_to_use = tx_ring->next_to_use;
1581*4882a593Smuzhiyun if (++tx_ring->next_to_use == tx_ring->count)
1582*4882a593Smuzhiyun tx_ring->next_to_use = 0;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
1585*4882a593Smuzhiyun return &tx_ring->desc[next_to_use];
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun static struct atl1e_tx_buffer *
atl1e_get_tx_buffer(struct atl1e_adapter * adapter,struct atl1e_tpd_desc * tpd)1589*4882a593Smuzhiyun atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return &tx_ring->tx_buffer[tpd - tx_ring->desc];
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* Calculate the transmit packet descript needed*/
atl1e_cal_tdp_req(const struct sk_buff * skb)1597*4882a593Smuzhiyun static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun int i = 0;
1600*4882a593Smuzhiyun u16 tpd_req = 1;
1601*4882a593Smuzhiyun u16 fg_size = 0;
1602*4882a593Smuzhiyun u16 proto_hdr_len = 0;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1605*4882a593Smuzhiyun fg_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
1606*4882a593Smuzhiyun tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (skb_is_gso(skb)) {
1610*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_IP) ||
1611*4882a593Smuzhiyun (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
1612*4882a593Smuzhiyun proto_hdr_len = skb_transport_offset(skb) +
1613*4882a593Smuzhiyun tcp_hdrlen(skb);
1614*4882a593Smuzhiyun if (proto_hdr_len < skb_headlen(skb)) {
1615*4882a593Smuzhiyun tpd_req += ((skb_headlen(skb) - proto_hdr_len +
1616*4882a593Smuzhiyun MAX_TX_BUF_LEN - 1) >>
1617*4882a593Smuzhiyun MAX_TX_BUF_SHIFT);
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun return tpd_req;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
atl1e_tso_csum(struct atl1e_adapter * adapter,struct sk_buff * skb,struct atl1e_tpd_desc * tpd)1625*4882a593Smuzhiyun static int atl1e_tso_csum(struct atl1e_adapter *adapter,
1626*4882a593Smuzhiyun struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun unsigned short offload_type;
1629*4882a593Smuzhiyun u8 hdr_len;
1630*4882a593Smuzhiyun u32 real_len;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (skb_is_gso(skb)) {
1633*4882a593Smuzhiyun int err;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun err = skb_cow_head(skb, 0);
1636*4882a593Smuzhiyun if (err < 0)
1637*4882a593Smuzhiyun return err;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun offload_type = skb_shinfo(skb)->gso_type;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (offload_type & SKB_GSO_TCPV4) {
1642*4882a593Smuzhiyun real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
1643*4882a593Smuzhiyun + ntohs(ip_hdr(skb)->tot_len));
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun if (real_len < skb->len)
1646*4882a593Smuzhiyun pskb_trim(skb, real_len);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
1649*4882a593Smuzhiyun if (unlikely(skb->len == hdr_len)) {
1650*4882a593Smuzhiyun /* only xsum need */
1651*4882a593Smuzhiyun netdev_warn(adapter->netdev,
1652*4882a593Smuzhiyun "IPV4 tso with zero data??\n");
1653*4882a593Smuzhiyun goto check_sum;
1654*4882a593Smuzhiyun } else {
1655*4882a593Smuzhiyun ip_hdr(skb)->check = 0;
1656*4882a593Smuzhiyun ip_hdr(skb)->tot_len = 0;
1657*4882a593Smuzhiyun tcp_hdr(skb)->check = ~csum_tcpudp_magic(
1658*4882a593Smuzhiyun ip_hdr(skb)->saddr,
1659*4882a593Smuzhiyun ip_hdr(skb)->daddr,
1660*4882a593Smuzhiyun 0, IPPROTO_TCP, 0);
1661*4882a593Smuzhiyun tpd->word3 |= (ip_hdr(skb)->ihl &
1662*4882a593Smuzhiyun TDP_V4_IPHL_MASK) <<
1663*4882a593Smuzhiyun TPD_V4_IPHL_SHIFT;
1664*4882a593Smuzhiyun tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
1665*4882a593Smuzhiyun TPD_TCPHDRLEN_MASK) <<
1666*4882a593Smuzhiyun TPD_TCPHDRLEN_SHIFT;
1667*4882a593Smuzhiyun tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
1668*4882a593Smuzhiyun TPD_MSS_MASK) << TPD_MSS_SHIFT;
1669*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun return 0;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun check_sum:
1676*4882a593Smuzhiyun if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
1677*4882a593Smuzhiyun u8 css, cso;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun cso = skb_checksum_start_offset(skb);
1680*4882a593Smuzhiyun if (unlikely(cso & 0x1)) {
1681*4882a593Smuzhiyun netdev_err(adapter->netdev,
1682*4882a593Smuzhiyun "payload offset should not ant event number\n");
1683*4882a593Smuzhiyun return -1;
1684*4882a593Smuzhiyun } else {
1685*4882a593Smuzhiyun css = cso + skb->csum_offset;
1686*4882a593Smuzhiyun tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
1687*4882a593Smuzhiyun TPD_PLOADOFFSET_SHIFT;
1688*4882a593Smuzhiyun tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
1689*4882a593Smuzhiyun TPD_CCSUMOFFSET_SHIFT;
1690*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun return 0;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
atl1e_tx_map(struct atl1e_adapter * adapter,struct sk_buff * skb,struct atl1e_tpd_desc * tpd)1697*4882a593Smuzhiyun static int atl1e_tx_map(struct atl1e_adapter *adapter,
1698*4882a593Smuzhiyun struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct atl1e_tpd_desc *use_tpd = NULL;
1701*4882a593Smuzhiyun struct atl1e_tx_buffer *tx_buffer = NULL;
1702*4882a593Smuzhiyun u16 buf_len = skb_headlen(skb);
1703*4882a593Smuzhiyun u16 map_len = 0;
1704*4882a593Smuzhiyun u16 mapped_len = 0;
1705*4882a593Smuzhiyun u16 hdr_len = 0;
1706*4882a593Smuzhiyun u16 nr_frags;
1707*4882a593Smuzhiyun u16 f;
1708*4882a593Smuzhiyun int segment;
1709*4882a593Smuzhiyun int ring_start = adapter->tx_ring.next_to_use;
1710*4882a593Smuzhiyun int ring_end;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun nr_frags = skb_shinfo(skb)->nr_frags;
1713*4882a593Smuzhiyun segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
1714*4882a593Smuzhiyun if (segment) {
1715*4882a593Smuzhiyun /* TSO */
1716*4882a593Smuzhiyun map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1717*4882a593Smuzhiyun use_tpd = tpd;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
1720*4882a593Smuzhiyun tx_buffer->length = map_len;
1721*4882a593Smuzhiyun tx_buffer->dma = dma_map_single(&adapter->pdev->dev,
1722*4882a593Smuzhiyun skb->data, hdr_len,
1723*4882a593Smuzhiyun DMA_TO_DEVICE);
1724*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma))
1725*4882a593Smuzhiyun return -ENOSPC;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
1728*4882a593Smuzhiyun mapped_len += map_len;
1729*4882a593Smuzhiyun use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
1730*4882a593Smuzhiyun use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
1731*4882a593Smuzhiyun ((cpu_to_le32(tx_buffer->length) &
1732*4882a593Smuzhiyun TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun while (mapped_len < buf_len) {
1736*4882a593Smuzhiyun /* mapped_len == 0, means we should use the first tpd,
1737*4882a593Smuzhiyun which is given by caller */
1738*4882a593Smuzhiyun if (mapped_len == 0) {
1739*4882a593Smuzhiyun use_tpd = tpd;
1740*4882a593Smuzhiyun } else {
1741*4882a593Smuzhiyun use_tpd = atl1e_get_tpd(adapter);
1742*4882a593Smuzhiyun memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
1745*4882a593Smuzhiyun tx_buffer->skb = NULL;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun tx_buffer->length = map_len =
1748*4882a593Smuzhiyun ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
1749*4882a593Smuzhiyun MAX_TX_BUF_LEN : (buf_len - mapped_len);
1750*4882a593Smuzhiyun tx_buffer->dma =
1751*4882a593Smuzhiyun dma_map_single(&adapter->pdev->dev,
1752*4882a593Smuzhiyun skb->data + mapped_len, map_len,
1753*4882a593Smuzhiyun DMA_TO_DEVICE);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma)) {
1756*4882a593Smuzhiyun /* We need to unwind the mappings we've done */
1757*4882a593Smuzhiyun ring_end = adapter->tx_ring.next_to_use;
1758*4882a593Smuzhiyun adapter->tx_ring.next_to_use = ring_start;
1759*4882a593Smuzhiyun while (adapter->tx_ring.next_to_use != ring_end) {
1760*4882a593Smuzhiyun tpd = atl1e_get_tpd(adapter);
1761*4882a593Smuzhiyun tx_buffer = atl1e_get_tx_buffer(adapter, tpd);
1762*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev,
1763*4882a593Smuzhiyun tx_buffer->dma,
1764*4882a593Smuzhiyun tx_buffer->length,
1765*4882a593Smuzhiyun DMA_TO_DEVICE);
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun /* Reset the tx rings next pointer */
1768*4882a593Smuzhiyun adapter->tx_ring.next_to_use = ring_start;
1769*4882a593Smuzhiyun return -ENOSPC;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
1773*4882a593Smuzhiyun mapped_len += map_len;
1774*4882a593Smuzhiyun use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
1775*4882a593Smuzhiyun use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
1776*4882a593Smuzhiyun ((cpu_to_le32(tx_buffer->length) &
1777*4882a593Smuzhiyun TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun for (f = 0; f < nr_frags; f++) {
1781*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1782*4882a593Smuzhiyun u16 i;
1783*4882a593Smuzhiyun u16 seg_num;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun buf_len = skb_frag_size(frag);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
1788*4882a593Smuzhiyun for (i = 0; i < seg_num; i++) {
1789*4882a593Smuzhiyun use_tpd = atl1e_get_tpd(adapter);
1790*4882a593Smuzhiyun memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
1793*4882a593Smuzhiyun BUG_ON(tx_buffer->skb);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun tx_buffer->skb = NULL;
1796*4882a593Smuzhiyun tx_buffer->length =
1797*4882a593Smuzhiyun (buf_len > MAX_TX_BUF_LEN) ?
1798*4882a593Smuzhiyun MAX_TX_BUF_LEN : buf_len;
1799*4882a593Smuzhiyun buf_len -= tx_buffer->length;
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun tx_buffer->dma = skb_frag_dma_map(&adapter->pdev->dev,
1802*4882a593Smuzhiyun frag,
1803*4882a593Smuzhiyun (i * MAX_TX_BUF_LEN),
1804*4882a593Smuzhiyun tx_buffer->length,
1805*4882a593Smuzhiyun DMA_TO_DEVICE);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, tx_buffer->dma)) {
1808*4882a593Smuzhiyun /* We need to unwind the mappings we've done */
1809*4882a593Smuzhiyun ring_end = adapter->tx_ring.next_to_use;
1810*4882a593Smuzhiyun adapter->tx_ring.next_to_use = ring_start;
1811*4882a593Smuzhiyun while (adapter->tx_ring.next_to_use != ring_end) {
1812*4882a593Smuzhiyun tpd = atl1e_get_tpd(adapter);
1813*4882a593Smuzhiyun tx_buffer = atl1e_get_tx_buffer(adapter, tpd);
1814*4882a593Smuzhiyun dma_unmap_page(&adapter->pdev->dev, tx_buffer->dma,
1815*4882a593Smuzhiyun tx_buffer->length, DMA_TO_DEVICE);
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /* Reset the ring next to use pointer */
1819*4882a593Smuzhiyun adapter->tx_ring.next_to_use = ring_start;
1820*4882a593Smuzhiyun return -ENOSPC;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
1824*4882a593Smuzhiyun use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
1825*4882a593Smuzhiyun use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
1826*4882a593Smuzhiyun ((cpu_to_le32(tx_buffer->length) &
1827*4882a593Smuzhiyun TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
1832*4882a593Smuzhiyun /* note this one is a tcp header */
1833*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
1834*4882a593Smuzhiyun /* The last tpd */
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
1837*4882a593Smuzhiyun /* The last buffer info contain the skb address,
1838*4882a593Smuzhiyun so it will be free after unmap */
1839*4882a593Smuzhiyun tx_buffer->skb = skb;
1840*4882a593Smuzhiyun return 0;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
atl1e_tx_queue(struct atl1e_adapter * adapter,u16 count,struct atl1e_tpd_desc * tpd)1843*4882a593Smuzhiyun static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
1844*4882a593Smuzhiyun struct atl1e_tpd_desc *tpd)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
1847*4882a593Smuzhiyun /* Force memory writes to complete before letting h/w
1848*4882a593Smuzhiyun * know there are new descriptors to fetch. (Only
1849*4882a593Smuzhiyun * applicable for weak-ordered memory model archs,
1850*4882a593Smuzhiyun * such as IA-64). */
1851*4882a593Smuzhiyun wmb();
1852*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
atl1e_xmit_frame(struct sk_buff * skb,struct net_device * netdev)1855*4882a593Smuzhiyun static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
1856*4882a593Smuzhiyun struct net_device *netdev)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
1859*4882a593Smuzhiyun u16 tpd_req = 1;
1860*4882a593Smuzhiyun struct atl1e_tpd_desc *tpd;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun if (test_bit(__AT_DOWN, &adapter->flags)) {
1863*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1864*4882a593Smuzhiyun return NETDEV_TX_OK;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun if (unlikely(skb->len <= 0)) {
1868*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1869*4882a593Smuzhiyun return NETDEV_TX_OK;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun tpd_req = atl1e_cal_tdp_req(skb);
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (atl1e_tpd_avail(adapter) < tpd_req) {
1874*4882a593Smuzhiyun /* no enough descriptor, just stop queue */
1875*4882a593Smuzhiyun netif_stop_queue(netdev);
1876*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun tpd = atl1e_get_tpd(adapter);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (skb_vlan_tag_present(skb)) {
1882*4882a593Smuzhiyun u16 vlan_tag = skb_vlan_tag_get(skb);
1883*4882a593Smuzhiyun u16 atl1e_vlan_tag;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
1886*4882a593Smuzhiyun AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
1887*4882a593Smuzhiyun tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
1888*4882a593Smuzhiyun TPD_VLAN_SHIFT;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_8021Q))
1892*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun if (skb_network_offset(skb) != ETH_HLEN)
1895*4882a593Smuzhiyun tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun /* do TSO and check sum */
1898*4882a593Smuzhiyun if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
1899*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1900*4882a593Smuzhiyun return NETDEV_TX_OK;
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun if (atl1e_tx_map(adapter, skb, tpd)) {
1904*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1905*4882a593Smuzhiyun goto out;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun atl1e_tx_queue(adapter, tpd_req, tpd);
1909*4882a593Smuzhiyun out:
1910*4882a593Smuzhiyun return NETDEV_TX_OK;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
atl1e_free_irq(struct atl1e_adapter * adapter)1913*4882a593Smuzhiyun static void atl1e_free_irq(struct atl1e_adapter *adapter)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun free_irq(adapter->pdev->irq, netdev);
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
atl1e_request_irq(struct atl1e_adapter * adapter)1920*4882a593Smuzhiyun static int atl1e_request_irq(struct atl1e_adapter *adapter)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
1923*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1924*4882a593Smuzhiyun int err = 0;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun err = request_irq(pdev->irq, atl1e_intr, IRQF_SHARED, netdev->name,
1927*4882a593Smuzhiyun netdev);
1928*4882a593Smuzhiyun if (err) {
1929*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
1930*4882a593Smuzhiyun "Unable to allocate interrupt Error: %d\n", err);
1931*4882a593Smuzhiyun return err;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun netdev_dbg(netdev, "atl1e_request_irq OK\n");
1934*4882a593Smuzhiyun return err;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
atl1e_up(struct atl1e_adapter * adapter)1937*4882a593Smuzhiyun int atl1e_up(struct atl1e_adapter *adapter)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1940*4882a593Smuzhiyun int err = 0;
1941*4882a593Smuzhiyun u32 val;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /* hardware has been reset, we need to reload some things */
1944*4882a593Smuzhiyun err = atl1e_init_hw(&adapter->hw);
1945*4882a593Smuzhiyun if (err) {
1946*4882a593Smuzhiyun err = -EIO;
1947*4882a593Smuzhiyun return err;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun atl1e_init_ring_ptrs(adapter);
1950*4882a593Smuzhiyun atl1e_set_multi(netdev);
1951*4882a593Smuzhiyun atl1e_restore_vlan(adapter);
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (atl1e_configure(adapter)) {
1954*4882a593Smuzhiyun err = -EIO;
1955*4882a593Smuzhiyun goto err_up;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun clear_bit(__AT_DOWN, &adapter->flags);
1959*4882a593Smuzhiyun napi_enable(&adapter->napi);
1960*4882a593Smuzhiyun atl1e_irq_enable(adapter);
1961*4882a593Smuzhiyun val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
1962*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
1963*4882a593Smuzhiyun val | MASTER_CTRL_MANUAL_INT);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun err_up:
1966*4882a593Smuzhiyun return err;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
atl1e_down(struct atl1e_adapter * adapter)1969*4882a593Smuzhiyun void atl1e_down(struct atl1e_adapter *adapter)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun /* signal that we're down so the interrupt handler does not
1974*4882a593Smuzhiyun * reschedule our watchdog timer */
1975*4882a593Smuzhiyun set_bit(__AT_DOWN, &adapter->flags);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun netif_stop_queue(netdev);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun /* reset MAC to disable all RX/TX */
1980*4882a593Smuzhiyun atl1e_reset_hw(&adapter->hw);
1981*4882a593Smuzhiyun msleep(1);
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun napi_disable(&adapter->napi);
1984*4882a593Smuzhiyun atl1e_del_timer(adapter);
1985*4882a593Smuzhiyun atl1e_irq_disable(adapter);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun netif_carrier_off(netdev);
1988*4882a593Smuzhiyun adapter->link_speed = SPEED_0;
1989*4882a593Smuzhiyun adapter->link_duplex = -1;
1990*4882a593Smuzhiyun atl1e_clean_tx_ring(adapter);
1991*4882a593Smuzhiyun atl1e_clean_rx_ring(adapter);
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun /**
1995*4882a593Smuzhiyun * atl1e_open - Called when a network interface is made active
1996*4882a593Smuzhiyun * @netdev: network interface device structure
1997*4882a593Smuzhiyun *
1998*4882a593Smuzhiyun * Returns 0 on success, negative value on failure
1999*4882a593Smuzhiyun *
2000*4882a593Smuzhiyun * The open entry point is called when a network interface is made
2001*4882a593Smuzhiyun * active by the system (IFF_UP). At this point all resources needed
2002*4882a593Smuzhiyun * for transmit and receive operations are allocated, the interrupt
2003*4882a593Smuzhiyun * handler is registered with the OS, the watchdog timer is started,
2004*4882a593Smuzhiyun * and the stack is notified that the interface is ready.
2005*4882a593Smuzhiyun */
atl1e_open(struct net_device * netdev)2006*4882a593Smuzhiyun static int atl1e_open(struct net_device *netdev)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2009*4882a593Smuzhiyun int err;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun /* disallow open during test */
2012*4882a593Smuzhiyun if (test_bit(__AT_TESTING, &adapter->flags))
2013*4882a593Smuzhiyun return -EBUSY;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun /* allocate rx/tx dma buffer & descriptors */
2016*4882a593Smuzhiyun atl1e_init_ring_resources(adapter);
2017*4882a593Smuzhiyun err = atl1e_setup_ring_resources(adapter);
2018*4882a593Smuzhiyun if (unlikely(err))
2019*4882a593Smuzhiyun return err;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun err = atl1e_request_irq(adapter);
2022*4882a593Smuzhiyun if (unlikely(err))
2023*4882a593Smuzhiyun goto err_req_irq;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun err = atl1e_up(adapter);
2026*4882a593Smuzhiyun if (unlikely(err))
2027*4882a593Smuzhiyun goto err_up;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun return 0;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun err_up:
2032*4882a593Smuzhiyun atl1e_free_irq(adapter);
2033*4882a593Smuzhiyun err_req_irq:
2034*4882a593Smuzhiyun atl1e_free_ring_resources(adapter);
2035*4882a593Smuzhiyun atl1e_reset_hw(&adapter->hw);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun return err;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /**
2041*4882a593Smuzhiyun * atl1e_close - Disables a network interface
2042*4882a593Smuzhiyun * @netdev: network interface device structure
2043*4882a593Smuzhiyun *
2044*4882a593Smuzhiyun * Returns 0, this is not allowed to fail
2045*4882a593Smuzhiyun *
2046*4882a593Smuzhiyun * The close entry point is called when an interface is de-activated
2047*4882a593Smuzhiyun * by the OS. The hardware is still under the drivers control, but
2048*4882a593Smuzhiyun * needs to be disabled. A global MAC reset is issued to stop the
2049*4882a593Smuzhiyun * hardware, and all transmit and receive resources are freed.
2050*4882a593Smuzhiyun */
atl1e_close(struct net_device * netdev)2051*4882a593Smuzhiyun static int atl1e_close(struct net_device *netdev)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
2056*4882a593Smuzhiyun atl1e_down(adapter);
2057*4882a593Smuzhiyun atl1e_free_irq(adapter);
2058*4882a593Smuzhiyun atl1e_free_ring_resources(adapter);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun return 0;
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun
atl1e_suspend(struct pci_dev * pdev,pm_message_t state)2063*4882a593Smuzhiyun static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2066*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2067*4882a593Smuzhiyun struct atl1e_hw *hw = &adapter->hw;
2068*4882a593Smuzhiyun u32 ctrl = 0;
2069*4882a593Smuzhiyun u32 mac_ctrl_data = 0;
2070*4882a593Smuzhiyun u32 wol_ctrl_data = 0;
2071*4882a593Smuzhiyun u16 mii_advertise_data = 0;
2072*4882a593Smuzhiyun u16 mii_bmsr_data = 0;
2073*4882a593Smuzhiyun u16 mii_intr_status_data = 0;
2074*4882a593Smuzhiyun u32 wufc = adapter->wol;
2075*4882a593Smuzhiyun u32 i;
2076*4882a593Smuzhiyun #ifdef CONFIG_PM
2077*4882a593Smuzhiyun int retval = 0;
2078*4882a593Smuzhiyun #endif
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun if (netif_running(netdev)) {
2081*4882a593Smuzhiyun WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
2082*4882a593Smuzhiyun atl1e_down(adapter);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun netif_device_detach(netdev);
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun #ifdef CONFIG_PM
2087*4882a593Smuzhiyun retval = pci_save_state(pdev);
2088*4882a593Smuzhiyun if (retval)
2089*4882a593Smuzhiyun return retval;
2090*4882a593Smuzhiyun #endif
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun if (wufc) {
2093*4882a593Smuzhiyun /* get link status */
2094*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
2095*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun mii_advertise_data = ADVERTISE_10HALF;
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
2100*4882a593Smuzhiyun (atl1e_write_phy_reg(hw,
2101*4882a593Smuzhiyun MII_ADVERTISE, mii_advertise_data) != 0) ||
2102*4882a593Smuzhiyun (atl1e_phy_commit(hw)) != 0) {
2103*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "set phy register failed\n");
2104*4882a593Smuzhiyun goto wol_dis;
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun hw->phy_configured = false; /* re-init PHY when resume */
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* turn on magic packet wol */
2110*4882a593Smuzhiyun if (wufc & AT_WUFC_MAG)
2111*4882a593Smuzhiyun wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun if (wufc & AT_WUFC_LNKC) {
2114*4882a593Smuzhiyun /* if orignal link status is link, just wait for retrive link */
2115*4882a593Smuzhiyun if (mii_bmsr_data & BMSR_LSTATUS) {
2116*4882a593Smuzhiyun for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
2117*4882a593Smuzhiyun msleep(100);
2118*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_BMSR,
2119*4882a593Smuzhiyun &mii_bmsr_data);
2120*4882a593Smuzhiyun if (mii_bmsr_data & BMSR_LSTATUS)
2121*4882a593Smuzhiyun break;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
2125*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
2126*4882a593Smuzhiyun "Link may change when suspend\n");
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
2129*4882a593Smuzhiyun /* only link up can wake up */
2130*4882a593Smuzhiyun if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
2131*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
2132*4882a593Smuzhiyun "read write phy register failed\n");
2133*4882a593Smuzhiyun goto wol_dis;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun /* clear phy interrupt */
2137*4882a593Smuzhiyun atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
2138*4882a593Smuzhiyun /* Config MAC Ctrl register */
2139*4882a593Smuzhiyun mac_ctrl_data = MAC_CTRL_RX_EN;
2140*4882a593Smuzhiyun /* set to 10/100M halt duplex */
2141*4882a593Smuzhiyun mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
2142*4882a593Smuzhiyun mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
2143*4882a593Smuzhiyun MAC_CTRL_PRMLEN_MASK) <<
2144*4882a593Smuzhiyun MAC_CTRL_PRMLEN_SHIFT);
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun __atl1e_vlan_mode(netdev->features, &mac_ctrl_data);
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun /* magic packet maybe Broadcast&multicast&Unicast frame */
2149*4882a593Smuzhiyun if (wufc & AT_WUFC_MAG)
2150*4882a593Smuzhiyun mac_ctrl_data |= MAC_CTRL_BC_EN;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
2153*4882a593Smuzhiyun mac_ctrl_data);
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
2156*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
2157*4882a593Smuzhiyun /* pcie patch */
2158*4882a593Smuzhiyun ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
2159*4882a593Smuzhiyun ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
2160*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
2161*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
2162*4882a593Smuzhiyun goto suspend_exit;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun wol_dis:
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /* WOL disabled */
2167*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun /* pcie patch */
2170*4882a593Smuzhiyun ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
2171*4882a593Smuzhiyun ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
2172*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun atl1e_force_ps(hw);
2175*4882a593Smuzhiyun hw->phy_configured = false; /* re-init PHY when resume */
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun suspend_exit:
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun if (netif_running(netdev))
2182*4882a593Smuzhiyun atl1e_free_irq(adapter);
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun pci_disable_device(pdev);
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun pci_set_power_state(pdev, pci_choose_state(pdev, state));
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun return 0;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun #ifdef CONFIG_PM
atl1e_resume(struct pci_dev * pdev)2192*4882a593Smuzhiyun static int atl1e_resume(struct pci_dev *pdev)
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2195*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2196*4882a593Smuzhiyun u32 err;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
2199*4882a593Smuzhiyun pci_restore_state(pdev);
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun err = pci_enable_device(pdev);
2202*4882a593Smuzhiyun if (err) {
2203*4882a593Smuzhiyun netdev_err(adapter->netdev,
2204*4882a593Smuzhiyun "Cannot enable PCI device from suspend\n");
2205*4882a593Smuzhiyun return err;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun pci_set_master(pdev);
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3hot, 0);
2213*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3cold, 0);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (netif_running(netdev)) {
2218*4882a593Smuzhiyun err = atl1e_request_irq(adapter);
2219*4882a593Smuzhiyun if (err)
2220*4882a593Smuzhiyun return err;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun atl1e_reset_hw(&adapter->hw);
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun if (netif_running(netdev))
2226*4882a593Smuzhiyun atl1e_up(adapter);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun netif_device_attach(netdev);
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun return 0;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun #endif
2233*4882a593Smuzhiyun
atl1e_shutdown(struct pci_dev * pdev)2234*4882a593Smuzhiyun static void atl1e_shutdown(struct pci_dev *pdev)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun atl1e_suspend(pdev, PMSG_SUSPEND);
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun static const struct net_device_ops atl1e_netdev_ops = {
2240*4882a593Smuzhiyun .ndo_open = atl1e_open,
2241*4882a593Smuzhiyun .ndo_stop = atl1e_close,
2242*4882a593Smuzhiyun .ndo_start_xmit = atl1e_xmit_frame,
2243*4882a593Smuzhiyun .ndo_get_stats = atl1e_get_stats,
2244*4882a593Smuzhiyun .ndo_set_rx_mode = atl1e_set_multi,
2245*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
2246*4882a593Smuzhiyun .ndo_set_mac_address = atl1e_set_mac_addr,
2247*4882a593Smuzhiyun .ndo_fix_features = atl1e_fix_features,
2248*4882a593Smuzhiyun .ndo_set_features = atl1e_set_features,
2249*4882a593Smuzhiyun .ndo_change_mtu = atl1e_change_mtu,
2250*4882a593Smuzhiyun .ndo_do_ioctl = atl1e_ioctl,
2251*4882a593Smuzhiyun .ndo_tx_timeout = atl1e_tx_timeout,
2252*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
2253*4882a593Smuzhiyun .ndo_poll_controller = atl1e_netpoll,
2254*4882a593Smuzhiyun #endif
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun
atl1e_init_netdev(struct net_device * netdev,struct pci_dev * pdev)2258*4882a593Smuzhiyun static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
2261*4882a593Smuzhiyun pci_set_drvdata(pdev, netdev);
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun netdev->netdev_ops = &atl1e_netdev_ops;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun netdev->watchdog_timeo = AT_TX_WATCHDOG;
2266*4882a593Smuzhiyun /* MTU range: 42 - 8170 */
2267*4882a593Smuzhiyun netdev->min_mtu = ETH_ZLEN - (ETH_HLEN + VLAN_HLEN);
2268*4882a593Smuzhiyun netdev->max_mtu = MAX_JUMBO_FRAME_SIZE -
2269*4882a593Smuzhiyun (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
2270*4882a593Smuzhiyun atl1e_set_ethtool_ops(netdev);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
2273*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX;
2274*4882a593Smuzhiyun netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_TX;
2275*4882a593Smuzhiyun /* not enabled by default */
2276*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_RXALL | NETIF_F_RXFCS;
2277*4882a593Smuzhiyun return 0;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun /**
2281*4882a593Smuzhiyun * atl1e_probe - Device Initialization Routine
2282*4882a593Smuzhiyun * @pdev: PCI device information struct
2283*4882a593Smuzhiyun * @ent: entry in atl1e_pci_tbl
2284*4882a593Smuzhiyun *
2285*4882a593Smuzhiyun * Returns 0 on success, negative on failure
2286*4882a593Smuzhiyun *
2287*4882a593Smuzhiyun * atl1e_probe initializes an adapter identified by a pci_dev structure.
2288*4882a593Smuzhiyun * The OS initialization, configuring of the adapter private structure,
2289*4882a593Smuzhiyun * and a hardware reset occur.
2290*4882a593Smuzhiyun */
atl1e_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2291*4882a593Smuzhiyun static int atl1e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun struct net_device *netdev;
2294*4882a593Smuzhiyun struct atl1e_adapter *adapter = NULL;
2295*4882a593Smuzhiyun static int cards_found;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun int err = 0;
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun err = pci_enable_device(pdev);
2300*4882a593Smuzhiyun if (err) {
2301*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot enable PCI device\n");
2302*4882a593Smuzhiyun return err;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun /*
2306*4882a593Smuzhiyun * The atl1e chip can DMA to 64-bit addresses, but it uses a single
2307*4882a593Smuzhiyun * shared register for the high 32 bits, so only a single, aligned,
2308*4882a593Smuzhiyun * 4 GB physical address range can be used at a time.
2309*4882a593Smuzhiyun *
2310*4882a593Smuzhiyun * Supporting 64-bit DMA on this hardware is more trouble than it's
2311*4882a593Smuzhiyun * worth. It is far easier to limit to 32-bit DMA than update
2312*4882a593Smuzhiyun * various kernel subsystems to support the mechanics required by a
2313*4882a593Smuzhiyun * fixed-high-32-bit system.
2314*4882a593Smuzhiyun */
2315*4882a593Smuzhiyun err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2316*4882a593Smuzhiyun if (err) {
2317*4882a593Smuzhiyun dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
2318*4882a593Smuzhiyun goto err_dma;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun err = pci_request_regions(pdev, atl1e_driver_name);
2322*4882a593Smuzhiyun if (err) {
2323*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot obtain PCI resources\n");
2324*4882a593Smuzhiyun goto err_pci_reg;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun pci_set_master(pdev);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
2330*4882a593Smuzhiyun if (netdev == NULL) {
2331*4882a593Smuzhiyun err = -ENOMEM;
2332*4882a593Smuzhiyun goto err_alloc_etherdev;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun err = atl1e_init_netdev(netdev, pdev);
2336*4882a593Smuzhiyun if (err) {
2337*4882a593Smuzhiyun netdev_err(netdev, "init netdevice failed\n");
2338*4882a593Smuzhiyun goto err_init_netdev;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun adapter = netdev_priv(netdev);
2341*4882a593Smuzhiyun adapter->bd_number = cards_found;
2342*4882a593Smuzhiyun adapter->netdev = netdev;
2343*4882a593Smuzhiyun adapter->pdev = pdev;
2344*4882a593Smuzhiyun adapter->hw.adapter = adapter;
2345*4882a593Smuzhiyun adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
2346*4882a593Smuzhiyun if (!adapter->hw.hw_addr) {
2347*4882a593Smuzhiyun err = -EIO;
2348*4882a593Smuzhiyun netdev_err(netdev, "cannot map device registers\n");
2349*4882a593Smuzhiyun goto err_ioremap;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun /* init mii data */
2353*4882a593Smuzhiyun adapter->mii.dev = netdev;
2354*4882a593Smuzhiyun adapter->mii.mdio_read = atl1e_mdio_read;
2355*4882a593Smuzhiyun adapter->mii.mdio_write = atl1e_mdio_write;
2356*4882a593Smuzhiyun adapter->mii.phy_id_mask = 0x1f;
2357*4882a593Smuzhiyun adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun timer_setup(&adapter->phy_config_timer, atl1e_phy_config, 0);
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /* get user settings */
2364*4882a593Smuzhiyun atl1e_check_options(adapter);
2365*4882a593Smuzhiyun /*
2366*4882a593Smuzhiyun * Mark all PCI regions associated with PCI device
2367*4882a593Smuzhiyun * pdev as being reserved by owner atl1e_driver_name
2368*4882a593Smuzhiyun * Enables bus-mastering on the device and calls
2369*4882a593Smuzhiyun * pcibios_set_master to do the needed arch specific settings
2370*4882a593Smuzhiyun */
2371*4882a593Smuzhiyun atl1e_setup_pcicmd(pdev);
2372*4882a593Smuzhiyun /* setup the private structure */
2373*4882a593Smuzhiyun err = atl1e_sw_init(adapter);
2374*4882a593Smuzhiyun if (err) {
2375*4882a593Smuzhiyun netdev_err(netdev, "net device private data init failed\n");
2376*4882a593Smuzhiyun goto err_sw_init;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun /* Init GPHY as early as possible due to power saving issue */
2380*4882a593Smuzhiyun atl1e_phy_init(&adapter->hw);
2381*4882a593Smuzhiyun /* reset the controller to
2382*4882a593Smuzhiyun * put the device in a known good starting state */
2383*4882a593Smuzhiyun err = atl1e_reset_hw(&adapter->hw);
2384*4882a593Smuzhiyun if (err) {
2385*4882a593Smuzhiyun err = -EIO;
2386*4882a593Smuzhiyun goto err_reset;
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun if (atl1e_read_mac_addr(&adapter->hw) != 0) {
2390*4882a593Smuzhiyun err = -EIO;
2391*4882a593Smuzhiyun netdev_err(netdev, "get mac address failed\n");
2392*4882a593Smuzhiyun goto err_eeprom;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
2396*4882a593Smuzhiyun netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun INIT_WORK(&adapter->reset_task, atl1e_reset_task);
2399*4882a593Smuzhiyun INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
2400*4882a593Smuzhiyun netif_set_gso_max_size(netdev, MAX_TSO_SEG_SIZE);
2401*4882a593Smuzhiyun err = register_netdev(netdev);
2402*4882a593Smuzhiyun if (err) {
2403*4882a593Smuzhiyun netdev_err(netdev, "register netdevice failed\n");
2404*4882a593Smuzhiyun goto err_register;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun /* assume we have no link for now */
2408*4882a593Smuzhiyun netif_stop_queue(netdev);
2409*4882a593Smuzhiyun netif_carrier_off(netdev);
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun cards_found++;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun return 0;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun err_reset:
2416*4882a593Smuzhiyun err_register:
2417*4882a593Smuzhiyun err_sw_init:
2418*4882a593Smuzhiyun err_eeprom:
2419*4882a593Smuzhiyun pci_iounmap(pdev, adapter->hw.hw_addr);
2420*4882a593Smuzhiyun err_init_netdev:
2421*4882a593Smuzhiyun err_ioremap:
2422*4882a593Smuzhiyun free_netdev(netdev);
2423*4882a593Smuzhiyun err_alloc_etherdev:
2424*4882a593Smuzhiyun pci_release_regions(pdev);
2425*4882a593Smuzhiyun err_pci_reg:
2426*4882a593Smuzhiyun err_dma:
2427*4882a593Smuzhiyun pci_disable_device(pdev);
2428*4882a593Smuzhiyun return err;
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /**
2432*4882a593Smuzhiyun * atl1e_remove - Device Removal Routine
2433*4882a593Smuzhiyun * @pdev: PCI device information struct
2434*4882a593Smuzhiyun *
2435*4882a593Smuzhiyun * atl1e_remove is called by the PCI subsystem to alert the driver
2436*4882a593Smuzhiyun * that it should release a PCI device. The could be caused by a
2437*4882a593Smuzhiyun * Hot-Plug event, or because the driver is going to be removed from
2438*4882a593Smuzhiyun * memory.
2439*4882a593Smuzhiyun */
atl1e_remove(struct pci_dev * pdev)2440*4882a593Smuzhiyun static void atl1e_remove(struct pci_dev *pdev)
2441*4882a593Smuzhiyun {
2442*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2443*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun /*
2446*4882a593Smuzhiyun * flush_scheduled work may reschedule our watchdog task, so
2447*4882a593Smuzhiyun * explicitly disable watchdog tasks from being rescheduled
2448*4882a593Smuzhiyun */
2449*4882a593Smuzhiyun set_bit(__AT_DOWN, &adapter->flags);
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun atl1e_del_timer(adapter);
2452*4882a593Smuzhiyun atl1e_cancel_work(adapter);
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun unregister_netdev(netdev);
2455*4882a593Smuzhiyun atl1e_free_ring_resources(adapter);
2456*4882a593Smuzhiyun atl1e_force_ps(&adapter->hw);
2457*4882a593Smuzhiyun pci_iounmap(pdev, adapter->hw.hw_addr);
2458*4882a593Smuzhiyun pci_release_regions(pdev);
2459*4882a593Smuzhiyun free_netdev(netdev);
2460*4882a593Smuzhiyun pci_disable_device(pdev);
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun /**
2464*4882a593Smuzhiyun * atl1e_io_error_detected - called when PCI error is detected
2465*4882a593Smuzhiyun * @pdev: Pointer to PCI device
2466*4882a593Smuzhiyun * @state: The current pci connection state
2467*4882a593Smuzhiyun *
2468*4882a593Smuzhiyun * This function is called after a PCI bus error affecting
2469*4882a593Smuzhiyun * this device has been detected.
2470*4882a593Smuzhiyun */
2471*4882a593Smuzhiyun static pci_ers_result_t
atl1e_io_error_detected(struct pci_dev * pdev,pci_channel_state_t state)2472*4882a593Smuzhiyun atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2475*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun netif_device_detach(netdev);
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun if (state == pci_channel_io_perm_failure)
2480*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun if (netif_running(netdev))
2483*4882a593Smuzhiyun atl1e_down(adapter);
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun pci_disable_device(pdev);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun /* Request a slot slot reset. */
2488*4882a593Smuzhiyun return PCI_ERS_RESULT_NEED_RESET;
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun /**
2492*4882a593Smuzhiyun * atl1e_io_slot_reset - called after the pci bus has been reset.
2493*4882a593Smuzhiyun * @pdev: Pointer to PCI device
2494*4882a593Smuzhiyun *
2495*4882a593Smuzhiyun * Restart the card from scratch, as if from a cold-boot. Implementation
2496*4882a593Smuzhiyun * resembles the first-half of the e1000_resume routine.
2497*4882a593Smuzhiyun */
atl1e_io_slot_reset(struct pci_dev * pdev)2498*4882a593Smuzhiyun static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2501*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
2504*4882a593Smuzhiyun netdev_err(adapter->netdev,
2505*4882a593Smuzhiyun "Cannot re-enable PCI device after reset\n");
2506*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun pci_set_master(pdev);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3hot, 0);
2511*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D3cold, 0);
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun atl1e_reset_hw(&adapter->hw);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun return PCI_ERS_RESULT_RECOVERED;
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun /**
2519*4882a593Smuzhiyun * atl1e_io_resume - called when traffic can start flowing again.
2520*4882a593Smuzhiyun * @pdev: Pointer to PCI device
2521*4882a593Smuzhiyun *
2522*4882a593Smuzhiyun * This callback is called when the error recovery driver tells us that
2523*4882a593Smuzhiyun * its OK to resume normal operation. Implementation resembles the
2524*4882a593Smuzhiyun * second-half of the atl1e_resume routine.
2525*4882a593Smuzhiyun */
atl1e_io_resume(struct pci_dev * pdev)2526*4882a593Smuzhiyun static void atl1e_io_resume(struct pci_dev *pdev)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
2529*4882a593Smuzhiyun struct atl1e_adapter *adapter = netdev_priv(netdev);
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (netif_running(netdev)) {
2532*4882a593Smuzhiyun if (atl1e_up(adapter)) {
2533*4882a593Smuzhiyun netdev_err(adapter->netdev,
2534*4882a593Smuzhiyun "can't bring device back up after reset\n");
2535*4882a593Smuzhiyun return;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun netif_device_attach(netdev);
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun static const struct pci_error_handlers atl1e_err_handler = {
2543*4882a593Smuzhiyun .error_detected = atl1e_io_error_detected,
2544*4882a593Smuzhiyun .slot_reset = atl1e_io_slot_reset,
2545*4882a593Smuzhiyun .resume = atl1e_io_resume,
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun static struct pci_driver atl1e_driver = {
2549*4882a593Smuzhiyun .name = atl1e_driver_name,
2550*4882a593Smuzhiyun .id_table = atl1e_pci_tbl,
2551*4882a593Smuzhiyun .probe = atl1e_probe,
2552*4882a593Smuzhiyun .remove = atl1e_remove,
2553*4882a593Smuzhiyun /* Power Management Hooks */
2554*4882a593Smuzhiyun #ifdef CONFIG_PM
2555*4882a593Smuzhiyun .suspend = atl1e_suspend,
2556*4882a593Smuzhiyun .resume = atl1e_resume,
2557*4882a593Smuzhiyun #endif
2558*4882a593Smuzhiyun .shutdown = atl1e_shutdown,
2559*4882a593Smuzhiyun .err_handler = &atl1e_err_handler
2560*4882a593Smuzhiyun };
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun module_pci_driver(atl1e_driver);
2563