1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright(c) 2007 Atheros Corporation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from Intel e1000 driver
6*4882a593Smuzhiyun * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mii.h>
11*4882a593Smuzhiyun #include <linux/crc32.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "atl1e.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * check_eeprom_exist
17*4882a593Smuzhiyun * return 0 if eeprom exist
18*4882a593Smuzhiyun */
atl1e_check_eeprom_exist(struct atl1e_hw * hw)19*4882a593Smuzhiyun int atl1e_check_eeprom_exist(struct atl1e_hw *hw)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun u32 value;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun value = AT_READ_REG(hw, REG_SPI_FLASH_CTRL);
24*4882a593Smuzhiyun if (value & SPI_FLASH_CTRL_EN_VPD) {
25*4882a593Smuzhiyun value &= ~SPI_FLASH_CTRL_EN_VPD;
26*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun value = AT_READ_REGW(hw, REG_PCIE_CAP_LIST);
29*4882a593Smuzhiyun return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
atl1e_hw_set_mac_addr(struct atl1e_hw * hw)32*4882a593Smuzhiyun void atl1e_hw_set_mac_addr(struct atl1e_hw *hw)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun u32 value;
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * 00-0B-6A-F6-00-DC
37*4882a593Smuzhiyun * 0: 6AF600DC 1: 000B
38*4882a593Smuzhiyun * low dword
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun value = (((u32)hw->mac_addr[2]) << 24) |
41*4882a593Smuzhiyun (((u32)hw->mac_addr[3]) << 16) |
42*4882a593Smuzhiyun (((u32)hw->mac_addr[4]) << 8) |
43*4882a593Smuzhiyun (((u32)hw->mac_addr[5])) ;
44*4882a593Smuzhiyun AT_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
45*4882a593Smuzhiyun /* hight dword */
46*4882a593Smuzhiyun value = (((u32)hw->mac_addr[0]) << 8) |
47*4882a593Smuzhiyun (((u32)hw->mac_addr[1])) ;
48*4882a593Smuzhiyun AT_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * atl1e_get_permanent_address
53*4882a593Smuzhiyun * return 0 if get valid mac address,
54*4882a593Smuzhiyun */
atl1e_get_permanent_address(struct atl1e_hw * hw)55*4882a593Smuzhiyun static int atl1e_get_permanent_address(struct atl1e_hw *hw)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 addr[2];
58*4882a593Smuzhiyun u32 i;
59*4882a593Smuzhiyun u32 twsi_ctrl_data;
60*4882a593Smuzhiyun u8 eth_addr[ETH_ALEN];
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (is_valid_ether_addr(hw->perm_mac_addr))
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* init */
66*4882a593Smuzhiyun addr[0] = addr[1] = 0;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (!atl1e_check_eeprom_exist(hw)) {
69*4882a593Smuzhiyun /* eeprom exist */
70*4882a593Smuzhiyun twsi_ctrl_data = AT_READ_REG(hw, REG_TWSI_CTRL);
71*4882a593Smuzhiyun twsi_ctrl_data |= TWSI_CTRL_SW_LDSTART;
72*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_TWSI_CTRL, twsi_ctrl_data);
73*4882a593Smuzhiyun for (i = 0; i < AT_TWSI_EEPROM_TIMEOUT; i++) {
74*4882a593Smuzhiyun msleep(10);
75*4882a593Smuzhiyun twsi_ctrl_data = AT_READ_REG(hw, REG_TWSI_CTRL);
76*4882a593Smuzhiyun if ((twsi_ctrl_data & TWSI_CTRL_SW_LDSTART) == 0)
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun if (i >= AT_TWSI_EEPROM_TIMEOUT)
80*4882a593Smuzhiyun return AT_ERR_TIMEOUT;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* maybe MAC-address is from BIOS */
84*4882a593Smuzhiyun addr[0] = AT_READ_REG(hw, REG_MAC_STA_ADDR);
85*4882a593Smuzhiyun addr[1] = AT_READ_REG(hw, REG_MAC_STA_ADDR + 4);
86*4882a593Smuzhiyun *(u32 *) ð_addr[2] = swab32(addr[0]);
87*4882a593Smuzhiyun *(u16 *) ð_addr[0] = swab16(*(u16 *)&addr[1]);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (is_valid_ether_addr(eth_addr)) {
90*4882a593Smuzhiyun memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return AT_ERR_EEPROM;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
atl1e_write_eeprom(struct atl1e_hw * hw,u32 offset,u32 value)97*4882a593Smuzhiyun bool atl1e_write_eeprom(struct atl1e_hw *hw, u32 offset, u32 value)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return true;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
atl1e_read_eeprom(struct atl1e_hw * hw,u32 offset,u32 * p_value)102*4882a593Smuzhiyun bool atl1e_read_eeprom(struct atl1e_hw *hw, u32 offset, u32 *p_value)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun int i;
105*4882a593Smuzhiyun u32 control;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (offset & 3)
108*4882a593Smuzhiyun return false; /* address do not align */
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_VPD_DATA, 0);
111*4882a593Smuzhiyun control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
112*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_VPD_CAP, control);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
115*4882a593Smuzhiyun msleep(2);
116*4882a593Smuzhiyun control = AT_READ_REG(hw, REG_VPD_CAP);
117*4882a593Smuzhiyun if (control & VPD_CAP_VPD_FLAG)
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun if (control & VPD_CAP_VPD_FLAG) {
121*4882a593Smuzhiyun *p_value = AT_READ_REG(hw, REG_VPD_DATA);
122*4882a593Smuzhiyun return true;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun return false; /* timeout */
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
atl1e_force_ps(struct atl1e_hw * hw)127*4882a593Smuzhiyun void atl1e_force_ps(struct atl1e_hw *hw)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_GPHY_CTRL,
130*4882a593Smuzhiyun GPHY_CTRL_PW_WOL_DIS | GPHY_CTRL_EXT_RESET);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Reads the adapter's MAC address from the EEPROM
135*4882a593Smuzhiyun *
136*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
137*4882a593Smuzhiyun */
atl1e_read_mac_addr(struct atl1e_hw * hw)138*4882a593Smuzhiyun int atl1e_read_mac_addr(struct atl1e_hw *hw)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int err = 0;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun err = atl1e_get_permanent_address(hw);
143*4882a593Smuzhiyun if (err)
144*4882a593Smuzhiyun return AT_ERR_EEPROM;
145*4882a593Smuzhiyun memcpy(hw->mac_addr, hw->perm_mac_addr, sizeof(hw->perm_mac_addr));
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * atl1e_hash_mc_addr
151*4882a593Smuzhiyun * purpose
152*4882a593Smuzhiyun * set hash value for a multicast address
153*4882a593Smuzhiyun */
atl1e_hash_mc_addr(struct atl1e_hw * hw,u8 * mc_addr)154*4882a593Smuzhiyun u32 atl1e_hash_mc_addr(struct atl1e_hw *hw, u8 *mc_addr)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u32 crc32;
157*4882a593Smuzhiyun u32 value = 0;
158*4882a593Smuzhiyun int i;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun crc32 = ether_crc_le(6, mc_addr);
161*4882a593Smuzhiyun for (i = 0; i < 32; i++)
162*4882a593Smuzhiyun value |= (((crc32 >> i) & 1) << (31 - i));
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return value;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * Sets the bit in the multicast table corresponding to the hash value.
169*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
170*4882a593Smuzhiyun * hash_value - Multicast address hash value
171*4882a593Smuzhiyun */
atl1e_hash_set(struct atl1e_hw * hw,u32 hash_value)172*4882a593Smuzhiyun void atl1e_hash_set(struct atl1e_hw *hw, u32 hash_value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun u32 hash_bit, hash_reg;
175*4882a593Smuzhiyun u32 mta;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * The HASH Table is a register array of 2 32-bit registers.
179*4882a593Smuzhiyun * It is treated like an array of 64 bits. We want to set
180*4882a593Smuzhiyun * bit BitArray[hash_value]. So we figure out what register
181*4882a593Smuzhiyun * the bit is in, read it, OR in the new bit, then write
182*4882a593Smuzhiyun * back the new value. The register is determined by the
183*4882a593Smuzhiyun * upper 7 bits of the hash value and the bit within that
184*4882a593Smuzhiyun * register are determined by the lower 5 bits of the value.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun hash_reg = (hash_value >> 31) & 0x1;
187*4882a593Smuzhiyun hash_bit = (hash_value >> 26) & 0x1F;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun mta = AT_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun mta |= (1 << hash_bit);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Reads the value from a PHY register
197*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
198*4882a593Smuzhiyun * reg_addr - address of the PHY register to read
199*4882a593Smuzhiyun */
atl1e_read_phy_reg(struct atl1e_hw * hw,u16 reg_addr,u16 * phy_data)200*4882a593Smuzhiyun int atl1e_read_phy_reg(struct atl1e_hw *hw, u16 reg_addr, u16 *phy_data)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun u32 val;
203*4882a593Smuzhiyun int i;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
206*4882a593Smuzhiyun MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW |
207*4882a593Smuzhiyun MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun wmb();
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun for (i = 0; i < MDIO_WAIT_TIMES; i++) {
214*4882a593Smuzhiyun udelay(2);
215*4882a593Smuzhiyun val = AT_READ_REG(hw, REG_MDIO_CTRL);
216*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun wmb();
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY))) {
221*4882a593Smuzhiyun *phy_data = (u16)val;
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return AT_ERR_PHY;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Writes a value to a PHY register
230*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
231*4882a593Smuzhiyun * reg_addr - address of the PHY register to write
232*4882a593Smuzhiyun * data - data to write to the PHY
233*4882a593Smuzhiyun */
atl1e_write_phy_reg(struct atl1e_hw * hw,u32 reg_addr,u16 phy_data)234*4882a593Smuzhiyun int atl1e_write_phy_reg(struct atl1e_hw *hw, u32 reg_addr, u16 phy_data)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun int i;
237*4882a593Smuzhiyun u32 val;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
240*4882a593Smuzhiyun (reg_addr&MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
241*4882a593Smuzhiyun MDIO_SUP_PREAMBLE |
242*4882a593Smuzhiyun MDIO_START |
243*4882a593Smuzhiyun MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
246*4882a593Smuzhiyun wmb();
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 0; i < MDIO_WAIT_TIMES; i++) {
249*4882a593Smuzhiyun udelay(2);
250*4882a593Smuzhiyun val = AT_READ_REG(hw, REG_MDIO_CTRL);
251*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun wmb();
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return AT_ERR_PHY;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * atl1e_init_pcie - init PCIE module
264*4882a593Smuzhiyun */
atl1e_init_pcie(struct atl1e_hw * hw)265*4882a593Smuzhiyun static void atl1e_init_pcie(struct atl1e_hw *hw)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u32 value;
268*4882a593Smuzhiyun /* comment 2lines below to save more power when sususpend
269*4882a593Smuzhiyun value = LTSSM_TEST_MODE_DEF;
270*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* pcie flow control mode change */
274*4882a593Smuzhiyun value = AT_READ_REG(hw, 0x1008);
275*4882a593Smuzhiyun value |= 0x8000;
276*4882a593Smuzhiyun AT_WRITE_REG(hw, 0x1008, value);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Configures PHY autoneg and flow control advertisement settings
280*4882a593Smuzhiyun *
281*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
282*4882a593Smuzhiyun */
atl1e_phy_setup_autoneg_adv(struct atl1e_hw * hw)283*4882a593Smuzhiyun static int atl1e_phy_setup_autoneg_adv(struct atl1e_hw *hw)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun s32 ret_val;
286*4882a593Smuzhiyun u16 mii_autoneg_adv_reg;
287*4882a593Smuzhiyun u16 mii_1000t_ctrl_reg;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (0 != hw->mii_autoneg_adv_reg)
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun /* Read the MII Auto-Neg Advertisement Register (Address 4/9). */
292*4882a593Smuzhiyun mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
293*4882a593Smuzhiyun mii_1000t_ctrl_reg = MII_AT001_CR_1000T_DEFAULT_CAP_MASK;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * Need to parse autoneg_advertised and set up
297*4882a593Smuzhiyun * the appropriate PHY registers. First we will parse for
298*4882a593Smuzhiyun * autoneg_advertised software override. Since we can advertise
299*4882a593Smuzhiyun * a plethora of combinations, we need to check each bit
300*4882a593Smuzhiyun * individually.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * First we clear all the 10/100 mb speed bits in the Auto-Neg
305*4882a593Smuzhiyun * Advertisement Register (Address 4) and the 1000 mb speed bits in
306*4882a593Smuzhiyun * the 1000Base-T control Register (Address 9).
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun mii_autoneg_adv_reg &= ~ADVERTISE_ALL;
309*4882a593Smuzhiyun mii_1000t_ctrl_reg &= ~MII_AT001_CR_1000T_SPEED_MASK;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * Need to parse MediaType and setup the
313*4882a593Smuzhiyun * appropriate PHY registers.
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun switch (hw->media_type) {
316*4882a593Smuzhiyun case MEDIA_TYPE_AUTO_SENSOR:
317*4882a593Smuzhiyun mii_autoneg_adv_reg |= ADVERTISE_ALL;
318*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_ALL;
319*4882a593Smuzhiyun if (hw->nic_type == athr_l1e) {
320*4882a593Smuzhiyun mii_1000t_ctrl_reg |= ADVERTISE_1000FULL;
321*4882a593Smuzhiyun hw->autoneg_advertised |= ADVERTISE_1000_FULL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun case MEDIA_TYPE_100M_FULL:
326*4882a593Smuzhiyun mii_autoneg_adv_reg |= ADVERTISE_100FULL;
327*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_FULL;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun case MEDIA_TYPE_100M_HALF:
331*4882a593Smuzhiyun mii_autoneg_adv_reg |= ADVERTISE_100_HALF;
332*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_100_HALF;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun case MEDIA_TYPE_10M_FULL:
336*4882a593Smuzhiyun mii_autoneg_adv_reg |= ADVERTISE_10_FULL;
337*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_FULL;
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun mii_autoneg_adv_reg |= ADVERTISE_10_HALF;
342*4882a593Smuzhiyun hw->autoneg_advertised = ADVERTISE_10_HALF;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* flow control fixed to enable all */
347*4882a593Smuzhiyun mii_autoneg_adv_reg |= (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
350*4882a593Smuzhiyun hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
353*4882a593Smuzhiyun if (ret_val)
354*4882a593Smuzhiyun return ret_val;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (hw->nic_type == athr_l1e || hw->nic_type == athr_l2e_revA) {
357*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_CTRL1000,
358*4882a593Smuzhiyun mii_1000t_ctrl_reg);
359*4882a593Smuzhiyun if (ret_val)
360*4882a593Smuzhiyun return ret_val;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * Resets the PHY and make all config validate
369*4882a593Smuzhiyun *
370*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
371*4882a593Smuzhiyun *
372*4882a593Smuzhiyun * Sets bit 15 and 12 of the MII control regiser (for F001 bug)
373*4882a593Smuzhiyun */
atl1e_phy_commit(struct atl1e_hw * hw)374*4882a593Smuzhiyun int atl1e_phy_commit(struct atl1e_hw *hw)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct atl1e_adapter *adapter = hw->adapter;
377*4882a593Smuzhiyun int ret_val;
378*4882a593Smuzhiyun u16 phy_data;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun phy_data = BMCR_RESET | BMCR_ANENABLE | BMCR_ANRESTART;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_BMCR, phy_data);
383*4882a593Smuzhiyun if (ret_val) {
384*4882a593Smuzhiyun u32 val;
385*4882a593Smuzhiyun int i;
386*4882a593Smuzhiyun /**************************************
387*4882a593Smuzhiyun * pcie serdes link may be down !
388*4882a593Smuzhiyun **************************************/
389*4882a593Smuzhiyun for (i = 0; i < 25; i++) {
390*4882a593Smuzhiyun msleep(1);
391*4882a593Smuzhiyun val = AT_READ_REG(hw, REG_MDIO_CTRL);
392*4882a593Smuzhiyun if (!(val & (MDIO_START | MDIO_BUSY)))
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (0 != (val & (MDIO_START | MDIO_BUSY))) {
397*4882a593Smuzhiyun netdev_err(adapter->netdev,
398*4882a593Smuzhiyun "pcie linkdown at least for 25ms\n");
399*4882a593Smuzhiyun return ret_val;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun netdev_err(adapter->netdev, "pcie linkup after %d ms\n", i);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
atl1e_phy_init(struct atl1e_hw * hw)407*4882a593Smuzhiyun int atl1e_phy_init(struct atl1e_hw *hw)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct atl1e_adapter *adapter = hw->adapter;
410*4882a593Smuzhiyun s32 ret_val;
411*4882a593Smuzhiyun u16 phy_val;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (hw->phy_configured) {
414*4882a593Smuzhiyun if (hw->re_autoneg) {
415*4882a593Smuzhiyun hw->re_autoneg = false;
416*4882a593Smuzhiyun return atl1e_restart_autoneg(hw);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* RESET GPHY Core */
422*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT);
423*4882a593Smuzhiyun msleep(2);
424*4882a593Smuzhiyun AT_WRITE_REGW(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT |
425*4882a593Smuzhiyun GPHY_CTRL_EXT_RESET);
426*4882a593Smuzhiyun msleep(2);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* patches */
429*4882a593Smuzhiyun /* p1. eable hibernation mode */
430*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_ADDR, 0xB);
431*4882a593Smuzhiyun if (ret_val)
432*4882a593Smuzhiyun return ret_val;
433*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_DATA, 0xBC00);
434*4882a593Smuzhiyun if (ret_val)
435*4882a593Smuzhiyun return ret_val;
436*4882a593Smuzhiyun /* p2. set Class A/B for all modes */
437*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_ADDR, 0);
438*4882a593Smuzhiyun if (ret_val)
439*4882a593Smuzhiyun return ret_val;
440*4882a593Smuzhiyun phy_val = 0x02ef;
441*4882a593Smuzhiyun /* remove Class AB */
442*4882a593Smuzhiyun /* phy_val = hw->emi_ca ? 0x02ef : 0x02df; */
443*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_DATA, phy_val);
444*4882a593Smuzhiyun if (ret_val)
445*4882a593Smuzhiyun return ret_val;
446*4882a593Smuzhiyun /* p3. 10B ??? */
447*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_ADDR, 0x12);
448*4882a593Smuzhiyun if (ret_val)
449*4882a593Smuzhiyun return ret_val;
450*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_DATA, 0x4C04);
451*4882a593Smuzhiyun if (ret_val)
452*4882a593Smuzhiyun return ret_val;
453*4882a593Smuzhiyun /* p4. 1000T power */
454*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_ADDR, 0x4);
455*4882a593Smuzhiyun if (ret_val)
456*4882a593Smuzhiyun return ret_val;
457*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_DATA, 0x8BBB);
458*4882a593Smuzhiyun if (ret_val)
459*4882a593Smuzhiyun return ret_val;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_ADDR, 0x5);
462*4882a593Smuzhiyun if (ret_val)
463*4882a593Smuzhiyun return ret_val;
464*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_DBG_DATA, 0x2C46);
465*4882a593Smuzhiyun if (ret_val)
466*4882a593Smuzhiyun return ret_val;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun msleep(1);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*Enable PHY LinkChange Interrupt */
471*4882a593Smuzhiyun ret_val = atl1e_write_phy_reg(hw, MII_INT_CTRL, 0xC00);
472*4882a593Smuzhiyun if (ret_val) {
473*4882a593Smuzhiyun netdev_err(adapter->netdev,
474*4882a593Smuzhiyun "Error enable PHY linkChange Interrupt\n");
475*4882a593Smuzhiyun return ret_val;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun /* setup AutoNeg parameters */
478*4882a593Smuzhiyun ret_val = atl1e_phy_setup_autoneg_adv(hw);
479*4882a593Smuzhiyun if (ret_val) {
480*4882a593Smuzhiyun netdev_err(adapter->netdev,
481*4882a593Smuzhiyun "Error Setting up Auto-Negotiation\n");
482*4882a593Smuzhiyun return ret_val;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun /* SW.Reset & En-Auto-Neg to restart Auto-Neg*/
485*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "Restarting Auto-Negotiation\n");
486*4882a593Smuzhiyun ret_val = atl1e_phy_commit(hw);
487*4882a593Smuzhiyun if (ret_val) {
488*4882a593Smuzhiyun netdev_err(adapter->netdev, "Error resetting the phy\n");
489*4882a593Smuzhiyun return ret_val;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun hw->phy_configured = true;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * Reset the transmit and receive units; mask and clear all interrupts.
499*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
500*4882a593Smuzhiyun * return : 0 or idle status (if error)
501*4882a593Smuzhiyun */
atl1e_reset_hw(struct atl1e_hw * hw)502*4882a593Smuzhiyun int atl1e_reset_hw(struct atl1e_hw *hw)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct atl1e_adapter *adapter = hw->adapter;
505*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun u32 idle_status_data = 0;
508*4882a593Smuzhiyun u16 pci_cfg_cmd_word = 0;
509*4882a593Smuzhiyun int timeout = 0;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
512*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_REG_COMMAND, &pci_cfg_cmd_word);
513*4882a593Smuzhiyun if ((pci_cfg_cmd_word & (CMD_IO_SPACE |
514*4882a593Smuzhiyun CMD_MEMORY_SPACE | CMD_BUS_MASTER))
515*4882a593Smuzhiyun != (CMD_IO_SPACE | CMD_MEMORY_SPACE | CMD_BUS_MASTER)) {
516*4882a593Smuzhiyun pci_cfg_cmd_word |= (CMD_IO_SPACE |
517*4882a593Smuzhiyun CMD_MEMORY_SPACE | CMD_BUS_MASTER);
518*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_REG_COMMAND, pci_cfg_cmd_word);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun * Issue Soft Reset to the MAC. This will reset the chip's
523*4882a593Smuzhiyun * transmit, receive, DMA. It will not effect
524*4882a593Smuzhiyun * the current PCI configuration. The global reset bit is self-
525*4882a593Smuzhiyun * clearing, and should clear within a microsecond.
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_MASTER_CTRL,
528*4882a593Smuzhiyun MASTER_CTRL_LED_MODE | MASTER_CTRL_SOFT_RST);
529*4882a593Smuzhiyun wmb();
530*4882a593Smuzhiyun msleep(1);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Wait at least 10ms for All module to be Idle */
533*4882a593Smuzhiyun for (timeout = 0; timeout < AT_HW_MAX_IDLE_DELAY; timeout++) {
534*4882a593Smuzhiyun idle_status_data = AT_READ_REG(hw, REG_IDLE_STATUS);
535*4882a593Smuzhiyun if (idle_status_data == 0)
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun msleep(1);
538*4882a593Smuzhiyun cpu_relax();
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (timeout >= AT_HW_MAX_IDLE_DELAY) {
542*4882a593Smuzhiyun netdev_err(adapter->netdev,
543*4882a593Smuzhiyun "MAC state machine can't be idle since disabled for 10ms second\n");
544*4882a593Smuzhiyun return AT_ERR_TIMEOUT;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /*
552*4882a593Smuzhiyun * Performs basic configuration of the adapter.
553*4882a593Smuzhiyun *
554*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
555*4882a593Smuzhiyun * Assumes that the controller has previously been reset and is in a
556*4882a593Smuzhiyun * post-reset uninitialized state. Initializes multicast table,
557*4882a593Smuzhiyun * and Calls routines to setup link
558*4882a593Smuzhiyun * Leaves the transmit and receive units disabled and uninitialized.
559*4882a593Smuzhiyun */
atl1e_init_hw(struct atl1e_hw * hw)560*4882a593Smuzhiyun int atl1e_init_hw(struct atl1e_hw *hw)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun s32 ret_val = 0;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun atl1e_init_pcie(hw);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* Zero out the Multicast HASH table */
567*4882a593Smuzhiyun /* clear the old settings from the multicast hash table */
568*4882a593Smuzhiyun AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
569*4882a593Smuzhiyun AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun ret_val = atl1e_phy_init(hw);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return ret_val;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /*
577*4882a593Smuzhiyun * Detects the current speed and duplex settings of the hardware.
578*4882a593Smuzhiyun *
579*4882a593Smuzhiyun * hw - Struct containing variables accessed by shared code
580*4882a593Smuzhiyun * speed - Speed of the connection
581*4882a593Smuzhiyun * duplex - Duplex setting of the connection
582*4882a593Smuzhiyun */
atl1e_get_speed_and_duplex(struct atl1e_hw * hw,u16 * speed,u16 * duplex)583*4882a593Smuzhiyun int atl1e_get_speed_and_duplex(struct atl1e_hw *hw, u16 *speed, u16 *duplex)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun int err;
586*4882a593Smuzhiyun u16 phy_data;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Read PHY Specific Status Register (17) */
589*4882a593Smuzhiyun err = atl1e_read_phy_reg(hw, MII_AT001_PSSR, &phy_data);
590*4882a593Smuzhiyun if (err)
591*4882a593Smuzhiyun return err;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (!(phy_data & MII_AT001_PSSR_SPD_DPLX_RESOLVED))
594*4882a593Smuzhiyun return AT_ERR_PHY_RES;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun switch (phy_data & MII_AT001_PSSR_SPEED) {
597*4882a593Smuzhiyun case MII_AT001_PSSR_1000MBS:
598*4882a593Smuzhiyun *speed = SPEED_1000;
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case MII_AT001_PSSR_100MBS:
601*4882a593Smuzhiyun *speed = SPEED_100;
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun case MII_AT001_PSSR_10MBS:
604*4882a593Smuzhiyun *speed = SPEED_10;
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun default:
607*4882a593Smuzhiyun return AT_ERR_PHY_SPEED;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (phy_data & MII_AT001_PSSR_DPLX)
611*4882a593Smuzhiyun *duplex = FULL_DUPLEX;
612*4882a593Smuzhiyun else
613*4882a593Smuzhiyun *duplex = HALF_DUPLEX;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
atl1e_restart_autoneg(struct atl1e_hw * hw)618*4882a593Smuzhiyun int atl1e_restart_autoneg(struct atl1e_hw *hw)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun int err = 0;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun err = atl1e_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
623*4882a593Smuzhiyun if (err)
624*4882a593Smuzhiyun return err;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (hw->nic_type == athr_l1e || hw->nic_type == athr_l2e_revA) {
627*4882a593Smuzhiyun err = atl1e_write_phy_reg(hw, MII_CTRL1000,
628*4882a593Smuzhiyun hw->mii_1000t_ctrl_reg);
629*4882a593Smuzhiyun if (err)
630*4882a593Smuzhiyun return err;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun err = atl1e_write_phy_reg(hw, MII_BMCR,
634*4882a593Smuzhiyun BMCR_RESET | BMCR_ANENABLE | BMCR_ANRESTART);
635*4882a593Smuzhiyun return err;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638