1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright(c) 2007 Atheros Corporation. All rights reserved. 4*4882a593Smuzhiyun * Copyright(c) 2007 xiong huang <xiong.huang@atheros.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Derived from Intel e1000 driver 7*4882a593Smuzhiyun * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _ATL1E_H_ 11*4882a593Smuzhiyun #define _ATL1E_H_ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/interrupt.h> 14*4882a593Smuzhiyun #include <linux/types.h> 15*4882a593Smuzhiyun #include <linux/errno.h> 16*4882a593Smuzhiyun #include <linux/module.h> 17*4882a593Smuzhiyun #include <linux/pci.h> 18*4882a593Smuzhiyun #include <linux/netdevice.h> 19*4882a593Smuzhiyun #include <linux/etherdevice.h> 20*4882a593Smuzhiyun #include <linux/skbuff.h> 21*4882a593Smuzhiyun #include <linux/ioport.h> 22*4882a593Smuzhiyun #include <linux/slab.h> 23*4882a593Smuzhiyun #include <linux/list.h> 24*4882a593Smuzhiyun #include <linux/delay.h> 25*4882a593Smuzhiyun #include <linux/sched.h> 26*4882a593Smuzhiyun #include <linux/in.h> 27*4882a593Smuzhiyun #include <linux/ip.h> 28*4882a593Smuzhiyun #include <linux/ipv6.h> 29*4882a593Smuzhiyun #include <linux/udp.h> 30*4882a593Smuzhiyun #include <linux/mii.h> 31*4882a593Smuzhiyun #include <linux/io.h> 32*4882a593Smuzhiyun #include <linux/vmalloc.h> 33*4882a593Smuzhiyun #include <linux/pagemap.h> 34*4882a593Smuzhiyun #include <linux/tcp.h> 35*4882a593Smuzhiyun #include <linux/ethtool.h> 36*4882a593Smuzhiyun #include <linux/if_vlan.h> 37*4882a593Smuzhiyun #include <linux/workqueue.h> 38*4882a593Smuzhiyun #include <net/checksum.h> 39*4882a593Smuzhiyun #include <net/ip6_checksum.h> 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #include "atl1e_hw.h" 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define PCI_REG_COMMAND 0x04 /* PCI Command Register */ 44*4882a593Smuzhiyun #define CMD_IO_SPACE 0x0001 45*4882a593Smuzhiyun #define CMD_MEMORY_SPACE 0x0002 46*4882a593Smuzhiyun #define CMD_BUS_MASTER 0x0004 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define BAR_0 0 49*4882a593Smuzhiyun #define BAR_1 1 50*4882a593Smuzhiyun #define BAR_5 5 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Wake Up Filter Control */ 53*4882a593Smuzhiyun #define AT_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 54*4882a593Smuzhiyun #define AT_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 55*4882a593Smuzhiyun #define AT_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 56*4882a593Smuzhiyun #define AT_WUFC_MC 0x00000008 /* Multicast Wakeup Enable */ 57*4882a593Smuzhiyun #define AT_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define SPEED_0 0xffff 60*4882a593Smuzhiyun #define HALF_DUPLEX 1 61*4882a593Smuzhiyun #define FULL_DUPLEX 2 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* Error Codes */ 64*4882a593Smuzhiyun #define AT_ERR_EEPROM 1 65*4882a593Smuzhiyun #define AT_ERR_PHY 2 66*4882a593Smuzhiyun #define AT_ERR_CONFIG 3 67*4882a593Smuzhiyun #define AT_ERR_PARAM 4 68*4882a593Smuzhiyun #define AT_ERR_MAC_TYPE 5 69*4882a593Smuzhiyun #define AT_ERR_PHY_TYPE 6 70*4882a593Smuzhiyun #define AT_ERR_PHY_SPEED 7 71*4882a593Smuzhiyun #define AT_ERR_PHY_RES 8 72*4882a593Smuzhiyun #define AT_ERR_TIMEOUT 9 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define MAX_JUMBO_FRAME_SIZE 0x2000 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define AT_VLAN_TAG_TO_TPD_TAG(_vlan, _tpd) \ 77*4882a593Smuzhiyun _tpd = (((_vlan) << (4)) | (((_vlan) >> 13) & 7) |\ 78*4882a593Smuzhiyun (((_vlan) >> 9) & 8)) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define AT_TPD_TAG_TO_VLAN_TAG(_tpd, _vlan) \ 81*4882a593Smuzhiyun _vlan = (((_tpd) >> 8) | (((_tpd) & 0x77) << 9) |\ 82*4882a593Smuzhiyun (((_tdp) & 0x88) << 5)) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define AT_MAX_RECEIVE_QUEUE 4 85*4882a593Smuzhiyun #define AT_PAGE_NUM_PER_QUEUE 2 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define AT_DMA_HI_ADDR_MASK 0xffffffff00000000ULL 88*4882a593Smuzhiyun #define AT_DMA_LO_ADDR_MASK 0x00000000ffffffffULL 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define AT_TX_WATCHDOG (5 * HZ) 91*4882a593Smuzhiyun #define AT_MAX_INT_WORK 10 92*4882a593Smuzhiyun #define AT_TWSI_EEPROM_TIMEOUT 100 93*4882a593Smuzhiyun #define AT_HW_MAX_IDLE_DELAY 10 94*4882a593Smuzhiyun #define AT_SUSPEND_LINK_TIMEOUT 28 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define AT_REGS_LEN 75 97*4882a593Smuzhiyun #define AT_EEPROM_LEN 512 98*4882a593Smuzhiyun #define AT_ADV_MASK (ADVERTISE_10_HALF |\ 99*4882a593Smuzhiyun ADVERTISE_10_FULL |\ 100*4882a593Smuzhiyun ADVERTISE_100_HALF |\ 101*4882a593Smuzhiyun ADVERTISE_100_FULL |\ 102*4882a593Smuzhiyun ADVERTISE_1000_FULL) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* tpd word 2 */ 105*4882a593Smuzhiyun #define TPD_BUFLEN_MASK 0x3FFF 106*4882a593Smuzhiyun #define TPD_BUFLEN_SHIFT 0 107*4882a593Smuzhiyun #define TPD_DMAINT_MASK 0x0001 108*4882a593Smuzhiyun #define TPD_DMAINT_SHIFT 14 109*4882a593Smuzhiyun #define TPD_PKTNT_MASK 0x0001 110*4882a593Smuzhiyun #define TPD_PKTINT_SHIFT 15 111*4882a593Smuzhiyun #define TPD_VLANTAG_MASK 0xFFFF 112*4882a593Smuzhiyun #define TPD_VLAN_SHIFT 16 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* tpd word 3 bits 0:4 */ 115*4882a593Smuzhiyun #define TPD_EOP_MASK 0x0001 116*4882a593Smuzhiyun #define TPD_EOP_SHIFT 0 117*4882a593Smuzhiyun #define TPD_IP_VERSION_MASK 0x0001 118*4882a593Smuzhiyun #define TPD_IP_VERSION_SHIFT 1 /* 0 : IPV4, 1 : IPV6 */ 119*4882a593Smuzhiyun #define TPD_INS_VL_TAG_MASK 0x0001 120*4882a593Smuzhiyun #define TPD_INS_VL_TAG_SHIFT 2 121*4882a593Smuzhiyun #define TPD_CC_SEGMENT_EN_MASK 0x0001 122*4882a593Smuzhiyun #define TPD_CC_SEGMENT_EN_SHIFT 3 123*4882a593Smuzhiyun #define TPD_SEGMENT_EN_MASK 0x0001 124*4882a593Smuzhiyun #define TPD_SEGMENT_EN_SHIFT 4 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* tdp word 3 bits 5:7 if ip version is 0 */ 127*4882a593Smuzhiyun #define TPD_IP_CSUM_MASK 0x0001 128*4882a593Smuzhiyun #define TPD_IP_CSUM_SHIFT 5 129*4882a593Smuzhiyun #define TPD_TCP_CSUM_MASK 0x0001 130*4882a593Smuzhiyun #define TPD_TCP_CSUM_SHIFT 6 131*4882a593Smuzhiyun #define TPD_UDP_CSUM_MASK 0x0001 132*4882a593Smuzhiyun #define TPD_UDP_CSUM_SHIFT 7 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* tdp word 3 bits 5:7 if ip version is 1 */ 135*4882a593Smuzhiyun #define TPD_V6_IPHLLO_MASK 0x0007 136*4882a593Smuzhiyun #define TPD_V6_IPHLLO_SHIFT 7 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* tpd word 3 bits 8:9 bit */ 139*4882a593Smuzhiyun #define TPD_VL_TAGGED_MASK 0x0001 140*4882a593Smuzhiyun #define TPD_VL_TAGGED_SHIFT 8 141*4882a593Smuzhiyun #define TPD_ETHTYPE_MASK 0x0001 142*4882a593Smuzhiyun #define TPD_ETHTYPE_SHIFT 9 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* tdp word 3 bits 10:13 if ip version is 0 */ 145*4882a593Smuzhiyun #define TDP_V4_IPHL_MASK 0x000F 146*4882a593Smuzhiyun #define TPD_V4_IPHL_SHIFT 10 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* tdp word 3 bits 10:13 if ip version is 1 */ 149*4882a593Smuzhiyun #define TPD_V6_IPHLHI_MASK 0x000F 150*4882a593Smuzhiyun #define TPD_V6_IPHLHI_SHIFT 10 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* tpd word 3 bit 14:31 if segment enabled */ 153*4882a593Smuzhiyun #define TPD_TCPHDRLEN_MASK 0x000F 154*4882a593Smuzhiyun #define TPD_TCPHDRLEN_SHIFT 14 155*4882a593Smuzhiyun #define TPD_HDRFLAG_MASK 0x0001 156*4882a593Smuzhiyun #define TPD_HDRFLAG_SHIFT 18 157*4882a593Smuzhiyun #define TPD_MSS_MASK 0x1FFF 158*4882a593Smuzhiyun #define TPD_MSS_SHIFT 19 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* tdp word 3 bit 16:31 if custom csum enabled */ 161*4882a593Smuzhiyun #define TPD_PLOADOFFSET_MASK 0x00FF 162*4882a593Smuzhiyun #define TPD_PLOADOFFSET_SHIFT 16 163*4882a593Smuzhiyun #define TPD_CCSUMOFFSET_MASK 0x00FF 164*4882a593Smuzhiyun #define TPD_CCSUMOFFSET_SHIFT 24 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun struct atl1e_tpd_desc { 167*4882a593Smuzhiyun __le64 buffer_addr; 168*4882a593Smuzhiyun __le32 word2; 169*4882a593Smuzhiyun __le32 word3; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* how about 0x2000 */ 173*4882a593Smuzhiyun #define MAX_TX_BUF_LEN 0x2000 174*4882a593Smuzhiyun #define MAX_TX_BUF_SHIFT 13 175*4882a593Smuzhiyun #define MAX_TSO_SEG_SIZE 0x3c00 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* rrs word 1 bit 0:31 */ 178*4882a593Smuzhiyun #define RRS_RX_CSUM_MASK 0xFFFF 179*4882a593Smuzhiyun #define RRS_RX_CSUM_SHIFT 0 180*4882a593Smuzhiyun #define RRS_PKT_SIZE_MASK 0x3FFF 181*4882a593Smuzhiyun #define RRS_PKT_SIZE_SHIFT 16 182*4882a593Smuzhiyun #define RRS_CPU_NUM_MASK 0x0003 183*4882a593Smuzhiyun #define RRS_CPU_NUM_SHIFT 30 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define RRS_IS_RSS_IPV4 0x0001 186*4882a593Smuzhiyun #define RRS_IS_RSS_IPV4_TCP 0x0002 187*4882a593Smuzhiyun #define RRS_IS_RSS_IPV6 0x0004 188*4882a593Smuzhiyun #define RRS_IS_RSS_IPV6_TCP 0x0008 189*4882a593Smuzhiyun #define RRS_IS_IPV6 0x0010 190*4882a593Smuzhiyun #define RRS_IS_IP_FRAG 0x0020 191*4882a593Smuzhiyun #define RRS_IS_IP_DF 0x0040 192*4882a593Smuzhiyun #define RRS_IS_802_3 0x0080 193*4882a593Smuzhiyun #define RRS_IS_VLAN_TAG 0x0100 194*4882a593Smuzhiyun #define RRS_IS_ERR_FRAME 0x0200 195*4882a593Smuzhiyun #define RRS_IS_IPV4 0x0400 196*4882a593Smuzhiyun #define RRS_IS_UDP 0x0800 197*4882a593Smuzhiyun #define RRS_IS_TCP 0x1000 198*4882a593Smuzhiyun #define RRS_IS_BCAST 0x2000 199*4882a593Smuzhiyun #define RRS_IS_MCAST 0x4000 200*4882a593Smuzhiyun #define RRS_IS_PAUSE 0x8000 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define RRS_ERR_BAD_CRC 0x0001 203*4882a593Smuzhiyun #define RRS_ERR_CODE 0x0002 204*4882a593Smuzhiyun #define RRS_ERR_DRIBBLE 0x0004 205*4882a593Smuzhiyun #define RRS_ERR_RUNT 0x0008 206*4882a593Smuzhiyun #define RRS_ERR_RX_OVERFLOW 0x0010 207*4882a593Smuzhiyun #define RRS_ERR_TRUNC 0x0020 208*4882a593Smuzhiyun #define RRS_ERR_IP_CSUM 0x0040 209*4882a593Smuzhiyun #define RRS_ERR_L4_CSUM 0x0080 210*4882a593Smuzhiyun #define RRS_ERR_LENGTH 0x0100 211*4882a593Smuzhiyun #define RRS_ERR_DES_ADDR 0x0200 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun struct atl1e_recv_ret_status { 214*4882a593Smuzhiyun u16 seq_num; 215*4882a593Smuzhiyun u16 hash_lo; 216*4882a593Smuzhiyun __le32 word1; 217*4882a593Smuzhiyun u16 pkt_flag; 218*4882a593Smuzhiyun u16 err_flag; 219*4882a593Smuzhiyun u16 hash_hi; 220*4882a593Smuzhiyun u16 vtag; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun enum atl1e_dma_req_block { 224*4882a593Smuzhiyun atl1e_dma_req_128 = 0, 225*4882a593Smuzhiyun atl1e_dma_req_256 = 1, 226*4882a593Smuzhiyun atl1e_dma_req_512 = 2, 227*4882a593Smuzhiyun atl1e_dma_req_1024 = 3, 228*4882a593Smuzhiyun atl1e_dma_req_2048 = 4, 229*4882a593Smuzhiyun atl1e_dma_req_4096 = 5 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun enum atl1e_rrs_type { 233*4882a593Smuzhiyun atl1e_rrs_disable = 0, 234*4882a593Smuzhiyun atl1e_rrs_ipv4 = 1, 235*4882a593Smuzhiyun atl1e_rrs_ipv4_tcp = 2, 236*4882a593Smuzhiyun atl1e_rrs_ipv6 = 4, 237*4882a593Smuzhiyun atl1e_rrs_ipv6_tcp = 8 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun enum atl1e_nic_type { 241*4882a593Smuzhiyun athr_l1e = 0, 242*4882a593Smuzhiyun athr_l2e_revA = 1, 243*4882a593Smuzhiyun athr_l2e_revB = 2 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun struct atl1e_hw_stats { 247*4882a593Smuzhiyun /* rx */ 248*4882a593Smuzhiyun unsigned long rx_ok; /* The number of good packet received. */ 249*4882a593Smuzhiyun unsigned long rx_bcast; /* The number of good broadcast packet received. */ 250*4882a593Smuzhiyun unsigned long rx_mcast; /* The number of good multicast packet received. */ 251*4882a593Smuzhiyun unsigned long rx_pause; /* The number of Pause packet received. */ 252*4882a593Smuzhiyun unsigned long rx_ctrl; /* The number of Control packet received other than Pause frame. */ 253*4882a593Smuzhiyun unsigned long rx_fcs_err; /* The number of packets with bad FCS. */ 254*4882a593Smuzhiyun unsigned long rx_len_err; /* The number of packets with mismatch of length field and actual size. */ 255*4882a593Smuzhiyun unsigned long rx_byte_cnt; /* The number of bytes of good packet received. FCS is NOT included. */ 256*4882a593Smuzhiyun unsigned long rx_runt; /* The number of packets received that are less than 64 byte long and with good FCS. */ 257*4882a593Smuzhiyun unsigned long rx_frag; /* The number of packets received that are less than 64 byte long and with bad FCS. */ 258*4882a593Smuzhiyun unsigned long rx_sz_64; /* The number of good and bad packets received that are 64 byte long. */ 259*4882a593Smuzhiyun unsigned long rx_sz_65_127; /* The number of good and bad packets received that are between 65 and 127-byte long. */ 260*4882a593Smuzhiyun unsigned long rx_sz_128_255; /* The number of good and bad packets received that are between 128 and 255-byte long. */ 261*4882a593Smuzhiyun unsigned long rx_sz_256_511; /* The number of good and bad packets received that are between 256 and 511-byte long. */ 262*4882a593Smuzhiyun unsigned long rx_sz_512_1023; /* The number of good and bad packets received that are between 512 and 1023-byte long. */ 263*4882a593Smuzhiyun unsigned long rx_sz_1024_1518; /* The number of good and bad packets received that are between 1024 and 1518-byte long. */ 264*4882a593Smuzhiyun unsigned long rx_sz_1519_max; /* The number of good and bad packets received that are between 1519-byte and MTU. */ 265*4882a593Smuzhiyun unsigned long rx_sz_ov; /* The number of good and bad packets received that are more than MTU size truncated by Selene. */ 266*4882a593Smuzhiyun unsigned long rx_rxf_ov; /* The number of frame dropped due to occurrence of RX FIFO overflow. */ 267*4882a593Smuzhiyun unsigned long rx_rrd_ov; /* The number of frame dropped due to occurrence of RRD overflow. */ 268*4882a593Smuzhiyun unsigned long rx_align_err; /* Alignment Error */ 269*4882a593Smuzhiyun unsigned long rx_bcast_byte_cnt; /* The byte count of broadcast packet received, excluding FCS. */ 270*4882a593Smuzhiyun unsigned long rx_mcast_byte_cnt; /* The byte count of multicast packet received, excluding FCS. */ 271*4882a593Smuzhiyun unsigned long rx_err_addr; /* The number of packets dropped due to address filtering. */ 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* tx */ 274*4882a593Smuzhiyun unsigned long tx_ok; /* The number of good packet transmitted. */ 275*4882a593Smuzhiyun unsigned long tx_bcast; /* The number of good broadcast packet transmitted. */ 276*4882a593Smuzhiyun unsigned long tx_mcast; /* The number of good multicast packet transmitted. */ 277*4882a593Smuzhiyun unsigned long tx_pause; /* The number of Pause packet transmitted. */ 278*4882a593Smuzhiyun unsigned long tx_exc_defer; /* The number of packets transmitted with excessive deferral. */ 279*4882a593Smuzhiyun unsigned long tx_ctrl; /* The number of packets transmitted is a control frame, excluding Pause frame. */ 280*4882a593Smuzhiyun unsigned long tx_defer; /* The number of packets transmitted that is deferred. */ 281*4882a593Smuzhiyun unsigned long tx_byte_cnt; /* The number of bytes of data transmitted. FCS is NOT included. */ 282*4882a593Smuzhiyun unsigned long tx_sz_64; /* The number of good and bad packets transmitted that are 64 byte long. */ 283*4882a593Smuzhiyun unsigned long tx_sz_65_127; /* The number of good and bad packets transmitted that are between 65 and 127-byte long. */ 284*4882a593Smuzhiyun unsigned long tx_sz_128_255; /* The number of good and bad packets transmitted that are between 128 and 255-byte long. */ 285*4882a593Smuzhiyun unsigned long tx_sz_256_511; /* The number of good and bad packets transmitted that are between 256 and 511-byte long. */ 286*4882a593Smuzhiyun unsigned long tx_sz_512_1023; /* The number of good and bad packets transmitted that are between 512 and 1023-byte long. */ 287*4882a593Smuzhiyun unsigned long tx_sz_1024_1518; /* The number of good and bad packets transmitted that are between 1024 and 1518-byte long. */ 288*4882a593Smuzhiyun unsigned long tx_sz_1519_max; /* The number of good and bad packets transmitted that are between 1519-byte and MTU. */ 289*4882a593Smuzhiyun unsigned long tx_1_col; /* The number of packets subsequently transmitted successfully with a single prior collision. */ 290*4882a593Smuzhiyun unsigned long tx_2_col; /* The number of packets subsequently transmitted successfully with multiple prior collisions. */ 291*4882a593Smuzhiyun unsigned long tx_late_col; /* The number of packets transmitted with late collisions. */ 292*4882a593Smuzhiyun unsigned long tx_abort_col; /* The number of transmit packets aborted due to excessive collisions. */ 293*4882a593Smuzhiyun unsigned long tx_underrun; /* The number of transmit packets aborted due to transmit FIFO underrun, or TRD FIFO underrun */ 294*4882a593Smuzhiyun unsigned long tx_rd_eop; /* The number of times that read beyond the EOP into the next frame area when TRD was not written timely */ 295*4882a593Smuzhiyun unsigned long tx_len_err; /* The number of transmit packets with length field does NOT match the actual frame size. */ 296*4882a593Smuzhiyun unsigned long tx_trunc; /* The number of transmit packets truncated due to size exceeding MTU. */ 297*4882a593Smuzhiyun unsigned long tx_bcast_byte; /* The byte count of broadcast packet transmitted, excluding FCS. */ 298*4882a593Smuzhiyun unsigned long tx_mcast_byte; /* The byte count of multicast packet transmitted, excluding FCS. */ 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun struct atl1e_hw { 302*4882a593Smuzhiyun u8 __iomem *hw_addr; /* inner register address */ 303*4882a593Smuzhiyun resource_size_t mem_rang; 304*4882a593Smuzhiyun struct atl1e_adapter *adapter; 305*4882a593Smuzhiyun enum atl1e_nic_type nic_type; 306*4882a593Smuzhiyun u16 device_id; 307*4882a593Smuzhiyun u16 vendor_id; 308*4882a593Smuzhiyun u16 subsystem_id; 309*4882a593Smuzhiyun u16 subsystem_vendor_id; 310*4882a593Smuzhiyun u8 revision_id; 311*4882a593Smuzhiyun u16 pci_cmd_word; 312*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; 313*4882a593Smuzhiyun u8 perm_mac_addr[ETH_ALEN]; 314*4882a593Smuzhiyun u8 preamble_len; 315*4882a593Smuzhiyun u16 max_frame_size; 316*4882a593Smuzhiyun u16 rx_jumbo_th; 317*4882a593Smuzhiyun u16 tx_jumbo_th; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun u16 media_type; 320*4882a593Smuzhiyun #define MEDIA_TYPE_AUTO_SENSOR 0 321*4882a593Smuzhiyun #define MEDIA_TYPE_100M_FULL 1 322*4882a593Smuzhiyun #define MEDIA_TYPE_100M_HALF 2 323*4882a593Smuzhiyun #define MEDIA_TYPE_10M_FULL 3 324*4882a593Smuzhiyun #define MEDIA_TYPE_10M_HALF 4 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun u16 autoneg_advertised; 327*4882a593Smuzhiyun #define ADVERTISE_10_HALF 0x0001 328*4882a593Smuzhiyun #define ADVERTISE_10_FULL 0x0002 329*4882a593Smuzhiyun #define ADVERTISE_100_HALF 0x0004 330*4882a593Smuzhiyun #define ADVERTISE_100_FULL 0x0008 331*4882a593Smuzhiyun #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 332*4882a593Smuzhiyun #define ADVERTISE_1000_FULL 0x0020 333*4882a593Smuzhiyun u16 mii_autoneg_adv_reg; 334*4882a593Smuzhiyun u16 mii_1000t_ctrl_reg; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun u16 imt; /* Interrupt Moderator timer ( 2us resolution) */ 337*4882a593Smuzhiyun u16 ict; /* Interrupt Clear timer (2us resolution) */ 338*4882a593Smuzhiyun u32 smb_timer; 339*4882a593Smuzhiyun u16 rrd_thresh; /* Threshold of number of RRD produced to trigger 340*4882a593Smuzhiyun interrupt request */ 341*4882a593Smuzhiyun u16 tpd_thresh; 342*4882a593Smuzhiyun u16 rx_count_down; /* 2us resolution */ 343*4882a593Smuzhiyun u16 tx_count_down; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun u8 tpd_burst; /* Number of TPD to prefetch in cache-aligned burst. */ 346*4882a593Smuzhiyun enum atl1e_rrs_type rrs_type; 347*4882a593Smuzhiyun u32 base_cpu; 348*4882a593Smuzhiyun u32 indirect_tab; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun enum atl1e_dma_req_block dmar_block; 351*4882a593Smuzhiyun enum atl1e_dma_req_block dmaw_block; 352*4882a593Smuzhiyun u8 dmaw_dly_cnt; 353*4882a593Smuzhiyun u8 dmar_dly_cnt; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun bool phy_configured; 356*4882a593Smuzhiyun bool re_autoneg; 357*4882a593Smuzhiyun bool emi_ca; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* 361*4882a593Smuzhiyun * wrapper around a pointer to a socket buffer, 362*4882a593Smuzhiyun * so a DMA handle can be stored along with the buffer 363*4882a593Smuzhiyun */ 364*4882a593Smuzhiyun struct atl1e_tx_buffer { 365*4882a593Smuzhiyun struct sk_buff *skb; 366*4882a593Smuzhiyun u16 flags; 367*4882a593Smuzhiyun #define ATL1E_TX_PCIMAP_SINGLE 0x0001 368*4882a593Smuzhiyun #define ATL1E_TX_PCIMAP_PAGE 0x0002 369*4882a593Smuzhiyun #define ATL1E_TX_PCIMAP_TYPE_MASK 0x0003 370*4882a593Smuzhiyun u16 length; 371*4882a593Smuzhiyun dma_addr_t dma; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #define ATL1E_SET_PCIMAP_TYPE(tx_buff, type) do { \ 375*4882a593Smuzhiyun ((tx_buff)->flags) &= ~ATL1E_TX_PCIMAP_TYPE_MASK; \ 376*4882a593Smuzhiyun ((tx_buff)->flags) |= (type); \ 377*4882a593Smuzhiyun } while (0) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun struct atl1e_rx_page { 380*4882a593Smuzhiyun dma_addr_t dma; /* receive rage DMA address */ 381*4882a593Smuzhiyun u8 *addr; /* receive rage virtual address */ 382*4882a593Smuzhiyun dma_addr_t write_offset_dma; /* the DMA address which contain the 383*4882a593Smuzhiyun receive data offset in the page */ 384*4882a593Smuzhiyun u32 *write_offset_addr; /* the virtaul address which contain 385*4882a593Smuzhiyun the receive data offset in the page */ 386*4882a593Smuzhiyun u32 read_offset; /* the offset where we have read */ 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun struct atl1e_rx_page_desc { 390*4882a593Smuzhiyun struct atl1e_rx_page rx_page[AT_PAGE_NUM_PER_QUEUE]; 391*4882a593Smuzhiyun u8 rx_using; 392*4882a593Smuzhiyun u16 rx_nxseq; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* transmit packet descriptor (tpd) ring */ 396*4882a593Smuzhiyun struct atl1e_tx_ring { 397*4882a593Smuzhiyun struct atl1e_tpd_desc *desc; /* descriptor ring virtual address */ 398*4882a593Smuzhiyun dma_addr_t dma; /* descriptor ring physical address */ 399*4882a593Smuzhiyun u16 count; /* the count of transmit rings */ 400*4882a593Smuzhiyun rwlock_t tx_lock; 401*4882a593Smuzhiyun u16 next_to_use; 402*4882a593Smuzhiyun atomic_t next_to_clean; 403*4882a593Smuzhiyun struct atl1e_tx_buffer *tx_buffer; 404*4882a593Smuzhiyun dma_addr_t cmb_dma; 405*4882a593Smuzhiyun u32 *cmb; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* receive packet descriptor ring */ 409*4882a593Smuzhiyun struct atl1e_rx_ring { 410*4882a593Smuzhiyun void *desc; 411*4882a593Smuzhiyun dma_addr_t dma; 412*4882a593Smuzhiyun int size; 413*4882a593Smuzhiyun u32 page_size; /* bytes length of rxf page */ 414*4882a593Smuzhiyun u32 real_page_size; /* real_page_size = page_size + jumbo + aliagn */ 415*4882a593Smuzhiyun struct atl1e_rx_page_desc rx_page_desc[AT_MAX_RECEIVE_QUEUE]; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* board specific private data structure */ 419*4882a593Smuzhiyun struct atl1e_adapter { 420*4882a593Smuzhiyun struct net_device *netdev; 421*4882a593Smuzhiyun struct pci_dev *pdev; 422*4882a593Smuzhiyun struct napi_struct napi; 423*4882a593Smuzhiyun struct mii_if_info mii; /* MII interface info */ 424*4882a593Smuzhiyun struct atl1e_hw hw; 425*4882a593Smuzhiyun struct atl1e_hw_stats hw_stats; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun u32 wol; 428*4882a593Smuzhiyun u16 link_speed; 429*4882a593Smuzhiyun u16 link_duplex; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun spinlock_t mdio_lock; 432*4882a593Smuzhiyun atomic_t irq_sem; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun struct work_struct reset_task; 435*4882a593Smuzhiyun struct work_struct link_chg_task; 436*4882a593Smuzhiyun struct timer_list watchdog_timer; 437*4882a593Smuzhiyun struct timer_list phy_config_timer; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* All Descriptor memory */ 440*4882a593Smuzhiyun dma_addr_t ring_dma; 441*4882a593Smuzhiyun void *ring_vir_addr; 442*4882a593Smuzhiyun u32 ring_size; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun struct atl1e_tx_ring tx_ring; 445*4882a593Smuzhiyun struct atl1e_rx_ring rx_ring; 446*4882a593Smuzhiyun int num_rx_queues; 447*4882a593Smuzhiyun unsigned long flags; 448*4882a593Smuzhiyun #define __AT_TESTING 0x0001 449*4882a593Smuzhiyun #define __AT_RESETTING 0x0002 450*4882a593Smuzhiyun #define __AT_DOWN 0x0003 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun u32 bd_number; /* board number;*/ 453*4882a593Smuzhiyun u32 pci_state[16]; 454*4882a593Smuzhiyun u32 *config_space; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define AT_WRITE_REG(a, reg, value) ( \ 458*4882a593Smuzhiyun writel((value), ((a)->hw_addr + reg))) 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define AT_WRITE_FLUSH(a) (\ 461*4882a593Smuzhiyun readl((a)->hw_addr)) 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define AT_READ_REG(a, reg) ( \ 464*4882a593Smuzhiyun readl((a)->hw_addr + reg)) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define AT_WRITE_REGB(a, reg, value) (\ 467*4882a593Smuzhiyun writeb((value), ((a)->hw_addr + reg))) 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun #define AT_READ_REGB(a, reg) (\ 470*4882a593Smuzhiyun readb((a)->hw_addr + reg)) 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #define AT_WRITE_REGW(a, reg, value) (\ 473*4882a593Smuzhiyun writew((value), ((a)->hw_addr + reg))) 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define AT_READ_REGW(a, reg) (\ 476*4882a593Smuzhiyun readw((a)->hw_addr + reg)) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun #define AT_WRITE_REG_ARRAY(a, reg, offset, value) ( \ 479*4882a593Smuzhiyun writel((value), (((a)->hw_addr + reg) + ((offset) << 2)))) 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define AT_READ_REG_ARRAY(a, reg, offset) ( \ 482*4882a593Smuzhiyun readl(((a)->hw_addr + reg) + ((offset) << 2))) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun extern char atl1e_driver_name[]; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun void atl1e_check_options(struct atl1e_adapter *adapter); 487*4882a593Smuzhiyun int atl1e_up(struct atl1e_adapter *adapter); 488*4882a593Smuzhiyun void atl1e_down(struct atl1e_adapter *adapter); 489*4882a593Smuzhiyun void atl1e_reinit_locked(struct atl1e_adapter *adapter); 490*4882a593Smuzhiyun s32 atl1e_reset_hw(struct atl1e_hw *hw); 491*4882a593Smuzhiyun void atl1e_set_ethtool_ops(struct net_device *netdev); 492*4882a593Smuzhiyun #endif /* _ATL1_E_H_ */ 493