xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/atheros/atl1c/atl1c_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright(c) 2007 Atheros Corporation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Derived from Intel e1000 driver
6*4882a593Smuzhiyun  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mii.h>
11*4882a593Smuzhiyun #include <linux/crc32.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "atl1c.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * check_eeprom_exist
17*4882a593Smuzhiyun  * return 1 if eeprom exist
18*4882a593Smuzhiyun  */
atl1c_check_eeprom_exist(struct atl1c_hw * hw)19*4882a593Smuzhiyun int atl1c_check_eeprom_exist(struct atl1c_hw *hw)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	u32 data;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_TWSI_DEBUG, &data);
24*4882a593Smuzhiyun 	if (data & TWSI_DEBUG_DEV_EXIST)
25*4882a593Smuzhiyun 		return 1;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MASTER_CTRL, &data);
28*4882a593Smuzhiyun 	if (data & MASTER_CTRL_OTP_SEL)
29*4882a593Smuzhiyun 		return 1;
30*4882a593Smuzhiyun 	return 0;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
atl1c_hw_set_mac_addr(struct atl1c_hw * hw,u8 * mac_addr)33*4882a593Smuzhiyun void atl1c_hw_set_mac_addr(struct atl1c_hw *hw, u8 *mac_addr)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	u32 value;
36*4882a593Smuzhiyun 	/*
37*4882a593Smuzhiyun 	 * 00-0B-6A-F6-00-DC
38*4882a593Smuzhiyun 	 * 0:  6AF600DC 1: 000B
39*4882a593Smuzhiyun 	 * low dword
40*4882a593Smuzhiyun 	 */
41*4882a593Smuzhiyun 	value = mac_addr[2] << 24 |
42*4882a593Smuzhiyun 		mac_addr[3] << 16 |
43*4882a593Smuzhiyun 		mac_addr[4] << 8  |
44*4882a593Smuzhiyun 		mac_addr[5];
45*4882a593Smuzhiyun 	AT_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
46*4882a593Smuzhiyun 	/* hight dword */
47*4882a593Smuzhiyun 	value = mac_addr[0] << 8 |
48*4882a593Smuzhiyun 		mac_addr[1];
49*4882a593Smuzhiyun 	AT_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* read mac address from hardware register */
atl1c_read_current_addr(struct atl1c_hw * hw,u8 * eth_addr)53*4882a593Smuzhiyun static bool atl1c_read_current_addr(struct atl1c_hw *hw, u8 *eth_addr)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	u32 addr[2];
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MAC_STA_ADDR, &addr[0]);
58*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MAC_STA_ADDR + 4, &addr[1]);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	*(u32 *) &eth_addr[2] = htonl(addr[0]);
61*4882a593Smuzhiyun 	*(u16 *) &eth_addr[0] = htons((u16)addr[1]);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return is_valid_ether_addr(eth_addr);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * atl1c_get_permanent_address
68*4882a593Smuzhiyun  * return 0 if get valid mac address,
69*4882a593Smuzhiyun  */
atl1c_get_permanent_address(struct atl1c_hw * hw)70*4882a593Smuzhiyun static int atl1c_get_permanent_address(struct atl1c_hw *hw)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 i;
73*4882a593Smuzhiyun 	u32 otp_ctrl_data;
74*4882a593Smuzhiyun 	u32 twsi_ctrl_data;
75*4882a593Smuzhiyun 	u16 phy_data;
76*4882a593Smuzhiyun 	bool raise_vol = false;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* MAC-address from BIOS is the 1st priority */
79*4882a593Smuzhiyun 	if (atl1c_read_current_addr(hw, hw->perm_mac_addr))
80*4882a593Smuzhiyun 		return 0;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* init */
83*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_OTP_CTRL, &otp_ctrl_data);
84*4882a593Smuzhiyun 	if (atl1c_check_eeprom_exist(hw)) {
85*4882a593Smuzhiyun 		if (hw->nic_type == athr_l1c || hw->nic_type == athr_l2c) {
86*4882a593Smuzhiyun 			/* Enable OTP CLK */
87*4882a593Smuzhiyun 			if (!(otp_ctrl_data & OTP_CTRL_CLK_EN)) {
88*4882a593Smuzhiyun 				otp_ctrl_data |= OTP_CTRL_CLK_EN;
89*4882a593Smuzhiyun 				AT_WRITE_REG(hw, REG_OTP_CTRL, otp_ctrl_data);
90*4882a593Smuzhiyun 				AT_WRITE_FLUSH(hw);
91*4882a593Smuzhiyun 				msleep(1);
92*4882a593Smuzhiyun 			}
93*4882a593Smuzhiyun 		}
94*4882a593Smuzhiyun 		/* raise voltage temporally for l2cb */
95*4882a593Smuzhiyun 		if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2) {
96*4882a593Smuzhiyun 			atl1c_read_phy_dbg(hw, MIIDBG_ANACTRL, &phy_data);
97*4882a593Smuzhiyun 			phy_data &= ~ANACTRL_HB_EN;
98*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_ANACTRL, phy_data);
99*4882a593Smuzhiyun 			atl1c_read_phy_dbg(hw, MIIDBG_VOLT_CTRL, &phy_data);
100*4882a593Smuzhiyun 			phy_data |= VOLT_CTRL_SWLOWEST;
101*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_VOLT_CTRL, phy_data);
102*4882a593Smuzhiyun 			udelay(20);
103*4882a593Smuzhiyun 			raise_vol = true;
104*4882a593Smuzhiyun 		}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_TWSI_CTRL, &twsi_ctrl_data);
107*4882a593Smuzhiyun 		twsi_ctrl_data |= TWSI_CTRL_SW_LDSTART;
108*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_TWSI_CTRL, twsi_ctrl_data);
109*4882a593Smuzhiyun 		for (i = 0; i < AT_TWSI_EEPROM_TIMEOUT; i++) {
110*4882a593Smuzhiyun 			msleep(10);
111*4882a593Smuzhiyun 			AT_READ_REG(hw, REG_TWSI_CTRL, &twsi_ctrl_data);
112*4882a593Smuzhiyun 			if ((twsi_ctrl_data & TWSI_CTRL_SW_LDSTART) == 0)
113*4882a593Smuzhiyun 				break;
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 		if (i >= AT_TWSI_EEPROM_TIMEOUT)
116*4882a593Smuzhiyun 			return -1;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	/* Disable OTP_CLK */
119*4882a593Smuzhiyun 	if ((hw->nic_type == athr_l1c || hw->nic_type == athr_l2c)) {
120*4882a593Smuzhiyun 		otp_ctrl_data &= ~OTP_CTRL_CLK_EN;
121*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_OTP_CTRL, otp_ctrl_data);
122*4882a593Smuzhiyun 		msleep(1);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 	if (raise_vol) {
125*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_ANACTRL, &phy_data);
126*4882a593Smuzhiyun 		phy_data |= ANACTRL_HB_EN;
127*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_ANACTRL, phy_data);
128*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_VOLT_CTRL, &phy_data);
129*4882a593Smuzhiyun 		phy_data &= ~VOLT_CTRL_SWLOWEST;
130*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_VOLT_CTRL, phy_data);
131*4882a593Smuzhiyun 		udelay(20);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (atl1c_read_current_addr(hw, hw->perm_mac_addr))
135*4882a593Smuzhiyun 		return 0;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return -1;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
atl1c_read_eeprom(struct atl1c_hw * hw,u32 offset,u32 * p_value)140*4882a593Smuzhiyun bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	int i;
143*4882a593Smuzhiyun 	bool ret = false;
144*4882a593Smuzhiyun 	u32 otp_ctrl_data;
145*4882a593Smuzhiyun 	u32 control;
146*4882a593Smuzhiyun 	u32 data;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (offset & 3)
149*4882a593Smuzhiyun 		return ret; /* address do not align */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_OTP_CTRL, &otp_ctrl_data);
152*4882a593Smuzhiyun 	if (!(otp_ctrl_data & OTP_CTRL_CLK_EN))
153*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_OTP_CTRL,
154*4882a593Smuzhiyun 				(otp_ctrl_data | OTP_CTRL_CLK_EN));
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_EEPROM_DATA_LO, 0);
157*4882a593Smuzhiyun 	control = (offset & EEPROM_CTRL_ADDR_MASK) << EEPROM_CTRL_ADDR_SHIFT;
158*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_EEPROM_CTRL, control);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
161*4882a593Smuzhiyun 		udelay(100);
162*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_EEPROM_CTRL, &control);
163*4882a593Smuzhiyun 		if (control & EEPROM_CTRL_RW)
164*4882a593Smuzhiyun 			break;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	if (control & EEPROM_CTRL_RW) {
167*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_EEPROM_CTRL, &data);
168*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_EEPROM_DATA_LO, p_value);
169*4882a593Smuzhiyun 		data = data & 0xFFFF;
170*4882a593Smuzhiyun 		*p_value = swab32((data << 16) | (*p_value >> 16));
171*4882a593Smuzhiyun 		ret = true;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 	if (!(otp_ctrl_data & OTP_CTRL_CLK_EN))
174*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_OTP_CTRL, otp_ctrl_data);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return ret;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * Reads the adapter's MAC address from the EEPROM
180*4882a593Smuzhiyun  *
181*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
182*4882a593Smuzhiyun  */
atl1c_read_mac_addr(struct atl1c_hw * hw)183*4882a593Smuzhiyun int atl1c_read_mac_addr(struct atl1c_hw *hw)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int err = 0;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	err = atl1c_get_permanent_address(hw);
188*4882a593Smuzhiyun 	if (err)
189*4882a593Smuzhiyun 		eth_random_addr(hw->perm_mac_addr);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	memcpy(hw->mac_addr, hw->perm_mac_addr, sizeof(hw->perm_mac_addr));
192*4882a593Smuzhiyun 	return err;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun  * atl1c_hash_mc_addr
197*4882a593Smuzhiyun  *  purpose
198*4882a593Smuzhiyun  *      set hash value for a multicast address
199*4882a593Smuzhiyun  *      hash calcu processing :
200*4882a593Smuzhiyun  *          1. calcu 32bit CRC for multicast address
201*4882a593Smuzhiyun  *          2. reverse crc with MSB to LSB
202*4882a593Smuzhiyun  */
atl1c_hash_mc_addr(struct atl1c_hw * hw,u8 * mc_addr)203*4882a593Smuzhiyun u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	u32 crc32;
206*4882a593Smuzhiyun 	u32 value = 0;
207*4882a593Smuzhiyun 	int i;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	crc32 = ether_crc_le(6, mc_addr);
210*4882a593Smuzhiyun 	for (i = 0; i < 32; i++)
211*4882a593Smuzhiyun 		value |= (((crc32 >> i) & 1) << (31 - i));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return value;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * Sets the bit in the multicast table corresponding to the hash value.
218*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
219*4882a593Smuzhiyun  * hash_value - Multicast address hash value
220*4882a593Smuzhiyun  */
atl1c_hash_set(struct atl1c_hw * hw,u32 hash_value)221*4882a593Smuzhiyun void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	u32 hash_bit, hash_reg;
224*4882a593Smuzhiyun 	u32 mta;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/*
227*4882a593Smuzhiyun 	 * The HASH Table  is a register array of 2 32-bit registers.
228*4882a593Smuzhiyun 	 * It is treated like an array of 64 bits.  We want to set
229*4882a593Smuzhiyun 	 * bit BitArray[hash_value]. So we figure out what register
230*4882a593Smuzhiyun 	 * the bit is in, read it, OR in the new bit, then write
231*4882a593Smuzhiyun 	 * back the new value.  The register is determined by the
232*4882a593Smuzhiyun 	 * upper bit of the hash value and the bit within that
233*4882a593Smuzhiyun 	 * register are determined by the lower 5 bits of the value.
234*4882a593Smuzhiyun 	 */
235*4882a593Smuzhiyun 	hash_reg = (hash_value >> 31) & 0x1;
236*4882a593Smuzhiyun 	hash_bit = (hash_value >> 26) & 0x1F;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	mta = AT_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	mta |= (1 << hash_bit);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun  * wait mdio module be idle
247*4882a593Smuzhiyun  * return true: idle
248*4882a593Smuzhiyun  *        false: still busy
249*4882a593Smuzhiyun  */
atl1c_wait_mdio_idle(struct atl1c_hw * hw)250*4882a593Smuzhiyun bool atl1c_wait_mdio_idle(struct atl1c_hw *hw)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	u32 val;
253*4882a593Smuzhiyun 	int i;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (i = 0; i < MDIO_MAX_AC_TO; i++) {
256*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_MDIO_CTRL, &val);
257*4882a593Smuzhiyun 		if (!(val & (MDIO_CTRL_BUSY | MDIO_CTRL_START)))
258*4882a593Smuzhiyun 			break;
259*4882a593Smuzhiyun 		udelay(10);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return i != MDIO_MAX_AC_TO;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
atl1c_stop_phy_polling(struct atl1c_hw * hw)265*4882a593Smuzhiyun void atl1c_stop_phy_polling(struct atl1c_hw *hw)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	if (!(hw->ctrl_flags & ATL1C_FPGA_VERSION))
268*4882a593Smuzhiyun 		return;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MDIO_CTRL, 0);
271*4882a593Smuzhiyun 	atl1c_wait_mdio_idle(hw);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
atl1c_start_phy_polling(struct atl1c_hw * hw,u16 clk_sel)274*4882a593Smuzhiyun void atl1c_start_phy_polling(struct atl1c_hw *hw, u16 clk_sel)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 val;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (!(hw->ctrl_flags & ATL1C_FPGA_VERSION))
279*4882a593Smuzhiyun 		return;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	val = MDIO_CTRL_SPRES_PRMBL |
282*4882a593Smuzhiyun 		FIELDX(MDIO_CTRL_CLK_SEL, clk_sel) |
283*4882a593Smuzhiyun 		FIELDX(MDIO_CTRL_REG, 1) |
284*4882a593Smuzhiyun 		MDIO_CTRL_START |
285*4882a593Smuzhiyun 		MDIO_CTRL_OP_READ;
286*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
287*4882a593Smuzhiyun 	atl1c_wait_mdio_idle(hw);
288*4882a593Smuzhiyun 	val |= MDIO_CTRL_AP_EN;
289*4882a593Smuzhiyun 	val &= ~MDIO_CTRL_START;
290*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
291*4882a593Smuzhiyun 	udelay(30);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * atl1c_read_phy_core
297*4882a593Smuzhiyun  * core function to read register in PHY via MDIO control register.
298*4882a593Smuzhiyun  * ext: extension register (see IEEE 802.3)
299*4882a593Smuzhiyun  * dev: device address (see IEEE 802.3 DEVAD, PRTAD is fixed to 0)
300*4882a593Smuzhiyun  * reg: reg to read
301*4882a593Smuzhiyun  */
atl1c_read_phy_core(struct atl1c_hw * hw,bool ext,u8 dev,u16 reg,u16 * phy_data)302*4882a593Smuzhiyun int atl1c_read_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
303*4882a593Smuzhiyun 			u16 reg, u16 *phy_data)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	u32 val;
306*4882a593Smuzhiyun 	u16 clk_sel = MDIO_CTRL_CLK_25_4;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	atl1c_stop_phy_polling(hw);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	*phy_data = 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* only l2c_b2 & l1d_2 could use slow clock */
313*4882a593Smuzhiyun 	if ((hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) &&
314*4882a593Smuzhiyun 		hw->hibernate)
315*4882a593Smuzhiyun 		clk_sel = MDIO_CTRL_CLK_25_128;
316*4882a593Smuzhiyun 	if (ext) {
317*4882a593Smuzhiyun 		val = FIELDX(MDIO_EXTN_DEVAD, dev) | FIELDX(MDIO_EXTN_REG, reg);
318*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_MDIO_EXTN, val);
319*4882a593Smuzhiyun 		val = MDIO_CTRL_SPRES_PRMBL |
320*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_CLK_SEL, clk_sel) |
321*4882a593Smuzhiyun 			MDIO_CTRL_START |
322*4882a593Smuzhiyun 			MDIO_CTRL_MODE_EXT |
323*4882a593Smuzhiyun 			MDIO_CTRL_OP_READ;
324*4882a593Smuzhiyun 	} else {
325*4882a593Smuzhiyun 		val = MDIO_CTRL_SPRES_PRMBL |
326*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_CLK_SEL, clk_sel) |
327*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_REG, reg) |
328*4882a593Smuzhiyun 			MDIO_CTRL_START |
329*4882a593Smuzhiyun 			MDIO_CTRL_OP_READ;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (!atl1c_wait_mdio_idle(hw))
334*4882a593Smuzhiyun 		return -1;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MDIO_CTRL, &val);
337*4882a593Smuzhiyun 	*phy_data = (u16)FIELD_GETX(val, MDIO_CTRL_DATA);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	atl1c_start_phy_polling(hw, clk_sel);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun  * atl1c_write_phy_core
346*4882a593Smuzhiyun  * core function to write to register in PHY via MDIO control register.
347*4882a593Smuzhiyun  * ext: extension register (see IEEE 802.3)
348*4882a593Smuzhiyun  * dev: device address (see IEEE 802.3 DEVAD, PRTAD is fixed to 0)
349*4882a593Smuzhiyun  * reg: reg to write
350*4882a593Smuzhiyun  */
atl1c_write_phy_core(struct atl1c_hw * hw,bool ext,u8 dev,u16 reg,u16 phy_data)351*4882a593Smuzhiyun int atl1c_write_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
352*4882a593Smuzhiyun 			u16 reg, u16 phy_data)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	u32 val;
355*4882a593Smuzhiyun 	u16 clk_sel = MDIO_CTRL_CLK_25_4;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	atl1c_stop_phy_polling(hw);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* only l2c_b2 & l1d_2 could use slow clock */
361*4882a593Smuzhiyun 	if ((hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) &&
362*4882a593Smuzhiyun 		hw->hibernate)
363*4882a593Smuzhiyun 		clk_sel = MDIO_CTRL_CLK_25_128;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (ext) {
366*4882a593Smuzhiyun 		val = FIELDX(MDIO_EXTN_DEVAD, dev) | FIELDX(MDIO_EXTN_REG, reg);
367*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_MDIO_EXTN, val);
368*4882a593Smuzhiyun 		val = MDIO_CTRL_SPRES_PRMBL |
369*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_CLK_SEL, clk_sel) |
370*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_DATA, phy_data) |
371*4882a593Smuzhiyun 			MDIO_CTRL_START |
372*4882a593Smuzhiyun 			MDIO_CTRL_MODE_EXT;
373*4882a593Smuzhiyun 	} else {
374*4882a593Smuzhiyun 		val = MDIO_CTRL_SPRES_PRMBL |
375*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_CLK_SEL, clk_sel) |
376*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_DATA, phy_data) |
377*4882a593Smuzhiyun 			FIELDX(MDIO_CTRL_REG, reg) |
378*4882a593Smuzhiyun 			MDIO_CTRL_START;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MDIO_CTRL, val);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (!atl1c_wait_mdio_idle(hw))
383*4882a593Smuzhiyun 		return -1;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	atl1c_start_phy_polling(hw, clk_sel);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * Reads the value from a PHY register
392*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
393*4882a593Smuzhiyun  * reg_addr - address of the PHY register to read
394*4882a593Smuzhiyun  */
atl1c_read_phy_reg(struct atl1c_hw * hw,u16 reg_addr,u16 * phy_data)395*4882a593Smuzhiyun int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	return atl1c_read_phy_core(hw, false, 0, reg_addr, phy_data);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun  * Writes a value to a PHY register
402*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
403*4882a593Smuzhiyun  * reg_addr - address of the PHY register to write
404*4882a593Smuzhiyun  * data - data to write to the PHY
405*4882a593Smuzhiyun  */
atl1c_write_phy_reg(struct atl1c_hw * hw,u32 reg_addr,u16 phy_data)406*4882a593Smuzhiyun int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	return atl1c_write_phy_core(hw, false, 0, reg_addr, phy_data);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /* read from PHY extension register */
atl1c_read_phy_ext(struct atl1c_hw * hw,u8 dev_addr,u16 reg_addr,u16 * phy_data)412*4882a593Smuzhiyun int atl1c_read_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
413*4882a593Smuzhiyun 			u16 reg_addr, u16 *phy_data)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	return atl1c_read_phy_core(hw, true, dev_addr, reg_addr, phy_data);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun /* write to PHY extension register */
atl1c_write_phy_ext(struct atl1c_hw * hw,u8 dev_addr,u16 reg_addr,u16 phy_data)419*4882a593Smuzhiyun int atl1c_write_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
420*4882a593Smuzhiyun 			u16 reg_addr, u16 phy_data)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	return atl1c_write_phy_core(hw, true, dev_addr, reg_addr, phy_data);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
atl1c_read_phy_dbg(struct atl1c_hw * hw,u16 reg_addr,u16 * phy_data)425*4882a593Smuzhiyun int atl1c_read_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	int err;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	err = atl1c_write_phy_reg(hw, MII_DBG_ADDR, reg_addr);
430*4882a593Smuzhiyun 	if (unlikely(err))
431*4882a593Smuzhiyun 		return err;
432*4882a593Smuzhiyun 	else
433*4882a593Smuzhiyun 		err = atl1c_read_phy_reg(hw, MII_DBG_DATA, phy_data);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return err;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
atl1c_write_phy_dbg(struct atl1c_hw * hw,u16 reg_addr,u16 phy_data)438*4882a593Smuzhiyun int atl1c_write_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 phy_data)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int err;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	err = atl1c_write_phy_reg(hw, MII_DBG_ADDR, reg_addr);
443*4882a593Smuzhiyun 	if (unlikely(err))
444*4882a593Smuzhiyun 		return err;
445*4882a593Smuzhiyun 	else
446*4882a593Smuzhiyun 		err = atl1c_write_phy_reg(hw, MII_DBG_DATA, phy_data);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return err;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun  * Configures PHY autoneg and flow control advertisement settings
453*4882a593Smuzhiyun  *
454*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
455*4882a593Smuzhiyun  */
atl1c_phy_setup_adv(struct atl1c_hw * hw)456*4882a593Smuzhiyun static int atl1c_phy_setup_adv(struct atl1c_hw *hw)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u16 mii_adv_data = ADVERTISE_DEFAULT_CAP & ~ADVERTISE_ALL;
459*4882a593Smuzhiyun 	u16 mii_giga_ctrl_data = GIGA_CR_1000T_DEFAULT_CAP &
460*4882a593Smuzhiyun 				~GIGA_CR_1000T_SPEED_MASK;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (hw->autoneg_advertised & ADVERTISED_10baseT_Half)
463*4882a593Smuzhiyun 		mii_adv_data |= ADVERTISE_10HALF;
464*4882a593Smuzhiyun 	if (hw->autoneg_advertised & ADVERTISED_10baseT_Full)
465*4882a593Smuzhiyun 		mii_adv_data |= ADVERTISE_10FULL;
466*4882a593Smuzhiyun 	if (hw->autoneg_advertised & ADVERTISED_100baseT_Half)
467*4882a593Smuzhiyun 		mii_adv_data |= ADVERTISE_100HALF;
468*4882a593Smuzhiyun 	if (hw->autoneg_advertised & ADVERTISED_100baseT_Full)
469*4882a593Smuzhiyun 		mii_adv_data |= ADVERTISE_100FULL;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (hw->autoneg_advertised & ADVERTISED_Autoneg)
472*4882a593Smuzhiyun 		mii_adv_data |= ADVERTISE_10HALF  | ADVERTISE_10FULL |
473*4882a593Smuzhiyun 				ADVERTISE_100HALF | ADVERTISE_100FULL;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (hw->link_cap_flags & ATL1C_LINK_CAP_1000M) {
476*4882a593Smuzhiyun 		if (hw->autoneg_advertised & ADVERTISED_1000baseT_Half)
477*4882a593Smuzhiyun 			mii_giga_ctrl_data |= ADVERTISE_1000HALF;
478*4882a593Smuzhiyun 		if (hw->autoneg_advertised & ADVERTISED_1000baseT_Full)
479*4882a593Smuzhiyun 			mii_giga_ctrl_data |= ADVERTISE_1000FULL;
480*4882a593Smuzhiyun 		if (hw->autoneg_advertised & ADVERTISED_Autoneg)
481*4882a593Smuzhiyun 			mii_giga_ctrl_data |= ADVERTISE_1000HALF |
482*4882a593Smuzhiyun 					ADVERTISE_1000FULL;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (atl1c_write_phy_reg(hw, MII_ADVERTISE, mii_adv_data) != 0 ||
486*4882a593Smuzhiyun 	    atl1c_write_phy_reg(hw, MII_CTRL1000, mii_giga_ctrl_data) != 0)
487*4882a593Smuzhiyun 		return -1;
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
atl1c_phy_disable(struct atl1c_hw * hw)491*4882a593Smuzhiyun void atl1c_phy_disable(struct atl1c_hw *hw)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	atl1c_power_saving(hw, 0);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 
atl1c_phy_reset(struct atl1c_hw * hw)497*4882a593Smuzhiyun int atl1c_phy_reset(struct atl1c_hw *hw)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct atl1c_adapter *adapter = hw->adapter;
500*4882a593Smuzhiyun 	struct pci_dev *pdev = adapter->pdev;
501*4882a593Smuzhiyun 	u16 phy_data;
502*4882a593Smuzhiyun 	u32 phy_ctrl_data, lpi_ctrl;
503*4882a593Smuzhiyun 	int err;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* reset PHY core */
506*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_GPHY_CTRL, &phy_ctrl_data);
507*4882a593Smuzhiyun 	phy_ctrl_data &= ~(GPHY_CTRL_EXT_RESET | GPHY_CTRL_PHY_IDDQ |
508*4882a593Smuzhiyun 		GPHY_CTRL_GATE_25M_EN | GPHY_CTRL_PWDOWN_HW | GPHY_CTRL_CLS);
509*4882a593Smuzhiyun 	phy_ctrl_data |= GPHY_CTRL_SEL_ANA_RST;
510*4882a593Smuzhiyun 	if (!(hw->ctrl_flags & ATL1C_HIB_DISABLE))
511*4882a593Smuzhiyun 		phy_ctrl_data |= (GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE);
512*4882a593Smuzhiyun 	else
513*4882a593Smuzhiyun 		phy_ctrl_data &= ~(GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE);
514*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_GPHY_CTRL, phy_ctrl_data);
515*4882a593Smuzhiyun 	AT_WRITE_FLUSH(hw);
516*4882a593Smuzhiyun 	udelay(10);
517*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_GPHY_CTRL, phy_ctrl_data | GPHY_CTRL_EXT_RESET);
518*4882a593Smuzhiyun 	AT_WRITE_FLUSH(hw);
519*4882a593Smuzhiyun 	udelay(10 * GPHY_CTRL_EXT_RST_TO);	/* delay 800us */
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* switch clock */
522*4882a593Smuzhiyun 	if (hw->nic_type == athr_l2c_b) {
523*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_CFGLPSPD, &phy_data);
524*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_CFGLPSPD,
525*4882a593Smuzhiyun 			phy_data & ~CFGLPSPD_RSTCNT_CLK125SW);
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* tx-half amplitude issue fix */
529*4882a593Smuzhiyun 	if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2) {
530*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_CABLE1TH_DET, &phy_data);
531*4882a593Smuzhiyun 		phy_data |= CABLE1TH_DET_EN;
532*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_CABLE1TH_DET, phy_data);
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* clear bit3 of dbgport 3B to lower voltage */
536*4882a593Smuzhiyun 	if (!(hw->ctrl_flags & ATL1C_HIB_DISABLE)) {
537*4882a593Smuzhiyun 		if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2) {
538*4882a593Smuzhiyun 			atl1c_read_phy_dbg(hw, MIIDBG_VOLT_CTRL, &phy_data);
539*4882a593Smuzhiyun 			phy_data &= ~VOLT_CTRL_SWLOWEST;
540*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_VOLT_CTRL, phy_data);
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 		/* power saving config */
543*4882a593Smuzhiyun 		phy_data =
544*4882a593Smuzhiyun 			hw->nic_type == athr_l1d || hw->nic_type == athr_l1d_2 ?
545*4882a593Smuzhiyun 			L1D_LEGCYPS_DEF : L1C_LEGCYPS_DEF;
546*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_LEGCYPS, phy_data);
547*4882a593Smuzhiyun 		/* hib */
548*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_SYSMODCTRL,
549*4882a593Smuzhiyun 			SYSMODCTRL_IECHOADJ_DEF);
550*4882a593Smuzhiyun 	} else {
551*4882a593Smuzhiyun 		/* disable pws */
552*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_LEGCYPS, &phy_data);
553*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_LEGCYPS,
554*4882a593Smuzhiyun 			phy_data & ~LEGCYPS_EN);
555*4882a593Smuzhiyun 		/* disable hibernate */
556*4882a593Smuzhiyun 		atl1c_read_phy_dbg(hw, MIIDBG_HIBNEG, &phy_data);
557*4882a593Smuzhiyun 		atl1c_write_phy_dbg(hw, MIIDBG_HIBNEG,
558*4882a593Smuzhiyun 			phy_data & HIBNEG_PSHIB_EN);
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 	/* disable AZ(EEE) by default */
561*4882a593Smuzhiyun 	if (hw->nic_type == athr_l1d || hw->nic_type == athr_l1d_2 ||
562*4882a593Smuzhiyun 	    hw->nic_type == athr_l2c_b2) {
563*4882a593Smuzhiyun 		AT_READ_REG(hw, REG_LPI_CTRL, &lpi_ctrl);
564*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_LPI_CTRL, lpi_ctrl & ~LPI_CTRL_EN);
565*4882a593Smuzhiyun 		atl1c_write_phy_ext(hw, MIIEXT_ANEG, MIIEXT_LOCAL_EEEADV, 0);
566*4882a593Smuzhiyun 		atl1c_write_phy_ext(hw, MIIEXT_PCS, MIIEXT_CLDCTRL3,
567*4882a593Smuzhiyun 			L2CB_CLDCTRL3);
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* other debug port to set */
571*4882a593Smuzhiyun 	atl1c_write_phy_dbg(hw, MIIDBG_ANACTRL, ANACTRL_DEF);
572*4882a593Smuzhiyun 	atl1c_write_phy_dbg(hw, MIIDBG_SRDSYSMOD, SRDSYSMOD_DEF);
573*4882a593Smuzhiyun 	atl1c_write_phy_dbg(hw, MIIDBG_TST10BTCFG, TST10BTCFG_DEF);
574*4882a593Smuzhiyun 	/* UNH-IOL test issue, set bit7 */
575*4882a593Smuzhiyun 	atl1c_write_phy_dbg(hw, MIIDBG_TST100BTCFG,
576*4882a593Smuzhiyun 		TST100BTCFG_DEF | TST100BTCFG_LITCH_EN);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	/* set phy interrupt mask */
579*4882a593Smuzhiyun 	phy_data = IER_LINK_UP | IER_LINK_DOWN;
580*4882a593Smuzhiyun 	err = atl1c_write_phy_reg(hw, MII_IER, phy_data);
581*4882a593Smuzhiyun 	if (err) {
582*4882a593Smuzhiyun 		if (netif_msg_hw(adapter))
583*4882a593Smuzhiyun 			dev_err(&pdev->dev,
584*4882a593Smuzhiyun 				"Error enable PHY linkChange Interrupt\n");
585*4882a593Smuzhiyun 		return err;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 	return 0;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
atl1c_phy_init(struct atl1c_hw * hw)590*4882a593Smuzhiyun int atl1c_phy_init(struct atl1c_hw *hw)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct atl1c_adapter *adapter = hw->adapter;
593*4882a593Smuzhiyun 	struct pci_dev *pdev = adapter->pdev;
594*4882a593Smuzhiyun 	int ret_val;
595*4882a593Smuzhiyun 	u16 mii_bmcr_data = BMCR_RESET;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if ((atl1c_read_phy_reg(hw, MII_PHYSID1, &hw->phy_id1) != 0) ||
598*4882a593Smuzhiyun 		(atl1c_read_phy_reg(hw, MII_PHYSID2, &hw->phy_id2) != 0)) {
599*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Error get phy ID\n");
600*4882a593Smuzhiyun 		return -1;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 	switch (hw->media_type) {
603*4882a593Smuzhiyun 	case MEDIA_TYPE_AUTO_SENSOR:
604*4882a593Smuzhiyun 		ret_val = atl1c_phy_setup_adv(hw);
605*4882a593Smuzhiyun 		if (ret_val) {
606*4882a593Smuzhiyun 			if (netif_msg_link(adapter))
607*4882a593Smuzhiyun 				dev_err(&pdev->dev,
608*4882a593Smuzhiyun 					"Error Setting up Auto-Negotiation\n");
609*4882a593Smuzhiyun 			return ret_val;
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 		mii_bmcr_data |= BMCR_ANENABLE | BMCR_ANRESTART;
612*4882a593Smuzhiyun 		break;
613*4882a593Smuzhiyun 	case MEDIA_TYPE_100M_FULL:
614*4882a593Smuzhiyun 		mii_bmcr_data |= BMCR_SPEED100 | BMCR_FULLDPLX;
615*4882a593Smuzhiyun 		break;
616*4882a593Smuzhiyun 	case MEDIA_TYPE_100M_HALF:
617*4882a593Smuzhiyun 		mii_bmcr_data |= BMCR_SPEED100;
618*4882a593Smuzhiyun 		break;
619*4882a593Smuzhiyun 	case MEDIA_TYPE_10M_FULL:
620*4882a593Smuzhiyun 		mii_bmcr_data |= BMCR_FULLDPLX;
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	case MEDIA_TYPE_10M_HALF:
623*4882a593Smuzhiyun 		break;
624*4882a593Smuzhiyun 	default:
625*4882a593Smuzhiyun 		if (netif_msg_link(adapter))
626*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Wrong Media type %d\n",
627*4882a593Smuzhiyun 				hw->media_type);
628*4882a593Smuzhiyun 		return -1;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	ret_val = atl1c_write_phy_reg(hw, MII_BMCR, mii_bmcr_data);
632*4882a593Smuzhiyun 	if (ret_val)
633*4882a593Smuzhiyun 		return ret_val;
634*4882a593Smuzhiyun 	hw->phy_configured = true;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun  * Detects the current speed and duplex settings of the hardware.
641*4882a593Smuzhiyun  *
642*4882a593Smuzhiyun  * hw - Struct containing variables accessed by shared code
643*4882a593Smuzhiyun  * speed - Speed of the connection
644*4882a593Smuzhiyun  * duplex - Duplex setting of the connection
645*4882a593Smuzhiyun  */
atl1c_get_speed_and_duplex(struct atl1c_hw * hw,u16 * speed,u16 * duplex)646*4882a593Smuzhiyun int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	int err;
649*4882a593Smuzhiyun 	u16 phy_data;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Read   PHY Specific Status Register (17) */
652*4882a593Smuzhiyun 	err = atl1c_read_phy_reg(hw, MII_GIGA_PSSR, &phy_data);
653*4882a593Smuzhiyun 	if (err)
654*4882a593Smuzhiyun 		return err;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (!(phy_data & GIGA_PSSR_SPD_DPLX_RESOLVED))
657*4882a593Smuzhiyun 		return -1;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	switch (phy_data & GIGA_PSSR_SPEED) {
660*4882a593Smuzhiyun 	case GIGA_PSSR_1000MBS:
661*4882a593Smuzhiyun 		*speed = SPEED_1000;
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	case GIGA_PSSR_100MBS:
664*4882a593Smuzhiyun 		*speed = SPEED_100;
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	case  GIGA_PSSR_10MBS:
667*4882a593Smuzhiyun 		*speed = SPEED_10;
668*4882a593Smuzhiyun 		break;
669*4882a593Smuzhiyun 	default:
670*4882a593Smuzhiyun 		return -1;
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (phy_data & GIGA_PSSR_DPLX)
674*4882a593Smuzhiyun 		*duplex = FULL_DUPLEX;
675*4882a593Smuzhiyun 	else
676*4882a593Smuzhiyun 		*duplex = HALF_DUPLEX;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /* select one link mode to get lower power consumption */
atl1c_phy_to_ps_link(struct atl1c_hw * hw)682*4882a593Smuzhiyun int atl1c_phy_to_ps_link(struct atl1c_hw *hw)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct atl1c_adapter *adapter = hw->adapter;
685*4882a593Smuzhiyun 	struct pci_dev *pdev = adapter->pdev;
686*4882a593Smuzhiyun 	int ret = 0;
687*4882a593Smuzhiyun 	u16 autoneg_advertised = ADVERTISED_10baseT_Half;
688*4882a593Smuzhiyun 	u16 save_autoneg_advertised;
689*4882a593Smuzhiyun 	u16 phy_data;
690*4882a593Smuzhiyun 	u16 mii_lpa_data;
691*4882a593Smuzhiyun 	u16 speed = SPEED_0;
692*4882a593Smuzhiyun 	u16 duplex = FULL_DUPLEX;
693*4882a593Smuzhiyun 	int i;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
696*4882a593Smuzhiyun 	atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
697*4882a593Smuzhiyun 	if (phy_data & BMSR_LSTATUS) {
698*4882a593Smuzhiyun 		atl1c_read_phy_reg(hw, MII_LPA, &mii_lpa_data);
699*4882a593Smuzhiyun 		if (mii_lpa_data & LPA_10FULL)
700*4882a593Smuzhiyun 			autoneg_advertised = ADVERTISED_10baseT_Full;
701*4882a593Smuzhiyun 		else if (mii_lpa_data & LPA_10HALF)
702*4882a593Smuzhiyun 			autoneg_advertised = ADVERTISED_10baseT_Half;
703*4882a593Smuzhiyun 		else if (mii_lpa_data & LPA_100HALF)
704*4882a593Smuzhiyun 			autoneg_advertised = ADVERTISED_100baseT_Half;
705*4882a593Smuzhiyun 		else if (mii_lpa_data & LPA_100FULL)
706*4882a593Smuzhiyun 			autoneg_advertised = ADVERTISED_100baseT_Full;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		save_autoneg_advertised = hw->autoneg_advertised;
709*4882a593Smuzhiyun 		hw->phy_configured = false;
710*4882a593Smuzhiyun 		hw->autoneg_advertised = autoneg_advertised;
711*4882a593Smuzhiyun 		if (atl1c_restart_autoneg(hw) != 0) {
712*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "phy autoneg failed\n");
713*4882a593Smuzhiyun 			ret = -1;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 		hw->autoneg_advertised = save_autoneg_advertised;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		if (mii_lpa_data) {
718*4882a593Smuzhiyun 			for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
719*4882a593Smuzhiyun 				mdelay(100);
720*4882a593Smuzhiyun 				atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
721*4882a593Smuzhiyun 				atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
722*4882a593Smuzhiyun 				if (phy_data & BMSR_LSTATUS) {
723*4882a593Smuzhiyun 					if (atl1c_get_speed_and_duplex(hw, &speed,
724*4882a593Smuzhiyun 									&duplex) != 0)
725*4882a593Smuzhiyun 						dev_dbg(&pdev->dev,
726*4882a593Smuzhiyun 							"get speed and duplex failed\n");
727*4882a593Smuzhiyun 					break;
728*4882a593Smuzhiyun 				}
729*4882a593Smuzhiyun 			}
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 	} else {
732*4882a593Smuzhiyun 		speed = SPEED_10;
733*4882a593Smuzhiyun 		duplex = HALF_DUPLEX;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 	adapter->link_speed = speed;
736*4882a593Smuzhiyun 	adapter->link_duplex = duplex;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return ret;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
atl1c_restart_autoneg(struct atl1c_hw * hw)741*4882a593Smuzhiyun int atl1c_restart_autoneg(struct atl1c_hw *hw)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	int err = 0;
744*4882a593Smuzhiyun 	u16 mii_bmcr_data = BMCR_RESET;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	err = atl1c_phy_setup_adv(hw);
747*4882a593Smuzhiyun 	if (err)
748*4882a593Smuzhiyun 		return err;
749*4882a593Smuzhiyun 	mii_bmcr_data |= BMCR_ANENABLE | BMCR_ANRESTART;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return atl1c_write_phy_reg(hw, MII_BMCR, mii_bmcr_data);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
atl1c_power_saving(struct atl1c_hw * hw,u32 wufc)754*4882a593Smuzhiyun int atl1c_power_saving(struct atl1c_hw *hw, u32 wufc)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct atl1c_adapter *adapter = hw->adapter;
757*4882a593Smuzhiyun 	struct pci_dev *pdev = adapter->pdev;
758*4882a593Smuzhiyun 	u32 master_ctrl, mac_ctrl, phy_ctrl;
759*4882a593Smuzhiyun 	u32 wol_ctrl, speed;
760*4882a593Smuzhiyun 	u16 phy_data;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	wol_ctrl = 0;
763*4882a593Smuzhiyun 	speed = adapter->link_speed == SPEED_1000 ?
764*4882a593Smuzhiyun 		MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl);
767*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl);
768*4882a593Smuzhiyun 	AT_READ_REG(hw, REG_GPHY_CTRL, &phy_ctrl);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	master_ctrl &= ~MASTER_CTRL_CLK_SEL_DIS;
771*4882a593Smuzhiyun 	mac_ctrl = FIELD_SETX(mac_ctrl, MAC_CTRL_SPEED, speed);
772*4882a593Smuzhiyun 	mac_ctrl &= ~(MAC_CTRL_DUPLX | MAC_CTRL_RX_EN | MAC_CTRL_TX_EN);
773*4882a593Smuzhiyun 	if (adapter->link_duplex == FULL_DUPLEX)
774*4882a593Smuzhiyun 		mac_ctrl |= MAC_CTRL_DUPLX;
775*4882a593Smuzhiyun 	phy_ctrl &= ~(GPHY_CTRL_EXT_RESET | GPHY_CTRL_CLS);
776*4882a593Smuzhiyun 	phy_ctrl |= GPHY_CTRL_SEL_ANA_RST | GPHY_CTRL_HIB_PULSE |
777*4882a593Smuzhiyun 		GPHY_CTRL_HIB_EN;
778*4882a593Smuzhiyun 	if (!wufc) { /* without WoL */
779*4882a593Smuzhiyun 		master_ctrl |= MASTER_CTRL_CLK_SEL_DIS;
780*4882a593Smuzhiyun 		phy_ctrl |= GPHY_CTRL_PHY_IDDQ | GPHY_CTRL_PWDOWN_HW;
781*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl);
782*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl);
783*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_GPHY_CTRL, phy_ctrl);
784*4882a593Smuzhiyun 		AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
785*4882a593Smuzhiyun 		hw->phy_configured = false; /* re-init PHY when resume */
786*4882a593Smuzhiyun 		return 0;
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 	phy_ctrl |= GPHY_CTRL_EXT_RESET;
789*4882a593Smuzhiyun 	if (wufc & AT_WUFC_MAG) {
790*4882a593Smuzhiyun 		mac_ctrl |= MAC_CTRL_RX_EN | MAC_CTRL_BC_EN;
791*4882a593Smuzhiyun 		wol_ctrl |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
792*4882a593Smuzhiyun 		if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V11)
793*4882a593Smuzhiyun 			wol_ctrl |= WOL_PATTERN_EN | WOL_PATTERN_PME_EN;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 	if (wufc & AT_WUFC_LNKC) {
796*4882a593Smuzhiyun 		wol_ctrl |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
797*4882a593Smuzhiyun 		if (atl1c_write_phy_reg(hw, MII_IER, IER_LINK_UP) != 0) {
798*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "%s: write phy MII_IER failed.\n",
799*4882a593Smuzhiyun 				atl1c_driver_name);
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 	/* clear PHY interrupt */
803*4882a593Smuzhiyun 	atl1c_read_phy_reg(hw, MII_ISR, &phy_data);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "%s: suspend MAC=%x,MASTER=%x,PHY=0x%x,WOL=%x\n",
806*4882a593Smuzhiyun 		atl1c_driver_name, mac_ctrl, master_ctrl, phy_ctrl, wol_ctrl);
807*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl);
808*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl);
809*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_GPHY_CTRL, phy_ctrl);
810*4882a593Smuzhiyun 	AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /* configure phy after Link change Event */
atl1c_post_phy_linkchg(struct atl1c_hw * hw,u16 link_speed)817*4882a593Smuzhiyun void atl1c_post_phy_linkchg(struct atl1c_hw *hw, u16 link_speed)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	u16 phy_val;
820*4882a593Smuzhiyun 	bool adj_thresh = false;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2 ||
823*4882a593Smuzhiyun 	    hw->nic_type == athr_l1d || hw->nic_type == athr_l1d_2)
824*4882a593Smuzhiyun 		adj_thresh = true;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (link_speed != SPEED_0) { /* link up */
827*4882a593Smuzhiyun 		/* az with brcm, half-amp */
828*4882a593Smuzhiyun 		if (hw->nic_type == athr_l1d_2) {
829*4882a593Smuzhiyun 			atl1c_read_phy_ext(hw, MIIEXT_PCS, MIIEXT_CLDCTRL6,
830*4882a593Smuzhiyun 				&phy_val);
831*4882a593Smuzhiyun 			phy_val = FIELD_GETX(phy_val, CLDCTRL6_CAB_LEN);
832*4882a593Smuzhiyun 			phy_val = phy_val > CLDCTRL6_CAB_LEN_SHORT ?
833*4882a593Smuzhiyun 				AZ_ANADECT_LONG : AZ_ANADECT_DEF;
834*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_AZ_ANADECT, phy_val);
835*4882a593Smuzhiyun 		}
836*4882a593Smuzhiyun 		/* threshold adjust */
837*4882a593Smuzhiyun 		if (adj_thresh && link_speed == SPEED_100 && hw->msi_lnkpatch) {
838*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_MSE16DB, L1D_MSE16DB_UP);
839*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_SYSMODCTRL,
840*4882a593Smuzhiyun 				L1D_SYSMODCTRL_IECHOADJ_DEF);
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 	} else { /* link down */
843*4882a593Smuzhiyun 		if (adj_thresh && hw->msi_lnkpatch) {
844*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_SYSMODCTRL,
845*4882a593Smuzhiyun 				SYSMODCTRL_IECHOADJ_DEF);
846*4882a593Smuzhiyun 			atl1c_write_phy_dbg(hw, MIIDBG_MSE16DB,
847*4882a593Smuzhiyun 				L1D_MSE16DB_DOWN);
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun }
851