1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2013 Johannes Berg <johannes@sipsolutions.net> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is free software: you may copy, redistribute and/or modify it 5*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the 6*4882a593Smuzhiyun * Free Software Foundation, either version 2 of the License, or (at your 7*4882a593Smuzhiyun * option) any later version. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 10*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of 11*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 12*4882a593Smuzhiyun * General Public License for more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 15*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * This file incorporates work covered by the following copyright and 18*4882a593Smuzhiyun * permission notice: 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * Copyright (c) 2012 Qualcomm Atheros, Inc. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 23*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 24*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 27*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 28*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 29*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 30*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 31*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 32*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #ifndef ALX_REG_H 36*4882a593Smuzhiyun #define ALX_REG_H 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define ALX_DEV_ID_AR8161 0x1091 39*4882a593Smuzhiyun #define ALX_DEV_ID_E2200 0xe091 40*4882a593Smuzhiyun #define ALX_DEV_ID_E2400 0xe0a1 41*4882a593Smuzhiyun #define ALX_DEV_ID_E2500 0xe0b1 42*4882a593Smuzhiyun #define ALX_DEV_ID_AR8162 0x1090 43*4882a593Smuzhiyun #define ALX_DEV_ID_AR8171 0x10A1 44*4882a593Smuzhiyun #define ALX_DEV_ID_AR8172 0x10A0 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /* rev definition, 47*4882a593Smuzhiyun * bit(0): with xD support 48*4882a593Smuzhiyun * bit(1): with Card Reader function 49*4882a593Smuzhiyun * bit(7:2): real revision 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define ALX_PCI_REVID_SHIFT 3 52*4882a593Smuzhiyun #define ALX_REV_A0 0 53*4882a593Smuzhiyun #define ALX_REV_A1 1 54*4882a593Smuzhiyun #define ALX_REV_B0 2 55*4882a593Smuzhiyun #define ALX_REV_C0 3 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ALX_DEV_CTRL 0x0060 58*4882a593Smuzhiyun #define ALX_DEV_CTRL_MAXRRS_MIN 2 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define ALX_MSIX_MASK 0x0090 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define ALX_UE_SVRT 0x010C 63*4882a593Smuzhiyun #define ALX_UE_SVRT_FCPROTERR BIT(13) 64*4882a593Smuzhiyun #define ALX_UE_SVRT_DLPROTERR BIT(4) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* eeprom & flash load register */ 67*4882a593Smuzhiyun #define ALX_EFLD 0x0204 68*4882a593Smuzhiyun #define ALX_EFLD_F_EXIST BIT(10) 69*4882a593Smuzhiyun #define ALX_EFLD_E_EXIST BIT(9) 70*4882a593Smuzhiyun #define ALX_EFLD_STAT BIT(5) 71*4882a593Smuzhiyun #define ALX_EFLD_START BIT(0) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* eFuse load register */ 74*4882a593Smuzhiyun #define ALX_SLD 0x0218 75*4882a593Smuzhiyun #define ALX_SLD_STAT BIT(12) 76*4882a593Smuzhiyun #define ALX_SLD_START BIT(11) 77*4882a593Smuzhiyun #define ALX_SLD_MAX_TO 100 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define ALX_PDLL_TRNS1 0x1104 80*4882a593Smuzhiyun #define ALX_PDLL_TRNS1_D3PLLOFF_EN BIT(11) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define ALX_PMCTRL 0x12F8 83*4882a593Smuzhiyun #define ALX_PMCTRL_HOTRST_WTEN BIT(31) 84*4882a593Smuzhiyun /* bit30: L0s/L1 controlled by MAC based on throughput(setting in 15A0) */ 85*4882a593Smuzhiyun #define ALX_PMCTRL_ASPM_FCEN BIT(30) 86*4882a593Smuzhiyun #define ALX_PMCTRL_SADLY_EN BIT(29) 87*4882a593Smuzhiyun #define ALX_PMCTRL_LCKDET_TIMER_MASK 0xF 88*4882a593Smuzhiyun #define ALX_PMCTRL_LCKDET_TIMER_SHIFT 24 89*4882a593Smuzhiyun #define ALX_PMCTRL_LCKDET_TIMER_DEF 0xC 90*4882a593Smuzhiyun /* bit[23:20] if pm_request_l1 time > @, then enter L0s not L1 */ 91*4882a593Smuzhiyun #define ALX_PMCTRL_L1REQ_TO_MASK 0xF 92*4882a593Smuzhiyun #define ALX_PMCTRL_L1REQ_TO_SHIFT 20 93*4882a593Smuzhiyun #define ALX_PMCTRL_L1REG_TO_DEF 0xF 94*4882a593Smuzhiyun #define ALX_PMCTRL_TXL1_AFTER_L0S BIT(19) 95*4882a593Smuzhiyun #define ALX_PMCTRL_L1_TIMER_MASK 0x7 96*4882a593Smuzhiyun #define ALX_PMCTRL_L1_TIMER_SHIFT 16 97*4882a593Smuzhiyun #define ALX_PMCTRL_L1_TIMER_16US 4 98*4882a593Smuzhiyun #define ALX_PMCTRL_RCVR_WT_1US BIT(15) 99*4882a593Smuzhiyun /* bit13: enable pcie clk switch in L1 state */ 100*4882a593Smuzhiyun #define ALX_PMCTRL_L1_CLKSW_EN BIT(13) 101*4882a593Smuzhiyun #define ALX_PMCTRL_L0S_EN BIT(12) 102*4882a593Smuzhiyun #define ALX_PMCTRL_RXL1_AFTER_L0S BIT(11) 103*4882a593Smuzhiyun #define ALX_PMCTRL_L1_BUFSRX_EN BIT(7) 104*4882a593Smuzhiyun /* bit6: power down serdes RX */ 105*4882a593Smuzhiyun #define ALX_PMCTRL_L1_SRDSRX_PWD BIT(6) 106*4882a593Smuzhiyun #define ALX_PMCTRL_L1_SRDSPLL_EN BIT(5) 107*4882a593Smuzhiyun #define ALX_PMCTRL_L1_SRDS_EN BIT(4) 108*4882a593Smuzhiyun #define ALX_PMCTRL_L1_EN BIT(3) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /*******************************************************/ 111*4882a593Smuzhiyun /* following registers are mapped only to memory space */ 112*4882a593Smuzhiyun /*******************************************************/ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define ALX_MASTER 0x1400 115*4882a593Smuzhiyun /* bit12: 1:alwys select pclk from serdes, not sw to 25M */ 116*4882a593Smuzhiyun #define ALX_MASTER_PCLKSEL_SRDS BIT(12) 117*4882a593Smuzhiyun /* bit11: irq moduration for rx */ 118*4882a593Smuzhiyun #define ALX_MASTER_IRQMOD2_EN BIT(11) 119*4882a593Smuzhiyun /* bit10: irq moduration for tx/rx */ 120*4882a593Smuzhiyun #define ALX_MASTER_IRQMOD1_EN BIT(10) 121*4882a593Smuzhiyun #define ALX_MASTER_SYSALVTIMER_EN BIT(7) 122*4882a593Smuzhiyun #define ALX_MASTER_OOB_DIS BIT(6) 123*4882a593Smuzhiyun /* bit5: wakeup without pcie clk */ 124*4882a593Smuzhiyun #define ALX_MASTER_WAKEN_25M BIT(5) 125*4882a593Smuzhiyun /* bit0: MAC & DMA reset */ 126*4882a593Smuzhiyun #define ALX_MASTER_DMA_MAC_RST BIT(0) 127*4882a593Smuzhiyun #define ALX_DMA_MAC_RST_TO 50 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define ALX_IRQ_MODU_TIMER 0x1408 130*4882a593Smuzhiyun #define ALX_IRQ_MODU_TIMER1_MASK 0xFFFF 131*4882a593Smuzhiyun #define ALX_IRQ_MODU_TIMER1_SHIFT 0 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define ALX_PHY_CTRL 0x140C 134*4882a593Smuzhiyun #define ALX_PHY_CTRL_100AB_EN BIT(17) 135*4882a593Smuzhiyun /* bit14: affect MAC & PHY, go to low power sts */ 136*4882a593Smuzhiyun #define ALX_PHY_CTRL_POWER_DOWN BIT(14) 137*4882a593Smuzhiyun /* bit13: 1:pll always ON, 0:can switch in lpw */ 138*4882a593Smuzhiyun #define ALX_PHY_CTRL_PLL_ON BIT(13) 139*4882a593Smuzhiyun #define ALX_PHY_CTRL_RST_ANALOG BIT(12) 140*4882a593Smuzhiyun #define ALX_PHY_CTRL_HIB_PULSE BIT(11) 141*4882a593Smuzhiyun #define ALX_PHY_CTRL_HIB_EN BIT(10) 142*4882a593Smuzhiyun #define ALX_PHY_CTRL_IDDQ BIT(7) 143*4882a593Smuzhiyun #define ALX_PHY_CTRL_GATE_25M BIT(5) 144*4882a593Smuzhiyun #define ALX_PHY_CTRL_LED_MODE BIT(2) 145*4882a593Smuzhiyun /* bit0: out of dsp RST state */ 146*4882a593Smuzhiyun #define ALX_PHY_CTRL_DSPRST_OUT BIT(0) 147*4882a593Smuzhiyun #define ALX_PHY_CTRL_DSPRST_TO 80 148*4882a593Smuzhiyun #define ALX_PHY_CTRL_CLS (ALX_PHY_CTRL_LED_MODE | \ 149*4882a593Smuzhiyun ALX_PHY_CTRL_100AB_EN | \ 150*4882a593Smuzhiyun ALX_PHY_CTRL_PLL_ON) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define ALX_MAC_STS 0x1410 153*4882a593Smuzhiyun #define ALX_MAC_STS_TXQ_BUSY BIT(3) 154*4882a593Smuzhiyun #define ALX_MAC_STS_RXQ_BUSY BIT(2) 155*4882a593Smuzhiyun #define ALX_MAC_STS_TXMAC_BUSY BIT(1) 156*4882a593Smuzhiyun #define ALX_MAC_STS_RXMAC_BUSY BIT(0) 157*4882a593Smuzhiyun #define ALX_MAC_STS_IDLE (ALX_MAC_STS_TXQ_BUSY | \ 158*4882a593Smuzhiyun ALX_MAC_STS_RXQ_BUSY | \ 159*4882a593Smuzhiyun ALX_MAC_STS_TXMAC_BUSY | \ 160*4882a593Smuzhiyun ALX_MAC_STS_RXMAC_BUSY) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define ALX_MDIO 0x1414 163*4882a593Smuzhiyun #define ALX_MDIO_MODE_EXT BIT(30) 164*4882a593Smuzhiyun #define ALX_MDIO_BUSY BIT(27) 165*4882a593Smuzhiyun #define ALX_MDIO_CLK_SEL_MASK 0x7 166*4882a593Smuzhiyun #define ALX_MDIO_CLK_SEL_SHIFT 24 167*4882a593Smuzhiyun #define ALX_MDIO_CLK_SEL_25MD4 0 168*4882a593Smuzhiyun #define ALX_MDIO_CLK_SEL_25MD128 7 169*4882a593Smuzhiyun #define ALX_MDIO_START BIT(23) 170*4882a593Smuzhiyun #define ALX_MDIO_SPRES_PRMBL BIT(22) 171*4882a593Smuzhiyun /* bit21: 1:read,0:write */ 172*4882a593Smuzhiyun #define ALX_MDIO_OP_READ BIT(21) 173*4882a593Smuzhiyun #define ALX_MDIO_REG_MASK 0x1F 174*4882a593Smuzhiyun #define ALX_MDIO_REG_SHIFT 16 175*4882a593Smuzhiyun #define ALX_MDIO_DATA_MASK 0xFFFF 176*4882a593Smuzhiyun #define ALX_MDIO_DATA_SHIFT 0 177*4882a593Smuzhiyun #define ALX_MDIO_MAX_AC_TO 120 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define ALX_MDIO_EXTN 0x1448 180*4882a593Smuzhiyun #define ALX_MDIO_EXTN_DEVAD_MASK 0x1F 181*4882a593Smuzhiyun #define ALX_MDIO_EXTN_DEVAD_SHIFT 16 182*4882a593Smuzhiyun #define ALX_MDIO_EXTN_REG_MASK 0xFFFF 183*4882a593Smuzhiyun #define ALX_MDIO_EXTN_REG_SHIFT 0 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define ALX_SERDES 0x1424 186*4882a593Smuzhiyun #define ALX_SERDES_PHYCLK_SLWDWN BIT(18) 187*4882a593Smuzhiyun #define ALX_SERDES_MACCLK_SLWDWN BIT(17) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define ALX_LPI_CTRL 0x1440 190*4882a593Smuzhiyun #define ALX_LPI_CTRL_EN BIT(0) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* for B0+, bit[13..] for C0+ */ 193*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL 0x1AD0 194*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_PERIOD_HIGH_MASK 0x3F 195*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_PERIOD_HIGH_SHIFT 24 196*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_SWOI_STARTUP_PKT_EN BIT(23) 197*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_2_FRAGMENTED BIT(22) 198*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_1_FRAGMENTED BIT(21) 199*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_1_KEEPALIVE_EN BIT(20) 200*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_1_HAS_VLAN BIT(19) 201*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_1_IS_8023 BIT(18) 202*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_1_IS_IPV6 BIT(17) 203*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_2_KEEPALIVE_EN BIT(16) 204*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_2_HAS_VLAN BIT(15) 205*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_2_IS_8023 BIT(14) 206*4882a593Smuzhiyun #define L1F_HRTBT_EXT_CTRL_IOAC_2_IS_IPV6 BIT(13) 207*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_NS_EN BIT(12) 208*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_FRAG_LEN_MASK 0xFF 209*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_FRAG_LEN_SHIFT 4 210*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_IS_8023 BIT(3) 211*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_IS_IPV6 BIT(2) 212*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_WAKEUP_EN BIT(1) 213*4882a593Smuzhiyun #define ALX_HRTBT_EXT_CTRL_ARP_EN BIT(0) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define ALX_HRTBT_REM_IPV4_ADDR 0x1AD4 216*4882a593Smuzhiyun #define ALX_HRTBT_HOST_IPV4_ADDR 0x1478 217*4882a593Smuzhiyun #define ALX_HRTBT_REM_IPV6_ADDR3 0x1AD8 218*4882a593Smuzhiyun #define ALX_HRTBT_REM_IPV6_ADDR2 0x1ADC 219*4882a593Smuzhiyun #define ALX_HRTBT_REM_IPV6_ADDR1 0x1AE0 220*4882a593Smuzhiyun #define ALX_HRTBT_REM_IPV6_ADDR0 0x1AE4 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* 1B8C ~ 1B94 for C0+ */ 223*4882a593Smuzhiyun #define ALX_SWOI_ACER_CTRL 0x1B8C 224*4882a593Smuzhiyun #define ALX_SWOI_ORIG_ACK_NAK_EN BIT(20) 225*4882a593Smuzhiyun #define ALX_SWOI_ORIG_ACK_NAK_PKT_LEN_MASK 0XFF 226*4882a593Smuzhiyun #define ALX_SWOI_ORIG_ACK_NAK_PKT_LEN_SHIFT 12 227*4882a593Smuzhiyun #define ALX_SWOI_ORIG_ACK_ADDR_MASK 0XFFF 228*4882a593Smuzhiyun #define ALX_SWOI_ORIG_ACK_ADDR_SHIFT 0 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2 0x1B90 231*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_FRAG_LEN_MASK 0xFF 232*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_FRAG_LEN_SHIFT 24 233*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_PKT_LEN_MASK 0xFFF 234*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_PKT_LEN_SHIFT 12 235*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_HDR_ADDR_MASK 0xFFF 236*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_2_SWOI_1_HDR_ADDR_SHIFT 0 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3 0x1B94 239*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_FRAG_LEN_MASK 0xFF 240*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_FRAG_LEN_SHIFT 24 241*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_PKT_LEN_MASK 0xFFF 242*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_PKT_LEN_SHIFT 12 243*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_HDR_ADDR_MASK 0xFFF 244*4882a593Smuzhiyun #define ALX_SWOI_IOAC_CTRL_3_SWOI_2_HDR_ADDR_SHIFT 0 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* for B0 */ 247*4882a593Smuzhiyun #define ALX_IDLE_DECISN_TIMER 0x1474 248*4882a593Smuzhiyun /* 1ms */ 249*4882a593Smuzhiyun #define ALX_IDLE_DECISN_TIMER_DEF 0x400 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define ALX_MAC_CTRL 0x1480 252*4882a593Smuzhiyun #define ALX_MAC_CTRL_FAST_PAUSE BIT(31) 253*4882a593Smuzhiyun #define ALX_MAC_CTRL_WOLSPED_SWEN BIT(30) 254*4882a593Smuzhiyun /* bit29: 1:legacy(hi5b), 0:marvl(lo5b)*/ 255*4882a593Smuzhiyun #define ALX_MAC_CTRL_MHASH_ALG_HI5B BIT(29) 256*4882a593Smuzhiyun #define ALX_MAC_CTRL_BRD_EN BIT(26) 257*4882a593Smuzhiyun #define ALX_MAC_CTRL_MULTIALL_EN BIT(25) 258*4882a593Smuzhiyun #define ALX_MAC_CTRL_SPEED_MASK 0x3 259*4882a593Smuzhiyun #define ALX_MAC_CTRL_SPEED_SHIFT 20 260*4882a593Smuzhiyun #define ALX_MAC_CTRL_SPEED_10_100 1 261*4882a593Smuzhiyun #define ALX_MAC_CTRL_SPEED_1000 2 262*4882a593Smuzhiyun #define ALX_MAC_CTRL_PROMISC_EN BIT(15) 263*4882a593Smuzhiyun #define ALX_MAC_CTRL_VLANSTRIP BIT(14) 264*4882a593Smuzhiyun #define ALX_MAC_CTRL_PRMBLEN_MASK 0xF 265*4882a593Smuzhiyun #define ALX_MAC_CTRL_PRMBLEN_SHIFT 10 266*4882a593Smuzhiyun #define ALX_MAC_CTRL_PCRCE BIT(7) 267*4882a593Smuzhiyun #define ALX_MAC_CTRL_CRCE BIT(6) 268*4882a593Smuzhiyun #define ALX_MAC_CTRL_FULLD BIT(5) 269*4882a593Smuzhiyun #define ALX_MAC_CTRL_RXFC_EN BIT(3) 270*4882a593Smuzhiyun #define ALX_MAC_CTRL_TXFC_EN BIT(2) 271*4882a593Smuzhiyun #define ALX_MAC_CTRL_RX_EN BIT(1) 272*4882a593Smuzhiyun #define ALX_MAC_CTRL_TX_EN BIT(0) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define ALX_STAD0 0x1488 275*4882a593Smuzhiyun #define ALX_STAD1 0x148C 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define ALX_HASH_TBL0 0x1490 278*4882a593Smuzhiyun #define ALX_HASH_TBL1 0x1494 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define ALX_MTU 0x149C 281*4882a593Smuzhiyun #define ALX_MTU_JUMBO_TH 1514 282*4882a593Smuzhiyun #define ALX_MTU_STD_ALGN 1536 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define ALX_SRAM5 0x1524 285*4882a593Smuzhiyun #define ALX_SRAM_RXF_LEN_MASK 0xFFF 286*4882a593Smuzhiyun #define ALX_SRAM_RXF_LEN_SHIFT 0 287*4882a593Smuzhiyun #define ALX_SRAM_RXF_LEN_8K (8*1024) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define ALX_SRAM9 0x1534 290*4882a593Smuzhiyun #define ALX_SRAM_LOAD_PTR BIT(0) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define ALX_RX_BASE_ADDR_HI 0x1540 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define ALX_TX_BASE_ADDR_HI 0x1544 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define ALX_RFD_ADDR_LO 0x1550 297*4882a593Smuzhiyun #define ALX_RFD_RING_SZ 0x1560 298*4882a593Smuzhiyun #define ALX_RFD_BUF_SZ 0x1564 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define ALX_RRD_ADDR_LO 0x1568 301*4882a593Smuzhiyun #define ALX_RRD_RING_SZ 0x1578 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* pri3: highest, pri0: lowest */ 304*4882a593Smuzhiyun #define ALX_TPD_PRI3_ADDR_LO 0x14E4 305*4882a593Smuzhiyun #define ALX_TPD_PRI2_ADDR_LO 0x14E0 306*4882a593Smuzhiyun #define ALX_TPD_PRI1_ADDR_LO 0x157C 307*4882a593Smuzhiyun #define ALX_TPD_PRI0_ADDR_LO 0x1580 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* producer index is 16bit */ 310*4882a593Smuzhiyun #define ALX_TPD_PRI3_PIDX 0x1618 311*4882a593Smuzhiyun #define ALX_TPD_PRI2_PIDX 0x161A 312*4882a593Smuzhiyun #define ALX_TPD_PRI1_PIDX 0x15F0 313*4882a593Smuzhiyun #define ALX_TPD_PRI0_PIDX 0x15F2 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* consumer index is 16bit */ 316*4882a593Smuzhiyun #define ALX_TPD_PRI3_CIDX 0x161C 317*4882a593Smuzhiyun #define ALX_TPD_PRI2_CIDX 0x161E 318*4882a593Smuzhiyun #define ALX_TPD_PRI1_CIDX 0x15F4 319*4882a593Smuzhiyun #define ALX_TPD_PRI0_CIDX 0x15F6 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define ALX_TPD_RING_SZ 0x1584 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define ALX_TXQ0 0x1590 324*4882a593Smuzhiyun #define ALX_TXQ0_TXF_BURST_PREF_MASK 0xFFFF 325*4882a593Smuzhiyun #define ALX_TXQ0_TXF_BURST_PREF_SHIFT 16 326*4882a593Smuzhiyun #define ALX_TXQ_TXF_BURST_PREF_DEF 0x200 327*4882a593Smuzhiyun #define ALX_TXQ0_LSO_8023_EN BIT(7) 328*4882a593Smuzhiyun #define ALX_TXQ0_MODE_ENHANCE BIT(6) 329*4882a593Smuzhiyun #define ALX_TXQ0_EN BIT(5) 330*4882a593Smuzhiyun #define ALX_TXQ0_SUPT_IPOPT BIT(4) 331*4882a593Smuzhiyun #define ALX_TXQ0_TPD_BURSTPREF_MASK 0xF 332*4882a593Smuzhiyun #define ALX_TXQ0_TPD_BURSTPREF_SHIFT 0 333*4882a593Smuzhiyun #define ALX_TXQ_TPD_BURSTPREF_DEF 5 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #define ALX_TXQ1 0x1594 336*4882a593Smuzhiyun /* bit11: drop large packet, len > (rfd buf) */ 337*4882a593Smuzhiyun #define ALX_TXQ1_ERRLGPKT_DROP_EN BIT(11) 338*4882a593Smuzhiyun #define ALX_TXQ1_JUMBO_TSO_TH (7*1024) 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define ALX_RXQ0 0x15A0 341*4882a593Smuzhiyun #define ALX_RXQ0_EN BIT(31) 342*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HASH_EN BIT(29) 343*4882a593Smuzhiyun #define ALX_RXQ0_RSS_MODE_MASK 0x3 344*4882a593Smuzhiyun #define ALX_RXQ0_RSS_MODE_SHIFT 26 345*4882a593Smuzhiyun #define ALX_RXQ0_RSS_MODE_DIS 0 346*4882a593Smuzhiyun #define ALX_RXQ0_RSS_MODE_MQMI 3 347*4882a593Smuzhiyun #define ALX_RXQ0_NUM_RFD_PREF_MASK 0x3F 348*4882a593Smuzhiyun #define ALX_RXQ0_NUM_RFD_PREF_SHIFT 20 349*4882a593Smuzhiyun #define ALX_RXQ0_NUM_RFD_PREF_DEF 8 350*4882a593Smuzhiyun #define ALX_RXQ0_IDT_TBL_SIZE_MASK 0x1FF 351*4882a593Smuzhiyun #define ALX_RXQ0_IDT_TBL_SIZE_SHIFT 8 352*4882a593Smuzhiyun #define ALX_RXQ0_IDT_TBL_SIZE_DEF 0x100 353*4882a593Smuzhiyun #define ALX_RXQ0_IDT_TBL_SIZE_NORMAL 128 354*4882a593Smuzhiyun #define ALX_RXQ0_IPV6_PARSE_EN BIT(7) 355*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_MASK 0xF 356*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_SHIFT 2 357*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_IPV6_TCP_EN BIT(5) 358*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_IPV6_EN BIT(4) 359*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_IPV4_TCP_EN BIT(3) 360*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_IPV4_EN BIT(2) 361*4882a593Smuzhiyun #define ALX_RXQ0_RSS_HSTYP_ALL (ALX_RXQ0_RSS_HSTYP_IPV6_TCP_EN | \ 362*4882a593Smuzhiyun ALX_RXQ0_RSS_HSTYP_IPV4_TCP_EN | \ 363*4882a593Smuzhiyun ALX_RXQ0_RSS_HSTYP_IPV6_EN | \ 364*4882a593Smuzhiyun ALX_RXQ0_RSS_HSTYP_IPV4_EN) 365*4882a593Smuzhiyun #define ALX_RXQ0_ASPM_THRESH_MASK 0x3 366*4882a593Smuzhiyun #define ALX_RXQ0_ASPM_THRESH_SHIFT 0 367*4882a593Smuzhiyun #define ALX_RXQ0_ASPM_THRESH_100M 3 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define ALX_RXQ2 0x15A8 370*4882a593Smuzhiyun #define ALX_RXQ2_RXF_XOFF_THRESH_MASK 0xFFF 371*4882a593Smuzhiyun #define ALX_RXQ2_RXF_XOFF_THRESH_SHIFT 16 372*4882a593Smuzhiyun #define ALX_RXQ2_RXF_XON_THRESH_MASK 0xFFF 373*4882a593Smuzhiyun #define ALX_RXQ2_RXF_XON_THRESH_SHIFT 0 374*4882a593Smuzhiyun /* Size = tx-packet(1522) + IPG(12) + SOF(8) + 64(Pause) + IPG(12) + SOF(8) + 375*4882a593Smuzhiyun * rx-packet(1522) + delay-of-link(64) 376*4882a593Smuzhiyun * = 3212. 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun #define ALX_RXQ2_RXF_FLOW_CTRL_RSVD 3212 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define ALX_DMA 0x15C0 381*4882a593Smuzhiyun #define ALX_DMA_RCHNL_SEL_MASK 0x3 382*4882a593Smuzhiyun #define ALX_DMA_RCHNL_SEL_SHIFT 26 383*4882a593Smuzhiyun #define ALX_DMA_WDLY_CNT_MASK 0xF 384*4882a593Smuzhiyun #define ALX_DMA_WDLY_CNT_SHIFT 16 385*4882a593Smuzhiyun #define ALX_DMA_WDLY_CNT_DEF 4 386*4882a593Smuzhiyun #define ALX_DMA_RDLY_CNT_MASK 0x1F 387*4882a593Smuzhiyun #define ALX_DMA_RDLY_CNT_SHIFT 11 388*4882a593Smuzhiyun #define ALX_DMA_RDLY_CNT_DEF 15 389*4882a593Smuzhiyun /* bit10: 0:tpd with pri, 1: data */ 390*4882a593Smuzhiyun #define ALX_DMA_RREQ_PRI_DATA BIT(10) 391*4882a593Smuzhiyun #define ALX_DMA_RREQ_BLEN_MASK 0x7 392*4882a593Smuzhiyun #define ALX_DMA_RREQ_BLEN_SHIFT 4 393*4882a593Smuzhiyun #define ALX_DMA_RORDER_MODE_MASK 0x7 394*4882a593Smuzhiyun #define ALX_DMA_RORDER_MODE_SHIFT 0 395*4882a593Smuzhiyun #define ALX_DMA_RORDER_MODE_OUT 4 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun #define ALX_WOL0 0x14A0 398*4882a593Smuzhiyun #define ALX_WOL0_PME_LINK BIT(5) 399*4882a593Smuzhiyun #define ALX_WOL0_LINK_EN BIT(4) 400*4882a593Smuzhiyun #define ALX_WOL0_PME_MAGIC_EN BIT(3) 401*4882a593Smuzhiyun #define ALX_WOL0_MAGIC_EN BIT(2) 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #define ALX_RFD_PIDX 0x15E0 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define ALX_RFD_CIDX 0x15F8 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* MIB */ 408*4882a593Smuzhiyun #define ALX_MIB_BASE 0x1700 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define ALX_MIB_RX_OK (ALX_MIB_BASE + 0) 411*4882a593Smuzhiyun #define ALX_MIB_RX_BCAST (ALX_MIB_BASE + 4) 412*4882a593Smuzhiyun #define ALX_MIB_RX_MCAST (ALX_MIB_BASE + 8) 413*4882a593Smuzhiyun #define ALX_MIB_RX_PAUSE (ALX_MIB_BASE + 12) 414*4882a593Smuzhiyun #define ALX_MIB_RX_CTRL (ALX_MIB_BASE + 16) 415*4882a593Smuzhiyun #define ALX_MIB_RX_FCS_ERR (ALX_MIB_BASE + 20) 416*4882a593Smuzhiyun #define ALX_MIB_RX_LEN_ERR (ALX_MIB_BASE + 24) 417*4882a593Smuzhiyun #define ALX_MIB_RX_BYTE_CNT (ALX_MIB_BASE + 28) 418*4882a593Smuzhiyun #define ALX_MIB_RX_RUNT (ALX_MIB_BASE + 32) 419*4882a593Smuzhiyun #define ALX_MIB_RX_FRAG (ALX_MIB_BASE + 36) 420*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_64B (ALX_MIB_BASE + 40) 421*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_127B (ALX_MIB_BASE + 44) 422*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_255B (ALX_MIB_BASE + 48) 423*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_511B (ALX_MIB_BASE + 52) 424*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_1023B (ALX_MIB_BASE + 56) 425*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_1518B (ALX_MIB_BASE + 60) 426*4882a593Smuzhiyun #define ALX_MIB_RX_SZ_MAX (ALX_MIB_BASE + 64) 427*4882a593Smuzhiyun #define ALX_MIB_RX_OV_SZ (ALX_MIB_BASE + 68) 428*4882a593Smuzhiyun #define ALX_MIB_RX_OV_RXF (ALX_MIB_BASE + 72) 429*4882a593Smuzhiyun #define ALX_MIB_RX_OV_RRD (ALX_MIB_BASE + 76) 430*4882a593Smuzhiyun #define ALX_MIB_RX_ALIGN_ERR (ALX_MIB_BASE + 80) 431*4882a593Smuzhiyun #define ALX_MIB_RX_BCCNT (ALX_MIB_BASE + 84) 432*4882a593Smuzhiyun #define ALX_MIB_RX_MCCNT (ALX_MIB_BASE + 88) 433*4882a593Smuzhiyun #define ALX_MIB_RX_ERRADDR (ALX_MIB_BASE + 92) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define ALX_MIB_TX_OK (ALX_MIB_BASE + 96) 436*4882a593Smuzhiyun #define ALX_MIB_TX_BCAST (ALX_MIB_BASE + 100) 437*4882a593Smuzhiyun #define ALX_MIB_TX_MCAST (ALX_MIB_BASE + 104) 438*4882a593Smuzhiyun #define ALX_MIB_TX_PAUSE (ALX_MIB_BASE + 108) 439*4882a593Smuzhiyun #define ALX_MIB_TX_EXC_DEFER (ALX_MIB_BASE + 112) 440*4882a593Smuzhiyun #define ALX_MIB_TX_CTRL (ALX_MIB_BASE + 116) 441*4882a593Smuzhiyun #define ALX_MIB_TX_DEFER (ALX_MIB_BASE + 120) 442*4882a593Smuzhiyun #define ALX_MIB_TX_BYTE_CNT (ALX_MIB_BASE + 124) 443*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_64B (ALX_MIB_BASE + 128) 444*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_127B (ALX_MIB_BASE + 132) 445*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_255B (ALX_MIB_BASE + 136) 446*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_511B (ALX_MIB_BASE + 140) 447*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_1023B (ALX_MIB_BASE + 144) 448*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_1518B (ALX_MIB_BASE + 148) 449*4882a593Smuzhiyun #define ALX_MIB_TX_SZ_MAX (ALX_MIB_BASE + 152) 450*4882a593Smuzhiyun #define ALX_MIB_TX_SINGLE_COL (ALX_MIB_BASE + 156) 451*4882a593Smuzhiyun #define ALX_MIB_TX_MULTI_COL (ALX_MIB_BASE + 160) 452*4882a593Smuzhiyun #define ALX_MIB_TX_LATE_COL (ALX_MIB_BASE + 164) 453*4882a593Smuzhiyun #define ALX_MIB_TX_ABORT_COL (ALX_MIB_BASE + 168) 454*4882a593Smuzhiyun #define ALX_MIB_TX_UNDERRUN (ALX_MIB_BASE + 172) 455*4882a593Smuzhiyun #define ALX_MIB_TX_TRD_EOP (ALX_MIB_BASE + 176) 456*4882a593Smuzhiyun #define ALX_MIB_TX_LEN_ERR (ALX_MIB_BASE + 180) 457*4882a593Smuzhiyun #define ALX_MIB_TX_TRUNC (ALX_MIB_BASE + 184) 458*4882a593Smuzhiyun #define ALX_MIB_TX_BCCNT (ALX_MIB_BASE + 188) 459*4882a593Smuzhiyun #define ALX_MIB_TX_MCCNT (ALX_MIB_BASE + 192) 460*4882a593Smuzhiyun #define ALX_MIB_UPDATE (ALX_MIB_BASE + 196) 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define ALX_ISR 0x1600 464*4882a593Smuzhiyun #define ALX_ISR_DIS BIT(31) 465*4882a593Smuzhiyun #define ALX_ISR_RX_Q7 BIT(30) 466*4882a593Smuzhiyun #define ALX_ISR_RX_Q6 BIT(29) 467*4882a593Smuzhiyun #define ALX_ISR_RX_Q5 BIT(28) 468*4882a593Smuzhiyun #define ALX_ISR_RX_Q4 BIT(27) 469*4882a593Smuzhiyun #define ALX_ISR_PCIE_LNKDOWN BIT(26) 470*4882a593Smuzhiyun #define ALX_ISR_RX_Q3 BIT(19) 471*4882a593Smuzhiyun #define ALX_ISR_RX_Q2 BIT(18) 472*4882a593Smuzhiyun #define ALX_ISR_RX_Q1 BIT(17) 473*4882a593Smuzhiyun #define ALX_ISR_RX_Q0 BIT(16) 474*4882a593Smuzhiyun #define ALX_ISR_TX_Q0 BIT(15) 475*4882a593Smuzhiyun #define ALX_ISR_PHY BIT(12) 476*4882a593Smuzhiyun #define ALX_ISR_DMAW BIT(10) 477*4882a593Smuzhiyun #define ALX_ISR_DMAR BIT(9) 478*4882a593Smuzhiyun #define ALX_ISR_TXF_UR BIT(8) 479*4882a593Smuzhiyun #define ALX_ISR_TX_Q3 BIT(7) 480*4882a593Smuzhiyun #define ALX_ISR_TX_Q2 BIT(6) 481*4882a593Smuzhiyun #define ALX_ISR_TX_Q1 BIT(5) 482*4882a593Smuzhiyun #define ALX_ISR_RFD_UR BIT(4) 483*4882a593Smuzhiyun #define ALX_ISR_RXF_OV BIT(3) 484*4882a593Smuzhiyun #define ALX_ISR_MANU BIT(2) 485*4882a593Smuzhiyun #define ALX_ISR_TIMER BIT(1) 486*4882a593Smuzhiyun #define ALX_ISR_SMB BIT(0) 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define ALX_IMR 0x1604 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun /* re-send assert msg if SW no response */ 491*4882a593Smuzhiyun #define ALX_INT_RETRIG 0x1608 492*4882a593Smuzhiyun /* 40ms */ 493*4882a593Smuzhiyun #define ALX_INT_RETRIG_TO 20000 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun #define ALX_SMB_TIMER 0x15C4 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define ALX_TINT_TPD_THRSHLD 0x15C8 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define ALX_TINT_TIMER 0x15CC 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define ALX_CLK_GATE 0x1814 502*4882a593Smuzhiyun #define ALX_CLK_GATE_RXMAC BIT(5) 503*4882a593Smuzhiyun #define ALX_CLK_GATE_TXMAC BIT(4) 504*4882a593Smuzhiyun #define ALX_CLK_GATE_RXQ BIT(3) 505*4882a593Smuzhiyun #define ALX_CLK_GATE_TXQ BIT(2) 506*4882a593Smuzhiyun #define ALX_CLK_GATE_DMAR BIT(1) 507*4882a593Smuzhiyun #define ALX_CLK_GATE_DMAW BIT(0) 508*4882a593Smuzhiyun #define ALX_CLK_GATE_ALL (ALX_CLK_GATE_RXMAC | \ 509*4882a593Smuzhiyun ALX_CLK_GATE_TXMAC | \ 510*4882a593Smuzhiyun ALX_CLK_GATE_RXQ | \ 511*4882a593Smuzhiyun ALX_CLK_GATE_TXQ | \ 512*4882a593Smuzhiyun ALX_CLK_GATE_DMAR | \ 513*4882a593Smuzhiyun ALX_CLK_GATE_DMAW) 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun /* interop between drivers */ 516*4882a593Smuzhiyun #define ALX_DRV 0x1804 517*4882a593Smuzhiyun #define ALX_DRV_PHY_AUTO BIT(28) 518*4882a593Smuzhiyun #define ALX_DRV_PHY_1000 BIT(27) 519*4882a593Smuzhiyun #define ALX_DRV_PHY_100 BIT(26) 520*4882a593Smuzhiyun #define ALX_DRV_PHY_10 BIT(25) 521*4882a593Smuzhiyun #define ALX_DRV_PHY_DUPLEX BIT(24) 522*4882a593Smuzhiyun /* bit23: adv Pause */ 523*4882a593Smuzhiyun #define ALX_DRV_PHY_PAUSE BIT(23) 524*4882a593Smuzhiyun /* bit22: adv Asym Pause */ 525*4882a593Smuzhiyun #define ALX_DRV_PHY_MASK 0xFF 526*4882a593Smuzhiyun #define ALX_DRV_PHY_SHIFT 21 527*4882a593Smuzhiyun #define ALX_DRV_PHY_UNKNOWN 0 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun /* flag of phy inited */ 530*4882a593Smuzhiyun #define ALX_PHY_INITED 0x003F 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* reg 1830 ~ 186C for C0+, 16 bit map patterns and wake packet detection */ 533*4882a593Smuzhiyun #define ALX_WOL_CTRL2 0x1830 534*4882a593Smuzhiyun #define ALX_WOL_CTRL2_DATA_STORE BIT(3) 535*4882a593Smuzhiyun #define ALX_WOL_CTRL2_PTRN_EVT BIT(2) 536*4882a593Smuzhiyun #define ALX_WOL_CTRL2_PME_PTRN_EN BIT(1) 537*4882a593Smuzhiyun #define ALX_WOL_CTRL2_PTRN_EN BIT(0) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #define ALX_WOL_CTRL3 0x1834 540*4882a593Smuzhiyun #define ALX_WOL_CTRL3_PTRN_ADDR_MASK 0xFFFFF 541*4882a593Smuzhiyun #define ALX_WOL_CTRL3_PTRN_ADDR_SHIFT 0 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define ALX_WOL_CTRL4 0x1838 544*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT15_MATCH BIT(31) 545*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT14_MATCH BIT(30) 546*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT13_MATCH BIT(29) 547*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT12_MATCH BIT(28) 548*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT11_MATCH BIT(27) 549*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT10_MATCH BIT(26) 550*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT9_MATCH BIT(25) 551*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT8_MATCH BIT(24) 552*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT7_MATCH BIT(23) 553*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT6_MATCH BIT(22) 554*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT5_MATCH BIT(21) 555*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT4_MATCH BIT(20) 556*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT3_MATCH BIT(19) 557*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT2_MATCH BIT(18) 558*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT1_MATCH BIT(17) 559*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT0_MATCH BIT(16) 560*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT15_EN BIT(15) 561*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT14_EN BIT(14) 562*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT13_EN BIT(13) 563*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT12_EN BIT(12) 564*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT11_EN BIT(11) 565*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT10_EN BIT(10) 566*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT9_EN BIT(9) 567*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT8_EN BIT(8) 568*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT7_EN BIT(7) 569*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT6_EN BIT(6) 570*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT5_EN BIT(5) 571*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT4_EN BIT(4) 572*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT3_EN BIT(3) 573*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT2_EN BIT(2) 574*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT1_EN BIT(1) 575*4882a593Smuzhiyun #define ALX_WOL_CTRL4_PT0_EN BIT(0) 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun #define ALX_WOL_CTRL5 0x183C 578*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT3_LEN_MASK 0xFF 579*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT3_LEN_SHIFT 24 580*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT2_LEN_MASK 0xFF 581*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT2_LEN_SHIFT 16 582*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT1_LEN_MASK 0xFF 583*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT1_LEN_SHIFT 8 584*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT0_LEN_MASK 0xFF 585*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT0_LEN_SHIFT 0 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun #define ALX_WOL_CTRL6 0x1840 588*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT7_LEN_MASK 0xFF 589*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT7_LEN_SHIFT 24 590*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT6_LEN_MASK 0xFF 591*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT6_LEN_SHIFT 16 592*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT5_LEN_MASK 0xFF 593*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT5_LEN_SHIFT 8 594*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT4_LEN_MASK 0xFF 595*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT4_LEN_SHIFT 0 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #define ALX_WOL_CTRL7 0x1844 598*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT11_LEN_MASK 0xFF 599*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT11_LEN_SHIFT 24 600*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT10_LEN_MASK 0xFF 601*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT10_LEN_SHIFT 16 602*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT9_LEN_MASK 0xFF 603*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT9_LEN_SHIFT 8 604*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT8_LEN_MASK 0xFF 605*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT8_LEN_SHIFT 0 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #define ALX_WOL_CTRL8 0x1848 608*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT15_LEN_MASK 0xFF 609*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT15_LEN_SHIFT 24 610*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT14_LEN_MASK 0xFF 611*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT14_LEN_SHIFT 16 612*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT13_LEN_MASK 0xFF 613*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT13_LEN_SHIFT 8 614*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT12_LEN_MASK 0xFF 615*4882a593Smuzhiyun #define ALX_WOL_CTRL5_PT12_LEN_SHIFT 0 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN0 0x1850 618*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN0_MASK 0xFFFFFFFF 619*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN0_SHIFT 0 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN1 0x1854 622*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN1_MASK 0xFFFF 623*4882a593Smuzhiyun #define ALX_ACER_FIXED_PTN1_SHIFT 0 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM0 0x1858 626*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM0_MASK 0xFFFFFFFF 627*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM0_SHIFT 0 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM1 0x185C 630*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM1_MASK 0xFFFFFFFF 631*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM1_SHIFT 0 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM2 0x1860 634*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM2_MASK 0xFFFFFFFF 635*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM2_SHIFT 0 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM3 0x1864 638*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM3_MASK 0xFFFFFFFF 639*4882a593Smuzhiyun #define ALX_ACER_RANDOM_NUM3_SHIFT 0 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun #define ALX_ACER_MAGIC 0x1868 642*4882a593Smuzhiyun #define ALX_ACER_MAGIC_EN BIT(31) 643*4882a593Smuzhiyun #define ALX_ACER_MAGIC_PME_EN BIT(30) 644*4882a593Smuzhiyun #define ALX_ACER_MAGIC_MATCH BIT(29) 645*4882a593Smuzhiyun #define ALX_ACER_MAGIC_FF_CHECK BIT(10) 646*4882a593Smuzhiyun #define ALX_ACER_MAGIC_RAN_LEN_MASK 0x1F 647*4882a593Smuzhiyun #define ALX_ACER_MAGIC_RAN_LEN_SHIFT 5 648*4882a593Smuzhiyun #define ALX_ACER_MAGIC_FIX_LEN_MASK 0x1F 649*4882a593Smuzhiyun #define ALX_ACER_MAGIC_FIX_LEN_SHIFT 0 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define ALX_ACER_TIMER 0x186C 652*4882a593Smuzhiyun #define ALX_ACER_TIMER_EN BIT(31) 653*4882a593Smuzhiyun #define ALX_ACER_TIMER_PME_EN BIT(30) 654*4882a593Smuzhiyun #define ALX_ACER_TIMER_MATCH BIT(29) 655*4882a593Smuzhiyun #define ALX_ACER_TIMER_THRES_MASK 0x1FFFF 656*4882a593Smuzhiyun #define ALX_ACER_TIMER_THRES_SHIFT 0 657*4882a593Smuzhiyun #define ALX_ACER_TIMER_THRES_DEF 1 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun /* RSS definitions */ 660*4882a593Smuzhiyun #define ALX_RSS_KEY0 0x14B0 661*4882a593Smuzhiyun #define ALX_RSS_KEY1 0x14B4 662*4882a593Smuzhiyun #define ALX_RSS_KEY2 0x14B8 663*4882a593Smuzhiyun #define ALX_RSS_KEY3 0x14BC 664*4882a593Smuzhiyun #define ALX_RSS_KEY4 0x14C0 665*4882a593Smuzhiyun #define ALX_RSS_KEY5 0x14C4 666*4882a593Smuzhiyun #define ALX_RSS_KEY6 0x14C8 667*4882a593Smuzhiyun #define ALX_RSS_KEY7 0x14CC 668*4882a593Smuzhiyun #define ALX_RSS_KEY8 0x14D0 669*4882a593Smuzhiyun #define ALX_RSS_KEY9 0x14D4 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define ALX_RSS_IDT_TBL0 0x1B00 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1 0x15D0 674*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_TXQ1_SHIFT 20 675*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_TXQ0_SHIFT 16 676*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_RXQ3_SHIFT 12 677*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_RXQ2_SHIFT 8 678*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_RXQ1_SHIFT 4 679*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL1_RXQ0_SHIFT 0 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2 0x15D8 682*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_TXQ3_SHIFT 20 683*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_TXQ2_SHIFT 16 684*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_RXQ7_SHIFT 12 685*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_RXQ6_SHIFT 8 686*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_RXQ5_SHIFT 4 687*4882a593Smuzhiyun #define ALX_MSI_MAP_TBL2_RXQ4_SHIFT 0 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun #define ALX_MSI_ID_MAP 0x15D4 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun #define ALX_MSI_RETRANS_TIMER 0x1920 692*4882a593Smuzhiyun /* bit16: 1:line,0:standard */ 693*4882a593Smuzhiyun #define ALX_MSI_MASK_SEL_LINE BIT(16) 694*4882a593Smuzhiyun #define ALX_MSI_RETRANS_TM_MASK 0xFFFF 695*4882a593Smuzhiyun #define ALX_MSI_RETRANS_TM_SHIFT 0 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun /* CR DMA ctrl */ 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun /* TX QoS */ 700*4882a593Smuzhiyun #define ALX_WRR 0x1938 701*4882a593Smuzhiyun #define ALX_WRR_PRI_MASK 0x3 702*4882a593Smuzhiyun #define ALX_WRR_PRI_SHIFT 29 703*4882a593Smuzhiyun #define ALX_WRR_PRI_RESTRICT_NONE 3 704*4882a593Smuzhiyun #define ALX_WRR_PRI3_MASK 0x1F 705*4882a593Smuzhiyun #define ALX_WRR_PRI3_SHIFT 24 706*4882a593Smuzhiyun #define ALX_WRR_PRI2_MASK 0x1F 707*4882a593Smuzhiyun #define ALX_WRR_PRI2_SHIFT 16 708*4882a593Smuzhiyun #define ALX_WRR_PRI1_MASK 0x1F 709*4882a593Smuzhiyun #define ALX_WRR_PRI1_SHIFT 8 710*4882a593Smuzhiyun #define ALX_WRR_PRI0_MASK 0x1F 711*4882a593Smuzhiyun #define ALX_WRR_PRI0_SHIFT 0 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun #define ALX_HQTPD 0x193C 714*4882a593Smuzhiyun #define ALX_HQTPD_BURST_EN BIT(31) 715*4882a593Smuzhiyun #define ALX_HQTPD_Q3_NUMPREF_MASK 0xF 716*4882a593Smuzhiyun #define ALX_HQTPD_Q3_NUMPREF_SHIFT 8 717*4882a593Smuzhiyun #define ALX_HQTPD_Q2_NUMPREF_MASK 0xF 718*4882a593Smuzhiyun #define ALX_HQTPD_Q2_NUMPREF_SHIFT 4 719*4882a593Smuzhiyun #define ALX_HQTPD_Q1_NUMPREF_MASK 0xF 720*4882a593Smuzhiyun #define ALX_HQTPD_Q1_NUMPREF_SHIFT 0 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun #define ALX_MISC 0x19C0 723*4882a593Smuzhiyun #define ALX_MISC_PSW_OCP_MASK 0x7 724*4882a593Smuzhiyun #define ALX_MISC_PSW_OCP_SHIFT 21 725*4882a593Smuzhiyun #define ALX_MISC_PSW_OCP_DEF 0x7 726*4882a593Smuzhiyun #define ALX_MISC_ISO_EN BIT(12) 727*4882a593Smuzhiyun #define ALX_MISC_INTNLOSC_OPEN BIT(3) 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define ALX_MSIC2 0x19C8 730*4882a593Smuzhiyun #define ALX_MSIC2_CALB_START BIT(0) 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun #define ALX_MISC3 0x19CC 733*4882a593Smuzhiyun /* bit1: 1:Software control 25M */ 734*4882a593Smuzhiyun #define ALX_MISC3_25M_BY_SW BIT(1) 735*4882a593Smuzhiyun /* bit0: 25M switch to intnl OSC */ 736*4882a593Smuzhiyun #define ALX_MISC3_25M_NOTO_INTNL BIT(0) 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun /* MSIX tbl in memory space */ 739*4882a593Smuzhiyun #define ALX_MSIX_ENTRY_BASE 0x2000 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /********************* PHY regs definition ***************************/ 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun /* PHY Specific Status Register */ 744*4882a593Smuzhiyun #define ALX_MII_GIGA_PSSR 0x11 745*4882a593Smuzhiyun #define ALX_GIGA_PSSR_SPD_DPLX_RESOLVED 0x0800 746*4882a593Smuzhiyun #define ALX_GIGA_PSSR_DPLX 0x2000 747*4882a593Smuzhiyun #define ALX_GIGA_PSSR_SPEED 0xC000 748*4882a593Smuzhiyun #define ALX_GIGA_PSSR_10MBS 0x0000 749*4882a593Smuzhiyun #define ALX_GIGA_PSSR_100MBS 0x4000 750*4882a593Smuzhiyun #define ALX_GIGA_PSSR_1000MBS 0x8000 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* PHY Interrupt Enable Register */ 753*4882a593Smuzhiyun #define ALX_MII_IER 0x12 754*4882a593Smuzhiyun #define ALX_IER_LINK_UP 0x0400 755*4882a593Smuzhiyun #define ALX_IER_LINK_DOWN 0x0800 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun /* PHY Interrupt Status Register */ 758*4882a593Smuzhiyun #define ALX_MII_ISR 0x13 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun #define ALX_MII_DBG_ADDR 0x1D 761*4882a593Smuzhiyun #define ALX_MII_DBG_DATA 0x1E 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun /***************************** debug port *************************************/ 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun #define ALX_MIIDBG_ANACTRL 0x00 766*4882a593Smuzhiyun #define ALX_ANACTRL_DEF 0x02EF 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun #define ALX_MIIDBG_SYSMODCTRL 0x04 769*4882a593Smuzhiyun /* en half bias */ 770*4882a593Smuzhiyun #define ALX_SYSMODCTRL_IECHOADJ_DEF 0xBB8B 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define ALX_MIIDBG_SRDSYSMOD 0x05 773*4882a593Smuzhiyun #define ALX_SRDSYSMOD_DEEMP_EN 0x0040 774*4882a593Smuzhiyun #define ALX_SRDSYSMOD_DEF 0x2C46 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define ALX_MIIDBG_HIBNEG 0x0B 777*4882a593Smuzhiyun #define ALX_HIBNEG_PSHIB_EN 0x8000 778*4882a593Smuzhiyun #define ALX_HIBNEG_HIB_PSE 0x1000 779*4882a593Smuzhiyun #define ALX_HIBNEG_DEF 0xBC40 780*4882a593Smuzhiyun #define ALX_HIBNEG_NOHIB (ALX_HIBNEG_DEF & \ 781*4882a593Smuzhiyun ~(ALX_HIBNEG_PSHIB_EN | ALX_HIBNEG_HIB_PSE)) 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define ALX_MIIDBG_TST10BTCFG 0x12 784*4882a593Smuzhiyun #define ALX_TST10BTCFG_DEF 0x4C04 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define ALX_MIIDBG_AZ_ANADECT 0x15 787*4882a593Smuzhiyun #define ALX_AZ_ANADECT_DEF 0x3220 788*4882a593Smuzhiyun #define ALX_AZ_ANADECT_LONG 0x3210 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun #define ALX_MIIDBG_MSE16DB 0x18 791*4882a593Smuzhiyun #define ALX_MSE16DB_UP 0x05EA 792*4882a593Smuzhiyun #define ALX_MSE16DB_DOWN 0x02EA 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #define ALX_MIIDBG_MSE20DB 0x1C 795*4882a593Smuzhiyun #define ALX_MSE20DB_TH_MASK 0x7F 796*4882a593Smuzhiyun #define ALX_MSE20DB_TH_SHIFT 2 797*4882a593Smuzhiyun #define ALX_MSE20DB_TH_DEF 0x2E 798*4882a593Smuzhiyun #define ALX_MSE20DB_TH_HI 0x54 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun #define ALX_MIIDBG_AGC 0x23 801*4882a593Smuzhiyun #define ALX_AGC_2_VGA_MASK 0x3FU 802*4882a593Smuzhiyun #define ALX_AGC_2_VGA_SHIFT 8 803*4882a593Smuzhiyun #define ALX_AGC_LONG1G_LIMT 40 804*4882a593Smuzhiyun #define ALX_AGC_LONG100M_LIMT 44 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun #define ALX_MIIDBG_LEGCYPS 0x29 807*4882a593Smuzhiyun #define ALX_LEGCYPS_EN 0x8000 808*4882a593Smuzhiyun #define ALX_LEGCYPS_DEF 0x129D 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun #define ALX_MIIDBG_TST100BTCFG 0x36 811*4882a593Smuzhiyun #define ALX_TST100BTCFG_DEF 0xE12C 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define ALX_MIIDBG_GREENCFG 0x3B 814*4882a593Smuzhiyun #define ALX_GREENCFG_DEF 0x7078 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun #define ALX_MIIDBG_GREENCFG2 0x3D 817*4882a593Smuzhiyun #define ALX_GREENCFG2_BP_GREEN 0x8000 818*4882a593Smuzhiyun #define ALX_GREENCFG2_GATE_DFSE_EN 0x0080 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun /******* dev 3 *********/ 821*4882a593Smuzhiyun #define ALX_MIIEXT_PCS 3 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun #define ALX_MIIEXT_CLDCTRL3 0x8003 824*4882a593Smuzhiyun #define ALX_CLDCTRL3_BP_CABLE1TH_DET_GT 0x8000 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define ALX_MIIEXT_CLDCTRL5 0x8005 827*4882a593Smuzhiyun #define ALX_CLDCTRL5_BP_VD_HLFBIAS 0x4000 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun #define ALX_MIIEXT_CLDCTRL6 0x8006 830*4882a593Smuzhiyun #define ALX_CLDCTRL6_CAB_LEN_MASK 0xFF 831*4882a593Smuzhiyun #define ALX_CLDCTRL6_CAB_LEN_SHIFT 0 832*4882a593Smuzhiyun #define ALX_CLDCTRL6_CAB_LEN_SHORT1G 116 833*4882a593Smuzhiyun #define ALX_CLDCTRL6_CAB_LEN_SHORT100M 152 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun #define ALX_MIIEXT_VDRVBIAS 0x8062 836*4882a593Smuzhiyun #define ALX_VDRVBIAS_DEF 0x3 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun /********* dev 7 **********/ 839*4882a593Smuzhiyun #define ALX_MIIEXT_ANEG 7 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun #define ALX_MIIEXT_LOCAL_EEEADV 0x3C 842*4882a593Smuzhiyun #define ALX_LOCAL_EEEADV_1000BT 0x0004 843*4882a593Smuzhiyun #define ALX_LOCAL_EEEADV_100BT 0x0002 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun #define ALX_MIIEXT_AFE 0x801A 846*4882a593Smuzhiyun #define ALX_AFE_10BT_100M_TH 0x0040 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun #define ALX_MIIEXT_S3DIG10 0x8023 849*4882a593Smuzhiyun /* bit0: 1:bypass 10BT rx fifo, 0:original 10BT rx */ 850*4882a593Smuzhiyun #define ALX_MIIEXT_S3DIG10_SL 0x0001 851*4882a593Smuzhiyun #define ALX_MIIEXT_S3DIG10_DEF 0 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun #define ALX_MIIEXT_NLP78 0x8027 854*4882a593Smuzhiyun #define ALX_MIIEXT_NLP78_120M_DEF 0x8A05 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #endif 857